[PATCH] genirq: cleanup: remove irq_descp()
[deliverable/linux.git] / include / linux / irq.h
CommitLineData
1da177e4
LT
1#ifndef __irq_h
2#define __irq_h
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4 13
347a8dc3 14#if !defined(CONFIG_S390)
1da177e4
LT
15
16#include <linux/linkage.h>
17#include <linux/cache.h>
18#include <linux/spinlock.h>
19#include <linux/cpumask.h>
908dcecd 20#include <linux/irqreturn.h>
1da177e4
LT
21
22#include <asm/irq.h>
23#include <asm/ptrace.h>
24
25/*
26 * IRQ line status.
27 */
28#define IRQ_INPROGRESS 1 /* IRQ handler active - do not enter! */
29#define IRQ_DISABLED 2 /* IRQ disabled - do not enter! */
30#define IRQ_PENDING 4 /* IRQ pending - replay on enable */
31#define IRQ_REPLAY 8 /* IRQ has been replayed but not acked yet */
32#define IRQ_AUTODETECT 16 /* IRQ is being autodetected */
33#define IRQ_WAITING 32 /* IRQ not yet seen - for autodetection */
34#define IRQ_LEVEL 64 /* IRQ level triggered */
35#define IRQ_MASKED 128 /* IRQ masked - shouldn't be seen again */
f26fdd59
KW
36#if defined(ARCH_HAS_IRQ_PER_CPU)
37# define IRQ_PER_CPU 256 /* IRQ is per CPU */
38# define CHECK_IRQ_PER_CPU(var) ((var) & IRQ_PER_CPU)
39#else
40# define CHECK_IRQ_PER_CPU(var) 0
41#endif
1da177e4
LT
42
43/*
44 * Interrupt controller descriptor. This is all we need
45 * to describe about the low-level hardware.
46 */
47struct hw_interrupt_type {
48 const char * typename;
49 unsigned int (*startup)(unsigned int irq);
50 void (*shutdown)(unsigned int irq);
51 void (*enable)(unsigned int irq);
52 void (*disable)(unsigned int irq);
53 void (*ack)(unsigned int irq);
54 void (*end)(unsigned int irq);
55 void (*set_affinity)(unsigned int irq, cpumask_t dest);
b77d6adc
PBG
56 /* Currently used only by UML, might disappear one day.*/
57#ifdef CONFIG_IRQ_RELEASE_METHOD
dbce706e 58 void (*release)(unsigned int irq, void *dev_id);
b77d6adc 59#endif
1da177e4
LT
60};
61
62typedef struct hw_interrupt_type hw_irq_controller;
63
64/*
65 * This is the "IRQ descriptor", which contains various information
66 * about the irq, including what kind of hardware handling it has,
67 * whether it is disabled etc etc.
68 *
69 * Pad this out to 32 bytes for cache and indexing reasons.
70 */
71typedef struct irq_desc {
d1bef4ed
IM
72 hw_irq_controller *chip;
73 void *chip_data;
1da177e4
LT
74 struct irqaction *action; /* IRQ action list */
75 unsigned int status; /* IRQ status */
76 unsigned int depth; /* nested irq disables */
77 unsigned int irq_count; /* For detecting broken interrupts */
78 unsigned int irqs_unhandled;
79 spinlock_t lock;
a53da52f
IM
80#ifdef CONFIG_SMP
81 cpumask_t affinity;
82#endif
54d5d424
AR
83#if defined (CONFIG_GENERIC_PENDING_IRQ) || defined (CONFIG_IRQBALANCE)
84 unsigned int move_irq; /* Flag need to re-target intr dest*/
85#endif
1da177e4
LT
86} ____cacheline_aligned irq_desc_t;
87
88extern irq_desc_t irq_desc [NR_IRQS];
89
90#include <asm/hw_irq.h> /* the arch dependent stuff */
91
92extern int setup_irq(unsigned int irq, struct irqaction * new);
93
94#ifdef CONFIG_GENERIC_HARDIRQS
54d5d424
AR
95#ifdef CONFIG_SMP
96static inline void set_native_irq_info(int irq, cpumask_t mask)
97{
a53da52f 98 irq_desc[irq].affinity = mask;
54d5d424
AR
99}
100#else
101static inline void set_native_irq_info(int irq, cpumask_t mask)
102{
103}
104#endif
105
106#ifdef CONFIG_SMP
107
108#if defined (CONFIG_GENERIC_PENDING_IRQ) || defined (CONFIG_IRQBALANCE)
109extern cpumask_t pending_irq_cpumask[NR_IRQS];
110
c777ac55
AM
111void set_pending_irq(unsigned int irq, cpumask_t mask);
112void move_native_irq(int irq);
54d5d424
AR
113
114#ifdef CONFIG_PCI_MSI
115/*
116 * Wonder why these are dummies?
117 * For e.g the set_ioapic_affinity_vector() calls the set_ioapic_affinity_irq()
118 * counter part after translating the vector to irq info. We need to perform
119 * this operation on the real irq, when we dont use vector, i.e when
120 * pci_use_vector() is false.
121 */
122static inline void move_irq(int irq)
123{
124}
125
126static inline void set_irq_info(int irq, cpumask_t mask)
127{
128}
129
130#else // CONFIG_PCI_MSI
131
132static inline void move_irq(int irq)
133{
134 move_native_irq(irq);
135}
136
137static inline void set_irq_info(int irq, cpumask_t mask)
138{
139 set_native_irq_info(irq, mask);
140}
141#endif // CONFIG_PCI_MSI
142
143#else // CONFIG_GENERIC_PENDING_IRQ || CONFIG_IRQBALANCE
144
145#define move_irq(x)
146#define move_native_irq(x)
147#define set_pending_irq(x,y)
148static inline void set_irq_info(int irq, cpumask_t mask)
149{
150 set_native_irq_info(irq, mask);
151}
152
153#endif // CONFIG_GENERIC_PENDING_IRQ
154
155#else // CONFIG_SMP
156
157#define move_irq(x)
158#define move_native_irq(x)
159
160#endif // CONFIG_SMP
161
1b61b910
ZY
162#ifdef CONFIG_IRQBALANCE
163extern void set_balance_irq_affinity(unsigned int irq, cpumask_t mask);
164#else
165static inline void set_balance_irq_affinity(unsigned int irq, cpumask_t mask)
166{
167}
168#endif
169
1da177e4
LT
170extern int no_irq_affinity;
171extern int noirqdebug_setup(char *str);
172
908dcecd 173extern fastcall irqreturn_t handle_IRQ_event(unsigned int irq, struct pt_regs *regs,
200803df 174 struct irqaction *action);
1da177e4 175extern fastcall unsigned int __do_IRQ(unsigned int irq, struct pt_regs *regs);
200803df
AC
176extern void note_interrupt(unsigned int irq, irq_desc_t *desc,
177 int action_ret, struct pt_regs *regs);
1da177e4
LT
178extern int can_request_irq(unsigned int irq, unsigned long irqflags);
179
180extern void init_irq_proc(void);
eee45269
IK
181
182#ifdef CONFIG_AUTO_IRQ_AFFINITY
183extern int select_smp_affinity(unsigned int irq);
184#else
185static inline int
186select_smp_affinity(unsigned int irq)
187{
188 return 1;
189}
190#endif
191
1da177e4
LT
192#endif
193
194extern hw_irq_controller no_irq_type; /* needed in every arch ? */
195
196#endif
197
198#endif /* __irq_h */
This page took 0.34357 seconds and 5 git commands to generate.