genirq: Move field 'handler_data' from irq_data into irq_common_data
[deliverable/linux.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4
LT
13#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
503e5763 17#include <linux/gfp.h>
75ffc007 18#include <linux/irqhandler.h>
908dcecd 19#include <linux/irqreturn.h>
dd3a1db9 20#include <linux/irqnr.h>
77904fd6 21#include <linux/errno.h>
503e5763 22#include <linux/topology.h>
3aa551c9 23#include <linux/wait.h>
332fd7c4 24#include <linux/io.h>
1da177e4
LT
25
26#include <asm/irq.h>
27#include <asm/ptrace.h>
7d12e780 28#include <asm/irq_regs.h>
1da177e4 29
ab7798ff 30struct seq_file;
ec53cf23 31struct module;
515085ef 32struct msi_msg;
1b7047ed 33enum irqchip_irq_state;
57a58a94 34
1da177e4
LT
35/*
36 * IRQ line status.
6e213616 37 *
5d4d8fc9
TG
38 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
39 *
40 * IRQ_TYPE_NONE - default, unspecified type
41 * IRQ_TYPE_EDGE_RISING - rising edge triggered
42 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
43 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
44 * IRQ_TYPE_LEVEL_HIGH - high level triggered
45 * IRQ_TYPE_LEVEL_LOW - low level triggered
46 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
47 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
3fca40c7
BH
48 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
49 * to setup the HW to a sane default (used
50 * by irqdomain map() callbacks to synchronize
51 * the HW state and SW flags for a newly
52 * allocated descriptor).
53 *
5d4d8fc9
TG
54 * IRQ_TYPE_PROBE - Special flag for probing in progress
55 *
56 * Bits which can be modified via irq_set/clear/modify_status_flags()
57 * IRQ_LEVEL - Interrupt is level type. Will be also
58 * updated in the code when the above trigger
0911f124 59 * bits are modified via irq_set_irq_type()
5d4d8fc9
TG
60 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
61 * it from affinity setting
62 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
63 * IRQ_NOREQUEST - Interrupt cannot be requested via
64 * request_irq()
7f1b1244 65 * IRQ_NOTHREAD - Interrupt cannot be threaded
5d4d8fc9
TG
66 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
67 * request/setup_irq()
68 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
69 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
70 * IRQ_NESTED_TRHEAD - Interrupt nests into another thread
31d9d9b6 71 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
b39898cd
TG
72 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
73 * it from the spurious interrupt detection
74 * mechanism and from core side polling.
1da177e4 75 */
5d4d8fc9
TG
76enum {
77 IRQ_TYPE_NONE = 0x00000000,
78 IRQ_TYPE_EDGE_RISING = 0x00000001,
79 IRQ_TYPE_EDGE_FALLING = 0x00000002,
80 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
81 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
82 IRQ_TYPE_LEVEL_LOW = 0x00000008,
83 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
84 IRQ_TYPE_SENSE_MASK = 0x0000000f,
3fca40c7 85 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
5d4d8fc9
TG
86
87 IRQ_TYPE_PROBE = 0x00000010,
88
89 IRQ_LEVEL = (1 << 8),
90 IRQ_PER_CPU = (1 << 9),
91 IRQ_NOPROBE = (1 << 10),
92 IRQ_NOREQUEST = (1 << 11),
93 IRQ_NOAUTOEN = (1 << 12),
94 IRQ_NO_BALANCING = (1 << 13),
95 IRQ_MOVE_PCNTXT = (1 << 14),
96 IRQ_NESTED_THREAD = (1 << 15),
7f1b1244 97 IRQ_NOTHREAD = (1 << 16),
31d9d9b6 98 IRQ_PER_CPU_DEVID = (1 << 17),
b39898cd 99 IRQ_IS_POLLED = (1 << 18),
5d4d8fc9 100};
950f4427 101
44247184
TG
102#define IRQF_MODIFY_MASK \
103 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
872434d6 104 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
b39898cd
TG
105 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
106 IRQ_IS_POLLED)
44247184 107
8f53f924
TG
108#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
109
3b8249e7
TG
110/*
111 * Return value for chip->irq_set_affinity()
112 *
113 * IRQ_SET_MASK_OK - OK, core updates irq_data.affinity
114 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_data.affinity
2cb62547
JL
115 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
116 * support stacked irqchips, which indicates skipping
117 * all descendent irqchips.
3b8249e7
TG
118 */
119enum {
120 IRQ_SET_MASK_OK = 0,
121 IRQ_SET_MASK_OK_NOCOPY,
2cb62547 122 IRQ_SET_MASK_OK_DONE,
3b8249e7
TG
123};
124
5b912c10 125struct msi_desc;
08a543ad 126struct irq_domain;
6a6de9ef 127
ff7dcd44 128/**
0d0b4c86
JL
129 * struct irq_common_data - per irq data shared by all irqchips
130 * @state_use_accessors: status information for irq chip functions.
131 * Use accessor functions to deal with it
449e9cae 132 * @node: node index useful for balancing
af7080e0 133 * @handler_data: per-IRQ data for the irq_chip methods
0d0b4c86
JL
134 */
135struct irq_common_data {
136 unsigned int state_use_accessors;
449e9cae
JL
137#ifdef CONFIG_NUMA
138 unsigned int node;
139#endif
af7080e0 140 void *handler_data;
0d0b4c86
JL
141};
142
143/**
144 * struct irq_data - per irq chip data passed down to chip functions
966dc736 145 * @mask: precomputed bitmask for accessing the chip registers
ff7dcd44 146 * @irq: interrupt number
08a543ad 147 * @hwirq: hardware interrupt number, local to the interrupt domain
0d0b4c86 148 * @common: point to data shared by all irqchips
ff7dcd44 149 * @chip: low level interrupt hardware access
08a543ad
GL
150 * @domain: Interrupt translation domain; responsible for mapping
151 * between hwirq number and linux irq number.
f8264e34
JL
152 * @parent_data: pointer to parent struct irq_data to support hierarchy
153 * irq_domain
ff7dcd44
TG
154 * @chip_data: platform-specific per-chip private data for the chip
155 * methods, to allow shared chip implementations
156 * @msi_desc: MSI descriptor
157 * @affinity: IRQ affinity on SMP
ff7dcd44
TG
158 */
159struct irq_data {
966dc736 160 u32 mask;
ff7dcd44 161 unsigned int irq;
08a543ad 162 unsigned long hwirq;
0d0b4c86 163 struct irq_common_data *common;
ff7dcd44 164 struct irq_chip *chip;
08a543ad 165 struct irq_domain *domain;
f8264e34
JL
166#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
167 struct irq_data *parent_data;
168#endif
ff7dcd44
TG
169 void *chip_data;
170 struct msi_desc *msi_desc;
ff7dcd44 171 cpumask_var_t affinity;
ff7dcd44
TG
172};
173
f230b6d5 174/*
0d0b4c86 175 * Bit masks for irq_common_data.state_use_accessors
f230b6d5 176 *
876dbd4c 177 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
f230b6d5 178 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
a005677b
TG
179 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
180 * IRQD_PER_CPU - Interrupt is per cpu
2bdd1055 181 * IRQD_AFFINITY_SET - Interrupt affinity was set
876dbd4c 182 * IRQD_LEVEL - Interrupt is level triggered
7f94226f
TG
183 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
184 * from suspend
e1ef8241
TG
185 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
186 * context
32f4125e
TG
187 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
188 * IRQD_IRQ_MASKED - Masked state of the interrupt
189 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
b76f1674 190 * IRQD_WAKEUP_ARMED - Wakeup mode armed
fc569712 191 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
f230b6d5
TG
192 */
193enum {
876dbd4c 194 IRQD_TRIGGER_MASK = 0xf,
a005677b
TG
195 IRQD_SETAFFINITY_PENDING = (1 << 8),
196 IRQD_NO_BALANCING = (1 << 10),
197 IRQD_PER_CPU = (1 << 11),
2bdd1055 198 IRQD_AFFINITY_SET = (1 << 12),
876dbd4c 199 IRQD_LEVEL = (1 << 13),
7f94226f 200 IRQD_WAKEUP_STATE = (1 << 14),
e1ef8241 201 IRQD_MOVE_PCNTXT = (1 << 15),
801a0e9a 202 IRQD_IRQ_DISABLED = (1 << 16),
32f4125e
TG
203 IRQD_IRQ_MASKED = (1 << 17),
204 IRQD_IRQ_INPROGRESS = (1 << 18),
b76f1674 205 IRQD_WAKEUP_ARMED = (1 << 19),
fc569712 206 IRQD_FORWARDED_TO_VCPU = (1 << 20),
f230b6d5
TG
207};
208
0d0b4c86
JL
209#define __irqd_to_state(d) ((d)->common->state_use_accessors)
210
f230b6d5
TG
211static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
212{
0d0b4c86 213 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
f230b6d5
TG
214}
215
a005677b
TG
216static inline bool irqd_is_per_cpu(struct irq_data *d)
217{
0d0b4c86 218 return __irqd_to_state(d) & IRQD_PER_CPU;
a005677b
TG
219}
220
221static inline bool irqd_can_balance(struct irq_data *d)
222{
0d0b4c86 223 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
a005677b
TG
224}
225
2bdd1055
TG
226static inline bool irqd_affinity_was_set(struct irq_data *d)
227{
0d0b4c86 228 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
2bdd1055
TG
229}
230
ee38c04b
TG
231static inline void irqd_mark_affinity_was_set(struct irq_data *d)
232{
0d0b4c86 233 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
ee38c04b
TG
234}
235
876dbd4c
TG
236static inline u32 irqd_get_trigger_type(struct irq_data *d)
237{
0d0b4c86 238 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
876dbd4c
TG
239}
240
241/*
242 * Must only be called inside irq_chip.irq_set_type() functions.
243 */
244static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
245{
0d0b4c86
JL
246 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
247 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
876dbd4c
TG
248}
249
250static inline bool irqd_is_level_type(struct irq_data *d)
251{
0d0b4c86 252 return __irqd_to_state(d) & IRQD_LEVEL;
876dbd4c
TG
253}
254
7f94226f
TG
255static inline bool irqd_is_wakeup_set(struct irq_data *d)
256{
0d0b4c86 257 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
7f94226f
TG
258}
259
e1ef8241
TG
260static inline bool irqd_can_move_in_process_context(struct irq_data *d)
261{
0d0b4c86 262 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
e1ef8241
TG
263}
264
801a0e9a
TG
265static inline bool irqd_irq_disabled(struct irq_data *d)
266{
0d0b4c86 267 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
801a0e9a
TG
268}
269
32f4125e
TG
270static inline bool irqd_irq_masked(struct irq_data *d)
271{
0d0b4c86 272 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
32f4125e
TG
273}
274
275static inline bool irqd_irq_inprogress(struct irq_data *d)
276{
0d0b4c86 277 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
32f4125e
TG
278}
279
b76f1674
TG
280static inline bool irqd_is_wakeup_armed(struct irq_data *d)
281{
0d0b4c86 282 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
b76f1674
TG
283}
284
fc569712
TG
285static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
286{
287 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
288}
289
290static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
291{
292 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
293}
294
295static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
296{
297 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
298}
b76f1674 299
9cff60df
TG
300/*
301 * Functions for chained handlers which can be enabled/disabled by the
302 * standard disable_irq/enable_irq calls. Must be called with
303 * irq_desc->lock held.
304 */
305static inline void irqd_set_chained_irq_inprogress(struct irq_data *d)
306{
0d0b4c86 307 __irqd_to_state(d) |= IRQD_IRQ_INPROGRESS;
9cff60df
TG
308}
309
310static inline void irqd_clr_chained_irq_inprogress(struct irq_data *d)
311{
0d0b4c86 312 __irqd_to_state(d) &= ~IRQD_IRQ_INPROGRESS;
9cff60df
TG
313}
314
a699e4e4
GL
315static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
316{
317 return d->hwirq;
318}
319
8fee5c36 320/**
6a6de9ef 321 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
322 *
323 * @name: name for /proc/interrupts
f8822657
TG
324 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
325 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
326 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
327 * @irq_disable: disable the interrupt
328 * @irq_ack: start of a new interrupt
329 * @irq_mask: mask an interrupt source
330 * @irq_mask_ack: ack and mask an interrupt source
331 * @irq_unmask: unmask an interrupt source
332 * @irq_eoi: end of interrupt
333 * @irq_set_affinity: set the CPU affinity on SMP machines
334 * @irq_retrigger: resend an IRQ to the CPU
335 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
336 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
337 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
338 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
0fdb4b25
DD
339 * @irq_cpu_online: configure an interrupt source for a secondary CPU
340 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
be9b22b6
BN
341 * @irq_suspend: function called from core code on suspend once per
342 * chip, when one or more interrupts are installed
343 * @irq_resume: function called from core code on resume once per chip,
344 * when one ore more interrupts are installed
cfefd21e 345 * @irq_pm_shutdown: function called from core code on shutdown once per chip
d0051816 346 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
ab7798ff 347 * @irq_print_chip: optional to print special chip info in show_interrupts
c1bacbae
TG
348 * @irq_request_resources: optional to request resources before calling
349 * any other callback related to this irq
350 * @irq_release_resources: optional to release resources acquired with
351 * irq_request_resources
515085ef 352 * @irq_compose_msi_msg: optional to compose message content for MSI
9dde55b7 353 * @irq_write_msi_msg: optional to write message content for MSI
1b7047ed
MZ
354 * @irq_get_irqchip_state: return the internal state of an interrupt
355 * @irq_set_irqchip_state: set the internal state of a interrupt
0a4377de 356 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
2bff17ad 357 * @flags: chip specific flags
1da177e4 358 */
6a6de9ef
TG
359struct irq_chip {
360 const char *name;
f8822657
TG
361 unsigned int (*irq_startup)(struct irq_data *data);
362 void (*irq_shutdown)(struct irq_data *data);
363 void (*irq_enable)(struct irq_data *data);
364 void (*irq_disable)(struct irq_data *data);
365
366 void (*irq_ack)(struct irq_data *data);
367 void (*irq_mask)(struct irq_data *data);
368 void (*irq_mask_ack)(struct irq_data *data);
369 void (*irq_unmask)(struct irq_data *data);
370 void (*irq_eoi)(struct irq_data *data);
371
372 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
373 int (*irq_retrigger)(struct irq_data *data);
374 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
375 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
376
377 void (*irq_bus_lock)(struct irq_data *data);
378 void (*irq_bus_sync_unlock)(struct irq_data *data);
379
0fdb4b25
DD
380 void (*irq_cpu_online)(struct irq_data *data);
381 void (*irq_cpu_offline)(struct irq_data *data);
382
cfefd21e
TG
383 void (*irq_suspend)(struct irq_data *data);
384 void (*irq_resume)(struct irq_data *data);
385 void (*irq_pm_shutdown)(struct irq_data *data);
386
d0051816
TG
387 void (*irq_calc_mask)(struct irq_data *data);
388
ab7798ff 389 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
c1bacbae
TG
390 int (*irq_request_resources)(struct irq_data *data);
391 void (*irq_release_resources)(struct irq_data *data);
ab7798ff 392
515085ef 393 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
9dde55b7 394 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
515085ef 395
1b7047ed
MZ
396 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
397 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
398
0a4377de
JL
399 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
400
2bff17ad 401 unsigned long flags;
1da177e4
LT
402};
403
d4d5e089
TG
404/*
405 * irq_chip specific flags
406 *
77694b40
TG
407 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
408 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
d209a699 409 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
b3d42232
TG
410 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
411 * when irq enabled
60f96b41 412 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
4f6e4f71 413 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
328a4978 414 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
d4d5e089
TG
415 */
416enum {
417 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
77694b40 418 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
d209a699 419 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
b3d42232 420 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
60f96b41 421 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
dc9b229a 422 IRQCHIP_ONESHOT_SAFE = (1 << 5),
328a4978 423 IRQCHIP_EOI_THREADED = (1 << 6),
d4d5e089
TG
424};
425
e144710b 426#include <linux/irqdesc.h>
0b8f1efa 427
34ffdb72
IM
428/*
429 * Pick up the arch-dependent methods:
430 */
431#include <asm/hw_irq.h>
1da177e4 432
b683de2b
TG
433#ifndef NR_IRQS_LEGACY
434# define NR_IRQS_LEGACY 0
435#endif
436
1318a481
TG
437#ifndef ARCH_IRQ_INIT_FLAGS
438# define ARCH_IRQ_INIT_FLAGS 0
439#endif
440
c1594b77 441#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
1318a481 442
e144710b 443struct irqaction;
06fcb0c6 444extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 445extern void remove_irq(unsigned int irq, struct irqaction *act);
31d9d9b6
MZ
446extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
447extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
1da177e4 448
0fdb4b25
DD
449extern void irq_cpu_online(void);
450extern void irq_cpu_offline(void);
01f8fa4f
TG
451extern int irq_set_affinity_locked(struct irq_data *data,
452 const struct cpumask *cpumask, bool force);
0a4377de 453extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
0fdb4b25 454
3a3856d0 455#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
a439520f
TG
456void irq_move_irq(struct irq_data *data);
457void irq_move_masked_irq(struct irq_data *data);
e144710b 458#else
a439520f
TG
459static inline void irq_move_irq(struct irq_data *data) { }
460static inline void irq_move_masked_irq(struct irq_data *data) { }
e144710b 461#endif
54d5d424 462
1da177e4 463extern int no_irq_affinity;
1da177e4 464
293a7a0a
TG
465#ifdef CONFIG_HARDIRQS_SW_RESEND
466int irq_set_parent(int irq, int parent_irq);
467#else
468static inline int irq_set_parent(int irq, int parent_irq)
469{
470 return 0;
471}
472#endif
473
6a6de9ef
TG
474/*
475 * Built-in IRQ handlers for various IRQ types,
bebd04cc 476 * callable via desc->handle_irq()
6a6de9ef 477 */
ec701584
HH
478extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
479extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
480extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
0521c8fb 481extern void handle_edge_eoi_irq(unsigned int irq, struct irq_desc *desc);
ec701584
HH
482extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
483extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
31d9d9b6 484extern void handle_percpu_devid_irq(unsigned int irq, struct irq_desc *desc);
ec701584 485extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
31b47cf7 486extern void handle_nested_irq(unsigned int irq);
6a6de9ef 487
515085ef 488extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
85f08c17 489#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
3cfeffc2
SA
490extern void irq_chip_enable_parent(struct irq_data *data);
491extern void irq_chip_disable_parent(struct irq_data *data);
85f08c17
JL
492extern void irq_chip_ack_parent(struct irq_data *data);
493extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
56e8abab
YC
494extern void irq_chip_mask_parent(struct irq_data *data);
495extern void irq_chip_unmask_parent(struct irq_data *data);
496extern void irq_chip_eoi_parent(struct irq_data *data);
497extern int irq_chip_set_affinity_parent(struct irq_data *data,
498 const struct cpumask *dest,
499 bool force);
08b55e2a 500extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
0a4377de
JL
501extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
502 void *vcpu_info);
b7560de1 503extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
85f08c17
JL
504#endif
505
6a6de9ef 506/* Handling of unhandled and spurious interrupts: */
0dcdbc97 507extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
1da177e4 508
a4633adc 509
6a6de9ef
TG
510/* Enable/disable irq debugging output: */
511extern int noirqdebug_setup(char *str);
512
513/* Checks whether the interrupt can be requested by request_irq(): */
514extern int can_request_irq(unsigned int irq, unsigned long irqflags);
515
f8b5473f 516/* Dummy irq-chip implementations: */
6a6de9ef 517extern struct irq_chip no_irq_chip;
f8b5473f 518extern struct irq_chip dummy_irq_chip;
6a6de9ef 519
145fc655 520extern void
3836ca08 521irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
a460e745
IM
522 irq_flow_handler_t handle, const char *name);
523
3836ca08
TG
524static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
525 irq_flow_handler_t handle)
526{
527 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
528}
529
31d9d9b6
MZ
530extern int irq_set_percpu_devid(unsigned int irq);
531
6a6de9ef 532extern void
3836ca08 533__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
a460e745 534 const char *name);
1da177e4 535
6a6de9ef 536static inline void
3836ca08 537irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 538{
3836ca08 539 __irq_set_handler(irq, handle, 0, NULL);
6a6de9ef
TG
540}
541
542/*
543 * Set a highlevel chained flow handler for a given IRQ.
544 * (a chained handler is automatically enabled and set to
7f1b1244 545 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
6a6de9ef
TG
546 */
547static inline void
3836ca08 548irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 549{
3836ca08 550 __irq_set_handler(irq, handle, 1, NULL);
6a6de9ef
TG
551}
552
3b0f95be
RK
553/*
554 * Set a highlevel chained flow handler and its data for a given IRQ.
555 * (a chained handler is automatically enabled and set to
556 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
557 */
558void
559irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
560 void *data);
561
44247184
TG
562void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
563
564static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
565{
566 irq_modify_status(irq, 0, set);
567}
568
569static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
570{
571 irq_modify_status(irq, clr, 0);
572}
573
a0cd9ca2 574static inline void irq_set_noprobe(unsigned int irq)
44247184
TG
575{
576 irq_modify_status(irq, 0, IRQ_NOPROBE);
577}
578
a0cd9ca2 579static inline void irq_set_probe(unsigned int irq)
44247184
TG
580{
581 irq_modify_status(irq, IRQ_NOPROBE, 0);
582}
46f4f8f6 583
7f1b1244
PM
584static inline void irq_set_nothread(unsigned int irq)
585{
586 irq_modify_status(irq, 0, IRQ_NOTHREAD);
587}
588
589static inline void irq_set_thread(unsigned int irq)
590{
591 irq_modify_status(irq, IRQ_NOTHREAD, 0);
592}
593
6f91a52d
TG
594static inline void irq_set_nested_thread(unsigned int irq, bool nest)
595{
596 if (nest)
597 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
598 else
599 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
600}
601
31d9d9b6
MZ
602static inline void irq_set_percpu_devid_flags(unsigned int irq)
603{
604 irq_set_status_flags(irq,
605 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
606 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
607}
608
3a16d713 609/* Set/get chip/data for an IRQ: */
a0cd9ca2
TG
610extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
611extern int irq_set_handler_data(unsigned int irq, void *data);
612extern int irq_set_chip_data(unsigned int irq, void *data);
613extern int irq_set_irq_type(unsigned int irq, unsigned int type);
614extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
51906e77
AG
615extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
616 struct msi_desc *entry);
f303a6dd 617extern struct irq_data *irq_get_irq_data(unsigned int irq);
dd87eb3a 618
a0cd9ca2 619static inline struct irq_chip *irq_get_chip(unsigned int irq)
f303a6dd
TG
620{
621 struct irq_data *d = irq_get_irq_data(irq);
622 return d ? d->chip : NULL;
623}
624
625static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
626{
627 return d->chip;
628}
629
a0cd9ca2 630static inline void *irq_get_chip_data(unsigned int irq)
f303a6dd
TG
631{
632 struct irq_data *d = irq_get_irq_data(irq);
633 return d ? d->chip_data : NULL;
634}
635
636static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
637{
638 return d->chip_data;
639}
640
a0cd9ca2 641static inline void *irq_get_handler_data(unsigned int irq)
f303a6dd
TG
642{
643 struct irq_data *d = irq_get_irq_data(irq);
af7080e0 644 return d ? d->common->handler_data : NULL;
f303a6dd
TG
645}
646
a0cd9ca2 647static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
f303a6dd 648{
af7080e0 649 return d->common->handler_data;
f303a6dd
TG
650}
651
a0cd9ca2 652static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
f303a6dd
TG
653{
654 struct irq_data *d = irq_get_irq_data(irq);
655 return d ? d->msi_desc : NULL;
656}
657
c391f262 658static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
f303a6dd
TG
659{
660 return d->msi_desc;
661}
662
1f6236bf
JMC
663static inline u32 irq_get_trigger_type(unsigned int irq)
664{
665 struct irq_data *d = irq_get_irq_data(irq);
666 return d ? irqd_get_trigger_type(d) : 0;
667}
668
449e9cae 669static inline int irq_common_data_get_node(struct irq_common_data *d)
6783011b 670{
449e9cae 671#ifdef CONFIG_NUMA
6783011b 672 return d->node;
449e9cae
JL
673#else
674 return 0;
675#endif
676}
677
678static inline int irq_data_get_node(struct irq_data *d)
679{
680 return irq_common_data_get_node(d->common);
6783011b
JL
681}
682
c64301a2
JL
683static inline struct cpumask *irq_get_affinity_mask(int irq)
684{
685 struct irq_data *d = irq_get_irq_data(irq);
686
687 return d ? d->affinity : NULL;
688}
689
690static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
691{
692 return d->affinity;
693}
694
62a08ae2
TG
695unsigned int arch_dynirq_lower_bound(unsigned int from);
696
b6873807
SAS
697int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
698 struct module *owner);
699
ec53cf23
PG
700/* use macros to avoid needing export.h for THIS_MODULE */
701#define irq_alloc_descs(irq, from, cnt, node) \
702 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
b6873807 703
ec53cf23
PG
704#define irq_alloc_desc(node) \
705 irq_alloc_descs(-1, 0, 1, node)
1f5a5b87 706
ec53cf23
PG
707#define irq_alloc_desc_at(at, node) \
708 irq_alloc_descs(at, at, 1, node)
1f5a5b87 709
ec53cf23
PG
710#define irq_alloc_desc_from(from, node) \
711 irq_alloc_descs(-1, from, 1, node)
1f5a5b87 712
51906e77
AG
713#define irq_alloc_descs_from(from, cnt, node) \
714 irq_alloc_descs(-1, from, cnt, node)
715
ec53cf23 716void irq_free_descs(unsigned int irq, unsigned int cnt);
1f5a5b87
TG
717static inline void irq_free_desc(unsigned int irq)
718{
719 irq_free_descs(irq, 1);
720}
721
7b6ef126
TG
722#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
723unsigned int irq_alloc_hwirqs(int cnt, int node);
724static inline unsigned int irq_alloc_hwirq(int node)
725{
726 return irq_alloc_hwirqs(1, node);
727}
728void irq_free_hwirqs(unsigned int from, int cnt);
729static inline void irq_free_hwirq(unsigned int irq)
730{
731 return irq_free_hwirqs(irq, 1);
732}
733int arch_setup_hwirq(unsigned int irq, int node);
734void arch_teardown_hwirq(unsigned int irq);
735#endif
736
c940e01c
TG
737#ifdef CONFIG_GENERIC_IRQ_LEGACY
738void irq_init_desc(unsigned int irq);
739#endif
740
7d828062
TG
741/**
742 * struct irq_chip_regs - register offsets for struct irq_gci
743 * @enable: Enable register offset to reg_base
744 * @disable: Disable register offset to reg_base
745 * @mask: Mask register offset to reg_base
746 * @ack: Ack register offset to reg_base
747 * @eoi: Eoi register offset to reg_base
748 * @type: Type configuration register offset to reg_base
749 * @polarity: Polarity configuration register offset to reg_base
750 */
751struct irq_chip_regs {
752 unsigned long enable;
753 unsigned long disable;
754 unsigned long mask;
755 unsigned long ack;
756 unsigned long eoi;
757 unsigned long type;
758 unsigned long polarity;
759};
760
761/**
762 * struct irq_chip_type - Generic interrupt chip instance for a flow type
763 * @chip: The real interrupt chip which provides the callbacks
764 * @regs: Register offsets for this chip
765 * @handler: Flow handler associated with this chip
766 * @type: Chip can handle these flow types
899f0e66
GF
767 * @mask_cache_priv: Cached mask register private to the chip type
768 * @mask_cache: Pointer to cached mask register
7d828062
TG
769 *
770 * A irq_generic_chip can have several instances of irq_chip_type when
771 * it requires different functions and register offsets for different
772 * flow types.
773 */
774struct irq_chip_type {
775 struct irq_chip chip;
776 struct irq_chip_regs regs;
777 irq_flow_handler_t handler;
778 u32 type;
899f0e66
GF
779 u32 mask_cache_priv;
780 u32 *mask_cache;
7d828062
TG
781};
782
783/**
784 * struct irq_chip_generic - Generic irq chip data structure
785 * @lock: Lock to protect register and cache data access
786 * @reg_base: Register base address (virtual)
2b280376
KC
787 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
788 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
be9b22b6
BN
789 * @suspend: Function called from core code on suspend once per
790 * chip; can be useful instead of irq_chip::suspend to
791 * handle chip details even when no interrupts are in use
792 * @resume: Function called from core code on resume once per chip;
793 * can be useful instead of irq_chip::suspend to handle
794 * chip details even when no interrupts are in use
7d828062
TG
795 * @irq_base: Interrupt base nr for this chip
796 * @irq_cnt: Number of interrupts handled by this chip
899f0e66 797 * @mask_cache: Cached mask register shared between all chip types
7d828062
TG
798 * @type_cache: Cached type register
799 * @polarity_cache: Cached polarity register
800 * @wake_enabled: Interrupt can wakeup from suspend
801 * @wake_active: Interrupt is marked as an wakeup from suspend source
802 * @num_ct: Number of available irq_chip_type instances (usually 1)
803 * @private: Private data for non generic chip callbacks
088f40b7 804 * @installed: bitfield to denote installed interrupts
e8bd834f 805 * @unused: bitfield to denote unused interrupts
088f40b7 806 * @domain: irq domain pointer
cfefd21e 807 * @list: List head for keeping track of instances
7d828062
TG
808 * @chip_types: Array of interrupt irq_chip_types
809 *
810 * Note, that irq_chip_generic can have multiple irq_chip_type
811 * implementations which can be associated to a particular irq line of
812 * an irq_chip_generic instance. That allows to share and protect
813 * state in an irq_chip_generic instance when we need to implement
814 * different flow mechanisms (level/edge) for it.
815 */
816struct irq_chip_generic {
817 raw_spinlock_t lock;
818 void __iomem *reg_base;
2b280376
KC
819 u32 (*reg_readl)(void __iomem *addr);
820 void (*reg_writel)(u32 val, void __iomem *addr);
be9b22b6
BN
821 void (*suspend)(struct irq_chip_generic *gc);
822 void (*resume)(struct irq_chip_generic *gc);
7d828062
TG
823 unsigned int irq_base;
824 unsigned int irq_cnt;
825 u32 mask_cache;
826 u32 type_cache;
827 u32 polarity_cache;
828 u32 wake_enabled;
829 u32 wake_active;
830 unsigned int num_ct;
831 void *private;
088f40b7 832 unsigned long installed;
e8bd834f 833 unsigned long unused;
088f40b7 834 struct irq_domain *domain;
cfefd21e 835 struct list_head list;
7d828062
TG
836 struct irq_chip_type chip_types[0];
837};
838
839/**
840 * enum irq_gc_flags - Initialization flags for generic irq chips
841 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
842 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
843 * irq chips which need to call irq_set_wake() on
844 * the parent irq. Usually GPIO implementations
af80b0fe 845 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
966dc736 846 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
b7905595 847 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
7d828062
TG
848 */
849enum irq_gc_flags {
850 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
851 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
af80b0fe 852 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
966dc736 853 IRQ_GC_NO_MASK = 1 << 3,
b7905595 854 IRQ_GC_BE_IO = 1 << 4,
7d828062
TG
855};
856
088f40b7
TG
857/*
858 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
859 * @irqs_per_chip: Number of interrupts per chip
860 * @num_chips: Number of chips
861 * @irq_flags_to_set: IRQ* flags to set on irq setup
862 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
863 * @gc_flags: Generic chip specific setup flags
864 * @gc: Array of pointers to generic interrupt chips
865 */
866struct irq_domain_chip_generic {
867 unsigned int irqs_per_chip;
868 unsigned int num_chips;
869 unsigned int irq_flags_to_clear;
870 unsigned int irq_flags_to_set;
871 enum irq_gc_flags gc_flags;
872 struct irq_chip_generic *gc[0];
873};
874
7d828062
TG
875/* Generic chip callback functions */
876void irq_gc_noop(struct irq_data *d);
877void irq_gc_mask_disable_reg(struct irq_data *d);
878void irq_gc_mask_set_bit(struct irq_data *d);
879void irq_gc_mask_clr_bit(struct irq_data *d);
880void irq_gc_unmask_enable_reg(struct irq_data *d);
659fb32d
SG
881void irq_gc_ack_set_bit(struct irq_data *d);
882void irq_gc_ack_clr_bit(struct irq_data *d);
7d828062
TG
883void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
884void irq_gc_eoi(struct irq_data *d);
885int irq_gc_set_wake(struct irq_data *d, unsigned int on);
886
887/* Setup functions for irq_chip_generic */
a5152c8a
BB
888int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
889 irq_hw_number_t hw_irq);
7d828062
TG
890struct irq_chip_generic *
891irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
892 void __iomem *reg_base, irq_flow_handler_t handler);
893void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
894 enum irq_gc_flags flags, unsigned int clr,
895 unsigned int set);
896int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
cfefd21e
TG
897void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
898 unsigned int clr, unsigned int set);
7d828062 899
088f40b7
TG
900struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
901int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
902 int num_ct, const char *name,
903 irq_flow_handler_t handler,
904 unsigned int clr, unsigned int set,
905 enum irq_gc_flags flags);
906
907
7d828062
TG
908static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
909{
910 return container_of(d->chip, struct irq_chip_type, chip);
911}
912
913#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
914
915#ifdef CONFIG_SMP
916static inline void irq_gc_lock(struct irq_chip_generic *gc)
917{
918 raw_spin_lock(&gc->lock);
919}
920
921static inline void irq_gc_unlock(struct irq_chip_generic *gc)
922{
923 raw_spin_unlock(&gc->lock);
924}
925#else
926static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
927static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
928#endif
929
332fd7c4
KC
930static inline void irq_reg_writel(struct irq_chip_generic *gc,
931 u32 val, int reg_offset)
932{
2b280376
KC
933 if (gc->reg_writel)
934 gc->reg_writel(val, gc->reg_base + reg_offset);
935 else
936 writel(val, gc->reg_base + reg_offset);
332fd7c4
KC
937}
938
939static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
940 int reg_offset)
941{
2b280376
KC
942 if (gc->reg_readl)
943 return gc->reg_readl(gc->reg_base + reg_offset);
944 else
945 return readl(gc->reg_base + reg_offset);
332fd7c4
KC
946}
947
06fcb0c6 948#endif /* _LINUX_IRQ_H */
This page took 1.002002 seconds and 5 git commands to generate.