irq: change ->set_affinity() to return status
[deliverable/linux.git] / include / linux / irq.h
CommitLineData
06fcb0c6
IM
1#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
1da177e4
LT
3
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
23f9b317 12#include <linux/smp.h>
1da177e4 13
06fcb0c6 14#ifndef CONFIG_S390
1da177e4
LT
15
16#include <linux/linkage.h>
17#include <linux/cache.h>
18#include <linux/spinlock.h>
19#include <linux/cpumask.h>
503e5763 20#include <linux/gfp.h>
908dcecd 21#include <linux/irqreturn.h>
dd3a1db9 22#include <linux/irqnr.h>
77904fd6 23#include <linux/errno.h>
503e5763 24#include <linux/topology.h>
3aa551c9 25#include <linux/wait.h>
1da177e4
LT
26
27#include <asm/irq.h>
28#include <asm/ptrace.h>
7d12e780 29#include <asm/irq_regs.h>
1da177e4 30
57a58a94 31struct irq_desc;
ec701584 32typedef void (*irq_flow_handler_t)(unsigned int irq,
7d12e780 33 struct irq_desc *desc);
57a58a94
DH
34
35
1da177e4
LT
36/*
37 * IRQ line status.
6e213616 38 *
950f4427 39 * Bits 0-7 are reserved for the IRQF_* bits in linux/interrupt.h
6e213616
TG
40 *
41 * IRQ types
1da177e4 42 */
6e213616
TG
43#define IRQ_TYPE_NONE 0x00000000 /* Default, unspecified type */
44#define IRQ_TYPE_EDGE_RISING 0x00000001 /* Edge rising type */
45#define IRQ_TYPE_EDGE_FALLING 0x00000002 /* Edge falling type */
46#define IRQ_TYPE_EDGE_BOTH (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING)
47#define IRQ_TYPE_LEVEL_HIGH 0x00000004 /* Level high type */
48#define IRQ_TYPE_LEVEL_LOW 0x00000008 /* Level low type */
49#define IRQ_TYPE_SENSE_MASK 0x0000000f /* Mask of the above */
50#define IRQ_TYPE_PROBE 0x00000010 /* Probing in progress */
51
52/* Internal flags */
950f4427
TG
53#define IRQ_INPROGRESS 0x00000100 /* IRQ handler active - do not enter! */
54#define IRQ_DISABLED 0x00000200 /* IRQ disabled - do not enter! */
55#define IRQ_PENDING 0x00000400 /* IRQ pending - replay on enable */
56#define IRQ_REPLAY 0x00000800 /* IRQ has been replayed but not acked yet */
57#define IRQ_AUTODETECT 0x00001000 /* IRQ is being autodetected */
58#define IRQ_WAITING 0x00002000 /* IRQ not yet seen - for autodetection */
59#define IRQ_LEVEL 0x00004000 /* IRQ level triggered */
60#define IRQ_MASKED 0x00008000 /* IRQ masked - shouldn't be seen again */
61#define IRQ_PER_CPU 0x00010000 /* IRQ is per CPU */
62#define IRQ_NOPROBE 0x00020000 /* IRQ is not valid for probing */
63#define IRQ_NOREQUEST 0x00040000 /* IRQ cannot be requested */
64#define IRQ_NOAUTOEN 0x00080000 /* IRQ will not be enabled on request irq */
d7e25f33
IM
65#define IRQ_WAKEUP 0x00100000 /* IRQ triggers system wakeup */
66#define IRQ_MOVE_PENDING 0x00200000 /* need to re-target IRQ destination */
67#define IRQ_NO_BALANCING 0x00400000 /* IRQ is excluded from balancing */
1adb0850 68#define IRQ_SPURIOUS_DISABLED 0x00800000 /* IRQ was disabled by the spurious trap */
f6d87f4b
TG
69#define IRQ_MOVE_PCNTXT 0x01000000 /* IRQ migration from process context */
70#define IRQ_AFFINITY_SET 0x02000000 /* IRQ affinity was set from userspace*/
0a0c5168 71#define IRQ_SUSPENDED 0x04000000 /* IRQ has gone through suspend sequence */
950f4427 72
0d7012a9 73#ifdef CONFIG_IRQ_PER_CPU
f26fdd59 74# define CHECK_IRQ_PER_CPU(var) ((var) & IRQ_PER_CPU)
950f4427 75# define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
f26fdd59
KW
76#else
77# define CHECK_IRQ_PER_CPU(var) 0
950f4427 78# define IRQ_NO_BALANCING_MASK IRQ_NO_BALANCING
f26fdd59 79#endif
1da177e4 80
6a6de9ef 81struct proc_dir_entry;
5b912c10 82struct msi_desc;
6a6de9ef 83
8fee5c36 84/**
6a6de9ef 85 * struct irq_chip - hardware interrupt chip descriptor
8fee5c36
IM
86 *
87 * @name: name for /proc/interrupts
88 * @startup: start up the interrupt (defaults to ->enable if NULL)
89 * @shutdown: shut down the interrupt (defaults to ->disable if NULL)
90 * @enable: enable the interrupt (defaults to chip->unmask if NULL)
91 * @disable: disable the interrupt (defaults to chip->mask if NULL)
8fee5c36
IM
92 * @ack: start of a new interrupt
93 * @mask: mask an interrupt source
94 * @mask_ack: ack and mask an interrupt source
95 * @unmask: unmask an interrupt source
47c2a3aa
IM
96 * @eoi: end of interrupt - chip level
97 * @end: end of interrupt - flow level
8fee5c36
IM
98 * @set_affinity: set the CPU affinity on SMP machines
99 * @retrigger: resend an IRQ to the CPU
100 * @set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
101 * @set_wake: enable/disable power-management wake-on of an IRQ
102 *
103 * @release: release function solely used by UML
6a6de9ef 104 * @typename: obsoleted by name, kept as migration helper
1da177e4 105 */
6a6de9ef
TG
106struct irq_chip {
107 const char *name;
71d218b7
IM
108 unsigned int (*startup)(unsigned int irq);
109 void (*shutdown)(unsigned int irq);
110 void (*enable)(unsigned int irq);
111 void (*disable)(unsigned int irq);
6a6de9ef 112
71d218b7 113 void (*ack)(unsigned int irq);
6a6de9ef
TG
114 void (*mask)(unsigned int irq);
115 void (*mask_ack)(unsigned int irq);
116 void (*unmask)(unsigned int irq);
47c2a3aa 117 void (*eoi)(unsigned int irq);
6a6de9ef 118
71d218b7 119 void (*end)(unsigned int irq);
d5dedd45 120 int (*set_affinity)(unsigned int irq,
0de26520 121 const struct cpumask *dest);
c0ad90a3 122 int (*retrigger)(unsigned int irq);
6a6de9ef
TG
123 int (*set_type)(unsigned int irq, unsigned int flow_type);
124 int (*set_wake)(unsigned int irq, unsigned int on);
c0ad90a3 125
b77d6adc
PBG
126 /* Currently used only by UML, might disappear one day.*/
127#ifdef CONFIG_IRQ_RELEASE_METHOD
71d218b7 128 void (*release)(unsigned int irq, void *dev_id);
b77d6adc 129#endif
6a6de9ef
TG
130 /*
131 * For compatibility, ->typename is copied into ->name.
132 * Will disappear.
133 */
134 const char *typename;
1da177e4
LT
135};
136
0b8f1efa
YL
137struct timer_rand_state;
138struct irq_2_iommu;
8fee5c36
IM
139/**
140 * struct irq_desc - interrupt descriptor
2ed1cdcf 141 * @irq: interrupt number for this descriptor
078a55db
YL
142 * @timer_rand_state: pointer to timer rand state struct
143 * @kstat_irqs: irq stats per cpu
144 * @irq_2_iommu: iommu with this irq
6a6de9ef
TG
145 * @handle_irq: highlevel irq-events handler [if NULL, __do_IRQ()]
146 * @chip: low level interrupt hardware access
472900b8 147 * @msi_desc: MSI descriptor
6a6de9ef
TG
148 * @handler_data: per-IRQ data for the irq_chip methods
149 * @chip_data: platform-specific per-chip private data for the chip
150 * methods, to allow shared chip implementations
8fee5c36
IM
151 * @action: the irq action chain
152 * @status: status information
153 * @depth: disable-depth, for nested irq_disable() calls
15a647eb 154 * @wake_depth: enable depth, for multiple set_irq_wake() callers
8fee5c36 155 * @irq_count: stats field to detect stalled irqs
5ac4d823 156 * @last_unhandled: aging timer for unhandled count
e262a7ba 157 * @irqs_unhandled: stats field for spurious unhandled interrupts
8fee5c36
IM
158 * @lock: locking for SMP
159 * @affinity: IRQ affinity on SMP
6a6de9ef 160 * @cpu: cpu index useful for balancing
8fee5c36 161 * @pending_mask: pending rebalanced interrupts
3aa551c9
TG
162 * @threads_active: number of irqaction threads currently running
163 * @wait_for_threads: wait queue for sync_irq to wait for threaded handlers
8fee5c36 164 * @dir: /proc/irq/ procfs entry
a460e745 165 * @name: flow handler name for /proc/interrupts output
1da177e4 166 */
34ffdb72 167struct irq_desc {
08678b08 168 unsigned int irq;
0b8f1efa
YL
169 struct timer_rand_state *timer_rand_state;
170 unsigned int *kstat_irqs;
d7e51e66 171#ifdef CONFIG_INTR_REMAP
0b8f1efa 172 struct irq_2_iommu *irq_2_iommu;
0b8f1efa 173#endif
57a58a94 174 irq_flow_handler_t handle_irq;
6a6de9ef 175 struct irq_chip *chip;
5b912c10 176 struct msi_desc *msi_desc;
6a6de9ef 177 void *handler_data;
71d218b7
IM
178 void *chip_data;
179 struct irqaction *action; /* IRQ action list */
180 unsigned int status; /* IRQ status */
6a6de9ef 181
71d218b7 182 unsigned int depth; /* nested irq disables */
15a647eb 183 unsigned int wake_depth; /* nested wake enables */
71d218b7 184 unsigned int irq_count; /* For detecting broken IRQs */
4f27c00b 185 unsigned long last_unhandled; /* Aging timer for unhandled count */
e262a7ba 186 unsigned int irqs_unhandled;
71d218b7 187 spinlock_t lock;
a53da52f 188#ifdef CONFIG_SMP
7f7ace0c 189 cpumask_var_t affinity;
6a6de9ef 190 unsigned int cpu;
8b8e8c1b 191#ifdef CONFIG_GENERIC_PENDING_IRQ
7f7ace0c
MT
192 cpumask_var_t pending_mask;
193#endif
54d5d424 194#endif
3aa551c9
TG
195 atomic_t threads_active;
196 wait_queue_head_t wait_for_threads;
4a733ee1 197#ifdef CONFIG_PROC_FS
a460e745 198 struct proc_dir_entry *dir;
4a733ee1 199#endif
a460e745 200 const char *name;
e729aa16 201} ____cacheline_internodealigned_in_smp;
1da177e4 202
0b8f1efa
YL
203extern void arch_init_copy_chip_data(struct irq_desc *old_desc,
204 struct irq_desc *desc, int cpu);
205extern void arch_free_chip_data(struct irq_desc *old_desc, struct irq_desc *desc);
9059d8fa 206
0b8f1efa 207#ifndef CONFIG_SPARSE_IRQ
34ffdb72 208extern struct irq_desc irq_desc[NR_IRQS];
f9af0e70 209#else /* CONFIG_SPARSE_IRQ */
0b8f1efa 210extern struct irq_desc *move_irq_desc(struct irq_desc *old_desc, int cpu);
d7e51e66 211#endif /* CONFIG_SPARSE_IRQ */
0b8f1efa 212
f9af0e70 213extern struct irq_desc *irq_to_desc_alloc_cpu(unsigned int irq, int cpu);
0b8f1efa 214
34ffdb72
IM
215/*
216 * Migration helpers for obsolete names, they will go away:
217 */
6a6de9ef 218#define hw_interrupt_type irq_chip
6a6de9ef 219#define no_irq_type no_irq_chip
34ffdb72
IM
220typedef struct irq_desc irq_desc_t;
221
222/*
223 * Pick up the arch-dependent methods:
224 */
225#include <asm/hw_irq.h>
1da177e4 226
06fcb0c6 227extern int setup_irq(unsigned int irq, struct irqaction *new);
cbf94f06 228extern void remove_irq(unsigned int irq, struct irqaction *act);
1da177e4
LT
229
230#ifdef CONFIG_GENERIC_HARDIRQS
06fcb0c6 231
54d5d424
AR
232#ifdef CONFIG_SMP
233
8b8e8c1b 234#ifdef CONFIG_GENERIC_PENDING_IRQ
54d5d424 235
c777ac55 236void move_native_irq(int irq);
e7b946e9 237void move_masked_irq(int irq);
54d5d424 238
8b8e8c1b 239#else /* CONFIG_GENERIC_PENDING_IRQ */
06fcb0c6
IM
240
241static inline void move_irq(int irq)
242{
243}
244
245static inline void move_native_irq(int irq)
246{
247}
248
e7b946e9
EB
249static inline void move_masked_irq(int irq)
250{
251}
252
06fcb0c6 253#endif /* CONFIG_GENERIC_PENDING_IRQ */
54d5d424 254
06fcb0c6 255#else /* CONFIG_SMP */
54d5d424 256
54d5d424 257#define move_native_irq(x)
e7b946e9 258#define move_masked_irq(x)
54d5d424 259
06fcb0c6 260#endif /* CONFIG_SMP */
54d5d424 261
1da177e4 262extern int no_irq_affinity;
1da177e4 263
950f4427
TG
264static inline int irq_balancing_disabled(unsigned int irq)
265{
08678b08
YL
266 struct irq_desc *desc;
267
268 desc = irq_to_desc(irq);
269 return desc->status & IRQ_NO_BALANCING_MASK;
950f4427
TG
270}
271
6a6de9ef 272/* Handle irq action chains: */
bedd30d9 273extern irqreturn_t handle_IRQ_event(unsigned int irq, struct irqaction *action);
6a6de9ef
TG
274
275/*
276 * Built-in IRQ handlers for various IRQ types,
277 * callable via desc->chip->handle_irq()
278 */
ec701584
HH
279extern void handle_level_irq(unsigned int irq, struct irq_desc *desc);
280extern void handle_fasteoi_irq(unsigned int irq, struct irq_desc *desc);
281extern void handle_edge_irq(unsigned int irq, struct irq_desc *desc);
282extern void handle_simple_irq(unsigned int irq, struct irq_desc *desc);
283extern void handle_percpu_irq(unsigned int irq, struct irq_desc *desc);
284extern void handle_bad_irq(unsigned int irq, struct irq_desc *desc);
6a6de9ef 285
2e60bbb6 286/*
6a6de9ef 287 * Monolithic do_IRQ implementation.
2e60bbb6 288 */
af8c65b5 289#ifndef CONFIG_GENERIC_HARDIRQS_NO__DO_IRQ
ec701584 290extern unsigned int __do_IRQ(unsigned int irq);
af8c65b5 291#endif
2e60bbb6 292
dae86204
IM
293/*
294 * Architectures call this to let the generic IRQ layer
295 * handle an interrupt. If the descriptor is attached to an
296 * irqchip-style controller then we call the ->handle_irq() handler,
297 * and it calls __do_IRQ() if it's attached to an irqtype-style controller.
298 */
46926b67 299static inline void generic_handle_irq_desc(unsigned int irq, struct irq_desc *desc)
dae86204 300{
af8c65b5 301#ifdef CONFIG_GENERIC_HARDIRQS_NO__DO_IRQ
7d12e780 302 desc->handle_irq(irq, desc);
af8c65b5 303#else
dae86204 304 if (likely(desc->handle_irq))
7d12e780 305 desc->handle_irq(irq, desc);
dae86204 306 else
7d12e780 307 __do_IRQ(irq);
af8c65b5 308#endif
dae86204
IM
309}
310
46926b67
YL
311static inline void generic_handle_irq(unsigned int irq)
312{
313 generic_handle_irq_desc(irq, irq_to_desc(irq));
314}
315
6a6de9ef 316/* Handling of unhandled and spurious interrupts: */
34ffdb72 317extern void note_interrupt(unsigned int irq, struct irq_desc *desc,
bedd30d9 318 irqreturn_t action_ret);
1da177e4 319
a4633adc
TG
320/* Resending of interrupts :*/
321void check_irq_resend(struct irq_desc *desc, unsigned int irq);
322
6a6de9ef
TG
323/* Enable/disable irq debugging output: */
324extern int noirqdebug_setup(char *str);
325
326/* Checks whether the interrupt can be requested by request_irq(): */
327extern int can_request_irq(unsigned int irq, unsigned long irqflags);
328
f8b5473f 329/* Dummy irq-chip implementations: */
6a6de9ef 330extern struct irq_chip no_irq_chip;
f8b5473f 331extern struct irq_chip dummy_irq_chip;
6a6de9ef 332
145fc655
IM
333extern void
334set_irq_chip_and_handler(unsigned int irq, struct irq_chip *chip,
335 irq_flow_handler_t handle);
6a6de9ef 336extern void
a460e745
IM
337set_irq_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
338 irq_flow_handler_t handle, const char *name);
339
6a6de9ef 340extern void
a460e745
IM
341__set_irq_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
342 const char *name);
1da177e4 343
b019e573
KH
344/* caller has locked the irq_desc and both params are valid */
345static inline void __set_irq_handler_unlocked(int irq,
346 irq_flow_handler_t handler)
347{
08678b08
YL
348 struct irq_desc *desc;
349
350 desc = irq_to_desc(irq);
351 desc->handle_irq = handler;
b019e573
KH
352}
353
6a6de9ef
TG
354/*
355 * Set a highlevel flow handler for a given IRQ:
356 */
357static inline void
57a58a94 358set_irq_handler(unsigned int irq, irq_flow_handler_t handle)
6a6de9ef 359{
a460e745 360 __set_irq_handler(irq, handle, 0, NULL);
6a6de9ef
TG
361}
362
363/*
364 * Set a highlevel chained flow handler for a given IRQ.
365 * (a chained handler is automatically enabled and set to
366 * IRQ_NOREQUEST and IRQ_NOPROBE)
367 */
368static inline void
369set_irq_chained_handler(unsigned int irq,
57a58a94 370 irq_flow_handler_t handle)
6a6de9ef 371{
a460e745 372 __set_irq_handler(irq, handle, 1, NULL);
6a6de9ef
TG
373}
374
46f4f8f6
RB
375extern void set_irq_noprobe(unsigned int irq);
376extern void set_irq_probe(unsigned int irq);
377
3a16d713 378/* Handle dynamic irq creation and destruction */
6d50bc26 379extern unsigned int create_irq_nr(unsigned int irq_want);
3a16d713
EB
380extern int create_irq(void);
381extern void destroy_irq(unsigned int irq);
382
1f80025e
EB
383/* Test to see if a driver has successfully requested an irq */
384static inline int irq_has_action(unsigned int irq)
385{
08678b08 386 struct irq_desc *desc = irq_to_desc(irq);
1f80025e
EB
387 return desc->action != NULL;
388}
389
3a16d713
EB
390/* Dynamic irq helper functions */
391extern void dynamic_irq_init(unsigned int irq);
392extern void dynamic_irq_cleanup(unsigned int irq);
dd87eb3a 393
3a16d713 394/* Set/get chip/data for an IRQ: */
dd87eb3a
TG
395extern int set_irq_chip(unsigned int irq, struct irq_chip *chip);
396extern int set_irq_data(unsigned int irq, void *data);
397extern int set_irq_chip_data(unsigned int irq, void *data);
398extern int set_irq_type(unsigned int irq, unsigned int type);
5b912c10 399extern int set_irq_msi(unsigned int irq, struct msi_desc *entry);
dd87eb3a 400
08678b08
YL
401#define get_irq_chip(irq) (irq_to_desc(irq)->chip)
402#define get_irq_chip_data(irq) (irq_to_desc(irq)->chip_data)
403#define get_irq_data(irq) (irq_to_desc(irq)->handler_data)
404#define get_irq_msi(irq) (irq_to_desc(irq)->msi_desc)
dd87eb3a 405
0b8f1efa
YL
406#define get_irq_desc_chip(desc) ((desc)->chip)
407#define get_irq_desc_chip_data(desc) ((desc)->chip_data)
408#define get_irq_desc_data(desc) ((desc)->handler_data)
409#define get_irq_desc_msi(desc) ((desc)->msi_desc)
410
6a6de9ef 411#endif /* CONFIG_GENERIC_HARDIRQS */
1da177e4 412
06fcb0c6 413#endif /* !CONFIG_S390 */
1da177e4 414
7f7ace0c
MT
415#ifdef CONFIG_SMP
416/**
9ec4fa27 417 * alloc_desc_masks - allocate cpumasks for irq_desc
7f7ace0c 418 * @desc: pointer to irq_desc struct
802bf931 419 * @cpu: cpu which will be handling the cpumasks
7f7ace0c
MT
420 * @boot: true if need bootmem
421 *
422 * Allocates affinity and pending_mask cpumask if required.
423 * Returns true if successful (or not required).
7f7ace0c 424 */
9ec4fa27 425static inline bool alloc_desc_masks(struct irq_desc *desc, int cpu,
7f7ace0c
MT
426 bool boot)
427{
9ec4fa27 428#ifdef CONFIG_CPUMASK_OFFSTACK
802bf931
MT
429 int node;
430
7f7ace0c
MT
431 if (boot) {
432 alloc_bootmem_cpumask_var(&desc->affinity);
7f7ace0c
MT
433
434#ifdef CONFIG_GENERIC_PENDING_IRQ
435 alloc_bootmem_cpumask_var(&desc->pending_mask);
7f7ace0c
MT
436#endif
437 return true;
438 }
439
802bf931
MT
440 node = cpu_to_node(cpu);
441
7f7ace0c
MT
442 if (!alloc_cpumask_var_node(&desc->affinity, GFP_ATOMIC, node))
443 return false;
7f7ace0c
MT
444
445#ifdef CONFIG_GENERIC_PENDING_IRQ
446 if (!alloc_cpumask_var_node(&desc->pending_mask, GFP_ATOMIC, node)) {
447 free_cpumask_var(desc->affinity);
448 return false;
449 }
9ec4fa27 450#endif
7f7ace0c
MT
451#endif
452 return true;
453}
454
9ec4fa27
YL
455static inline void init_desc_masks(struct irq_desc *desc)
456{
457 cpumask_setall(desc->affinity);
458#ifdef CONFIG_GENERIC_PENDING_IRQ
459 cpumask_clear(desc->pending_mask);
460#endif
461}
462
7f7ace0c
MT
463/**
464 * init_copy_desc_masks - copy cpumasks for irq_desc
465 * @old_desc: pointer to old irq_desc struct
466 * @new_desc: pointer to new irq_desc struct
467 *
468 * Insures affinity and pending_masks are copied to new irq_desc.
469 * If !CONFIG_CPUMASKS_OFFSTACK the cpumasks are embedded in the
470 * irq_desc struct so the copy is redundant.
471 */
472
473static inline void init_copy_desc_masks(struct irq_desc *old_desc,
474 struct irq_desc *new_desc)
475{
9ec4fa27 476#ifdef CONFIG_CPUMASK_OFFSTACK
7f7ace0c
MT
477 cpumask_copy(new_desc->affinity, old_desc->affinity);
478
479#ifdef CONFIG_GENERIC_PENDING_IRQ
480 cpumask_copy(new_desc->pending_mask, old_desc->pending_mask);
481#endif
482#endif
483}
484
9756b15e
YL
485static inline void free_desc_masks(struct irq_desc *old_desc,
486 struct irq_desc *new_desc)
487{
488 free_cpumask_var(old_desc->affinity);
489
490#ifdef CONFIG_GENERIC_PENDING_IRQ
491 free_cpumask_var(old_desc->pending_mask);
492#endif
493}
494
7f7ace0c
MT
495#else /* !CONFIG_SMP */
496
9ec4fa27 497static inline bool alloc_desc_masks(struct irq_desc *desc, int cpu,
7f7ace0c
MT
498 bool boot)
499{
500 return true;
501}
502
9ec4fa27
YL
503static inline void init_desc_masks(struct irq_desc *desc)
504{
505}
506
7f7ace0c
MT
507static inline void init_copy_desc_masks(struct irq_desc *old_desc,
508 struct irq_desc *new_desc)
509{
510}
511
9756b15e
YL
512static inline void free_desc_masks(struct irq_desc *old_desc,
513 struct irq_desc *new_desc)
514{
515}
7f7ace0c
MT
516#endif /* CONFIG_SMP */
517
06fcb0c6 518#endif /* _LINUX_IRQ_H */
This page took 0.747685 seconds and 5 git commands to generate.