net/mlx4_core: Replace VF zero mac with random mac in mlx4_core
[deliverable/linux.git] / include / linux / mlx4 / device.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
574e2af7 36#include <linux/if_ether.h>
225c7b1f
RD
37#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
d9236c3f 40#include <linux/cpu_rmap.h>
48ea526a 41#include <linux/crash_dump.h>
225c7b1f 42
60063497 43#include <linux/atomic.h>
225c7b1f 44
74d23cc7 45#include <linux/timecounter.h>
ec693d47 46
0b7ca5a9
YP
47#define MAX_MSIX_P_PORT 17
48#define MAX_MSIX 64
0b7ca5a9 49#define MIN_MSIX_P_PORT 5
c66fa19c
MB
50#define MLX4_IS_LEGACY_EQ_MODE(dev_cap) ((dev_cap).num_comp_vectors < \
51 (dev_cap).num_ports * MIN_MSIX_P_PORT)
0b7ca5a9 52
523ece88
EE
53#define MLX4_MAX_100M_UNITS_VAL 255 /*
54 * work around: can't set values
55 * greater then this value when
56 * using 100 Mbps units.
57 */
58#define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
59#define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
60#define MLX4_RATELIMIT_DEFAULT 0x00ff
61
6ee51a4e 62#define MLX4_ROCE_MAX_GIDS 128
b6ffaeff 63#define MLX4_ROCE_PF_GIDS 16
6ee51a4e 64
225c7b1f
RD
65enum {
66 MLX4_FLAG_MSI_X = 1 << 0,
5ae2a7a8 67 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
623ed84b
JM
68 MLX4_FLAG_MASTER = 1 << 2,
69 MLX4_FLAG_SLAVE = 1 << 3,
70 MLX4_FLAG_SRIOV = 1 << 4,
acddd5dd 71 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
53f33ae2 72 MLX4_FLAG_BONDED = 1 << 7
225c7b1f
RD
73};
74
efcd235d
JM
75enum {
76 MLX4_PORT_CAP_IS_SM = 1 << 1,
77 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
78};
79
225c7b1f 80enum {
fc06573d 81 MLX4_MAX_PORTS = 2,
e26be1bf
MS
82 MLX4_MAX_PORT_PKEYS = 128,
83 MLX4_MAX_PORT_GIDS = 128
225c7b1f
RD
84};
85
396f2feb
JM
86/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
87 * These qkeys must not be allowed for general use. This is a 64k range,
88 * and to test for violation, we use the mask (protect against future chg).
89 */
90#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
91#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
92
cd9281d8
JM
93enum {
94 MLX4_BOARD_ID_LEN = 64
95};
96
623ed84b
JM
97enum {
98 MLX4_MAX_NUM_PF = 16,
de966c59 99 MLX4_MAX_NUM_VF = 126,
1ab95d37 100 MLX4_MAX_NUM_VF_P_PORT = 64,
5a2e87b1 101 MLX4_MFUNC_MAX = 128,
3fc929e2 102 MLX4_MAX_EQ_NUM = 1024,
623ed84b
JM
103 MLX4_MFUNC_EQ_NUM = 4,
104 MLX4_MFUNC_MAX_EQES = 8,
105 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
106};
107
0ff1fb65
HHZ
108/* Driver supports 3 diffrent device methods to manage traffic steering:
109 * -device managed - High level API for ib and eth flow steering. FW is
110 * managing flow steering tables.
c96d97f4
HHZ
111 * - B0 steering mode - Common low level API for ib and (if supported) eth.
112 * - A0 steering mode - Limited low level API for eth. In case of IB,
113 * B0 mode is in use.
114 */
115enum {
116 MLX4_STEERING_MODE_A0,
0ff1fb65
HHZ
117 MLX4_STEERING_MODE_B0,
118 MLX4_STEERING_MODE_DEVICE_MANAGED
c96d97f4
HHZ
119};
120
7d077cd3
MB
121enum {
122 MLX4_STEERING_DMFS_A0_DEFAULT,
123 MLX4_STEERING_DMFS_A0_DYNAMIC,
124 MLX4_STEERING_DMFS_A0_STATIC,
125 MLX4_STEERING_DMFS_A0_DISABLE,
126 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED
127};
128
c96d97f4
HHZ
129static inline const char *mlx4_steering_mode_str(int steering_mode)
130{
131 switch (steering_mode) {
132 case MLX4_STEERING_MODE_A0:
133 return "A0 steering";
134
135 case MLX4_STEERING_MODE_B0:
136 return "B0 steering";
0ff1fb65
HHZ
137
138 case MLX4_STEERING_MODE_DEVICE_MANAGED:
139 return "Device managed flow steering";
140
c96d97f4
HHZ
141 default:
142 return "Unrecognize steering mode";
143 }
144}
145
7ffdf726
OG
146enum {
147 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
148 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
149};
150
225c7b1f 151enum {
52eafc68
OG
152 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
153 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
154 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
012a8ff5 155 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
52eafc68
OG
156 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
157 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
158 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
159 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
160 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
161 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
162 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
163 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
164 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
165 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
166 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
167 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
ccf86321
OG
168 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
169 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
f3a9d1f2 170 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
559a9f1d
OD
171 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
172 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
ccf86321
OG
173 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
174 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
f2a3f6a3 175 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
58a60168 176 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
802f42a8 177 MLX4_DEV_CAP_FLAG_RSS_IP_FRAG = 1LL << 52,
540b3a39 178 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
00f5ce99
JM
179 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
180 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
08ff3235
OG
181 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
182 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
225c7b1f
RD
183};
184
b3416f44
SP
185enum {
186 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
187 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
0ff1fb65 188 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
955154fa 189 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
5930e8d0 190 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
3f7fb021 191 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
e6b6a231 192 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
b01978ca 193 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
4de65803 194 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
4ba9920e
LT
195 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
196 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
114840c3 197 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
77507aa2 198 MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
adbc7ac5 199 MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
a53e3e8c 200 MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14,
d475c95b 201 MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP = 1LL << 15,
7ae0e400 202 MLX4_DEV_CAP_FLAG2_CONFIG_DEV = 1LL << 16,
de966c59 203 MLX4_DEV_CAP_FLAG2_SYS_EQS = 1LL << 17,
7d077cd3 204 MLX4_DEV_CAP_FLAG2_80_VFS = 1LL << 18,
be6a6b43 205 MLX4_DEV_CAP_FLAG2_FS_A0 = 1LL << 19,
59e14e32 206 MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT = 1LL << 20,
d237baa1
SM
207 MLX4_DEV_CAP_FLAG2_PORT_REMAP = 1LL << 21,
208 MLX4_DEV_CAP_FLAG2_QCN = 1LL << 22,
0b131561 209 MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT = 1LL << 23,
d019fcb2
IS
210 MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN = 1LL << 24,
211 MLX4_DEV_CAP_FLAG2_QOS_VPP = 1LL << 25,
3742cc65 212 MLX4_DEV_CAP_FLAG2_ETS_CFG = 1LL << 26,
51af33cf 213 MLX4_DEV_CAP_FLAG2_PORT_BEACON = 1LL << 27,
78500b8c 214 MLX4_DEV_CAP_FLAG2_IGNORE_FCS = 1LL << 28,
77fc29c4
HHZ
215 MLX4_DEV_CAP_FLAG2_PHV_EN = 1LL << 29,
216 MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN = 1LL << 30,
b3416f44
SP
217};
218
ddae0349 219enum {
d57febe1
MB
220 MLX4_QUERY_FUNC_FLAGS_BF_RES_QP = 1LL << 0,
221 MLX4_QUERY_FUNC_FLAGS_A0_RES_QP = 1LL << 1
ddae0349
EE
222};
223
55ad3592
YH
224enum {
225 MLX4_VF_CAP_FLAG_RESET = 1 << 0
226};
227
ddae0349
EE
228/* bit enums for an 8-bit flags field indicating special use
229 * QPs which require special handling in qp_reserve_range.
230 * Currently, this only includes QPs used by the ETH interface,
231 * where we expect to use blueflame. These QPs must not have
232 * bits 6 and 7 set in their qp number.
233 *
234 * This enum may use only bits 0..7.
235 */
236enum {
d57febe1 237 MLX4_RESERVE_A0_QP = 1 << 6,
ddae0349
EE
238 MLX4_RESERVE_ETH_BF_QP = 1 << 7,
239};
240
08ff3235
OG
241enum {
242 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
77507aa2
IS
243 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
244 MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
245 MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
08ff3235
OG
246};
247
248enum {
77507aa2 249 MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
08ff3235
OG
250};
251
252enum {
77507aa2 253 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
7d077cd3
MB
254 MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1,
255 MLX4_FUNC_CAP_DMFS_A0_STATIC = 1L << 2
08ff3235
OG
256};
257
258
97285b78
MA
259#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
260
95d04f07 261enum {
804d6a89 262 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
95d04f07
RD
263 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
264 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
265 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
266 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
267 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
59e14e32 268 MLX4_BMME_FLAG_PORT_REMAP = 1 << 24,
09e05c3f 269 MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
95d04f07
RD
270};
271
59e14e32
MS
272enum {
273 MLX4_FLAG_PORT_REMAP = MLX4_BMME_FLAG_PORT_REMAP
274};
275
225c7b1f
RD
276enum mlx4_event {
277 MLX4_EVENT_TYPE_COMP = 0x00,
278 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
279 MLX4_EVENT_TYPE_COMM_EST = 0x02,
280 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
281 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
282 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
283 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
284 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
285 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
286 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
287 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
288 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
289 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
290 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
291 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
292 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
293 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
623ed84b
JM
294 MLX4_EVENT_TYPE_CMD = 0x0a,
295 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
296 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
fe6f700d 297 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
5984be90 298 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
623ed84b 299 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
00f5ce99 300 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
be6a6b43 301 MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT = 0x3e,
623ed84b 302 MLX4_EVENT_TYPE_NONE = 0xff,
225c7b1f
RD
303};
304
305enum {
306 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
307 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
308};
309
be6a6b43
JM
310enum {
311 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE = 1,
312 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE = 2,
313};
314
5984be90
JM
315enum {
316 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
317};
318
993c401e
JM
319enum slave_port_state {
320 SLAVE_PORT_DOWN = 0,
321 SLAVE_PENDING_UP,
322 SLAVE_PORT_UP,
323};
324
325enum slave_port_gen_event {
326 SLAVE_PORT_GEN_EVENT_DOWN = 0,
327 SLAVE_PORT_GEN_EVENT_UP,
328 SLAVE_PORT_GEN_EVENT_NONE,
329};
330
331enum slave_port_state_event {
332 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
333 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
334 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
335 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
336};
337
225c7b1f
RD
338enum {
339 MLX4_PERM_LOCAL_READ = 1 << 10,
340 MLX4_PERM_LOCAL_WRITE = 1 << 11,
341 MLX4_PERM_REMOTE_READ = 1 << 12,
342 MLX4_PERM_REMOTE_WRITE = 1 << 13,
804d6a89
SM
343 MLX4_PERM_ATOMIC = 1 << 14,
344 MLX4_PERM_BIND_MW = 1 << 15,
e630664c 345 MLX4_PERM_MASK = 0xFC00
225c7b1f
RD
346};
347
348enum {
349 MLX4_OPCODE_NOP = 0x00,
350 MLX4_OPCODE_SEND_INVAL = 0x01,
351 MLX4_OPCODE_RDMA_WRITE = 0x08,
352 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
353 MLX4_OPCODE_SEND = 0x0a,
354 MLX4_OPCODE_SEND_IMM = 0x0b,
355 MLX4_OPCODE_LSO = 0x0e,
356 MLX4_OPCODE_RDMA_READ = 0x10,
357 MLX4_OPCODE_ATOMIC_CS = 0x11,
358 MLX4_OPCODE_ATOMIC_FA = 0x12,
6fa8f719
VS
359 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
360 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
225c7b1f
RD
361 MLX4_OPCODE_BIND_MW = 0x18,
362 MLX4_OPCODE_FMR = 0x19,
363 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
364 MLX4_OPCODE_CONFIG_CMD = 0x1f,
365
366 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
367 MLX4_RECV_OPCODE_SEND = 0x01,
368 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
369 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
370
371 MLX4_CQE_OPCODE_ERROR = 0x1e,
372 MLX4_CQE_OPCODE_RESIZE = 0x16,
373};
374
375enum {
376 MLX4_STAT_RATE_OFFSET = 5
377};
378
da995a8a 379enum mlx4_protocol {
0345584e
YP
380 MLX4_PROT_IB_IPV6 = 0,
381 MLX4_PROT_ETH,
382 MLX4_PROT_IB_IPV4,
383 MLX4_PROT_FCOE
da995a8a
AS
384};
385
29bdc883
VS
386enum {
387 MLX4_MTT_FLAG_PRESENT = 1
388};
389
93fc9e1b
YP
390enum mlx4_qp_region {
391 MLX4_QP_REGION_FW = 0,
d57febe1
MB
392 MLX4_QP_REGION_RSS_RAW_ETH,
393 MLX4_QP_REGION_BOTTOM = MLX4_QP_REGION_RSS_RAW_ETH,
93fc9e1b
YP
394 MLX4_QP_REGION_ETH_ADDR,
395 MLX4_QP_REGION_FC_ADDR,
396 MLX4_QP_REGION_FC_EXCH,
397 MLX4_NUM_QP_REGION
398};
399
7ff93f8b 400enum mlx4_port_type {
623ed84b 401 MLX4_PORT_TYPE_NONE = 0,
27bf91d6
YP
402 MLX4_PORT_TYPE_IB = 1,
403 MLX4_PORT_TYPE_ETH = 2,
404 MLX4_PORT_TYPE_AUTO = 3
7ff93f8b
YP
405};
406
2a2336f8
YP
407enum mlx4_special_vlan_idx {
408 MLX4_NO_VLAN_IDX = 0,
409 MLX4_VLAN_MISS_IDX,
410 MLX4_VLAN_REGULAR
411};
412
0345584e
YP
413enum mlx4_steer_type {
414 MLX4_MC_STEER = 0,
415 MLX4_UC_STEER,
416 MLX4_NUM_STEERS
417};
418
93fc9e1b
YP
419enum {
420 MLX4_NUM_FEXCH = 64 * 1024,
421};
422
5a0fd094
EC
423enum {
424 MLX4_MAX_FAST_REG_PAGES = 511,
425};
426
00f5ce99
JM
427enum {
428 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
429 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
430 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
431};
432
433/* Port mgmt change event handling */
434enum {
435 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
436 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
437 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
438 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
439 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
440};
441
f6bc11e4
YH
442enum {
443 MLX4_DEVICE_STATE_UP = 1 << 0,
444 MLX4_DEVICE_STATE_INTERNAL_ERROR = 1 << 1,
445};
446
c69453e2
YH
447enum {
448 MLX4_INTERFACE_STATE_UP = 1 << 0,
449 MLX4_INTERFACE_STATE_DELETION = 1 << 1,
450};
451
00f5ce99
JM
452#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
453 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
454
32a173c7
SM
455enum mlx4_module_id {
456 MLX4_MODULE_ID_SFP = 0x3,
457 MLX4_MODULE_ID_QSFP = 0xC,
458 MLX4_MODULE_ID_QSFP_PLUS = 0xD,
459 MLX4_MODULE_ID_QSFP28 = 0x11,
460};
461
fc31e256
OG
462enum { /* rl */
463 MLX4_QP_RATE_LIMIT_NONE = 0,
464 MLX4_QP_RATE_LIMIT_KBS = 1,
465 MLX4_QP_RATE_LIMIT_MBS = 2,
466 MLX4_QP_RATE_LIMIT_GBS = 3
467};
468
469struct mlx4_rate_limit_caps {
470 u16 num_rates; /* Number of different rates */
471 u8 min_unit;
472 u16 min_val;
473 u8 max_unit;
474 u16 max_val;
475};
476
ea54b10c
JM
477static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
478{
479 return (major << 32) | (minor << 16) | subminor;
480}
481
3fc929e2 482struct mlx4_phys_caps {
6634961c
JM
483 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
484 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
3fc929e2 485 u32 num_phys_eqs;
47605df9
JM
486 u32 base_sqpn;
487 u32 base_proxy_sqpn;
488 u32 base_tunnel_sqpn;
3fc929e2
MA
489};
490
225c7b1f
RD
491struct mlx4_caps {
492 u64 fw_ver;
623ed84b 493 u32 function;
225c7b1f 494 int num_ports;
5ae2a7a8 495 int vl_cap[MLX4_MAX_PORTS + 1];
b79acb49 496 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
9a5aa622 497 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
b79acb49
YP
498 u64 def_mac[MLX4_MAX_PORTS + 1];
499 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
5ae2a7a8
RD
500 int gid_table_len[MLX4_MAX_PORTS + 1];
501 int pkey_table_len[MLX4_MAX_PORTS + 1];
7699517d
YP
502 int trans_type[MLX4_MAX_PORTS + 1];
503 int vendor_oui[MLX4_MAX_PORTS + 1];
504 int wavelength[MLX4_MAX_PORTS + 1];
505 u64 trans_code[MLX4_MAX_PORTS + 1];
225c7b1f
RD
506 int local_ca_ack_delay;
507 int num_uars;
f5311ac1 508 u32 uar_page_size;
225c7b1f
RD
509 int bf_reg_size;
510 int bf_regs_per_page;
511 int max_sq_sg;
512 int max_rq_sg;
513 int num_qps;
514 int max_wqes;
515 int max_sq_desc_sz;
516 int max_rq_desc_sz;
517 int max_qp_init_rdma;
518 int max_qp_dest_rdma;
99ec41d0 519 u32 *qp0_qkey;
47605df9
JM
520 u32 *qp0_proxy;
521 u32 *qp1_proxy;
522 u32 *qp0_tunnel;
523 u32 *qp1_tunnel;
225c7b1f
RD
524 int num_srqs;
525 int max_srq_wqes;
526 int max_srq_sge;
527 int reserved_srqs;
528 int num_cqs;
529 int max_cqes;
530 int reserved_cqs;
7ae0e400 531 int num_sys_eqs;
225c7b1f
RD
532 int num_eqs;
533 int reserved_eqs;
b8dd786f 534 int num_comp_vectors;
225c7b1f 535 int num_mpts;
a5bbe892 536 int max_fmr_maps;
2b8fb286 537 int num_mtts;
225c7b1f
RD
538 int fmr_reserved_mtts;
539 int reserved_mtts;
540 int reserved_mrws;
541 int reserved_uars;
542 int num_mgms;
543 int num_amgms;
544 int reserved_mcgs;
545 int num_qp_per_mgm;
c96d97f4 546 int steering_mode;
7d077cd3 547 int dmfs_high_steer_mode;
0ff1fb65 548 int fs_log_max_ucast_qp_range_size;
225c7b1f
RD
549 int num_pds;
550 int reserved_pds;
012a8ff5
SH
551 int max_xrcds;
552 int reserved_xrcds;
225c7b1f 553 int mtt_entry_sz;
149983af 554 u32 max_msg_sz;
225c7b1f 555 u32 page_size_cap;
52eafc68 556 u64 flags;
b3416f44 557 u64 flags2;
95d04f07
RD
558 u32 bmme_flags;
559 u32 reserved_lkey;
225c7b1f 560 u16 stat_rate_support;
5ae2a7a8 561 u8 port_width_cap[MLX4_MAX_PORTS + 1];
b832be1e 562 int max_gso_sz;
b3416f44 563 int max_rss_tbl_sz;
93fc9e1b
YP
564 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
565 int reserved_qps;
566 int reserved_qps_base[MLX4_NUM_QP_REGION];
567 int log_num_macs;
568 int log_num_vlans;
7ff93f8b
YP
569 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
570 u8 supported_type[MLX4_MAX_PORTS + 1];
8d0fc7b6
YP
571 u8 suggested_type[MLX4_MAX_PORTS + 1];
572 u8 default_sense[MLX4_MAX_PORTS + 1];
65dab25d 573 u32 port_mask[MLX4_MAX_PORTS + 1];
27bf91d6 574 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
f2a3f6a3 575 u32 max_counters;
096335b3 576 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
1ffeb2eb 577 u16 sqp_demux;
08ff3235
OG
578 u32 eqe_size;
579 u32 cqe_size;
580 u8 eqe_factor;
581 u32 userspace_caps; /* userspace must be aware of these */
582 u32 function_caps; /* VFs must be aware of these */
ddd8a6c1 583 u16 hca_core_clock;
8e1a28e8 584 u64 phys_port_id[MLX4_MAX_PORTS + 1];
7ffdf726 585 int tunnel_offload_mode;
f8c6455b 586 u8 rx_checksum_flags_port[MLX4_MAX_PORTS + 1];
77fc29c4 587 u8 phv_bit[MLX4_MAX_PORTS + 1];
ddae0349 588 u8 alloc_res_qp_mask;
7d077cd3
MB
589 u32 dmfs_high_rate_qpn_base;
590 u32 dmfs_high_rate_qpn_range;
55ad3592 591 u32 vf_caps;
fc31e256 592 struct mlx4_rate_limit_caps rl_caps;
225c7b1f
RD
593};
594
595struct mlx4_buf_list {
596 void *buf;
597 dma_addr_t map;
598};
599
600struct mlx4_buf {
b57aacfa
RD
601 struct mlx4_buf_list direct;
602 struct mlx4_buf_list *page_list;
225c7b1f
RD
603 int nbufs;
604 int npages;
605 int page_shift;
606};
607
608struct mlx4_mtt {
2b8fb286 609 u32 offset;
225c7b1f
RD
610 int order;
611 int page_shift;
612};
613
6296883c
YP
614enum {
615 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
616};
617
618struct mlx4_db_pgdir {
619 struct list_head list;
620 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
621 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
622 unsigned long *bits[2];
623 __be32 *db_page;
624 dma_addr_t db_dma;
625};
626
627struct mlx4_ib_user_db_page;
628
629struct mlx4_db {
630 __be32 *db;
631 union {
632 struct mlx4_db_pgdir *pgdir;
633 struct mlx4_ib_user_db_page *user_page;
634 } u;
635 dma_addr_t dma;
636 int index;
637 int order;
638};
639
38ae6a53
YP
640struct mlx4_hwq_resources {
641 struct mlx4_db db;
642 struct mlx4_mtt mtt;
643 struct mlx4_buf buf;
644};
645
225c7b1f
RD
646struct mlx4_mr {
647 struct mlx4_mtt mtt;
648 u64 iova;
649 u64 size;
650 u32 key;
651 u32 pd;
652 u32 access;
653 int enabled;
654};
655
804d6a89
SM
656enum mlx4_mw_type {
657 MLX4_MW_TYPE_1 = 1,
658 MLX4_MW_TYPE_2 = 2,
659};
660
661struct mlx4_mw {
662 u32 key;
663 u32 pd;
664 enum mlx4_mw_type type;
665 int enabled;
666};
667
8ad11fb6
JM
668struct mlx4_fmr {
669 struct mlx4_mr mr;
670 struct mlx4_mpt_entry *mpt;
671 __be64 *mtts;
672 dma_addr_t dma_handle;
673 int max_pages;
674 int max_maps;
675 int maps;
676 u8 page_shift;
677};
678
225c7b1f
RD
679struct mlx4_uar {
680 unsigned long pfn;
681 int index;
c1b43dca
EC
682 struct list_head bf_list;
683 unsigned free_bf_bmap;
684 void __iomem *map;
685 void __iomem *bf_map;
686};
687
688struct mlx4_bf {
7dfa4b41 689 unsigned int offset;
c1b43dca
EC
690 int buf_size;
691 struct mlx4_uar *uar;
692 void __iomem *reg;
225c7b1f
RD
693};
694
695struct mlx4_cq {
696 void (*comp) (struct mlx4_cq *);
697 void (*event) (struct mlx4_cq *, enum mlx4_event);
698
699 struct mlx4_uar *uar;
700
701 u32 cons_index;
702
2eacc23c 703 u16 irq;
225c7b1f
RD
704 __be32 *set_ci_db;
705 __be32 *arm_db;
706 int arm_sn;
707
708 int cqn;
b8dd786f 709 unsigned vector;
225c7b1f
RD
710
711 atomic_t refcount;
712 struct completion free;
3dca0f42
MB
713 struct {
714 struct list_head list;
715 void (*comp)(struct mlx4_cq *);
716 void *priv;
717 } tasklet_ctx;
35f05dab
YH
718 int reset_notify_added;
719 struct list_head reset_notify;
225c7b1f
RD
720};
721
722struct mlx4_qp {
723 void (*event) (struct mlx4_qp *, enum mlx4_event);
724
725 int qpn;
726
727 atomic_t refcount;
728 struct completion free;
729};
730
731struct mlx4_srq {
732 void (*event) (struct mlx4_srq *, enum mlx4_event);
733
734 int srqn;
735 int max;
736 int max_gs;
737 int wqe_shift;
738
739 atomic_t refcount;
740 struct completion free;
741};
742
743struct mlx4_av {
744 __be32 port_pd;
745 u8 reserved1;
746 u8 g_slid;
747 __be16 dlid;
748 u8 reserved2;
749 u8 gid_index;
750 u8 stat_rate;
751 u8 hop_limit;
752 __be32 sl_tclass_flowlabel;
753 u8 dgid[16];
754};
755
fa417f7b
EC
756struct mlx4_eth_av {
757 __be32 port_pd;
758 u8 reserved1;
759 u8 smac_idx;
760 u16 reserved2;
761 u8 reserved3;
762 u8 gid_index;
763 u8 stat_rate;
764 u8 hop_limit;
765 __be32 sl_tclass_flowlabel;
766 u8 dgid[16];
5ea8bbfc
JM
767 u8 s_mac[6];
768 u8 reserved4[2];
fa417f7b 769 __be16 vlan;
574e2af7 770 u8 mac[ETH_ALEN];
fa417f7b
EC
771};
772
773union mlx4_ext_av {
774 struct mlx4_av ib;
775 struct mlx4_eth_av eth;
776};
777
9616982f
EBE
778/* Counters should be saturate once they reach their maximum value */
779#define ASSIGN_32BIT_COUNTER(counter, value) do { \
780 if ((value) > U32_MAX) \
781 counter = cpu_to_be32(U32_MAX); \
782 else \
783 counter = cpu_to_be32(value); \
784} while (0)
785
f2a3f6a3
OG
786struct mlx4_counter {
787 u8 reserved1[3];
788 u8 counter_mode;
789 __be32 num_ifc;
790 u32 reserved2[2];
791 __be64 rx_frames;
792 __be64 rx_bytes;
793 __be64 tx_frames;
794 __be64 tx_bytes;
795};
796
5a0d0a61
JM
797struct mlx4_quotas {
798 int qp;
799 int cq;
800 int srq;
801 int mpt;
802 int mtt;
803 int counter;
804 int xrcd;
805};
806
1ab95d37
MB
807struct mlx4_vf_dev {
808 u8 min_port;
809 u8 n_ports;
810};
811
872bf2fb 812struct mlx4_dev_persistent {
225c7b1f 813 struct pci_dev *pdev;
872bf2fb
YH
814 struct mlx4_dev *dev;
815 int nvfs[MLX4_MAX_PORTS + 1];
816 int num_vfs;
dd0eefe3
YH
817 enum mlx4_port_type curr_port_type[MLX4_MAX_PORTS + 1];
818 enum mlx4_port_type curr_port_poss_type[MLX4_MAX_PORTS + 1];
ad9a0bf0
YH
819 struct work_struct catas_work;
820 struct workqueue_struct *catas_wq;
f6bc11e4
YH
821 struct mutex device_state_mutex; /* protect HW state */
822 u8 state;
c69453e2
YH
823 struct mutex interface_state_mutex; /* protect SW state */
824 u8 interface_state;
872bf2fb
YH
825};
826
827struct mlx4_dev {
828 struct mlx4_dev_persistent *persist;
225c7b1f 829 unsigned long flags;
623ed84b 830 unsigned long num_slaves;
225c7b1f 831 struct mlx4_caps caps;
3fc929e2 832 struct mlx4_phys_caps phys_caps;
5a0d0a61 833 struct mlx4_quotas quotas;
225c7b1f 834 struct radix_tree_root qp_table_tree;
725c8999 835 u8 rev_id;
2b3ddf27 836 u8 port_random_macs;
cd9281d8 837 char board_id[MLX4_BOARD_ID_LEN];
6e7136ed 838 int numa_node;
3c439b55 839 int oper_log_mgm_entry_size;
592e49dd
HHZ
840 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
841 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
1ab95d37 842 struct mlx4_vf_dev *dev_vfs;
225c7b1f
RD
843};
844
52033cfb
MB
845struct mlx4_clock_params {
846 u64 offset;
847 u8 bar;
848 u8 size;
849};
850
00f5ce99
JM
851struct mlx4_eqe {
852 u8 reserved1;
853 u8 type;
854 u8 reserved2;
855 u8 subtype;
856 union {
857 u32 raw[6];
858 struct {
859 __be32 cqn;
860 } __packed comp;
861 struct {
862 u16 reserved1;
863 __be16 token;
864 u32 reserved2;
865 u8 reserved3[3];
866 u8 status;
867 __be64 out_param;
868 } __packed cmd;
869 struct {
870 __be32 qpn;
871 } __packed qp;
872 struct {
873 __be32 srqn;
874 } __packed srq;
875 struct {
876 __be32 cqn;
877 u32 reserved1;
878 u8 reserved2[3];
879 u8 syndrome;
880 } __packed cq_err;
881 struct {
882 u32 reserved1[2];
883 __be32 port;
884 } __packed port_change;
885 struct {
886 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
887 u32 reserved;
888 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
889 } __packed comm_channel_arm;
890 struct {
891 u8 port;
892 u8 reserved[3];
893 __be64 mac;
894 } __packed mac_update;
895 struct {
896 __be32 slave_id;
897 } __packed flr_event;
898 struct {
899 __be16 current_temperature;
900 __be16 warning_threshold;
901 } __packed warming;
902 struct {
903 u8 reserved[3];
904 u8 port;
905 union {
906 struct {
907 __be16 mstr_sm_lid;
908 __be16 port_lid;
909 __be32 changed_attr;
910 u8 reserved[3];
911 u8 mstr_sm_sl;
912 __be64 gid_prefix;
913 } __packed port_info;
914 struct {
915 __be32 block_ptr;
916 __be32 tbl_entries_mask;
917 } __packed tbl_change_info;
918 } params;
919 } __packed port_mgmt_change;
be6a6b43
JM
920 struct {
921 u8 reserved[3];
922 u8 port;
923 u32 reserved1[5];
924 } __packed bad_cable;
00f5ce99
JM
925 } event;
926 u8 slave_id;
927 u8 reserved3[2];
928 u8 owner;
929} __packed;
930
225c7b1f
RD
931struct mlx4_init_port_param {
932 int set_guid0;
933 int set_node_guid;
934 int set_si_guid;
935 u16 mtu;
936 int port_width_cap;
937 u16 vl_cap;
938 u16 max_gid;
939 u16 max_pkey;
940 u64 guid0;
941 u64 node_guid;
942 u64 si_guid;
943};
944
32a173c7
SM
945#define MAD_IFC_DATA_SZ 192
946/* MAD IFC Mailbox */
947struct mlx4_mad_ifc {
948 u8 base_version;
949 u8 mgmt_class;
950 u8 class_version;
951 u8 method;
952 __be16 status;
953 __be16 class_specific;
954 __be64 tid;
955 __be16 attr_id;
956 __be16 resv;
957 __be32 attr_mod;
958 __be64 mkey;
959 __be16 dr_slid;
960 __be16 dr_dlid;
961 u8 reserved[28];
962 u8 data[MAD_IFC_DATA_SZ];
963} __packed;
964
7ff93f8b
YP
965#define mlx4_foreach_port(port, dev, type) \
966 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
65dab25d 967 if ((type) == (dev)->caps.port_mask[(port)])
7ff93f8b 968
026149cb
JM
969#define mlx4_foreach_non_ib_transport_port(port, dev) \
970 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
971 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
972
65dab25d
JM
973#define mlx4_foreach_ib_transport_port(port, dev) \
974 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
975 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
976 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
623ed84b 977
752a50ca 978#define MLX4_INVALID_SLAVE_ID 0xFF
47d8417f 979#define MLX4_SINK_COUNTER_INDEX(dev) (dev->caps.max_counters - 1)
752a50ca 980
00f5ce99
JM
981void handle_port_mgmt_change_event(struct work_struct *work);
982
2aca1172
JM
983static inline int mlx4_master_func_num(struct mlx4_dev *dev)
984{
985 return dev->caps.function;
986}
987
623ed84b
JM
988static inline int mlx4_is_master(struct mlx4_dev *dev)
989{
990 return dev->flags & MLX4_FLAG_MASTER;
991}
992
5a0d0a61
JM
993static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
994{
995 return dev->phys_caps.base_sqpn + 8 +
996 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
997}
998
623ed84b
JM
999static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
1000{
47605df9 1001 return (qpn < dev->phys_caps.base_sqpn + 8 +
d57febe1
MB
1002 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev) &&
1003 qpn >= dev->phys_caps.base_sqpn) ||
1004 (qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]);
e2c76824
JM
1005}
1006
1007static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
1008{
47605df9 1009 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
e2c76824 1010
47605df9 1011 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
e2c76824
JM
1012 return 1;
1013
1014 return 0;
623ed84b 1015}
fa417f7b 1016
623ed84b
JM
1017static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
1018{
1019 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
1020}
1021
1022static inline int mlx4_is_slave(struct mlx4_dev *dev)
1023{
1024 return dev->flags & MLX4_FLAG_SLAVE;
1025}
fa417f7b 1026
fccea643
IS
1027static inline int mlx4_is_eth(struct mlx4_dev *dev, int port)
1028{
1029 return dev->caps.port_type[port] == MLX4_PORT_TYPE_IB ? 0 : 1;
1030}
1031
225c7b1f 1032int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
40f2287b 1033 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 1034void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
1c69fc2a
RD
1035static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
1036{
313abe55 1037 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
b57aacfa 1038 return buf->direct.buf + offset;
1c69fc2a 1039 else
b57aacfa 1040 return buf->page_list[offset >> PAGE_SHIFT].buf +
1c69fc2a
RD
1041 (offset & (PAGE_SIZE - 1));
1042}
225c7b1f
RD
1043
1044int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
1045void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
012a8ff5
SH
1046int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
1047void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
225c7b1f
RD
1048
1049int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
1050void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
163561a4 1051int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
c1b43dca 1052void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
225c7b1f
RD
1053
1054int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
1055 struct mlx4_mtt *mtt);
1056void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1057u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1058
1059int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
1060 int npages, int page_shift, struct mlx4_mr *mr);
61083720 1061int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
225c7b1f 1062int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
804d6a89
SM
1063int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
1064 struct mlx4_mw *mw);
1065void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
1066int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
225c7b1f
RD
1067int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1068 int start_index, int npages, u64 *page_list);
1069int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
40f2287b 1070 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 1071
40f2287b
JK
1072int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
1073 gfp_t gfp);
6296883c
YP
1074void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
1075
38ae6a53
YP
1076int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
1077 int size, int max_direct);
1078void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
1079 int size);
1080
225c7b1f 1081int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
e463c7b1 1082 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
ec693d47 1083 unsigned vector, int collapsed, int timestamp_en);
225c7b1f 1084void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
ddae0349
EE
1085int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
1086 int *base, u8 flags);
a3cdcbfa
YP
1087void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1088
40f2287b
JK
1089int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
1090 gfp_t gfp);
225c7b1f
RD
1091void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
1092
18abd5ea
SH
1093int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
1094 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
225c7b1f
RD
1095void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
1096int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
65541cb7 1097int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
225c7b1f 1098
5ae2a7a8 1099int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
225c7b1f
RD
1100int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
1101
ffe455ad
EE
1102int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1103 int block_mcast_loopback, enum mlx4_protocol prot);
1104int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1105 enum mlx4_protocol prot);
521e575b 1106int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
1107 u8 port, int block_mcast_loopback,
1108 enum mlx4_protocol protocol, u64 *reg_id);
da995a8a 1109int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
1110 enum mlx4_protocol protocol, u64 reg_id);
1111
1112enum {
1113 MLX4_DOMAIN_UVERBS = 0x1000,
1114 MLX4_DOMAIN_ETHTOOL = 0x2000,
1115 MLX4_DOMAIN_RFS = 0x3000,
1116 MLX4_DOMAIN_NIC = 0x5000,
1117};
1118
1119enum mlx4_net_trans_rule_id {
1120 MLX4_NET_TRANS_RULE_ID_ETH = 0,
1121 MLX4_NET_TRANS_RULE_ID_IB,
1122 MLX4_NET_TRANS_RULE_ID_IPV6,
1123 MLX4_NET_TRANS_RULE_ID_IPV4,
1124 MLX4_NET_TRANS_RULE_ID_TCP,
1125 MLX4_NET_TRANS_RULE_ID_UDP,
7ffdf726 1126 MLX4_NET_TRANS_RULE_ID_VXLAN,
0ff1fb65
HHZ
1127 MLX4_NET_TRANS_RULE_NUM, /* should be last */
1128};
1129
a8edc3bf
HHZ
1130extern const u16 __sw_id_hw[];
1131
7fb40f87
HHZ
1132static inline int map_hw_to_sw_id(u16 header_id)
1133{
1134
1135 int i;
1136 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
1137 if (header_id == __sw_id_hw[i])
1138 return i;
1139 }
1140 return -EINVAL;
1141}
1142
0ff1fb65 1143enum mlx4_net_trans_promisc_mode {
f9162539
HHZ
1144 MLX4_FS_REGULAR = 1,
1145 MLX4_FS_ALL_DEFAULT,
1146 MLX4_FS_MC_DEFAULT,
1147 MLX4_FS_UC_SNIFFER,
1148 MLX4_FS_MC_SNIFFER,
c2c19dc3 1149 MLX4_FS_MODE_NUM, /* should be last */
0ff1fb65
HHZ
1150};
1151
1152struct mlx4_spec_eth {
574e2af7
JP
1153 u8 dst_mac[ETH_ALEN];
1154 u8 dst_mac_msk[ETH_ALEN];
1155 u8 src_mac[ETH_ALEN];
1156 u8 src_mac_msk[ETH_ALEN];
0ff1fb65
HHZ
1157 u8 ether_type_enable;
1158 __be16 ether_type;
1159 __be16 vlan_id_msk;
1160 __be16 vlan_id;
1161};
1162
1163struct mlx4_spec_tcp_udp {
1164 __be16 dst_port;
1165 __be16 dst_port_msk;
1166 __be16 src_port;
1167 __be16 src_port_msk;
1168};
1169
1170struct mlx4_spec_ipv4 {
1171 __be32 dst_ip;
1172 __be32 dst_ip_msk;
1173 __be32 src_ip;
1174 __be32 src_ip_msk;
1175};
1176
1177struct mlx4_spec_ib {
ba60a356 1178 __be32 l3_qpn;
0ff1fb65
HHZ
1179 __be32 qpn_msk;
1180 u8 dst_gid[16];
1181 u8 dst_gid_msk[16];
1182};
1183
7ffdf726
OG
1184struct mlx4_spec_vxlan {
1185 __be32 vni;
1186 __be32 vni_mask;
1187
1188};
1189
0ff1fb65
HHZ
1190struct mlx4_spec_list {
1191 struct list_head list;
1192 enum mlx4_net_trans_rule_id id;
1193 union {
1194 struct mlx4_spec_eth eth;
1195 struct mlx4_spec_ib ib;
1196 struct mlx4_spec_ipv4 ipv4;
1197 struct mlx4_spec_tcp_udp tcp_udp;
7ffdf726 1198 struct mlx4_spec_vxlan vxlan;
0ff1fb65
HHZ
1199 };
1200};
1201
1202enum mlx4_net_trans_hw_rule_queue {
1203 MLX4_NET_TRANS_Q_FIFO,
1204 MLX4_NET_TRANS_Q_LIFO,
1205};
1206
1207struct mlx4_net_trans_rule {
1208 struct list_head list;
1209 enum mlx4_net_trans_hw_rule_queue queue_mode;
1210 bool exclusive;
1211 bool allow_loopback;
1212 enum mlx4_net_trans_promisc_mode promisc_mode;
1213 u8 port;
1214 u16 priority;
1215 u32 qpn;
1216};
1217
3cd0e178 1218struct mlx4_net_trans_rule_hw_ctrl {
bcf37297
HHZ
1219 __be16 prio;
1220 u8 type;
1221 u8 flags;
3cd0e178
HHZ
1222 u8 rsvd1;
1223 u8 funcid;
1224 u8 vep;
1225 u8 port;
1226 __be32 qpn;
1227 __be32 rsvd2;
1228};
1229
1230struct mlx4_net_trans_rule_hw_ib {
1231 u8 size;
1232 u8 rsvd1;
1233 __be16 id;
1234 u32 rsvd2;
ba60a356 1235 __be32 l3_qpn;
3cd0e178
HHZ
1236 __be32 qpn_mask;
1237 u8 dst_gid[16];
1238 u8 dst_gid_msk[16];
1239} __packed;
1240
1241struct mlx4_net_trans_rule_hw_eth {
1242 u8 size;
1243 u8 rsvd;
1244 __be16 id;
1245 u8 rsvd1[6];
1246 u8 dst_mac[6];
1247 u16 rsvd2;
1248 u8 dst_mac_msk[6];
1249 u16 rsvd3;
1250 u8 src_mac[6];
1251 u16 rsvd4;
1252 u8 src_mac_msk[6];
1253 u8 rsvd5;
1254 u8 ether_type_enable;
1255 __be16 ether_type;
ba60a356
HHZ
1256 __be16 vlan_tag_msk;
1257 __be16 vlan_tag;
3cd0e178
HHZ
1258} __packed;
1259
1260struct mlx4_net_trans_rule_hw_tcp_udp {
1261 u8 size;
1262 u8 rsvd;
1263 __be16 id;
1264 __be16 rsvd1[3];
1265 __be16 dst_port;
1266 __be16 rsvd2;
1267 __be16 dst_port_msk;
1268 __be16 rsvd3;
1269 __be16 src_port;
1270 __be16 rsvd4;
1271 __be16 src_port_msk;
1272} __packed;
1273
1274struct mlx4_net_trans_rule_hw_ipv4 {
1275 u8 size;
1276 u8 rsvd;
1277 __be16 id;
1278 __be32 rsvd1;
1279 __be32 dst_ip;
1280 __be32 dst_ip_msk;
1281 __be32 src_ip;
1282 __be32 src_ip_msk;
1283} __packed;
1284
7ffdf726
OG
1285struct mlx4_net_trans_rule_hw_vxlan {
1286 u8 size;
1287 u8 rsvd;
1288 __be16 id;
1289 __be32 rsvd1;
1290 __be32 vni;
1291 __be32 vni_mask;
1292} __packed;
1293
3cd0e178
HHZ
1294struct _rule_hw {
1295 union {
1296 struct {
1297 u8 size;
1298 u8 rsvd;
1299 __be16 id;
1300 };
1301 struct mlx4_net_trans_rule_hw_eth eth;
1302 struct mlx4_net_trans_rule_hw_ib ib;
1303 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1304 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
7ffdf726 1305 struct mlx4_net_trans_rule_hw_vxlan vxlan;
3cd0e178
HHZ
1306 };
1307};
1308
7ffdf726
OG
1309enum {
1310 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1311 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1312 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1313 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1314 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1315};
1316
1317
592e49dd
HHZ
1318int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1319 enum mlx4_net_trans_promisc_mode mode);
1320int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1321 enum mlx4_net_trans_promisc_mode mode);
1679200f
YP
1322int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1323int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1324int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1325int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1326int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
1327
ffe455ad
EE
1328int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1329void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
16a10ffd
YB
1330int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1331int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
9a9a232a
YP
1332int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1333 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1334int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1335 u8 promisc);
51af33cf 1336int mlx4_SET_PORT_BEACON(struct mlx4_dev *dev, u8 port, u16 time);
78500b8c
MM
1337int mlx4_SET_PORT_fcs_check(struct mlx4_dev *dev, u8 port,
1338 u8 ignore_fcs_value);
1b136de1 1339int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
77fc29c4
HHZ
1340int set_phv_bit(struct mlx4_dev *dev, u8 port, int new_val);
1341int get_phv_bit(struct mlx4_dev *dev, u8 port, int *phv);
dd5f03be 1342int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
4c3eb3ca 1343int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
2a2336f8 1344int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
2009d005 1345void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
2a2336f8 1346
8ad11fb6
JM
1347int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1348 int npages, u64 iova, u32 *lkey, u32 *rkey);
1349int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1350 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1351int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1352void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1353 u32 *lkey, u32 *rkey);
1354int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1355int mlx4_SYNC_TPT(struct mlx4_dev *dev);
e7c1c2c4 1356int mlx4_test_interrupts(struct mlx4_dev *dev);
c66fa19c
MB
1357u32 mlx4_get_eqs_per_port(struct mlx4_dev *dev, u8 port);
1358bool mlx4_is_eq_vector_valid(struct mlx4_dev *dev, u8 port, int vector);
1359struct cpu_rmap *mlx4_get_cpu_rmap(struct mlx4_dev *dev, int port);
1360int mlx4_assign_eq(struct mlx4_dev *dev, u8 port, int *vector);
0b7ca5a9 1361void mlx4_release_eq(struct mlx4_dev *dev, int vec);
8ad11fb6 1362
c66fa19c 1363int mlx4_is_eq_shared(struct mlx4_dev *dev, int vector);
35f6f453
AV
1364int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1365
8e1a28e8 1366int mlx4_get_phys_port_id(struct mlx4_dev *dev);
14c07b13
YP
1367int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1368int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1369
f2a3f6a3
OG
1370int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1371void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
6de5f7f6 1372int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port);
f2a3f6a3 1373
773af94e
YH
1374void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry,
1375 int port);
1376__be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port);
fb517a4f 1377void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port);
0ff1fb65
HHZ
1378int mlx4_flow_attach(struct mlx4_dev *dev,
1379 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1380int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
c2c19dc3
HHZ
1381int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1382 enum mlx4_net_trans_promisc_mode flow_type);
1383int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1384 enum mlx4_net_trans_rule_id id);
1385int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
0ff1fb65 1386
b95089d0
OG
1387int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1388 int port, int qpn, u16 prio, u64 *reg_id);
1389
54679e14
JM
1390void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1391 int i, int val);
1392
396f2feb
JM
1393int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1394
993c401e
JM
1395int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1396int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1397int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1398int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1399int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1400enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1401int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1402
afa8fd1d
JM
1403void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1404__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
9cd59352
JM
1405
1406int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1407 int *slave_id);
1408int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1409 u8 *gid);
993c401e 1410
4de65803
MB
1411int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1412 u32 max_range_qpn);
1413
ec693d47
AV
1414cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1415
f74462ac
MB
1416struct mlx4_active_ports {
1417 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1418};
1419/* Returns a bitmap of the physical ports which are assigned to slave */
1420struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1421
1422/* Returns the physical port that represents the virtual port of the slave, */
1423/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1424/* mapping is returned. */
1425int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1426
1427struct mlx4_slaves_pport {
1428 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1429};
1430/* Returns a bitmap of all slaves that are assigned to port. */
1431struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1432 int port);
1433
1434/* Returns a bitmap of all slaves that are assigned exactly to all the */
1435/* the ports that are set in crit_ports. */
1436struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1437 struct mlx4_dev *dev,
1438 const struct mlx4_active_ports *crit_ports);
1439
1440/* Returns the slave's virtual port that represents the physical port. */
1441int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1442
449fc488 1443int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
d18f141a
OG
1444
1445int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
59e14e32
MS
1446int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis);
1447int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2);
97982f5a 1448int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
65fed8a8
JM
1449int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1450int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1451 int enable);
e630664c
MB
1452int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1453 struct mlx4_mpt_entry ***mpt_entry);
1454int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1455 struct mlx4_mpt_entry **mpt_entry);
1456int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1457 u32 pdn);
1458int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1459 struct mlx4_mpt_entry *mpt_entry,
1460 u32 access);
1461void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1462 struct mlx4_mpt_entry **mpt_entry);
1463void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1464int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1465 u64 iova, u64 size, int npages,
1466 int page_shift, struct mlx4_mpt_entry *mpt_entry);
2599d858 1467
32a173c7
SM
1468int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
1469 u16 offset, u16 size, u8 *data);
1470
2599d858
AV
1471/* Returns true if running in low memory profile (kdump kernel) */
1472static inline bool mlx4_low_memory_profile(void)
1473{
48ea526a 1474 return is_kdump_kernel();
2599d858
AV
1475}
1476
adbc7ac5
SM
1477/* ACCESS REG commands */
1478enum mlx4_access_reg_method {
1479 MLX4_ACCESS_REG_QUERY = 0x1,
1480 MLX4_ACCESS_REG_WRITE = 0x2,
1481};
1482
1483/* ACCESS PTYS Reg command */
1484enum mlx4_ptys_proto {
1485 MLX4_PTYS_IB = 1<<0,
1486 MLX4_PTYS_EN = 1<<2,
1487};
1488
1489struct mlx4_ptys_reg {
1490 u8 resrvd1;
1491 u8 local_port;
1492 u8 resrvd2;
1493 u8 proto_mask;
1494 __be32 resrvd3[2];
1495 __be32 eth_proto_cap;
1496 __be16 ib_width_cap;
1497 __be16 ib_speed_cap;
1498 __be32 resrvd4;
1499 __be32 eth_proto_admin;
1500 __be16 ib_width_admin;
1501 __be16 ib_speed_admin;
1502 __be32 resrvd5;
1503 __be32 eth_proto_oper;
1504 __be16 ib_width_oper;
1505 __be16 ib_speed_oper;
1506 __be32 resrvd6;
1507 __be32 eth_proto_lp_adv;
1508} __packed;
1509
1510int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
1511 enum mlx4_access_reg_method method,
1512 struct mlx4_ptys_reg *ptys_reg);
1513
52033cfb
MB
1514int mlx4_get_internal_clock_params(struct mlx4_dev *dev,
1515 struct mlx4_clock_params *params);
1516
225c7b1f 1517#endif /* MLX4_DEVICE_H */
This page took 3.735626 seconds and 5 git commands to generate.