mtd: nand: pass page number to ecc->write_xxx() methods
[deliverable/linux.git] / include / linux / mtd / nand.h
CommitLineData
1da177e4
LT
1/*
2 * linux/include/linux/mtd/nand.h
3 *
a1452a37
DW
4 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
1da177e4 7 *
1da177e4
LT
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
2c0a2bed
TG
12 * Info:
13 * Contains standard defines and IDs for NAND flash devices
1da177e4 14 *
2c0a2bed
TG
15 * Changelog:
16 * See git changelog.
1da177e4
LT
17 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
1da177e4
LT
21#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
30631cb8 24#include <linux/mtd/flashchip.h>
c62d81bc 25#include <linux/mtd/bbm.h>
1da177e4
LT
26
27struct mtd_info;
5e81e88a 28struct nand_flash_dev;
5844feea
BN
29struct device_node;
30
1da177e4 31/* Scan and identify a NAND device */
a0491fc4
SAS
32extern int nand_scan(struct mtd_info *mtd, int max_chips);
33/*
34 * Separate phases of nand_scan(), allowing board driver to intervene
35 * and override command or ECC setup according to flash type.
36 */
5e81e88a
DW
37extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
38 struct nand_flash_dev *table);
3b85c321
DW
39extern int nand_scan_tail(struct mtd_info *mtd);
40
1da177e4 41/* Free resources held by the NAND device */
a0491fc4 42extern void nand_release(struct mtd_info *mtd);
1da177e4 43
b77d95c7
DW
44/* Internal helper for board drivers which need to override command function */
45extern void nand_wait_ready(struct mtd_info *mtd);
46
7854d3f7 47/* locks all blocks present in the device */
7d70f334
VS
48extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
49
7854d3f7 50/* unlocks specified locked blocks */
7d70f334
VS
51extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
52
1da177e4
LT
53/* The maximum number of NAND chips in an array */
54#define NAND_MAX_CHIPS 8
55
1da177e4
LT
56/*
57 * Constants for hardware specific CLE/ALE/NCE function
7abd3ef9
TG
58 *
59 * These are bits which can be or'ed to set/clear multiple
60 * bits in one go.
61 */
1da177e4 62/* Select the chip by setting nCE to low */
7abd3ef9 63#define NAND_NCE 0x01
1da177e4 64/* Select the command latch by setting CLE to high */
7abd3ef9 65#define NAND_CLE 0x02
1da177e4 66/* Select the address latch by setting ALE to high */
7abd3ef9
TG
67#define NAND_ALE 0x04
68
69#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
70#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
71#define NAND_CTRL_CHANGE 0x80
1da177e4
LT
72
73/*
74 * Standard NAND flash commands
75 */
76#define NAND_CMD_READ0 0
77#define NAND_CMD_READ1 1
7bc3312b 78#define NAND_CMD_RNDOUT 5
1da177e4
LT
79#define NAND_CMD_PAGEPROG 0x10
80#define NAND_CMD_READOOB 0x50
81#define NAND_CMD_ERASE1 0x60
82#define NAND_CMD_STATUS 0x70
1da177e4 83#define NAND_CMD_SEQIN 0x80
7bc3312b 84#define NAND_CMD_RNDIN 0x85
1da177e4
LT
85#define NAND_CMD_READID 0x90
86#define NAND_CMD_ERASE2 0xd0
caa4b6f2 87#define NAND_CMD_PARAM 0xec
7db03ecc
HS
88#define NAND_CMD_GET_FEATURES 0xee
89#define NAND_CMD_SET_FEATURES 0xef
1da177e4
LT
90#define NAND_CMD_RESET 0xff
91
7d70f334
VS
92#define NAND_CMD_LOCK 0x2a
93#define NAND_CMD_UNLOCK1 0x23
94#define NAND_CMD_UNLOCK2 0x24
95
1da177e4
LT
96/* Extended commands for large page devices */
97#define NAND_CMD_READSTART 0x30
7bc3312b 98#define NAND_CMD_RNDOUTSTART 0xE0
1da177e4
LT
99#define NAND_CMD_CACHEDPROG 0x15
100
7abd3ef9
TG
101#define NAND_CMD_NONE -1
102
1da177e4
LT
103/* Status bits */
104#define NAND_STATUS_FAIL 0x01
105#define NAND_STATUS_FAIL_N1 0x02
106#define NAND_STATUS_TRUE_READY 0x20
107#define NAND_STATUS_READY 0x40
108#define NAND_STATUS_WP 0x80
109
61ecfa87 110/*
1da177e4
LT
111 * Constants for ECC_MODES
112 */
6dfc6d25
TG
113typedef enum {
114 NAND_ECC_NONE,
115 NAND_ECC_SOFT,
116 NAND_ECC_HW,
117 NAND_ECC_HW_SYNDROME,
6e0cb135 118 NAND_ECC_HW_OOB_FIRST,
193bd400 119 NAND_ECC_SOFT_BCH,
6dfc6d25 120} nand_ecc_modes_t;
1da177e4
LT
121
122/*
123 * Constants for Hardware ECC
068e3c0a 124 */
1da177e4
LT
125/* Reset Hardware ECC for read */
126#define NAND_ECC_READ 0
127/* Reset Hardware ECC for write */
128#define NAND_ECC_WRITE 1
7854d3f7 129/* Enable Hardware ECC before syndrome is read back from flash */
1da177e4
LT
130#define NAND_ECC_READSYN 2
131
068e3c0a
DM
132/* Bit mask for flags passed to do_nand_read_ecc */
133#define NAND_GET_DEVICE 0x80
134
135
a0491fc4
SAS
136/*
137 * Option constants for bizarre disfunctionality and real
138 * features.
139 */
7854d3f7 140/* Buswidth is 16 bit */
1da177e4 141#define NAND_BUSWIDTH_16 0x00000002
1da177e4
LT
142/* Chip has cache program function */
143#define NAND_CACHEPRG 0x00000008
5bc7c33c
BN
144/*
145 * Chip requires ready check on read (for auto-incremented sequential read).
146 * True only for small page devices; large page devices do not support
147 * autoincrement.
148 */
149#define NAND_NEED_READRDY 0x00000100
150
29072b96
TG
151/* Chip does not allow subpage writes */
152#define NAND_NO_SUBPAGE_WRITE 0x00000200
153
93edbad6
ML
154/* Device is one of 'new' xD cards that expose fake nand command set */
155#define NAND_BROKEN_XD 0x00000400
156
157/* Device behaves just like nand, but is readonly */
158#define NAND_ROM 0x00000800
159
a5ff4f10
JW
160/* Device supports subpage reads */
161#define NAND_SUBPAGE_READ 0x00001000
162
1da177e4 163/* Options valid for Samsung large page devices */
3239a6cd 164#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
1da177e4
LT
165
166/* Macros to identify the above */
1da177e4 167#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
a5ff4f10 168#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
1da177e4 169
1da177e4 170/* Non chip related options */
0040bf38 171/* This option skips the bbt scan during initialization. */
b4dc53e1 172#define NAND_SKIP_BBTSCAN 0x00010000
a0491fc4
SAS
173/*
174 * This option is defined if the board driver allocates its own buffers
175 * (e.g. because it needs them DMA-coherent).
176 */
b4dc53e1 177#define NAND_OWN_BUFFERS 0x00020000
b1c6e6db 178/* Chip may not exist, so silence any errors in scan */
b4dc53e1 179#define NAND_SCAN_SILENT_NODEV 0x00040000
64b37b2a
MC
180/*
181 * Autodetect nand buswidth with readid/onfi.
182 * This suppose the driver will configure the hardware in 8 bits mode
183 * when calling nand_scan_ident, and update its configuration
184 * before calling nand_scan_tail.
185 */
186#define NAND_BUSWIDTH_AUTO 0x00080000
5f867db6
SW
187/*
188 * This option could be defined by controller drivers to protect against
189 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
190 */
191#define NAND_USE_BOUNCE_BUFFER 0x00100000
b1c6e6db 192
1da177e4 193/* Options set by nand scan */
a36ed299 194/* Nand scan has allocated controller struct */
f75e5097 195#define NAND_CONTROLLER_ALLOC 0x80000000
1da177e4 196
29072b96
TG
197/* Cell info constants */
198#define NAND_CI_CHIPNR_MSK 0x03
199#define NAND_CI_CELLTYPE_MSK 0x0C
7db906b7 200#define NAND_CI_CELLTYPE_SHIFT 2
1da177e4 201
1da177e4
LT
202/* Keep gcc happy */
203struct nand_chip;
204
5b40db68
HS
205/* ONFI features */
206#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
207#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
208
3e70192c
HS
209/* ONFI timing mode, used in both asynchronous and synchronous mode */
210#define ONFI_TIMING_MODE_0 (1 << 0)
211#define ONFI_TIMING_MODE_1 (1 << 1)
212#define ONFI_TIMING_MODE_2 (1 << 2)
213#define ONFI_TIMING_MODE_3 (1 << 3)
214#define ONFI_TIMING_MODE_4 (1 << 4)
215#define ONFI_TIMING_MODE_5 (1 << 5)
216#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
217
7db03ecc
HS
218/* ONFI feature address */
219#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
220
8429bb39
BN
221/* Vendor-specific feature address (Micron) */
222#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
223
7db03ecc
HS
224/* ONFI subfeature parameters length */
225#define ONFI_SUBFEATURE_PARAM_LEN 4
226
d914c932
DM
227/* ONFI optional commands SET/GET FEATURES supported? */
228#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
229
d1e1f4e4
FF
230struct nand_onfi_params {
231 /* rev info and features block */
b46daf7e
SAS
232 /* 'O' 'N' 'F' 'I' */
233 u8 sig[4];
234 __le16 revision;
235 __le16 features;
236 __le16 opt_cmd;
5138a98f
HS
237 u8 reserved0[2];
238 __le16 ext_param_page_length; /* since ONFI 2.1 */
239 u8 num_of_param_pages; /* since ONFI 2.1 */
240 u8 reserved1[17];
d1e1f4e4
FF
241
242 /* manufacturer information block */
b46daf7e
SAS
243 char manufacturer[12];
244 char model[20];
245 u8 jedec_id;
246 __le16 date_code;
247 u8 reserved2[13];
d1e1f4e4
FF
248
249 /* memory organization block */
b46daf7e
SAS
250 __le32 byte_per_page;
251 __le16 spare_bytes_per_page;
252 __le32 data_bytes_per_ppage;
253 __le16 spare_bytes_per_ppage;
254 __le32 pages_per_block;
255 __le32 blocks_per_lun;
256 u8 lun_count;
257 u8 addr_cycles;
258 u8 bits_per_cell;
259 __le16 bb_per_lun;
260 __le16 block_endurance;
261 u8 guaranteed_good_blocks;
262 __le16 guaranteed_block_endurance;
263 u8 programs_per_page;
264 u8 ppage_attr;
265 u8 ecc_bits;
266 u8 interleaved_bits;
267 u8 interleaved_ops;
268 u8 reserved3[13];
d1e1f4e4
FF
269
270 /* electrical parameter block */
b46daf7e
SAS
271 u8 io_pin_capacitance_max;
272 __le16 async_timing_mode;
273 __le16 program_cache_timing_mode;
274 __le16 t_prog;
275 __le16 t_bers;
276 __le16 t_r;
277 __le16 t_ccs;
278 __le16 src_sync_timing_mode;
279 __le16 src_ssync_features;
280 __le16 clk_pin_capacitance_typ;
281 __le16 io_pin_capacitance_typ;
282 __le16 input_pin_capacitance_typ;
283 u8 input_pin_capacitance_max;
a55e85ce 284 u8 driver_strength_support;
b46daf7e
SAS
285 __le16 t_int_r;
286 __le16 t_ald;
287 u8 reserved4[7];
d1e1f4e4
FF
288
289 /* vendor */
6f0065b0
BN
290 __le16 vendor_revision;
291 u8 vendor[88];
d1e1f4e4
FF
292
293 __le16 crc;
e2e6b7b7 294} __packed;
d1e1f4e4
FF
295
296#define ONFI_CRC_BASE 0x4F4E
297
5138a98f
HS
298/* Extended ECC information Block Definition (since ONFI 2.1) */
299struct onfi_ext_ecc_info {
300 u8 ecc_bits;
301 u8 codeword_size;
302 __le16 bb_per_lun;
303 __le16 block_endurance;
304 u8 reserved[2];
305} __packed;
306
307#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
308#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
309#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
310struct onfi_ext_section {
311 u8 type;
312 u8 length;
313} __packed;
314
315#define ONFI_EXT_SECTION_MAX 8
316
317/* Extended Parameter Page Definition (since ONFI 2.1) */
318struct onfi_ext_param_page {
319 __le16 crc;
320 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
321 u8 reserved0[10];
322 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
323
324 /*
325 * The actual size of the Extended Parameter Page is in
326 * @ext_param_page_length of nand_onfi_params{}.
327 * The following are the variable length sections.
328 * So we do not add any fields below. Please see the ONFI spec.
329 */
330} __packed;
331
6f0065b0
BN
332struct nand_onfi_vendor_micron {
333 u8 two_plane_read;
334 u8 read_cache;
335 u8 read_unique_id;
336 u8 dq_imped;
337 u8 dq_imped_num_settings;
338 u8 dq_imped_feat_addr;
339 u8 rb_pulldown_strength;
340 u8 rb_pulldown_strength_feat_addr;
341 u8 rb_pulldown_strength_num_settings;
342 u8 otp_mode;
343 u8 otp_page_start;
344 u8 otp_data_prot_addr;
345 u8 otp_num_pages;
346 u8 otp_feat_addr;
347 u8 read_retry_options;
348 u8 reserved[72];
349 u8 param_revision;
350} __packed;
351
afbfff03
HS
352struct jedec_ecc_info {
353 u8 ecc_bits;
354 u8 codeword_size;
355 __le16 bb_per_lun;
356 __le16 block_endurance;
357 u8 reserved[2];
358} __packed;
359
7852f896
HS
360/* JEDEC features */
361#define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
362
afbfff03
HS
363struct nand_jedec_params {
364 /* rev info and features block */
365 /* 'J' 'E' 'S' 'D' */
366 u8 sig[4];
367 __le16 revision;
368 __le16 features;
369 u8 opt_cmd[3];
370 __le16 sec_cmd;
371 u8 num_of_param_pages;
372 u8 reserved0[18];
373
374 /* manufacturer information block */
375 char manufacturer[12];
376 char model[20];
377 u8 jedec_id[6];
378 u8 reserved1[10];
379
380 /* memory organization block */
381 __le32 byte_per_page;
382 __le16 spare_bytes_per_page;
383 u8 reserved2[6];
384 __le32 pages_per_block;
385 __le32 blocks_per_lun;
386 u8 lun_count;
387 u8 addr_cycles;
388 u8 bits_per_cell;
389 u8 programs_per_page;
390 u8 multi_plane_addr;
391 u8 multi_plane_op_attr;
392 u8 reserved3[38];
393
394 /* electrical parameter block */
395 __le16 async_sdr_speed_grade;
396 __le16 toggle_ddr_speed_grade;
397 __le16 sync_ddr_speed_grade;
398 u8 async_sdr_features;
399 u8 toggle_ddr_features;
400 u8 sync_ddr_features;
401 __le16 t_prog;
402 __le16 t_bers;
403 __le16 t_r;
404 __le16 t_r_multi_plane;
405 __le16 t_ccs;
406 __le16 io_pin_capacitance_typ;
407 __le16 input_pin_capacitance_typ;
408 __le16 clk_pin_capacitance_typ;
409 u8 driver_strength_support;
410 __le16 t_ald;
411 u8 reserved4[36];
412
413 /* ECC and endurance block */
414 u8 guaranteed_good_blocks;
415 __le16 guaranteed_block_endurance;
416 struct jedec_ecc_info ecc_info[4];
417 u8 reserved5[29];
418
419 /* reserved */
420 u8 reserved6[148];
421
422 /* vendor */
423 __le16 vendor_rev_num;
424 u8 reserved7[88];
425
426 /* CRC for Parameter Page */
427 __le16 crc;
428} __packed;
429
1da177e4 430/**
844d3b42 431 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
61ecfa87 432 * @lock: protection lock
1da177e4 433 * @active: the mtd device which holds the controller currently
a0491fc4
SAS
434 * @wq: wait queue to sleep on if a NAND operation is in
435 * progress used instead of the per chip wait queue
436 * when a hw controller is available.
1da177e4
LT
437 */
438struct nand_hw_control {
b46daf7e 439 spinlock_t lock;
1da177e4 440 struct nand_chip *active;
0dfc6246 441 wait_queue_head_t wq;
1da177e4
LT
442};
443
6dfc6d25 444/**
7854d3f7
BN
445 * struct nand_ecc_ctrl - Control structure for ECC
446 * @mode: ECC mode
447 * @steps: number of ECC steps per page
448 * @size: data bytes per ECC step
449 * @bytes: ECC bytes per step
1d0b95b0 450 * @strength: max number of correctible bits per ECC step
7854d3f7
BN
451 * @total: total number of ECC bytes per page
452 * @prepad: padding information for syndrome based ECC generators
453 * @postpad: padding information for syndrome based ECC generators
844d3b42 454 * @layout: ECC layout control struct pointer
7854d3f7
BN
455 * @priv: pointer to private ECC control data
456 * @hwctl: function to control hardware ECC generator. Must only
6dfc6d25 457 * be provided if an hardware ECC is available
7854d3f7
BN
458 * @calculate: function for ECC calculation or readback from ECC hardware
459 * @correct: function for ECC correction, matching to ECC generator (sw/hw)
62d956dc
BB
460 * @read_page_raw: function to read a raw page without ECC. This function
461 * should hide the specific layout used by the ECC
462 * controller and always return contiguous in-band and
463 * out-of-band data even if they're not stored
464 * contiguously on the NAND chip (e.g.
465 * NAND_ECC_HW_SYNDROME interleaves in-band and
466 * out-of-band data).
467 * @write_page_raw: function to write a raw page without ECC. This function
468 * should hide the specific layout used by the ECC
469 * controller and consider the passed data as contiguous
470 * in-band and out-of-band data. ECC controller is
471 * responsible for doing the appropriate transformations
472 * to adapt to its specific layout (e.g.
473 * NAND_ECC_HW_SYNDROME interleaves in-band and
474 * out-of-band data).
7854d3f7 475 * @read_page: function to read a page according to the ECC generator
5ca7f415
MD
476 * requirements; returns maximum number of bitflips corrected in
477 * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
478 * @read_subpage: function to read parts of the page covered by ECC;
479 * returns same as read_page()
837a6ba4 480 * @write_subpage: function to write parts of the page covered by ECC.
7854d3f7 481 * @write_page: function to write a page according to the ECC generator
a0491fc4 482 * requirements.
9ce244b3 483 * @write_oob_raw: function to write chip OOB data without ECC
c46f6483 484 * @read_oob_raw: function to read chip OOB data without ECC
844d3b42
RD
485 * @read_oob: function to read chip OOB data
486 * @write_oob: function to write chip OOB data
6dfc6d25
TG
487 */
488struct nand_ecc_ctrl {
b46daf7e
SAS
489 nand_ecc_modes_t mode;
490 int steps;
491 int size;
492 int bytes;
493 int total;
1d0b95b0 494 int strength;
b46daf7e
SAS
495 int prepad;
496 int postpad;
5bd34c09 497 struct nand_ecclayout *layout;
193bd400 498 void *priv;
b46daf7e
SAS
499 void (*hwctl)(struct mtd_info *mtd, int mode);
500 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
501 uint8_t *ecc_code);
502 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
503 uint8_t *calc_ecc);
504 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
1fbb938d 505 uint8_t *buf, int oob_required, int page);
fdbad98d 506 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
45aaeff9 507 const uint8_t *buf, int oob_required, int page);
b46daf7e 508 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
1fbb938d 509 uint8_t *buf, int oob_required, int page);
b46daf7e 510 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
e004debd 511 uint32_t offs, uint32_t len, uint8_t *buf, int page);
837a6ba4
GP
512 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
513 uint32_t offset, uint32_t data_len,
45aaeff9 514 const uint8_t *data_buf, int oob_required, int page);
fdbad98d 515 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
45aaeff9 516 const uint8_t *buf, int oob_required, int page);
9ce244b3
BN
517 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
518 int page);
c46f6483 519 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
5c2ffb11
SL
520 int page);
521 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
b46daf7e
SAS
522 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
523 int page);
f75e5097
TG
524};
525
526/**
527 * struct nand_buffers - buffer structure for read/write
f02ea4e6
HS
528 * @ecccalc: buffer pointer for calculated ECC, size is oobsize.
529 * @ecccode: buffer pointer for ECC read from flash, size is oobsize.
530 * @databuf: buffer pointer for data, size is (page size + oobsize).
f75e5097
TG
531 *
532 * Do not change the order of buffers. databuf and oobrbuf must be in
533 * consecutive order.
534 */
535struct nand_buffers {
f02ea4e6
HS
536 uint8_t *ecccalc;
537 uint8_t *ecccode;
538 uint8_t *databuf;
6dfc6d25
TG
539};
540
1da177e4
LT
541/**
542 * struct nand_chip - NAND Private Flash Chip Data
a0491fc4
SAS
543 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
544 * flash device
545 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
546 * flash device.
61528d88 547 * @flash_node: [BOARDSPECIFIC] device node describing this instance
1da177e4 548 * @read_byte: [REPLACEABLE] read one byte from the chip
1da177e4 549 * @read_word: [REPLACEABLE] read one word from the chip
05f78359
UKK
550 * @write_byte: [REPLACEABLE] write a single byte to the chip on the
551 * low 8 I/O lines
1da177e4
LT
552 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
553 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
1da177e4 554 * @select_chip: [REPLACEABLE] select chip nr
ce157510
BN
555 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
556 * @block_markbad: [REPLACEABLE] mark a block bad
25985edc 557 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
7abd3ef9 558 * ALE/CLE/nCE. Also used to write command and address
7854d3f7 559 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
a0491fc4
SAS
560 * device ready/busy line. If set to NULL no access to
561 * ready/busy is available and the ready/busy information
562 * is read from the chip status register.
563 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
564 * commands to the chip.
565 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
566 * ready.
ba84fb59
BN
567 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
568 * setting the read-retry mode. Mostly needed for MLC NAND.
7854d3f7 569 * @ecc: [BOARDSPECIFIC] ECC control structure
844d3b42
RD
570 * @buffers: buffer structure for read/write
571 * @hwcontrol: platform-specific hardware control structure
49c50b97 572 * @erase: [REPLACEABLE] erase function
1da177e4 573 * @scan_bbt: [REPLACEABLE] function to scan bad block table
25985edc 574 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
a0491fc4 575 * data from array to read regs (tR).
2c0a2bed 576 * @state: [INTERN] the current state of the NAND device
e9195edc
BN
577 * @oob_poi: "poison value buffer," used for laying out OOB data
578 * before writing
a0491fc4
SAS
579 * @page_shift: [INTERN] number of address bits in a page (column
580 * address bits).
1da177e4
LT
581 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
582 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
583 * @chip_shift: [INTERN] number of address bits in one chip
a0491fc4
SAS
584 * @options: [BOARDSPECIFIC] various chip options. They can partly
585 * be set to inform nand_scan about special functionality.
586 * See the defines for further explanation.
5fb1549d
BN
587 * @bbt_options: [INTERN] bad block specific options. All options used
588 * here must come from bbm.h. By default, these options
589 * will be copied to the appropriate nand_bbt_descr's.
a0491fc4
SAS
590 * @badblockpos: [INTERN] position of the bad block marker in the oob
591 * area.
661a0832
BN
592 * @badblockbits: [INTERN] minimum number of set bits in a good block's
593 * bad block marker position; i.e., BBM == 11110111b is
594 * not bad when badblockbits == 7
7db906b7 595 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
4cfeca2d
HS
596 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
597 * Minimum amount of bit errors per @ecc_step_ds guaranteed
598 * to be correctable. If unknown, set to zero.
599 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
600 * also from the datasheet. It is the recommended ECC step
601 * size, if known; if unknown, set to zero.
57a94e24
BB
602 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
603 * either deduced from the datasheet if the NAND
604 * chip is not ONFI compliant or set to 0 if it is
605 * (an ONFI chip is always configured in mode 0
606 * after a NAND reset)
1da177e4
LT
607 * @numchips: [INTERN] number of physical chips
608 * @chipsize: [INTERN] the size of one chip for multichip arrays
609 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
a0491fc4
SAS
610 * @pagebuf: [INTERN] holds the pagenumber which is currently in
611 * data_buf.
edbc4540
MD
612 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
613 * currently in data_buf.
29072b96 614 * @subpagesize: [INTERN] holds the subpagesize
a0491fc4
SAS
615 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
616 * non 0 if ONFI supported.
d94abba7
HS
617 * @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded),
618 * non 0 if JEDEC supported.
a0491fc4
SAS
619 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
620 * supported, 0 otherwise.
d94abba7
HS
621 * @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is
622 * supported, 0 otherwise.
ba84fb59 623 * @read_retries: [INTERN] the number of read retry modes supported
9ef525a9
RD
624 * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
625 * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
1da177e4 626 * @bbt: [INTERN] bad block table pointer
a0491fc4
SAS
627 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
628 * lookup.
1da177e4 629 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
a0491fc4
SAS
630 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
631 * bad block scan.
632 * @controller: [REPLACEABLE] a pointer to a hardware controller
7854d3f7 633 * structure which is shared among multiple independent
a0491fc4 634 * devices.
32c8db8f 635 * @priv: [OPTIONAL] pointer to private chip data
a0491fc4
SAS
636 * @errstat: [OPTIONAL] hardware specific function to perform
637 * additional error status checks (determine if errors are
638 * correctable).
351edd24 639 * @write_page: [REPLACEABLE] High-level page write function
1da177e4 640 */
61ecfa87 641
1da177e4 642struct nand_chip {
b46daf7e
SAS
643 void __iomem *IO_ADDR_R;
644 void __iomem *IO_ADDR_W;
645
61528d88 646 struct device_node *flash_node;
5844feea 647
b46daf7e
SAS
648 uint8_t (*read_byte)(struct mtd_info *mtd);
649 u16 (*read_word)(struct mtd_info *mtd);
05f78359 650 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
b46daf7e
SAS
651 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
652 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
b46daf7e
SAS
653 void (*select_chip)(struct mtd_info *mtd, int chip);
654 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
655 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
656 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
b46daf7e
SAS
657 int (*dev_ready)(struct mtd_info *mtd);
658 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
659 int page_addr);
660 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
49c50b97 661 int (*erase)(struct mtd_info *mtd, int page);
b46daf7e
SAS
662 int (*scan_bbt)(struct mtd_info *mtd);
663 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
664 int status, int page);
665 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
837a6ba4
GP
666 uint32_t offset, int data_len, const uint8_t *buf,
667 int oob_required, int page, int cached, int raw);
7db03ecc
HS
668 int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
669 int feature_addr, uint8_t *subfeature_para);
670 int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
671 int feature_addr, uint8_t *subfeature_para);
ba84fb59 672 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
b46daf7e
SAS
673
674 int chip_delay;
675 unsigned int options;
5fb1549d 676 unsigned int bbt_options;
b46daf7e
SAS
677
678 int page_shift;
679 int phys_erase_shift;
680 int bbt_erase_shift;
681 int chip_shift;
682 int numchips;
683 uint64_t chipsize;
684 int pagemask;
685 int pagebuf;
edbc4540 686 unsigned int pagebuf_bitflips;
b46daf7e 687 int subpagesize;
7db906b7 688 uint8_t bits_per_cell;
4cfeca2d
HS
689 uint16_t ecc_strength_ds;
690 uint16_t ecc_step_ds;
57a94e24 691 int onfi_timing_mode_default;
b46daf7e
SAS
692 int badblockpos;
693 int badblockbits;
694
695 int onfi_version;
d94abba7
HS
696 int jedec_version;
697 union {
698 struct nand_onfi_params onfi_params;
699 struct nand_jedec_params jedec_params;
700 };
d1e1f4e4 701
ba84fb59
BN
702 int read_retries;
703
b46daf7e 704 flstate_t state;
f75e5097 705
b46daf7e
SAS
706 uint8_t *oob_poi;
707 struct nand_hw_control *controller;
f75e5097
TG
708
709 struct nand_ecc_ctrl ecc;
4bf63fcb 710 struct nand_buffers *buffers;
f75e5097
TG
711 struct nand_hw_control hwcontrol;
712
b46daf7e
SAS
713 uint8_t *bbt;
714 struct nand_bbt_descr *bbt_td;
715 struct nand_bbt_descr *bbt_md;
f75e5097 716
b46daf7e 717 struct nand_bbt_descr *badblock_pattern;
f75e5097 718
b46daf7e 719 void *priv;
1da177e4
LT
720};
721
722/*
723 * NAND Flash Manufacturer ID Codes
724 */
725#define NAND_MFR_TOSHIBA 0x98
726#define NAND_MFR_SAMSUNG 0xec
727#define NAND_MFR_FUJITSU 0x04
728#define NAND_MFR_NATIONAL 0x8f
729#define NAND_MFR_RENESAS 0x07
730#define NAND_MFR_STMICRO 0x20
2c0a2bed 731#define NAND_MFR_HYNIX 0xad
8c60e547 732#define NAND_MFR_MICRON 0x2c
30eb0db0 733#define NAND_MFR_AMD 0x01
c1257b47 734#define NAND_MFR_MACRONIX 0xc2
b1ccfab3 735#define NAND_MFR_EON 0x92
3f97c6ff 736#define NAND_MFR_SANDISK 0x45
4968a412 737#define NAND_MFR_INTEL 0x89
641519cb 738#define NAND_MFR_ATO 0x9b
1da177e4 739
53552d22
AB
740/* The maximum expected count of bytes in the NAND ID sequence */
741#define NAND_MAX_ID_LEN 8
742
8dbfae1e
AB
743/*
744 * A helper for defining older NAND chips where the second ID byte fully
745 * defined the chip, including the geometry (chip size, eraseblock size, page
5bfa9b71 746 * size). All these chips have 512 bytes NAND page size.
8dbfae1e 747 */
5bfa9b71
AB
748#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
749 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
750 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
8dbfae1e
AB
751
752/*
753 * A helper for defining newer chips which report their page size and
754 * eraseblock size via the extended ID bytes.
755 *
756 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
757 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
758 * device ID now only represented a particular total chip size (and voltage,
759 * buswidth), and the page size, eraseblock size, and OOB size could vary while
760 * using the same device ID.
761 */
8e12b474
AB
762#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
763 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
8dbfae1e
AB
764 .options = (opts) }
765
2dc0bdd9
HS
766#define NAND_ECC_INFO(_strength, _step) \
767 { .strength_ds = (_strength), .step_ds = (_step) }
768#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
769#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
770
1da177e4
LT
771/**
772 * struct nand_flash_dev - NAND Flash Device ID Structure
68aa352d
AB
773 * @name: a human-readable name of the NAND chip
774 * @dev_id: the device ID (the second byte of the full chip ID array)
8e12b474
AB
775 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
776 * memory address as @id[0])
777 * @dev_id: device ID part of the full chip ID array (refers the same memory
778 * address as @id[1])
779 * @id: full device ID array
68aa352d
AB
780 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
781 * well as the eraseblock size) is determined from the extended NAND
782 * chip ID array)
68aa352d 783 * @chipsize: total chip size in MiB
ecb42fea 784 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
68aa352d 785 * @options: stores various chip bit options
f22d5f63
HS
786 * @id_len: The valid length of the @id.
787 * @oobsize: OOB size
7b7d8982 788 * @ecc: ECC correctability and step information from the datasheet.
2dc0bdd9
HS
789 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
790 * @ecc_strength_ds in nand_chip{}.
791 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
792 * @ecc_step_ds in nand_chip{}, also from the datasheet.
793 * For example, the "4bit ECC for each 512Byte" can be set with
794 * NAND_ECC_INFO(4, 512).
57a94e24
BB
795 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
796 * reset. Should be deduced from timings described
797 * in the datasheet.
798 *
1da177e4
LT
799 */
800struct nand_flash_dev {
801 char *name;
8e12b474
AB
802 union {
803 struct {
804 uint8_t mfr_id;
805 uint8_t dev_id;
806 };
53552d22 807 uint8_t id[NAND_MAX_ID_LEN];
8e12b474 808 };
ecb42fea
AB
809 unsigned int pagesize;
810 unsigned int chipsize;
811 unsigned int erasesize;
812 unsigned int options;
f22d5f63
HS
813 uint16_t id_len;
814 uint16_t oobsize;
2dc0bdd9
HS
815 struct {
816 uint16_t strength_ds;
817 uint16_t step_ds;
818 } ecc;
57a94e24 819 int onfi_timing_mode_default;
1da177e4
LT
820};
821
822/**
823 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
824 * @name: Manufacturer name
2c0a2bed 825 * @id: manufacturer ID code of device.
1da177e4
LT
826*/
827struct nand_manufacturers {
828 int id;
a0491fc4 829 char *name;
1da177e4
LT
830};
831
832extern struct nand_flash_dev nand_flash_ids[];
833extern struct nand_manufacturers nand_manuf_ids[];
834
f5bbdacc 835extern int nand_default_bbt(struct mtd_info *mtd);
b32843b7 836extern int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
8471bb73 837extern int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
f5bbdacc
TG
838extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
839extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
840 int allowbbt);
841extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
a0491fc4 842 size_t *retlen, uint8_t *buf);
1da177e4 843
41796c2e
TG
844/**
845 * struct platform_nand_chip - chip level device structure
41796c2e 846 * @nr_chips: max. number of chips to scan for
844d3b42 847 * @chip_offset: chip number offset
8be834f7 848 * @nr_partitions: number of partitions pointed to by partitions (or zero)
41796c2e
TG
849 * @partitions: mtd partition list
850 * @chip_delay: R/B delay value in us
851 * @options: Option flags, e.g. 16bit buswidth
a40f7341 852 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
7854d3f7 853 * @ecclayout: ECC layout info structure
972edcb7 854 * @part_probe_types: NULL-terminated array of probe types
41796c2e
TG
855 */
856struct platform_nand_chip {
b46daf7e
SAS
857 int nr_chips;
858 int chip_offset;
859 int nr_partitions;
860 struct mtd_partition *partitions;
861 struct nand_ecclayout *ecclayout;
862 int chip_delay;
863 unsigned int options;
a40f7341 864 unsigned int bbt_options;
b46daf7e 865 const char **part_probe_types;
41796c2e
TG
866};
867
bf95efd4
HS
868/* Keep gcc happy */
869struct platform_device;
870
41796c2e
TG
871/**
872 * struct platform_nand_ctrl - controller level device structure
bf95efd4
HS
873 * @probe: platform specific function to probe/setup hardware
874 * @remove: platform specific function to remove/teardown hardware
41796c2e
TG
875 * @hwcontrol: platform specific hardware control structure
876 * @dev_ready: platform specific function to read ready/busy pin
877 * @select_chip: platform specific chip select function
972edcb7
VW
878 * @cmd_ctrl: platform specific function for controlling
879 * ALE/CLE/nCE. Also used to write command and address
d6fed9e9
AC
880 * @write_buf: platform specific function for write buffer
881 * @read_buf: platform specific function for read buffer
25806d3c 882 * @read_byte: platform specific function to read one byte from chip
844d3b42 883 * @priv: private data to transport driver specific settings
41796c2e
TG
884 *
885 * All fields are optional and depend on the hardware driver requirements
886 */
887struct platform_nand_ctrl {
b46daf7e
SAS
888 int (*probe)(struct platform_device *pdev);
889 void (*remove)(struct platform_device *pdev);
890 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
891 int (*dev_ready)(struct mtd_info *mtd);
892 void (*select_chip)(struct mtd_info *mtd, int chip);
893 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
894 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
895 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
b4f7aa84 896 unsigned char (*read_byte)(struct mtd_info *mtd);
b46daf7e 897 void *priv;
41796c2e
TG
898};
899
972edcb7
VW
900/**
901 * struct platform_nand_data - container structure for platform-specific data
902 * @chip: chip level chip structure
903 * @ctrl: controller level device structure
904 */
905struct platform_nand_data {
b46daf7e
SAS
906 struct platform_nand_chip chip;
907 struct platform_nand_ctrl ctrl;
972edcb7
VW
908};
909
41796c2e
TG
910/* Some helpers to access the data structures */
911static inline
912struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
913{
914 struct nand_chip *chip = mtd->priv;
915
916 return chip->priv;
917}
918
5b40db68
HS
919/* return the supported features. */
920static inline int onfi_feature(struct nand_chip *chip)
921{
922 return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
923}
924
3e70192c
HS
925/* return the supported asynchronous timing mode. */
926static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
927{
928 if (!chip->onfi_version)
929 return ONFI_TIMING_MODE_UNKNOWN;
930 return le16_to_cpu(chip->onfi_params.async_timing_mode);
931}
932
933/* return the supported synchronous timing mode. */
934static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
935{
936 if (!chip->onfi_version)
937 return ONFI_TIMING_MODE_UNKNOWN;
938 return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
939}
940
1d0ed69d
HS
941/*
942 * Check if it is a SLC nand.
943 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
944 * We do not distinguish the MLC and TLC now.
945 */
946static inline bool nand_is_slc(struct nand_chip *chip)
947{
7db906b7 948 return chip->bits_per_cell == 1;
1d0ed69d 949}
3dad2344
BN
950
951/**
952 * Check if the opcode's address should be sent only on the lower 8 bits
953 * @command: opcode to check
954 */
955static inline int nand_opcode_8bits(unsigned int command)
956{
e34fcb07
DM
957 switch (command) {
958 case NAND_CMD_READID:
959 case NAND_CMD_PARAM:
960 case NAND_CMD_GET_FEATURES:
961 case NAND_CMD_SET_FEATURES:
962 return 1;
963 default:
964 break;
965 }
966 return 0;
3dad2344
BN
967}
968
7852f896
HS
969/* return the supported JEDEC features. */
970static inline int jedec_feature(struct nand_chip *chip)
971{
972 return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
973 : 0;
974}
bb5fd0b6 975
b25046b1 976/*
bb5fd0b6
BB
977 * struct nand_sdr_timings - SDR NAND chip timings
978 *
979 * This struct defines the timing requirements of a SDR NAND chip.
980 * These informations can be found in every NAND datasheets and the timings
981 * meaning are described in the ONFI specifications:
982 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
983 * Parameters)
984 *
985 * All these timings are expressed in picoseconds.
986 */
987
988struct nand_sdr_timings {
989 u32 tALH_min;
990 u32 tADL_min;
991 u32 tALS_min;
992 u32 tAR_min;
993 u32 tCEA_max;
994 u32 tCEH_min;
995 u32 tCH_min;
996 u32 tCHZ_max;
997 u32 tCLH_min;
998 u32 tCLR_min;
999 u32 tCLS_min;
1000 u32 tCOH_min;
1001 u32 tCS_min;
1002 u32 tDH_min;
1003 u32 tDS_min;
1004 u32 tFEAT_max;
1005 u32 tIR_min;
1006 u32 tITC_max;
1007 u32 tRC_min;
1008 u32 tREA_max;
1009 u32 tREH_min;
1010 u32 tRHOH_min;
1011 u32 tRHW_min;
1012 u32 tRHZ_max;
1013 u32 tRLOH_min;
1014 u32 tRP_min;
1015 u32 tRR_min;
1016 u64 tRST_max;
1017 u32 tWB_max;
1018 u32 tWC_min;
1019 u32 tWH_min;
1020 u32 tWHR_min;
1021 u32 tWP_min;
1022 u32 tWW_min;
1023};
974647ea
BB
1024
1025/* get timing characteristics from ONFI timing mode. */
1026const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
730a43fb
BB
1027
1028int nand_check_erased_ecc_chunk(void *data, int datalen,
1029 void *ecc, int ecclen,
1030 void *extraoob, int extraooblen,
1031 int threshold);
1da177e4 1032#endif /* __LINUX_MTD_NAND_H */
This page took 0.803745 seconds and 5 git commands to generate.