Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * linux/include/linux/mtd/nand.h | |
3 | * | |
a1452a37 DW |
4 | * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org> |
5 | * Steven J. Hill <sjhill@realitydiluted.com> | |
6 | * Thomas Gleixner <tglx@linutronix.de> | |
1da177e4 | 7 | * |
1da177e4 LT |
8 | * This program is free software; you can redistribute it and/or modify |
9 | * it under the terms of the GNU General Public License version 2 as | |
10 | * published by the Free Software Foundation. | |
11 | * | |
2c0a2bed TG |
12 | * Info: |
13 | * Contains standard defines and IDs for NAND flash devices | |
1da177e4 | 14 | * |
2c0a2bed TG |
15 | * Changelog: |
16 | * See git changelog. | |
1da177e4 LT |
17 | */ |
18 | #ifndef __LINUX_MTD_NAND_H | |
19 | #define __LINUX_MTD_NAND_H | |
20 | ||
1da177e4 LT |
21 | #include <linux/wait.h> |
22 | #include <linux/spinlock.h> | |
23 | #include <linux/mtd/mtd.h> | |
30631cb8 | 24 | #include <linux/mtd/flashchip.h> |
c62d81bc | 25 | #include <linux/mtd/bbm.h> |
1da177e4 LT |
26 | |
27 | struct mtd_info; | |
5e81e88a | 28 | struct nand_flash_dev; |
1da177e4 | 29 | /* Scan and identify a NAND device */ |
a0491fc4 SAS |
30 | extern int nand_scan(struct mtd_info *mtd, int max_chips); |
31 | /* | |
32 | * Separate phases of nand_scan(), allowing board driver to intervene | |
33 | * and override command or ECC setup according to flash type. | |
34 | */ | |
5e81e88a DW |
35 | extern int nand_scan_ident(struct mtd_info *mtd, int max_chips, |
36 | struct nand_flash_dev *table); | |
3b85c321 DW |
37 | extern int nand_scan_tail(struct mtd_info *mtd); |
38 | ||
1da177e4 | 39 | /* Free resources held by the NAND device */ |
a0491fc4 | 40 | extern void nand_release(struct mtd_info *mtd); |
1da177e4 | 41 | |
b77d95c7 DW |
42 | /* Internal helper for board drivers which need to override command function */ |
43 | extern void nand_wait_ready(struct mtd_info *mtd); | |
44 | ||
7854d3f7 | 45 | /* locks all blocks present in the device */ |
7d70f334 VS |
46 | extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len); |
47 | ||
7854d3f7 | 48 | /* unlocks specified locked blocks */ |
7d70f334 VS |
49 | extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len); |
50 | ||
1da177e4 LT |
51 | /* The maximum number of NAND chips in an array */ |
52 | #define NAND_MAX_CHIPS 8 | |
53 | ||
a0491fc4 SAS |
54 | /* |
55 | * This constant declares the max. oobsize / page, which | |
1da177e4 LT |
56 | * is supported now. If you add a chip with bigger oobsize/page |
57 | * adjust this accordingly. | |
58 | */ | |
52778b2e | 59 | #define NAND_MAX_OOBSIZE 744 |
5c709ee9 | 60 | #define NAND_MAX_PAGESIZE 8192 |
1da177e4 LT |
61 | |
62 | /* | |
63 | * Constants for hardware specific CLE/ALE/NCE function | |
7abd3ef9 TG |
64 | * |
65 | * These are bits which can be or'ed to set/clear multiple | |
66 | * bits in one go. | |
67 | */ | |
1da177e4 | 68 | /* Select the chip by setting nCE to low */ |
7abd3ef9 | 69 | #define NAND_NCE 0x01 |
1da177e4 | 70 | /* Select the command latch by setting CLE to high */ |
7abd3ef9 | 71 | #define NAND_CLE 0x02 |
1da177e4 | 72 | /* Select the address latch by setting ALE to high */ |
7abd3ef9 TG |
73 | #define NAND_ALE 0x04 |
74 | ||
75 | #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE) | |
76 | #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE) | |
77 | #define NAND_CTRL_CHANGE 0x80 | |
1da177e4 LT |
78 | |
79 | /* | |
80 | * Standard NAND flash commands | |
81 | */ | |
82 | #define NAND_CMD_READ0 0 | |
83 | #define NAND_CMD_READ1 1 | |
7bc3312b | 84 | #define NAND_CMD_RNDOUT 5 |
1da177e4 LT |
85 | #define NAND_CMD_PAGEPROG 0x10 |
86 | #define NAND_CMD_READOOB 0x50 | |
87 | #define NAND_CMD_ERASE1 0x60 | |
88 | #define NAND_CMD_STATUS 0x70 | |
1da177e4 | 89 | #define NAND_CMD_SEQIN 0x80 |
7bc3312b | 90 | #define NAND_CMD_RNDIN 0x85 |
1da177e4 LT |
91 | #define NAND_CMD_READID 0x90 |
92 | #define NAND_CMD_ERASE2 0xd0 | |
caa4b6f2 | 93 | #define NAND_CMD_PARAM 0xec |
7db03ecc HS |
94 | #define NAND_CMD_GET_FEATURES 0xee |
95 | #define NAND_CMD_SET_FEATURES 0xef | |
1da177e4 LT |
96 | #define NAND_CMD_RESET 0xff |
97 | ||
7d70f334 VS |
98 | #define NAND_CMD_LOCK 0x2a |
99 | #define NAND_CMD_UNLOCK1 0x23 | |
100 | #define NAND_CMD_UNLOCK2 0x24 | |
101 | ||
1da177e4 LT |
102 | /* Extended commands for large page devices */ |
103 | #define NAND_CMD_READSTART 0x30 | |
7bc3312b | 104 | #define NAND_CMD_RNDOUTSTART 0xE0 |
1da177e4 LT |
105 | #define NAND_CMD_CACHEDPROG 0x15 |
106 | ||
7abd3ef9 TG |
107 | #define NAND_CMD_NONE -1 |
108 | ||
1da177e4 LT |
109 | /* Status bits */ |
110 | #define NAND_STATUS_FAIL 0x01 | |
111 | #define NAND_STATUS_FAIL_N1 0x02 | |
112 | #define NAND_STATUS_TRUE_READY 0x20 | |
113 | #define NAND_STATUS_READY 0x40 | |
114 | #define NAND_STATUS_WP 0x80 | |
115 | ||
61ecfa87 | 116 | /* |
1da177e4 LT |
117 | * Constants for ECC_MODES |
118 | */ | |
6dfc6d25 TG |
119 | typedef enum { |
120 | NAND_ECC_NONE, | |
121 | NAND_ECC_SOFT, | |
122 | NAND_ECC_HW, | |
123 | NAND_ECC_HW_SYNDROME, | |
6e0cb135 | 124 | NAND_ECC_HW_OOB_FIRST, |
193bd400 | 125 | NAND_ECC_SOFT_BCH, |
6dfc6d25 | 126 | } nand_ecc_modes_t; |
1da177e4 LT |
127 | |
128 | /* | |
129 | * Constants for Hardware ECC | |
068e3c0a | 130 | */ |
1da177e4 LT |
131 | /* Reset Hardware ECC for read */ |
132 | #define NAND_ECC_READ 0 | |
133 | /* Reset Hardware ECC for write */ | |
134 | #define NAND_ECC_WRITE 1 | |
7854d3f7 | 135 | /* Enable Hardware ECC before syndrome is read back from flash */ |
1da177e4 LT |
136 | #define NAND_ECC_READSYN 2 |
137 | ||
068e3c0a DM |
138 | /* Bit mask for flags passed to do_nand_read_ecc */ |
139 | #define NAND_GET_DEVICE 0x80 | |
140 | ||
141 | ||
a0491fc4 SAS |
142 | /* |
143 | * Option constants for bizarre disfunctionality and real | |
144 | * features. | |
145 | */ | |
7854d3f7 | 146 | /* Buswidth is 16 bit */ |
1da177e4 | 147 | #define NAND_BUSWIDTH_16 0x00000002 |
1da177e4 LT |
148 | /* Chip has cache program function */ |
149 | #define NAND_CACHEPRG 0x00000008 | |
5bc7c33c BN |
150 | /* |
151 | * Chip requires ready check on read (for auto-incremented sequential read). | |
152 | * True only for small page devices; large page devices do not support | |
153 | * autoincrement. | |
154 | */ | |
155 | #define NAND_NEED_READRDY 0x00000100 | |
156 | ||
29072b96 TG |
157 | /* Chip does not allow subpage writes */ |
158 | #define NAND_NO_SUBPAGE_WRITE 0x00000200 | |
159 | ||
93edbad6 ML |
160 | /* Device is one of 'new' xD cards that expose fake nand command set */ |
161 | #define NAND_BROKEN_XD 0x00000400 | |
162 | ||
163 | /* Device behaves just like nand, but is readonly */ | |
164 | #define NAND_ROM 0x00000800 | |
165 | ||
a5ff4f10 JW |
166 | /* Device supports subpage reads */ |
167 | #define NAND_SUBPAGE_READ 0x00001000 | |
168 | ||
1da177e4 | 169 | /* Options valid for Samsung large page devices */ |
3239a6cd | 170 | #define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG |
1da177e4 LT |
171 | |
172 | /* Macros to identify the above */ | |
1da177e4 | 173 | #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG)) |
a5ff4f10 | 174 | #define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ)) |
1da177e4 | 175 | |
1da177e4 | 176 | /* Non chip related options */ |
0040bf38 | 177 | /* This option skips the bbt scan during initialization. */ |
b4dc53e1 | 178 | #define NAND_SKIP_BBTSCAN 0x00010000 |
a0491fc4 SAS |
179 | /* |
180 | * This option is defined if the board driver allocates its own buffers | |
181 | * (e.g. because it needs them DMA-coherent). | |
182 | */ | |
b4dc53e1 | 183 | #define NAND_OWN_BUFFERS 0x00020000 |
b1c6e6db | 184 | /* Chip may not exist, so silence any errors in scan */ |
b4dc53e1 | 185 | #define NAND_SCAN_SILENT_NODEV 0x00040000 |
64b37b2a MC |
186 | /* |
187 | * Autodetect nand buswidth with readid/onfi. | |
188 | * This suppose the driver will configure the hardware in 8 bits mode | |
189 | * when calling nand_scan_ident, and update its configuration | |
190 | * before calling nand_scan_tail. | |
191 | */ | |
192 | #define NAND_BUSWIDTH_AUTO 0x00080000 | |
b1c6e6db | 193 | |
1da177e4 | 194 | /* Options set by nand scan */ |
a36ed299 | 195 | /* Nand scan has allocated controller struct */ |
f75e5097 | 196 | #define NAND_CONTROLLER_ALLOC 0x80000000 |
1da177e4 | 197 | |
29072b96 TG |
198 | /* Cell info constants */ |
199 | #define NAND_CI_CHIPNR_MSK 0x03 | |
200 | #define NAND_CI_CELLTYPE_MSK 0x0C | |
7db906b7 | 201 | #define NAND_CI_CELLTYPE_SHIFT 2 |
1da177e4 | 202 | |
1da177e4 LT |
203 | /* Keep gcc happy */ |
204 | struct nand_chip; | |
205 | ||
5b40db68 HS |
206 | /* ONFI features */ |
207 | #define ONFI_FEATURE_16_BIT_BUS (1 << 0) | |
208 | #define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7) | |
209 | ||
3e70192c HS |
210 | /* ONFI timing mode, used in both asynchronous and synchronous mode */ |
211 | #define ONFI_TIMING_MODE_0 (1 << 0) | |
212 | #define ONFI_TIMING_MODE_1 (1 << 1) | |
213 | #define ONFI_TIMING_MODE_2 (1 << 2) | |
214 | #define ONFI_TIMING_MODE_3 (1 << 3) | |
215 | #define ONFI_TIMING_MODE_4 (1 << 4) | |
216 | #define ONFI_TIMING_MODE_5 (1 << 5) | |
217 | #define ONFI_TIMING_MODE_UNKNOWN (1 << 6) | |
218 | ||
7db03ecc HS |
219 | /* ONFI feature address */ |
220 | #define ONFI_FEATURE_ADDR_TIMING_MODE 0x1 | |
221 | ||
222 | /* ONFI subfeature parameters length */ | |
223 | #define ONFI_SUBFEATURE_PARAM_LEN 4 | |
224 | ||
d914c932 DM |
225 | /* ONFI optional commands SET/GET FEATURES supported? */ |
226 | #define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2) | |
227 | ||
d1e1f4e4 FF |
228 | struct nand_onfi_params { |
229 | /* rev info and features block */ | |
b46daf7e SAS |
230 | /* 'O' 'N' 'F' 'I' */ |
231 | u8 sig[4]; | |
232 | __le16 revision; | |
233 | __le16 features; | |
234 | __le16 opt_cmd; | |
5138a98f HS |
235 | u8 reserved0[2]; |
236 | __le16 ext_param_page_length; /* since ONFI 2.1 */ | |
237 | u8 num_of_param_pages; /* since ONFI 2.1 */ | |
238 | u8 reserved1[17]; | |
d1e1f4e4 FF |
239 | |
240 | /* manufacturer information block */ | |
b46daf7e SAS |
241 | char manufacturer[12]; |
242 | char model[20]; | |
243 | u8 jedec_id; | |
244 | __le16 date_code; | |
245 | u8 reserved2[13]; | |
d1e1f4e4 FF |
246 | |
247 | /* memory organization block */ | |
b46daf7e SAS |
248 | __le32 byte_per_page; |
249 | __le16 spare_bytes_per_page; | |
250 | __le32 data_bytes_per_ppage; | |
251 | __le16 spare_bytes_per_ppage; | |
252 | __le32 pages_per_block; | |
253 | __le32 blocks_per_lun; | |
254 | u8 lun_count; | |
255 | u8 addr_cycles; | |
256 | u8 bits_per_cell; | |
257 | __le16 bb_per_lun; | |
258 | __le16 block_endurance; | |
259 | u8 guaranteed_good_blocks; | |
260 | __le16 guaranteed_block_endurance; | |
261 | u8 programs_per_page; | |
262 | u8 ppage_attr; | |
263 | u8 ecc_bits; | |
264 | u8 interleaved_bits; | |
265 | u8 interleaved_ops; | |
266 | u8 reserved3[13]; | |
d1e1f4e4 FF |
267 | |
268 | /* electrical parameter block */ | |
b46daf7e SAS |
269 | u8 io_pin_capacitance_max; |
270 | __le16 async_timing_mode; | |
271 | __le16 program_cache_timing_mode; | |
272 | __le16 t_prog; | |
273 | __le16 t_bers; | |
274 | __le16 t_r; | |
275 | __le16 t_ccs; | |
276 | __le16 src_sync_timing_mode; | |
277 | __le16 src_ssync_features; | |
278 | __le16 clk_pin_capacitance_typ; | |
279 | __le16 io_pin_capacitance_typ; | |
280 | __le16 input_pin_capacitance_typ; | |
281 | u8 input_pin_capacitance_max; | |
a55e85ce | 282 | u8 driver_strength_support; |
b46daf7e SAS |
283 | __le16 t_int_r; |
284 | __le16 t_ald; | |
285 | u8 reserved4[7]; | |
d1e1f4e4 FF |
286 | |
287 | /* vendor */ | |
6f0065b0 BN |
288 | __le16 vendor_revision; |
289 | u8 vendor[88]; | |
d1e1f4e4 FF |
290 | |
291 | __le16 crc; | |
292 | } __attribute__((packed)); | |
293 | ||
294 | #define ONFI_CRC_BASE 0x4F4E | |
295 | ||
5138a98f HS |
296 | /* Extended ECC information Block Definition (since ONFI 2.1) */ |
297 | struct onfi_ext_ecc_info { | |
298 | u8 ecc_bits; | |
299 | u8 codeword_size; | |
300 | __le16 bb_per_lun; | |
301 | __le16 block_endurance; | |
302 | u8 reserved[2]; | |
303 | } __packed; | |
304 | ||
305 | #define ONFI_SECTION_TYPE_0 0 /* Unused section. */ | |
306 | #define ONFI_SECTION_TYPE_1 1 /* for additional sections. */ | |
307 | #define ONFI_SECTION_TYPE_2 2 /* for ECC information. */ | |
308 | struct onfi_ext_section { | |
309 | u8 type; | |
310 | u8 length; | |
311 | } __packed; | |
312 | ||
313 | #define ONFI_EXT_SECTION_MAX 8 | |
314 | ||
315 | /* Extended Parameter Page Definition (since ONFI 2.1) */ | |
316 | struct onfi_ext_param_page { | |
317 | __le16 crc; | |
318 | u8 sig[4]; /* 'E' 'P' 'P' 'S' */ | |
319 | u8 reserved0[10]; | |
320 | struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX]; | |
321 | ||
322 | /* | |
323 | * The actual size of the Extended Parameter Page is in | |
324 | * @ext_param_page_length of nand_onfi_params{}. | |
325 | * The following are the variable length sections. | |
326 | * So we do not add any fields below. Please see the ONFI spec. | |
327 | */ | |
328 | } __packed; | |
329 | ||
6f0065b0 BN |
330 | struct nand_onfi_vendor_micron { |
331 | u8 two_plane_read; | |
332 | u8 read_cache; | |
333 | u8 read_unique_id; | |
334 | u8 dq_imped; | |
335 | u8 dq_imped_num_settings; | |
336 | u8 dq_imped_feat_addr; | |
337 | u8 rb_pulldown_strength; | |
338 | u8 rb_pulldown_strength_feat_addr; | |
339 | u8 rb_pulldown_strength_num_settings; | |
340 | u8 otp_mode; | |
341 | u8 otp_page_start; | |
342 | u8 otp_data_prot_addr; | |
343 | u8 otp_num_pages; | |
344 | u8 otp_feat_addr; | |
345 | u8 read_retry_options; | |
346 | u8 reserved[72]; | |
347 | u8 param_revision; | |
348 | } __packed; | |
349 | ||
1da177e4 | 350 | /** |
844d3b42 | 351 | * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices |
61ecfa87 | 352 | * @lock: protection lock |
1da177e4 | 353 | * @active: the mtd device which holds the controller currently |
a0491fc4 SAS |
354 | * @wq: wait queue to sleep on if a NAND operation is in |
355 | * progress used instead of the per chip wait queue | |
356 | * when a hw controller is available. | |
1da177e4 LT |
357 | */ |
358 | struct nand_hw_control { | |
b46daf7e | 359 | spinlock_t lock; |
1da177e4 | 360 | struct nand_chip *active; |
0dfc6246 | 361 | wait_queue_head_t wq; |
1da177e4 LT |
362 | }; |
363 | ||
6dfc6d25 | 364 | /** |
7854d3f7 BN |
365 | * struct nand_ecc_ctrl - Control structure for ECC |
366 | * @mode: ECC mode | |
367 | * @steps: number of ECC steps per page | |
368 | * @size: data bytes per ECC step | |
369 | * @bytes: ECC bytes per step | |
1d0b95b0 | 370 | * @strength: max number of correctible bits per ECC step |
7854d3f7 BN |
371 | * @total: total number of ECC bytes per page |
372 | * @prepad: padding information for syndrome based ECC generators | |
373 | * @postpad: padding information for syndrome based ECC generators | |
844d3b42 | 374 | * @layout: ECC layout control struct pointer |
7854d3f7 BN |
375 | * @priv: pointer to private ECC control data |
376 | * @hwctl: function to control hardware ECC generator. Must only | |
6dfc6d25 | 377 | * be provided if an hardware ECC is available |
7854d3f7 BN |
378 | * @calculate: function for ECC calculation or readback from ECC hardware |
379 | * @correct: function for ECC correction, matching to ECC generator (sw/hw) | |
956e944c DW |
380 | * @read_page_raw: function to read a raw page without ECC |
381 | * @write_page_raw: function to write a raw page without ECC | |
7854d3f7 | 382 | * @read_page: function to read a page according to the ECC generator |
5ca7f415 MD |
383 | * requirements; returns maximum number of bitflips corrected in |
384 | * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error | |
385 | * @read_subpage: function to read parts of the page covered by ECC; | |
386 | * returns same as read_page() | |
837a6ba4 | 387 | * @write_subpage: function to write parts of the page covered by ECC. |
7854d3f7 | 388 | * @write_page: function to write a page according to the ECC generator |
a0491fc4 | 389 | * requirements. |
9ce244b3 | 390 | * @write_oob_raw: function to write chip OOB data without ECC |
c46f6483 | 391 | * @read_oob_raw: function to read chip OOB data without ECC |
844d3b42 RD |
392 | * @read_oob: function to read chip OOB data |
393 | * @write_oob: function to write chip OOB data | |
6dfc6d25 TG |
394 | */ |
395 | struct nand_ecc_ctrl { | |
b46daf7e SAS |
396 | nand_ecc_modes_t mode; |
397 | int steps; | |
398 | int size; | |
399 | int bytes; | |
400 | int total; | |
1d0b95b0 | 401 | int strength; |
b46daf7e SAS |
402 | int prepad; |
403 | int postpad; | |
5bd34c09 | 404 | struct nand_ecclayout *layout; |
193bd400 | 405 | void *priv; |
b46daf7e SAS |
406 | void (*hwctl)(struct mtd_info *mtd, int mode); |
407 | int (*calculate)(struct mtd_info *mtd, const uint8_t *dat, | |
408 | uint8_t *ecc_code); | |
409 | int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc, | |
410 | uint8_t *calc_ecc); | |
411 | int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip, | |
1fbb938d | 412 | uint8_t *buf, int oob_required, int page); |
fdbad98d | 413 | int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip, |
1fbb938d | 414 | const uint8_t *buf, int oob_required); |
b46daf7e | 415 | int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip, |
1fbb938d | 416 | uint8_t *buf, int oob_required, int page); |
b46daf7e SAS |
417 | int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip, |
418 | uint32_t offs, uint32_t len, uint8_t *buf); | |
837a6ba4 GP |
419 | int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip, |
420 | uint32_t offset, uint32_t data_len, | |
421 | const uint8_t *data_buf, int oob_required); | |
fdbad98d | 422 | int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip, |
1fbb938d | 423 | const uint8_t *buf, int oob_required); |
9ce244b3 BN |
424 | int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip, |
425 | int page); | |
c46f6483 | 426 | int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip, |
5c2ffb11 SL |
427 | int page); |
428 | int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page); | |
b46daf7e SAS |
429 | int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip, |
430 | int page); | |
f75e5097 TG |
431 | }; |
432 | ||
433 | /** | |
434 | * struct nand_buffers - buffer structure for read/write | |
7854d3f7 BN |
435 | * @ecccalc: buffer for calculated ECC |
436 | * @ecccode: buffer for ECC read from flash | |
f75e5097 | 437 | * @databuf: buffer for data - dynamically sized |
f75e5097 TG |
438 | * |
439 | * Do not change the order of buffers. databuf and oobrbuf must be in | |
440 | * consecutive order. | |
441 | */ | |
442 | struct nand_buffers { | |
443 | uint8_t ecccalc[NAND_MAX_OOBSIZE]; | |
444 | uint8_t ecccode[NAND_MAX_OOBSIZE]; | |
7dcdcbef | 445 | uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE]; |
6dfc6d25 TG |
446 | }; |
447 | ||
1da177e4 LT |
448 | /** |
449 | * struct nand_chip - NAND Private Flash Chip Data | |
a0491fc4 SAS |
450 | * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the |
451 | * flash device | |
452 | * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the | |
453 | * flash device. | |
1da177e4 | 454 | * @read_byte: [REPLACEABLE] read one byte from the chip |
1da177e4 | 455 | * @read_word: [REPLACEABLE] read one word from the chip |
1da177e4 LT |
456 | * @write_buf: [REPLACEABLE] write data from the buffer to the chip |
457 | * @read_buf: [REPLACEABLE] read data from the chip into the buffer | |
1da177e4 | 458 | * @select_chip: [REPLACEABLE] select chip nr |
ce157510 BN |
459 | * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers |
460 | * @block_markbad: [REPLACEABLE] mark a block bad | |
25985edc | 461 | * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling |
7abd3ef9 | 462 | * ALE/CLE/nCE. Also used to write command and address |
25985edc | 463 | * @init_size: [BOARDSPECIFIC] hardwarespecific function for setting |
12a40a57 HS |
464 | * mtd->oobsize, mtd->writesize and so on. |
465 | * @id_data contains the 8 bytes values of NAND_CMD_READID. | |
466 | * Return with the bus width. | |
7854d3f7 | 467 | * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing |
a0491fc4 SAS |
468 | * device ready/busy line. If set to NULL no access to |
469 | * ready/busy is available and the ready/busy information | |
470 | * is read from the chip status register. | |
471 | * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing | |
472 | * commands to the chip. | |
473 | * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on | |
474 | * ready. | |
7854d3f7 | 475 | * @ecc: [BOARDSPECIFIC] ECC control structure |
844d3b42 RD |
476 | * @buffers: buffer structure for read/write |
477 | * @hwcontrol: platform-specific hardware control structure | |
a0491fc4 SAS |
478 | * @erase_cmd: [INTERN] erase command write function, selectable due |
479 | * to AND support. | |
1da177e4 | 480 | * @scan_bbt: [REPLACEABLE] function to scan bad block table |
25985edc | 481 | * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring |
a0491fc4 | 482 | * data from array to read regs (tR). |
2c0a2bed | 483 | * @state: [INTERN] the current state of the NAND device |
e9195edc BN |
484 | * @oob_poi: "poison value buffer," used for laying out OOB data |
485 | * before writing | |
a0491fc4 SAS |
486 | * @page_shift: [INTERN] number of address bits in a page (column |
487 | * address bits). | |
1da177e4 LT |
488 | * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock |
489 | * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry | |
490 | * @chip_shift: [INTERN] number of address bits in one chip | |
a0491fc4 SAS |
491 | * @options: [BOARDSPECIFIC] various chip options. They can partly |
492 | * be set to inform nand_scan about special functionality. | |
493 | * See the defines for further explanation. | |
5fb1549d BN |
494 | * @bbt_options: [INTERN] bad block specific options. All options used |
495 | * here must come from bbm.h. By default, these options | |
496 | * will be copied to the appropriate nand_bbt_descr's. | |
a0491fc4 SAS |
497 | * @badblockpos: [INTERN] position of the bad block marker in the oob |
498 | * area. | |
661a0832 BN |
499 | * @badblockbits: [INTERN] minimum number of set bits in a good block's |
500 | * bad block marker position; i.e., BBM == 11110111b is | |
501 | * not bad when badblockbits == 7 | |
7db906b7 | 502 | * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC. |
4cfeca2d HS |
503 | * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet. |
504 | * Minimum amount of bit errors per @ecc_step_ds guaranteed | |
505 | * to be correctable. If unknown, set to zero. | |
506 | * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds, | |
507 | * also from the datasheet. It is the recommended ECC step | |
508 | * size, if known; if unknown, set to zero. | |
1da177e4 LT |
509 | * @numchips: [INTERN] number of physical chips |
510 | * @chipsize: [INTERN] the size of one chip for multichip arrays | |
511 | * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1 | |
a0491fc4 SAS |
512 | * @pagebuf: [INTERN] holds the pagenumber which is currently in |
513 | * data_buf. | |
edbc4540 MD |
514 | * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is |
515 | * currently in data_buf. | |
29072b96 | 516 | * @subpagesize: [INTERN] holds the subpagesize |
a0491fc4 SAS |
517 | * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded), |
518 | * non 0 if ONFI supported. | |
519 | * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is | |
520 | * supported, 0 otherwise. | |
9ef525a9 RD |
521 | * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand |
522 | * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand | |
1da177e4 | 523 | * @bbt: [INTERN] bad block table pointer |
a0491fc4 SAS |
524 | * @bbt_td: [REPLACEABLE] bad block table descriptor for flash |
525 | * lookup. | |
1da177e4 | 526 | * @bbt_md: [REPLACEABLE] bad block table mirror descriptor |
a0491fc4 SAS |
527 | * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial |
528 | * bad block scan. | |
529 | * @controller: [REPLACEABLE] a pointer to a hardware controller | |
7854d3f7 | 530 | * structure which is shared among multiple independent |
a0491fc4 | 531 | * devices. |
32c8db8f | 532 | * @priv: [OPTIONAL] pointer to private chip data |
a0491fc4 SAS |
533 | * @errstat: [OPTIONAL] hardware specific function to perform |
534 | * additional error status checks (determine if errors are | |
535 | * correctable). | |
351edd24 | 536 | * @write_page: [REPLACEABLE] High-level page write function |
1da177e4 | 537 | */ |
61ecfa87 | 538 | |
1da177e4 | 539 | struct nand_chip { |
b46daf7e SAS |
540 | void __iomem *IO_ADDR_R; |
541 | void __iomem *IO_ADDR_W; | |
542 | ||
543 | uint8_t (*read_byte)(struct mtd_info *mtd); | |
544 | u16 (*read_word)(struct mtd_info *mtd); | |
545 | void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len); | |
546 | void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len); | |
b46daf7e SAS |
547 | void (*select_chip)(struct mtd_info *mtd, int chip); |
548 | int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip); | |
549 | int (*block_markbad)(struct mtd_info *mtd, loff_t ofs); | |
550 | void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl); | |
551 | int (*init_size)(struct mtd_info *mtd, struct nand_chip *this, | |
552 | u8 *id_data); | |
553 | int (*dev_ready)(struct mtd_info *mtd); | |
554 | void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, | |
555 | int page_addr); | |
556 | int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this); | |
557 | void (*erase_cmd)(struct mtd_info *mtd, int page); | |
558 | int (*scan_bbt)(struct mtd_info *mtd); | |
559 | int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, | |
560 | int status, int page); | |
561 | int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip, | |
837a6ba4 GP |
562 | uint32_t offset, int data_len, const uint8_t *buf, |
563 | int oob_required, int page, int cached, int raw); | |
7db03ecc HS |
564 | int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip, |
565 | int feature_addr, uint8_t *subfeature_para); | |
566 | int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip, | |
567 | int feature_addr, uint8_t *subfeature_para); | |
b46daf7e SAS |
568 | |
569 | int chip_delay; | |
570 | unsigned int options; | |
5fb1549d | 571 | unsigned int bbt_options; |
b46daf7e SAS |
572 | |
573 | int page_shift; | |
574 | int phys_erase_shift; | |
575 | int bbt_erase_shift; | |
576 | int chip_shift; | |
577 | int numchips; | |
578 | uint64_t chipsize; | |
579 | int pagemask; | |
580 | int pagebuf; | |
edbc4540 | 581 | unsigned int pagebuf_bitflips; |
b46daf7e | 582 | int subpagesize; |
7db906b7 | 583 | uint8_t bits_per_cell; |
4cfeca2d HS |
584 | uint16_t ecc_strength_ds; |
585 | uint16_t ecc_step_ds; | |
b46daf7e SAS |
586 | int badblockpos; |
587 | int badblockbits; | |
588 | ||
589 | int onfi_version; | |
d1e1f4e4 FF |
590 | struct nand_onfi_params onfi_params; |
591 | ||
b46daf7e | 592 | flstate_t state; |
f75e5097 | 593 | |
b46daf7e SAS |
594 | uint8_t *oob_poi; |
595 | struct nand_hw_control *controller; | |
f75e5097 TG |
596 | |
597 | struct nand_ecc_ctrl ecc; | |
4bf63fcb | 598 | struct nand_buffers *buffers; |
f75e5097 TG |
599 | struct nand_hw_control hwcontrol; |
600 | ||
b46daf7e SAS |
601 | uint8_t *bbt; |
602 | struct nand_bbt_descr *bbt_td; | |
603 | struct nand_bbt_descr *bbt_md; | |
f75e5097 | 604 | |
b46daf7e | 605 | struct nand_bbt_descr *badblock_pattern; |
f75e5097 | 606 | |
b46daf7e | 607 | void *priv; |
1da177e4 LT |
608 | }; |
609 | ||
610 | /* | |
611 | * NAND Flash Manufacturer ID Codes | |
612 | */ | |
613 | #define NAND_MFR_TOSHIBA 0x98 | |
614 | #define NAND_MFR_SAMSUNG 0xec | |
615 | #define NAND_MFR_FUJITSU 0x04 | |
616 | #define NAND_MFR_NATIONAL 0x8f | |
617 | #define NAND_MFR_RENESAS 0x07 | |
618 | #define NAND_MFR_STMICRO 0x20 | |
2c0a2bed | 619 | #define NAND_MFR_HYNIX 0xad |
8c60e547 | 620 | #define NAND_MFR_MICRON 0x2c |
30eb0db0 | 621 | #define NAND_MFR_AMD 0x01 |
c1257b47 | 622 | #define NAND_MFR_MACRONIX 0xc2 |
b1ccfab3 | 623 | #define NAND_MFR_EON 0x92 |
1da177e4 | 624 | |
53552d22 AB |
625 | /* The maximum expected count of bytes in the NAND ID sequence */ |
626 | #define NAND_MAX_ID_LEN 8 | |
627 | ||
8dbfae1e AB |
628 | /* |
629 | * A helper for defining older NAND chips where the second ID byte fully | |
630 | * defined the chip, including the geometry (chip size, eraseblock size, page | |
5bfa9b71 | 631 | * size). All these chips have 512 bytes NAND page size. |
8dbfae1e | 632 | */ |
5bfa9b71 AB |
633 | #define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \ |
634 | { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \ | |
635 | .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) } | |
8dbfae1e AB |
636 | |
637 | /* | |
638 | * A helper for defining newer chips which report their page size and | |
639 | * eraseblock size via the extended ID bytes. | |
640 | * | |
641 | * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with | |
642 | * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the | |
643 | * device ID now only represented a particular total chip size (and voltage, | |
644 | * buswidth), and the page size, eraseblock size, and OOB size could vary while | |
645 | * using the same device ID. | |
646 | */ | |
8e12b474 AB |
647 | #define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \ |
648 | { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \ | |
8dbfae1e AB |
649 | .options = (opts) } |
650 | ||
2dc0bdd9 HS |
651 | #define NAND_ECC_INFO(_strength, _step) \ |
652 | { .strength_ds = (_strength), .step_ds = (_step) } | |
653 | #define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds) | |
654 | #define NAND_ECC_STEP(type) ((type)->ecc.step_ds) | |
655 | ||
1da177e4 LT |
656 | /** |
657 | * struct nand_flash_dev - NAND Flash Device ID Structure | |
68aa352d AB |
658 | * @name: a human-readable name of the NAND chip |
659 | * @dev_id: the device ID (the second byte of the full chip ID array) | |
8e12b474 AB |
660 | * @mfr_id: manufecturer ID part of the full chip ID array (refers the same |
661 | * memory address as @id[0]) | |
662 | * @dev_id: device ID part of the full chip ID array (refers the same memory | |
663 | * address as @id[1]) | |
664 | * @id: full device ID array | |
68aa352d AB |
665 | * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as |
666 | * well as the eraseblock size) is determined from the extended NAND | |
667 | * chip ID array) | |
68aa352d | 668 | * @chipsize: total chip size in MiB |
ecb42fea | 669 | * @erasesize: eraseblock size in bytes (determined from the extended ID if 0) |
68aa352d | 670 | * @options: stores various chip bit options |
f22d5f63 HS |
671 | * @id_len: The valid length of the @id. |
672 | * @oobsize: OOB size | |
2dc0bdd9 HS |
673 | * @ecc.strength_ds: The ECC correctability from the datasheet, same as the |
674 | * @ecc_strength_ds in nand_chip{}. | |
675 | * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the | |
676 | * @ecc_step_ds in nand_chip{}, also from the datasheet. | |
677 | * For example, the "4bit ECC for each 512Byte" can be set with | |
678 | * NAND_ECC_INFO(4, 512). | |
1da177e4 LT |
679 | */ |
680 | struct nand_flash_dev { | |
681 | char *name; | |
8e12b474 AB |
682 | union { |
683 | struct { | |
684 | uint8_t mfr_id; | |
685 | uint8_t dev_id; | |
686 | }; | |
53552d22 | 687 | uint8_t id[NAND_MAX_ID_LEN]; |
8e12b474 | 688 | }; |
ecb42fea AB |
689 | unsigned int pagesize; |
690 | unsigned int chipsize; | |
691 | unsigned int erasesize; | |
692 | unsigned int options; | |
f22d5f63 HS |
693 | uint16_t id_len; |
694 | uint16_t oobsize; | |
2dc0bdd9 HS |
695 | struct { |
696 | uint16_t strength_ds; | |
697 | uint16_t step_ds; | |
698 | } ecc; | |
1da177e4 LT |
699 | }; |
700 | ||
701 | /** | |
702 | * struct nand_manufacturers - NAND Flash Manufacturer ID Structure | |
703 | * @name: Manufacturer name | |
2c0a2bed | 704 | * @id: manufacturer ID code of device. |
1da177e4 LT |
705 | */ |
706 | struct nand_manufacturers { | |
707 | int id; | |
a0491fc4 | 708 | char *name; |
1da177e4 LT |
709 | }; |
710 | ||
711 | extern struct nand_flash_dev nand_flash_ids[]; | |
712 | extern struct nand_manufacturers nand_manuf_ids[]; | |
713 | ||
f5bbdacc | 714 | extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd); |
f5bbdacc | 715 | extern int nand_default_bbt(struct mtd_info *mtd); |
b32843b7 | 716 | extern int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs); |
f5bbdacc TG |
717 | extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt); |
718 | extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr, | |
719 | int allowbbt); | |
720 | extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len, | |
a0491fc4 | 721 | size_t *retlen, uint8_t *buf); |
1da177e4 | 722 | |
41796c2e TG |
723 | /** |
724 | * struct platform_nand_chip - chip level device structure | |
41796c2e | 725 | * @nr_chips: max. number of chips to scan for |
844d3b42 | 726 | * @chip_offset: chip number offset |
8be834f7 | 727 | * @nr_partitions: number of partitions pointed to by partitions (or zero) |
41796c2e TG |
728 | * @partitions: mtd partition list |
729 | * @chip_delay: R/B delay value in us | |
730 | * @options: Option flags, e.g. 16bit buswidth | |
a40f7341 | 731 | * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH |
7854d3f7 | 732 | * @ecclayout: ECC layout info structure |
972edcb7 | 733 | * @part_probe_types: NULL-terminated array of probe types |
41796c2e TG |
734 | */ |
735 | struct platform_nand_chip { | |
b46daf7e SAS |
736 | int nr_chips; |
737 | int chip_offset; | |
738 | int nr_partitions; | |
739 | struct mtd_partition *partitions; | |
740 | struct nand_ecclayout *ecclayout; | |
741 | int chip_delay; | |
742 | unsigned int options; | |
a40f7341 | 743 | unsigned int bbt_options; |
b46daf7e | 744 | const char **part_probe_types; |
41796c2e TG |
745 | }; |
746 | ||
bf95efd4 HS |
747 | /* Keep gcc happy */ |
748 | struct platform_device; | |
749 | ||
41796c2e TG |
750 | /** |
751 | * struct platform_nand_ctrl - controller level device structure | |
bf95efd4 HS |
752 | * @probe: platform specific function to probe/setup hardware |
753 | * @remove: platform specific function to remove/teardown hardware | |
41796c2e TG |
754 | * @hwcontrol: platform specific hardware control structure |
755 | * @dev_ready: platform specific function to read ready/busy pin | |
756 | * @select_chip: platform specific chip select function | |
972edcb7 VW |
757 | * @cmd_ctrl: platform specific function for controlling |
758 | * ALE/CLE/nCE. Also used to write command and address | |
d6fed9e9 AC |
759 | * @write_buf: platform specific function for write buffer |
760 | * @read_buf: platform specific function for read buffer | |
25806d3c | 761 | * @read_byte: platform specific function to read one byte from chip |
844d3b42 | 762 | * @priv: private data to transport driver specific settings |
41796c2e TG |
763 | * |
764 | * All fields are optional and depend on the hardware driver requirements | |
765 | */ | |
766 | struct platform_nand_ctrl { | |
b46daf7e SAS |
767 | int (*probe)(struct platform_device *pdev); |
768 | void (*remove)(struct platform_device *pdev); | |
769 | void (*hwcontrol)(struct mtd_info *mtd, int cmd); | |
770 | int (*dev_ready)(struct mtd_info *mtd); | |
771 | void (*select_chip)(struct mtd_info *mtd, int chip); | |
772 | void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl); | |
773 | void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len); | |
774 | void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len); | |
b4f7aa84 | 775 | unsigned char (*read_byte)(struct mtd_info *mtd); |
b46daf7e | 776 | void *priv; |
41796c2e TG |
777 | }; |
778 | ||
972edcb7 VW |
779 | /** |
780 | * struct platform_nand_data - container structure for platform-specific data | |
781 | * @chip: chip level chip structure | |
782 | * @ctrl: controller level device structure | |
783 | */ | |
784 | struct platform_nand_data { | |
b46daf7e SAS |
785 | struct platform_nand_chip chip; |
786 | struct platform_nand_ctrl ctrl; | |
972edcb7 VW |
787 | }; |
788 | ||
41796c2e TG |
789 | /* Some helpers to access the data structures */ |
790 | static inline | |
791 | struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd) | |
792 | { | |
793 | struct nand_chip *chip = mtd->priv; | |
794 | ||
795 | return chip->priv; | |
796 | } | |
797 | ||
5b40db68 HS |
798 | /* return the supported features. */ |
799 | static inline int onfi_feature(struct nand_chip *chip) | |
800 | { | |
801 | return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0; | |
802 | } | |
803 | ||
3e70192c HS |
804 | /* return the supported asynchronous timing mode. */ |
805 | static inline int onfi_get_async_timing_mode(struct nand_chip *chip) | |
806 | { | |
807 | if (!chip->onfi_version) | |
808 | return ONFI_TIMING_MODE_UNKNOWN; | |
809 | return le16_to_cpu(chip->onfi_params.async_timing_mode); | |
810 | } | |
811 | ||
812 | /* return the supported synchronous timing mode. */ | |
813 | static inline int onfi_get_sync_timing_mode(struct nand_chip *chip) | |
814 | { | |
815 | if (!chip->onfi_version) | |
816 | return ONFI_TIMING_MODE_UNKNOWN; | |
817 | return le16_to_cpu(chip->onfi_params.src_sync_timing_mode); | |
818 | } | |
819 | ||
1d0ed69d HS |
820 | /* |
821 | * Check if it is a SLC nand. | |
822 | * The !nand_is_slc() can be used to check the MLC/TLC nand chips. | |
823 | * We do not distinguish the MLC and TLC now. | |
824 | */ | |
825 | static inline bool nand_is_slc(struct nand_chip *chip) | |
826 | { | |
7db906b7 | 827 | return chip->bits_per_cell == 1; |
1d0ed69d | 828 | } |
1da177e4 | 829 | #endif /* __LINUX_MTD_NAND_H */ |