mtd: Fix endianness issues from device tree
[deliverable/linux.git] / include / linux / mtd / nand.h
CommitLineData
1da177e4
LT
1/*
2 * linux/include/linux/mtd/nand.h
3 *
a1452a37
DW
4 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
1da177e4 7 *
1da177e4
LT
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
2c0a2bed
TG
12 * Info:
13 * Contains standard defines and IDs for NAND flash devices
1da177e4 14 *
2c0a2bed
TG
15 * Changelog:
16 * See git changelog.
1da177e4
LT
17 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
1da177e4
LT
21#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
30631cb8 24#include <linux/mtd/flashchip.h>
c62d81bc 25#include <linux/mtd/bbm.h>
1da177e4
LT
26
27struct mtd_info;
5e81e88a 28struct nand_flash_dev;
1da177e4
LT
29/* Scan and identify a NAND device */
30extern int nand_scan (struct mtd_info *mtd, int max_chips);
3b85c321
DW
31/* Separate phases of nand_scan(), allowing board driver to intervene
32 * and override command or ECC setup according to flash type */
5e81e88a
DW
33extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
34 struct nand_flash_dev *table);
3b85c321
DW
35extern int nand_scan_tail(struct mtd_info *mtd);
36
1da177e4
LT
37/* Free resources held by the NAND device */
38extern void nand_release (struct mtd_info *mtd);
39
b77d95c7
DW
40/* Internal helper for board drivers which need to override command function */
41extern void nand_wait_ready(struct mtd_info *mtd);
42
7d70f334
VS
43/* locks all blockes present in the device */
44extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
45
46/* unlocks specified locked blockes */
47extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
48
1da177e4
LT
49/* The maximum number of NAND chips in an array */
50#define NAND_MAX_CHIPS 8
51
52/* This constant declares the max. oobsize / page, which
53 * is supported now. If you add a chip with bigger oobsize/page
54 * adjust this accordingly.
55 */
5c709ee9
BN
56#define NAND_MAX_OOBSIZE 576
57#define NAND_MAX_PAGESIZE 8192
1da177e4
LT
58
59/*
60 * Constants for hardware specific CLE/ALE/NCE function
7abd3ef9
TG
61 *
62 * These are bits which can be or'ed to set/clear multiple
63 * bits in one go.
64 */
1da177e4 65/* Select the chip by setting nCE to low */
7abd3ef9 66#define NAND_NCE 0x01
1da177e4 67/* Select the command latch by setting CLE to high */
7abd3ef9 68#define NAND_CLE 0x02
1da177e4 69/* Select the address latch by setting ALE to high */
7abd3ef9
TG
70#define NAND_ALE 0x04
71
72#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
73#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
74#define NAND_CTRL_CHANGE 0x80
1da177e4
LT
75
76/*
77 * Standard NAND flash commands
78 */
79#define NAND_CMD_READ0 0
80#define NAND_CMD_READ1 1
7bc3312b 81#define NAND_CMD_RNDOUT 5
1da177e4
LT
82#define NAND_CMD_PAGEPROG 0x10
83#define NAND_CMD_READOOB 0x50
84#define NAND_CMD_ERASE1 0x60
85#define NAND_CMD_STATUS 0x70
86#define NAND_CMD_STATUS_MULTI 0x71
87#define NAND_CMD_SEQIN 0x80
7bc3312b 88#define NAND_CMD_RNDIN 0x85
1da177e4
LT
89#define NAND_CMD_READID 0x90
90#define NAND_CMD_ERASE2 0xd0
caa4b6f2 91#define NAND_CMD_PARAM 0xec
1da177e4
LT
92#define NAND_CMD_RESET 0xff
93
7d70f334
VS
94#define NAND_CMD_LOCK 0x2a
95#define NAND_CMD_UNLOCK1 0x23
96#define NAND_CMD_UNLOCK2 0x24
97
1da177e4
LT
98/* Extended commands for large page devices */
99#define NAND_CMD_READSTART 0x30
7bc3312b 100#define NAND_CMD_RNDOUTSTART 0xE0
1da177e4
LT
101#define NAND_CMD_CACHEDPROG 0x15
102
28a48de7 103/* Extended commands for AG-AND device */
61ecfa87
TG
104/*
105 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
28a48de7
DM
106 * there is no way to distinguish that from NAND_CMD_READ0
107 * until the remaining sequence of commands has been completed
108 * so add a high order bit and mask it off in the command.
109 */
110#define NAND_CMD_DEPLETE1 0x100
111#define NAND_CMD_DEPLETE2 0x38
112#define NAND_CMD_STATUS_MULTI 0x71
113#define NAND_CMD_STATUS_ERROR 0x72
114/* multi-bank error status (banks 0-3) */
115#define NAND_CMD_STATUS_ERROR0 0x73
116#define NAND_CMD_STATUS_ERROR1 0x74
117#define NAND_CMD_STATUS_ERROR2 0x75
118#define NAND_CMD_STATUS_ERROR3 0x76
119#define NAND_CMD_STATUS_RESET 0x7f
120#define NAND_CMD_STATUS_CLEAR 0xff
121
7abd3ef9
TG
122#define NAND_CMD_NONE -1
123
1da177e4
LT
124/* Status bits */
125#define NAND_STATUS_FAIL 0x01
126#define NAND_STATUS_FAIL_N1 0x02
127#define NAND_STATUS_TRUE_READY 0x20
128#define NAND_STATUS_READY 0x40
129#define NAND_STATUS_WP 0x80
130
61ecfa87 131/*
1da177e4
LT
132 * Constants for ECC_MODES
133 */
6dfc6d25
TG
134typedef enum {
135 NAND_ECC_NONE,
136 NAND_ECC_SOFT,
137 NAND_ECC_HW,
138 NAND_ECC_HW_SYNDROME,
6e0cb135 139 NAND_ECC_HW_OOB_FIRST,
6dfc6d25 140} nand_ecc_modes_t;
1da177e4
LT
141
142/*
143 * Constants for Hardware ECC
068e3c0a 144 */
1da177e4
LT
145/* Reset Hardware ECC for read */
146#define NAND_ECC_READ 0
147/* Reset Hardware ECC for write */
148#define NAND_ECC_WRITE 1
149/* Enable Hardware ECC before syndrom is read back from flash */
150#define NAND_ECC_READSYN 2
151
068e3c0a
DM
152/* Bit mask for flags passed to do_nand_read_ecc */
153#define NAND_GET_DEVICE 0x80
154
155
1da177e4
LT
156/* Option constants for bizarre disfunctionality and real
157* features
158*/
159/* Chip can not auto increment pages */
160#define NAND_NO_AUTOINCR 0x00000001
161/* Buswitdh is 16 bit */
162#define NAND_BUSWIDTH_16 0x00000002
163/* Device supports partial programming without padding */
164#define NAND_NO_PADDING 0x00000004
165/* Chip has cache program function */
166#define NAND_CACHEPRG 0x00000008
167/* Chip has copy back function */
168#define NAND_COPYBACK 0x00000010
61ecfa87 169/* AND Chip which has 4 banks and a confusing page / block
1da177e4
LT
170 * assignment. See Renesas datasheet for further information */
171#define NAND_IS_AND 0x00000020
172/* Chip has a array of 4 pages which can be read without
173 * additional ready /busy waits */
61ecfa87 174#define NAND_4PAGE_ARRAY 0x00000040
28a48de7
DM
175/* Chip requires that BBT is periodically rewritten to prevent
176 * bits from adjacent blocks from 'leaking' in altering data.
177 * This happens with the Renesas AG-AND chips, possibly others. */
178#define BBT_AUTO_REFRESH 0x00000080
7a30601b
TG
179/* Chip does not require ready check on read. True
180 * for all large page devices, as they do not support
181 * autoincrement.*/
182#define NAND_NO_READRDY 0x00000100
29072b96
TG
183/* Chip does not allow subpage writes */
184#define NAND_NO_SUBPAGE_WRITE 0x00000200
185
93edbad6
ML
186/* Device is one of 'new' xD cards that expose fake nand command set */
187#define NAND_BROKEN_XD 0x00000400
188
189/* Device behaves just like nand, but is readonly */
190#define NAND_ROM 0x00000800
191
1da177e4
LT
192/* Options valid for Samsung large page devices */
193#define NAND_SAMSUNG_LP_OPTIONS \
194 (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
195
196/* Macros to identify the above */
197#define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
198#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
199#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
200#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
96d8b647
AK
201/* Large page NAND with SOFT_ECC should support subpage reads */
202#define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
203 && (chip->page_shift > 9))
1da177e4
LT
204
205/* Mask to zero out the chip options, which come from the id table */
206#define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
207
208/* Non chip related options */
7cba7b14
SAS
209/*
210 * Use a flash based bad block table. OOB identifier is saved in OOB area.
211 * This option is passed to the default bad block table function.
212 */
1da177e4 213#define NAND_USE_FLASH_BBT 0x00010000
0040bf38 214/* This option skips the bbt scan during initialization. */
f75e5097 215#define NAND_SKIP_BBTSCAN 0x00020000
4bf63fcb
DW
216/* This option is defined if the board driver allocates its own buffers
217 (e.g. because it needs them DMA-coherent */
218#define NAND_OWN_BUFFERS 0x00040000
b1c6e6db
BD
219/* Chip may not exist, so silence any errors in scan */
220#define NAND_SCAN_SILENT_NODEV 0x00080000
7cba7b14
SAS
221/*
222 * If passed additionally to NAND_USE_FLASH_BBT then BBT code will not touch
223 * the OOB area.
224 */
225#define NAND_USE_FLASH_BBT_NO_OOB 0x00100000
453281a9
SAS
226/* Create an empty BBT with no vendor information if the BBT is available */
227#define NAND_CREATE_EMPTY_BBT 0x00200000
b1c6e6db 228
1da177e4 229/* Options set by nand scan */
a36ed299 230/* Nand scan has allocated controller struct */
f75e5097 231#define NAND_CONTROLLER_ALLOC 0x80000000
1da177e4 232
29072b96
TG
233/* Cell info constants */
234#define NAND_CI_CHIPNR_MSK 0x03
235#define NAND_CI_CELLTYPE_MSK 0x0C
1da177e4 236
1da177e4
LT
237/* Keep gcc happy */
238struct nand_chip;
239
d1e1f4e4
FF
240struct nand_onfi_params {
241 /* rev info and features block */
242 u8 sig[4]; /* 'O' 'N' 'F' 'I' */
243 __le16 revision;
244 __le16 features;
245 __le16 opt_cmd;
246 u8 reserved[22];
247
248 /* manufacturer information block */
249 char manufacturer[12];
250 char model[20];
251 u8 jedec_id;
252 __le16 date_code;
253 u8 reserved2[13];
254
255 /* memory organization block */
256 __le32 byte_per_page;
257 __le16 spare_bytes_per_page;
258 __le32 data_bytes_per_ppage;
259 __le16 spare_bytes_per_ppage;
260 __le32 pages_per_block;
261 __le32 blocks_per_lun;
262 u8 lun_count;
263 u8 addr_cycles;
264 u8 bits_per_cell;
265 __le16 bb_per_lun;
266 __le16 block_endurance;
267 u8 guaranteed_good_blocks;
268 __le16 guaranteed_block_endurance;
269 u8 programs_per_page;
270 u8 ppage_attr;
271 u8 ecc_bits;
272 u8 interleaved_bits;
273 u8 interleaved_ops;
274 u8 reserved3[13];
275
276 /* electrical parameter block */
277 u8 io_pin_capacitance_max;
278 __le16 async_timing_mode;
279 __le16 program_cache_timing_mode;
280 __le16 t_prog;
281 __le16 t_bers;
282 __le16 t_r;
283 __le16 t_ccs;
284 __le16 src_sync_timing_mode;
285 __le16 src_ssync_features;
286 __le16 clk_pin_capacitance_typ;
287 __le16 io_pin_capacitance_typ;
288 __le16 input_pin_capacitance_typ;
289 u8 input_pin_capacitance_max;
290 u8 driver_strenght_support;
291 __le16 t_int_r;
292 __le16 t_ald;
293 u8 reserved4[7];
294
295 /* vendor */
296 u8 reserved5[90];
297
298 __le16 crc;
299} __attribute__((packed));
300
301#define ONFI_CRC_BASE 0x4F4E
302
1da177e4 303/**
844d3b42 304 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
61ecfa87 305 * @lock: protection lock
1da177e4 306 * @active: the mtd device which holds the controller currently
0dfc6246
TG
307 * @wq: wait queue to sleep on if a NAND operation is in progress
308 * used instead of the per chip wait queue when a hw controller is available
1da177e4
LT
309 */
310struct nand_hw_control {
311 spinlock_t lock;
312 struct nand_chip *active;
0dfc6246 313 wait_queue_head_t wq;
1da177e4
LT
314};
315
6dfc6d25
TG
316/**
317 * struct nand_ecc_ctrl - Control structure for ecc
318 * @mode: ecc mode
319 * @steps: number of ecc steps per page
320 * @size: data bytes per ecc step
321 * @bytes: ecc bytes per step
9577f44a
TG
322 * @total: total number of ecc bytes per page
323 * @prepad: padding information for syndrome based ecc generators
324 * @postpad: padding information for syndrome based ecc generators
844d3b42 325 * @layout: ECC layout control struct pointer
6dfc6d25
TG
326 * @hwctl: function to control hardware ecc generator. Must only
327 * be provided if an hardware ECC is available
328 * @calculate: function for ecc calculation or readback from ecc hardware
329 * @correct: function for ecc correction, matching to ecc generator (sw/hw)
956e944c
DW
330 * @read_page_raw: function to read a raw page without ECC
331 * @write_page_raw: function to write a raw page without ECC
f75e5097 332 * @read_page: function to read a page according to the ecc generator requirements
17c1d2be 333 * @read_subpage: function to read parts of the page covered by ECC.
9577f44a 334 * @write_page: function to write a page according to the ecc generator requirements
844d3b42
RD
335 * @read_oob: function to read chip OOB data
336 * @write_oob: function to write chip OOB data
6dfc6d25
TG
337 */
338struct nand_ecc_ctrl {
339 nand_ecc_modes_t mode;
340 int steps;
341 int size;
342 int bytes;
9577f44a
TG
343 int total;
344 int prepad;
345 int postpad;
5bd34c09 346 struct nand_ecclayout *layout;
9a57d470 347 void (*hwctl)(struct mtd_info *mtd, int mode);
6dfc6d25
TG
348 int (*calculate)(struct mtd_info *mtd,
349 const uint8_t *dat,
350 uint8_t *ecc_code);
351 int (*correct)(struct mtd_info *mtd, uint8_t *dat,
352 uint8_t *read_ecc,
353 uint8_t *calc_ecc);
956e944c
DW
354 int (*read_page_raw)(struct mtd_info *mtd,
355 struct nand_chip *chip,
46a8cf2d 356 uint8_t *buf, int page);
956e944c
DW
357 void (*write_page_raw)(struct mtd_info *mtd,
358 struct nand_chip *chip,
359 const uint8_t *buf);
9577f44a
TG
360 int (*read_page)(struct mtd_info *mtd,
361 struct nand_chip *chip,
46a8cf2d 362 uint8_t *buf, int page);
3d459559
AK
363 int (*read_subpage)(struct mtd_info *mtd,
364 struct nand_chip *chip,
365 uint32_t offs, uint32_t len,
366 uint8_t *buf);
f75e5097 367 void (*write_page)(struct mtd_info *mtd,
9577f44a 368 struct nand_chip *chip,
f75e5097 369 const uint8_t *buf);
7bc3312b
TG
370 int (*read_oob)(struct mtd_info *mtd,
371 struct nand_chip *chip,
372 int page,
373 int sndcmd);
374 int (*write_oob)(struct mtd_info *mtd,
375 struct nand_chip *chip,
376 int page);
f75e5097
TG
377};
378
379/**
380 * struct nand_buffers - buffer structure for read/write
381 * @ecccalc: buffer for calculated ecc
382 * @ecccode: buffer for ecc read from flash
f75e5097 383 * @databuf: buffer for data - dynamically sized
f75e5097
TG
384 *
385 * Do not change the order of buffers. databuf and oobrbuf must be in
386 * consecutive order.
387 */
388struct nand_buffers {
389 uint8_t ecccalc[NAND_MAX_OOBSIZE];
390 uint8_t ecccode[NAND_MAX_OOBSIZE];
7dcdcbef 391 uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
6dfc6d25
TG
392};
393
1da177e4
LT
394/**
395 * struct nand_chip - NAND Private Flash Chip Data
61ecfa87
TG
396 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
397 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
1da177e4 398 * @read_byte: [REPLACEABLE] read one byte from the chip
1da177e4 399 * @read_word: [REPLACEABLE] read one word from the chip
1da177e4
LT
400 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
401 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
402 * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
403 * @select_chip: [REPLACEABLE] select chip nr
404 * @block_bad: [REPLACEABLE] check, if the block is bad
405 * @block_markbad: [REPLACEABLE] mark the block bad
7abd3ef9
TG
406 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
407 * ALE/CLE/nCE. Also used to write command and address
12a40a57
HS
408 * @init_size: [BOARDSPECIFIC] hardwarespecific funtion for setting
409 * mtd->oobsize, mtd->writesize and so on.
410 * @id_data contains the 8 bytes values of NAND_CMD_READID.
411 * Return with the bus width.
1da177e4
LT
412 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
413 * If set to NULL no access to ready/busy is available and the ready/busy information
414 * is read from the chip status register
415 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
416 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
6dfc6d25 417 * @ecc: [BOARDSPECIFIC] ecc control ctructure
844d3b42
RD
418 * @buffers: buffer structure for read/write
419 * @hwcontrol: platform-specific hardware control structure
420 * @ops: oob operation operands
1da177e4
LT
421 * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
422 * @scan_bbt: [REPLACEABLE] function to scan bad block table
1da177e4 423 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
2c0a2bed 424 * @state: [INTERN] the current state of the NAND device
844d3b42 425 * @oob_poi: poison value buffer
1da177e4
LT
426 * @page_shift: [INTERN] number of address bits in a page (column address bits)
427 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
428 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
429 * @chip_shift: [INTERN] number of address bits in one chip
1da177e4
LT
430 * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
431 * special functionality. See the defines for further explanation
432 * @badblockpos: [INTERN] position of the bad block marker in the oob area
552a8278 433 * @cellinfo: [INTERN] MLC/multichip data from chip ident
1da177e4
LT
434 * @numchips: [INTERN] number of physical chips
435 * @chipsize: [INTERN] the size of one chip for multichip arrays
436 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
437 * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
29072b96 438 * @subpagesize: [INTERN] holds the subpagesize
d1e1f4e4
FF
439 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded), non 0 if ONFI supported
440 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is supported, 0 otherwise
5bd34c09 441 * @ecclayout: [REPLACEABLE] the default ecc placement scheme
1da177e4
LT
442 * @bbt: [INTERN] bad block table pointer
443 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
444 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
61ecfa87 445 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
a36ed299
TG
446 * @controller: [REPLACEABLE] a pointer to a hardware controller structure
447 * which is shared among multiple independend devices
1da177e4 448 * @priv: [OPTIONAL] pointer to private chip date
61ecfa87 449 * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
068e3c0a 450 * (determine if errors are correctable)
351edd24 451 * @write_page: [REPLACEABLE] High-level page write function
1da177e4 452 */
61ecfa87 453
1da177e4
LT
454struct nand_chip {
455 void __iomem *IO_ADDR_R;
2c0a2bed 456 void __iomem *IO_ADDR_W;
61ecfa87 457
58dd8f2b 458 uint8_t (*read_byte)(struct mtd_info *mtd);
1da177e4 459 u16 (*read_word)(struct mtd_info *mtd);
58dd8f2b
TG
460 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
461 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
462 int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1da177e4
LT
463 void (*select_chip)(struct mtd_info *mtd, int chip);
464 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
465 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
7abd3ef9
TG
466 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
467 unsigned int ctrl);
12a40a57
HS
468 int (*init_size)(struct mtd_info *mtd,
469 struct nand_chip *this, u8 *id_data);
2c0a2bed
TG
470 int (*dev_ready)(struct mtd_info *mtd);
471 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
7bc3312b 472 int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
1da177e4
LT
473 void (*erase_cmd)(struct mtd_info *mtd, int page);
474 int (*scan_bbt)(struct mtd_info *mtd);
f75e5097 475 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
956e944c
DW
476 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
477 const uint8_t *buf, int page, int cached, int raw);
f75e5097 478
2c0a2bed 479 int chip_delay;
f75e5097
TG
480 unsigned int options;
481
2c0a2bed 482 int page_shift;
1da177e4
LT
483 int phys_erase_shift;
484 int bbt_erase_shift;
485 int chip_shift;
1da177e4 486 int numchips;
69423d99 487 uint64_t chipsize;
1da177e4
LT
488 int pagemask;
489 int pagebuf;
29072b96
TG
490 int subpagesize;
491 uint8_t cellinfo;
f75e5097 492 int badblockpos;
e0b58d0a 493 int badblockbits;
f75e5097 494
d1e1f4e4
FF
495 int onfi_version;
496 struct nand_onfi_params onfi_params;
497
30631cb8 498 flstate_t state;
f75e5097
TG
499
500 uint8_t *oob_poi;
501 struct nand_hw_control *controller;
5bd34c09 502 struct nand_ecclayout *ecclayout;
f75e5097
TG
503
504 struct nand_ecc_ctrl ecc;
4bf63fcb 505 struct nand_buffers *buffers;
f75e5097
TG
506 struct nand_hw_control hwcontrol;
507
8593fbc6
TG
508 struct mtd_oob_ops ops;
509
1da177e4
LT
510 uint8_t *bbt;
511 struct nand_bbt_descr *bbt_td;
512 struct nand_bbt_descr *bbt_md;
f75e5097 513
1da177e4 514 struct nand_bbt_descr *badblock_pattern;
f75e5097 515
1da177e4
LT
516 void *priv;
517};
518
519/*
520 * NAND Flash Manufacturer ID Codes
521 */
522#define NAND_MFR_TOSHIBA 0x98
523#define NAND_MFR_SAMSUNG 0xec
524#define NAND_MFR_FUJITSU 0x04
525#define NAND_MFR_NATIONAL 0x8f
526#define NAND_MFR_RENESAS 0x07
527#define NAND_MFR_STMICRO 0x20
2c0a2bed 528#define NAND_MFR_HYNIX 0xad
8c60e547 529#define NAND_MFR_MICRON 0x2c
30eb0db0 530#define NAND_MFR_AMD 0x01
1da177e4
LT
531
532/**
533 * struct nand_flash_dev - NAND Flash Device ID Structure
2c0a2bed
TG
534 * @name: Identify the device type
535 * @id: device ID code
536 * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
61ecfa87 537 * If the pagesize is 0, then the real pagesize
1da177e4
LT
538 * and the eraseize are determined from the
539 * extended id bytes in the chip
2c0a2bed
TG
540 * @erasesize: Size of an erase block in the flash device.
541 * @chipsize: Total chipsize in Mega Bytes
1da177e4
LT
542 * @options: Bitfield to store chip relevant options
543 */
544struct nand_flash_dev {
545 char *name;
546 int id;
547 unsigned long pagesize;
548 unsigned long chipsize;
549 unsigned long erasesize;
550 unsigned long options;
551};
552
553/**
554 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
555 * @name: Manufacturer name
2c0a2bed 556 * @id: manufacturer ID code of device.
1da177e4
LT
557*/
558struct nand_manufacturers {
559 int id;
560 char * name;
561};
562
563extern struct nand_flash_dev nand_flash_ids[];
564extern struct nand_manufacturers nand_manuf_ids[];
565
f5bbdacc
TG
566extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
567extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
568extern int nand_default_bbt(struct mtd_info *mtd);
569extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
570extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
571 int allowbbt);
572extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
573 size_t * retlen, uint8_t * buf);
1da177e4 574
41796c2e
TG
575/**
576 * struct platform_nand_chip - chip level device structure
41796c2e 577 * @nr_chips: max. number of chips to scan for
844d3b42 578 * @chip_offset: chip number offset
8be834f7 579 * @nr_partitions: number of partitions pointed to by partitions (or zero)
41796c2e
TG
580 * @partitions: mtd partition list
581 * @chip_delay: R/B delay value in us
582 * @options: Option flags, e.g. 16bit buswidth
5bd34c09 583 * @ecclayout: ecc layout info structure
972edcb7 584 * @part_probe_types: NULL-terminated array of probe types
f36e20c0 585 * @set_parts: platform specific function to set partitions
41796c2e
TG
586 * @priv: hardware controller specific settings
587 */
588struct platform_nand_chip {
589 int nr_chips;
590 int chip_offset;
591 int nr_partitions;
592 struct mtd_partition *partitions;
5bd34c09 593 struct nand_ecclayout *ecclayout;
2c0a2bed 594 int chip_delay;
41796c2e 595 unsigned int options;
972edcb7 596 const char **part_probe_types;
f36e20c0
HS
597 void (*set_parts)(uint64_t size,
598 struct platform_nand_chip *chip);
41796c2e
TG
599 void *priv;
600};
601
bf95efd4
HS
602/* Keep gcc happy */
603struct platform_device;
604
41796c2e
TG
605/**
606 * struct platform_nand_ctrl - controller level device structure
bf95efd4
HS
607 * @probe: platform specific function to probe/setup hardware
608 * @remove: platform specific function to remove/teardown hardware
41796c2e
TG
609 * @hwcontrol: platform specific hardware control structure
610 * @dev_ready: platform specific function to read ready/busy pin
611 * @select_chip: platform specific chip select function
972edcb7
VW
612 * @cmd_ctrl: platform specific function for controlling
613 * ALE/CLE/nCE. Also used to write command and address
d6fed9e9
AC
614 * @write_buf: platform specific function for write buffer
615 * @read_buf: platform specific function for read buffer
844d3b42 616 * @priv: private data to transport driver specific settings
41796c2e
TG
617 *
618 * All fields are optional and depend on the hardware driver requirements
619 */
620struct platform_nand_ctrl {
bf95efd4
HS
621 int (*probe)(struct platform_device *pdev);
622 void (*remove)(struct platform_device *pdev);
2c0a2bed
TG
623 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
624 int (*dev_ready)(struct mtd_info *mtd);
41796c2e 625 void (*select_chip)(struct mtd_info *mtd, int chip);
972edcb7
VW
626 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
627 unsigned int ctrl);
d6fed9e9
AC
628 void (*write_buf)(struct mtd_info *mtd,
629 const uint8_t *buf, int len);
630 void (*read_buf)(struct mtd_info *mtd,
631 uint8_t *buf, int len);
41796c2e
TG
632 void *priv;
633};
634
972edcb7
VW
635/**
636 * struct platform_nand_data - container structure for platform-specific data
637 * @chip: chip level chip structure
638 * @ctrl: controller level device structure
639 */
640struct platform_nand_data {
641 struct platform_nand_chip chip;
642 struct platform_nand_ctrl ctrl;
643};
644
41796c2e
TG
645/* Some helpers to access the data structures */
646static inline
647struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
648{
649 struct nand_chip *chip = mtd->priv;
650
651 return chip->priv;
652}
653
1da177e4 654#endif /* __LINUX_MTD_NAND_H */
This page took 0.416077 seconds and 5 git commands to generate.