mtd: use bbm.h in nand.h
[deliverable/linux.git] / include / linux / mtd / nand.h
CommitLineData
1da177e4
LT
1/*
2 * linux/include/linux/mtd/nand.h
3 *
44d1b980 4 * Copyright (c) 2000 David Woodhouse <dwmw2@infradead.org>
1da177e4
LT
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
7 *
1da177e4
LT
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
2c0a2bed
TG
12 * Info:
13 * Contains standard defines and IDs for NAND flash devices
1da177e4 14 *
2c0a2bed
TG
15 * Changelog:
16 * See git changelog.
1da177e4
LT
17 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
1da177e4
LT
21#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
c62d81bc 24#include <linux/mtd/bbm.h>
1da177e4
LT
25
26struct mtd_info;
27/* Scan and identify a NAND device */
28extern int nand_scan (struct mtd_info *mtd, int max_chips);
3b85c321
DW
29/* Separate phases of nand_scan(), allowing board driver to intervene
30 * and override command or ECC setup according to flash type */
31extern int nand_scan_ident(struct mtd_info *mtd, int max_chips);
32extern int nand_scan_tail(struct mtd_info *mtd);
33
1da177e4
LT
34/* Free resources held by the NAND device */
35extern void nand_release (struct mtd_info *mtd);
36
b77d95c7
DW
37/* Internal helper for board drivers which need to override command function */
38extern void nand_wait_ready(struct mtd_info *mtd);
39
1da177e4
LT
40/* The maximum number of NAND chips in an array */
41#define NAND_MAX_CHIPS 8
42
43/* This constant declares the max. oobsize / page, which
44 * is supported now. If you add a chip with bigger oobsize/page
45 * adjust this accordingly.
46 */
81ec5364
TG
47#define NAND_MAX_OOBSIZE 128
48#define NAND_MAX_PAGESIZE 4096
1da177e4
LT
49
50/*
51 * Constants for hardware specific CLE/ALE/NCE function
7abd3ef9
TG
52 *
53 * These are bits which can be or'ed to set/clear multiple
54 * bits in one go.
55 */
1da177e4 56/* Select the chip by setting nCE to low */
7abd3ef9 57#define NAND_NCE 0x01
1da177e4 58/* Select the command latch by setting CLE to high */
7abd3ef9 59#define NAND_CLE 0x02
1da177e4 60/* Select the address latch by setting ALE to high */
7abd3ef9
TG
61#define NAND_ALE 0x04
62
63#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
64#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
65#define NAND_CTRL_CHANGE 0x80
1da177e4
LT
66
67/*
68 * Standard NAND flash commands
69 */
70#define NAND_CMD_READ0 0
71#define NAND_CMD_READ1 1
7bc3312b 72#define NAND_CMD_RNDOUT 5
1da177e4
LT
73#define NAND_CMD_PAGEPROG 0x10
74#define NAND_CMD_READOOB 0x50
75#define NAND_CMD_ERASE1 0x60
76#define NAND_CMD_STATUS 0x70
77#define NAND_CMD_STATUS_MULTI 0x71
78#define NAND_CMD_SEQIN 0x80
7bc3312b 79#define NAND_CMD_RNDIN 0x85
1da177e4
LT
80#define NAND_CMD_READID 0x90
81#define NAND_CMD_ERASE2 0xd0
82#define NAND_CMD_RESET 0xff
83
84/* Extended commands for large page devices */
85#define NAND_CMD_READSTART 0x30
7bc3312b 86#define NAND_CMD_RNDOUTSTART 0xE0
1da177e4
LT
87#define NAND_CMD_CACHEDPROG 0x15
88
28a48de7 89/* Extended commands for AG-AND device */
61ecfa87
TG
90/*
91 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
28a48de7
DM
92 * there is no way to distinguish that from NAND_CMD_READ0
93 * until the remaining sequence of commands has been completed
94 * so add a high order bit and mask it off in the command.
95 */
96#define NAND_CMD_DEPLETE1 0x100
97#define NAND_CMD_DEPLETE2 0x38
98#define NAND_CMD_STATUS_MULTI 0x71
99#define NAND_CMD_STATUS_ERROR 0x72
100/* multi-bank error status (banks 0-3) */
101#define NAND_CMD_STATUS_ERROR0 0x73
102#define NAND_CMD_STATUS_ERROR1 0x74
103#define NAND_CMD_STATUS_ERROR2 0x75
104#define NAND_CMD_STATUS_ERROR3 0x76
105#define NAND_CMD_STATUS_RESET 0x7f
106#define NAND_CMD_STATUS_CLEAR 0xff
107
7abd3ef9
TG
108#define NAND_CMD_NONE -1
109
1da177e4
LT
110/* Status bits */
111#define NAND_STATUS_FAIL 0x01
112#define NAND_STATUS_FAIL_N1 0x02
113#define NAND_STATUS_TRUE_READY 0x20
114#define NAND_STATUS_READY 0x40
115#define NAND_STATUS_WP 0x80
116
61ecfa87 117/*
1da177e4
LT
118 * Constants for ECC_MODES
119 */
6dfc6d25
TG
120typedef enum {
121 NAND_ECC_NONE,
122 NAND_ECC_SOFT,
123 NAND_ECC_HW,
124 NAND_ECC_HW_SYNDROME,
6e0cb135 125 NAND_ECC_HW_OOB_FIRST,
6dfc6d25 126} nand_ecc_modes_t;
1da177e4
LT
127
128/*
129 * Constants for Hardware ECC
068e3c0a 130 */
1da177e4
LT
131/* Reset Hardware ECC for read */
132#define NAND_ECC_READ 0
133/* Reset Hardware ECC for write */
134#define NAND_ECC_WRITE 1
135/* Enable Hardware ECC before syndrom is read back from flash */
136#define NAND_ECC_READSYN 2
137
068e3c0a
DM
138/* Bit mask for flags passed to do_nand_read_ecc */
139#define NAND_GET_DEVICE 0x80
140
141
1da177e4
LT
142/* Option constants for bizarre disfunctionality and real
143* features
144*/
145/* Chip can not auto increment pages */
146#define NAND_NO_AUTOINCR 0x00000001
147/* Buswitdh is 16 bit */
148#define NAND_BUSWIDTH_16 0x00000002
149/* Device supports partial programming without padding */
150#define NAND_NO_PADDING 0x00000004
151/* Chip has cache program function */
152#define NAND_CACHEPRG 0x00000008
153/* Chip has copy back function */
154#define NAND_COPYBACK 0x00000010
61ecfa87 155/* AND Chip which has 4 banks and a confusing page / block
1da177e4
LT
156 * assignment. See Renesas datasheet for further information */
157#define NAND_IS_AND 0x00000020
158/* Chip has a array of 4 pages which can be read without
159 * additional ready /busy waits */
61ecfa87 160#define NAND_4PAGE_ARRAY 0x00000040
28a48de7
DM
161/* Chip requires that BBT is periodically rewritten to prevent
162 * bits from adjacent blocks from 'leaking' in altering data.
163 * This happens with the Renesas AG-AND chips, possibly others. */
164#define BBT_AUTO_REFRESH 0x00000080
7a30601b
TG
165/* Chip does not require ready check on read. True
166 * for all large page devices, as they do not support
167 * autoincrement.*/
168#define NAND_NO_READRDY 0x00000100
29072b96
TG
169/* Chip does not allow subpage writes */
170#define NAND_NO_SUBPAGE_WRITE 0x00000200
171
1da177e4
LT
172
173/* Options valid for Samsung large page devices */
174#define NAND_SAMSUNG_LP_OPTIONS \
175 (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
176
177/* Macros to identify the above */
178#define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
179#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
180#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
181#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
96d8b647
AK
182/* Large page NAND with SOFT_ECC should support subpage reads */
183#define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
184 && (chip->page_shift > 9))
1da177e4
LT
185
186/* Mask to zero out the chip options, which come from the id table */
187#define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
188
189/* Non chip related options */
190/* Use a flash based bad block table. This option is passed to the
191 * default bad block table function. */
192#define NAND_USE_FLASH_BBT 0x00010000
0040bf38 193/* This option skips the bbt scan during initialization. */
f75e5097 194#define NAND_SKIP_BBTSCAN 0x00020000
4bf63fcb
DW
195/* This option is defined if the board driver allocates its own buffers
196 (e.g. because it needs them DMA-coherent */
197#define NAND_OWN_BUFFERS 0x00040000
1da177e4 198/* Options set by nand scan */
a36ed299 199/* Nand scan has allocated controller struct */
f75e5097 200#define NAND_CONTROLLER_ALLOC 0x80000000
1da177e4 201
29072b96
TG
202/* Cell info constants */
203#define NAND_CI_CHIPNR_MSK 0x03
204#define NAND_CI_CELLTYPE_MSK 0x0C
1da177e4
LT
205
206/*
207 * nand_state_t - chip states
208 * Enumeration for NAND flash chip state
209 */
210typedef enum {
211 FL_READY,
212 FL_READING,
213 FL_WRITING,
214 FL_ERASING,
215 FL_SYNCING,
216 FL_CACHEDPRG,
962034f4 217 FL_PM_SUSPENDED,
1da177e4
LT
218} nand_state_t;
219
220/* Keep gcc happy */
221struct nand_chip;
222
223/**
844d3b42 224 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
61ecfa87 225 * @lock: protection lock
1da177e4 226 * @active: the mtd device which holds the controller currently
0dfc6246
TG
227 * @wq: wait queue to sleep on if a NAND operation is in progress
228 * used instead of the per chip wait queue when a hw controller is available
1da177e4
LT
229 */
230struct nand_hw_control {
231 spinlock_t lock;
232 struct nand_chip *active;
0dfc6246 233 wait_queue_head_t wq;
1da177e4
LT
234};
235
6dfc6d25
TG
236/**
237 * struct nand_ecc_ctrl - Control structure for ecc
238 * @mode: ecc mode
239 * @steps: number of ecc steps per page
240 * @size: data bytes per ecc step
241 * @bytes: ecc bytes per step
9577f44a
TG
242 * @total: total number of ecc bytes per page
243 * @prepad: padding information for syndrome based ecc generators
244 * @postpad: padding information for syndrome based ecc generators
844d3b42 245 * @layout: ECC layout control struct pointer
6dfc6d25
TG
246 * @hwctl: function to control hardware ecc generator. Must only
247 * be provided if an hardware ECC is available
248 * @calculate: function for ecc calculation or readback from ecc hardware
249 * @correct: function for ecc correction, matching to ecc generator (sw/hw)
956e944c
DW
250 * @read_page_raw: function to read a raw page without ECC
251 * @write_page_raw: function to write a raw page without ECC
f75e5097 252 * @read_page: function to read a page according to the ecc generator requirements
17c1d2be 253 * @read_subpage: function to read parts of the page covered by ECC.
9577f44a 254 * @write_page: function to write a page according to the ecc generator requirements
844d3b42
RD
255 * @read_oob: function to read chip OOB data
256 * @write_oob: function to write chip OOB data
6dfc6d25
TG
257 */
258struct nand_ecc_ctrl {
259 nand_ecc_modes_t mode;
260 int steps;
261 int size;
262 int bytes;
9577f44a
TG
263 int total;
264 int prepad;
265 int postpad;
5bd34c09 266 struct nand_ecclayout *layout;
9a57d470 267 void (*hwctl)(struct mtd_info *mtd, int mode);
6dfc6d25
TG
268 int (*calculate)(struct mtd_info *mtd,
269 const uint8_t *dat,
270 uint8_t *ecc_code);
271 int (*correct)(struct mtd_info *mtd, uint8_t *dat,
272 uint8_t *read_ecc,
273 uint8_t *calc_ecc);
956e944c
DW
274 int (*read_page_raw)(struct mtd_info *mtd,
275 struct nand_chip *chip,
46a8cf2d 276 uint8_t *buf, int page);
956e944c
DW
277 void (*write_page_raw)(struct mtd_info *mtd,
278 struct nand_chip *chip,
279 const uint8_t *buf);
9577f44a
TG
280 int (*read_page)(struct mtd_info *mtd,
281 struct nand_chip *chip,
46a8cf2d 282 uint8_t *buf, int page);
3d459559
AK
283 int (*read_subpage)(struct mtd_info *mtd,
284 struct nand_chip *chip,
285 uint32_t offs, uint32_t len,
286 uint8_t *buf);
f75e5097 287 void (*write_page)(struct mtd_info *mtd,
9577f44a 288 struct nand_chip *chip,
f75e5097 289 const uint8_t *buf);
7bc3312b
TG
290 int (*read_oob)(struct mtd_info *mtd,
291 struct nand_chip *chip,
292 int page,
293 int sndcmd);
294 int (*write_oob)(struct mtd_info *mtd,
295 struct nand_chip *chip,
296 int page);
f75e5097
TG
297};
298
299/**
300 * struct nand_buffers - buffer structure for read/write
301 * @ecccalc: buffer for calculated ecc
302 * @ecccode: buffer for ecc read from flash
f75e5097 303 * @databuf: buffer for data - dynamically sized
f75e5097
TG
304 *
305 * Do not change the order of buffers. databuf and oobrbuf must be in
306 * consecutive order.
307 */
308struct nand_buffers {
309 uint8_t ecccalc[NAND_MAX_OOBSIZE];
310 uint8_t ecccode[NAND_MAX_OOBSIZE];
7dcdcbef 311 uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
6dfc6d25
TG
312};
313
1da177e4
LT
314/**
315 * struct nand_chip - NAND Private Flash Chip Data
61ecfa87
TG
316 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
317 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
1da177e4 318 * @read_byte: [REPLACEABLE] read one byte from the chip
1da177e4 319 * @read_word: [REPLACEABLE] read one word from the chip
1da177e4
LT
320 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
321 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
322 * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
323 * @select_chip: [REPLACEABLE] select chip nr
324 * @block_bad: [REPLACEABLE] check, if the block is bad
325 * @block_markbad: [REPLACEABLE] mark the block bad
7abd3ef9
TG
326 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
327 * ALE/CLE/nCE. Also used to write command and address
1da177e4
LT
328 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
329 * If set to NULL no access to ready/busy is available and the ready/busy information
330 * is read from the chip status register
331 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
332 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
6dfc6d25 333 * @ecc: [BOARDSPECIFIC] ecc control ctructure
844d3b42
RD
334 * @buffers: buffer structure for read/write
335 * @hwcontrol: platform-specific hardware control structure
336 * @ops: oob operation operands
1da177e4
LT
337 * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
338 * @scan_bbt: [REPLACEABLE] function to scan bad block table
1da177e4 339 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
2c0a2bed 340 * @state: [INTERN] the current state of the NAND device
844d3b42 341 * @oob_poi: poison value buffer
1da177e4
LT
342 * @page_shift: [INTERN] number of address bits in a page (column address bits)
343 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
344 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
345 * @chip_shift: [INTERN] number of address bits in one chip
1da177e4
LT
346 * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
347 * special functionality. See the defines for further explanation
348 * @badblockpos: [INTERN] position of the bad block marker in the oob area
552a8278 349 * @cellinfo: [INTERN] MLC/multichip data from chip ident
1da177e4
LT
350 * @numchips: [INTERN] number of physical chips
351 * @chipsize: [INTERN] the size of one chip for multichip arrays
352 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
353 * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
29072b96 354 * @subpagesize: [INTERN] holds the subpagesize
5bd34c09 355 * @ecclayout: [REPLACEABLE] the default ecc placement scheme
1da177e4
LT
356 * @bbt: [INTERN] bad block table pointer
357 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
358 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
61ecfa87 359 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
a36ed299
TG
360 * @controller: [REPLACEABLE] a pointer to a hardware controller structure
361 * which is shared among multiple independend devices
1da177e4 362 * @priv: [OPTIONAL] pointer to private chip date
61ecfa87 363 * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
068e3c0a 364 * (determine if errors are correctable)
351edd24 365 * @write_page: [REPLACEABLE] High-level page write function
1da177e4 366 */
61ecfa87 367
1da177e4
LT
368struct nand_chip {
369 void __iomem *IO_ADDR_R;
2c0a2bed 370 void __iomem *IO_ADDR_W;
61ecfa87 371
58dd8f2b 372 uint8_t (*read_byte)(struct mtd_info *mtd);
1da177e4 373 u16 (*read_word)(struct mtd_info *mtd);
58dd8f2b
TG
374 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
375 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
376 int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1da177e4
LT
377 void (*select_chip)(struct mtd_info *mtd, int chip);
378 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
379 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
7abd3ef9
TG
380 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
381 unsigned int ctrl);
2c0a2bed
TG
382 int (*dev_ready)(struct mtd_info *mtd);
383 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
7bc3312b 384 int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
1da177e4
LT
385 void (*erase_cmd)(struct mtd_info *mtd, int page);
386 int (*scan_bbt)(struct mtd_info *mtd);
f75e5097 387 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
956e944c
DW
388 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
389 const uint8_t *buf, int page, int cached, int raw);
f75e5097 390
2c0a2bed 391 int chip_delay;
f75e5097
TG
392 unsigned int options;
393
2c0a2bed 394 int page_shift;
1da177e4
LT
395 int phys_erase_shift;
396 int bbt_erase_shift;
397 int chip_shift;
1da177e4 398 int numchips;
69423d99 399 uint64_t chipsize;
1da177e4
LT
400 int pagemask;
401 int pagebuf;
29072b96
TG
402 int subpagesize;
403 uint8_t cellinfo;
f75e5097
TG
404 int badblockpos;
405
406 nand_state_t state;
407
408 uint8_t *oob_poi;
409 struct nand_hw_control *controller;
5bd34c09 410 struct nand_ecclayout *ecclayout;
f75e5097
TG
411
412 struct nand_ecc_ctrl ecc;
4bf63fcb 413 struct nand_buffers *buffers;
f75e5097
TG
414 struct nand_hw_control hwcontrol;
415
8593fbc6
TG
416 struct mtd_oob_ops ops;
417
1da177e4
LT
418 uint8_t *bbt;
419 struct nand_bbt_descr *bbt_td;
420 struct nand_bbt_descr *bbt_md;
f75e5097 421
1da177e4 422 struct nand_bbt_descr *badblock_pattern;
f75e5097 423
1da177e4
LT
424 void *priv;
425};
426
427/*
428 * NAND Flash Manufacturer ID Codes
429 */
430#define NAND_MFR_TOSHIBA 0x98
431#define NAND_MFR_SAMSUNG 0xec
432#define NAND_MFR_FUJITSU 0x04
433#define NAND_MFR_NATIONAL 0x8f
434#define NAND_MFR_RENESAS 0x07
435#define NAND_MFR_STMICRO 0x20
2c0a2bed 436#define NAND_MFR_HYNIX 0xad
8c60e547 437#define NAND_MFR_MICRON 0x2c
30eb0db0 438#define NAND_MFR_AMD 0x01
1da177e4
LT
439
440/**
441 * struct nand_flash_dev - NAND Flash Device ID Structure
2c0a2bed
TG
442 * @name: Identify the device type
443 * @id: device ID code
444 * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
61ecfa87 445 * If the pagesize is 0, then the real pagesize
1da177e4
LT
446 * and the eraseize are determined from the
447 * extended id bytes in the chip
2c0a2bed
TG
448 * @erasesize: Size of an erase block in the flash device.
449 * @chipsize: Total chipsize in Mega Bytes
1da177e4
LT
450 * @options: Bitfield to store chip relevant options
451 */
452struct nand_flash_dev {
453 char *name;
454 int id;
455 unsigned long pagesize;
456 unsigned long chipsize;
457 unsigned long erasesize;
458 unsigned long options;
459};
460
461/**
462 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
463 * @name: Manufacturer name
2c0a2bed 464 * @id: manufacturer ID code of device.
1da177e4
LT
465*/
466struct nand_manufacturers {
467 int id;
468 char * name;
469};
470
471extern struct nand_flash_dev nand_flash_ids[];
472extern struct nand_manufacturers nand_manuf_ids[];
473
f5bbdacc
TG
474extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
475extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
476extern int nand_default_bbt(struct mtd_info *mtd);
477extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
478extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
479 int allowbbt);
480extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
481 size_t * retlen, uint8_t * buf);
1da177e4 482
41796c2e
TG
483/**
484 * struct platform_nand_chip - chip level device structure
41796c2e 485 * @nr_chips: max. number of chips to scan for
844d3b42 486 * @chip_offset: chip number offset
8be834f7 487 * @nr_partitions: number of partitions pointed to by partitions (or zero)
41796c2e
TG
488 * @partitions: mtd partition list
489 * @chip_delay: R/B delay value in us
490 * @options: Option flags, e.g. 16bit buswidth
5bd34c09 491 * @ecclayout: ecc layout info structure
972edcb7 492 * @part_probe_types: NULL-terminated array of probe types
f36e20c0 493 * @set_parts: platform specific function to set partitions
41796c2e
TG
494 * @priv: hardware controller specific settings
495 */
496struct platform_nand_chip {
497 int nr_chips;
498 int chip_offset;
499 int nr_partitions;
500 struct mtd_partition *partitions;
5bd34c09 501 struct nand_ecclayout *ecclayout;
2c0a2bed 502 int chip_delay;
41796c2e 503 unsigned int options;
972edcb7 504 const char **part_probe_types;
f36e20c0
HS
505 void (*set_parts)(uint64_t size,
506 struct platform_nand_chip *chip);
41796c2e
TG
507 void *priv;
508};
509
bf95efd4
HS
510/* Keep gcc happy */
511struct platform_device;
512
41796c2e
TG
513/**
514 * struct platform_nand_ctrl - controller level device structure
bf95efd4
HS
515 * @probe: platform specific function to probe/setup hardware
516 * @remove: platform specific function to remove/teardown hardware
41796c2e
TG
517 * @hwcontrol: platform specific hardware control structure
518 * @dev_ready: platform specific function to read ready/busy pin
519 * @select_chip: platform specific chip select function
972edcb7
VW
520 * @cmd_ctrl: platform specific function for controlling
521 * ALE/CLE/nCE. Also used to write command and address
d6fed9e9
AC
522 * @write_buf: platform specific function for write buffer
523 * @read_buf: platform specific function for read buffer
844d3b42 524 * @priv: private data to transport driver specific settings
41796c2e
TG
525 *
526 * All fields are optional and depend on the hardware driver requirements
527 */
528struct platform_nand_ctrl {
bf95efd4
HS
529 int (*probe)(struct platform_device *pdev);
530 void (*remove)(struct platform_device *pdev);
2c0a2bed
TG
531 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
532 int (*dev_ready)(struct mtd_info *mtd);
41796c2e 533 void (*select_chip)(struct mtd_info *mtd, int chip);
972edcb7
VW
534 void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
535 unsigned int ctrl);
d6fed9e9
AC
536 void (*write_buf)(struct mtd_info *mtd,
537 const uint8_t *buf, int len);
538 void (*read_buf)(struct mtd_info *mtd,
539 uint8_t *buf, int len);
41796c2e
TG
540 void *priv;
541};
542
972edcb7
VW
543/**
544 * struct platform_nand_data - container structure for platform-specific data
545 * @chip: chip level chip structure
546 * @ctrl: controller level device structure
547 */
548struct platform_nand_data {
549 struct platform_nand_chip chip;
550 struct platform_nand_ctrl ctrl;
551};
552
41796c2e
TG
553/* Some helpers to access the data structures */
554static inline
555struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
556{
557 struct nand_chip *chip = mtd->priv;
558
559 return chip->priv;
560}
561
1da177e4 562#endif /* __LINUX_MTD_NAND_H */
This page took 0.526998 seconds and 5 git commands to generate.