PCI: Embed ATS info directly into struct pci_dev
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
1da177e4
LT
16#ifndef LINUX_PCI_H
17#define LINUX_PCI_H
18
1da177e4 19
778382e0
DW
20#include <linux/mod_devicetable.h>
21
1da177e4 22#include <linux/types.h>
98db6f19 23#include <linux/init.h>
1da177e4
LT
24#include <linux/ioport.h>
25#include <linux/list.h>
4a7fb636 26#include <linux/compiler.h>
1da177e4 27#include <linux/errno.h>
f46753c5 28#include <linux/kobject.h>
60063497 29#include <linux/atomic.h>
1da177e4 30#include <linux/device.h>
1388cc96 31#include <linux/io.h>
14d76b68 32#include <linux/resource_ext.h>
607ca46e 33#include <uapi/linux/pci.h>
1da177e4 34
7e7a43c3
AB
35#include <linux/pci_ids.h>
36
85467136
SK
37/*
38 * The PCI interface treats multi-function devices as independent
39 * devices. The slot/function address of each device is encoded
40 * in a single byte as follows:
41 *
42 * 7:3 = slot
43 * 2:0 = function
f7625980
BH
44 *
45 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
85467136 46 * In the interest of not exposing interfaces to user-space unnecessarily,
f7625980 47 * the following kernel-only defines are being added here.
85467136 48 */
63ddc0b8 49#define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
85467136
SK
50/* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
51#define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
52
f46753c5
AC
53/* pci_slot represents a physical slot */
54struct pci_slot {
55 struct pci_bus *bus; /* The bus this slot is on */
56 struct list_head list; /* node in list of slots on this bus */
57 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
58 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
59 struct kobject kobj;
60};
61
0ad772ec
AC
62static inline const char *pci_slot_name(const struct pci_slot *slot)
63{
64 return kobject_name(&slot->kobj);
65}
66
1da177e4
LT
67/* File state for mmap()s on /proc/bus/pci/X/Y */
68enum pci_mmap_state {
69 pci_mmap_io,
70 pci_mmap_mem
71};
72
73/* This defines the direction arg to the DMA mapping routines. */
74#define PCI_DMA_BIDIRECTIONAL 0
75#define PCI_DMA_TODEVICE 1
76#define PCI_DMA_FROMDEVICE 2
77#define PCI_DMA_NONE 3
78
fde09c6d
YZ
79/*
80 * For PCI devices, the region numbers are assigned this way:
81 */
82enum {
83 /* #0-5: standard PCI resources */
84 PCI_STD_RESOURCES,
85 PCI_STD_RESOURCE_END = 5,
86
87 /* #6: expansion ROM resource */
88 PCI_ROM_RESOURCE,
89
d1b054da
YZ
90 /* device specific resources */
91#ifdef CONFIG_PCI_IOV
92 PCI_IOV_RESOURCES,
93 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
94#endif
95
fde09c6d
YZ
96 /* resources assigned to buses behind the bridge */
97#define PCI_BRIDGE_RESOURCE_NUM 4
98
99 PCI_BRIDGE_RESOURCES,
100 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
101 PCI_BRIDGE_RESOURCE_NUM - 1,
102
103 /* total resources associated with a PCI device */
104 PCI_NUM_RESOURCES,
105
106 /* preserve this for compatibility */
cda57bf9 107 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 108};
1da177e4
LT
109
110typedef int __bitwise pci_power_t;
111
4352dfd5
GKH
112#define PCI_D0 ((pci_power_t __force) 0)
113#define PCI_D1 ((pci_power_t __force) 1)
114#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
115#define PCI_D3hot ((pci_power_t __force) 3)
116#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 117#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 118#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 119
00240c38
AS
120/* Remember to update this when the list above changes! */
121extern const char *pci_power_names[];
122
123static inline const char *pci_power_name(pci_power_t state)
124{
125 return pci_power_names[1 + (int) state];
126}
127
448bd857
HY
128#define PCI_PM_D2_DELAY 200
129#define PCI_PM_D3_WAIT 10
130#define PCI_PM_D3COLD_WAIT 100
131#define PCI_PM_BUS_WAIT 50
aa8c6c93 132
392a1ce7 133/** The pci_channel state describes connectivity between the CPU and
134 * the pci device. If some PCI bus between here and the pci device
135 * has crashed or locked up, this info is reflected here.
136 */
137typedef unsigned int __bitwise pci_channel_state_t;
138
139enum pci_channel_state {
140 /* I/O channel is in normal state */
141 pci_channel_io_normal = (__force pci_channel_state_t) 1,
142
143 /* I/O to channel is blocked */
144 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
145
146 /* PCI card is dead */
147 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
148};
149
f7bdd12d
BK
150typedef unsigned int __bitwise pcie_reset_state_t;
151
152enum pcie_reset_state {
153 /* Reset is NOT asserted (Use to deassert reset) */
154 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
155
f7625980 156 /* Use #PERST to reset PCIe device */
f7bdd12d
BK
157 pcie_warm_reset = (__force pcie_reset_state_t) 2,
158
f7625980 159 /* Use PCIe Hot Reset to reset device */
f7bdd12d
BK
160 pcie_hot_reset = (__force pcie_reset_state_t) 3
161};
162
ba698ad4
DM
163typedef unsigned short __bitwise pci_dev_flags_t;
164enum pci_dev_flags {
165 /* INTX_DISABLE in PCI_COMMAND register disables MSI
166 * generation too.
167 */
6b121592 168 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
979b1791 169 /* Device configuration is irrevocably lost if disabled into D3 */
6b121592 170 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
6777829c 171 /* Provide indication device is assigned by a Virtual Machine Manager */
6b121592 172 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
5757a769 173 /* Flag for quirk use to store if quirk-specific ACS is enabled */
6b121592 174 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
31c2b815
AW
175 /* Flag to indicate the device uses dma_alias_devfn */
176 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
c8fe16e3
AW
177 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
178 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
f331a859
AW
179 /* Do not use bus resets for device */
180 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
51e53738
AW
181 /* Do not use PM reset even if device advertises NoSoftRst- */
182 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
ba698ad4
DM
183};
184
e1d3a908
SA
185enum pci_irq_reroute_variant {
186 INTEL_IRQ_REROUTE_VARIANT = 1,
187 MAX_IRQ_REROUTE_VARIANTS = 3
188};
189
6e325a62
MT
190typedef unsigned short __bitwise pci_bus_flags_t;
191enum pci_bus_flags {
d556ad4b
PO
192 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
193 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
194};
195
59da381e
JK
196/* These values come from the PCI Express Spec */
197enum pcie_link_width {
198 PCIE_LNK_WIDTH_RESRV = 0x00,
199 PCIE_LNK_X1 = 0x01,
200 PCIE_LNK_X2 = 0x02,
201 PCIE_LNK_X4 = 0x04,
202 PCIE_LNK_X8 = 0x08,
203 PCIE_LNK_X12 = 0x0C,
204 PCIE_LNK_X16 = 0x10,
205 PCIE_LNK_X32 = 0x20,
206 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
207};
208
536c8cb4
MW
209/* Based on the PCI Hotplug Spec, but some values are made up by us */
210enum pci_bus_speed {
211 PCI_SPEED_33MHz = 0x00,
212 PCI_SPEED_66MHz = 0x01,
213 PCI_SPEED_66MHz_PCIX = 0x02,
214 PCI_SPEED_100MHz_PCIX = 0x03,
215 PCI_SPEED_133MHz_PCIX = 0x04,
216 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
217 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
218 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
219 PCI_SPEED_66MHz_PCIX_266 = 0x09,
220 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
221 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
222 AGP_UNKNOWN = 0x0c,
223 AGP_1X = 0x0d,
224 AGP_2X = 0x0e,
225 AGP_4X = 0x0f,
226 AGP_8X = 0x10,
536c8cb4
MW
227 PCI_SPEED_66MHz_PCIX_533 = 0x11,
228 PCI_SPEED_100MHz_PCIX_533 = 0x12,
229 PCI_SPEED_133MHz_PCIX_533 = 0x13,
230 PCIE_SPEED_2_5GT = 0x14,
231 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 232 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
233 PCI_SPEED_UNKNOWN = 0xff,
234};
235
24a4742f 236struct pci_cap_saved_data {
fd0f7f73
AW
237 u16 cap_nr;
238 bool cap_extended;
24a4742f 239 unsigned int size;
41017f0c
SL
240 u32 data[0];
241};
242
24a4742f
AW
243struct pci_cap_saved_state {
244 struct hlist_node next;
245 struct pci_cap_saved_data cap;
246};
247
7d715a6c 248struct pcie_link_state;
ee69439c 249struct pci_vpd;
d1b054da 250struct pci_sriov;
302b4215 251struct pci_ats;
ee69439c 252
1da177e4
LT
253/*
254 * The pci_dev structure is used to describe PCI devices.
255 */
256struct pci_dev {
1da177e4
LT
257 struct list_head bus_list; /* node in per-bus list */
258 struct pci_bus *bus; /* bus this device is on */
259 struct pci_bus *subordinate; /* bus this device bridges to */
260
261 void *sysdata; /* hook for sys-specific extension */
262 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 263 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
264
265 unsigned int devfn; /* encoded device & function index */
266 unsigned short vendor;
267 unsigned short device;
268 unsigned short subsystem_vendor;
269 unsigned short subsystem_device;
270 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 271 u8 revision; /* PCI revision, low byte of class word */
1da177e4 272 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
f7625980 273 u8 pcie_cap; /* PCIe capability offset */
e375b561
GS
274 u8 msi_cap; /* MSI capability offset */
275 u8 msix_cap; /* MSI-X capability offset */
f7625980 276 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
1da177e4 277 u8 rom_base_reg; /* which config register controls the ROM */
f7625980
BH
278 u8 pin; /* which interrupt pin this device uses */
279 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
31c2b815 280 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
1da177e4
LT
281
282 struct pci_driver *driver; /* which driver has allocated this device */
283 u64 dma_mask; /* Mask of the bits of bus address this
284 device implements. Normally this is
285 0xffffffff. You only need to change
286 this if your device has broken DMA
287 or supports 64-bit transfers. */
288
4d57cdfa
FT
289 struct device_dma_parameters dma_parms;
290
1da177e4
LT
291 pci_power_t current_state; /* Current operating state. In ACPI-speak,
292 this is D0-D3, D0 being fully functional,
293 and D3 being off. */
703860ed 294 u8 pm_cap; /* PM capability offset */
337001b6
RW
295 unsigned int pme_support:5; /* Bitmask of states from which PME#
296 can be generated */
c7f48656 297 unsigned int pme_interrupt:1;
379021d5 298 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
299 unsigned int d1_support:1; /* Low power state D1 is supported */
300 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
301 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
302 unsigned int no_d3cold:1; /* D3cold is forbidden */
303 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
304 unsigned int mmio_always_on:1; /* disallow turning off io/mem
305 decoding during bar sizing */
e80bb09d 306 unsigned int wakeup_prepared:1;
448bd857
HY
307 unsigned int runtime_d3cold:1; /* whether go through runtime
308 D3cold, not set for devices
309 powered on/off by the
310 corresponding bridge */
b440bde7 311 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
1ae861e6 312 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 313 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 314
7d715a6c 315#ifdef CONFIG_PCIEASPM
f7625980 316 struct pcie_link_state *link_state; /* ASPM link state */
7d715a6c
SL
317#endif
318
392a1ce7 319 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
320 struct device dev; /* Generic device interface */
321
1da177e4
LT
322 int cfg_size; /* Size of configuration space */
323
324 /*
325 * Instead of touching interrupt line and base address registers
326 * directly, use the values stored here. They might be different!
327 */
328 unsigned int irq;
329 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
330
58d9a38f 331 bool match_driver; /* Skip attaching driver */
1da177e4 332 /* These fields are used by common fixups */
f7625980 333 unsigned int transparent:1; /* Subtractive decode PCI bridge */
1da177e4
LT
334 unsigned int multifunction:1;/* Part of multi-function device */
335 /* keep track of device state */
8a1bc901 336 unsigned int is_added:1;
1da177e4 337 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 338 unsigned int no_msi:1; /* device may not use msi */
f144d149 339 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
fb51ccbf 340 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 341 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 342 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
f7625980 343 unsigned int msi_enabled:1;
99dc804d 344 unsigned int msix_enabled:1;
58c3a727 345 unsigned int ari_enabled:1; /* ARI forwarding */
d544d75a 346 unsigned int ats_enabled:1; /* Address Translation Service */
9ac7849e 347 unsigned int is_managed:1;
260d703a 348 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 349 unsigned int state_saved:1;
d1b054da 350 unsigned int is_physfn:1;
dd7cc44d 351 unsigned int is_virtfn:1;
711d5779 352 unsigned int reset_fn:1;
28760489 353 unsigned int is_hotplug_bridge:1;
affb72c3
HY
354 unsigned int __aer_firmware_first_valid:1;
355 unsigned int __aer_firmware_first:1;
fbebb9fd 356 unsigned int broken_intx_masking:1;
2b28ae19 357 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
cffe0a2b 358 unsigned int irq_managed:1;
d0751b98 359 unsigned int has_secondary_link:1;
ba698ad4 360 pci_dev_flags_t dev_flags;
bae94d02 361 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 362
1da177e4 363 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 364 struct hlist_head saved_cap_space;
1da177e4
LT
365 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
366 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
367 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 368 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 369#ifdef CONFIG_PCI_MSI
4aa9bc95 370 struct list_head msi_list;
1c51b50c 371 const struct attribute_group **msi_irq_groups;
ded86d8d 372#endif
94e61088 373 struct pci_vpd *vpd;
466b3ddf 374#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
375 union {
376 struct pci_sriov *sriov; /* SR-IOV capability related */
377 struct pci_dev *physfn; /* the PF this VF is associated with */
378 };
d544d75a
BH
379 int ats_cap; /* ATS Capability offset */
380 int ats_stu; /* ATS Smallest Translation Unit */
381 int ats_qdep; /* ATS Invalidate Queue Depth */
382 atomic_t ats_ref_cnt; /* number of VFs with ATS enabled */
d1b054da 383#endif
dbd3fc33 384 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
84c1b80e 385 size_t romlen; /* Length of ROM if it's not from the BAR */
782a985d 386 char *driver_override; /* Driver name to force a match */
1da177e4
LT
387};
388
dda56549
Y
389static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
390{
391#ifdef CONFIG_PCI_IOV
392 if (dev->is_virtfn)
393 dev = dev->physfn;
394#endif
dda56549
Y
395 return dev;
396}
397
3c6e6ae7 398struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
65891215 399
1da177e4
LT
400#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
401#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
402
a7369f1f
LV
403static inline int pci_channel_offline(struct pci_dev *pdev)
404{
405 return (pdev->error_state != pci_channel_io_normal);
406}
407
5a21d70d 408struct pci_host_bridge {
7b543663 409 struct device dev;
5a21d70d 410 struct pci_bus *bus; /* root bus */
14d76b68 411 struct list_head windows; /* resource_entry */
4fa2649a
YL
412 void (*release_fn)(struct pci_host_bridge *);
413 void *release_data;
e33caa82 414 unsigned int ignore_reset_delay:1; /* for entire hierarchy */
5a21d70d 415};
41017f0c 416
7b543663 417#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
418void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
419 void (*release_fn)(struct pci_host_bridge *),
420 void *release_data);
7b543663 421
6c0cc950
RW
422int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
423
2fe2abf8
BH
424/*
425 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
426 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
427 * buses below host bridges or subtractive decode bridges) go in the list.
428 * Use pci_bus_for_each_resource() to iterate through all the resources.
429 */
430
431/*
432 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
433 * and there's no way to program the bridge with the details of the window.
434 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
435 * decode bit set, because they are explicit and can be programmed with _SRS.
436 */
437#define PCI_SUBTRACTIVE_DECODE 0x1
438
439struct pci_bus_resource {
440 struct list_head list;
441 struct resource *res;
442 unsigned int flags;
443};
4352dfd5
GKH
444
445#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
446
447struct pci_bus {
448 struct list_head node; /* node in list of buses */
449 struct pci_bus *parent; /* parent bus this bridge is on */
450 struct list_head children; /* list of child buses */
451 struct list_head devices; /* list of devices on this bus */
452 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 453 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
454 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
455 struct list_head resources; /* address space routed to this bus */
92f02430 456 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
457
458 struct pci_ops *ops; /* configuration access functions */
c2791b80 459 struct msi_controller *msi; /* MSI controller */
1da177e4
LT
460 void *sysdata; /* hook for sys-specific extension */
461 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
462
463 unsigned char number; /* bus number */
464 unsigned char primary; /* number of primary bridge */
3749c51a
MW
465 unsigned char max_bus_speed; /* enum pci_bus_speed */
466 unsigned char cur_bus_speed; /* enum pci_bus_speed */
670ba0c8
CM
467#ifdef CONFIG_PCI_DOMAINS_GENERIC
468 int domain_nr;
469#endif
1da177e4
LT
470
471 char name[48];
472
473 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
f7625980 474 pci_bus_flags_t bus_flags; /* inherited by child buses */
1da177e4 475 struct device *bridge;
fd7d1ced 476 struct device dev;
1da177e4
LT
477 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
478 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 479 unsigned int is_added:1;
1da177e4
LT
480};
481
fd7d1ced 482#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 483
79af72d7 484/*
f7625980 485 * Returns true if the PCI bus is root (behind host-PCI bridge),
79af72d7 486 * false otherwise
77a0dfcd
BH
487 *
488 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
489 * This is incorrect because "virtual" buses added for SR-IOV (via
490 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
79af72d7
KK
491 */
492static inline bool pci_is_root_bus(struct pci_bus *pbus)
493{
494 return !(pbus->parent);
495}
496
1c86438c
YW
497/**
498 * pci_is_bridge - check if the PCI device is a bridge
499 * @dev: PCI device
500 *
501 * Return true if the PCI device is bridge whether it has subordinate
502 * or not.
503 */
504static inline bool pci_is_bridge(struct pci_dev *dev)
505{
506 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
507 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
508}
509
c6bde215
BH
510static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
511{
512 dev = pci_physfn(dev);
513 if (pci_is_root_bus(dev->bus))
514 return NULL;
515
516 return dev->bus->self;
517}
518
6675a601
MK
519struct device *pci_get_host_bridge_device(struct pci_dev *dev);
520void pci_put_host_bridge_device(struct device *dev);
521
16cf0ebc
RW
522#ifdef CONFIG_PCI_MSI
523static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
524{
525 return pci_dev->msi_enabled || pci_dev->msix_enabled;
526}
527#else
528static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
529#endif
530
1da177e4
LT
531/*
532 * Error values that may be returned by PCI functions.
533 */
534#define PCIBIOS_SUCCESSFUL 0x00
535#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
536#define PCIBIOS_BAD_VENDOR_ID 0x83
537#define PCIBIOS_DEVICE_NOT_FOUND 0x86
538#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
539#define PCIBIOS_SET_FAILED 0x88
540#define PCIBIOS_BUFFER_TOO_SMALL 0x89
541
a6961651 542/*
f7625980 543 * Translate above to generic errno for passing back through non-PCI code.
a6961651
AW
544 */
545static inline int pcibios_err_to_errno(int err)
546{
547 if (err <= PCIBIOS_SUCCESSFUL)
548 return err; /* Assume already errno */
549
550 switch (err) {
551 case PCIBIOS_FUNC_NOT_SUPPORTED:
552 return -ENOENT;
553 case PCIBIOS_BAD_VENDOR_ID:
d97ffe23 554 return -ENOTTY;
a6961651
AW
555 case PCIBIOS_DEVICE_NOT_FOUND:
556 return -ENODEV;
557 case PCIBIOS_BAD_REGISTER_NUMBER:
558 return -EFAULT;
559 case PCIBIOS_SET_FAILED:
560 return -EIO;
561 case PCIBIOS_BUFFER_TOO_SMALL:
562 return -ENOSPC;
563 }
564
d97ffe23 565 return -ERANGE;
a6961651
AW
566}
567
1da177e4
LT
568/* Low-level architecture-dependent routines */
569
570struct pci_ops {
1f94a94f 571 void __iomem *(*map_bus)(struct pci_bus *bus, unsigned int devfn, int where);
1da177e4
LT
572 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
573 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
574};
575
b6ce068a
MW
576/*
577 * ACPI needs to be able to access PCI config space before we've done a
578 * PCI bus scan and created pci_bus structures.
579 */
f39d5b72
BH
580int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
581 int reg, int len, u32 *val);
582int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
583 int reg, int len, u32 val);
1da177e4 584
3a9ad0b4
YL
585#ifdef CONFIG_PCI_BUS_ADDR_T_64BIT
586typedef u64 pci_bus_addr_t;
587#else
588typedef u32 pci_bus_addr_t;
589#endif
590
1da177e4 591struct pci_bus_region {
3a9ad0b4
YL
592 pci_bus_addr_t start;
593 pci_bus_addr_t end;
1da177e4
LT
594};
595
596struct pci_dynids {
597 spinlock_t lock; /* protects list, index */
598 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
599};
600
f7625980
BH
601
602/*
603 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
604 * a set of callbacks in struct pci_error_handlers, that device driver
605 * will be notified of PCI bus errors, and will be driven to recovery
606 * when an error occurs.
392a1ce7 607 */
608
609typedef unsigned int __bitwise pci_ers_result_t;
610
611enum pci_ers_result {
612 /* no result/none/not supported in device driver */
613 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
614
615 /* Device driver can recover without slot reset */
616 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
617
618 /* Device driver wants slot to be reset. */
619 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
620
621 /* Device has completely failed, is unrecoverable */
622 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
623
624 /* Device driver is fully recovered and operational */
625 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
918b4053
VMP
626
627 /* No AER capabilities registered for the driver */
628 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
392a1ce7 629};
630
631/* PCI bus error event callbacks */
05cca6e5 632struct pci_error_handlers {
392a1ce7 633 /* PCI bus error detected on this device */
634 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 635 enum pci_channel_state error);
392a1ce7 636
637 /* MMIO has been re-enabled, but not DMA */
638 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
639
640 /* PCI Express link has been reset */
641 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
642
643 /* PCI slot has been reset */
644 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
645
3ebe7f9f
KB
646 /* PCI function reset prepare or completed */
647 void (*reset_notify)(struct pci_dev *dev, bool prepare);
648
392a1ce7 649 /* Device driver may resume normal operations */
650 void (*resume)(struct pci_dev *dev);
651};
652
392a1ce7 653
1da177e4
LT
654struct module;
655struct pci_driver {
656 struct list_head node;
42b21932 657 const char *name;
1da177e4
LT
658 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
659 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
660 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
661 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
662 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
663 int (*resume_early) (struct pci_dev *dev);
1da177e4 664 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 665 void (*shutdown) (struct pci_dev *dev);
1789382a 666 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
49453028 667 const struct pci_error_handlers *err_handler;
1da177e4
LT
668 struct device_driver driver;
669 struct pci_dynids dynids;
670};
671
05cca6e5 672#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 673
90a1ba0c 674/**
9f9351bb 675 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
676 * @_table: device table name
677 *
92e112fd 678 * This macro is deprecated and should not be used in new code.
90a1ba0c 679 */
9f9351bb 680#define DEFINE_PCI_DEVICE_TABLE(_table) \
15856ad5 681 const struct pci_device_id _table[]
90a1ba0c 682
1da177e4
LT
683/**
684 * PCI_DEVICE - macro used to describe a specific pci device
685 * @vend: the 16 bit PCI Vendor ID
686 * @dev: the 16 bit PCI Device ID
687 *
688 * This macro is used to create a struct pci_device_id that matches a
689 * specific device. The subvendor and subdevice fields will be set to
690 * PCI_ANY_ID.
691 */
692#define PCI_DEVICE(vend,dev) \
693 .vendor = (vend), .device = (dev), \
694 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
695
3d567e0e
NNS
696/**
697 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
698 * @vend: the 16 bit PCI Vendor ID
699 * @dev: the 16 bit PCI Device ID
700 * @subvend: the 16 bit PCI Subvendor ID
701 * @subdev: the 16 bit PCI Subdevice ID
702 *
703 * This macro is used to create a struct pci_device_id that matches a
704 * specific device with subsystem information.
705 */
706#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
707 .vendor = (vend), .device = (dev), \
708 .subvendor = (subvend), .subdevice = (subdev)
709
1da177e4
LT
710/**
711 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
712 * @dev_class: the class, subclass, prog-if triple for this device
713 * @dev_class_mask: the class mask for this device
714 *
715 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 716 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
717 * fields will be set to PCI_ANY_ID.
718 */
719#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
720 .class = (dev_class), .class_mask = (dev_class_mask), \
721 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
722 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
723
1597cacb
AC
724/**
725 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c1309040
MR
726 * @vend: the vendor name
727 * @dev: the 16 bit PCI Device ID
1597cacb
AC
728 *
729 * This macro is used to create a struct pci_device_id that matches a
730 * specific PCI device. The subvendor, and subdevice fields will be set
731 * to PCI_ANY_ID. The macro allows the next field to follow as the device
732 * private data.
733 */
734
c1309040
MR
735#define PCI_VDEVICE(vend, dev) \
736 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
737 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1597cacb 738
1da177e4
LT
739/* these external functions are only available when PCI support is enabled */
740#ifdef CONFIG_PCI
741
a58674ff 742void pcie_bus_configure_settings(struct pci_bus *bus);
b03e7495
JM
743
744enum pcie_bus_config_types {
5f39e670 745 PCIE_BUS_TUNE_OFF,
b03e7495 746 PCIE_BUS_SAFE,
5f39e670 747 PCIE_BUS_PERFORMANCE,
b03e7495
JM
748 PCIE_BUS_PEER2PEER,
749};
750
751extern enum pcie_bus_config_types pcie_bus_config;
752
1da177e4
LT
753extern struct bus_type pci_bus_type;
754
f7625980
BH
755/* Do NOT directly access these two variables, unless you are arch-specific PCI
756 * code, or PCI core code. */
1da177e4 757extern struct list_head pci_root_buses; /* list of all known PCI buses */
f7625980 758/* Some device drivers need know if PCI is initiated */
f39d5b72 759int no_pci_devices(void);
1da177e4 760
3c449ed0 761void pcibios_resource_survey_bus(struct pci_bus *bus);
10a95747
JL
762void pcibios_add_bus(struct pci_bus *bus);
763void pcibios_remove_bus(struct pci_bus *bus);
1da177e4 764void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 765int __must_check pcibios_enable_device(struct pci_dev *, int mask);
f7625980 766/* Architecture-specific versions may override this (weak) */
05cca6e5 767char *pcibios_setup(char *str);
1da177e4
LT
768
769/* Used only when drivers/pci/setup.c is used */
3b7a17fc 770resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 771 resource_size_t,
e31dd6e4 772 resource_size_t);
1da177e4
LT
773void pcibios_update_irq(struct pci_dev *, int irq);
774
2d1c8618
BH
775/* Weak but can be overriden by arch */
776void pci_fixup_cardbus(struct pci_bus *);
777
1da177e4
LT
778/* Generic PCI functions used internally */
779
fc279850 780void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
36a66cd6 781 struct resource *res);
fc279850 782void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
36a66cd6 783 struct pci_bus_region *region);
d1fd4fb6 784void pcibios_scan_specific_bus(int busn);
f39d5b72 785struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 786void pci_bus_add_devices(const struct pci_bus *bus);
de4b2f76 787struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
788struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
789 struct pci_ops *ops, void *sysdata,
790 struct list_head *resources);
98a35831
YL
791int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
792int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
793void pci_bus_release_busn_res(struct pci_bus *b);
15856ad5 794struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
795 struct pci_ops *ops, void *sysdata,
796 struct list_head *resources);
05cca6e5
GKH
797struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
798 int busnr);
3749c51a 799void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 800struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
801 const char *name,
802 struct hotplug_slot *hotplug);
f46753c5 803void pci_destroy_slot(struct pci_slot *slot);
1da177e4 804int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 805struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 806void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 807unsigned int pci_scan_child_bus(struct pci_bus *bus);
c893d133 808void pci_bus_add_device(struct pci_dev *dev);
1da177e4 809void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
810struct resource *pci_find_parent_resource(const struct pci_dev *dev,
811 struct resource *res);
3df425f3 812u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 813int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 814u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
f39d5b72
BH
815struct pci_dev *pci_dev_get(struct pci_dev *dev);
816void pci_dev_put(struct pci_dev *dev);
817void pci_remove_bus(struct pci_bus *b);
818void pci_stop_and_remove_bus_device(struct pci_dev *dev);
9d16947b 819void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
cdfcc572
YL
820void pci_stop_root_bus(struct pci_bus *bus);
821void pci_remove_root_bus(struct pci_bus *bus);
b3743fa4 822void pci_setup_cardbus(struct pci_bus *bus);
f39d5b72 823void pci_sort_breadthfirst(void);
fb8a0d9d
WM
824#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
825#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
826#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
827
828/* Generic PCI functions exported to card drivers */
829
388c8c16
JB
830enum pci_lost_interrupt_reason {
831 PCI_LOST_IRQ_NO_INFORMATION = 0,
832 PCI_LOST_IRQ_DISABLE_MSI,
833 PCI_LOST_IRQ_DISABLE_MSIX,
834 PCI_LOST_IRQ_DISABLE_ACPI,
835};
836enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
837int pci_find_capability(struct pci_dev *dev, int cap);
838int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
839int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 840int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
841int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
842int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 843struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 844
d42552c3
AM
845struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
846 struct pci_dev *from);
05cca6e5 847struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 848 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 849 struct pci_dev *from);
05cca6e5 850struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
851struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
852 unsigned int devfn);
853static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
854 unsigned int devfn)
855{
856 return pci_get_domain_bus_and_slot(0, bus, devfn);
857}
05cca6e5 858struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
859int pci_dev_present(const struct pci_device_id *ids);
860
05cca6e5
GKH
861int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
862 int where, u8 *val);
863int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
864 int where, u16 *val);
865int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
866 int where, u32 *val);
867int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
868 int where, u8 val);
869int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
870 int where, u16 val);
871int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
872 int where, u32 val);
1f94a94f
RH
873
874int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
875 int where, int size, u32 *val);
876int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
877 int where, int size, u32 val);
878int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
879 int where, int size, u32 *val);
880int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
881 int where, int size, u32 val);
882
a72b46c3 883struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 884
bf362f75 885static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 886{
05cca6e5 887 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 888}
bf362f75 889static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 890{
05cca6e5 891 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 892}
bf362f75 893static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 894 u32 *val)
1da177e4 895{
05cca6e5 896 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 897}
bf362f75 898static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 899{
05cca6e5 900 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 901}
bf362f75 902static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 903{
05cca6e5 904 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 905}
bf362f75 906static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 907 u32 val)
1da177e4 908{
05cca6e5 909 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
910}
911
8c0d3a02
JL
912int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
913int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
914int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
915int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
916int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
917 u16 clear, u16 set);
918int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
919 u32 clear, u32 set);
920
921static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
922 u16 set)
923{
924 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
925}
926
927static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
928 u32 set)
929{
930 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
931}
932
933static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
934 u16 clear)
935{
936 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
937}
938
939static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
940 u32 clear)
941{
942 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
943}
944
c63587d7
AW
945/* user-space driven config access */
946int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
947int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
948int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
949int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
950int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
951int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
952
4a7fb636 953int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
954int __must_check pci_enable_device_io(struct pci_dev *dev);
955int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 956int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
957int __must_check pcim_enable_device(struct pci_dev *pdev);
958void pcim_pin_device(struct pci_dev *pdev);
959
296ccb08
YS
960static inline int pci_is_enabled(struct pci_dev *pdev)
961{
962 return (atomic_read(&pdev->enable_cnt) > 0);
963}
964
9ac7849e
TH
965static inline int pci_is_managed(struct pci_dev *pdev)
966{
967 return pdev->is_managed;
968}
969
1da177e4 970void pci_disable_device(struct pci_dev *dev);
96c55900
MS
971
972extern unsigned int pcibios_max_latency;
1da177e4 973void pci_set_master(struct pci_dev *dev);
6a479079 974void pci_clear_master(struct pci_dev *dev);
96c55900 975
f7bdd12d 976int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 977int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 978#define HAVE_PCI_SET_MWI
4a7fb636 979int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 980int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 981void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 982void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
983bool pci_intx_mask_supported(struct pci_dev *dev);
984bool pci_check_and_mask_intx(struct pci_dev *dev);
985bool pci_check_and_unmask_intx(struct pci_dev *dev);
4d57cdfa 986int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 987int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
157e876f 988int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
3775a209 989int pci_wait_for_pending_transaction(struct pci_dev *dev);
d556ad4b
PO
990int pcix_get_max_mmrbc(struct pci_dev *dev);
991int pcix_get_mmrbc(struct pci_dev *dev);
992int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 993int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 994int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
995int pcie_get_mps(struct pci_dev *dev);
996int pcie_set_mps(struct pci_dev *dev, int mps);
81377c8d
JK
997int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
998 enum pcie_link_width *width);
8c1c699f 999int __pci_reset_function(struct pci_dev *dev);
a96d627a 1000int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 1001int pci_reset_function(struct pci_dev *dev);
61cf16d8 1002int pci_try_reset_function(struct pci_dev *dev);
9a3d2b9b 1003int pci_probe_reset_slot(struct pci_slot *slot);
090a3c53 1004int pci_reset_slot(struct pci_slot *slot);
61cf16d8 1005int pci_try_reset_slot(struct pci_slot *slot);
9a3d2b9b 1006int pci_probe_reset_bus(struct pci_bus *bus);
090a3c53 1007int pci_reset_bus(struct pci_bus *bus);
61cf16d8 1008int pci_try_reset_bus(struct pci_bus *bus);
9e33002f
GS
1009void pci_reset_secondary_bus(struct pci_dev *dev);
1010void pcibios_reset_secondary_bus(struct pci_dev *dev);
64e8674f 1011void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
14add80b 1012void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 1013int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 1014int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 1015int pci_select_bars(struct pci_dev *dev, unsigned long flags);
8496e85c 1016bool pci_device_is_present(struct pci_dev *pdev);
08249651 1017void pci_ignore_hotplug(struct pci_dev *dev);
1da177e4
LT
1018
1019/* ROM control related routines */
e416de5e
AC
1020int pci_enable_rom(struct pci_dev *pdev);
1021void pci_disable_rom(struct pci_dev *pdev);
144a50ea 1022void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 1023void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 1024size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
fffe01f7 1025void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1da177e4
LT
1026
1027/* Power management related routines */
1028int pci_save_state(struct pci_dev *dev);
1d3c16a8 1029void pci_restore_state(struct pci_dev *dev);
ffbdd3f7 1030struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
98d9b271
KRW
1031int pci_load_saved_state(struct pci_dev *dev,
1032 struct pci_saved_state *state);
ffbdd3f7
AW
1033int pci_load_and_free_saved_state(struct pci_dev *dev,
1034 struct pci_saved_state **state);
fd0f7f73
AW
1035struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1036struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1037 u16 cap);
1038int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1039int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1040 u16 cap, unsigned int size);
0e5dd46b 1041int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
1042int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1043pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 1044bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 1045void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
1046int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1047 bool runtime, bool enable);
0235c4fc 1048int pci_wake_from_d3(struct pci_dev *dev, bool enable);
404cc2d8
RW
1049int pci_prepare_to_sleep(struct pci_dev *dev);
1050int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 1051bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 1052bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 1053void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 1054
6cbf8214
RW
1055static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1056 bool enable)
1057{
1058 return __pci_enable_wake(dev, state, false, enable);
1059}
1da177e4 1060
425c1b22
AW
1061/* PCI Virtual Channel */
1062int pci_save_vc_state(struct pci_dev *dev);
1063void pci_restore_vc_state(struct pci_dev *dev);
1064void pci_allocate_vc_save_buffers(struct pci_dev *dev);
51c2e0a7 1065
bb209c82
BH
1066/* For use by arch with custom probe code */
1067void set_pcie_port_type(struct pci_dev *pdev);
1068void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1069
ce5ccdef 1070/* Functions for PCI Hotplug drivers to use */
05cca6e5 1071int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
2f320521 1072unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96 1073unsigned int pci_rescan_bus(struct pci_bus *bus);
9d16947b
RW
1074void pci_lock_rescan_remove(void);
1075void pci_unlock_rescan_remove(void);
ce5ccdef 1076
287d19ce
SH
1077/* Vital product data routines */
1078ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1079ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1080
1da177e4 1081/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 1082resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 1083void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
1084void pci_bus_size_bridges(struct pci_bus *bus);
1085int pci_claim_resource(struct pci_dev *, int);
8505e729 1086int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1da177e4 1087void pci_assign_unassigned_resources(void);
6841ec68 1088void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
17787940 1089void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
39772038 1090void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1da177e4 1091void pdev_enable_device(struct pci_dev *);
842de40d 1092int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 1093void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 1094 int (*)(const struct pci_dev *, u8, u8));
1da177e4 1095#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 1096int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 1097int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 1098void pci_release_regions(struct pci_dev *);
4a7fb636 1099int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 1100int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 1101void pci_release_region(struct pci_dev *, int);
c87deff7 1102int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 1103int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 1104void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
1105
1106/* drivers/pci/bus.c */
fe830ef6
JL
1107struct pci_bus *pci_bus_get(struct pci_bus *bus);
1108void pci_bus_put(struct pci_bus *bus);
45ca9e97 1109void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1110void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1111 resource_size_t offset);
45ca9e97 1112void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1113void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1114struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1115void pci_bus_remove_resources(struct pci_bus *bus);
1116
89a74ecc 1117#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1118 for (i = 0; \
1119 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1120 i++)
89a74ecc 1121
4a7fb636
AM
1122int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1123 struct resource *res, resource_size_t size,
1124 resource_size_t align, resource_size_t min,
664c2848 1125 unsigned long type_mask,
3b7a17fc
DB
1126 resource_size_t (*alignf)(void *,
1127 const struct resource *,
b26b2d49
DB
1128 resource_size_t,
1129 resource_size_t),
4a7fb636 1130 void *alignf_data);
1da177e4 1131
8b921acf
LD
1132
1133int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1134
3a9ad0b4 1135static inline pci_bus_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
06cf56e4
BH
1136{
1137 struct pci_bus_region region;
1138
1139 pcibios_resource_to_bus(pdev->bus, &region, &pdev->resource[bar]);
1140 return region.start;
1141}
1142
863b18f4 1143/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1144int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1145 const char *mod_name);
bba81165
AM
1146
1147/*
1148 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1149 */
1150#define pci_register_driver(driver) \
1151 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1152
05cca6e5 1153void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1154
1155/**
1156 * module_pci_driver() - Helper macro for registering a PCI driver
1157 * @__pci_driver: pci_driver struct
1158 *
1159 * Helper macro for PCI drivers which do not do anything special in module
1160 * init/exit. This eliminates a lot of boilerplate. Each module may only
1161 * use this macro once, and calling it replaces module_init() and module_exit()
1162 */
1163#define module_pci_driver(__pci_driver) \
1164 module_driver(__pci_driver, pci_register_driver, \
1165 pci_unregister_driver)
1166
05cca6e5 1167struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1168int pci_add_dynid(struct pci_driver *drv,
1169 unsigned int vendor, unsigned int device,
1170 unsigned int subvendor, unsigned int subdevice,
1171 unsigned int class, unsigned int class_mask,
1172 unsigned long driver_data);
05cca6e5
GKH
1173const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1174 struct pci_dev *dev);
1175int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1176 int pass);
1da177e4 1177
70298c6e 1178void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1179 void *userdata);
ac7dc65a 1180int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1181unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1182void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1183resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1184 unsigned long type);
978d2d68 1185resource_size_t pcibios_iov_resource_alignment(struct pci_dev *dev, int resno);
cecf4864 1186
3448a19d
DA
1187#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1188#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1189
deb2d2ec 1190int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1191 unsigned int command_bits, u32 flags);
1da177e4
LT
1192/* kmem_cache style wrapper around pci_alloc_consistent() */
1193
f41b1771 1194#include <linux/pci-dma.h>
1da177e4
LT
1195#include <linux/dmapool.h>
1196
1197#define pci_pool dma_pool
1198#define pci_pool_create(name, pdev, size, align, allocation) \
1199 dma_pool_create(name, &pdev->dev, size, align, allocation)
1200#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1201#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1202#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1203
1da177e4 1204struct msix_entry {
16dbef4a 1205 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1206 u16 entry; /* driver uses to specify entry, OS writes */
1207};
1208
0366f8f7 1209
4c859804
BH
1210#ifdef CONFIG_PCI_MSI
1211int pci_msi_vec_count(struct pci_dev *dev);
f39d5b72
BH
1212void pci_msi_shutdown(struct pci_dev *dev);
1213void pci_disable_msi(struct pci_dev *dev);
4c859804 1214int pci_msix_vec_count(struct pci_dev *dev);
f39d5b72
BH
1215int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1216void pci_msix_shutdown(struct pci_dev *dev);
1217void pci_disable_msix(struct pci_dev *dev);
f39d5b72
BH
1218void pci_restore_msi_state(struct pci_dev *dev);
1219int pci_msi_enabled(void);
4c859804 1220int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
f7fc32cb
AG
1221static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1222{
1223 int rc = pci_enable_msi_range(dev, nvec, nvec);
1224 if (rc < 0)
1225 return rc;
1226 return 0;
1227}
4c859804
BH
1228int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1229 int minvec, int maxvec);
f7fc32cb
AG
1230static inline int pci_enable_msix_exact(struct pci_dev *dev,
1231 struct msix_entry *entries, int nvec)
1232{
1233 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1234 if (rc < 0)
1235 return rc;
1236 return 0;
1237}
4c859804 1238#else
2ee546c4 1239static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
2ee546c4
BH
1240static inline void pci_msi_shutdown(struct pci_dev *dev) { }
1241static inline void pci_disable_msi(struct pci_dev *dev) { }
1242static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
05cca6e5
GKH
1243static inline int pci_enable_msix(struct pci_dev *dev,
1244 struct msix_entry *entries, int nvec)
2ee546c4
BH
1245{ return -ENOSYS; }
1246static inline void pci_msix_shutdown(struct pci_dev *dev) { }
1247static inline void pci_disable_msix(struct pci_dev *dev) { }
2ee546c4
BH
1248static inline void pci_restore_msi_state(struct pci_dev *dev) { }
1249static inline int pci_msi_enabled(void) { return 0; }
302a2523
AG
1250static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1251 int maxvec)
2ee546c4 1252{ return -ENOSYS; }
f7fc32cb
AG
1253static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1254{ return -ENOSYS; }
302a2523
AG
1255static inline int pci_enable_msix_range(struct pci_dev *dev,
1256 struct msix_entry *entries, int minvec, int maxvec)
2ee546c4 1257{ return -ENOSYS; }
f7fc32cb
AG
1258static inline int pci_enable_msix_exact(struct pci_dev *dev,
1259 struct msix_entry *entries, int nvec)
1260{ return -ENOSYS; }
1da177e4
LT
1261#endif
1262
ab0724ff 1263#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1264extern bool pcie_ports_disabled;
1265extern bool pcie_ports_auto;
ab0724ff
MT
1266#else
1267#define pcie_ports_disabled true
1268#define pcie_ports_auto false
1269#endif
415e12b2 1270
4c859804 1271#ifdef CONFIG_PCIEASPM
f39d5b72 1272bool pcie_aspm_support_enabled(void);
4c859804
BH
1273#else
1274static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1275#endif
1276
415e12b2
RW
1277#ifdef CONFIG_PCIEAER
1278void pci_no_aer(void);
1279bool pci_aer_available(void);
1280#else
1281static inline void pci_no_aer(void) { }
1282static inline bool pci_aer_available(void) { return false; }
1283#endif
1284
4c859804 1285#ifdef CONFIG_PCIE_ECRC
f39d5b72
BH
1286void pcie_set_ecrc_checking(struct pci_dev *dev);
1287void pcie_ecrc_get_policy(char *str);
4c859804 1288#else
2ee546c4
BH
1289static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
1290static inline void pcie_ecrc_get_policy(char *str) { }
43c16408
AP
1291#endif
1292
034cd97e 1293#define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1c8d7b0a 1294
8b955b0d 1295#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1296/* The functions a driver should call */
1297int ht_create_irq(struct pci_dev *dev, int idx);
1298void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1299#endif /* CONFIG_HT_IRQ */
1300
edc90fee
BH
1301#ifdef CONFIG_PCI_ATS
1302/* Address Translation Service */
1303void pci_ats_init(struct pci_dev *dev);
edc90fee
BH
1304#else
1305static inline void pci_ats_init(struct pci_dev *dev) { }
edc90fee
BH
1306#endif
1307
f39d5b72
BH
1308void pci_cfg_access_lock(struct pci_dev *dev);
1309bool pci_cfg_access_trylock(struct pci_dev *dev);
1310void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1311
4352dfd5
GKH
1312/*
1313 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
f7625980 1314 * a PCI domain is defined to be a set of PCI buses which share
4352dfd5
GKH
1315 * configuration space.
1316 */
32a2eea7
JG
1317#ifdef CONFIG_PCI_DOMAINS
1318extern int pci_domains_supported;
41e5c0f8 1319int pci_get_new_domain_nr(void);
32a2eea7
JG
1320#else
1321enum { pci_domains_supported = 0 };
2ee546c4
BH
1322static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1323static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
41e5c0f8 1324static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
32a2eea7 1325#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1326
670ba0c8
CM
1327/*
1328 * Generic implementation for PCI domain support. If your
1329 * architecture does not need custom management of PCI
1330 * domains then this implementation will be used
1331 */
1332#ifdef CONFIG_PCI_DOMAINS_GENERIC
1333static inline int pci_domain_nr(struct pci_bus *bus)
1334{
1335 return bus->domain_nr;
1336}
1337void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent);
1338#else
1339static inline void pci_bus_assign_domain_nr(struct pci_bus *bus,
1340 struct device *parent)
1341{
1342}
1343#endif
1344
95a8b6ef
MT
1345/* some architectures require additional setup to direct VGA traffic */
1346typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1347 unsigned int command_bits, u32 flags);
f39d5b72 1348void pci_register_set_vga_state(arch_set_vga_state_t func);
95a8b6ef 1349
4352dfd5 1350#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1351
1352/*
1353 * If the system does not have PCI, clearly these return errors. Define
1354 * these as simple inline functions to avoid hair in drivers.
1355 */
1356
05cca6e5
GKH
1357#define _PCI_NOP(o, s, t) \
1358 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1359 int where, t val) \
1da177e4 1360 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1361
1362#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1363 _PCI_NOP(o, word, u16 x) \
1364 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1365_PCI_NOP_ALL(read, *)
1366_PCI_NOP_ALL(write,)
1367
d42552c3 1368static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1369 unsigned int device,
1370 struct pci_dev *from)
2ee546c4 1371{ return NULL; }
d42552c3 1372
05cca6e5
GKH
1373static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1374 unsigned int device,
1375 unsigned int ss_vendor,
1376 unsigned int ss_device,
b08508c4 1377 struct pci_dev *from)
2ee546c4 1378{ return NULL; }
1da177e4 1379
05cca6e5
GKH
1380static inline struct pci_dev *pci_get_class(unsigned int class,
1381 struct pci_dev *from)
2ee546c4 1382{ return NULL; }
1da177e4
LT
1383
1384#define pci_dev_present(ids) (0)
ed4aaadb 1385#define no_pci_devices() (1)
1da177e4
LT
1386#define pci_dev_put(dev) do { } while (0)
1387
2ee546c4
BH
1388static inline void pci_set_master(struct pci_dev *dev) { }
1389static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
1390static inline void pci_disable_device(struct pci_dev *dev) { }
05cca6e5 1391static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1392{ return -EIO; }
80be0385 1393static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
2ee546c4 1394{ return -EIO; }
4d57cdfa
FT
1395static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1396 unsigned int size)
2ee546c4 1397{ return -EIO; }
59fc67de
FT
1398static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1399 unsigned long mask)
2ee546c4 1400{ return -EIO; }
05cca6e5 1401static inline int pci_assign_resource(struct pci_dev *dev, int i)
2ee546c4 1402{ return -EBUSY; }
05cca6e5
GKH
1403static inline int __pci_register_driver(struct pci_driver *drv,
1404 struct module *owner)
2ee546c4 1405{ return 0; }
05cca6e5 1406static inline int pci_register_driver(struct pci_driver *drv)
2ee546c4
BH
1407{ return 0; }
1408static inline void pci_unregister_driver(struct pci_driver *drv) { }
05cca6e5 1409static inline int pci_find_capability(struct pci_dev *dev, int cap)
2ee546c4 1410{ return 0; }
05cca6e5
GKH
1411static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1412 int cap)
2ee546c4 1413{ return 0; }
05cca6e5 1414static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
2ee546c4 1415{ return 0; }
05cca6e5 1416
1da177e4 1417/* Power management related routines */
2ee546c4
BH
1418static inline int pci_save_state(struct pci_dev *dev) { return 0; }
1419static inline void pci_restore_state(struct pci_dev *dev) { }
05cca6e5 1420static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
2ee546c4 1421{ return 0; }
3449248c 1422static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2ee546c4 1423{ return 0; }
05cca6e5
GKH
1424static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1425 pm_message_t state)
2ee546c4 1426{ return PCI_D0; }
05cca6e5
GKH
1427static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1428 int enable)
2ee546c4 1429{ return 0; }
48a92a81 1430
05cca6e5 1431static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
2ee546c4
BH
1432{ return -EIO; }
1433static inline void pci_release_regions(struct pci_dev *dev) { }
0da0ead9 1434
2ee546c4 1435static inline void pci_block_cfg_access(struct pci_dev *dev) { }
fb51ccbf
JK
1436static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1437{ return 0; }
2ee546c4 1438static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
e04b0ea2 1439
d80d0217
RD
1440static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1441{ return NULL; }
d80d0217
RD
1442static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1443 unsigned int devfn)
1444{ return NULL; }
d80d0217
RD
1445static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1446 unsigned int devfn)
1447{ return NULL; }
1448
2ee546c4
BH
1449static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
1450static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
41e5c0f8 1451static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
12ea6cad 1452
fb8a0d9d
WM
1453#define dev_is_pci(d) (false)
1454#define dev_is_pf(d) (false)
1455#define dev_num_vf(d) (0)
4352dfd5 1456#endif /* CONFIG_PCI */
1da177e4 1457
4352dfd5
GKH
1458/* Include architecture-dependent settings and functions */
1459
1460#include <asm/pci.h>
1da177e4
LT
1461
1462/* these helpers provide future and backwards compatibility
1463 * for accessing popular PCI BAR info */
05cca6e5
GKH
1464#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1465#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1466#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1467#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1468 ((pci_resource_start((dev), (bar)) == 0 && \
1469 pci_resource_end((dev), (bar)) == \
1470 pci_resource_start((dev), (bar))) ? 0 : \
1471 \
1472 (pci_resource_end((dev), (bar)) - \
1473 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1474
1475/* Similar to the helpers above, these manipulate per-pci_dev
1476 * driver-specific data. They are really just a wrapper around
1477 * the generic device structure functions of these calls.
1478 */
05cca6e5 1479static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1480{
1481 return dev_get_drvdata(&pdev->dev);
1482}
1483
05cca6e5 1484static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1485{
1486 dev_set_drvdata(&pdev->dev, data);
1487}
1488
1489/* If you want to know what to call your pci_dev, ask this function.
1490 * Again, it's a wrapper around the generic device.
1491 */
2fc90f61 1492static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1493{
c6c4f070 1494 return dev_name(&pdev->dev);
1da177e4
LT
1495}
1496
2311b1f2
ME
1497
1498/* Some archs don't want to expose struct resource to userland as-is
1499 * in sysfs and /proc
1500 */
1501#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1502static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1503 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1504 resource_size_t *end)
2311b1f2
ME
1505{
1506 *start = rsrc->start;
1507 *end = rsrc->end;
1508}
1509#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1510
1511
1da177e4
LT
1512/*
1513 * The world is not perfect and supplies us with broken PCI devices.
1514 * For at least a part of these bugs we need a work-around, so both
1515 * generic (drivers/pci/quirks.c) and per-architecture code can define
1516 * fixup hooks to be called for particular buggy devices.
1517 */
1518
1519struct pci_fixup {
f4ca5c6a
YL
1520 u16 vendor; /* You can use PCI_ANY_ID here of course */
1521 u16 device; /* You can use PCI_ANY_ID here of course */
1522 u32 class; /* You can use PCI_ANY_ID here too */
1523 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1524 void (*hook)(struct pci_dev *dev);
1525};
1526
1527enum pci_fixup_pass {
1528 pci_fixup_early, /* Before probing BARs */
1529 pci_fixup_header, /* After reading configuration header */
1530 pci_fixup_final, /* Final phase of device fixups */
1531 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e 1532 pci_fixup_resume, /* pci_device_resume() */
7d2a01b8 1533 pci_fixup_suspend, /* pci_device_suspend() */
e1a2a51e 1534 pci_fixup_resume_early, /* pci_device_resume_early() */
7d2a01b8 1535 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1da177e4
LT
1536};
1537
1538/* Anonymous variables would be nice... */
f4ca5c6a
YL
1539#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1540 class_shift, hook) \
ecf61c78 1541 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
f4ca5c6a
YL
1542 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1543 = { vendor, device, class, class_shift, hook };
1544
1545#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1546 class_shift, hook) \
1547 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1548 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1549#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1550 class_shift, hook) \
1551 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1552 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1553#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1554 class_shift, hook) \
1555 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1556 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1557#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1558 class_shift, hook) \
1559 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1560 hook, vendor, device, class, class_shift, hook)
f4ca5c6a
YL
1561#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1562 class_shift, hook) \
1563 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1564 resume##hook, vendor, device, class, \
f4ca5c6a
YL
1565 class_shift, hook)
1566#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1567 class_shift, hook) \
1568 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1569 resume_early##hook, vendor, device, \
f4ca5c6a
YL
1570 class, class_shift, hook)
1571#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1572 class_shift, hook) \
1573 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1574 suspend##hook, vendor, device, class, \
f4ca5c6a 1575 class_shift, hook)
7d2a01b8
AN
1576#define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1577 class_shift, hook) \
1578 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1579 suspend_late##hook, vendor, device, \
1580 class, class_shift, hook)
f4ca5c6a 1581
1da177e4
LT
1582#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1583 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
ecf61c78 1584 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1585#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1586 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
ecf61c78 1587 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1588#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1589 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
ecf61c78 1590 hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1591#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1592 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
ecf61c78 1593 hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1594#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1595 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
ecf61c78 1596 resume##hook, vendor, device, \
f4ca5c6a 1597 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1598#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1599 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
ecf61c78 1600 resume_early##hook, vendor, device, \
f4ca5c6a 1601 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1602#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1603 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
ecf61c78 1604 suspend##hook, vendor, device, \
f4ca5c6a 1605 PCI_ANY_ID, 0, hook)
7d2a01b8
AN
1606#define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1607 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1608 suspend_late##hook, vendor, device, \
1609 PCI_ANY_ID, 0, hook)
1da177e4 1610
93177a74 1611#ifdef CONFIG_PCI_QUIRKS
1da177e4 1612void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
ad805758 1613int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
2c744244 1614void pci_dev_specific_enable_acs(struct pci_dev *dev);
93177a74
RW
1615#else
1616static inline void pci_fixup_device(enum pci_fixup_pass pass,
2ee546c4 1617 struct pci_dev *dev) { }
ad805758
AW
1618static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1619 u16 acs_flags)
1620{
1621 return -ENOTTY;
1622}
2c744244 1623static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
93177a74 1624#endif
1da177e4 1625
05cca6e5 1626void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1627void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1628void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1629int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1630int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1631 const char *name);
fb7ebfe4 1632void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1633
1da177e4 1634extern int pci_pci_problems;
236561e5 1635#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1636#define PCIPCI_TRITON 2
1637#define PCIPCI_NATOMA 4
1638#define PCIPCI_VIAETBF 8
1639#define PCIPCI_VSFX 16
236561e5
AC
1640#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1641#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1642
4516a618
AN
1643extern unsigned long pci_cardbus_io_size;
1644extern unsigned long pci_cardbus_mem_size;
15856ad5 1645extern u8 pci_dfl_cache_line_size;
ac1aa47b 1646extern u8 pci_cache_line_size;
4516a618 1647
28760489
EB
1648extern unsigned long pci_hotplug_io_size;
1649extern unsigned long pci_hotplug_mem_size;
1650
f7625980 1651/* Architecture-specific versions may override these (weak) */
19792a08 1652void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1653void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1654int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1655 enum pcie_reset_state state);
eca0d467 1656int pcibios_add_device(struct pci_dev *dev);
6ae32c53 1657void pcibios_release_device(struct pci_dev *dev);
a43ae58c 1658void pcibios_penalize_isa_irq(int irq, int active);
575e3348 1659
699c1985
SO
1660#ifdef CONFIG_HIBERNATE_CALLBACKS
1661extern struct dev_pm_ops pcibios_pm_ops;
1662#endif
1663
7752d5cf 1664#ifdef CONFIG_PCI_MMCONFIG
f39d5b72
BH
1665void __init pci_mmcfg_early_init(void);
1666void __init pci_mmcfg_late_init(void);
7752d5cf 1667#else
bb63b421 1668static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1669static inline void pci_mmcfg_late_init(void) { }
1670#endif
1671
642c92da 1672int pci_ext_cfg_avail(void);
0ef5f8f6 1673
1684f5dd 1674void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1675
dd7cc44d 1676#ifdef CONFIG_PCI_IOV
b07579c0
WY
1677int pci_iov_virtfn_bus(struct pci_dev *dev, int id);
1678int pci_iov_virtfn_devfn(struct pci_dev *dev, int id);
1679
f39d5b72
BH
1680int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1681void pci_disable_sriov(struct pci_dev *dev);
f39d5b72 1682int pci_num_vf(struct pci_dev *dev);
5a8eb242 1683int pci_vfs_assigned(struct pci_dev *dev);
f39d5b72
BH
1684int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1685int pci_sriov_get_totalvfs(struct pci_dev *dev);
0e6c9122 1686resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno);
dd7cc44d 1687#else
b07579c0
WY
1688static inline int pci_iov_virtfn_bus(struct pci_dev *dev, int id)
1689{
1690 return -ENOSYS;
1691}
1692static inline int pci_iov_virtfn_devfn(struct pci_dev *dev, int id)
1693{
1694 return -ENOSYS;
1695}
dd7cc44d 1696static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
2ee546c4
BH
1697{ return -ENODEV; }
1698static inline void pci_disable_sriov(struct pci_dev *dev) { }
2ee546c4 1699static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
5a8eb242 1700static inline int pci_vfs_assigned(struct pci_dev *dev)
2ee546c4 1701{ return 0; }
bff73156 1702static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
2ee546c4 1703{ return 0; }
bff73156 1704static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
2ee546c4 1705{ return 0; }
0e6c9122
WY
1706static inline resource_size_t pci_iov_resource_size(struct pci_dev *dev, int resno)
1707{ return 0; }
dd7cc44d
YZ
1708#endif
1709
c825bc94 1710#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
f39d5b72
BH
1711void pci_hp_create_module_link(struct pci_slot *pci_slot);
1712void pci_hp_remove_module_link(struct pci_slot *pci_slot);
c825bc94
KK
1713#endif
1714
d7b7e605
KK
1715/**
1716 * pci_pcie_cap - get the saved PCIe capability offset
1717 * @dev: PCI device
1718 *
1719 * PCIe capability offset is calculated at PCI device initialization
1720 * time and saved in the data structure. This function returns saved
1721 * PCIe capability offset. Using this instead of pci_find_capability()
1722 * reduces unnecessary search in the PCI configuration space. If you
1723 * need to calculate PCIe capability offset from raw device for some
1724 * reasons, please use pci_find_capability() instead.
1725 */
1726static inline int pci_pcie_cap(struct pci_dev *dev)
1727{
1728 return dev->pcie_cap;
1729}
1730
7eb776c4
KK
1731/**
1732 * pci_is_pcie - check if the PCI device is PCI Express capable
1733 * @dev: PCI device
1734 *
a895c28a 1735 * Returns: true if the PCI device is PCI Express capable, false otherwise.
7eb776c4
KK
1736 */
1737static inline bool pci_is_pcie(struct pci_dev *dev)
1738{
a895c28a 1739 return pci_pcie_cap(dev);
7eb776c4
KK
1740}
1741
7c9c003c
MS
1742/**
1743 * pcie_caps_reg - get the PCIe Capabilities Register
1744 * @dev: PCI device
1745 */
1746static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1747{
1748 return dev->pcie_flags_reg;
1749}
1750
786e2288
YW
1751/**
1752 * pci_pcie_type - get the PCIe device/port type
1753 * @dev: PCI device
1754 */
1755static inline int pci_pcie_type(const struct pci_dev *dev)
1756{
1c531d82 1757 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
786e2288
YW
1758}
1759
5d990b62 1760void pci_request_acs(void);
ad805758
AW
1761bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1762bool pci_acs_path_enabled(struct pci_dev *start,
1763 struct pci_dev *end, u16 acs_flags);
a2ce7662 1764
7ad506fa 1765#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
63ddc0b8 1766#define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
7ad506fa
MC
1767
1768/* Large Resource Data Type Tag Item Names */
1769#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1770#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1771#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1772
1773#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1774#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1775#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1776
1777/* Small Resource Data Type Tag Item Names */
1778#define PCI_VPD_STIN_END 0x78 /* End */
1779
1780#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1781
1782#define PCI_VPD_SRDT_TIN_MASK 0x78
1783#define PCI_VPD_SRDT_LEN_MASK 0x07
1784
1785#define PCI_VPD_LRDT_TAG_SIZE 3
1786#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1787
e1d5bdab
MC
1788#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1789
4067a854
MC
1790#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1791#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1792#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1793#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1794
a2ce7662
MC
1795/**
1796 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1797 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1798 *
1799 * Returns the extracted Large Resource Data Type length.
1800 */
1801static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1802{
1803 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1804}
1805
7ad506fa
MC
1806/**
1807 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1808 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1809 *
1810 * Returns the extracted Small Resource Data Type length.
1811 */
1812static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1813{
1814 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1815}
1816
e1d5bdab
MC
1817/**
1818 * pci_vpd_info_field_size - Extracts the information field length
1819 * @lrdt: Pointer to the beginning of an information field header
1820 *
1821 * Returns the extracted information field length.
1822 */
1823static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1824{
1825 return info_field[2];
1826}
1827
b55ac1b2
MC
1828/**
1829 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1830 * @buf: Pointer to buffered vpd data
1831 * @off: The offset into the buffer at which to begin the search
1832 * @len: The length of the vpd buffer
1833 * @rdt: The Resource Data Type to search for
1834 *
1835 * Returns the index where the Resource Data Type was found or
1836 * -ENOENT otherwise.
1837 */
1838int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1839
4067a854
MC
1840/**
1841 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1842 * @buf: Pointer to buffered vpd data
1843 * @off: The offset into the buffer at which to begin the search
1844 * @len: The length of the buffer area, relative to off, in which to search
1845 * @kw: The keyword to search for
1846 *
1847 * Returns the index where the information field keyword was found or
1848 * -ENOENT otherwise.
1849 */
1850int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1851 unsigned int len, const char *kw);
1852
98d9f30c
BH
1853/* PCI <-> OF binding helpers */
1854#ifdef CONFIG_OF
1855struct device_node;
f39d5b72
BH
1856void pci_set_of_node(struct pci_dev *dev);
1857void pci_release_of_node(struct pci_dev *dev);
1858void pci_set_bus_of_node(struct pci_bus *bus);
1859void pci_release_bus_of_node(struct pci_bus *bus);
98d9f30c
BH
1860
1861/* Arch may override this (weak) */
723ec4d0 1862struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
98d9f30c 1863
3df425f3
JC
1864static inline struct device_node *
1865pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1866{
1867 return pdev ? pdev->dev.of_node : NULL;
1868}
1869
ef3b4f8c
BH
1870static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1871{
1872 return bus ? bus->dev.of_node : NULL;
1873}
1874
98d9f30c
BH
1875#else /* CONFIG_OF */
1876static inline void pci_set_of_node(struct pci_dev *dev) { }
1877static inline void pci_release_of_node(struct pci_dev *dev) { }
1878static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1879static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
f0b66a2c
KH
1880static inline struct device_node *
1881pci_device_to_OF_node(const struct pci_dev *pdev) { return NULL; }
98d9f30c
BH
1882#endif /* CONFIG_OF */
1883
eb740b5f
GS
1884#ifdef CONFIG_EEH
1885static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1886{
1887 return pdev->dev.archdata.edev;
1888}
1889#endif
1890
c25dc828
AW
1891int pci_for_each_dma_alias(struct pci_dev *pdev,
1892 int (*fn)(struct pci_dev *pdev,
1893 u16 alias, void *data), void *data);
1894
ce052984
EZ
1895/* helper functions for operation of device flag */
1896static inline void pci_set_dev_assigned(struct pci_dev *pdev)
1897{
1898 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
1899}
1900static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
1901{
1902 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
1903}
1904static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
1905{
1906 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
1907}
19bdb6e4
AW
1908
1909/**
1910 * pci_ari_enabled - query ARI forwarding status
1911 * @bus: the PCI bus
1912 *
1913 * Returns true if ARI forwarding is enabled.
1914 */
1915static inline bool pci_ari_enabled(struct pci_bus *bus)
1916{
1917 return bus->self && bus->self->ari_enabled;
1918}
1da177e4 1919#endif /* LINUX_PCI_H */
This page took 1.475868 seconds and 5 git commands to generate.