Merge branch 'master' of /home/davem/src/GIT/linux-2.6/
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7 139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
536c8cb4
MW
190/* Based on the PCI Hotplug Spec, but some values are made up by us */
191enum pci_bus_speed {
192 PCI_SPEED_33MHz = 0x00,
193 PCI_SPEED_66MHz = 0x01,
194 PCI_SPEED_66MHz_PCIX = 0x02,
195 PCI_SPEED_100MHz_PCIX = 0x03,
196 PCI_SPEED_133MHz_PCIX = 0x04,
197 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
198 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
199 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
200 PCI_SPEED_66MHz_PCIX_266 = 0x09,
201 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
202 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
203 AGP_UNKNOWN = 0x0c,
204 AGP_1X = 0x0d,
205 AGP_2X = 0x0e,
206 AGP_4X = 0x0f,
207 AGP_8X = 0x10,
536c8cb4
MW
208 PCI_SPEED_66MHz_PCIX_533 = 0x11,
209 PCI_SPEED_100MHz_PCIX_533 = 0x12,
210 PCI_SPEED_133MHz_PCIX_533 = 0x13,
211 PCIE_SPEED_2_5GT = 0x14,
212 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 213 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
214 PCI_SPEED_UNKNOWN = 0xff,
215};
216
41017f0c
SL
217struct pci_cap_saved_state {
218 struct hlist_node next;
219 char cap_nr;
220 u32 data[0];
221};
222
7d715a6c 223struct pcie_link_state;
ee69439c 224struct pci_vpd;
d1b054da 225struct pci_sriov;
302b4215 226struct pci_ats;
ee69439c 227
1da177e4
LT
228/*
229 * The pci_dev structure is used to describe PCI devices.
230 */
231struct pci_dev {
1da177e4
LT
232 struct list_head bus_list; /* node in per-bus list */
233 struct pci_bus *bus; /* bus this device is on */
234 struct pci_bus *subordinate; /* bus this device bridges to */
235
236 void *sysdata; /* hook for sys-specific extension */
237 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 238 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
239
240 unsigned int devfn; /* encoded device & function index */
241 unsigned short vendor;
242 unsigned short device;
243 unsigned short subsystem_vendor;
244 unsigned short subsystem_device;
245 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 246 u8 revision; /* PCI revision, low byte of class word */
1da177e4 247 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 248 u8 pcie_cap; /* PCI-E capability offset */
994a65e2 249 u8 pcie_type; /* PCI-E device/port type */
1da177e4 250 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 251 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
252
253 struct pci_driver *driver; /* which driver has allocated this device */
254 u64 dma_mask; /* Mask of the bits of bus address this
255 device implements. Normally this is
256 0xffffffff. You only need to change
257 this if your device has broken DMA
258 or supports 64-bit transfers. */
259
4d57cdfa
FT
260 struct device_dma_parameters dma_parms;
261
1da177e4
LT
262 pci_power_t current_state; /* Current operating state. In ACPI-speak,
263 this is D0-D3, D0 being fully functional,
264 and D3 being off. */
337001b6
RW
265 int pm_cap; /* PM capability offset in the
266 configuration space */
267 unsigned int pme_support:5; /* Bitmask of states from which PME#
268 can be generated */
c7f48656 269 unsigned int pme_interrupt:1;
337001b6
RW
270 unsigned int d1_support:1; /* Low power state D1 is supported */
271 unsigned int d2_support:1; /* Low power state D2 is supported */
272 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
e80bb09d 273 unsigned int wakeup_prepared:1;
1ae861e6 274 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 275
7d715a6c
SL
276#ifdef CONFIG_PCIEASPM
277 struct pcie_link_state *link_state; /* ASPM link state. */
278#endif
279
392a1ce7 280 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
281 struct device dev; /* Generic device interface */
282
1da177e4
LT
283 int cfg_size; /* Size of configuration space */
284
285 /*
286 * Instead of touching interrupt line and base address registers
287 * directly, use the values stored here. They might be different!
288 */
289 unsigned int irq;
290 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
291
292 /* These fields are used by common fixups */
293 unsigned int transparent:1; /* Transparent PCI bridge */
294 unsigned int multifunction:1;/* Part of multi-function device */
295 /* keep track of device state */
8a1bc901 296 unsigned int is_added:1;
1da177e4 297 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 298 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 299 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 300 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 301 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
302 unsigned int msi_enabled:1;
303 unsigned int msix_enabled:1;
58c3a727 304 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 305 unsigned int is_managed:1;
6d3be84a
KK
306 unsigned int is_pcie:1; /* Obsolete. Will be removed.
307 Use pci_is_pcie() instead */
260d703a 308 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 309 unsigned int state_saved:1;
d1b054da 310 unsigned int is_physfn:1;
dd7cc44d 311 unsigned int is_virtfn:1;
711d5779 312 unsigned int reset_fn:1;
28760489 313 unsigned int is_hotplug_bridge:1;
05843961 314 unsigned int aer_firmware_first:1;
ba698ad4 315 pci_dev_flags_t dev_flags;
bae94d02 316 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 317
1da177e4 318 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 319 struct hlist_head saved_cap_space;
1da177e4
LT
320 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
321 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
322 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 323 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 324#ifdef CONFIG_PCI_MSI
4aa9bc95 325 struct list_head msi_list;
ded86d8d 326#endif
94e61088 327 struct pci_vpd *vpd;
d1b054da 328#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
329 union {
330 struct pci_sriov *sriov; /* SR-IOV capability related */
331 struct pci_dev *physfn; /* the PF this VF is associated with */
332 };
302b4215 333 struct pci_ats *ats; /* Address Translation Service */
d1b054da 334#endif
1da177e4
LT
335};
336
65891215
ME
337extern struct pci_dev *alloc_pci_dev(void);
338
1da177e4
LT
339#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
340#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
341#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
342
a7369f1f
LV
343static inline int pci_channel_offline(struct pci_dev *pdev)
344{
345 return (pdev->error_state != pci_channel_io_normal);
346}
347
41017f0c 348static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 349 struct pci_dev *pci_dev, char cap)
41017f0c
SL
350{
351 struct pci_cap_saved_state *tmp;
352 struct hlist_node *pos;
353
354 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
355 if (tmp->cap_nr == cap)
356 return tmp;
357 }
358 return NULL;
359}
360
361static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
362 struct pci_cap_saved_state *new_cap)
363{
364 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
365}
366
2fe2abf8
BH
367/*
368 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
369 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
370 * buses below host bridges or subtractive decode bridges) go in the list.
371 * Use pci_bus_for_each_resource() to iterate through all the resources.
372 */
373
374/*
375 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
376 * and there's no way to program the bridge with the details of the window.
377 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
378 * decode bit set, because they are explicit and can be programmed with _SRS.
379 */
380#define PCI_SUBTRACTIVE_DECODE 0x1
381
382struct pci_bus_resource {
383 struct list_head list;
384 struct resource *res;
385 unsigned int flags;
386};
4352dfd5
GKH
387
388#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
389
390struct pci_bus {
391 struct list_head node; /* node in list of buses */
392 struct pci_bus *parent; /* parent bus this bridge is on */
393 struct list_head children; /* list of child buses */
394 struct list_head devices; /* list of devices on this bus */
395 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 396 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
397 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
398 struct list_head resources; /* address space routed to this bus */
1da177e4
LT
399
400 struct pci_ops *ops; /* configuration access functions */
401 void *sysdata; /* hook for sys-specific extension */
402 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
403
404 unsigned char number; /* bus number */
405 unsigned char primary; /* number of primary bridge */
406 unsigned char secondary; /* number of secondary bridge */
407 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
408 unsigned char max_bus_speed; /* enum pci_bus_speed */
409 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
410
411 char name[48];
412
413 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 414 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 415 struct device *bridge;
fd7d1ced 416 struct device dev;
1da177e4
LT
417 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
418 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 419 unsigned int is_added:1;
1da177e4
LT
420};
421
422#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 423#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 424
79af72d7
KK
425/*
426 * Returns true if the pci bus is root (behind host-pci bridge),
427 * false otherwise
428 */
429static inline bool pci_is_root_bus(struct pci_bus *pbus)
430{
431 return !(pbus->parent);
432}
433
16cf0ebc
RW
434#ifdef CONFIG_PCI_MSI
435static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
436{
437 return pci_dev->msi_enabled || pci_dev->msix_enabled;
438}
439#else
440static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
441#endif
442
1da177e4
LT
443/*
444 * Error values that may be returned by PCI functions.
445 */
446#define PCIBIOS_SUCCESSFUL 0x00
447#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
448#define PCIBIOS_BAD_VENDOR_ID 0x83
449#define PCIBIOS_DEVICE_NOT_FOUND 0x86
450#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
451#define PCIBIOS_SET_FAILED 0x88
452#define PCIBIOS_BUFFER_TOO_SMALL 0x89
453
454/* Low-level architecture-dependent routines */
455
456struct pci_ops {
457 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
458 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
459};
460
b6ce068a
MW
461/*
462 * ACPI needs to be able to access PCI config space before we've done a
463 * PCI bus scan and created pci_bus structures.
464 */
465extern int raw_pci_read(unsigned int domain, unsigned int bus,
466 unsigned int devfn, int reg, int len, u32 *val);
467extern int raw_pci_write(unsigned int domain, unsigned int bus,
468 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
469
470struct pci_bus_region {
c40a22e0
BH
471 resource_size_t start;
472 resource_size_t end;
1da177e4
LT
473};
474
475struct pci_dynids {
476 spinlock_t lock; /* protects list, index */
477 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
478};
479
392a1ce7 480/* ---------------------------------------------------------------- */
481/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 482 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7 483 * will be notified of PCI bus errors, and will be driven to recovery
484 * when an error occurs.
485 */
486
487typedef unsigned int __bitwise pci_ers_result_t;
488
489enum pci_ers_result {
490 /* no result/none/not supported in device driver */
491 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
492
493 /* Device driver can recover without slot reset */
494 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
495
496 /* Device driver wants slot to be reset. */
497 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
498
499 /* Device has completely failed, is unrecoverable */
500 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
501
502 /* Device driver is fully recovered and operational */
503 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
504};
505
506/* PCI bus error event callbacks */
05cca6e5 507struct pci_error_handlers {
392a1ce7 508 /* PCI bus error detected on this device */
509 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 510 enum pci_channel_state error);
392a1ce7 511
512 /* MMIO has been re-enabled, but not DMA */
513 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
514
515 /* PCI Express link has been reset */
516 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
517
518 /* PCI slot has been reset */
519 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
520
521 /* Device driver may resume normal operations */
522 void (*resume)(struct pci_dev *dev);
523};
524
525/* ---------------------------------------------------------------- */
526
1da177e4
LT
527struct module;
528struct pci_driver {
529 struct list_head node;
530 char *name;
1da177e4
LT
531 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
532 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
533 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
534 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
535 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
536 int (*resume_early) (struct pci_dev *dev);
1da177e4 537 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 538 void (*shutdown) (struct pci_dev *dev);
392a1ce7 539 struct pci_error_handlers *err_handler;
1da177e4
LT
540 struct device_driver driver;
541 struct pci_dynids dynids;
542};
543
05cca6e5 544#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 545
90a1ba0c 546/**
9f9351bb 547 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
548 * @_table: device table name
549 *
550 * This macro is used to create a struct pci_device_id array (a device table)
551 * in a generic manner.
552 */
9f9351bb 553#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
554 const struct pci_device_id _table[] __devinitconst
555
1da177e4
LT
556/**
557 * PCI_DEVICE - macro used to describe a specific pci device
558 * @vend: the 16 bit PCI Vendor ID
559 * @dev: the 16 bit PCI Device ID
560 *
561 * This macro is used to create a struct pci_device_id that matches a
562 * specific device. The subvendor and subdevice fields will be set to
563 * PCI_ANY_ID.
564 */
565#define PCI_DEVICE(vend,dev) \
566 .vendor = (vend), .device = (dev), \
567 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
568
569/**
570 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
571 * @dev_class: the class, subclass, prog-if triple for this device
572 * @dev_class_mask: the class mask for this device
573 *
574 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 575 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
576 * fields will be set to PCI_ANY_ID.
577 */
578#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
579 .class = (dev_class), .class_mask = (dev_class_mask), \
580 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
581 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
582
1597cacb
AC
583/**
584 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
585 * @vendor: the vendor name
586 * @device: the 16 bit PCI Device ID
1597cacb
AC
587 *
588 * This macro is used to create a struct pci_device_id that matches a
589 * specific PCI device. The subvendor, and subdevice fields will be set
590 * to PCI_ANY_ID. The macro allows the next field to follow as the device
591 * private data.
592 */
593
594#define PCI_VDEVICE(vendor, device) \
595 PCI_VENDOR_ID_##vendor, (device), \
596 PCI_ANY_ID, PCI_ANY_ID, 0, 0
597
1da177e4
LT
598/* these external functions are only available when PCI support is enabled */
599#ifdef CONFIG_PCI
600
601extern struct bus_type pci_bus_type;
602
603/* Do NOT directly access these two variables, unless you are arch specific pci
604 * code, or pci core code. */
605extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
606/* Some device drivers need know if pci is initiated */
607extern int no_pci_devices(void);
1da177e4
LT
608
609void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 610int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 611char *pcibios_setup(char *str);
1da177e4
LT
612
613/* Used only when drivers/pci/setup.c is used */
3b7a17fc 614resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 615 resource_size_t,
e31dd6e4 616 resource_size_t);
1da177e4
LT
617void pcibios_update_irq(struct pci_dev *, int irq);
618
2d1c8618
BH
619/* Weak but can be overriden by arch */
620void pci_fixup_cardbus(struct pci_bus *);
621
1da177e4
LT
622/* Generic PCI functions used internally */
623
624extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 625void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
626struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
627 struct pci_ops *ops, void *sysdata);
98db6f19 628static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 629 void *sysdata)
1da177e4 630{
c431ada4
RS
631 struct pci_bus *root_bus;
632 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
633 if (root_bus)
634 pci_bus_add_devices(root_bus);
635 return root_bus;
1da177e4 636}
05cca6e5
GKH
637struct pci_bus *pci_create_bus(struct device *parent, int bus,
638 struct pci_ops *ops, void *sysdata);
639struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
640 int busnr);
3749c51a 641void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 642struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
643 const char *name,
644 struct hotplug_slot *hotplug);
f46753c5 645void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 646void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 647int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 648struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 649void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 650unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 651int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 652void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
653struct resource *pci_find_parent_resource(const struct pci_dev *dev,
654 struct resource *res);
57c2cf71 655u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 656int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 657u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
658extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
659extern void pci_dev_put(struct pci_dev *dev);
660extern void pci_remove_bus(struct pci_bus *b);
661extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 662extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 663void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 664extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
665#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
666#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
667#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
668
669/* Generic PCI functions exported to card drivers */
670
388c8c16
JB
671enum pci_lost_interrupt_reason {
672 PCI_LOST_IRQ_NO_INFORMATION = 0,
673 PCI_LOST_IRQ_DISABLE_MSI,
674 PCI_LOST_IRQ_DISABLE_MSIX,
675 PCI_LOST_IRQ_DISABLE_ACPI,
676};
677enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
678int pci_find_capability(struct pci_dev *dev, int cap);
679int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
680int pci_find_ext_capability(struct pci_dev *dev, int cap);
681int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
682int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 683struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 684
d42552c3
AM
685struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
686 struct pci_dev *from);
05cca6e5 687struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 688 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 689 struct pci_dev *from);
05cca6e5 690struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
691struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
692 unsigned int devfn);
693static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
694 unsigned int devfn)
695{
696 return pci_get_domain_bus_and_slot(0, bus, devfn);
697}
05cca6e5 698struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
699int pci_dev_present(const struct pci_device_id *ids);
700
05cca6e5
GKH
701int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
702 int where, u8 *val);
703int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
704 int where, u16 *val);
705int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
706 int where, u32 *val);
707int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
708 int where, u8 val);
709int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
710 int where, u16 val);
711int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
712 int where, u32 val);
a72b46c3 713struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
714
715static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
716{
05cca6e5 717 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
718}
719static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
720{
05cca6e5 721 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 722}
05cca6e5
GKH
723static inline int pci_read_config_dword(struct pci_dev *dev, int where,
724 u32 *val)
1da177e4 725{
05cca6e5 726 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
727}
728static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
729{
05cca6e5 730 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
731}
732static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
733{
05cca6e5 734 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 735}
05cca6e5
GKH
736static inline int pci_write_config_dword(struct pci_dev *dev, int where,
737 u32 val)
1da177e4 738{
05cca6e5 739 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
740}
741
4a7fb636 742int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
743int __must_check pci_enable_device_io(struct pci_dev *dev);
744int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 745int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
746int __must_check pcim_enable_device(struct pci_dev *pdev);
747void pcim_pin_device(struct pci_dev *pdev);
748
296ccb08
YS
749static inline int pci_is_enabled(struct pci_dev *pdev)
750{
751 return (atomic_read(&pdev->enable_cnt) > 0);
752}
753
9ac7849e
TH
754static inline int pci_is_managed(struct pci_dev *pdev)
755{
756 return pdev->is_managed;
757}
758
1da177e4
LT
759void pci_disable_device(struct pci_dev *dev);
760void pci_set_master(struct pci_dev *dev);
6a479079 761void pci_clear_master(struct pci_dev *dev);
f7bdd12d 762int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 763int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 764#define HAVE_PCI_SET_MWI
4a7fb636 765int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 766int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 767void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 768void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 769void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
770int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
771int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 772int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 773int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
774int pcix_get_max_mmrbc(struct pci_dev *dev);
775int pcix_get_mmrbc(struct pci_dev *dev);
776int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 777int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 778int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 779int __pci_reset_function(struct pci_dev *dev);
8dd7f803 780int pci_reset_function(struct pci_dev *dev);
14add80b 781void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 782int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 783int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
784
785/* ROM control related routines */
e416de5e
AC
786int pci_enable_rom(struct pci_dev *pdev);
787void pci_disable_rom(struct pci_dev *pdev);
144a50ea 788void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 789void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 790size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
791
792/* Power management related routines */
793int pci_save_state(struct pci_dev *dev);
794int pci_restore_state(struct pci_dev *dev);
0e5dd46b 795int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
796int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
797pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 798bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 799void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
800int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
801 bool runtime, bool enable);
0235c4fc 802int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 803pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
804int pci_prepare_to_sleep(struct pci_dev *dev);
805int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 806bool pci_dev_run_wake(struct pci_dev *dev);
1da177e4 807
6cbf8214
RW
808static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
809 bool enable)
810{
811 return __pci_enable_wake(dev, state, false, enable);
812}
1da177e4 813
bb209c82
BH
814/* For use by arch with custom probe code */
815void set_pcie_port_type(struct pci_dev *pdev);
816void set_pcie_hotplug_bridge(struct pci_dev *pdev);
817
ce5ccdef 818/* Functions for PCI Hotplug drivers to use */
05cca6e5 819int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
820#ifdef CONFIG_HOTPLUG
821unsigned int pci_rescan_bus(struct pci_bus *bus);
822#endif
ce5ccdef 823
287d19ce
SH
824/* Vital product data routines */
825ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
826ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 827int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 828
1da177e4 829/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 830void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
831void pci_bus_size_bridges(struct pci_bus *bus);
832int pci_claim_resource(struct pci_dev *, int);
833void pci_assign_unassigned_resources(void);
6841ec68 834void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4
LT
835void pdev_enable_device(struct pci_dev *);
836void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 837int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
838void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
839 int (*)(struct pci_dev *, u8, u8));
840#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 841int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 842int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 843void pci_release_regions(struct pci_dev *);
4a7fb636 844int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 845int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 846void pci_release_region(struct pci_dev *, int);
c87deff7 847int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 848int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 849void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
850
851/* drivers/pci/bus.c */
2fe2abf8
BH
852void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
853struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
854void pci_bus_remove_resources(struct pci_bus *bus);
855
89a74ecc 856#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
857 for (i = 0; \
858 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
859 i++)
89a74ecc 860
4a7fb636
AM
861int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
862 struct resource *res, resource_size_t size,
863 resource_size_t align, resource_size_t min,
864 unsigned int type_mask,
3b7a17fc
DB
865 resource_size_t (*alignf)(void *,
866 const struct resource *,
b26b2d49
DB
867 resource_size_t,
868 resource_size_t),
4a7fb636 869 void *alignf_data);
1da177e4
LT
870void pci_enable_bridges(struct pci_bus *bus);
871
863b18f4 872/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
873int __must_check __pci_register_driver(struct pci_driver *, struct module *,
874 const char *mod_name);
bba81165
AM
875
876/*
877 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
878 */
879#define pci_register_driver(driver) \
880 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 881
05cca6e5
GKH
882void pci_unregister_driver(struct pci_driver *dev);
883void pci_remove_behind_bridge(struct pci_dev *dev);
884struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
885int pci_add_dynid(struct pci_driver *drv,
886 unsigned int vendor, unsigned int device,
887 unsigned int subvendor, unsigned int subdevice,
888 unsigned int class, unsigned int class_mask,
889 unsigned long driver_data);
05cca6e5
GKH
890const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
891 struct pci_dev *dev);
892int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
893 int pass);
1da177e4 894
70298c6e 895void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 896 void *userdata);
70b9f7dc 897int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 898int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 899unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 900
deb2d2ec
BH
901int pci_set_vga_state(struct pci_dev *pdev, bool decode,
902 unsigned int command_bits, bool change_bridge);
1da177e4
LT
903/* kmem_cache style wrapper around pci_alloc_consistent() */
904
905#include <linux/dmapool.h>
906
907#define pci_pool dma_pool
908#define pci_pool_create(name, pdev, size, align, allocation) \
909 dma_pool_create(name, &pdev->dev, size, align, allocation)
910#define pci_pool_destroy(pool) dma_pool_destroy(pool)
911#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
912#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
913
e24c2d96
DM
914enum pci_dma_burst_strategy {
915 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
916 strategy_parameter is N/A */
917 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
918 byte boundaries */
919 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
920 strategy_parameter byte boundaries */
921};
922
1da177e4 923struct msix_entry {
16dbef4a 924 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
925 u16 entry; /* driver uses to specify entry, OS writes */
926};
927
0366f8f7 928
1da177e4 929#ifndef CONFIG_PCI_MSI
1c8d7b0a 930static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
931{
932 return -1;
933}
934
d52877c7
YL
935static inline void pci_msi_shutdown(struct pci_dev *dev)
936{ }
05cca6e5
GKH
937static inline void pci_disable_msi(struct pci_dev *dev)
938{ }
939
a52e2e35
RW
940static inline int pci_msix_table_size(struct pci_dev *dev)
941{
942 return 0;
943}
05cca6e5
GKH
944static inline int pci_enable_msix(struct pci_dev *dev,
945 struct msix_entry *entries, int nvec)
946{
947 return -1;
948}
949
d52877c7
YL
950static inline void pci_msix_shutdown(struct pci_dev *dev)
951{ }
05cca6e5
GKH
952static inline void pci_disable_msix(struct pci_dev *dev)
953{ }
954
955static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
956{ }
957
958static inline void pci_restore_msi_state(struct pci_dev *dev)
959{ }
07ae95f9
AP
960static inline int pci_msi_enabled(void)
961{
962 return 0;
963}
1da177e4 964#else
1c8d7b0a 965extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 966extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 967extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 968extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 969extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 970 struct msix_entry *entries, int nvec);
d52877c7 971extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
972extern void pci_disable_msix(struct pci_dev *dev);
973extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 974extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 975extern int pci_msi_enabled(void);
1da177e4
LT
976#endif
977
3e1b1600
AP
978#ifndef CONFIG_PCIEASPM
979static inline int pcie_aspm_enabled(void)
980{
981 return 0;
982}
983#else
984extern int pcie_aspm_enabled(void);
985#endif
986
43c16408
AP
987#ifndef CONFIG_PCIE_ECRC
988static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
989{
990 return;
991}
992static inline void pcie_ecrc_get_policy(char *str) {};
993#else
994extern void pcie_set_ecrc_checking(struct pci_dev *dev);
995extern void pcie_ecrc_get_policy(char *str);
996#endif
997
1c8d7b0a
MW
998#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
999
8b955b0d 1000#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1001/* The functions a driver should call */
1002int ht_create_irq(struct pci_dev *dev, int idx);
1003void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1004#endif /* CONFIG_HT_IRQ */
1005
e04b0ea2
BK
1006extern void pci_block_user_cfg_access(struct pci_dev *dev);
1007extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
1008
4352dfd5
GKH
1009/*
1010 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1011 * a PCI domain is defined to be a set of PCI busses which share
1012 * configuration space.
1013 */
32a2eea7
JG
1014#ifdef CONFIG_PCI_DOMAINS
1015extern int pci_domains_supported;
1016#else
1017enum { pci_domains_supported = 0 };
05cca6e5
GKH
1018static inline int pci_domain_nr(struct pci_bus *bus)
1019{
1020 return 0;
1021}
1022
4352dfd5
GKH
1023static inline int pci_proc_domain(struct pci_bus *bus)
1024{
1025 return 0;
1026}
32a2eea7 1027#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1028
95a8b6ef
MT
1029/* some architectures require additional setup to direct VGA traffic */
1030typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1031 unsigned int command_bits, bool change_bridge);
1032extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1033
4352dfd5 1034#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1035
1036/*
1037 * If the system does not have PCI, clearly these return errors. Define
1038 * these as simple inline functions to avoid hair in drivers.
1039 */
1040
05cca6e5
GKH
1041#define _PCI_NOP(o, s, t) \
1042 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1043 int where, t val) \
1da177e4 1044 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1045
1046#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1047 _PCI_NOP(o, word, u16 x) \
1048 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1049_PCI_NOP_ALL(read, *)
1050_PCI_NOP_ALL(write,)
1051
d42552c3 1052static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1053 unsigned int device,
1054 struct pci_dev *from)
1055{
1056 return NULL;
1057}
d42552c3 1058
05cca6e5
GKH
1059static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1060 unsigned int device,
1061 unsigned int ss_vendor,
1062 unsigned int ss_device,
b08508c4 1063 struct pci_dev *from)
05cca6e5
GKH
1064{
1065 return NULL;
1066}
1da177e4 1067
05cca6e5
GKH
1068static inline struct pci_dev *pci_get_class(unsigned int class,
1069 struct pci_dev *from)
1070{
1071 return NULL;
1072}
1da177e4
LT
1073
1074#define pci_dev_present(ids) (0)
ed4aaadb 1075#define no_pci_devices() (1)
1da177e4
LT
1076#define pci_dev_put(dev) do { } while (0)
1077
05cca6e5
GKH
1078static inline void pci_set_master(struct pci_dev *dev)
1079{ }
1080
1081static inline int pci_enable_device(struct pci_dev *dev)
1082{
1083 return -EIO;
1084}
1085
1086static inline void pci_disable_device(struct pci_dev *dev)
1087{ }
1088
1089static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1090{
1091 return -EIO;
1092}
1093
80be0385
RD
1094static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1095{
1096 return -EIO;
1097}
1098
4d57cdfa
FT
1099static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1100 unsigned int size)
1101{
1102 return -EIO;
1103}
1104
59fc67de
FT
1105static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1106 unsigned long mask)
1107{
1108 return -EIO;
1109}
1110
05cca6e5
GKH
1111static inline int pci_assign_resource(struct pci_dev *dev, int i)
1112{
1113 return -EBUSY;
1114}
1115
1116static inline int __pci_register_driver(struct pci_driver *drv,
1117 struct module *owner)
1118{
1119 return 0;
1120}
1121
1122static inline int pci_register_driver(struct pci_driver *drv)
1123{
1124 return 0;
1125}
1126
1127static inline void pci_unregister_driver(struct pci_driver *drv)
1128{ }
1129
1130static inline int pci_find_capability(struct pci_dev *dev, int cap)
1131{
1132 return 0;
1133}
1134
1135static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1136 int cap)
1137{
1138 return 0;
1139}
1140
1141static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1142{
1143 return 0;
1144}
1145
1da177e4 1146/* Power management related routines */
05cca6e5
GKH
1147static inline int pci_save_state(struct pci_dev *dev)
1148{
1149 return 0;
1150}
1151
1152static inline int pci_restore_state(struct pci_dev *dev)
1153{
1154 return 0;
1155}
1da177e4 1156
05cca6e5
GKH
1157static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1158{
1159 return 0;
1160}
1161
1162static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1163 pm_message_t state)
1164{
1165 return PCI_D0;
1166}
1167
1168static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1169 int enable)
1170{
1171 return 0;
1172}
1173
1174static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1175{
1176 return -EIO;
1177}
1178
1179static inline void pci_release_regions(struct pci_dev *dev)
1180{ }
0da0ead9 1181
a46e8126
KG
1182#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1183
05cca6e5
GKH
1184static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1185{ }
1186
1187static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1188{ }
e04b0ea2 1189
d80d0217
RD
1190static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1191{ return NULL; }
1192
1193static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1194 unsigned int devfn)
1195{ return NULL; }
1196
1197static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1198 unsigned int devfn)
1199{ return NULL; }
1200
fb8a0d9d
WM
1201#define dev_is_pci(d) (false)
1202#define dev_is_pf(d) (false)
1203#define dev_num_vf(d) (0)
4352dfd5 1204#endif /* CONFIG_PCI */
1da177e4 1205
4352dfd5
GKH
1206/* Include architecture-dependent settings and functions */
1207
1208#include <asm/pci.h>
1da177e4 1209
1f82de10
YL
1210#ifndef PCIBIOS_MAX_MEM_32
1211#define PCIBIOS_MAX_MEM_32 (-1)
1212#endif
1213
1da177e4
LT
1214/* these helpers provide future and backwards compatibility
1215 * for accessing popular PCI BAR info */
05cca6e5
GKH
1216#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1217#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1218#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1219#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1220 ((pci_resource_start((dev), (bar)) == 0 && \
1221 pci_resource_end((dev), (bar)) == \
1222 pci_resource_start((dev), (bar))) ? 0 : \
1223 \
1224 (pci_resource_end((dev), (bar)) - \
1225 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1226
1227/* Similar to the helpers above, these manipulate per-pci_dev
1228 * driver-specific data. They are really just a wrapper around
1229 * the generic device structure functions of these calls.
1230 */
05cca6e5 1231static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1232{
1233 return dev_get_drvdata(&pdev->dev);
1234}
1235
05cca6e5 1236static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1237{
1238 dev_set_drvdata(&pdev->dev, data);
1239}
1240
1241/* If you want to know what to call your pci_dev, ask this function.
1242 * Again, it's a wrapper around the generic device.
1243 */
2fc90f61 1244static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1245{
c6c4f070 1246 return dev_name(&pdev->dev);
1da177e4
LT
1247}
1248
2311b1f2
ME
1249
1250/* Some archs don't want to expose struct resource to userland as-is
1251 * in sysfs and /proc
1252 */
1253#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1254static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1255 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1256 resource_size_t *end)
2311b1f2
ME
1257{
1258 *start = rsrc->start;
1259 *end = rsrc->end;
1260}
1261#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1262
1263
1da177e4
LT
1264/*
1265 * The world is not perfect and supplies us with broken PCI devices.
1266 * For at least a part of these bugs we need a work-around, so both
1267 * generic (drivers/pci/quirks.c) and per-architecture code can define
1268 * fixup hooks to be called for particular buggy devices.
1269 */
1270
1271struct pci_fixup {
1272 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1273 void (*hook)(struct pci_dev *dev);
1274};
1275
1276enum pci_fixup_pass {
1277 pci_fixup_early, /* Before probing BARs */
1278 pci_fixup_header, /* After reading configuration header */
1279 pci_fixup_final, /* Final phase of device fixups */
1280 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1281 pci_fixup_resume, /* pci_device_resume() */
1282 pci_fixup_suspend, /* pci_device_suspend */
1283 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1284};
1285
1286/* Anonymous variables would be nice... */
1287#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1288 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1289 __attribute__((__section__(#section))) = { vendor, device, hook };
1290#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1291 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1292 vendor##device##hook, vendor, device, hook)
1293#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1294 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1295 vendor##device##hook, vendor, device, hook)
1296#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1297 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1298 vendor##device##hook, vendor, device, hook)
1299#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1300 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1301 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1302#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1303 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1304 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1305#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1306 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1307 resume_early##vendor##device##hook, vendor, device, hook)
1308#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1309 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1310 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1311
93177a74 1312#ifdef CONFIG_PCI_QUIRKS
1da177e4 1313void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1314#else
1315static inline void pci_fixup_device(enum pci_fixup_pass pass,
1316 struct pci_dev *dev) {}
1317#endif
1da177e4 1318
05cca6e5 1319void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1320void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1321void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1322int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1323int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1324 const char *name);
ec04b075 1325void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1326
1da177e4 1327extern int pci_pci_problems;
236561e5 1328#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1329#define PCIPCI_TRITON 2
1330#define PCIPCI_NATOMA 4
1331#define PCIPCI_VIAETBF 8
1332#define PCIPCI_VSFX 16
236561e5
AC
1333#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1334#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1335
4516a618
AN
1336extern unsigned long pci_cardbus_io_size;
1337extern unsigned long pci_cardbus_mem_size;
491424c0 1338extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1339extern u8 pci_cache_line_size;
4516a618 1340
28760489
EB
1341extern unsigned long pci_hotplug_io_size;
1342extern unsigned long pci_hotplug_mem_size;
1343
19792a08
AB
1344int pcibios_add_platform_entries(struct pci_dev *dev);
1345void pcibios_disable_device(struct pci_dev *dev);
1346int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1347 enum pcie_reset_state state);
575e3348 1348
7752d5cf 1349#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1350extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1351extern void __init pci_mmcfg_late_init(void);
1352#else
bb63b421 1353static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1354static inline void pci_mmcfg_late_init(void) { }
1355#endif
1356
0ef5f8f6
AP
1357int pci_ext_cfg_avail(struct pci_dev *dev);
1358
1684f5dd 1359void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1360
dd7cc44d
YZ
1361#ifdef CONFIG_PCI_IOV
1362extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1363extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1364extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1365extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1366#else
1367static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1368{
1369 return -ENODEV;
1370}
1371static inline void pci_disable_sriov(struct pci_dev *dev)
1372{
1373}
74bb1bcc
YZ
1374static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1375{
1376 return IRQ_NONE;
1377}
fb8a0d9d
WM
1378static inline int pci_num_vf(struct pci_dev *dev)
1379{
1380 return 0;
1381}
dd7cc44d
YZ
1382#endif
1383
c825bc94
KK
1384#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1385extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1386extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1387#endif
1388
d7b7e605
KK
1389/**
1390 * pci_pcie_cap - get the saved PCIe capability offset
1391 * @dev: PCI device
1392 *
1393 * PCIe capability offset is calculated at PCI device initialization
1394 * time and saved in the data structure. This function returns saved
1395 * PCIe capability offset. Using this instead of pci_find_capability()
1396 * reduces unnecessary search in the PCI configuration space. If you
1397 * need to calculate PCIe capability offset from raw device for some
1398 * reasons, please use pci_find_capability() instead.
1399 */
1400static inline int pci_pcie_cap(struct pci_dev *dev)
1401{
1402 return dev->pcie_cap;
1403}
1404
7eb776c4
KK
1405/**
1406 * pci_is_pcie - check if the PCI device is PCI Express capable
1407 * @dev: PCI device
1408 *
1409 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1410 */
1411static inline bool pci_is_pcie(struct pci_dev *dev)
1412{
1413 return !!pci_pcie_cap(dev);
1414}
1415
5d990b62
CW
1416void pci_request_acs(void);
1417
a2ce7662 1418
7ad506fa
MC
1419#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1420#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1421
1422/* Large Resource Data Type Tag Item Names */
1423#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1424#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1425#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1426
1427#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1428#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1429#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1430
1431/* Small Resource Data Type Tag Item Names */
1432#define PCI_VPD_STIN_END 0x78 /* End */
1433
1434#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1435
1436#define PCI_VPD_SRDT_TIN_MASK 0x78
1437#define PCI_VPD_SRDT_LEN_MASK 0x07
1438
1439#define PCI_VPD_LRDT_TAG_SIZE 3
1440#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1441
e1d5bdab
MC
1442#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1443
4067a854
MC
1444#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1445#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1446#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
1447
a2ce7662
MC
1448/**
1449 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1450 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1451 *
1452 * Returns the extracted Large Resource Data Type length.
1453 */
1454static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1455{
1456 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1457}
1458
7ad506fa
MC
1459/**
1460 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1461 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1462 *
1463 * Returns the extracted Small Resource Data Type length.
1464 */
1465static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1466{
1467 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1468}
1469
e1d5bdab
MC
1470/**
1471 * pci_vpd_info_field_size - Extracts the information field length
1472 * @lrdt: Pointer to the beginning of an information field header
1473 *
1474 * Returns the extracted information field length.
1475 */
1476static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1477{
1478 return info_field[2];
1479}
1480
b55ac1b2
MC
1481/**
1482 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1483 * @buf: Pointer to buffered vpd data
1484 * @off: The offset into the buffer at which to begin the search
1485 * @len: The length of the vpd buffer
1486 * @rdt: The Resource Data Type to search for
1487 *
1488 * Returns the index where the Resource Data Type was found or
1489 * -ENOENT otherwise.
1490 */
1491int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1492
4067a854
MC
1493/**
1494 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1495 * @buf: Pointer to buffered vpd data
1496 * @off: The offset into the buffer at which to begin the search
1497 * @len: The length of the buffer area, relative to off, in which to search
1498 * @kw: The keyword to search for
1499 *
1500 * Returns the index where the information field keyword was found or
1501 * -ENOENT otherwise.
1502 */
1503int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1504 unsigned int len, const char *kw);
1505
1da177e4
LT
1506#endif /* __KERNEL__ */
1507#endif /* LINUX_PCI_H */
This page took 1.168371 seconds and 5 git commands to generate.