PCI: add power-state name strings
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7 139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
41017f0c
SL
190struct pci_cap_saved_state {
191 struct hlist_node next;
192 char cap_nr;
193 u32 data[0];
194};
195
7d715a6c 196struct pcie_link_state;
ee69439c 197struct pci_vpd;
d1b054da 198struct pci_sriov;
ee69439c 199
1da177e4
LT
200/*
201 * The pci_dev structure is used to describe PCI devices.
202 */
203struct pci_dev {
1da177e4
LT
204 struct list_head bus_list; /* node in per-bus list */
205 struct pci_bus *bus; /* bus this device is on */
206 struct pci_bus *subordinate; /* bus this device bridges to */
207
208 void *sysdata; /* hook for sys-specific extension */
209 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 210 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
211
212 unsigned int devfn; /* encoded device & function index */
213 unsigned short vendor;
214 unsigned short device;
215 unsigned short subsystem_vendor;
216 unsigned short subsystem_device;
217 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 218 u8 revision; /* PCI revision, low byte of class word */
1da177e4 219 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
994a65e2 220 u8 pcie_type; /* PCI-E device/port type */
1da177e4 221 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 222 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
223
224 struct pci_driver *driver; /* which driver has allocated this device */
225 u64 dma_mask; /* Mask of the bits of bus address this
226 device implements. Normally this is
227 0xffffffff. You only need to change
228 this if your device has broken DMA
229 or supports 64-bit transfers. */
230
4d57cdfa
FT
231 struct device_dma_parameters dma_parms;
232
1da177e4
LT
233 pci_power_t current_state; /* Current operating state. In ACPI-speak,
234 this is D0-D3, D0 being fully functional,
235 and D3 being off. */
337001b6
RW
236 int pm_cap; /* PM capability offset in the
237 configuration space */
238 unsigned int pme_support:5; /* Bitmask of states from which PME#
239 can be generated */
240 unsigned int d1_support:1; /* Low power state D1 is supported */
241 unsigned int d2_support:1; /* Low power state D2 is supported */
242 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
1da177e4 243
7d715a6c
SL
244#ifdef CONFIG_PCIEASPM
245 struct pcie_link_state *link_state; /* ASPM link state. */
246#endif
247
392a1ce7 248 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
249 struct device dev; /* Generic device interface */
250
1da177e4
LT
251 int cfg_size; /* Size of configuration space */
252
253 /*
254 * Instead of touching interrupt line and base address registers
255 * directly, use the values stored here. They might be different!
256 */
257 unsigned int irq;
258 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
259
260 /* These fields are used by common fixups */
261 unsigned int transparent:1; /* Transparent PCI bridge */
262 unsigned int multifunction:1;/* Part of multi-function device */
263 /* keep track of device state */
8a1bc901 264 unsigned int is_added:1;
1da177e4 265 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 266 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 267 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 268 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 269 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
270 unsigned int msi_enabled:1;
271 unsigned int msix_enabled:1;
58c3a727 272 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 273 unsigned int is_managed:1;
994a65e2 274 unsigned int is_pcie:1;
aa8c6c93 275 unsigned int state_saved:1;
d1b054da 276 unsigned int is_physfn:1;
dd7cc44d 277 unsigned int is_virtfn:1;
ba698ad4 278 pci_dev_flags_t dev_flags;
bae94d02 279 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 280
1da177e4 281 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 282 struct hlist_head saved_cap_space;
1da177e4
LT
283 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
284 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
285 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 286 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 287#ifdef CONFIG_PCI_MSI
4aa9bc95 288 struct list_head msi_list;
ded86d8d 289#endif
94e61088 290 struct pci_vpd *vpd;
d1b054da 291#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
292 union {
293 struct pci_sriov *sriov; /* SR-IOV capability related */
294 struct pci_dev *physfn; /* the PF this VF is associated with */
295 };
d1b054da 296#endif
1da177e4
LT
297};
298
65891215
ME
299extern struct pci_dev *alloc_pci_dev(void);
300
1da177e4
LT
301#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
302#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
303#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
304
a7369f1f
LV
305static inline int pci_channel_offline(struct pci_dev *pdev)
306{
307 return (pdev->error_state != pci_channel_io_normal);
308}
309
41017f0c 310static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 311 struct pci_dev *pci_dev, char cap)
41017f0c
SL
312{
313 struct pci_cap_saved_state *tmp;
314 struct hlist_node *pos;
315
316 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
317 if (tmp->cap_nr == cap)
318 return tmp;
319 }
320 return NULL;
321}
322
323static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
324 struct pci_cap_saved_state *new_cap)
325{
326 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
327}
328
1da177e4 329#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 330#define PCI_BUS_NUM_RESOURCES 16
1da177e4 331#endif
4352dfd5
GKH
332
333#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
334
335struct pci_bus {
336 struct list_head node; /* node in list of buses */
337 struct pci_bus *parent; /* parent bus this bridge is on */
338 struct list_head children; /* list of child buses */
339 struct list_head devices; /* list of devices on this bus */
340 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 341 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
342 struct resource *resource[PCI_BUS_NUM_RESOURCES];
343 /* address space routed to this bus */
344
345 struct pci_ops *ops; /* configuration access functions */
346 void *sysdata; /* hook for sys-specific extension */
347 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
348
349 unsigned char number; /* bus number */
350 unsigned char primary; /* number of primary bridge */
351 unsigned char secondary; /* number of secondary bridge */
352 unsigned char subordinate; /* max number of subordinate buses */
353
354 char name[48];
355
356 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 357 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 358 struct device *bridge;
fd7d1ced 359 struct device dev;
1da177e4
LT
360 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
361 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 362 unsigned int is_added:1;
1da177e4
LT
363};
364
365#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 366#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 367
79af72d7
KK
368/*
369 * Returns true if the pci bus is root (behind host-pci bridge),
370 * false otherwise
371 */
372static inline bool pci_is_root_bus(struct pci_bus *pbus)
373{
374 return !(pbus->parent);
375}
376
16cf0ebc
RW
377#ifdef CONFIG_PCI_MSI
378static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
379{
380 return pci_dev->msi_enabled || pci_dev->msix_enabled;
381}
382#else
383static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
384#endif
385
1da177e4
LT
386/*
387 * Error values that may be returned by PCI functions.
388 */
389#define PCIBIOS_SUCCESSFUL 0x00
390#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
391#define PCIBIOS_BAD_VENDOR_ID 0x83
392#define PCIBIOS_DEVICE_NOT_FOUND 0x86
393#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
394#define PCIBIOS_SET_FAILED 0x88
395#define PCIBIOS_BUFFER_TOO_SMALL 0x89
396
397/* Low-level architecture-dependent routines */
398
399struct pci_ops {
400 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
401 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
402};
403
b6ce068a
MW
404/*
405 * ACPI needs to be able to access PCI config space before we've done a
406 * PCI bus scan and created pci_bus structures.
407 */
408extern int raw_pci_read(unsigned int domain, unsigned int bus,
409 unsigned int devfn, int reg, int len, u32 *val);
410extern int raw_pci_write(unsigned int domain, unsigned int bus,
411 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
412
413struct pci_bus_region {
c40a22e0
BH
414 resource_size_t start;
415 resource_size_t end;
1da177e4
LT
416};
417
418struct pci_dynids {
419 spinlock_t lock; /* protects list, index */
420 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
421};
422
392a1ce7 423/* ---------------------------------------------------------------- */
424/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 425 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7 426 * will be notified of PCI bus errors, and will be driven to recovery
427 * when an error occurs.
428 */
429
430typedef unsigned int __bitwise pci_ers_result_t;
431
432enum pci_ers_result {
433 /* no result/none/not supported in device driver */
434 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
435
436 /* Device driver can recover without slot reset */
437 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
438
439 /* Device driver wants slot to be reset. */
440 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
441
442 /* Device has completely failed, is unrecoverable */
443 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
444
445 /* Device driver is fully recovered and operational */
446 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
447};
448
449/* PCI bus error event callbacks */
05cca6e5 450struct pci_error_handlers {
392a1ce7 451 /* PCI bus error detected on this device */
452 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 453 enum pci_channel_state error);
392a1ce7 454
455 /* MMIO has been re-enabled, but not DMA */
456 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
457
458 /* PCI Express link has been reset */
459 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
460
461 /* PCI slot has been reset */
462 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
463
464 /* Device driver may resume normal operations */
465 void (*resume)(struct pci_dev *dev);
466};
467
468/* ---------------------------------------------------------------- */
469
1da177e4
LT
470struct module;
471struct pci_driver {
472 struct list_head node;
473 char *name;
1da177e4
LT
474 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
475 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
476 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
477 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
478 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
479 int (*resume_early) (struct pci_dev *dev);
1da177e4 480 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 481 void (*shutdown) (struct pci_dev *dev);
392a1ce7 482 struct pci_error_handlers *err_handler;
1da177e4
LT
483 struct device_driver driver;
484 struct pci_dynids dynids;
485};
486
05cca6e5 487#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 488
90a1ba0c 489/**
9f9351bb 490 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
491 * @_table: device table name
492 *
493 * This macro is used to create a struct pci_device_id array (a device table)
494 * in a generic manner.
495 */
9f9351bb 496#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
497 const struct pci_device_id _table[] __devinitconst
498
1da177e4
LT
499/**
500 * PCI_DEVICE - macro used to describe a specific pci device
501 * @vend: the 16 bit PCI Vendor ID
502 * @dev: the 16 bit PCI Device ID
503 *
504 * This macro is used to create a struct pci_device_id that matches a
505 * specific device. The subvendor and subdevice fields will be set to
506 * PCI_ANY_ID.
507 */
508#define PCI_DEVICE(vend,dev) \
509 .vendor = (vend), .device = (dev), \
510 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
511
512/**
513 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
514 * @dev_class: the class, subclass, prog-if triple for this device
515 * @dev_class_mask: the class mask for this device
516 *
517 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 518 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
519 * fields will be set to PCI_ANY_ID.
520 */
521#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
522 .class = (dev_class), .class_mask = (dev_class_mask), \
523 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
524 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
525
1597cacb
AC
526/**
527 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
528 * @vendor: the vendor name
529 * @device: the 16 bit PCI Device ID
1597cacb
AC
530 *
531 * This macro is used to create a struct pci_device_id that matches a
532 * specific PCI device. The subvendor, and subdevice fields will be set
533 * to PCI_ANY_ID. The macro allows the next field to follow as the device
534 * private data.
535 */
536
537#define PCI_VDEVICE(vendor, device) \
538 PCI_VENDOR_ID_##vendor, (device), \
539 PCI_ANY_ID, PCI_ANY_ID, 0, 0
540
1da177e4
LT
541/* these external functions are only available when PCI support is enabled */
542#ifdef CONFIG_PCI
543
544extern struct bus_type pci_bus_type;
545
546/* Do NOT directly access these two variables, unless you are arch specific pci
547 * code, or pci core code. */
548extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
549/* Some device drivers need know if pci is initiated */
550extern int no_pci_devices(void);
1da177e4
LT
551
552void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 553int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 554char *pcibios_setup(char *str);
1da177e4
LT
555
556/* Used only when drivers/pci/setup.c is used */
e31dd6e4
GKH
557void pcibios_align_resource(void *, struct resource *, resource_size_t,
558 resource_size_t);
1da177e4
LT
559void pcibios_update_irq(struct pci_dev *, int irq);
560
561/* Generic PCI functions used internally */
562
563extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 564void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
565struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
566 struct pci_ops *ops, void *sysdata);
98db6f19 567static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 568 void *sysdata)
1da177e4 569{
c431ada4
RS
570 struct pci_bus *root_bus;
571 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
572 if (root_bus)
573 pci_bus_add_devices(root_bus);
574 return root_bus;
1da177e4 575}
05cca6e5
GKH
576struct pci_bus *pci_create_bus(struct device *parent, int bus,
577 struct pci_ops *ops, void *sysdata);
578struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
579 int busnr);
f46753c5 580struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
581 const char *name,
582 struct hotplug_slot *hotplug);
f46753c5 583void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 584void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 585int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 586struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 587void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 588unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 589int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 590void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
591struct resource *pci_find_parent_resource(const struct pci_dev *dev,
592 struct resource *res);
57c2cf71 593u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 594int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 595u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
596extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
597extern void pci_dev_put(struct pci_dev *dev);
598extern void pci_remove_bus(struct pci_bus *b);
599extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 600extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 601void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 602extern void pci_sort_breadthfirst(void);
1da177e4
LT
603
604/* Generic PCI functions exported to card drivers */
605
bd3989e0 606#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
607struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
608 unsigned int device,
b08508c4 609 struct pci_dev *from);
05cca6e5
GKH
610struct pci_dev __deprecated *pci_find_slot(unsigned int bus,
611 unsigned int devfn);
bd3989e0
JG
612#endif /* CONFIG_PCI_LEGACY */
613
388c8c16
JB
614enum pci_lost_interrupt_reason {
615 PCI_LOST_IRQ_NO_INFORMATION = 0,
616 PCI_LOST_IRQ_DISABLE_MSI,
617 PCI_LOST_IRQ_DISABLE_MSIX,
618 PCI_LOST_IRQ_DISABLE_ACPI,
619};
620enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
621int pci_find_capability(struct pci_dev *dev, int cap);
622int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
623int pci_find_ext_capability(struct pci_dev *dev, int cap);
624int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
625int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 626struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 627
d42552c3
AM
628struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
629 struct pci_dev *from);
05cca6e5 630struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 631 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 632 struct pci_dev *from);
05cca6e5
GKH
633struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
634struct pci_dev *pci_get_bus_and_slot(unsigned int bus, unsigned int devfn);
635struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
636int pci_dev_present(const struct pci_device_id *ids);
637
05cca6e5
GKH
638int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
639 int where, u8 *val);
640int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
641 int where, u16 *val);
642int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
643 int where, u32 *val);
644int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
645 int where, u8 val);
646int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
647 int where, u16 val);
648int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
649 int where, u32 val);
1da177e4
LT
650
651static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
652{
05cca6e5 653 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
654}
655static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
656{
05cca6e5 657 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 658}
05cca6e5
GKH
659static inline int pci_read_config_dword(struct pci_dev *dev, int where,
660 u32 *val)
1da177e4 661{
05cca6e5 662 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
663}
664static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
665{
05cca6e5 666 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
667}
668static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
669{
05cca6e5 670 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 671}
05cca6e5
GKH
672static inline int pci_write_config_dword(struct pci_dev *dev, int where,
673 u32 val)
1da177e4 674{
05cca6e5 675 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
676}
677
4a7fb636 678int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
679int __must_check pci_enable_device_io(struct pci_dev *dev);
680int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 681int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
682int __must_check pcim_enable_device(struct pci_dev *pdev);
683void pcim_pin_device(struct pci_dev *pdev);
684
296ccb08
YS
685static inline int pci_is_enabled(struct pci_dev *pdev)
686{
687 return (atomic_read(&pdev->enable_cnt) > 0);
688}
689
9ac7849e
TH
690static inline int pci_is_managed(struct pci_dev *pdev)
691{
692 return pdev->is_managed;
693}
694
1da177e4
LT
695void pci_disable_device(struct pci_dev *dev);
696void pci_set_master(struct pci_dev *dev);
6a479079 697void pci_clear_master(struct pci_dev *dev);
f7bdd12d 698int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
1da177e4 699#define HAVE_PCI_SET_MWI
4a7fb636 700int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 701int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 702void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 703void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 704void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
705int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
706int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 707int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 708int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
709int pcix_get_max_mmrbc(struct pci_dev *dev);
710int pcix_get_mmrbc(struct pci_dev *dev);
711int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 712int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 713int pcie_set_readrq(struct pci_dev *dev, int rq);
8dd7f803
SY
714int pci_reset_function(struct pci_dev *dev);
715int pci_execute_reset_function(struct pci_dev *dev);
14add80b 716void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 717int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 718int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
719
720/* ROM control related routines */
e416de5e
AC
721int pci_enable_rom(struct pci_dev *pdev);
722void pci_disable_rom(struct pci_dev *pdev);
144a50ea 723void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 724void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 725size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
726
727/* Power management related routines */
728int pci_save_state(struct pci_dev *dev);
729int pci_restore_state(struct pci_dev *dev);
0e5dd46b 730int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
731int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
732pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 733bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 734void pci_pme_active(struct pci_dev *dev, bool enable);
9c8550ee 735int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable);
0235c4fc 736int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 737pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
738int pci_prepare_to_sleep(struct pci_dev *dev);
739int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 740
ce5ccdef 741/* Functions for PCI Hotplug drivers to use */
05cca6e5 742int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
743#ifdef CONFIG_HOTPLUG
744unsigned int pci_rescan_bus(struct pci_bus *bus);
745#endif
ce5ccdef 746
287d19ce
SH
747/* Vital product data routines */
748ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
749ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 750int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 751
1da177e4 752/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 753void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
754void pci_bus_size_bridges(struct pci_bus *bus);
755int pci_claim_resource(struct pci_dev *, int);
756void pci_assign_unassigned_resources(void);
757void pdev_enable_device(struct pci_dev *);
758void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 759int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
760void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
761 int (*)(struct pci_dev *, u8, u8));
762#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 763int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 764int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 765void pci_release_regions(struct pci_dev *);
4a7fb636 766int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 767int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 768void pci_release_region(struct pci_dev *, int);
c87deff7 769int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 770int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 771void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
772
773/* drivers/pci/bus.c */
4a7fb636
AM
774int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
775 struct resource *res, resource_size_t size,
776 resource_size_t align, resource_size_t min,
777 unsigned int type_mask,
778 void (*alignf)(void *, struct resource *,
779 resource_size_t, resource_size_t),
780 void *alignf_data);
1da177e4
LT
781void pci_enable_bridges(struct pci_bus *bus);
782
863b18f4 783/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
784int __must_check __pci_register_driver(struct pci_driver *, struct module *,
785 const char *mod_name);
bba81165
AM
786
787/*
788 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
789 */
790#define pci_register_driver(driver) \
791 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 792
05cca6e5
GKH
793void pci_unregister_driver(struct pci_driver *dev);
794void pci_remove_behind_bridge(struct pci_dev *dev);
795struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
796const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
797 struct pci_dev *dev);
798int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
799 int pass);
1da177e4 800
cecf4864
PM
801void pci_walk_bus(struct pci_bus *top, void (*cb)(struct pci_dev *, void *),
802 void *userdata);
70b9f7dc 803int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 804int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 805unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 806
1da177e4
LT
807/* kmem_cache style wrapper around pci_alloc_consistent() */
808
809#include <linux/dmapool.h>
810
811#define pci_pool dma_pool
812#define pci_pool_create(name, pdev, size, align, allocation) \
813 dma_pool_create(name, &pdev->dev, size, align, allocation)
814#define pci_pool_destroy(pool) dma_pool_destroy(pool)
815#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
816#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
817
e24c2d96
DM
818enum pci_dma_burst_strategy {
819 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
820 strategy_parameter is N/A */
821 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
822 byte boundaries */
823 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
824 strategy_parameter byte boundaries */
825};
826
1da177e4 827struct msix_entry {
16dbef4a 828 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
829 u16 entry; /* driver uses to specify entry, OS writes */
830};
831
0366f8f7 832
1da177e4 833#ifndef CONFIG_PCI_MSI
1c8d7b0a 834static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
835{
836 return -1;
837}
838
d52877c7
YL
839static inline void pci_msi_shutdown(struct pci_dev *dev)
840{ }
05cca6e5
GKH
841static inline void pci_disable_msi(struct pci_dev *dev)
842{ }
843
a52e2e35
RW
844static inline int pci_msix_table_size(struct pci_dev *dev)
845{
846 return 0;
847}
05cca6e5
GKH
848static inline int pci_enable_msix(struct pci_dev *dev,
849 struct msix_entry *entries, int nvec)
850{
851 return -1;
852}
853
d52877c7
YL
854static inline void pci_msix_shutdown(struct pci_dev *dev)
855{ }
05cca6e5
GKH
856static inline void pci_disable_msix(struct pci_dev *dev)
857{ }
858
859static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
860{ }
861
862static inline void pci_restore_msi_state(struct pci_dev *dev)
863{ }
07ae95f9
AP
864static inline int pci_msi_enabled(void)
865{
866 return 0;
867}
1da177e4 868#else
1c8d7b0a 869extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 870extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 871extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 872extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 873extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 874 struct msix_entry *entries, int nvec);
d52877c7 875extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
876extern void pci_disable_msix(struct pci_dev *dev);
877extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 878extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 879extern int pci_msi_enabled(void);
1da177e4
LT
880#endif
881
3e1b1600
AP
882#ifndef CONFIG_PCIEASPM
883static inline int pcie_aspm_enabled(void)
884{
885 return 0;
886}
887#else
888extern int pcie_aspm_enabled(void);
889#endif
890
1c8d7b0a
MW
891#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
892
8b955b0d 893#ifdef CONFIG_HT_IRQ
8b955b0d
EB
894/* The functions a driver should call */
895int ht_create_irq(struct pci_dev *dev, int idx);
896void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
897#endif /* CONFIG_HT_IRQ */
898
e04b0ea2
BK
899extern void pci_block_user_cfg_access(struct pci_dev *dev);
900extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
901
4352dfd5
GKH
902/*
903 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
904 * a PCI domain is defined to be a set of PCI busses which share
905 * configuration space.
906 */
32a2eea7
JG
907#ifdef CONFIG_PCI_DOMAINS
908extern int pci_domains_supported;
909#else
910enum { pci_domains_supported = 0 };
05cca6e5
GKH
911static inline int pci_domain_nr(struct pci_bus *bus)
912{
913 return 0;
914}
915
4352dfd5
GKH
916static inline int pci_proc_domain(struct pci_bus *bus)
917{
918 return 0;
919}
32a2eea7 920#endif /* CONFIG_PCI_DOMAINS */
1da177e4 921
4352dfd5 922#else /* CONFIG_PCI is not enabled */
1da177e4
LT
923
924/*
925 * If the system does not have PCI, clearly these return errors. Define
926 * these as simple inline functions to avoid hair in drivers.
927 */
928
05cca6e5
GKH
929#define _PCI_NOP(o, s, t) \
930 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
931 int where, t val) \
1da177e4 932 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
933
934#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
935 _PCI_NOP(o, word, u16 x) \
936 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
937_PCI_NOP_ALL(read, *)
938_PCI_NOP_ALL(write,)
939
05cca6e5
GKH
940static inline struct pci_dev *pci_find_device(unsigned int vendor,
941 unsigned int device,
b08508c4 942 struct pci_dev *from)
05cca6e5
GKH
943{
944 return NULL;
945}
1da177e4 946
05cca6e5
GKH
947static inline struct pci_dev *pci_find_slot(unsigned int bus,
948 unsigned int devfn)
949{
950 return NULL;
951}
1da177e4 952
d42552c3 953static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
954 unsigned int device,
955 struct pci_dev *from)
956{
957 return NULL;
958}
d42552c3 959
05cca6e5
GKH
960static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
961 unsigned int device,
962 unsigned int ss_vendor,
963 unsigned int ss_device,
b08508c4 964 struct pci_dev *from)
05cca6e5
GKH
965{
966 return NULL;
967}
1da177e4 968
05cca6e5
GKH
969static inline struct pci_dev *pci_get_class(unsigned int class,
970 struct pci_dev *from)
971{
972 return NULL;
973}
1da177e4
LT
974
975#define pci_dev_present(ids) (0)
ed4aaadb 976#define no_pci_devices() (1)
1da177e4
LT
977#define pci_dev_put(dev) do { } while (0)
978
05cca6e5
GKH
979static inline void pci_set_master(struct pci_dev *dev)
980{ }
981
982static inline int pci_enable_device(struct pci_dev *dev)
983{
984 return -EIO;
985}
986
987static inline void pci_disable_device(struct pci_dev *dev)
988{ }
989
990static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
991{
992 return -EIO;
993}
994
80be0385
RD
995static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
996{
997 return -EIO;
998}
999
4d57cdfa
FT
1000static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1001 unsigned int size)
1002{
1003 return -EIO;
1004}
1005
59fc67de
FT
1006static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1007 unsigned long mask)
1008{
1009 return -EIO;
1010}
1011
05cca6e5
GKH
1012static inline int pci_assign_resource(struct pci_dev *dev, int i)
1013{
1014 return -EBUSY;
1015}
1016
1017static inline int __pci_register_driver(struct pci_driver *drv,
1018 struct module *owner)
1019{
1020 return 0;
1021}
1022
1023static inline int pci_register_driver(struct pci_driver *drv)
1024{
1025 return 0;
1026}
1027
1028static inline void pci_unregister_driver(struct pci_driver *drv)
1029{ }
1030
1031static inline int pci_find_capability(struct pci_dev *dev, int cap)
1032{
1033 return 0;
1034}
1035
1036static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1037 int cap)
1038{
1039 return 0;
1040}
1041
1042static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1043{
1044 return 0;
1045}
1046
1da177e4 1047/* Power management related routines */
05cca6e5
GKH
1048static inline int pci_save_state(struct pci_dev *dev)
1049{
1050 return 0;
1051}
1052
1053static inline int pci_restore_state(struct pci_dev *dev)
1054{
1055 return 0;
1056}
1da177e4 1057
05cca6e5
GKH
1058static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1059{
1060 return 0;
1061}
1062
1063static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1064 pm_message_t state)
1065{
1066 return PCI_D0;
1067}
1068
1069static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1070 int enable)
1071{
1072 return 0;
1073}
1074
1075static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1076{
1077 return -EIO;
1078}
1079
1080static inline void pci_release_regions(struct pci_dev *dev)
1081{ }
0da0ead9 1082
a46e8126
KG
1083#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1084
05cca6e5
GKH
1085static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1086{ }
1087
1088static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1089{ }
e04b0ea2 1090
d80d0217
RD
1091static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1092{ return NULL; }
1093
1094static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1095 unsigned int devfn)
1096{ return NULL; }
1097
1098static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1099 unsigned int devfn)
1100{ return NULL; }
1101
4352dfd5 1102#endif /* CONFIG_PCI */
1da177e4 1103
4352dfd5
GKH
1104/* Include architecture-dependent settings and functions */
1105
1106#include <asm/pci.h>
1da177e4
LT
1107
1108/* these helpers provide future and backwards compatibility
1109 * for accessing popular PCI BAR info */
05cca6e5
GKH
1110#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1111#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1112#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1113#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1114 ((pci_resource_start((dev), (bar)) == 0 && \
1115 pci_resource_end((dev), (bar)) == \
1116 pci_resource_start((dev), (bar))) ? 0 : \
1117 \
1118 (pci_resource_end((dev), (bar)) - \
1119 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1120
1121/* Similar to the helpers above, these manipulate per-pci_dev
1122 * driver-specific data. They are really just a wrapper around
1123 * the generic device structure functions of these calls.
1124 */
05cca6e5 1125static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1126{
1127 return dev_get_drvdata(&pdev->dev);
1128}
1129
05cca6e5 1130static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1131{
1132 dev_set_drvdata(&pdev->dev, data);
1133}
1134
1135/* If you want to know what to call your pci_dev, ask this function.
1136 * Again, it's a wrapper around the generic device.
1137 */
c6c4f070 1138static inline const char *pci_name(struct pci_dev *pdev)
1da177e4 1139{
c6c4f070 1140 return dev_name(&pdev->dev);
1da177e4
LT
1141}
1142
2311b1f2
ME
1143
1144/* Some archs don't want to expose struct resource to userland as-is
1145 * in sysfs and /proc
1146 */
1147#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1148static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1149 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1150 resource_size_t *end)
2311b1f2
ME
1151{
1152 *start = rsrc->start;
1153 *end = rsrc->end;
1154}
1155#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1156
1157
1da177e4
LT
1158/*
1159 * The world is not perfect and supplies us with broken PCI devices.
1160 * For at least a part of these bugs we need a work-around, so both
1161 * generic (drivers/pci/quirks.c) and per-architecture code can define
1162 * fixup hooks to be called for particular buggy devices.
1163 */
1164
1165struct pci_fixup {
1166 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1167 void (*hook)(struct pci_dev *dev);
1168};
1169
1170enum pci_fixup_pass {
1171 pci_fixup_early, /* Before probing BARs */
1172 pci_fixup_header, /* After reading configuration header */
1173 pci_fixup_final, /* Final phase of device fixups */
1174 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1175 pci_fixup_resume, /* pci_device_resume() */
1176 pci_fixup_suspend, /* pci_device_suspend */
1177 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1178};
1179
1180/* Anonymous variables would be nice... */
1181#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1182 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1183 __attribute__((__section__(#section))) = { vendor, device, hook };
1184#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1185 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1186 vendor##device##hook, vendor, device, hook)
1187#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1188 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1189 vendor##device##hook, vendor, device, hook)
1190#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1191 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1192 vendor##device##hook, vendor, device, hook)
1193#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1194 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1195 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1196#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1197 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1198 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1199#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1200 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1201 resume_early##vendor##device##hook, vendor, device, hook)
1202#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1203 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1204 suspend##vendor##device##hook, vendor, device, hook)
1da177e4
LT
1205
1206
1207void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1208
05cca6e5 1209void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1210void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1211void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1212int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1213int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1214 const char *name);
ec04b075 1215void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1216
1da177e4 1217extern int pci_pci_problems;
236561e5 1218#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1219#define PCIPCI_TRITON 2
1220#define PCIPCI_NATOMA 4
1221#define PCIPCI_VIAETBF 8
1222#define PCIPCI_VSFX 16
236561e5
AC
1223#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1224#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1225
4516a618
AN
1226extern unsigned long pci_cardbus_io_size;
1227extern unsigned long pci_cardbus_mem_size;
1228
19792a08
AB
1229int pcibios_add_platform_entries(struct pci_dev *dev);
1230void pcibios_disable_device(struct pci_dev *dev);
1231int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1232 enum pcie_reset_state state);
575e3348 1233
7752d5cf 1234#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1235extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1236extern void __init pci_mmcfg_late_init(void);
1237#else
bb63b421 1238static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1239static inline void pci_mmcfg_late_init(void) { }
1240#endif
1241
0ef5f8f6
AP
1242int pci_ext_cfg_avail(struct pci_dev *dev);
1243
1684f5dd 1244void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1245
dd7cc44d
YZ
1246#ifdef CONFIG_PCI_IOV
1247extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1248extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1249extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
dd7cc44d
YZ
1250#else
1251static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1252{
1253 return -ENODEV;
1254}
1255static inline void pci_disable_sriov(struct pci_dev *dev)
1256{
1257}
74bb1bcc
YZ
1258static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1259{
1260 return IRQ_NONE;
1261}
dd7cc44d
YZ
1262#endif
1263
1da177e4
LT
1264#endif /* __KERNEL__ */
1265#endif /* LINUX_PCI_H */
This page took 0.721617 seconds and 5 git commands to generate.