PCI: pull pcibios_setup() up into core
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
60063497 52#include <linux/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
cda57bf9 114 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7 139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
6777829c
GR
177 /* Provide indication device is assigned by a Virtual Machine Manager */
178 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) 4,
ba698ad4
DM
179};
180
e1d3a908
SA
181enum pci_irq_reroute_variant {
182 INTEL_IRQ_REROUTE_VARIANT = 1,
183 MAX_IRQ_REROUTE_VARIANTS = 3
184};
185
6e325a62
MT
186typedef unsigned short __bitwise pci_bus_flags_t;
187enum pci_bus_flags {
d556ad4b
PO
188 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
189 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
190};
191
536c8cb4
MW
192/* Based on the PCI Hotplug Spec, but some values are made up by us */
193enum pci_bus_speed {
194 PCI_SPEED_33MHz = 0x00,
195 PCI_SPEED_66MHz = 0x01,
196 PCI_SPEED_66MHz_PCIX = 0x02,
197 PCI_SPEED_100MHz_PCIX = 0x03,
198 PCI_SPEED_133MHz_PCIX = 0x04,
199 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
200 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
201 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
202 PCI_SPEED_66MHz_PCIX_266 = 0x09,
203 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
204 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
205 AGP_UNKNOWN = 0x0c,
206 AGP_1X = 0x0d,
207 AGP_2X = 0x0e,
208 AGP_4X = 0x0f,
209 AGP_8X = 0x10,
536c8cb4
MW
210 PCI_SPEED_66MHz_PCIX_533 = 0x11,
211 PCI_SPEED_100MHz_PCIX_533 = 0x12,
212 PCI_SPEED_133MHz_PCIX_533 = 0x13,
213 PCIE_SPEED_2_5GT = 0x14,
214 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 215 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
216 PCI_SPEED_UNKNOWN = 0xff,
217};
218
24a4742f 219struct pci_cap_saved_data {
41017f0c 220 char cap_nr;
24a4742f 221 unsigned int size;
41017f0c
SL
222 u32 data[0];
223};
224
24a4742f
AW
225struct pci_cap_saved_state {
226 struct hlist_node next;
227 struct pci_cap_saved_data cap;
228};
229
7d715a6c 230struct pcie_link_state;
ee69439c 231struct pci_vpd;
d1b054da 232struct pci_sriov;
302b4215 233struct pci_ats;
ee69439c 234
1da177e4
LT
235/*
236 * The pci_dev structure is used to describe PCI devices.
237 */
238struct pci_dev {
1da177e4
LT
239 struct list_head bus_list; /* node in per-bus list */
240 struct pci_bus *bus; /* bus this device is on */
241 struct pci_bus *subordinate; /* bus this device bridges to */
242
243 void *sysdata; /* hook for sys-specific extension */
244 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 245 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
246
247 unsigned int devfn; /* encoded device & function index */
248 unsigned short vendor;
249 unsigned short device;
250 unsigned short subsystem_vendor;
251 unsigned short subsystem_device;
252 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 253 u8 revision; /* PCI revision, low byte of class word */
1da177e4 254 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 255 u8 pcie_cap; /* PCI-E capability offset */
b03e7495
JM
256 u8 pcie_type:4; /* PCI-E device/port type */
257 u8 pcie_mpss:3; /* PCI-E Max Payload Size Supported */
1da177e4 258 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 259 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
260
261 struct pci_driver *driver; /* which driver has allocated this device */
262 u64 dma_mask; /* Mask of the bits of bus address this
263 device implements. Normally this is
264 0xffffffff. You only need to change
265 this if your device has broken DMA
266 or supports 64-bit transfers. */
267
4d57cdfa
FT
268 struct device_dma_parameters dma_parms;
269
1da177e4
LT
270 pci_power_t current_state; /* Current operating state. In ACPI-speak,
271 this is D0-D3, D0 being fully functional,
272 and D3 being off. */
337001b6
RW
273 int pm_cap; /* PM capability offset in the
274 configuration space */
275 unsigned int pme_support:5; /* Bitmask of states from which PME#
276 can be generated */
c7f48656 277 unsigned int pme_interrupt:1;
379021d5 278 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
279 unsigned int d1_support:1; /* Low power state D1 is supported */
280 unsigned int d2_support:1; /* Low power state D2 is supported */
281 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
253d2e54
JP
282 unsigned int mmio_always_on:1; /* disallow turning off io/mem
283 decoding during bar sizing */
e80bb09d 284 unsigned int wakeup_prepared:1;
1ae861e6 285 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 286
7d715a6c
SL
287#ifdef CONFIG_PCIEASPM
288 struct pcie_link_state *link_state; /* ASPM link state. */
289#endif
290
392a1ce7 291 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
292 struct device dev; /* Generic device interface */
293
1da177e4
LT
294 int cfg_size; /* Size of configuration space */
295
296 /*
297 * Instead of touching interrupt line and base address registers
298 * directly, use the values stored here. They might be different!
299 */
300 unsigned int irq;
301 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
302
303 /* These fields are used by common fixups */
304 unsigned int transparent:1; /* Transparent PCI bridge */
305 unsigned int multifunction:1;/* Part of multi-function device */
306 /* keep track of device state */
8a1bc901 307 unsigned int is_added:1;
1da177e4 308 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 309 unsigned int no_msi:1; /* device may not use msi */
fb51ccbf 310 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 311 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 312 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
313 unsigned int msi_enabled:1;
314 unsigned int msix_enabled:1;
58c3a727 315 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 316 unsigned int is_managed:1;
6d3be84a
KK
317 unsigned int is_pcie:1; /* Obsolete. Will be removed.
318 Use pci_is_pcie() instead */
260d703a 319 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 320 unsigned int state_saved:1;
d1b054da 321 unsigned int is_physfn:1;
dd7cc44d 322 unsigned int is_virtfn:1;
711d5779 323 unsigned int reset_fn:1;
28760489 324 unsigned int is_hotplug_bridge:1;
affb72c3
HY
325 unsigned int __aer_firmware_first_valid:1;
326 unsigned int __aer_firmware_first:1;
ba698ad4 327 pci_dev_flags_t dev_flags;
bae94d02 328 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 329
1da177e4 330 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 331 struct hlist_head saved_cap_space;
1da177e4
LT
332 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
333 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
334 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 335 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 336#ifdef CONFIG_PCI_MSI
4aa9bc95 337 struct list_head msi_list;
da8d1c8b 338 struct kset *msi_kset;
ded86d8d 339#endif
94e61088 340 struct pci_vpd *vpd;
466b3ddf 341#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
342 union {
343 struct pci_sriov *sriov; /* SR-IOV capability related */
344 struct pci_dev *physfn; /* the PF this VF is associated with */
345 };
302b4215 346 struct pci_ats *ats; /* Address Translation Service */
d1b054da 347#endif
1da177e4
LT
348};
349
dda56549
Y
350static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
351{
352#ifdef CONFIG_PCI_IOV
353 if (dev->is_virtfn)
354 dev = dev->physfn;
355#endif
356
357 return dev;
358}
359
65891215
ME
360extern struct pci_dev *alloc_pci_dev(void);
361
1da177e4
LT
362#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
363#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
364#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
365
a7369f1f
LV
366static inline int pci_channel_offline(struct pci_dev *pdev)
367{
368 return (pdev->error_state != pci_channel_io_normal);
369}
370
0efd5aab
BH
371struct pci_host_bridge_window {
372 struct list_head list;
373 struct resource *res; /* host bridge aperture (CPU address) */
374 resource_size_t offset; /* bus address + offset = CPU address */
375};
41017f0c 376
5a21d70d 377struct pci_host_bridge {
7b543663 378 struct device dev;
5a21d70d 379 struct pci_bus *bus; /* root bus */
0efd5aab 380 struct list_head windows; /* pci_host_bridge_windows */
4fa2649a
YL
381 void (*release_fn)(struct pci_host_bridge *);
382 void *release_data;
5a21d70d 383};
41017f0c 384
7b543663 385#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
386void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
387 void (*release_fn)(struct pci_host_bridge *),
388 void *release_data);
7b543663 389
2fe2abf8
BH
390/*
391 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
392 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
393 * buses below host bridges or subtractive decode bridges) go in the list.
394 * Use pci_bus_for_each_resource() to iterate through all the resources.
395 */
396
397/*
398 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
399 * and there's no way to program the bridge with the details of the window.
400 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
401 * decode bit set, because they are explicit and can be programmed with _SRS.
402 */
403#define PCI_SUBTRACTIVE_DECODE 0x1
404
405struct pci_bus_resource {
406 struct list_head list;
407 struct resource *res;
408 unsigned int flags;
409};
4352dfd5
GKH
410
411#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
412
413struct pci_bus {
414 struct list_head node; /* node in list of buses */
415 struct pci_bus *parent; /* parent bus this bridge is on */
416 struct list_head children; /* list of child buses */
417 struct list_head devices; /* list of devices on this bus */
418 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 419 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
420 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
421 struct list_head resources; /* address space routed to this bus */
1da177e4
LT
422
423 struct pci_ops *ops; /* configuration access functions */
424 void *sysdata; /* hook for sys-specific extension */
425 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
426
427 unsigned char number; /* bus number */
428 unsigned char primary; /* number of primary bridge */
429 unsigned char secondary; /* number of secondary bridge */
430 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
431 unsigned char max_bus_speed; /* enum pci_bus_speed */
432 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
433
434 char name[48];
435
436 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 437 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 438 struct device *bridge;
fd7d1ced 439 struct device dev;
1da177e4
LT
440 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
441 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 442 unsigned int is_added:1;
1da177e4
LT
443};
444
445#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 446#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 447
79af72d7
KK
448/*
449 * Returns true if the pci bus is root (behind host-pci bridge),
450 * false otherwise
451 */
452static inline bool pci_is_root_bus(struct pci_bus *pbus)
453{
454 return !(pbus->parent);
455}
456
16cf0ebc
RW
457#ifdef CONFIG_PCI_MSI
458static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
459{
460 return pci_dev->msi_enabled || pci_dev->msix_enabled;
461}
462#else
463static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
464#endif
465
1da177e4
LT
466/*
467 * Error values that may be returned by PCI functions.
468 */
469#define PCIBIOS_SUCCESSFUL 0x00
470#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
471#define PCIBIOS_BAD_VENDOR_ID 0x83
472#define PCIBIOS_DEVICE_NOT_FOUND 0x86
473#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
474#define PCIBIOS_SET_FAILED 0x88
475#define PCIBIOS_BUFFER_TOO_SMALL 0x89
476
477/* Low-level architecture-dependent routines */
478
479struct pci_ops {
480 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
481 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
482};
483
b6ce068a
MW
484/*
485 * ACPI needs to be able to access PCI config space before we've done a
486 * PCI bus scan and created pci_bus structures.
487 */
488extern int raw_pci_read(unsigned int domain, unsigned int bus,
489 unsigned int devfn, int reg, int len, u32 *val);
490extern int raw_pci_write(unsigned int domain, unsigned int bus,
491 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
492
493struct pci_bus_region {
c40a22e0
BH
494 resource_size_t start;
495 resource_size_t end;
1da177e4
LT
496};
497
498struct pci_dynids {
499 spinlock_t lock; /* protects list, index */
500 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
501};
502
392a1ce7 503/* ---------------------------------------------------------------- */
504/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 505 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7 506 * will be notified of PCI bus errors, and will be driven to recovery
507 * when an error occurs.
508 */
509
510typedef unsigned int __bitwise pci_ers_result_t;
511
512enum pci_ers_result {
513 /* no result/none/not supported in device driver */
514 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
515
516 /* Device driver can recover without slot reset */
517 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
518
519 /* Device driver wants slot to be reset. */
520 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
521
522 /* Device has completely failed, is unrecoverable */
523 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
524
525 /* Device driver is fully recovered and operational */
526 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
527};
528
529/* PCI bus error event callbacks */
05cca6e5 530struct pci_error_handlers {
392a1ce7 531 /* PCI bus error detected on this device */
532 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 533 enum pci_channel_state error);
392a1ce7 534
535 /* MMIO has been re-enabled, but not DMA */
536 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
537
538 /* PCI Express link has been reset */
539 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
540
541 /* PCI slot has been reset */
542 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
543
544 /* Device driver may resume normal operations */
545 void (*resume)(struct pci_dev *dev);
546};
547
548/* ---------------------------------------------------------------- */
549
1da177e4
LT
550struct module;
551struct pci_driver {
552 struct list_head node;
42b21932 553 const char *name;
1da177e4
LT
554 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
555 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
556 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
557 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
558 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
559 int (*resume_early) (struct pci_dev *dev);
1da177e4 560 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 561 void (*shutdown) (struct pci_dev *dev);
392a1ce7 562 struct pci_error_handlers *err_handler;
1da177e4
LT
563 struct device_driver driver;
564 struct pci_dynids dynids;
565};
566
05cca6e5 567#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 568
90a1ba0c 569/**
9f9351bb 570 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
571 * @_table: device table name
572 *
573 * This macro is used to create a struct pci_device_id array (a device table)
574 * in a generic manner.
575 */
9f9351bb 576#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
577 const struct pci_device_id _table[] __devinitconst
578
1da177e4
LT
579/**
580 * PCI_DEVICE - macro used to describe a specific pci device
581 * @vend: the 16 bit PCI Vendor ID
582 * @dev: the 16 bit PCI Device ID
583 *
584 * This macro is used to create a struct pci_device_id that matches a
585 * specific device. The subvendor and subdevice fields will be set to
586 * PCI_ANY_ID.
587 */
588#define PCI_DEVICE(vend,dev) \
589 .vendor = (vend), .device = (dev), \
590 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
591
592/**
593 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
594 * @dev_class: the class, subclass, prog-if triple for this device
595 * @dev_class_mask: the class mask for this device
596 *
597 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 598 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
599 * fields will be set to PCI_ANY_ID.
600 */
601#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
602 .class = (dev_class), .class_mask = (dev_class_mask), \
603 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
604 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
605
1597cacb
AC
606/**
607 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
608 * @vendor: the vendor name
609 * @device: the 16 bit PCI Device ID
1597cacb
AC
610 *
611 * This macro is used to create a struct pci_device_id that matches a
612 * specific PCI device. The subvendor, and subdevice fields will be set
613 * to PCI_ANY_ID. The macro allows the next field to follow as the device
614 * private data.
615 */
616
617#define PCI_VDEVICE(vendor, device) \
618 PCI_VENDOR_ID_##vendor, (device), \
619 PCI_ANY_ID, PCI_ANY_ID, 0, 0
620
1da177e4
LT
621/* these external functions are only available when PCI support is enabled */
622#ifdef CONFIG_PCI
623
b03e7495
JM
624extern void pcie_bus_configure_settings(struct pci_bus *bus, u8 smpss);
625
626enum pcie_bus_config_types {
5f39e670 627 PCIE_BUS_TUNE_OFF,
b03e7495 628 PCIE_BUS_SAFE,
5f39e670 629 PCIE_BUS_PERFORMANCE,
b03e7495
JM
630 PCIE_BUS_PEER2PEER,
631};
632
633extern enum pcie_bus_config_types pcie_bus_config;
634
1da177e4
LT
635extern struct bus_type pci_bus_type;
636
637/* Do NOT directly access these two variables, unless you are arch specific pci
638 * code, or pci core code. */
639extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
640/* Some device drivers need know if pci is initiated */
641extern int no_pci_devices(void);
1da177e4
LT
642
643void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 644int __must_check pcibios_enable_device(struct pci_dev *, int mask);
2b6f2c35 645/* Architecture specific versions may override this (weak) */
05cca6e5 646char *pcibios_setup(char *str);
1da177e4
LT
647
648/* Used only when drivers/pci/setup.c is used */
3b7a17fc 649resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 650 resource_size_t,
e31dd6e4 651 resource_size_t);
1da177e4
LT
652void pcibios_update_irq(struct pci_dev *, int irq);
653
2d1c8618
BH
654/* Weak but can be overriden by arch */
655void pci_fixup_cardbus(struct pci_bus *);
656
1da177e4
LT
657/* Generic PCI functions used internally */
658
36a66cd6
BH
659void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
660 struct resource *res);
661void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
662 struct pci_bus_region *region);
d1fd4fb6 663void pcibios_scan_specific_bus(int busn);
1da177e4 664extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 665void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
666struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
667 struct pci_ops *ops, void *sysdata);
de4b2f76 668struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
669struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
670 struct pci_ops *ops, void *sysdata,
671 struct list_head *resources);
a2ebb827
BH
672struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
673 struct pci_ops *ops, void *sysdata,
674 struct list_head *resources);
05cca6e5
GKH
675struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
676 int busnr);
3749c51a 677void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 678struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
679 const char *name,
680 struct hotplug_slot *hotplug);
f46753c5 681void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 682void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 683int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 684struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 685void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 686unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 687int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 688void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
689struct resource *pci_find_parent_resource(const struct pci_dev *dev,
690 struct resource *res);
3df425f3 691u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 692int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 693u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
694extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
695extern void pci_dev_put(struct pci_dev *dev);
696extern void pci_remove_bus(struct pci_bus *b);
6b22cf3f 697extern void __pci_remove_bus_device(struct pci_dev *dev);
210647af 698extern void pci_stop_and_remove_bus_device(struct pci_dev *dev);
24f8aa9b 699extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 700void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 701extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
702#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
703#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
704#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
705
706/* Generic PCI functions exported to card drivers */
707
388c8c16
JB
708enum pci_lost_interrupt_reason {
709 PCI_LOST_IRQ_NO_INFORMATION = 0,
710 PCI_LOST_IRQ_DISABLE_MSI,
711 PCI_LOST_IRQ_DISABLE_MSIX,
712 PCI_LOST_IRQ_DISABLE_ACPI,
713};
714enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
715int pci_find_capability(struct pci_dev *dev, int cap);
716int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
717int pci_find_ext_capability(struct pci_dev *dev, int cap);
cf4c43dd
JB
718int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
719 int cap);
05cca6e5
GKH
720int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
721int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 722struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 723
d42552c3
AM
724struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
725 struct pci_dev *from);
05cca6e5 726struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 727 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 728 struct pci_dev *from);
05cca6e5 729struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
730struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
731 unsigned int devfn);
732static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
733 unsigned int devfn)
734{
735 return pci_get_domain_bus_and_slot(0, bus, devfn);
736}
05cca6e5 737struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
738int pci_dev_present(const struct pci_device_id *ids);
739
05cca6e5
GKH
740int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
741 int where, u8 *val);
742int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
743 int where, u16 *val);
744int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
745 int where, u32 *val);
746int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
747 int where, u8 val);
748int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
749 int where, u16 val);
750int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
751 int where, u32 val);
a72b46c3 752struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 753
bf362f75 754static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 755{
05cca6e5 756 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 757}
bf362f75 758static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 759{
05cca6e5 760 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 761}
bf362f75 762static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 763 u32 *val)
1da177e4 764{
05cca6e5 765 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 766}
bf362f75 767static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 768{
05cca6e5 769 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 770}
bf362f75 771static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 772{
05cca6e5 773 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 774}
bf362f75 775static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 776 u32 val)
1da177e4 777{
05cca6e5 778 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
779}
780
4a7fb636 781int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
782int __must_check pci_enable_device_io(struct pci_dev *dev);
783int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 784int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
785int __must_check pcim_enable_device(struct pci_dev *pdev);
786void pcim_pin_device(struct pci_dev *pdev);
787
296ccb08
YS
788static inline int pci_is_enabled(struct pci_dev *pdev)
789{
790 return (atomic_read(&pdev->enable_cnt) > 0);
791}
792
9ac7849e
TH
793static inline int pci_is_managed(struct pci_dev *pdev)
794{
795 return pdev->is_managed;
796}
797
1da177e4 798void pci_disable_device(struct pci_dev *dev);
96c55900
MS
799
800extern unsigned int pcibios_max_latency;
1da177e4 801void pci_set_master(struct pci_dev *dev);
6a479079 802void pci_clear_master(struct pci_dev *dev);
96c55900 803
f7bdd12d 804int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 805int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 806#define HAVE_PCI_SET_MWI
4a7fb636 807int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 808int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 809void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 810void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
811bool pci_intx_mask_supported(struct pci_dev *dev);
812bool pci_check_and_mask_intx(struct pci_dev *dev);
813bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 814void pci_msi_off(struct pci_dev *dev);
4d57cdfa 815int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 816int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
817int pcix_get_max_mmrbc(struct pci_dev *dev);
818int pcix_get_mmrbc(struct pci_dev *dev);
819int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 820int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 821int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
822int pcie_get_mps(struct pci_dev *dev);
823int pcie_set_mps(struct pci_dev *dev, int mps);
8c1c699f 824int __pci_reset_function(struct pci_dev *dev);
a96d627a 825int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 826int pci_reset_function(struct pci_dev *dev);
14add80b 827void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 828int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 829int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 830int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
831
832/* ROM control related routines */
e416de5e
AC
833int pci_enable_rom(struct pci_dev *pdev);
834void pci_disable_rom(struct pci_dev *pdev);
144a50ea 835void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 836void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 837size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
838
839/* Power management related routines */
840int pci_save_state(struct pci_dev *dev);
1d3c16a8 841void pci_restore_state(struct pci_dev *dev);
ffbdd3f7
AW
842struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
843int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state);
844int pci_load_and_free_saved_state(struct pci_dev *dev,
845 struct pci_saved_state **state);
0e5dd46b 846int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
847int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
848pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 849bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 850void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
851int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
852 bool runtime, bool enable);
0235c4fc 853int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 854pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
855int pci_prepare_to_sleep(struct pci_dev *dev);
856int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 857bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 858bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 859void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 860
6cbf8214
RW
861static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
862 bool enable)
863{
864 return __pci_enable_wake(dev, state, false, enable);
865}
1da177e4 866
b48d4425
JB
867#define PCI_EXP_IDO_REQUEST (1<<0)
868#define PCI_EXP_IDO_COMPLETION (1<<1)
869void pci_enable_ido(struct pci_dev *dev, unsigned long type);
870void pci_disable_ido(struct pci_dev *dev, unsigned long type);
871
48a92a81 872enum pci_obff_signal_type {
688398bb
MS
873 PCI_EXP_OBFF_SIGNAL_L0 = 0,
874 PCI_EXP_OBFF_SIGNAL_ALWAYS = 1,
48a92a81
JB
875};
876int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type);
877void pci_disable_obff(struct pci_dev *dev);
878
51c2e0a7
JB
879bool pci_ltr_supported(struct pci_dev *dev);
880int pci_enable_ltr(struct pci_dev *dev);
881void pci_disable_ltr(struct pci_dev *dev);
882int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns);
883
bb209c82
BH
884/* For use by arch with custom probe code */
885void set_pcie_port_type(struct pci_dev *pdev);
886void set_pcie_hotplug_bridge(struct pci_dev *pdev);
887
ce5ccdef 888/* Functions for PCI Hotplug drivers to use */
05cca6e5 889int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96 890#ifdef CONFIG_HOTPLUG
2f320521 891unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96
AC
892unsigned int pci_rescan_bus(struct pci_bus *bus);
893#endif
ce5ccdef 894
287d19ce
SH
895/* Vital product data routines */
896ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
897ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 898int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 899
1da177e4 900/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 901resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 902void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
903void pci_bus_size_bridges(struct pci_bus *bus);
904int pci_claim_resource(struct pci_dev *, int);
905void pci_assign_unassigned_resources(void);
6841ec68 906void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4 907void pdev_enable_device(struct pci_dev *);
842de40d 908int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 909void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 910 int (*)(const struct pci_dev *, u8, u8));
1da177e4 911#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 912int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 913int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 914void pci_release_regions(struct pci_dev *);
4a7fb636 915int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 916int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 917void pci_release_region(struct pci_dev *, int);
c87deff7 918int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 919int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 920void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
921
922/* drivers/pci/bus.c */
45ca9e97 923void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
924void pci_add_resource_offset(struct list_head *resources, struct resource *res,
925 resource_size_t offset);
45ca9e97 926void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
927void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
928struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
929void pci_bus_remove_resources(struct pci_bus *bus);
930
89a74ecc 931#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
932 for (i = 0; \
933 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
934 i++)
89a74ecc 935
4a7fb636
AM
936int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
937 struct resource *res, resource_size_t size,
938 resource_size_t align, resource_size_t min,
939 unsigned int type_mask,
3b7a17fc
DB
940 resource_size_t (*alignf)(void *,
941 const struct resource *,
b26b2d49
DB
942 resource_size_t,
943 resource_size_t),
4a7fb636 944 void *alignf_data);
1da177e4
LT
945void pci_enable_bridges(struct pci_bus *bus);
946
863b18f4 947/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
948int __must_check __pci_register_driver(struct pci_driver *, struct module *,
949 const char *mod_name);
bba81165
AM
950
951/*
952 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
953 */
954#define pci_register_driver(driver) \
955 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 956
05cca6e5 957void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
958
959/**
960 * module_pci_driver() - Helper macro for registering a PCI driver
961 * @__pci_driver: pci_driver struct
962 *
963 * Helper macro for PCI drivers which do not do anything special in module
964 * init/exit. This eliminates a lot of boilerplate. Each module may only
965 * use this macro once, and calling it replaces module_init() and module_exit()
966 */
967#define module_pci_driver(__pci_driver) \
968 module_driver(__pci_driver, pci_register_driver, \
969 pci_unregister_driver)
970
6754b9e9 971void pci_stop_and_remove_behind_bridge(struct pci_dev *dev);
05cca6e5 972struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
973int pci_add_dynid(struct pci_driver *drv,
974 unsigned int vendor, unsigned int device,
975 unsigned int subvendor, unsigned int subdevice,
976 unsigned int class, unsigned int class_mask,
977 unsigned long driver_data);
05cca6e5
GKH
978const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
979 struct pci_dev *dev);
980int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
981 int pass);
1da177e4 982
70298c6e 983void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 984 void *userdata);
70b9f7dc 985int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 986int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 987unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 988void pci_setup_bridge(struct pci_bus *bus);
cecf4864 989
3448a19d
DA
990#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
991#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
992
deb2d2ec 993int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 994 unsigned int command_bits, u32 flags);
1da177e4
LT
995/* kmem_cache style wrapper around pci_alloc_consistent() */
996
f41b1771 997#include <linux/pci-dma.h>
1da177e4
LT
998#include <linux/dmapool.h>
999
1000#define pci_pool dma_pool
1001#define pci_pool_create(name, pdev, size, align, allocation) \
1002 dma_pool_create(name, &pdev->dev, size, align, allocation)
1003#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1004#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1005#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1006
e24c2d96
DM
1007enum pci_dma_burst_strategy {
1008 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
1009 strategy_parameter is N/A */
1010 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
1011 byte boundaries */
1012 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
1013 strategy_parameter byte boundaries */
1014};
1015
1da177e4 1016struct msix_entry {
16dbef4a 1017 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1018 u16 entry; /* driver uses to specify entry, OS writes */
1019};
1020
0366f8f7 1021
1da177e4 1022#ifndef CONFIG_PCI_MSI
1c8d7b0a 1023static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
1024{
1025 return -1;
1026}
1027
d52877c7
YL
1028static inline void pci_msi_shutdown(struct pci_dev *dev)
1029{ }
05cca6e5
GKH
1030static inline void pci_disable_msi(struct pci_dev *dev)
1031{ }
1032
a52e2e35
RW
1033static inline int pci_msix_table_size(struct pci_dev *dev)
1034{
1035 return 0;
1036}
05cca6e5
GKH
1037static inline int pci_enable_msix(struct pci_dev *dev,
1038 struct msix_entry *entries, int nvec)
1039{
1040 return -1;
1041}
1042
d52877c7
YL
1043static inline void pci_msix_shutdown(struct pci_dev *dev)
1044{ }
05cca6e5
GKH
1045static inline void pci_disable_msix(struct pci_dev *dev)
1046{ }
1047
1048static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
1049{ }
1050
1051static inline void pci_restore_msi_state(struct pci_dev *dev)
1052{ }
07ae95f9
AP
1053static inline int pci_msi_enabled(void)
1054{
1055 return 0;
1056}
1da177e4 1057#else
1c8d7b0a 1058extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 1059extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 1060extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 1061extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 1062extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 1063 struct msix_entry *entries, int nvec);
d52877c7 1064extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
1065extern void pci_disable_msix(struct pci_dev *dev);
1066extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 1067extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 1068extern int pci_msi_enabled(void);
1da177e4
LT
1069#endif
1070
ab0724ff 1071#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1072extern bool pcie_ports_disabled;
1073extern bool pcie_ports_auto;
ab0724ff
MT
1074#else
1075#define pcie_ports_disabled true
1076#define pcie_ports_auto false
1077#endif
415e12b2 1078
3e1b1600 1079#ifndef CONFIG_PCIEASPM
8b8bae90
RW
1080static inline int pcie_aspm_enabled(void) { return 0; }
1081static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1082#else
1083extern int pcie_aspm_enabled(void);
8b8bae90 1084extern bool pcie_aspm_support_enabled(void);
3e1b1600
AP
1085#endif
1086
415e12b2
RW
1087#ifdef CONFIG_PCIEAER
1088void pci_no_aer(void);
1089bool pci_aer_available(void);
1090#else
1091static inline void pci_no_aer(void) { }
1092static inline bool pci_aer_available(void) { return false; }
1093#endif
1094
43c16408
AP
1095#ifndef CONFIG_PCIE_ECRC
1096static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1097{
1098 return;
1099}
1100static inline void pcie_ecrc_get_policy(char *str) {};
1101#else
1102extern void pcie_set_ecrc_checking(struct pci_dev *dev);
1103extern void pcie_ecrc_get_policy(char *str);
1104#endif
1105
1c8d7b0a
MW
1106#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1107
8b955b0d 1108#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1109/* The functions a driver should call */
1110int ht_create_irq(struct pci_dev *dev, int idx);
1111void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1112#endif /* CONFIG_HT_IRQ */
1113
fb51ccbf
JK
1114extern void pci_cfg_access_lock(struct pci_dev *dev);
1115extern bool pci_cfg_access_trylock(struct pci_dev *dev);
1116extern void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1117
4352dfd5
GKH
1118/*
1119 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1120 * a PCI domain is defined to be a set of PCI busses which share
1121 * configuration space.
1122 */
32a2eea7
JG
1123#ifdef CONFIG_PCI_DOMAINS
1124extern int pci_domains_supported;
1125#else
1126enum { pci_domains_supported = 0 };
05cca6e5
GKH
1127static inline int pci_domain_nr(struct pci_bus *bus)
1128{
1129 return 0;
1130}
1131
4352dfd5
GKH
1132static inline int pci_proc_domain(struct pci_bus *bus)
1133{
1134 return 0;
1135}
32a2eea7 1136#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1137
95a8b6ef
MT
1138/* some architectures require additional setup to direct VGA traffic */
1139typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1140 unsigned int command_bits, u32 flags);
95a8b6ef
MT
1141extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1142
4352dfd5 1143#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1144
1145/*
1146 * If the system does not have PCI, clearly these return errors. Define
1147 * these as simple inline functions to avoid hair in drivers.
1148 */
1149
05cca6e5
GKH
1150#define _PCI_NOP(o, s, t) \
1151 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1152 int where, t val) \
1da177e4 1153 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1154
1155#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1156 _PCI_NOP(o, word, u16 x) \
1157 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1158_PCI_NOP_ALL(read, *)
1159_PCI_NOP_ALL(write,)
1160
d42552c3 1161static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1162 unsigned int device,
1163 struct pci_dev *from)
1164{
1165 return NULL;
1166}
d42552c3 1167
05cca6e5
GKH
1168static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1169 unsigned int device,
1170 unsigned int ss_vendor,
1171 unsigned int ss_device,
b08508c4 1172 struct pci_dev *from)
05cca6e5
GKH
1173{
1174 return NULL;
1175}
1da177e4 1176
05cca6e5
GKH
1177static inline struct pci_dev *pci_get_class(unsigned int class,
1178 struct pci_dev *from)
1179{
1180 return NULL;
1181}
1da177e4
LT
1182
1183#define pci_dev_present(ids) (0)
ed4aaadb 1184#define no_pci_devices() (1)
1da177e4
LT
1185#define pci_dev_put(dev) do { } while (0)
1186
05cca6e5
GKH
1187static inline void pci_set_master(struct pci_dev *dev)
1188{ }
1189
1190static inline int pci_enable_device(struct pci_dev *dev)
1191{
1192 return -EIO;
1193}
1194
1195static inline void pci_disable_device(struct pci_dev *dev)
1196{ }
1197
1198static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1199{
1200 return -EIO;
1201}
1202
80be0385
RD
1203static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1204{
1205 return -EIO;
1206}
1207
4d57cdfa
FT
1208static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1209 unsigned int size)
1210{
1211 return -EIO;
1212}
1213
59fc67de
FT
1214static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1215 unsigned long mask)
1216{
1217 return -EIO;
1218}
1219
05cca6e5
GKH
1220static inline int pci_assign_resource(struct pci_dev *dev, int i)
1221{
1222 return -EBUSY;
1223}
1224
1225static inline int __pci_register_driver(struct pci_driver *drv,
1226 struct module *owner)
1227{
1228 return 0;
1229}
1230
1231static inline int pci_register_driver(struct pci_driver *drv)
1232{
1233 return 0;
1234}
1235
1236static inline void pci_unregister_driver(struct pci_driver *drv)
1237{ }
1238
1239static inline int pci_find_capability(struct pci_dev *dev, int cap)
1240{
1241 return 0;
1242}
1243
1244static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1245 int cap)
1246{
1247 return 0;
1248}
1249
1250static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1251{
1252 return 0;
1253}
1254
1da177e4 1255/* Power management related routines */
05cca6e5
GKH
1256static inline int pci_save_state(struct pci_dev *dev)
1257{
1258 return 0;
1259}
1260
1d3c16a8
JM
1261static inline void pci_restore_state(struct pci_dev *dev)
1262{ }
1da177e4 1263
05cca6e5
GKH
1264static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1265{
1266 return 0;
1267}
1268
3449248c
RD
1269static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1270{
1271 return 0;
1272}
1273
05cca6e5
GKH
1274static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1275 pm_message_t state)
1276{
1277 return PCI_D0;
1278}
1279
1280static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1281 int enable)
1282{
1283 return 0;
1284}
1285
b48d4425
JB
1286static inline void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1287{
1288}
1289
1290static inline void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1291{
1292}
1293
48a92a81
JB
1294static inline int pci_enable_obff(struct pci_dev *dev, unsigned long type)
1295{
1296 return 0;
1297}
1298
1299static inline void pci_disable_obff(struct pci_dev *dev)
1300{
1301}
1302
05cca6e5
GKH
1303static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1304{
1305 return -EIO;
1306}
1307
1308static inline void pci_release_regions(struct pci_dev *dev)
1309{ }
0da0ead9 1310
a46e8126
KG
1311#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1312
fb51ccbf 1313static inline void pci_block_cfg_access(struct pci_dev *dev)
05cca6e5
GKH
1314{ }
1315
fb51ccbf
JK
1316static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1317{ return 0; }
1318
1319static inline void pci_unblock_cfg_access(struct pci_dev *dev)
05cca6e5 1320{ }
e04b0ea2 1321
d80d0217
RD
1322static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1323{ return NULL; }
1324
1325static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1326 unsigned int devfn)
1327{ return NULL; }
1328
1329static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1330 unsigned int devfn)
1331{ return NULL; }
1332
92298e66
DA
1333static inline int pci_domain_nr(struct pci_bus *bus)
1334{ return 0; }
1335
fb8a0d9d
WM
1336#define dev_is_pci(d) (false)
1337#define dev_is_pf(d) (false)
1338#define dev_num_vf(d) (0)
4352dfd5 1339#endif /* CONFIG_PCI */
1da177e4 1340
4352dfd5
GKH
1341/* Include architecture-dependent settings and functions */
1342
1343#include <asm/pci.h>
1da177e4 1344
1f82de10
YL
1345#ifndef PCIBIOS_MAX_MEM_32
1346#define PCIBIOS_MAX_MEM_32 (-1)
1347#endif
1348
1da177e4
LT
1349/* these helpers provide future and backwards compatibility
1350 * for accessing popular PCI BAR info */
05cca6e5
GKH
1351#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1352#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1353#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1354#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1355 ((pci_resource_start((dev), (bar)) == 0 && \
1356 pci_resource_end((dev), (bar)) == \
1357 pci_resource_start((dev), (bar))) ? 0 : \
1358 \
1359 (pci_resource_end((dev), (bar)) - \
1360 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1361
1362/* Similar to the helpers above, these manipulate per-pci_dev
1363 * driver-specific data. They are really just a wrapper around
1364 * the generic device structure functions of these calls.
1365 */
05cca6e5 1366static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1367{
1368 return dev_get_drvdata(&pdev->dev);
1369}
1370
05cca6e5 1371static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1372{
1373 dev_set_drvdata(&pdev->dev, data);
1374}
1375
1376/* If you want to know what to call your pci_dev, ask this function.
1377 * Again, it's a wrapper around the generic device.
1378 */
2fc90f61 1379static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1380{
c6c4f070 1381 return dev_name(&pdev->dev);
1da177e4
LT
1382}
1383
2311b1f2
ME
1384
1385/* Some archs don't want to expose struct resource to userland as-is
1386 * in sysfs and /proc
1387 */
1388#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1389static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1390 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1391 resource_size_t *end)
2311b1f2
ME
1392{
1393 *start = rsrc->start;
1394 *end = rsrc->end;
1395}
1396#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1397
1398
1da177e4
LT
1399/*
1400 * The world is not perfect and supplies us with broken PCI devices.
1401 * For at least a part of these bugs we need a work-around, so both
1402 * generic (drivers/pci/quirks.c) and per-architecture code can define
1403 * fixup hooks to be called for particular buggy devices.
1404 */
1405
1406struct pci_fixup {
f4ca5c6a
YL
1407 u16 vendor; /* You can use PCI_ANY_ID here of course */
1408 u16 device; /* You can use PCI_ANY_ID here of course */
1409 u32 class; /* You can use PCI_ANY_ID here too */
1410 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1411 void (*hook)(struct pci_dev *dev);
1412};
1413
1414enum pci_fixup_pass {
1415 pci_fixup_early, /* Before probing BARs */
1416 pci_fixup_header, /* After reading configuration header */
1417 pci_fixup_final, /* Final phase of device fixups */
1418 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1419 pci_fixup_resume, /* pci_device_resume() */
1420 pci_fixup_suspend, /* pci_device_suspend */
1421 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1422};
1423
1424/* Anonymous variables would be nice... */
f4ca5c6a
YL
1425#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1426 class_shift, hook) \
1427 static const struct pci_fixup const __pci_fixup_##name __used \
1428 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1429 = { vendor, device, class, class_shift, hook };
1430
1431#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1432 class_shift, hook) \
1433 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1434 vendor##device##hook, vendor, device, class, class_shift, hook)
1435#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1436 class_shift, hook) \
1437 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1438 vendor##device##hook, vendor, device, class, class_shift, hook)
1439#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1440 class_shift, hook) \
1441 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1442 vendor##device##hook, vendor, device, class, class_shift, hook)
1443#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1444 class_shift, hook) \
1445 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1446 vendor##device##hook, vendor, device, class, class_shift, hook)
1447#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1448 class_shift, hook) \
1449 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1450 resume##vendor##device##hook, vendor, device, class, \
1451 class_shift, hook)
1452#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1453 class_shift, hook) \
1454 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1455 resume_early##vendor##device##hook, vendor, device, \
1456 class, class_shift, hook)
1457#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1458 class_shift, hook) \
1459 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1460 suspend##vendor##device##hook, vendor, device, class, \
1461 class_shift, hook)
1462
1da177e4
LT
1463#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1464 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
f4ca5c6a 1465 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1466#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1467 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
f4ca5c6a 1468 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1469#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1470 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
f4ca5c6a 1471 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1472#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1473 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
f4ca5c6a 1474 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1475#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1476 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
f4ca5c6a
YL
1477 resume##vendor##device##hook, vendor, device, \
1478 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1479#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1480 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
f4ca5c6a
YL
1481 resume_early##vendor##device##hook, vendor, device, \
1482 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1483#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1484 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
f4ca5c6a
YL
1485 suspend##vendor##device##hook, vendor, device, \
1486 PCI_ANY_ID, 0, hook)
1da177e4 1487
93177a74 1488#ifdef CONFIG_PCI_QUIRKS
1da177e4 1489void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1490#else
1491static inline void pci_fixup_device(enum pci_fixup_pass pass,
1492 struct pci_dev *dev) {}
1493#endif
1da177e4 1494
05cca6e5 1495void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1496void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1497void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1498int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1499int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1500 const char *name);
fb7ebfe4 1501void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1502
1da177e4 1503extern int pci_pci_problems;
236561e5 1504#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1505#define PCIPCI_TRITON 2
1506#define PCIPCI_NATOMA 4
1507#define PCIPCI_VIAETBF 8
1508#define PCIPCI_VSFX 16
236561e5
AC
1509#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1510#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1511
4516a618
AN
1512extern unsigned long pci_cardbus_io_size;
1513extern unsigned long pci_cardbus_mem_size;
491424c0 1514extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1515extern u8 pci_cache_line_size;
4516a618 1516
28760489
EB
1517extern unsigned long pci_hotplug_io_size;
1518extern unsigned long pci_hotplug_mem_size;
1519
cfce9fb8 1520/* Architecture specific versions may override these (weak) */
19792a08
AB
1521int pcibios_add_platform_entries(struct pci_dev *dev);
1522void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1523void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1524int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1525 enum pcie_reset_state state);
575e3348 1526
7752d5cf 1527#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1528extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1529extern void __init pci_mmcfg_late_init(void);
1530#else
bb63b421 1531static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1532static inline void pci_mmcfg_late_init(void) { }
1533#endif
1534
0ef5f8f6
AP
1535int pci_ext_cfg_avail(struct pci_dev *dev);
1536
1684f5dd 1537void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1538
dd7cc44d
YZ
1539#ifdef CONFIG_PCI_IOV
1540extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1541extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1542extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1543extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1544#else
1545static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1546{
1547 return -ENODEV;
1548}
1549static inline void pci_disable_sriov(struct pci_dev *dev)
1550{
1551}
74bb1bcc
YZ
1552static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1553{
1554 return IRQ_NONE;
1555}
fb8a0d9d
WM
1556static inline int pci_num_vf(struct pci_dev *dev)
1557{
1558 return 0;
1559}
dd7cc44d
YZ
1560#endif
1561
c825bc94
KK
1562#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1563extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1564extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1565#endif
1566
d7b7e605
KK
1567/**
1568 * pci_pcie_cap - get the saved PCIe capability offset
1569 * @dev: PCI device
1570 *
1571 * PCIe capability offset is calculated at PCI device initialization
1572 * time and saved in the data structure. This function returns saved
1573 * PCIe capability offset. Using this instead of pci_find_capability()
1574 * reduces unnecessary search in the PCI configuration space. If you
1575 * need to calculate PCIe capability offset from raw device for some
1576 * reasons, please use pci_find_capability() instead.
1577 */
1578static inline int pci_pcie_cap(struct pci_dev *dev)
1579{
1580 return dev->pcie_cap;
1581}
1582
7eb776c4
KK
1583/**
1584 * pci_is_pcie - check if the PCI device is PCI Express capable
1585 * @dev: PCI device
1586 *
1587 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1588 */
1589static inline bool pci_is_pcie(struct pci_dev *dev)
1590{
1591 return !!pci_pcie_cap(dev);
1592}
1593
5d990b62
CW
1594void pci_request_acs(void);
1595
a2ce7662 1596
7ad506fa
MC
1597#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1598#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1599
1600/* Large Resource Data Type Tag Item Names */
1601#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1602#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1603#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1604
1605#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1606#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1607#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1608
1609/* Small Resource Data Type Tag Item Names */
1610#define PCI_VPD_STIN_END 0x78 /* End */
1611
1612#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1613
1614#define PCI_VPD_SRDT_TIN_MASK 0x78
1615#define PCI_VPD_SRDT_LEN_MASK 0x07
1616
1617#define PCI_VPD_LRDT_TAG_SIZE 3
1618#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1619
e1d5bdab
MC
1620#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1621
4067a854
MC
1622#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1623#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1624#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1625#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1626
a2ce7662
MC
1627/**
1628 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1629 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1630 *
1631 * Returns the extracted Large Resource Data Type length.
1632 */
1633static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1634{
1635 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1636}
1637
7ad506fa
MC
1638/**
1639 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1640 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1641 *
1642 * Returns the extracted Small Resource Data Type length.
1643 */
1644static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1645{
1646 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1647}
1648
e1d5bdab
MC
1649/**
1650 * pci_vpd_info_field_size - Extracts the information field length
1651 * @lrdt: Pointer to the beginning of an information field header
1652 *
1653 * Returns the extracted information field length.
1654 */
1655static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1656{
1657 return info_field[2];
1658}
1659
b55ac1b2
MC
1660/**
1661 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1662 * @buf: Pointer to buffered vpd data
1663 * @off: The offset into the buffer at which to begin the search
1664 * @len: The length of the vpd buffer
1665 * @rdt: The Resource Data Type to search for
1666 *
1667 * Returns the index where the Resource Data Type was found or
1668 * -ENOENT otherwise.
1669 */
1670int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1671
4067a854
MC
1672/**
1673 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1674 * @buf: Pointer to buffered vpd data
1675 * @off: The offset into the buffer at which to begin the search
1676 * @len: The length of the buffer area, relative to off, in which to search
1677 * @kw: The keyword to search for
1678 *
1679 * Returns the index where the information field keyword was found or
1680 * -ENOENT otherwise.
1681 */
1682int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1683 unsigned int len, const char *kw);
1684
98d9f30c
BH
1685/* PCI <-> OF binding helpers */
1686#ifdef CONFIG_OF
1687struct device_node;
1688extern void pci_set_of_node(struct pci_dev *dev);
1689extern void pci_release_of_node(struct pci_dev *dev);
1690extern void pci_set_bus_of_node(struct pci_bus *bus);
1691extern void pci_release_bus_of_node(struct pci_bus *bus);
1692
1693/* Arch may override this (weak) */
1694extern struct device_node * __weak pcibios_get_phb_of_node(struct pci_bus *bus);
1695
3df425f3
JC
1696static inline struct device_node *
1697pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1698{
1699 return pdev ? pdev->dev.of_node : NULL;
1700}
1701
ef3b4f8c
BH
1702static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1703{
1704 return bus ? bus->dev.of_node : NULL;
1705}
1706
98d9f30c
BH
1707#else /* CONFIG_OF */
1708static inline void pci_set_of_node(struct pci_dev *dev) { }
1709static inline void pci_release_of_node(struct pci_dev *dev) { }
1710static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1711static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1712#endif /* CONFIG_OF */
1713
eb740b5f
GS
1714#ifdef CONFIG_EEH
1715static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1716{
1717 return pdev->dev.archdata.edev;
1718}
1719#endif
1720
166e9278
OBC
1721/**
1722 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1723 * @pdev: the PCI device
1724 *
1725 * if the device is PCIE, return NULL
1726 * if the device isn't connected to a PCIe bridge (that is its parent is a
1727 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1728 * parent
1729 */
1730struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1731
1da177e4
LT
1732#endif /* __KERNEL__ */
1733#endif /* LINUX_PCI_H */
This page took 1.370119 seconds and 5 git commands to generate.