PCI : ability to relocate assigned pci-resources
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
60063497 52#include <linux/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7 139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
536c8cb4
MW
190/* Based on the PCI Hotplug Spec, but some values are made up by us */
191enum pci_bus_speed {
192 PCI_SPEED_33MHz = 0x00,
193 PCI_SPEED_66MHz = 0x01,
194 PCI_SPEED_66MHz_PCIX = 0x02,
195 PCI_SPEED_100MHz_PCIX = 0x03,
196 PCI_SPEED_133MHz_PCIX = 0x04,
197 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
198 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
199 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
200 PCI_SPEED_66MHz_PCIX_266 = 0x09,
201 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
202 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
203 AGP_UNKNOWN = 0x0c,
204 AGP_1X = 0x0d,
205 AGP_2X = 0x0e,
206 AGP_4X = 0x0f,
207 AGP_8X = 0x10,
536c8cb4
MW
208 PCI_SPEED_66MHz_PCIX_533 = 0x11,
209 PCI_SPEED_100MHz_PCIX_533 = 0x12,
210 PCI_SPEED_133MHz_PCIX_533 = 0x13,
211 PCIE_SPEED_2_5GT = 0x14,
212 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 213 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
214 PCI_SPEED_UNKNOWN = 0xff,
215};
216
24a4742f 217struct pci_cap_saved_data {
41017f0c 218 char cap_nr;
24a4742f 219 unsigned int size;
41017f0c
SL
220 u32 data[0];
221};
222
24a4742f
AW
223struct pci_cap_saved_state {
224 struct hlist_node next;
225 struct pci_cap_saved_data cap;
226};
227
7d715a6c 228struct pcie_link_state;
ee69439c 229struct pci_vpd;
d1b054da 230struct pci_sriov;
302b4215 231struct pci_ats;
ee69439c 232
1da177e4
LT
233/*
234 * The pci_dev structure is used to describe PCI devices.
235 */
236struct pci_dev {
1da177e4
LT
237 struct list_head bus_list; /* node in per-bus list */
238 struct pci_bus *bus; /* bus this device is on */
239 struct pci_bus *subordinate; /* bus this device bridges to */
240
241 void *sysdata; /* hook for sys-specific extension */
242 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 243 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
244
245 unsigned int devfn; /* encoded device & function index */
246 unsigned short vendor;
247 unsigned short device;
248 unsigned short subsystem_vendor;
249 unsigned short subsystem_device;
250 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 251 u8 revision; /* PCI revision, low byte of class word */
1da177e4 252 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 253 u8 pcie_cap; /* PCI-E capability offset */
b03e7495
JM
254 u8 pcie_type:4; /* PCI-E device/port type */
255 u8 pcie_mpss:3; /* PCI-E Max Payload Size Supported */
1da177e4 256 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 257 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
258
259 struct pci_driver *driver; /* which driver has allocated this device */
260 u64 dma_mask; /* Mask of the bits of bus address this
261 device implements. Normally this is
262 0xffffffff. You only need to change
263 this if your device has broken DMA
264 or supports 64-bit transfers. */
265
4d57cdfa
FT
266 struct device_dma_parameters dma_parms;
267
1da177e4
LT
268 pci_power_t current_state; /* Current operating state. In ACPI-speak,
269 this is D0-D3, D0 being fully functional,
270 and D3 being off. */
337001b6
RW
271 int pm_cap; /* PM capability offset in the
272 configuration space */
273 unsigned int pme_support:5; /* Bitmask of states from which PME#
274 can be generated */
c7f48656 275 unsigned int pme_interrupt:1;
337001b6
RW
276 unsigned int d1_support:1; /* Low power state D1 is supported */
277 unsigned int d2_support:1; /* Low power state D2 is supported */
278 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
253d2e54
JP
279 unsigned int mmio_always_on:1; /* disallow turning off io/mem
280 decoding during bar sizing */
e80bb09d 281 unsigned int wakeup_prepared:1;
1ae861e6 282 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 283
7d715a6c
SL
284#ifdef CONFIG_PCIEASPM
285 struct pcie_link_state *link_state; /* ASPM link state. */
286#endif
287
392a1ce7 288 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
289 struct device dev; /* Generic device interface */
290
1da177e4
LT
291 int cfg_size; /* Size of configuration space */
292
293 /*
294 * Instead of touching interrupt line and base address registers
295 * directly, use the values stored here. They might be different!
296 */
297 unsigned int irq;
298 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
58c84eda 299 resource_size_t fw_addr[DEVICE_COUNT_RESOURCE]; /* FW-assigned addr */
1da177e4
LT
300
301 /* These fields are used by common fixups */
302 unsigned int transparent:1; /* Transparent PCI bridge */
303 unsigned int multifunction:1;/* Part of multi-function device */
304 /* keep track of device state */
8a1bc901 305 unsigned int is_added:1;
1da177e4 306 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 307 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 308 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 309 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 310 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
311 unsigned int msi_enabled:1;
312 unsigned int msix_enabled:1;
58c3a727 313 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 314 unsigned int is_managed:1;
6d3be84a
KK
315 unsigned int is_pcie:1; /* Obsolete. Will be removed.
316 Use pci_is_pcie() instead */
260d703a 317 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 318 unsigned int state_saved:1;
d1b054da 319 unsigned int is_physfn:1;
dd7cc44d 320 unsigned int is_virtfn:1;
711d5779 321 unsigned int reset_fn:1;
28760489 322 unsigned int is_hotplug_bridge:1;
affb72c3
HY
323 unsigned int __aer_firmware_first_valid:1;
324 unsigned int __aer_firmware_first:1;
ba698ad4 325 pci_dev_flags_t dev_flags;
bae94d02 326 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 327
1da177e4 328 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 329 struct hlist_head saved_cap_space;
1da177e4
LT
330 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
331 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
332 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 333 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 334#ifdef CONFIG_PCI_MSI
4aa9bc95 335 struct list_head msi_list;
ded86d8d 336#endif
94e61088 337 struct pci_vpd *vpd;
d1b054da 338#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
339 union {
340 struct pci_sriov *sriov; /* SR-IOV capability related */
341 struct pci_dev *physfn; /* the PF this VF is associated with */
342 };
302b4215 343 struct pci_ats *ats; /* Address Translation Service */
d1b054da 344#endif
1da177e4
LT
345};
346
dda56549
Y
347static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
348{
349#ifdef CONFIG_PCI_IOV
350 if (dev->is_virtfn)
351 dev = dev->physfn;
352#endif
353
354 return dev;
355}
356
65891215
ME
357extern struct pci_dev *alloc_pci_dev(void);
358
1da177e4
LT
359#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
360#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
361#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
362
a7369f1f
LV
363static inline int pci_channel_offline(struct pci_dev *pdev)
364{
365 return (pdev->error_state != pci_channel_io_normal);
366}
367
41017f0c 368static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 369 struct pci_dev *pci_dev, char cap)
41017f0c
SL
370{
371 struct pci_cap_saved_state *tmp;
372 struct hlist_node *pos;
373
374 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
24a4742f 375 if (tmp->cap.cap_nr == cap)
41017f0c
SL
376 return tmp;
377 }
378 return NULL;
379}
380
381static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
382 struct pci_cap_saved_state *new_cap)
383{
384 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
385}
386
2fe2abf8
BH
387/*
388 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
389 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
390 * buses below host bridges or subtractive decode bridges) go in the list.
391 * Use pci_bus_for_each_resource() to iterate through all the resources.
392 */
393
394/*
395 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
396 * and there's no way to program the bridge with the details of the window.
397 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
398 * decode bit set, because they are explicit and can be programmed with _SRS.
399 */
400#define PCI_SUBTRACTIVE_DECODE 0x1
401
402struct pci_bus_resource {
403 struct list_head list;
404 struct resource *res;
405 unsigned int flags;
406};
4352dfd5
GKH
407
408#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
409
410struct pci_bus {
411 struct list_head node; /* node in list of buses */
412 struct pci_bus *parent; /* parent bus this bridge is on */
413 struct list_head children; /* list of child buses */
414 struct list_head devices; /* list of devices on this bus */
415 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 416 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
417 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
418 struct list_head resources; /* address space routed to this bus */
1da177e4
LT
419
420 struct pci_ops *ops; /* configuration access functions */
421 void *sysdata; /* hook for sys-specific extension */
422 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
423
424 unsigned char number; /* bus number */
425 unsigned char primary; /* number of primary bridge */
426 unsigned char secondary; /* number of secondary bridge */
427 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
428 unsigned char max_bus_speed; /* enum pci_bus_speed */
429 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
430
431 char name[48];
432
433 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 434 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 435 struct device *bridge;
fd7d1ced 436 struct device dev;
1da177e4
LT
437 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
438 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 439 unsigned int is_added:1;
1da177e4
LT
440};
441
442#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 443#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 444
79af72d7
KK
445/*
446 * Returns true if the pci bus is root (behind host-pci bridge),
447 * false otherwise
448 */
449static inline bool pci_is_root_bus(struct pci_bus *pbus)
450{
451 return !(pbus->parent);
452}
453
16cf0ebc
RW
454#ifdef CONFIG_PCI_MSI
455static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
456{
457 return pci_dev->msi_enabled || pci_dev->msix_enabled;
458}
459#else
460static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
461#endif
462
1da177e4
LT
463/*
464 * Error values that may be returned by PCI functions.
465 */
466#define PCIBIOS_SUCCESSFUL 0x00
467#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
468#define PCIBIOS_BAD_VENDOR_ID 0x83
469#define PCIBIOS_DEVICE_NOT_FOUND 0x86
470#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
471#define PCIBIOS_SET_FAILED 0x88
472#define PCIBIOS_BUFFER_TOO_SMALL 0x89
473
474/* Low-level architecture-dependent routines */
475
476struct pci_ops {
477 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
478 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
479};
480
b6ce068a
MW
481/*
482 * ACPI needs to be able to access PCI config space before we've done a
483 * PCI bus scan and created pci_bus structures.
484 */
485extern int raw_pci_read(unsigned int domain, unsigned int bus,
486 unsigned int devfn, int reg, int len, u32 *val);
487extern int raw_pci_write(unsigned int domain, unsigned int bus,
488 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
489
490struct pci_bus_region {
c40a22e0
BH
491 resource_size_t start;
492 resource_size_t end;
1da177e4
LT
493};
494
495struct pci_dynids {
496 spinlock_t lock; /* protects list, index */
497 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
498};
499
392a1ce7 500/* ---------------------------------------------------------------- */
501/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 502 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7 503 * will be notified of PCI bus errors, and will be driven to recovery
504 * when an error occurs.
505 */
506
507typedef unsigned int __bitwise pci_ers_result_t;
508
509enum pci_ers_result {
510 /* no result/none/not supported in device driver */
511 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
512
513 /* Device driver can recover without slot reset */
514 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
515
516 /* Device driver wants slot to be reset. */
517 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
518
519 /* Device has completely failed, is unrecoverable */
520 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
521
522 /* Device driver is fully recovered and operational */
523 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
524};
525
526/* PCI bus error event callbacks */
05cca6e5 527struct pci_error_handlers {
392a1ce7 528 /* PCI bus error detected on this device */
529 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 530 enum pci_channel_state error);
392a1ce7 531
532 /* MMIO has been re-enabled, but not DMA */
533 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
534
535 /* PCI Express link has been reset */
536 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
537
538 /* PCI slot has been reset */
539 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
540
541 /* Device driver may resume normal operations */
542 void (*resume)(struct pci_dev *dev);
543};
544
545/* ---------------------------------------------------------------- */
546
1da177e4
LT
547struct module;
548struct pci_driver {
549 struct list_head node;
42b21932 550 const char *name;
1da177e4
LT
551 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
552 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
553 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
554 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
555 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
556 int (*resume_early) (struct pci_dev *dev);
1da177e4 557 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 558 void (*shutdown) (struct pci_dev *dev);
392a1ce7 559 struct pci_error_handlers *err_handler;
1da177e4
LT
560 struct device_driver driver;
561 struct pci_dynids dynids;
562};
563
05cca6e5 564#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 565
90a1ba0c 566/**
9f9351bb 567 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
568 * @_table: device table name
569 *
570 * This macro is used to create a struct pci_device_id array (a device table)
571 * in a generic manner.
572 */
9f9351bb 573#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
574 const struct pci_device_id _table[] __devinitconst
575
1da177e4
LT
576/**
577 * PCI_DEVICE - macro used to describe a specific pci device
578 * @vend: the 16 bit PCI Vendor ID
579 * @dev: the 16 bit PCI Device ID
580 *
581 * This macro is used to create a struct pci_device_id that matches a
582 * specific device. The subvendor and subdevice fields will be set to
583 * PCI_ANY_ID.
584 */
585#define PCI_DEVICE(vend,dev) \
586 .vendor = (vend), .device = (dev), \
587 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
588
589/**
590 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
591 * @dev_class: the class, subclass, prog-if triple for this device
592 * @dev_class_mask: the class mask for this device
593 *
594 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 595 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
596 * fields will be set to PCI_ANY_ID.
597 */
598#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
599 .class = (dev_class), .class_mask = (dev_class_mask), \
600 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
601 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
602
1597cacb
AC
603/**
604 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
605 * @vendor: the vendor name
606 * @device: the 16 bit PCI Device ID
1597cacb
AC
607 *
608 * This macro is used to create a struct pci_device_id that matches a
609 * specific PCI device. The subvendor, and subdevice fields will be set
610 * to PCI_ANY_ID. The macro allows the next field to follow as the device
611 * private data.
612 */
613
614#define PCI_VDEVICE(vendor, device) \
615 PCI_VENDOR_ID_##vendor, (device), \
616 PCI_ANY_ID, PCI_ANY_ID, 0, 0
617
1da177e4
LT
618/* these external functions are only available when PCI support is enabled */
619#ifdef CONFIG_PCI
620
b03e7495
JM
621extern void pcie_bus_configure_settings(struct pci_bus *bus, u8 smpss);
622
623enum pcie_bus_config_types {
624 PCIE_BUS_PERFORMANCE,
625 PCIE_BUS_SAFE,
626 PCIE_BUS_PEER2PEER,
627};
628
629extern enum pcie_bus_config_types pcie_bus_config;
630
1da177e4
LT
631extern struct bus_type pci_bus_type;
632
633/* Do NOT directly access these two variables, unless you are arch specific pci
634 * code, or pci core code. */
635extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
636/* Some device drivers need know if pci is initiated */
637extern int no_pci_devices(void);
1da177e4
LT
638
639void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 640int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 641char *pcibios_setup(char *str);
1da177e4
LT
642
643/* Used only when drivers/pci/setup.c is used */
3b7a17fc 644resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 645 resource_size_t,
e31dd6e4 646 resource_size_t);
1da177e4
LT
647void pcibios_update_irq(struct pci_dev *, int irq);
648
2d1c8618
BH
649/* Weak but can be overriden by arch */
650void pci_fixup_cardbus(struct pci_bus *);
651
1da177e4
LT
652/* Generic PCI functions used internally */
653
d1fd4fb6 654void pcibios_scan_specific_bus(int busn);
1da177e4 655extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 656void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
657struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
658 struct pci_ops *ops, void *sysdata);
98db6f19 659static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 660 void *sysdata)
1da177e4 661{
c431ada4
RS
662 struct pci_bus *root_bus;
663 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
664 if (root_bus)
665 pci_bus_add_devices(root_bus);
666 return root_bus;
1da177e4 667}
05cca6e5
GKH
668struct pci_bus *pci_create_bus(struct device *parent, int bus,
669 struct pci_ops *ops, void *sysdata);
670struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
671 int busnr);
3749c51a 672void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 673struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
674 const char *name,
675 struct hotplug_slot *hotplug);
f46753c5 676void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 677void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 678int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 679struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 680void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 681unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 682int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 683void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
684struct resource *pci_find_parent_resource(const struct pci_dev *dev,
685 struct resource *res);
57c2cf71 686u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 687int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 688u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
689extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
690extern void pci_dev_put(struct pci_dev *dev);
691extern void pci_remove_bus(struct pci_bus *b);
692extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 693extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 694void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 695extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
696#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
697#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
698#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
699
700/* Generic PCI functions exported to card drivers */
701
388c8c16
JB
702enum pci_lost_interrupt_reason {
703 PCI_LOST_IRQ_NO_INFORMATION = 0,
704 PCI_LOST_IRQ_DISABLE_MSI,
705 PCI_LOST_IRQ_DISABLE_MSIX,
706 PCI_LOST_IRQ_DISABLE_ACPI,
707};
708enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
709int pci_find_capability(struct pci_dev *dev, int cap);
710int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
711int pci_find_ext_capability(struct pci_dev *dev, int cap);
cf4c43dd
JB
712int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
713 int cap);
05cca6e5
GKH
714int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
715int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 716struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 717
d42552c3
AM
718struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
719 struct pci_dev *from);
05cca6e5 720struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 721 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 722 struct pci_dev *from);
05cca6e5 723struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
724struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
725 unsigned int devfn);
726static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
727 unsigned int devfn)
728{
729 return pci_get_domain_bus_and_slot(0, bus, devfn);
730}
05cca6e5 731struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
732int pci_dev_present(const struct pci_device_id *ids);
733
05cca6e5
GKH
734int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
735 int where, u8 *val);
736int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
737 int where, u16 *val);
738int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
739 int where, u32 *val);
740int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
741 int where, u8 val);
742int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
743 int where, u16 val);
744int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
745 int where, u32 val);
a72b46c3 746struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
747
748static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
749{
05cca6e5 750 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
751}
752static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
753{
05cca6e5 754 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 755}
05cca6e5
GKH
756static inline int pci_read_config_dword(struct pci_dev *dev, int where,
757 u32 *val)
1da177e4 758{
05cca6e5 759 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
760}
761static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
762{
05cca6e5 763 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
764}
765static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
766{
05cca6e5 767 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 768}
05cca6e5
GKH
769static inline int pci_write_config_dword(struct pci_dev *dev, int where,
770 u32 val)
1da177e4 771{
05cca6e5 772 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
773}
774
4a7fb636 775int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
776int __must_check pci_enable_device_io(struct pci_dev *dev);
777int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 778int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
779int __must_check pcim_enable_device(struct pci_dev *pdev);
780void pcim_pin_device(struct pci_dev *pdev);
781
296ccb08
YS
782static inline int pci_is_enabled(struct pci_dev *pdev)
783{
784 return (atomic_read(&pdev->enable_cnt) > 0);
785}
786
9ac7849e
TH
787static inline int pci_is_managed(struct pci_dev *pdev)
788{
789 return pdev->is_managed;
790}
791
1da177e4
LT
792void pci_disable_device(struct pci_dev *dev);
793void pci_set_master(struct pci_dev *dev);
6a479079 794void pci_clear_master(struct pci_dev *dev);
f7bdd12d 795int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 796int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 797#define HAVE_PCI_SET_MWI
4a7fb636 798int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 799int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 800void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 801void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 802void pci_msi_off(struct pci_dev *dev);
4d57cdfa 803int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 804int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
805int pcix_get_max_mmrbc(struct pci_dev *dev);
806int pcix_get_mmrbc(struct pci_dev *dev);
807int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 808int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 809int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
810int pcie_get_mps(struct pci_dev *dev);
811int pcie_set_mps(struct pci_dev *dev, int mps);
8c1c699f 812int __pci_reset_function(struct pci_dev *dev);
8dd7f803 813int pci_reset_function(struct pci_dev *dev);
14add80b 814void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 815int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 816int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 817int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
818
819/* ROM control related routines */
e416de5e
AC
820int pci_enable_rom(struct pci_dev *pdev);
821void pci_disable_rom(struct pci_dev *pdev);
144a50ea 822void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 823void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 824size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
825
826/* Power management related routines */
827int pci_save_state(struct pci_dev *dev);
1d3c16a8 828void pci_restore_state(struct pci_dev *dev);
ffbdd3f7
AW
829struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
830int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state);
831int pci_load_and_free_saved_state(struct pci_dev *dev,
832 struct pci_saved_state **state);
0e5dd46b 833int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
834int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
835pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 836bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 837void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
838int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
839 bool runtime, bool enable);
0235c4fc 840int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 841pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
842int pci_prepare_to_sleep(struct pci_dev *dev);
843int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 844bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 845bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 846void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 847
6cbf8214
RW
848static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
849 bool enable)
850{
851 return __pci_enable_wake(dev, state, false, enable);
852}
1da177e4 853
b48d4425
JB
854#define PCI_EXP_IDO_REQUEST (1<<0)
855#define PCI_EXP_IDO_COMPLETION (1<<1)
856void pci_enable_ido(struct pci_dev *dev, unsigned long type);
857void pci_disable_ido(struct pci_dev *dev, unsigned long type);
858
48a92a81 859enum pci_obff_signal_type {
688398bb
MS
860 PCI_EXP_OBFF_SIGNAL_L0 = 0,
861 PCI_EXP_OBFF_SIGNAL_ALWAYS = 1,
48a92a81
JB
862};
863int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type);
864void pci_disable_obff(struct pci_dev *dev);
865
51c2e0a7
JB
866bool pci_ltr_supported(struct pci_dev *dev);
867int pci_enable_ltr(struct pci_dev *dev);
868void pci_disable_ltr(struct pci_dev *dev);
869int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns);
870
bb209c82
BH
871/* For use by arch with custom probe code */
872void set_pcie_port_type(struct pci_dev *pdev);
873void set_pcie_hotplug_bridge(struct pci_dev *pdev);
874
ce5ccdef 875/* Functions for PCI Hotplug drivers to use */
05cca6e5 876int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
877#ifdef CONFIG_HOTPLUG
878unsigned int pci_rescan_bus(struct pci_bus *bus);
879#endif
ce5ccdef 880
287d19ce
SH
881/* Vital product data routines */
882ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
883ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 884int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 885
1da177e4 886/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 887void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
888void pci_bus_size_bridges(struct pci_bus *bus);
889int pci_claim_resource(struct pci_dev *, int);
890void pci_assign_unassigned_resources(void);
6841ec68 891void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4
LT
892void pdev_enable_device(struct pci_dev *);
893void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 894int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 895void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 896 int (*)(const struct pci_dev *, u8, u8));
1da177e4 897#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 898int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 899int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 900void pci_release_regions(struct pci_dev *);
4a7fb636 901int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 902int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 903void pci_release_region(struct pci_dev *, int);
c87deff7 904int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 905int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 906void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
907
908/* drivers/pci/bus.c */
2fe2abf8
BH
909void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
910struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
911void pci_bus_remove_resources(struct pci_bus *bus);
912
89a74ecc 913#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
914 for (i = 0; \
915 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
916 i++)
89a74ecc 917
4a7fb636
AM
918int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
919 struct resource *res, resource_size_t size,
920 resource_size_t align, resource_size_t min,
921 unsigned int type_mask,
3b7a17fc
DB
922 resource_size_t (*alignf)(void *,
923 const struct resource *,
b26b2d49
DB
924 resource_size_t,
925 resource_size_t),
4a7fb636 926 void *alignf_data);
1da177e4
LT
927void pci_enable_bridges(struct pci_bus *bus);
928
863b18f4 929/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
930int __must_check __pci_register_driver(struct pci_driver *, struct module *,
931 const char *mod_name);
bba81165
AM
932
933/*
934 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
935 */
936#define pci_register_driver(driver) \
937 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 938
05cca6e5
GKH
939void pci_unregister_driver(struct pci_driver *dev);
940void pci_remove_behind_bridge(struct pci_dev *dev);
941struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
942int pci_add_dynid(struct pci_driver *drv,
943 unsigned int vendor, unsigned int device,
944 unsigned int subvendor, unsigned int subdevice,
945 unsigned int class, unsigned int class_mask,
946 unsigned long driver_data);
05cca6e5
GKH
947const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
948 struct pci_dev *dev);
949int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
950 int pass);
1da177e4 951
70298c6e 952void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 953 void *userdata);
70b9f7dc 954int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 955int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 956unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 957
3448a19d
DA
958#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
959#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
960
deb2d2ec 961int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 962 unsigned int command_bits, u32 flags);
1da177e4
LT
963/* kmem_cache style wrapper around pci_alloc_consistent() */
964
f41b1771 965#include <linux/pci-dma.h>
1da177e4
LT
966#include <linux/dmapool.h>
967
968#define pci_pool dma_pool
969#define pci_pool_create(name, pdev, size, align, allocation) \
970 dma_pool_create(name, &pdev->dev, size, align, allocation)
971#define pci_pool_destroy(pool) dma_pool_destroy(pool)
972#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
973#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
974
e24c2d96
DM
975enum pci_dma_burst_strategy {
976 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
977 strategy_parameter is N/A */
978 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
979 byte boundaries */
980 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
981 strategy_parameter byte boundaries */
982};
983
1da177e4 984struct msix_entry {
16dbef4a 985 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
986 u16 entry; /* driver uses to specify entry, OS writes */
987};
988
0366f8f7 989
1da177e4 990#ifndef CONFIG_PCI_MSI
1c8d7b0a 991static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
992{
993 return -1;
994}
995
d52877c7
YL
996static inline void pci_msi_shutdown(struct pci_dev *dev)
997{ }
05cca6e5
GKH
998static inline void pci_disable_msi(struct pci_dev *dev)
999{ }
1000
a52e2e35
RW
1001static inline int pci_msix_table_size(struct pci_dev *dev)
1002{
1003 return 0;
1004}
05cca6e5
GKH
1005static inline int pci_enable_msix(struct pci_dev *dev,
1006 struct msix_entry *entries, int nvec)
1007{
1008 return -1;
1009}
1010
d52877c7
YL
1011static inline void pci_msix_shutdown(struct pci_dev *dev)
1012{ }
05cca6e5
GKH
1013static inline void pci_disable_msix(struct pci_dev *dev)
1014{ }
1015
1016static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
1017{ }
1018
1019static inline void pci_restore_msi_state(struct pci_dev *dev)
1020{ }
07ae95f9
AP
1021static inline int pci_msi_enabled(void)
1022{
1023 return 0;
1024}
1da177e4 1025#else
1c8d7b0a 1026extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 1027extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 1028extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 1029extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 1030extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 1031 struct msix_entry *entries, int nvec);
d52877c7 1032extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
1033extern void pci_disable_msix(struct pci_dev *dev);
1034extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 1035extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 1036extern int pci_msi_enabled(void);
1da177e4
LT
1037#endif
1038
ab0724ff 1039#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1040extern bool pcie_ports_disabled;
1041extern bool pcie_ports_auto;
ab0724ff
MT
1042#else
1043#define pcie_ports_disabled true
1044#define pcie_ports_auto false
1045#endif
415e12b2 1046
3e1b1600 1047#ifndef CONFIG_PCIEASPM
8b8bae90
RW
1048static inline int pcie_aspm_enabled(void) { return 0; }
1049static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1050#else
1051extern int pcie_aspm_enabled(void);
8b8bae90 1052extern bool pcie_aspm_support_enabled(void);
3e1b1600
AP
1053#endif
1054
415e12b2
RW
1055#ifdef CONFIG_PCIEAER
1056void pci_no_aer(void);
1057bool pci_aer_available(void);
1058#else
1059static inline void pci_no_aer(void) { }
1060static inline bool pci_aer_available(void) { return false; }
1061#endif
1062
43c16408
AP
1063#ifndef CONFIG_PCIE_ECRC
1064static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1065{
1066 return;
1067}
1068static inline void pcie_ecrc_get_policy(char *str) {};
1069#else
1070extern void pcie_set_ecrc_checking(struct pci_dev *dev);
1071extern void pcie_ecrc_get_policy(char *str);
1072#endif
1073
1c8d7b0a
MW
1074#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1075
8b955b0d 1076#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1077/* The functions a driver should call */
1078int ht_create_irq(struct pci_dev *dev, int idx);
1079void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1080#endif /* CONFIG_HT_IRQ */
1081
e04b0ea2
BK
1082extern void pci_block_user_cfg_access(struct pci_dev *dev);
1083extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
1084
4352dfd5
GKH
1085/*
1086 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1087 * a PCI domain is defined to be a set of PCI busses which share
1088 * configuration space.
1089 */
32a2eea7
JG
1090#ifdef CONFIG_PCI_DOMAINS
1091extern int pci_domains_supported;
1092#else
1093enum { pci_domains_supported = 0 };
05cca6e5
GKH
1094static inline int pci_domain_nr(struct pci_bus *bus)
1095{
1096 return 0;
1097}
1098
4352dfd5
GKH
1099static inline int pci_proc_domain(struct pci_bus *bus)
1100{
1101 return 0;
1102}
32a2eea7 1103#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1104
95a8b6ef
MT
1105/* some architectures require additional setup to direct VGA traffic */
1106typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1107 unsigned int command_bits, u32 flags);
95a8b6ef
MT
1108extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1109
4352dfd5 1110#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1111
1112/*
1113 * If the system does not have PCI, clearly these return errors. Define
1114 * these as simple inline functions to avoid hair in drivers.
1115 */
1116
05cca6e5
GKH
1117#define _PCI_NOP(o, s, t) \
1118 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1119 int where, t val) \
1da177e4 1120 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1121
1122#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1123 _PCI_NOP(o, word, u16 x) \
1124 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1125_PCI_NOP_ALL(read, *)
1126_PCI_NOP_ALL(write,)
1127
d42552c3 1128static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1129 unsigned int device,
1130 struct pci_dev *from)
1131{
1132 return NULL;
1133}
d42552c3 1134
05cca6e5
GKH
1135static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1136 unsigned int device,
1137 unsigned int ss_vendor,
1138 unsigned int ss_device,
b08508c4 1139 struct pci_dev *from)
05cca6e5
GKH
1140{
1141 return NULL;
1142}
1da177e4 1143
05cca6e5
GKH
1144static inline struct pci_dev *pci_get_class(unsigned int class,
1145 struct pci_dev *from)
1146{
1147 return NULL;
1148}
1da177e4
LT
1149
1150#define pci_dev_present(ids) (0)
ed4aaadb 1151#define no_pci_devices() (1)
1da177e4
LT
1152#define pci_dev_put(dev) do { } while (0)
1153
05cca6e5
GKH
1154static inline void pci_set_master(struct pci_dev *dev)
1155{ }
1156
1157static inline int pci_enable_device(struct pci_dev *dev)
1158{
1159 return -EIO;
1160}
1161
1162static inline void pci_disable_device(struct pci_dev *dev)
1163{ }
1164
1165static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1166{
1167 return -EIO;
1168}
1169
80be0385
RD
1170static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1171{
1172 return -EIO;
1173}
1174
4d57cdfa
FT
1175static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1176 unsigned int size)
1177{
1178 return -EIO;
1179}
1180
59fc67de
FT
1181static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1182 unsigned long mask)
1183{
1184 return -EIO;
1185}
1186
05cca6e5
GKH
1187static inline int pci_assign_resource(struct pci_dev *dev, int i)
1188{
1189 return -EBUSY;
1190}
1191
1192static inline int __pci_register_driver(struct pci_driver *drv,
1193 struct module *owner)
1194{
1195 return 0;
1196}
1197
1198static inline int pci_register_driver(struct pci_driver *drv)
1199{
1200 return 0;
1201}
1202
1203static inline void pci_unregister_driver(struct pci_driver *drv)
1204{ }
1205
1206static inline int pci_find_capability(struct pci_dev *dev, int cap)
1207{
1208 return 0;
1209}
1210
1211static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1212 int cap)
1213{
1214 return 0;
1215}
1216
1217static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1218{
1219 return 0;
1220}
1221
1da177e4 1222/* Power management related routines */
05cca6e5
GKH
1223static inline int pci_save_state(struct pci_dev *dev)
1224{
1225 return 0;
1226}
1227
1d3c16a8
JM
1228static inline void pci_restore_state(struct pci_dev *dev)
1229{ }
1da177e4 1230
05cca6e5
GKH
1231static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1232{
1233 return 0;
1234}
1235
3449248c
RD
1236static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1237{
1238 return 0;
1239}
1240
05cca6e5
GKH
1241static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1242 pm_message_t state)
1243{
1244 return PCI_D0;
1245}
1246
1247static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1248 int enable)
1249{
1250 return 0;
1251}
1252
b48d4425
JB
1253static inline void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1254{
1255}
1256
1257static inline void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1258{
1259}
1260
48a92a81
JB
1261static inline int pci_enable_obff(struct pci_dev *dev, unsigned long type)
1262{
1263 return 0;
1264}
1265
1266static inline void pci_disable_obff(struct pci_dev *dev)
1267{
1268}
1269
05cca6e5
GKH
1270static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1271{
1272 return -EIO;
1273}
1274
1275static inline void pci_release_regions(struct pci_dev *dev)
1276{ }
0da0ead9 1277
a46e8126
KG
1278#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1279
05cca6e5
GKH
1280static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1281{ }
1282
1283static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1284{ }
e04b0ea2 1285
d80d0217
RD
1286static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1287{ return NULL; }
1288
1289static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1290 unsigned int devfn)
1291{ return NULL; }
1292
1293static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1294 unsigned int devfn)
1295{ return NULL; }
1296
92298e66
DA
1297static inline int pci_domain_nr(struct pci_bus *bus)
1298{ return 0; }
1299
fb8a0d9d
WM
1300#define dev_is_pci(d) (false)
1301#define dev_is_pf(d) (false)
1302#define dev_num_vf(d) (0)
4352dfd5 1303#endif /* CONFIG_PCI */
1da177e4 1304
4352dfd5
GKH
1305/* Include architecture-dependent settings and functions */
1306
1307#include <asm/pci.h>
1da177e4 1308
1f82de10
YL
1309#ifndef PCIBIOS_MAX_MEM_32
1310#define PCIBIOS_MAX_MEM_32 (-1)
1311#endif
1312
1da177e4
LT
1313/* these helpers provide future and backwards compatibility
1314 * for accessing popular PCI BAR info */
05cca6e5
GKH
1315#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1316#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1317#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1318#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1319 ((pci_resource_start((dev), (bar)) == 0 && \
1320 pci_resource_end((dev), (bar)) == \
1321 pci_resource_start((dev), (bar))) ? 0 : \
1322 \
1323 (pci_resource_end((dev), (bar)) - \
1324 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1325
1326/* Similar to the helpers above, these manipulate per-pci_dev
1327 * driver-specific data. They are really just a wrapper around
1328 * the generic device structure functions of these calls.
1329 */
05cca6e5 1330static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1331{
1332 return dev_get_drvdata(&pdev->dev);
1333}
1334
05cca6e5 1335static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1336{
1337 dev_set_drvdata(&pdev->dev, data);
1338}
1339
1340/* If you want to know what to call your pci_dev, ask this function.
1341 * Again, it's a wrapper around the generic device.
1342 */
2fc90f61 1343static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1344{
c6c4f070 1345 return dev_name(&pdev->dev);
1da177e4
LT
1346}
1347
2311b1f2
ME
1348
1349/* Some archs don't want to expose struct resource to userland as-is
1350 * in sysfs and /proc
1351 */
1352#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1353static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1354 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1355 resource_size_t *end)
2311b1f2
ME
1356{
1357 *start = rsrc->start;
1358 *end = rsrc->end;
1359}
1360#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1361
1362
1da177e4
LT
1363/*
1364 * The world is not perfect and supplies us with broken PCI devices.
1365 * For at least a part of these bugs we need a work-around, so both
1366 * generic (drivers/pci/quirks.c) and per-architecture code can define
1367 * fixup hooks to be called for particular buggy devices.
1368 */
1369
1370struct pci_fixup {
1371 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1372 void (*hook)(struct pci_dev *dev);
1373};
1374
1375enum pci_fixup_pass {
1376 pci_fixup_early, /* Before probing BARs */
1377 pci_fixup_header, /* After reading configuration header */
1378 pci_fixup_final, /* Final phase of device fixups */
1379 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1380 pci_fixup_resume, /* pci_device_resume() */
1381 pci_fixup_suspend, /* pci_device_suspend */
1382 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1383};
1384
1385/* Anonymous variables would be nice... */
1386#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1387 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1388 __attribute__((__section__(#section))) = { vendor, device, hook };
1389#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1390 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1391 vendor##device##hook, vendor, device, hook)
1392#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1393 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1394 vendor##device##hook, vendor, device, hook)
1395#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1396 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1397 vendor##device##hook, vendor, device, hook)
1398#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1399 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1400 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1401#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1402 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1403 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1404#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1405 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1406 resume_early##vendor##device##hook, vendor, device, hook)
1407#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1408 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1409 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1410
93177a74 1411#ifdef CONFIG_PCI_QUIRKS
1da177e4 1412void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1413#else
1414static inline void pci_fixup_device(enum pci_fixup_pass pass,
1415 struct pci_dev *dev) {}
1416#endif
1da177e4 1417
05cca6e5 1418void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1419void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1420void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1421int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1422int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1423 const char *name);
ec04b075 1424void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1425
1da177e4 1426extern int pci_pci_problems;
236561e5 1427#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1428#define PCIPCI_TRITON 2
1429#define PCIPCI_NATOMA 4
1430#define PCIPCI_VIAETBF 8
1431#define PCIPCI_VSFX 16
236561e5
AC
1432#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1433#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1434
4516a618
AN
1435extern unsigned long pci_cardbus_io_size;
1436extern unsigned long pci_cardbus_mem_size;
491424c0 1437extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1438extern u8 pci_cache_line_size;
4516a618 1439
28760489
EB
1440extern unsigned long pci_hotplug_io_size;
1441extern unsigned long pci_hotplug_mem_size;
1442
19792a08
AB
1443int pcibios_add_platform_entries(struct pci_dev *dev);
1444void pcibios_disable_device(struct pci_dev *dev);
1445int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1446 enum pcie_reset_state state);
575e3348 1447
7752d5cf 1448#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1449extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1450extern void __init pci_mmcfg_late_init(void);
1451#else
bb63b421 1452static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1453static inline void pci_mmcfg_late_init(void) { }
1454#endif
1455
0ef5f8f6
AP
1456int pci_ext_cfg_avail(struct pci_dev *dev);
1457
1684f5dd 1458void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1459
dd7cc44d
YZ
1460#ifdef CONFIG_PCI_IOV
1461extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1462extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1463extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1464extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1465#else
1466static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1467{
1468 return -ENODEV;
1469}
1470static inline void pci_disable_sriov(struct pci_dev *dev)
1471{
1472}
74bb1bcc
YZ
1473static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1474{
1475 return IRQ_NONE;
1476}
fb8a0d9d
WM
1477static inline int pci_num_vf(struct pci_dev *dev)
1478{
1479 return 0;
1480}
dd7cc44d
YZ
1481#endif
1482
c825bc94
KK
1483#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1484extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1485extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1486#endif
1487
d7b7e605
KK
1488/**
1489 * pci_pcie_cap - get the saved PCIe capability offset
1490 * @dev: PCI device
1491 *
1492 * PCIe capability offset is calculated at PCI device initialization
1493 * time and saved in the data structure. This function returns saved
1494 * PCIe capability offset. Using this instead of pci_find_capability()
1495 * reduces unnecessary search in the PCI configuration space. If you
1496 * need to calculate PCIe capability offset from raw device for some
1497 * reasons, please use pci_find_capability() instead.
1498 */
1499static inline int pci_pcie_cap(struct pci_dev *dev)
1500{
1501 return dev->pcie_cap;
1502}
1503
7eb776c4
KK
1504/**
1505 * pci_is_pcie - check if the PCI device is PCI Express capable
1506 * @dev: PCI device
1507 *
1508 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1509 */
1510static inline bool pci_is_pcie(struct pci_dev *dev)
1511{
1512 return !!pci_pcie_cap(dev);
1513}
1514
5d990b62
CW
1515void pci_request_acs(void);
1516
a2ce7662 1517
7ad506fa
MC
1518#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1519#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1520
1521/* Large Resource Data Type Tag Item Names */
1522#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1523#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1524#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1525
1526#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1527#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1528#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1529
1530/* Small Resource Data Type Tag Item Names */
1531#define PCI_VPD_STIN_END 0x78 /* End */
1532
1533#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1534
1535#define PCI_VPD_SRDT_TIN_MASK 0x78
1536#define PCI_VPD_SRDT_LEN_MASK 0x07
1537
1538#define PCI_VPD_LRDT_TAG_SIZE 3
1539#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1540
e1d5bdab
MC
1541#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1542
4067a854
MC
1543#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1544#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1545#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1546#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1547
a2ce7662
MC
1548/**
1549 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1550 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1551 *
1552 * Returns the extracted Large Resource Data Type length.
1553 */
1554static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1555{
1556 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1557}
1558
7ad506fa
MC
1559/**
1560 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1561 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1562 *
1563 * Returns the extracted Small Resource Data Type length.
1564 */
1565static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1566{
1567 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1568}
1569
e1d5bdab
MC
1570/**
1571 * pci_vpd_info_field_size - Extracts the information field length
1572 * @lrdt: Pointer to the beginning of an information field header
1573 *
1574 * Returns the extracted information field length.
1575 */
1576static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1577{
1578 return info_field[2];
1579}
1580
b55ac1b2
MC
1581/**
1582 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1583 * @buf: Pointer to buffered vpd data
1584 * @off: The offset into the buffer at which to begin the search
1585 * @len: The length of the vpd buffer
1586 * @rdt: The Resource Data Type to search for
1587 *
1588 * Returns the index where the Resource Data Type was found or
1589 * -ENOENT otherwise.
1590 */
1591int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1592
4067a854
MC
1593/**
1594 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1595 * @buf: Pointer to buffered vpd data
1596 * @off: The offset into the buffer at which to begin the search
1597 * @len: The length of the buffer area, relative to off, in which to search
1598 * @kw: The keyword to search for
1599 *
1600 * Returns the index where the information field keyword was found or
1601 * -ENOENT otherwise.
1602 */
1603int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1604 unsigned int len, const char *kw);
1605
98d9f30c
BH
1606/* PCI <-> OF binding helpers */
1607#ifdef CONFIG_OF
1608struct device_node;
1609extern void pci_set_of_node(struct pci_dev *dev);
1610extern void pci_release_of_node(struct pci_dev *dev);
1611extern void pci_set_bus_of_node(struct pci_bus *bus);
1612extern void pci_release_bus_of_node(struct pci_bus *bus);
1613
1614/* Arch may override this (weak) */
1615extern struct device_node * __weak pcibios_get_phb_of_node(struct pci_bus *bus);
1616
64099d98
BH
1617static inline struct device_node *pci_device_to_OF_node(struct pci_dev *pdev)
1618{
1619 return pdev ? pdev->dev.of_node : NULL;
1620}
1621
ef3b4f8c
BH
1622static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1623{
1624 return bus ? bus->dev.of_node : NULL;
1625}
1626
98d9f30c
BH
1627#else /* CONFIG_OF */
1628static inline void pci_set_of_node(struct pci_dev *dev) { }
1629static inline void pci_release_of_node(struct pci_dev *dev) { }
1630static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1631static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1632#endif /* CONFIG_OF */
1633
166e9278
OBC
1634/**
1635 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1636 * @pdev: the PCI device
1637 *
1638 * if the device is PCIE, return NULL
1639 * if the device isn't connected to a PCIe bridge (that is its parent is a
1640 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1641 * parent
1642 */
1643struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1644
1da177e4
LT
1645#endif /* __KERNEL__ */
1646#endif /* LINUX_PCI_H */
This page took 0.938127 seconds and 5 git commands to generate.