PCI / PM: Extend PME polling to all PCI devices
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
60063497 52#include <linux/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7 139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
536c8cb4
MW
190/* Based on the PCI Hotplug Spec, but some values are made up by us */
191enum pci_bus_speed {
192 PCI_SPEED_33MHz = 0x00,
193 PCI_SPEED_66MHz = 0x01,
194 PCI_SPEED_66MHz_PCIX = 0x02,
195 PCI_SPEED_100MHz_PCIX = 0x03,
196 PCI_SPEED_133MHz_PCIX = 0x04,
197 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
198 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
199 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
200 PCI_SPEED_66MHz_PCIX_266 = 0x09,
201 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
202 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
203 AGP_UNKNOWN = 0x0c,
204 AGP_1X = 0x0d,
205 AGP_2X = 0x0e,
206 AGP_4X = 0x0f,
207 AGP_8X = 0x10,
536c8cb4
MW
208 PCI_SPEED_66MHz_PCIX_533 = 0x11,
209 PCI_SPEED_100MHz_PCIX_533 = 0x12,
210 PCI_SPEED_133MHz_PCIX_533 = 0x13,
211 PCIE_SPEED_2_5GT = 0x14,
212 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 213 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
214 PCI_SPEED_UNKNOWN = 0xff,
215};
216
24a4742f 217struct pci_cap_saved_data {
41017f0c 218 char cap_nr;
24a4742f 219 unsigned int size;
41017f0c
SL
220 u32 data[0];
221};
222
24a4742f
AW
223struct pci_cap_saved_state {
224 struct hlist_node next;
225 struct pci_cap_saved_data cap;
226};
227
7d715a6c 228struct pcie_link_state;
ee69439c 229struct pci_vpd;
d1b054da 230struct pci_sriov;
302b4215 231struct pci_ats;
ee69439c 232
1da177e4
LT
233/*
234 * The pci_dev structure is used to describe PCI devices.
235 */
236struct pci_dev {
1da177e4
LT
237 struct list_head bus_list; /* node in per-bus list */
238 struct pci_bus *bus; /* bus this device is on */
239 struct pci_bus *subordinate; /* bus this device bridges to */
240
241 void *sysdata; /* hook for sys-specific extension */
242 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 243 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
244
245 unsigned int devfn; /* encoded device & function index */
246 unsigned short vendor;
247 unsigned short device;
248 unsigned short subsystem_vendor;
249 unsigned short subsystem_device;
250 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 251 u8 revision; /* PCI revision, low byte of class word */
1da177e4 252 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 253 u8 pcie_cap; /* PCI-E capability offset */
b03e7495
JM
254 u8 pcie_type:4; /* PCI-E device/port type */
255 u8 pcie_mpss:3; /* PCI-E Max Payload Size Supported */
1da177e4 256 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 257 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
258
259 struct pci_driver *driver; /* which driver has allocated this device */
260 u64 dma_mask; /* Mask of the bits of bus address this
261 device implements. Normally this is
262 0xffffffff. You only need to change
263 this if your device has broken DMA
264 or supports 64-bit transfers. */
265
4d57cdfa
FT
266 struct device_dma_parameters dma_parms;
267
1da177e4
LT
268 pci_power_t current_state; /* Current operating state. In ACPI-speak,
269 this is D0-D3, D0 being fully functional,
270 and D3 being off. */
337001b6
RW
271 int pm_cap; /* PM capability offset in the
272 configuration space */
273 unsigned int pme_support:5; /* Bitmask of states from which PME#
274 can be generated */
c7f48656 275 unsigned int pme_interrupt:1;
379021d5 276 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
277 unsigned int d1_support:1; /* Low power state D1 is supported */
278 unsigned int d2_support:1; /* Low power state D2 is supported */
279 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
253d2e54
JP
280 unsigned int mmio_always_on:1; /* disallow turning off io/mem
281 decoding during bar sizing */
e80bb09d 282 unsigned int wakeup_prepared:1;
1ae861e6 283 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 284
7d715a6c
SL
285#ifdef CONFIG_PCIEASPM
286 struct pcie_link_state *link_state; /* ASPM link state. */
287#endif
288
392a1ce7 289 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
290 struct device dev; /* Generic device interface */
291
1da177e4
LT
292 int cfg_size; /* Size of configuration space */
293
294 /*
295 * Instead of touching interrupt line and base address registers
296 * directly, use the values stored here. They might be different!
297 */
298 unsigned int irq;
299 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
58c84eda 300 resource_size_t fw_addr[DEVICE_COUNT_RESOURCE]; /* FW-assigned addr */
1da177e4
LT
301
302 /* These fields are used by common fixups */
303 unsigned int transparent:1; /* Transparent PCI bridge */
304 unsigned int multifunction:1;/* Part of multi-function device */
305 /* keep track of device state */
8a1bc901 306 unsigned int is_added:1;
1da177e4 307 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 308 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 309 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 310 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 311 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
312 unsigned int msi_enabled:1;
313 unsigned int msix_enabled:1;
58c3a727 314 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 315 unsigned int is_managed:1;
6d3be84a
KK
316 unsigned int is_pcie:1; /* Obsolete. Will be removed.
317 Use pci_is_pcie() instead */
260d703a 318 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 319 unsigned int state_saved:1;
d1b054da 320 unsigned int is_physfn:1;
dd7cc44d 321 unsigned int is_virtfn:1;
711d5779 322 unsigned int reset_fn:1;
28760489 323 unsigned int is_hotplug_bridge:1;
affb72c3
HY
324 unsigned int __aer_firmware_first_valid:1;
325 unsigned int __aer_firmware_first:1;
ba698ad4 326 pci_dev_flags_t dev_flags;
bae94d02 327 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 328
1da177e4 329 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 330 struct hlist_head saved_cap_space;
1da177e4
LT
331 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
332 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
333 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 334 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 335#ifdef CONFIG_PCI_MSI
4aa9bc95 336 struct list_head msi_list;
ded86d8d 337#endif
94e61088 338 struct pci_vpd *vpd;
d1b054da 339#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
340 union {
341 struct pci_sriov *sriov; /* SR-IOV capability related */
342 struct pci_dev *physfn; /* the PF this VF is associated with */
343 };
302b4215 344 struct pci_ats *ats; /* Address Translation Service */
d1b054da 345#endif
1da177e4
LT
346};
347
dda56549
Y
348static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
349{
350#ifdef CONFIG_PCI_IOV
351 if (dev->is_virtfn)
352 dev = dev->physfn;
353#endif
354
355 return dev;
356}
357
65891215
ME
358extern struct pci_dev *alloc_pci_dev(void);
359
1da177e4
LT
360#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
361#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
362#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
363
a7369f1f
LV
364static inline int pci_channel_offline(struct pci_dev *pdev)
365{
366 return (pdev->error_state != pci_channel_io_normal);
367}
368
41017f0c 369static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 370 struct pci_dev *pci_dev, char cap)
41017f0c
SL
371{
372 struct pci_cap_saved_state *tmp;
373 struct hlist_node *pos;
374
375 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
24a4742f 376 if (tmp->cap.cap_nr == cap)
41017f0c
SL
377 return tmp;
378 }
379 return NULL;
380}
381
382static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
383 struct pci_cap_saved_state *new_cap)
384{
385 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
386}
387
2fe2abf8
BH
388/*
389 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
390 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
391 * buses below host bridges or subtractive decode bridges) go in the list.
392 * Use pci_bus_for_each_resource() to iterate through all the resources.
393 */
394
395/*
396 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
397 * and there's no way to program the bridge with the details of the window.
398 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
399 * decode bit set, because they are explicit and can be programmed with _SRS.
400 */
401#define PCI_SUBTRACTIVE_DECODE 0x1
402
403struct pci_bus_resource {
404 struct list_head list;
405 struct resource *res;
406 unsigned int flags;
407};
4352dfd5
GKH
408
409#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
410
411struct pci_bus {
412 struct list_head node; /* node in list of buses */
413 struct pci_bus *parent; /* parent bus this bridge is on */
414 struct list_head children; /* list of child buses */
415 struct list_head devices; /* list of devices on this bus */
416 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 417 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
418 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
419 struct list_head resources; /* address space routed to this bus */
1da177e4
LT
420
421 struct pci_ops *ops; /* configuration access functions */
422 void *sysdata; /* hook for sys-specific extension */
423 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
424
425 unsigned char number; /* bus number */
426 unsigned char primary; /* number of primary bridge */
427 unsigned char secondary; /* number of secondary bridge */
428 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
429 unsigned char max_bus_speed; /* enum pci_bus_speed */
430 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
431
432 char name[48];
433
434 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 435 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 436 struct device *bridge;
fd7d1ced 437 struct device dev;
1da177e4
LT
438 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
439 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 440 unsigned int is_added:1;
1da177e4
LT
441};
442
443#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 444#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 445
79af72d7
KK
446/*
447 * Returns true if the pci bus is root (behind host-pci bridge),
448 * false otherwise
449 */
450static inline bool pci_is_root_bus(struct pci_bus *pbus)
451{
452 return !(pbus->parent);
453}
454
16cf0ebc
RW
455#ifdef CONFIG_PCI_MSI
456static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
457{
458 return pci_dev->msi_enabled || pci_dev->msix_enabled;
459}
460#else
461static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
462#endif
463
1da177e4
LT
464/*
465 * Error values that may be returned by PCI functions.
466 */
467#define PCIBIOS_SUCCESSFUL 0x00
468#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
469#define PCIBIOS_BAD_VENDOR_ID 0x83
470#define PCIBIOS_DEVICE_NOT_FOUND 0x86
471#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
472#define PCIBIOS_SET_FAILED 0x88
473#define PCIBIOS_BUFFER_TOO_SMALL 0x89
474
475/* Low-level architecture-dependent routines */
476
477struct pci_ops {
478 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
479 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
480};
481
b6ce068a
MW
482/*
483 * ACPI needs to be able to access PCI config space before we've done a
484 * PCI bus scan and created pci_bus structures.
485 */
486extern int raw_pci_read(unsigned int domain, unsigned int bus,
487 unsigned int devfn, int reg, int len, u32 *val);
488extern int raw_pci_write(unsigned int domain, unsigned int bus,
489 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
490
491struct pci_bus_region {
c40a22e0
BH
492 resource_size_t start;
493 resource_size_t end;
1da177e4
LT
494};
495
496struct pci_dynids {
497 spinlock_t lock; /* protects list, index */
498 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
499};
500
392a1ce7 501/* ---------------------------------------------------------------- */
502/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 503 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7 504 * will be notified of PCI bus errors, and will be driven to recovery
505 * when an error occurs.
506 */
507
508typedef unsigned int __bitwise pci_ers_result_t;
509
510enum pci_ers_result {
511 /* no result/none/not supported in device driver */
512 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
513
514 /* Device driver can recover without slot reset */
515 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
516
517 /* Device driver wants slot to be reset. */
518 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
519
520 /* Device has completely failed, is unrecoverable */
521 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
522
523 /* Device driver is fully recovered and operational */
524 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
525};
526
527/* PCI bus error event callbacks */
05cca6e5 528struct pci_error_handlers {
392a1ce7 529 /* PCI bus error detected on this device */
530 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 531 enum pci_channel_state error);
392a1ce7 532
533 /* MMIO has been re-enabled, but not DMA */
534 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
535
536 /* PCI Express link has been reset */
537 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
538
539 /* PCI slot has been reset */
540 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
541
542 /* Device driver may resume normal operations */
543 void (*resume)(struct pci_dev *dev);
544};
545
546/* ---------------------------------------------------------------- */
547
1da177e4
LT
548struct module;
549struct pci_driver {
550 struct list_head node;
42b21932 551 const char *name;
1da177e4
LT
552 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
553 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
554 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
555 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
556 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
557 int (*resume_early) (struct pci_dev *dev);
1da177e4 558 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 559 void (*shutdown) (struct pci_dev *dev);
392a1ce7 560 struct pci_error_handlers *err_handler;
1da177e4
LT
561 struct device_driver driver;
562 struct pci_dynids dynids;
563};
564
05cca6e5 565#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 566
90a1ba0c 567/**
9f9351bb 568 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
569 * @_table: device table name
570 *
571 * This macro is used to create a struct pci_device_id array (a device table)
572 * in a generic manner.
573 */
9f9351bb 574#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
575 const struct pci_device_id _table[] __devinitconst
576
1da177e4
LT
577/**
578 * PCI_DEVICE - macro used to describe a specific pci device
579 * @vend: the 16 bit PCI Vendor ID
580 * @dev: the 16 bit PCI Device ID
581 *
582 * This macro is used to create a struct pci_device_id that matches a
583 * specific device. The subvendor and subdevice fields will be set to
584 * PCI_ANY_ID.
585 */
586#define PCI_DEVICE(vend,dev) \
587 .vendor = (vend), .device = (dev), \
588 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
589
590/**
591 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
592 * @dev_class: the class, subclass, prog-if triple for this device
593 * @dev_class_mask: the class mask for this device
594 *
595 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 596 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
597 * fields will be set to PCI_ANY_ID.
598 */
599#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
600 .class = (dev_class), .class_mask = (dev_class_mask), \
601 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
602 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
603
1597cacb
AC
604/**
605 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
606 * @vendor: the vendor name
607 * @device: the 16 bit PCI Device ID
1597cacb
AC
608 *
609 * This macro is used to create a struct pci_device_id that matches a
610 * specific PCI device. The subvendor, and subdevice fields will be set
611 * to PCI_ANY_ID. The macro allows the next field to follow as the device
612 * private data.
613 */
614
615#define PCI_VDEVICE(vendor, device) \
616 PCI_VENDOR_ID_##vendor, (device), \
617 PCI_ANY_ID, PCI_ANY_ID, 0, 0
618
1da177e4
LT
619/* these external functions are only available when PCI support is enabled */
620#ifdef CONFIG_PCI
621
b03e7495
JM
622extern void pcie_bus_configure_settings(struct pci_bus *bus, u8 smpss);
623
624enum pcie_bus_config_types {
5f39e670 625 PCIE_BUS_TUNE_OFF,
b03e7495 626 PCIE_BUS_SAFE,
5f39e670 627 PCIE_BUS_PERFORMANCE,
b03e7495
JM
628 PCIE_BUS_PEER2PEER,
629};
630
631extern enum pcie_bus_config_types pcie_bus_config;
632
1da177e4
LT
633extern struct bus_type pci_bus_type;
634
635/* Do NOT directly access these two variables, unless you are arch specific pci
636 * code, or pci core code. */
637extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
638/* Some device drivers need know if pci is initiated */
639extern int no_pci_devices(void);
1da177e4
LT
640
641void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 642int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 643char *pcibios_setup(char *str);
1da177e4
LT
644
645/* Used only when drivers/pci/setup.c is used */
3b7a17fc 646resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 647 resource_size_t,
e31dd6e4 648 resource_size_t);
1da177e4
LT
649void pcibios_update_irq(struct pci_dev *, int irq);
650
2d1c8618
BH
651/* Weak but can be overriden by arch */
652void pci_fixup_cardbus(struct pci_bus *);
653
1da177e4
LT
654/* Generic PCI functions used internally */
655
d1fd4fb6 656void pcibios_scan_specific_bus(int busn);
1da177e4 657extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 658void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
659struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
660 struct pci_ops *ops, void *sysdata);
98db6f19 661static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 662 void *sysdata)
1da177e4 663{
c431ada4
RS
664 struct pci_bus *root_bus;
665 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
666 if (root_bus)
667 pci_bus_add_devices(root_bus);
668 return root_bus;
1da177e4 669}
05cca6e5
GKH
670struct pci_bus *pci_create_bus(struct device *parent, int bus,
671 struct pci_ops *ops, void *sysdata);
672struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
673 int busnr);
3749c51a 674void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 675struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
676 const char *name,
677 struct hotplug_slot *hotplug);
f46753c5 678void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 679void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 680int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 681struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 682void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 683unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 684int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 685void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
686struct resource *pci_find_parent_resource(const struct pci_dev *dev,
687 struct resource *res);
57c2cf71 688u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 689int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 690u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
691extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
692extern void pci_dev_put(struct pci_dev *dev);
693extern void pci_remove_bus(struct pci_bus *b);
694extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 695extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 696void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 697extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
698#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
699#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
700#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
701
702/* Generic PCI functions exported to card drivers */
703
388c8c16
JB
704enum pci_lost_interrupt_reason {
705 PCI_LOST_IRQ_NO_INFORMATION = 0,
706 PCI_LOST_IRQ_DISABLE_MSI,
707 PCI_LOST_IRQ_DISABLE_MSIX,
708 PCI_LOST_IRQ_DISABLE_ACPI,
709};
710enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
711int pci_find_capability(struct pci_dev *dev, int cap);
712int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
713int pci_find_ext_capability(struct pci_dev *dev, int cap);
cf4c43dd
JB
714int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
715 int cap);
05cca6e5
GKH
716int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
717int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 718struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 719
d42552c3
AM
720struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
721 struct pci_dev *from);
05cca6e5 722struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 723 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 724 struct pci_dev *from);
05cca6e5 725struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
726struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
727 unsigned int devfn);
728static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
729 unsigned int devfn)
730{
731 return pci_get_domain_bus_and_slot(0, bus, devfn);
732}
05cca6e5 733struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
734int pci_dev_present(const struct pci_device_id *ids);
735
05cca6e5
GKH
736int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
737 int where, u8 *val);
738int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
739 int where, u16 *val);
740int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
741 int where, u32 *val);
742int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
743 int where, u8 val);
744int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
745 int where, u16 val);
746int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
747 int where, u32 val);
a72b46c3 748struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
749
750static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
751{
05cca6e5 752 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
753}
754static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
755{
05cca6e5 756 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 757}
05cca6e5
GKH
758static inline int pci_read_config_dword(struct pci_dev *dev, int where,
759 u32 *val)
1da177e4 760{
05cca6e5 761 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
762}
763static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
764{
05cca6e5 765 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
766}
767static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
768{
05cca6e5 769 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 770}
05cca6e5
GKH
771static inline int pci_write_config_dword(struct pci_dev *dev, int where,
772 u32 val)
1da177e4 773{
05cca6e5 774 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
775}
776
4a7fb636 777int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
778int __must_check pci_enable_device_io(struct pci_dev *dev);
779int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 780int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
781int __must_check pcim_enable_device(struct pci_dev *pdev);
782void pcim_pin_device(struct pci_dev *pdev);
783
296ccb08
YS
784static inline int pci_is_enabled(struct pci_dev *pdev)
785{
786 return (atomic_read(&pdev->enable_cnt) > 0);
787}
788
9ac7849e
TH
789static inline int pci_is_managed(struct pci_dev *pdev)
790{
791 return pdev->is_managed;
792}
793
1da177e4
LT
794void pci_disable_device(struct pci_dev *dev);
795void pci_set_master(struct pci_dev *dev);
6a479079 796void pci_clear_master(struct pci_dev *dev);
f7bdd12d 797int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 798int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 799#define HAVE_PCI_SET_MWI
4a7fb636 800int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 801int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 802void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 803void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 804void pci_msi_off(struct pci_dev *dev);
4d57cdfa 805int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 806int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
807int pcix_get_max_mmrbc(struct pci_dev *dev);
808int pcix_get_mmrbc(struct pci_dev *dev);
809int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 810int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 811int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
812int pcie_get_mps(struct pci_dev *dev);
813int pcie_set_mps(struct pci_dev *dev, int mps);
8c1c699f 814int __pci_reset_function(struct pci_dev *dev);
8dd7f803 815int pci_reset_function(struct pci_dev *dev);
14add80b 816void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 817int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 818int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 819int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
820
821/* ROM control related routines */
e416de5e
AC
822int pci_enable_rom(struct pci_dev *pdev);
823void pci_disable_rom(struct pci_dev *pdev);
144a50ea 824void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 825void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 826size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
827
828/* Power management related routines */
829int pci_save_state(struct pci_dev *dev);
1d3c16a8 830void pci_restore_state(struct pci_dev *dev);
ffbdd3f7
AW
831struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
832int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state);
833int pci_load_and_free_saved_state(struct pci_dev *dev,
834 struct pci_saved_state **state);
0e5dd46b 835int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
836int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
837pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 838bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 839void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
840int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
841 bool runtime, bool enable);
0235c4fc 842int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 843pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
844int pci_prepare_to_sleep(struct pci_dev *dev);
845int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 846bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 847bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 848void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 849
6cbf8214
RW
850static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
851 bool enable)
852{
853 return __pci_enable_wake(dev, state, false, enable);
854}
1da177e4 855
b48d4425
JB
856#define PCI_EXP_IDO_REQUEST (1<<0)
857#define PCI_EXP_IDO_COMPLETION (1<<1)
858void pci_enable_ido(struct pci_dev *dev, unsigned long type);
859void pci_disable_ido(struct pci_dev *dev, unsigned long type);
860
48a92a81 861enum pci_obff_signal_type {
688398bb
MS
862 PCI_EXP_OBFF_SIGNAL_L0 = 0,
863 PCI_EXP_OBFF_SIGNAL_ALWAYS = 1,
48a92a81
JB
864};
865int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type);
866void pci_disable_obff(struct pci_dev *dev);
867
51c2e0a7
JB
868bool pci_ltr_supported(struct pci_dev *dev);
869int pci_enable_ltr(struct pci_dev *dev);
870void pci_disable_ltr(struct pci_dev *dev);
871int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns);
872
bb209c82
BH
873/* For use by arch with custom probe code */
874void set_pcie_port_type(struct pci_dev *pdev);
875void set_pcie_hotplug_bridge(struct pci_dev *pdev);
876
ce5ccdef 877/* Functions for PCI Hotplug drivers to use */
05cca6e5 878int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
879#ifdef CONFIG_HOTPLUG
880unsigned int pci_rescan_bus(struct pci_bus *bus);
881#endif
ce5ccdef 882
287d19ce
SH
883/* Vital product data routines */
884ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
885ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 886int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 887
1da177e4 888/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 889void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
890void pci_bus_size_bridges(struct pci_bus *bus);
891int pci_claim_resource(struct pci_dev *, int);
892void pci_assign_unassigned_resources(void);
6841ec68 893void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4
LT
894void pdev_enable_device(struct pci_dev *);
895void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 896int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 897void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 898 int (*)(const struct pci_dev *, u8, u8));
1da177e4 899#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 900int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 901int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 902void pci_release_regions(struct pci_dev *);
4a7fb636 903int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 904int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 905void pci_release_region(struct pci_dev *, int);
c87deff7 906int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 907int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 908void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
909
910/* drivers/pci/bus.c */
2fe2abf8
BH
911void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
912struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
913void pci_bus_remove_resources(struct pci_bus *bus);
914
89a74ecc 915#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
916 for (i = 0; \
917 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
918 i++)
89a74ecc 919
4a7fb636
AM
920int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
921 struct resource *res, resource_size_t size,
922 resource_size_t align, resource_size_t min,
923 unsigned int type_mask,
3b7a17fc
DB
924 resource_size_t (*alignf)(void *,
925 const struct resource *,
b26b2d49
DB
926 resource_size_t,
927 resource_size_t),
4a7fb636 928 void *alignf_data);
1da177e4
LT
929void pci_enable_bridges(struct pci_bus *bus);
930
863b18f4 931/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
932int __must_check __pci_register_driver(struct pci_driver *, struct module *,
933 const char *mod_name);
bba81165
AM
934
935/*
936 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
937 */
938#define pci_register_driver(driver) \
939 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 940
05cca6e5
GKH
941void pci_unregister_driver(struct pci_driver *dev);
942void pci_remove_behind_bridge(struct pci_dev *dev);
943struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
944int pci_add_dynid(struct pci_driver *drv,
945 unsigned int vendor, unsigned int device,
946 unsigned int subvendor, unsigned int subdevice,
947 unsigned int class, unsigned int class_mask,
948 unsigned long driver_data);
05cca6e5
GKH
949const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
950 struct pci_dev *dev);
951int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
952 int pass);
1da177e4 953
70298c6e 954void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 955 void *userdata);
70b9f7dc 956int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 957int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 958unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 959void pci_setup_bridge(struct pci_bus *bus);
cecf4864 960
3448a19d
DA
961#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
962#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
963
deb2d2ec 964int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 965 unsigned int command_bits, u32 flags);
1da177e4
LT
966/* kmem_cache style wrapper around pci_alloc_consistent() */
967
f41b1771 968#include <linux/pci-dma.h>
1da177e4
LT
969#include <linux/dmapool.h>
970
971#define pci_pool dma_pool
972#define pci_pool_create(name, pdev, size, align, allocation) \
973 dma_pool_create(name, &pdev->dev, size, align, allocation)
974#define pci_pool_destroy(pool) dma_pool_destroy(pool)
975#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
976#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
977
e24c2d96
DM
978enum pci_dma_burst_strategy {
979 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
980 strategy_parameter is N/A */
981 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
982 byte boundaries */
983 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
984 strategy_parameter byte boundaries */
985};
986
1da177e4 987struct msix_entry {
16dbef4a 988 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
989 u16 entry; /* driver uses to specify entry, OS writes */
990};
991
0366f8f7 992
1da177e4 993#ifndef CONFIG_PCI_MSI
1c8d7b0a 994static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
995{
996 return -1;
997}
998
d52877c7
YL
999static inline void pci_msi_shutdown(struct pci_dev *dev)
1000{ }
05cca6e5
GKH
1001static inline void pci_disable_msi(struct pci_dev *dev)
1002{ }
1003
a52e2e35
RW
1004static inline int pci_msix_table_size(struct pci_dev *dev)
1005{
1006 return 0;
1007}
05cca6e5
GKH
1008static inline int pci_enable_msix(struct pci_dev *dev,
1009 struct msix_entry *entries, int nvec)
1010{
1011 return -1;
1012}
1013
d52877c7
YL
1014static inline void pci_msix_shutdown(struct pci_dev *dev)
1015{ }
05cca6e5
GKH
1016static inline void pci_disable_msix(struct pci_dev *dev)
1017{ }
1018
1019static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
1020{ }
1021
1022static inline void pci_restore_msi_state(struct pci_dev *dev)
1023{ }
07ae95f9
AP
1024static inline int pci_msi_enabled(void)
1025{
1026 return 0;
1027}
1da177e4 1028#else
1c8d7b0a 1029extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 1030extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 1031extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 1032extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 1033extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 1034 struct msix_entry *entries, int nvec);
d52877c7 1035extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
1036extern void pci_disable_msix(struct pci_dev *dev);
1037extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 1038extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 1039extern int pci_msi_enabled(void);
1da177e4
LT
1040#endif
1041
ab0724ff 1042#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1043extern bool pcie_ports_disabled;
1044extern bool pcie_ports_auto;
ab0724ff
MT
1045#else
1046#define pcie_ports_disabled true
1047#define pcie_ports_auto false
1048#endif
415e12b2 1049
3e1b1600 1050#ifndef CONFIG_PCIEASPM
8b8bae90
RW
1051static inline int pcie_aspm_enabled(void) { return 0; }
1052static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1053#else
1054extern int pcie_aspm_enabled(void);
8b8bae90 1055extern bool pcie_aspm_support_enabled(void);
3e1b1600
AP
1056#endif
1057
415e12b2
RW
1058#ifdef CONFIG_PCIEAER
1059void pci_no_aer(void);
1060bool pci_aer_available(void);
1061#else
1062static inline void pci_no_aer(void) { }
1063static inline bool pci_aer_available(void) { return false; }
1064#endif
1065
43c16408
AP
1066#ifndef CONFIG_PCIE_ECRC
1067static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1068{
1069 return;
1070}
1071static inline void pcie_ecrc_get_policy(char *str) {};
1072#else
1073extern void pcie_set_ecrc_checking(struct pci_dev *dev);
1074extern void pcie_ecrc_get_policy(char *str);
1075#endif
1076
1c8d7b0a
MW
1077#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1078
8b955b0d 1079#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1080/* The functions a driver should call */
1081int ht_create_irq(struct pci_dev *dev, int idx);
1082void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1083#endif /* CONFIG_HT_IRQ */
1084
e04b0ea2
BK
1085extern void pci_block_user_cfg_access(struct pci_dev *dev);
1086extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
1087
4352dfd5
GKH
1088/*
1089 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1090 * a PCI domain is defined to be a set of PCI busses which share
1091 * configuration space.
1092 */
32a2eea7
JG
1093#ifdef CONFIG_PCI_DOMAINS
1094extern int pci_domains_supported;
1095#else
1096enum { pci_domains_supported = 0 };
05cca6e5
GKH
1097static inline int pci_domain_nr(struct pci_bus *bus)
1098{
1099 return 0;
1100}
1101
4352dfd5
GKH
1102static inline int pci_proc_domain(struct pci_bus *bus)
1103{
1104 return 0;
1105}
32a2eea7 1106#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1107
95a8b6ef
MT
1108/* some architectures require additional setup to direct VGA traffic */
1109typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1110 unsigned int command_bits, u32 flags);
95a8b6ef
MT
1111extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1112
4352dfd5 1113#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1114
1115/*
1116 * If the system does not have PCI, clearly these return errors. Define
1117 * these as simple inline functions to avoid hair in drivers.
1118 */
1119
05cca6e5
GKH
1120#define _PCI_NOP(o, s, t) \
1121 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1122 int where, t val) \
1da177e4 1123 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1124
1125#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1126 _PCI_NOP(o, word, u16 x) \
1127 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1128_PCI_NOP_ALL(read, *)
1129_PCI_NOP_ALL(write,)
1130
d42552c3 1131static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1132 unsigned int device,
1133 struct pci_dev *from)
1134{
1135 return NULL;
1136}
d42552c3 1137
05cca6e5
GKH
1138static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1139 unsigned int device,
1140 unsigned int ss_vendor,
1141 unsigned int ss_device,
b08508c4 1142 struct pci_dev *from)
05cca6e5
GKH
1143{
1144 return NULL;
1145}
1da177e4 1146
05cca6e5
GKH
1147static inline struct pci_dev *pci_get_class(unsigned int class,
1148 struct pci_dev *from)
1149{
1150 return NULL;
1151}
1da177e4
LT
1152
1153#define pci_dev_present(ids) (0)
ed4aaadb 1154#define no_pci_devices() (1)
1da177e4
LT
1155#define pci_dev_put(dev) do { } while (0)
1156
05cca6e5
GKH
1157static inline void pci_set_master(struct pci_dev *dev)
1158{ }
1159
1160static inline int pci_enable_device(struct pci_dev *dev)
1161{
1162 return -EIO;
1163}
1164
1165static inline void pci_disable_device(struct pci_dev *dev)
1166{ }
1167
1168static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1169{
1170 return -EIO;
1171}
1172
80be0385
RD
1173static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1174{
1175 return -EIO;
1176}
1177
4d57cdfa
FT
1178static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1179 unsigned int size)
1180{
1181 return -EIO;
1182}
1183
59fc67de
FT
1184static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1185 unsigned long mask)
1186{
1187 return -EIO;
1188}
1189
05cca6e5
GKH
1190static inline int pci_assign_resource(struct pci_dev *dev, int i)
1191{
1192 return -EBUSY;
1193}
1194
1195static inline int __pci_register_driver(struct pci_driver *drv,
1196 struct module *owner)
1197{
1198 return 0;
1199}
1200
1201static inline int pci_register_driver(struct pci_driver *drv)
1202{
1203 return 0;
1204}
1205
1206static inline void pci_unregister_driver(struct pci_driver *drv)
1207{ }
1208
1209static inline int pci_find_capability(struct pci_dev *dev, int cap)
1210{
1211 return 0;
1212}
1213
1214static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1215 int cap)
1216{
1217 return 0;
1218}
1219
1220static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1221{
1222 return 0;
1223}
1224
1da177e4 1225/* Power management related routines */
05cca6e5
GKH
1226static inline int pci_save_state(struct pci_dev *dev)
1227{
1228 return 0;
1229}
1230
1d3c16a8
JM
1231static inline void pci_restore_state(struct pci_dev *dev)
1232{ }
1da177e4 1233
05cca6e5
GKH
1234static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1235{
1236 return 0;
1237}
1238
3449248c
RD
1239static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1240{
1241 return 0;
1242}
1243
05cca6e5
GKH
1244static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1245 pm_message_t state)
1246{
1247 return PCI_D0;
1248}
1249
1250static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1251 int enable)
1252{
1253 return 0;
1254}
1255
b48d4425
JB
1256static inline void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1257{
1258}
1259
1260static inline void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1261{
1262}
1263
48a92a81
JB
1264static inline int pci_enable_obff(struct pci_dev *dev, unsigned long type)
1265{
1266 return 0;
1267}
1268
1269static inline void pci_disable_obff(struct pci_dev *dev)
1270{
1271}
1272
05cca6e5
GKH
1273static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1274{
1275 return -EIO;
1276}
1277
1278static inline void pci_release_regions(struct pci_dev *dev)
1279{ }
0da0ead9 1280
a46e8126
KG
1281#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1282
05cca6e5
GKH
1283static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1284{ }
1285
1286static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1287{ }
e04b0ea2 1288
d80d0217
RD
1289static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1290{ return NULL; }
1291
1292static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1293 unsigned int devfn)
1294{ return NULL; }
1295
1296static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1297 unsigned int devfn)
1298{ return NULL; }
1299
92298e66
DA
1300static inline int pci_domain_nr(struct pci_bus *bus)
1301{ return 0; }
1302
fb8a0d9d
WM
1303#define dev_is_pci(d) (false)
1304#define dev_is_pf(d) (false)
1305#define dev_num_vf(d) (0)
4352dfd5 1306#endif /* CONFIG_PCI */
1da177e4 1307
4352dfd5
GKH
1308/* Include architecture-dependent settings and functions */
1309
1310#include <asm/pci.h>
1da177e4 1311
1f82de10
YL
1312#ifndef PCIBIOS_MAX_MEM_32
1313#define PCIBIOS_MAX_MEM_32 (-1)
1314#endif
1315
1da177e4
LT
1316/* these helpers provide future and backwards compatibility
1317 * for accessing popular PCI BAR info */
05cca6e5
GKH
1318#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1319#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1320#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1321#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1322 ((pci_resource_start((dev), (bar)) == 0 && \
1323 pci_resource_end((dev), (bar)) == \
1324 pci_resource_start((dev), (bar))) ? 0 : \
1325 \
1326 (pci_resource_end((dev), (bar)) - \
1327 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1328
1329/* Similar to the helpers above, these manipulate per-pci_dev
1330 * driver-specific data. They are really just a wrapper around
1331 * the generic device structure functions of these calls.
1332 */
05cca6e5 1333static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1334{
1335 return dev_get_drvdata(&pdev->dev);
1336}
1337
05cca6e5 1338static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1339{
1340 dev_set_drvdata(&pdev->dev, data);
1341}
1342
1343/* If you want to know what to call your pci_dev, ask this function.
1344 * Again, it's a wrapper around the generic device.
1345 */
2fc90f61 1346static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1347{
c6c4f070 1348 return dev_name(&pdev->dev);
1da177e4
LT
1349}
1350
2311b1f2
ME
1351
1352/* Some archs don't want to expose struct resource to userland as-is
1353 * in sysfs and /proc
1354 */
1355#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1356static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1357 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1358 resource_size_t *end)
2311b1f2
ME
1359{
1360 *start = rsrc->start;
1361 *end = rsrc->end;
1362}
1363#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1364
1365
1da177e4
LT
1366/*
1367 * The world is not perfect and supplies us with broken PCI devices.
1368 * For at least a part of these bugs we need a work-around, so both
1369 * generic (drivers/pci/quirks.c) and per-architecture code can define
1370 * fixup hooks to be called for particular buggy devices.
1371 */
1372
1373struct pci_fixup {
1374 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1375 void (*hook)(struct pci_dev *dev);
1376};
1377
1378enum pci_fixup_pass {
1379 pci_fixup_early, /* Before probing BARs */
1380 pci_fixup_header, /* After reading configuration header */
1381 pci_fixup_final, /* Final phase of device fixups */
1382 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1383 pci_fixup_resume, /* pci_device_resume() */
1384 pci_fixup_suspend, /* pci_device_suspend */
1385 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1386};
1387
1388/* Anonymous variables would be nice... */
1389#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1390 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1391 __attribute__((__section__(#section))) = { vendor, device, hook };
1392#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1393 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1394 vendor##device##hook, vendor, device, hook)
1395#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1396 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1397 vendor##device##hook, vendor, device, hook)
1398#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1399 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1400 vendor##device##hook, vendor, device, hook)
1401#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1402 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1403 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1404#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1405 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1406 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1407#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1408 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1409 resume_early##vendor##device##hook, vendor, device, hook)
1410#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1411 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1412 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1413
93177a74 1414#ifdef CONFIG_PCI_QUIRKS
1da177e4 1415void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1416#else
1417static inline void pci_fixup_device(enum pci_fixup_pass pass,
1418 struct pci_dev *dev) {}
1419#endif
1da177e4 1420
05cca6e5 1421void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1422void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1423void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1424int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1425int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1426 const char *name);
ec04b075 1427void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1428
1da177e4 1429extern int pci_pci_problems;
236561e5 1430#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1431#define PCIPCI_TRITON 2
1432#define PCIPCI_NATOMA 4
1433#define PCIPCI_VIAETBF 8
1434#define PCIPCI_VSFX 16
236561e5
AC
1435#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1436#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1437
4516a618
AN
1438extern unsigned long pci_cardbus_io_size;
1439extern unsigned long pci_cardbus_mem_size;
491424c0 1440extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1441extern u8 pci_cache_line_size;
4516a618 1442
28760489
EB
1443extern unsigned long pci_hotplug_io_size;
1444extern unsigned long pci_hotplug_mem_size;
1445
19792a08
AB
1446int pcibios_add_platform_entries(struct pci_dev *dev);
1447void pcibios_disable_device(struct pci_dev *dev);
1448int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1449 enum pcie_reset_state state);
575e3348 1450
7752d5cf 1451#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1452extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1453extern void __init pci_mmcfg_late_init(void);
1454#else
bb63b421 1455static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1456static inline void pci_mmcfg_late_init(void) { }
1457#endif
1458
0ef5f8f6
AP
1459int pci_ext_cfg_avail(struct pci_dev *dev);
1460
1684f5dd 1461void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1462
dd7cc44d
YZ
1463#ifdef CONFIG_PCI_IOV
1464extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1465extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1466extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1467extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1468#else
1469static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1470{
1471 return -ENODEV;
1472}
1473static inline void pci_disable_sriov(struct pci_dev *dev)
1474{
1475}
74bb1bcc
YZ
1476static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1477{
1478 return IRQ_NONE;
1479}
fb8a0d9d
WM
1480static inline int pci_num_vf(struct pci_dev *dev)
1481{
1482 return 0;
1483}
dd7cc44d
YZ
1484#endif
1485
c825bc94
KK
1486#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1487extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1488extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1489#endif
1490
d7b7e605
KK
1491/**
1492 * pci_pcie_cap - get the saved PCIe capability offset
1493 * @dev: PCI device
1494 *
1495 * PCIe capability offset is calculated at PCI device initialization
1496 * time and saved in the data structure. This function returns saved
1497 * PCIe capability offset. Using this instead of pci_find_capability()
1498 * reduces unnecessary search in the PCI configuration space. If you
1499 * need to calculate PCIe capability offset from raw device for some
1500 * reasons, please use pci_find_capability() instead.
1501 */
1502static inline int pci_pcie_cap(struct pci_dev *dev)
1503{
1504 return dev->pcie_cap;
1505}
1506
7eb776c4
KK
1507/**
1508 * pci_is_pcie - check if the PCI device is PCI Express capable
1509 * @dev: PCI device
1510 *
1511 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1512 */
1513static inline bool pci_is_pcie(struct pci_dev *dev)
1514{
1515 return !!pci_pcie_cap(dev);
1516}
1517
5d990b62
CW
1518void pci_request_acs(void);
1519
a2ce7662 1520
7ad506fa
MC
1521#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1522#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1523
1524/* Large Resource Data Type Tag Item Names */
1525#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1526#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1527#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1528
1529#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1530#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1531#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1532
1533/* Small Resource Data Type Tag Item Names */
1534#define PCI_VPD_STIN_END 0x78 /* End */
1535
1536#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1537
1538#define PCI_VPD_SRDT_TIN_MASK 0x78
1539#define PCI_VPD_SRDT_LEN_MASK 0x07
1540
1541#define PCI_VPD_LRDT_TAG_SIZE 3
1542#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1543
e1d5bdab
MC
1544#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1545
4067a854
MC
1546#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1547#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1548#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1549#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1550
a2ce7662
MC
1551/**
1552 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1553 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1554 *
1555 * Returns the extracted Large Resource Data Type length.
1556 */
1557static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1558{
1559 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1560}
1561
7ad506fa
MC
1562/**
1563 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1564 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1565 *
1566 * Returns the extracted Small Resource Data Type length.
1567 */
1568static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1569{
1570 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1571}
1572
e1d5bdab
MC
1573/**
1574 * pci_vpd_info_field_size - Extracts the information field length
1575 * @lrdt: Pointer to the beginning of an information field header
1576 *
1577 * Returns the extracted information field length.
1578 */
1579static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1580{
1581 return info_field[2];
1582}
1583
b55ac1b2
MC
1584/**
1585 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1586 * @buf: Pointer to buffered vpd data
1587 * @off: The offset into the buffer at which to begin the search
1588 * @len: The length of the vpd buffer
1589 * @rdt: The Resource Data Type to search for
1590 *
1591 * Returns the index where the Resource Data Type was found or
1592 * -ENOENT otherwise.
1593 */
1594int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1595
4067a854
MC
1596/**
1597 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1598 * @buf: Pointer to buffered vpd data
1599 * @off: The offset into the buffer at which to begin the search
1600 * @len: The length of the buffer area, relative to off, in which to search
1601 * @kw: The keyword to search for
1602 *
1603 * Returns the index where the information field keyword was found or
1604 * -ENOENT otherwise.
1605 */
1606int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1607 unsigned int len, const char *kw);
1608
98d9f30c
BH
1609/* PCI <-> OF binding helpers */
1610#ifdef CONFIG_OF
1611struct device_node;
1612extern void pci_set_of_node(struct pci_dev *dev);
1613extern void pci_release_of_node(struct pci_dev *dev);
1614extern void pci_set_bus_of_node(struct pci_bus *bus);
1615extern void pci_release_bus_of_node(struct pci_bus *bus);
1616
1617/* Arch may override this (weak) */
1618extern struct device_node * __weak pcibios_get_phb_of_node(struct pci_bus *bus);
1619
64099d98
BH
1620static inline struct device_node *pci_device_to_OF_node(struct pci_dev *pdev)
1621{
1622 return pdev ? pdev->dev.of_node : NULL;
1623}
1624
ef3b4f8c
BH
1625static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1626{
1627 return bus ? bus->dev.of_node : NULL;
1628}
1629
98d9f30c
BH
1630#else /* CONFIG_OF */
1631static inline void pci_set_of_node(struct pci_dev *dev) { }
1632static inline void pci_release_of_node(struct pci_dev *dev) { }
1633static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1634static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1635#endif /* CONFIG_OF */
1636
166e9278
OBC
1637/**
1638 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1639 * @pdev: the PCI device
1640 *
1641 * if the device is PCIE, return NULL
1642 * if the device isn't connected to a PCIe bridge (that is its parent is a
1643 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1644 * parent
1645 */
1646struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1647
1da177e4
LT
1648#endif /* __KERNEL__ */
1649#endif /* LINUX_PCI_H */
This page took 1.268618 seconds and 5 git commands to generate.