PCI: don't publish new root bus until it's fully initialized
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
60063497 52#include <linux/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
cda57bf9 114 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7 139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
6777829c
GR
177 /* Provide indication device is assigned by a Virtual Machine Manager */
178 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) 4,
ba698ad4
DM
179};
180
e1d3a908
SA
181enum pci_irq_reroute_variant {
182 INTEL_IRQ_REROUTE_VARIANT = 1,
183 MAX_IRQ_REROUTE_VARIANTS = 3
184};
185
6e325a62
MT
186typedef unsigned short __bitwise pci_bus_flags_t;
187enum pci_bus_flags {
d556ad4b
PO
188 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
189 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
190};
191
536c8cb4
MW
192/* Based on the PCI Hotplug Spec, but some values are made up by us */
193enum pci_bus_speed {
194 PCI_SPEED_33MHz = 0x00,
195 PCI_SPEED_66MHz = 0x01,
196 PCI_SPEED_66MHz_PCIX = 0x02,
197 PCI_SPEED_100MHz_PCIX = 0x03,
198 PCI_SPEED_133MHz_PCIX = 0x04,
199 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
200 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
201 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
202 PCI_SPEED_66MHz_PCIX_266 = 0x09,
203 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
204 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
205 AGP_UNKNOWN = 0x0c,
206 AGP_1X = 0x0d,
207 AGP_2X = 0x0e,
208 AGP_4X = 0x0f,
209 AGP_8X = 0x10,
536c8cb4
MW
210 PCI_SPEED_66MHz_PCIX_533 = 0x11,
211 PCI_SPEED_100MHz_PCIX_533 = 0x12,
212 PCI_SPEED_133MHz_PCIX_533 = 0x13,
213 PCIE_SPEED_2_5GT = 0x14,
214 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 215 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
216 PCI_SPEED_UNKNOWN = 0xff,
217};
218
24a4742f 219struct pci_cap_saved_data {
41017f0c 220 char cap_nr;
24a4742f 221 unsigned int size;
41017f0c
SL
222 u32 data[0];
223};
224
24a4742f
AW
225struct pci_cap_saved_state {
226 struct hlist_node next;
227 struct pci_cap_saved_data cap;
228};
229
7d715a6c 230struct pcie_link_state;
ee69439c 231struct pci_vpd;
d1b054da 232struct pci_sriov;
302b4215 233struct pci_ats;
ee69439c 234
1da177e4
LT
235/*
236 * The pci_dev structure is used to describe PCI devices.
237 */
238struct pci_dev {
1da177e4
LT
239 struct list_head bus_list; /* node in per-bus list */
240 struct pci_bus *bus; /* bus this device is on */
241 struct pci_bus *subordinate; /* bus this device bridges to */
242
243 void *sysdata; /* hook for sys-specific extension */
244 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 245 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
246
247 unsigned int devfn; /* encoded device & function index */
248 unsigned short vendor;
249 unsigned short device;
250 unsigned short subsystem_vendor;
251 unsigned short subsystem_device;
252 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 253 u8 revision; /* PCI revision, low byte of class word */
1da177e4 254 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 255 u8 pcie_cap; /* PCI-E capability offset */
b03e7495
JM
256 u8 pcie_type:4; /* PCI-E device/port type */
257 u8 pcie_mpss:3; /* PCI-E Max Payload Size Supported */
1da177e4 258 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 259 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
260
261 struct pci_driver *driver; /* which driver has allocated this device */
262 u64 dma_mask; /* Mask of the bits of bus address this
263 device implements. Normally this is
264 0xffffffff. You only need to change
265 this if your device has broken DMA
266 or supports 64-bit transfers. */
267
4d57cdfa
FT
268 struct device_dma_parameters dma_parms;
269
1da177e4
LT
270 pci_power_t current_state; /* Current operating state. In ACPI-speak,
271 this is D0-D3, D0 being fully functional,
272 and D3 being off. */
337001b6
RW
273 int pm_cap; /* PM capability offset in the
274 configuration space */
275 unsigned int pme_support:5; /* Bitmask of states from which PME#
276 can be generated */
c7f48656 277 unsigned int pme_interrupt:1;
379021d5 278 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
279 unsigned int d1_support:1; /* Low power state D1 is supported */
280 unsigned int d2_support:1; /* Low power state D2 is supported */
281 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
253d2e54
JP
282 unsigned int mmio_always_on:1; /* disallow turning off io/mem
283 decoding during bar sizing */
e80bb09d 284 unsigned int wakeup_prepared:1;
1ae861e6 285 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 286
7d715a6c
SL
287#ifdef CONFIG_PCIEASPM
288 struct pcie_link_state *link_state; /* ASPM link state. */
289#endif
290
392a1ce7 291 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
292 struct device dev; /* Generic device interface */
293
1da177e4
LT
294 int cfg_size; /* Size of configuration space */
295
296 /*
297 * Instead of touching interrupt line and base address registers
298 * directly, use the values stored here. They might be different!
299 */
300 unsigned int irq;
301 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
302
303 /* These fields are used by common fixups */
304 unsigned int transparent:1; /* Transparent PCI bridge */
305 unsigned int multifunction:1;/* Part of multi-function device */
306 /* keep track of device state */
8a1bc901 307 unsigned int is_added:1;
1da177e4 308 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 309 unsigned int no_msi:1; /* device may not use msi */
fb51ccbf 310 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 311 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 312 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
313 unsigned int msi_enabled:1;
314 unsigned int msix_enabled:1;
58c3a727 315 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 316 unsigned int is_managed:1;
6d3be84a
KK
317 unsigned int is_pcie:1; /* Obsolete. Will be removed.
318 Use pci_is_pcie() instead */
260d703a 319 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 320 unsigned int state_saved:1;
d1b054da 321 unsigned int is_physfn:1;
dd7cc44d 322 unsigned int is_virtfn:1;
711d5779 323 unsigned int reset_fn:1;
28760489 324 unsigned int is_hotplug_bridge:1;
affb72c3
HY
325 unsigned int __aer_firmware_first_valid:1;
326 unsigned int __aer_firmware_first:1;
ba698ad4 327 pci_dev_flags_t dev_flags;
bae94d02 328 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 329
1da177e4 330 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 331 struct hlist_head saved_cap_space;
1da177e4
LT
332 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
333 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
334 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 335 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 336#ifdef CONFIG_PCI_MSI
4aa9bc95 337 struct list_head msi_list;
da8d1c8b 338 struct kset *msi_kset;
ded86d8d 339#endif
94e61088 340 struct pci_vpd *vpd;
466b3ddf 341#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
342 union {
343 struct pci_sriov *sriov; /* SR-IOV capability related */
344 struct pci_dev *physfn; /* the PF this VF is associated with */
345 };
302b4215 346 struct pci_ats *ats; /* Address Translation Service */
d1b054da 347#endif
1da177e4
LT
348};
349
dda56549
Y
350static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
351{
352#ifdef CONFIG_PCI_IOV
353 if (dev->is_virtfn)
354 dev = dev->physfn;
355#endif
356
357 return dev;
358}
359
65891215
ME
360extern struct pci_dev *alloc_pci_dev(void);
361
1da177e4
LT
362#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
363#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
364#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
365
a7369f1f
LV
366static inline int pci_channel_offline(struct pci_dev *pdev)
367{
368 return (pdev->error_state != pci_channel_io_normal);
369}
370
2fe2abf8
BH
371/*
372 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
373 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
374 * buses below host bridges or subtractive decode bridges) go in the list.
375 * Use pci_bus_for_each_resource() to iterate through all the resources.
376 */
377
378/*
379 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
380 * and there's no way to program the bridge with the details of the window.
381 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
382 * decode bit set, because they are explicit and can be programmed with _SRS.
383 */
384#define PCI_SUBTRACTIVE_DECODE 0x1
385
386struct pci_bus_resource {
387 struct list_head list;
388 struct resource *res;
389 unsigned int flags;
390};
4352dfd5
GKH
391
392#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
393
394struct pci_bus {
395 struct list_head node; /* node in list of buses */
396 struct pci_bus *parent; /* parent bus this bridge is on */
397 struct list_head children; /* list of child buses */
398 struct list_head devices; /* list of devices on this bus */
399 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 400 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
401 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
402 struct list_head resources; /* address space routed to this bus */
1da177e4
LT
403
404 struct pci_ops *ops; /* configuration access functions */
405 void *sysdata; /* hook for sys-specific extension */
406 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
407
408 unsigned char number; /* bus number */
409 unsigned char primary; /* number of primary bridge */
410 unsigned char secondary; /* number of secondary bridge */
411 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
412 unsigned char max_bus_speed; /* enum pci_bus_speed */
413 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
414
415 char name[48];
416
417 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 418 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 419 struct device *bridge;
fd7d1ced 420 struct device dev;
1da177e4
LT
421 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
422 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 423 unsigned int is_added:1;
1da177e4
LT
424};
425
426#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 427#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 428
79af72d7
KK
429/*
430 * Returns true if the pci bus is root (behind host-pci bridge),
431 * false otherwise
432 */
433static inline bool pci_is_root_bus(struct pci_bus *pbus)
434{
435 return !(pbus->parent);
436}
437
16cf0ebc
RW
438#ifdef CONFIG_PCI_MSI
439static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
440{
441 return pci_dev->msi_enabled || pci_dev->msix_enabled;
442}
443#else
444static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
445#endif
446
1da177e4
LT
447/*
448 * Error values that may be returned by PCI functions.
449 */
450#define PCIBIOS_SUCCESSFUL 0x00
451#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
452#define PCIBIOS_BAD_VENDOR_ID 0x83
453#define PCIBIOS_DEVICE_NOT_FOUND 0x86
454#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
455#define PCIBIOS_SET_FAILED 0x88
456#define PCIBIOS_BUFFER_TOO_SMALL 0x89
457
458/* Low-level architecture-dependent routines */
459
460struct pci_ops {
461 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
462 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
463};
464
b6ce068a
MW
465/*
466 * ACPI needs to be able to access PCI config space before we've done a
467 * PCI bus scan and created pci_bus structures.
468 */
469extern int raw_pci_read(unsigned int domain, unsigned int bus,
470 unsigned int devfn, int reg, int len, u32 *val);
471extern int raw_pci_write(unsigned int domain, unsigned int bus,
472 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
473
474struct pci_bus_region {
c40a22e0
BH
475 resource_size_t start;
476 resource_size_t end;
1da177e4
LT
477};
478
479struct pci_dynids {
480 spinlock_t lock; /* protects list, index */
481 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
482};
483
392a1ce7 484/* ---------------------------------------------------------------- */
485/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 486 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7 487 * will be notified of PCI bus errors, and will be driven to recovery
488 * when an error occurs.
489 */
490
491typedef unsigned int __bitwise pci_ers_result_t;
492
493enum pci_ers_result {
494 /* no result/none/not supported in device driver */
495 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
496
497 /* Device driver can recover without slot reset */
498 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
499
500 /* Device driver wants slot to be reset. */
501 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
502
503 /* Device has completely failed, is unrecoverable */
504 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
505
506 /* Device driver is fully recovered and operational */
507 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
508};
509
510/* PCI bus error event callbacks */
05cca6e5 511struct pci_error_handlers {
392a1ce7 512 /* PCI bus error detected on this device */
513 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 514 enum pci_channel_state error);
392a1ce7 515
516 /* MMIO has been re-enabled, but not DMA */
517 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
518
519 /* PCI Express link has been reset */
520 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
521
522 /* PCI slot has been reset */
523 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
524
525 /* Device driver may resume normal operations */
526 void (*resume)(struct pci_dev *dev);
527};
528
529/* ---------------------------------------------------------------- */
530
1da177e4
LT
531struct module;
532struct pci_driver {
533 struct list_head node;
42b21932 534 const char *name;
1da177e4
LT
535 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
536 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
537 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
538 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
539 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
540 int (*resume_early) (struct pci_dev *dev);
1da177e4 541 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 542 void (*shutdown) (struct pci_dev *dev);
392a1ce7 543 struct pci_error_handlers *err_handler;
1da177e4
LT
544 struct device_driver driver;
545 struct pci_dynids dynids;
546};
547
05cca6e5 548#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 549
90a1ba0c 550/**
9f9351bb 551 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
552 * @_table: device table name
553 *
554 * This macro is used to create a struct pci_device_id array (a device table)
555 * in a generic manner.
556 */
9f9351bb 557#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
558 const struct pci_device_id _table[] __devinitconst
559
1da177e4
LT
560/**
561 * PCI_DEVICE - macro used to describe a specific pci device
562 * @vend: the 16 bit PCI Vendor ID
563 * @dev: the 16 bit PCI Device ID
564 *
565 * This macro is used to create a struct pci_device_id that matches a
566 * specific device. The subvendor and subdevice fields will be set to
567 * PCI_ANY_ID.
568 */
569#define PCI_DEVICE(vend,dev) \
570 .vendor = (vend), .device = (dev), \
571 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
572
573/**
574 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
575 * @dev_class: the class, subclass, prog-if triple for this device
576 * @dev_class_mask: the class mask for this device
577 *
578 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 579 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
580 * fields will be set to PCI_ANY_ID.
581 */
582#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
583 .class = (dev_class), .class_mask = (dev_class_mask), \
584 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
585 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
586
1597cacb
AC
587/**
588 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
589 * @vendor: the vendor name
590 * @device: the 16 bit PCI Device ID
1597cacb
AC
591 *
592 * This macro is used to create a struct pci_device_id that matches a
593 * specific PCI device. The subvendor, and subdevice fields will be set
594 * to PCI_ANY_ID. The macro allows the next field to follow as the device
595 * private data.
596 */
597
598#define PCI_VDEVICE(vendor, device) \
599 PCI_VENDOR_ID_##vendor, (device), \
600 PCI_ANY_ID, PCI_ANY_ID, 0, 0
601
1da177e4
LT
602/* these external functions are only available when PCI support is enabled */
603#ifdef CONFIG_PCI
604
b03e7495
JM
605extern void pcie_bus_configure_settings(struct pci_bus *bus, u8 smpss);
606
607enum pcie_bus_config_types {
5f39e670 608 PCIE_BUS_TUNE_OFF,
b03e7495 609 PCIE_BUS_SAFE,
5f39e670 610 PCIE_BUS_PERFORMANCE,
b03e7495
JM
611 PCIE_BUS_PEER2PEER,
612};
613
614extern enum pcie_bus_config_types pcie_bus_config;
615
1da177e4
LT
616extern struct bus_type pci_bus_type;
617
618/* Do NOT directly access these two variables, unless you are arch specific pci
619 * code, or pci core code. */
620extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
621/* Some device drivers need know if pci is initiated */
622extern int no_pci_devices(void);
1da177e4
LT
623
624void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 625int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 626char *pcibios_setup(char *str);
1da177e4
LT
627
628/* Used only when drivers/pci/setup.c is used */
3b7a17fc 629resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 630 resource_size_t,
e31dd6e4 631 resource_size_t);
1da177e4
LT
632void pcibios_update_irq(struct pci_dev *, int irq);
633
2d1c8618
BH
634/* Weak but can be overriden by arch */
635void pci_fixup_cardbus(struct pci_bus *);
636
1da177e4
LT
637/* Generic PCI functions used internally */
638
d1fd4fb6 639void pcibios_scan_specific_bus(int busn);
1da177e4 640extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 641void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
642struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
643 struct pci_ops *ops, void *sysdata);
de4b2f76 644struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
645struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
646 struct pci_ops *ops, void *sysdata,
647 struct list_head *resources);
a2ebb827
BH
648struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
649 struct pci_ops *ops, void *sysdata,
650 struct list_head *resources);
05cca6e5
GKH
651struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
652 int busnr);
3749c51a 653void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 654struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
655 const char *name,
656 struct hotplug_slot *hotplug);
f46753c5 657void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 658void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 659int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 660struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 661void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 662unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 663int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 664void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
665struct resource *pci_find_parent_resource(const struct pci_dev *dev,
666 struct resource *res);
57c2cf71 667u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 668int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 669u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
670extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
671extern void pci_dev_put(struct pci_dev *dev);
672extern void pci_remove_bus(struct pci_bus *b);
673extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 674extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 675void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 676extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
677#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
678#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
679#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
680
681/* Generic PCI functions exported to card drivers */
682
388c8c16
JB
683enum pci_lost_interrupt_reason {
684 PCI_LOST_IRQ_NO_INFORMATION = 0,
685 PCI_LOST_IRQ_DISABLE_MSI,
686 PCI_LOST_IRQ_DISABLE_MSIX,
687 PCI_LOST_IRQ_DISABLE_ACPI,
688};
689enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
690int pci_find_capability(struct pci_dev *dev, int cap);
691int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
692int pci_find_ext_capability(struct pci_dev *dev, int cap);
cf4c43dd
JB
693int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
694 int cap);
05cca6e5
GKH
695int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
696int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 697struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 698
d42552c3
AM
699struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
700 struct pci_dev *from);
05cca6e5 701struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 702 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 703 struct pci_dev *from);
05cca6e5 704struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
705struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
706 unsigned int devfn);
707static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
708 unsigned int devfn)
709{
710 return pci_get_domain_bus_and_slot(0, bus, devfn);
711}
05cca6e5 712struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
713int pci_dev_present(const struct pci_device_id *ids);
714
05cca6e5
GKH
715int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
716 int where, u8 *val);
717int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
718 int where, u16 *val);
719int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
720 int where, u32 *val);
721int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
722 int where, u8 val);
723int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
724 int where, u16 val);
725int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
726 int where, u32 val);
a72b46c3 727struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
728
729static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
730{
05cca6e5 731 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
732}
733static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
734{
05cca6e5 735 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 736}
05cca6e5
GKH
737static inline int pci_read_config_dword(struct pci_dev *dev, int where,
738 u32 *val)
1da177e4 739{
05cca6e5 740 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
741}
742static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
743{
05cca6e5 744 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
745}
746static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
747{
05cca6e5 748 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 749}
05cca6e5
GKH
750static inline int pci_write_config_dword(struct pci_dev *dev, int where,
751 u32 val)
1da177e4 752{
05cca6e5 753 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
754}
755
4a7fb636 756int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
757int __must_check pci_enable_device_io(struct pci_dev *dev);
758int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 759int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
760int __must_check pcim_enable_device(struct pci_dev *pdev);
761void pcim_pin_device(struct pci_dev *pdev);
762
296ccb08
YS
763static inline int pci_is_enabled(struct pci_dev *pdev)
764{
765 return (atomic_read(&pdev->enable_cnt) > 0);
766}
767
9ac7849e
TH
768static inline int pci_is_managed(struct pci_dev *pdev)
769{
770 return pdev->is_managed;
771}
772
1da177e4 773void pci_disable_device(struct pci_dev *dev);
96c55900
MS
774
775extern unsigned int pcibios_max_latency;
1da177e4 776void pci_set_master(struct pci_dev *dev);
6a479079 777void pci_clear_master(struct pci_dev *dev);
96c55900 778
f7bdd12d 779int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 780int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 781#define HAVE_PCI_SET_MWI
4a7fb636 782int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 783int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 784void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 785void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
786bool pci_intx_mask_supported(struct pci_dev *dev);
787bool pci_check_and_mask_intx(struct pci_dev *dev);
788bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 789void pci_msi_off(struct pci_dev *dev);
4d57cdfa 790int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 791int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
792int pcix_get_max_mmrbc(struct pci_dev *dev);
793int pcix_get_mmrbc(struct pci_dev *dev);
794int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 795int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 796int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
797int pcie_get_mps(struct pci_dev *dev);
798int pcie_set_mps(struct pci_dev *dev, int mps);
8c1c699f 799int __pci_reset_function(struct pci_dev *dev);
6fbf9e7a 800int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 801int pci_reset_function(struct pci_dev *dev);
14add80b 802void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 803int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 804int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 805int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
806
807/* ROM control related routines */
e416de5e
AC
808int pci_enable_rom(struct pci_dev *pdev);
809void pci_disable_rom(struct pci_dev *pdev);
144a50ea 810void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 811void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 812size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
813
814/* Power management related routines */
815int pci_save_state(struct pci_dev *dev);
1d3c16a8 816void pci_restore_state(struct pci_dev *dev);
ffbdd3f7
AW
817struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
818int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state);
819int pci_load_and_free_saved_state(struct pci_dev *dev,
820 struct pci_saved_state **state);
0e5dd46b 821int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
822int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
823pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 824bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 825void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
826int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
827 bool runtime, bool enable);
0235c4fc 828int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 829pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
830int pci_prepare_to_sleep(struct pci_dev *dev);
831int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 832bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 833bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 834void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 835
6cbf8214
RW
836static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
837 bool enable)
838{
839 return __pci_enable_wake(dev, state, false, enable);
840}
1da177e4 841
b48d4425
JB
842#define PCI_EXP_IDO_REQUEST (1<<0)
843#define PCI_EXP_IDO_COMPLETION (1<<1)
844void pci_enable_ido(struct pci_dev *dev, unsigned long type);
845void pci_disable_ido(struct pci_dev *dev, unsigned long type);
846
48a92a81 847enum pci_obff_signal_type {
688398bb
MS
848 PCI_EXP_OBFF_SIGNAL_L0 = 0,
849 PCI_EXP_OBFF_SIGNAL_ALWAYS = 1,
48a92a81
JB
850};
851int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type);
852void pci_disable_obff(struct pci_dev *dev);
853
51c2e0a7
JB
854bool pci_ltr_supported(struct pci_dev *dev);
855int pci_enable_ltr(struct pci_dev *dev);
856void pci_disable_ltr(struct pci_dev *dev);
857int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns);
858
bb209c82
BH
859/* For use by arch with custom probe code */
860void set_pcie_port_type(struct pci_dev *pdev);
861void set_pcie_hotplug_bridge(struct pci_dev *pdev);
862
ce5ccdef 863/* Functions for PCI Hotplug drivers to use */
05cca6e5 864int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96 865#ifdef CONFIG_HOTPLUG
2f320521 866unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96
AC
867unsigned int pci_rescan_bus(struct pci_bus *bus);
868#endif
ce5ccdef 869
287d19ce
SH
870/* Vital product data routines */
871ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
872ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 873int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 874
1da177e4 875/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 876resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 877void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
878void pci_bus_size_bridges(struct pci_bus *bus);
879int pci_claim_resource(struct pci_dev *, int);
880void pci_assign_unassigned_resources(void);
6841ec68 881void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4 882void pdev_enable_device(struct pci_dev *);
842de40d 883int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 884void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 885 int (*)(const struct pci_dev *, u8, u8));
1da177e4 886#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 887int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 888int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 889void pci_release_regions(struct pci_dev *);
4a7fb636 890int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 891int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 892void pci_release_region(struct pci_dev *, int);
c87deff7 893int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 894int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 895void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
896
897/* drivers/pci/bus.c */
45ca9e97
BH
898void pci_add_resource(struct list_head *resources, struct resource *res);
899void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
900void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
901struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
902void pci_bus_remove_resources(struct pci_bus *bus);
903
89a74ecc 904#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
905 for (i = 0; \
906 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
907 i++)
89a74ecc 908
4a7fb636
AM
909int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
910 struct resource *res, resource_size_t size,
911 resource_size_t align, resource_size_t min,
912 unsigned int type_mask,
3b7a17fc
DB
913 resource_size_t (*alignf)(void *,
914 const struct resource *,
b26b2d49
DB
915 resource_size_t,
916 resource_size_t),
4a7fb636 917 void *alignf_data);
1da177e4
LT
918void pci_enable_bridges(struct pci_bus *bus);
919
863b18f4 920/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
921int __must_check __pci_register_driver(struct pci_driver *, struct module *,
922 const char *mod_name);
bba81165
AM
923
924/*
925 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
926 */
927#define pci_register_driver(driver) \
928 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 929
05cca6e5
GKH
930void pci_unregister_driver(struct pci_driver *dev);
931void pci_remove_behind_bridge(struct pci_dev *dev);
932struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
933int pci_add_dynid(struct pci_driver *drv,
934 unsigned int vendor, unsigned int device,
935 unsigned int subvendor, unsigned int subdevice,
936 unsigned int class, unsigned int class_mask,
937 unsigned long driver_data);
05cca6e5
GKH
938const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
939 struct pci_dev *dev);
940int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
941 int pass);
1da177e4 942
70298c6e 943void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 944 void *userdata);
70b9f7dc 945int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 946int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 947unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 948void pci_setup_bridge(struct pci_bus *bus);
cecf4864 949
3448a19d
DA
950#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
951#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
952
deb2d2ec 953int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 954 unsigned int command_bits, u32 flags);
1da177e4
LT
955/* kmem_cache style wrapper around pci_alloc_consistent() */
956
f41b1771 957#include <linux/pci-dma.h>
1da177e4
LT
958#include <linux/dmapool.h>
959
960#define pci_pool dma_pool
961#define pci_pool_create(name, pdev, size, align, allocation) \
962 dma_pool_create(name, &pdev->dev, size, align, allocation)
963#define pci_pool_destroy(pool) dma_pool_destroy(pool)
964#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
965#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
966
e24c2d96
DM
967enum pci_dma_burst_strategy {
968 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
969 strategy_parameter is N/A */
970 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
971 byte boundaries */
972 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
973 strategy_parameter byte boundaries */
974};
975
1da177e4 976struct msix_entry {
16dbef4a 977 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
978 u16 entry; /* driver uses to specify entry, OS writes */
979};
980
0366f8f7 981
1da177e4 982#ifndef CONFIG_PCI_MSI
1c8d7b0a 983static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
984{
985 return -1;
986}
987
d52877c7
YL
988static inline void pci_msi_shutdown(struct pci_dev *dev)
989{ }
05cca6e5
GKH
990static inline void pci_disable_msi(struct pci_dev *dev)
991{ }
992
a52e2e35
RW
993static inline int pci_msix_table_size(struct pci_dev *dev)
994{
995 return 0;
996}
05cca6e5
GKH
997static inline int pci_enable_msix(struct pci_dev *dev,
998 struct msix_entry *entries, int nvec)
999{
1000 return -1;
1001}
1002
d52877c7
YL
1003static inline void pci_msix_shutdown(struct pci_dev *dev)
1004{ }
05cca6e5
GKH
1005static inline void pci_disable_msix(struct pci_dev *dev)
1006{ }
1007
1008static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
1009{ }
1010
1011static inline void pci_restore_msi_state(struct pci_dev *dev)
1012{ }
07ae95f9
AP
1013static inline int pci_msi_enabled(void)
1014{
1015 return 0;
1016}
1da177e4 1017#else
1c8d7b0a 1018extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 1019extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 1020extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 1021extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 1022extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 1023 struct msix_entry *entries, int nvec);
d52877c7 1024extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
1025extern void pci_disable_msix(struct pci_dev *dev);
1026extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 1027extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 1028extern int pci_msi_enabled(void);
1da177e4
LT
1029#endif
1030
ab0724ff 1031#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1032extern bool pcie_ports_disabled;
1033extern bool pcie_ports_auto;
ab0724ff
MT
1034#else
1035#define pcie_ports_disabled true
1036#define pcie_ports_auto false
1037#endif
415e12b2 1038
3e1b1600 1039#ifndef CONFIG_PCIEASPM
8b8bae90
RW
1040static inline int pcie_aspm_enabled(void) { return 0; }
1041static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1042#else
1043extern int pcie_aspm_enabled(void);
8b8bae90 1044extern bool pcie_aspm_support_enabled(void);
3e1b1600
AP
1045#endif
1046
415e12b2
RW
1047#ifdef CONFIG_PCIEAER
1048void pci_no_aer(void);
1049bool pci_aer_available(void);
1050#else
1051static inline void pci_no_aer(void) { }
1052static inline bool pci_aer_available(void) { return false; }
1053#endif
1054
43c16408
AP
1055#ifndef CONFIG_PCIE_ECRC
1056static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1057{
1058 return;
1059}
1060static inline void pcie_ecrc_get_policy(char *str) {};
1061#else
1062extern void pcie_set_ecrc_checking(struct pci_dev *dev);
1063extern void pcie_ecrc_get_policy(char *str);
1064#endif
1065
1c8d7b0a
MW
1066#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1067
8b955b0d 1068#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1069/* The functions a driver should call */
1070int ht_create_irq(struct pci_dev *dev, int idx);
1071void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1072#endif /* CONFIG_HT_IRQ */
1073
fb51ccbf
JK
1074extern void pci_cfg_access_lock(struct pci_dev *dev);
1075extern bool pci_cfg_access_trylock(struct pci_dev *dev);
1076extern void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1077
4352dfd5
GKH
1078/*
1079 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1080 * a PCI domain is defined to be a set of PCI busses which share
1081 * configuration space.
1082 */
32a2eea7
JG
1083#ifdef CONFIG_PCI_DOMAINS
1084extern int pci_domains_supported;
1085#else
1086enum { pci_domains_supported = 0 };
05cca6e5
GKH
1087static inline int pci_domain_nr(struct pci_bus *bus)
1088{
1089 return 0;
1090}
1091
4352dfd5
GKH
1092static inline int pci_proc_domain(struct pci_bus *bus)
1093{
1094 return 0;
1095}
32a2eea7 1096#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1097
95a8b6ef
MT
1098/* some architectures require additional setup to direct VGA traffic */
1099typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1100 unsigned int command_bits, u32 flags);
95a8b6ef
MT
1101extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1102
4352dfd5 1103#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1104
1105/*
1106 * If the system does not have PCI, clearly these return errors. Define
1107 * these as simple inline functions to avoid hair in drivers.
1108 */
1109
05cca6e5
GKH
1110#define _PCI_NOP(o, s, t) \
1111 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1112 int where, t val) \
1da177e4 1113 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1114
1115#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1116 _PCI_NOP(o, word, u16 x) \
1117 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1118_PCI_NOP_ALL(read, *)
1119_PCI_NOP_ALL(write,)
1120
d42552c3 1121static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1122 unsigned int device,
1123 struct pci_dev *from)
1124{
1125 return NULL;
1126}
d42552c3 1127
05cca6e5
GKH
1128static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1129 unsigned int device,
1130 unsigned int ss_vendor,
1131 unsigned int ss_device,
b08508c4 1132 struct pci_dev *from)
05cca6e5
GKH
1133{
1134 return NULL;
1135}
1da177e4 1136
05cca6e5
GKH
1137static inline struct pci_dev *pci_get_class(unsigned int class,
1138 struct pci_dev *from)
1139{
1140 return NULL;
1141}
1da177e4
LT
1142
1143#define pci_dev_present(ids) (0)
ed4aaadb 1144#define no_pci_devices() (1)
1da177e4
LT
1145#define pci_dev_put(dev) do { } while (0)
1146
05cca6e5
GKH
1147static inline void pci_set_master(struct pci_dev *dev)
1148{ }
1149
1150static inline int pci_enable_device(struct pci_dev *dev)
1151{
1152 return -EIO;
1153}
1154
1155static inline void pci_disable_device(struct pci_dev *dev)
1156{ }
1157
1158static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1159{
1160 return -EIO;
1161}
1162
80be0385
RD
1163static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1164{
1165 return -EIO;
1166}
1167
4d57cdfa
FT
1168static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1169 unsigned int size)
1170{
1171 return -EIO;
1172}
1173
59fc67de
FT
1174static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1175 unsigned long mask)
1176{
1177 return -EIO;
1178}
1179
05cca6e5
GKH
1180static inline int pci_assign_resource(struct pci_dev *dev, int i)
1181{
1182 return -EBUSY;
1183}
1184
1185static inline int __pci_register_driver(struct pci_driver *drv,
1186 struct module *owner)
1187{
1188 return 0;
1189}
1190
1191static inline int pci_register_driver(struct pci_driver *drv)
1192{
1193 return 0;
1194}
1195
1196static inline void pci_unregister_driver(struct pci_driver *drv)
1197{ }
1198
1199static inline int pci_find_capability(struct pci_dev *dev, int cap)
1200{
1201 return 0;
1202}
1203
1204static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1205 int cap)
1206{
1207 return 0;
1208}
1209
1210static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1211{
1212 return 0;
1213}
1214
1da177e4 1215/* Power management related routines */
05cca6e5
GKH
1216static inline int pci_save_state(struct pci_dev *dev)
1217{
1218 return 0;
1219}
1220
1d3c16a8
JM
1221static inline void pci_restore_state(struct pci_dev *dev)
1222{ }
1da177e4 1223
05cca6e5
GKH
1224static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1225{
1226 return 0;
1227}
1228
3449248c
RD
1229static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1230{
1231 return 0;
1232}
1233
05cca6e5
GKH
1234static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1235 pm_message_t state)
1236{
1237 return PCI_D0;
1238}
1239
1240static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1241 int enable)
1242{
1243 return 0;
1244}
1245
b48d4425
JB
1246static inline void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1247{
1248}
1249
1250static inline void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1251{
1252}
1253
48a92a81
JB
1254static inline int pci_enable_obff(struct pci_dev *dev, unsigned long type)
1255{
1256 return 0;
1257}
1258
1259static inline void pci_disable_obff(struct pci_dev *dev)
1260{
1261}
1262
05cca6e5
GKH
1263static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1264{
1265 return -EIO;
1266}
1267
1268static inline void pci_release_regions(struct pci_dev *dev)
1269{ }
0da0ead9 1270
a46e8126
KG
1271#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1272
fb51ccbf 1273static inline void pci_block_cfg_access(struct pci_dev *dev)
05cca6e5
GKH
1274{ }
1275
fb51ccbf
JK
1276static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1277{ return 0; }
1278
1279static inline void pci_unblock_cfg_access(struct pci_dev *dev)
05cca6e5 1280{ }
e04b0ea2 1281
d80d0217
RD
1282static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1283{ return NULL; }
1284
1285static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1286 unsigned int devfn)
1287{ return NULL; }
1288
1289static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1290 unsigned int devfn)
1291{ return NULL; }
1292
92298e66
DA
1293static inline int pci_domain_nr(struct pci_bus *bus)
1294{ return 0; }
1295
fb8a0d9d
WM
1296#define dev_is_pci(d) (false)
1297#define dev_is_pf(d) (false)
1298#define dev_num_vf(d) (0)
4352dfd5 1299#endif /* CONFIG_PCI */
1da177e4 1300
4352dfd5
GKH
1301/* Include architecture-dependent settings and functions */
1302
1303#include <asm/pci.h>
1da177e4 1304
1f82de10
YL
1305#ifndef PCIBIOS_MAX_MEM_32
1306#define PCIBIOS_MAX_MEM_32 (-1)
1307#endif
1308
1da177e4
LT
1309/* these helpers provide future and backwards compatibility
1310 * for accessing popular PCI BAR info */
05cca6e5
GKH
1311#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1312#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1313#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1314#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1315 ((pci_resource_start((dev), (bar)) == 0 && \
1316 pci_resource_end((dev), (bar)) == \
1317 pci_resource_start((dev), (bar))) ? 0 : \
1318 \
1319 (pci_resource_end((dev), (bar)) - \
1320 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1321
1322/* Similar to the helpers above, these manipulate per-pci_dev
1323 * driver-specific data. They are really just a wrapper around
1324 * the generic device structure functions of these calls.
1325 */
05cca6e5 1326static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1327{
1328 return dev_get_drvdata(&pdev->dev);
1329}
1330
05cca6e5 1331static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1332{
1333 dev_set_drvdata(&pdev->dev, data);
1334}
1335
1336/* If you want to know what to call your pci_dev, ask this function.
1337 * Again, it's a wrapper around the generic device.
1338 */
2fc90f61 1339static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1340{
c6c4f070 1341 return dev_name(&pdev->dev);
1da177e4
LT
1342}
1343
2311b1f2
ME
1344
1345/* Some archs don't want to expose struct resource to userland as-is
1346 * in sysfs and /proc
1347 */
1348#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1349static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1350 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1351 resource_size_t *end)
2311b1f2
ME
1352{
1353 *start = rsrc->start;
1354 *end = rsrc->end;
1355}
1356#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1357
1358
1da177e4
LT
1359/*
1360 * The world is not perfect and supplies us with broken PCI devices.
1361 * For at least a part of these bugs we need a work-around, so both
1362 * generic (drivers/pci/quirks.c) and per-architecture code can define
1363 * fixup hooks to be called for particular buggy devices.
1364 */
1365
1366struct pci_fixup {
1367 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1368 void (*hook)(struct pci_dev *dev);
1369};
1370
1371enum pci_fixup_pass {
1372 pci_fixup_early, /* Before probing BARs */
1373 pci_fixup_header, /* After reading configuration header */
1374 pci_fixup_final, /* Final phase of device fixups */
1375 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1376 pci_fixup_resume, /* pci_device_resume() */
1377 pci_fixup_suspend, /* pci_device_suspend */
1378 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1379};
1380
1381/* Anonymous variables would be nice... */
1382#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1383 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1384 __attribute__((__section__(#section))) = { vendor, device, hook };
1385#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1386 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1387 vendor##device##hook, vendor, device, hook)
1388#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1389 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1390 vendor##device##hook, vendor, device, hook)
1391#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1392 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1393 vendor##device##hook, vendor, device, hook)
1394#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1395 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1396 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1397#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1398 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1399 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1400#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1401 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1402 resume_early##vendor##device##hook, vendor, device, hook)
1403#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1404 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1405 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1406
93177a74 1407#ifdef CONFIG_PCI_QUIRKS
1da177e4 1408void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1409#else
1410static inline void pci_fixup_device(enum pci_fixup_pass pass,
1411 struct pci_dev *dev) {}
1412#endif
1da177e4 1413
05cca6e5 1414void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1415void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1416void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1417int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1418int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1419 const char *name);
fb7ebfe4 1420void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1421
1da177e4 1422extern int pci_pci_problems;
236561e5 1423#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1424#define PCIPCI_TRITON 2
1425#define PCIPCI_NATOMA 4
1426#define PCIPCI_VIAETBF 8
1427#define PCIPCI_VSFX 16
236561e5
AC
1428#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1429#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1430
4516a618
AN
1431extern unsigned long pci_cardbus_io_size;
1432extern unsigned long pci_cardbus_mem_size;
491424c0 1433extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1434extern u8 pci_cache_line_size;
4516a618 1435
28760489
EB
1436extern unsigned long pci_hotplug_io_size;
1437extern unsigned long pci_hotplug_mem_size;
1438
cfce9fb8 1439/* Architecture specific versions may override these (weak) */
19792a08
AB
1440int pcibios_add_platform_entries(struct pci_dev *dev);
1441void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1442void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1443int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1444 enum pcie_reset_state state);
575e3348 1445
7752d5cf 1446#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1447extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1448extern void __init pci_mmcfg_late_init(void);
1449#else
bb63b421 1450static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1451static inline void pci_mmcfg_late_init(void) { }
1452#endif
1453
0ef5f8f6
AP
1454int pci_ext_cfg_avail(struct pci_dev *dev);
1455
1684f5dd 1456void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1457
dd7cc44d
YZ
1458#ifdef CONFIG_PCI_IOV
1459extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1460extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1461extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1462extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1463#else
1464static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1465{
1466 return -ENODEV;
1467}
1468static inline void pci_disable_sriov(struct pci_dev *dev)
1469{
1470}
74bb1bcc
YZ
1471static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1472{
1473 return IRQ_NONE;
1474}
fb8a0d9d
WM
1475static inline int pci_num_vf(struct pci_dev *dev)
1476{
1477 return 0;
1478}
dd7cc44d
YZ
1479#endif
1480
c825bc94
KK
1481#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1482extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1483extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1484#endif
1485
d7b7e605
KK
1486/**
1487 * pci_pcie_cap - get the saved PCIe capability offset
1488 * @dev: PCI device
1489 *
1490 * PCIe capability offset is calculated at PCI device initialization
1491 * time and saved in the data structure. This function returns saved
1492 * PCIe capability offset. Using this instead of pci_find_capability()
1493 * reduces unnecessary search in the PCI configuration space. If you
1494 * need to calculate PCIe capability offset from raw device for some
1495 * reasons, please use pci_find_capability() instead.
1496 */
1497static inline int pci_pcie_cap(struct pci_dev *dev)
1498{
1499 return dev->pcie_cap;
1500}
1501
7eb776c4
KK
1502/**
1503 * pci_is_pcie - check if the PCI device is PCI Express capable
1504 * @dev: PCI device
1505 *
1506 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1507 */
1508static inline bool pci_is_pcie(struct pci_dev *dev)
1509{
1510 return !!pci_pcie_cap(dev);
1511}
1512
5d990b62
CW
1513void pci_request_acs(void);
1514
a2ce7662 1515
7ad506fa
MC
1516#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1517#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1518
1519/* Large Resource Data Type Tag Item Names */
1520#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1521#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1522#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1523
1524#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1525#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1526#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1527
1528/* Small Resource Data Type Tag Item Names */
1529#define PCI_VPD_STIN_END 0x78 /* End */
1530
1531#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1532
1533#define PCI_VPD_SRDT_TIN_MASK 0x78
1534#define PCI_VPD_SRDT_LEN_MASK 0x07
1535
1536#define PCI_VPD_LRDT_TAG_SIZE 3
1537#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1538
e1d5bdab
MC
1539#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1540
4067a854
MC
1541#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1542#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1543#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1544#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1545
a2ce7662
MC
1546/**
1547 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1548 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1549 *
1550 * Returns the extracted Large Resource Data Type length.
1551 */
1552static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1553{
1554 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1555}
1556
7ad506fa
MC
1557/**
1558 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1559 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1560 *
1561 * Returns the extracted Small Resource Data Type length.
1562 */
1563static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1564{
1565 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1566}
1567
e1d5bdab
MC
1568/**
1569 * pci_vpd_info_field_size - Extracts the information field length
1570 * @lrdt: Pointer to the beginning of an information field header
1571 *
1572 * Returns the extracted information field length.
1573 */
1574static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1575{
1576 return info_field[2];
1577}
1578
b55ac1b2
MC
1579/**
1580 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1581 * @buf: Pointer to buffered vpd data
1582 * @off: The offset into the buffer at which to begin the search
1583 * @len: The length of the vpd buffer
1584 * @rdt: The Resource Data Type to search for
1585 *
1586 * Returns the index where the Resource Data Type was found or
1587 * -ENOENT otherwise.
1588 */
1589int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1590
4067a854
MC
1591/**
1592 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1593 * @buf: Pointer to buffered vpd data
1594 * @off: The offset into the buffer at which to begin the search
1595 * @len: The length of the buffer area, relative to off, in which to search
1596 * @kw: The keyword to search for
1597 *
1598 * Returns the index where the information field keyword was found or
1599 * -ENOENT otherwise.
1600 */
1601int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1602 unsigned int len, const char *kw);
1603
98d9f30c
BH
1604/* PCI <-> OF binding helpers */
1605#ifdef CONFIG_OF
1606struct device_node;
1607extern void pci_set_of_node(struct pci_dev *dev);
1608extern void pci_release_of_node(struct pci_dev *dev);
1609extern void pci_set_bus_of_node(struct pci_bus *bus);
1610extern void pci_release_bus_of_node(struct pci_bus *bus);
1611
1612/* Arch may override this (weak) */
1613extern struct device_node * __weak pcibios_get_phb_of_node(struct pci_bus *bus);
1614
64099d98
BH
1615static inline struct device_node *pci_device_to_OF_node(struct pci_dev *pdev)
1616{
1617 return pdev ? pdev->dev.of_node : NULL;
1618}
1619
ef3b4f8c
BH
1620static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1621{
1622 return bus ? bus->dev.of_node : NULL;
1623}
1624
98d9f30c
BH
1625#else /* CONFIG_OF */
1626static inline void pci_set_of_node(struct pci_dev *dev) { }
1627static inline void pci_release_of_node(struct pci_dev *dev) { }
1628static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1629static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1630#endif /* CONFIG_OF */
1631
166e9278
OBC
1632/**
1633 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1634 * @pdev: the PCI device
1635 *
1636 * if the device is PCIE, return NULL
1637 * if the device isn't connected to a PCIe bridge (that is its parent is a
1638 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1639 * parent
1640 */
1641struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1642
1da177e4
LT
1643#endif /* __KERNEL__ */
1644#endif /* LINUX_PCI_H */
This page took 1.012954 seconds and 5 git commands to generate.