* mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
[deliverable/binutils-gdb.git] / include / opcode / ChangeLog
CommitLineData
0499d65b
TS
12005-11-14 David Ung <davidu@mips.com>
2
3 * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
4 instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
5 save/restore encoding of the args field.
6
ea5ca089
DB
72005-10-28 Dave Brolley <brolley@redhat.com>
8
9 Contribute the following changes:
10 2005-02-16 Dave Brolley <brolley@redhat.com>
11
12 * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
13 cgen_isa_mask_* to cgen_bitset_*.
14 * cgen.h: Likewise.
15
16175d96
DB
16 2003-10-21 Richard Sandiford <rsandifo@redhat.com>
17
18 * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
19 (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
20 (CGEN_CPU_TABLE): Make isas a ponter.
21
22 2003-09-29 Dave Brolley <brolley@redhat.com>
23
24 * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
25 (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
26 (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
27
28 2002-12-13 Dave Brolley <brolley@redhat.com>
29
30 * cgen.h (symcat.h): #include it.
31 (cgen-bitset.h): #include it.
32 (CGEN_ATTR_VALUE_TYPE): Now a union.
33 (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
34 (CGEN_ATTR_ENTRY): 'value' now unsigned.
35 (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
36 * cgen-bitset.h: New file.
37
3c9b82ba
NC
382005-09-30 Catherine Moore <clm@cm00re.com>
39
40 * bfin.h: New file.
41
6a2375c6
JB
422005-10-24 Jan Beulich <jbeulich@novell.com>
43
44 * ia64.h (enum ia64_opnd): Move memory operand out of set of
45 indirect operands.
46
c06a12f8
DA
472005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
48
49 * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes.
50 Add FLAG_STRICT to pa10 ftest opcode.
51
4d443107
DA
522005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
53
54 * hppa.h (pa_opcodes): Remove lha entries.
55
f0a3b40f
DA
562005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
57
58 * hppa.h (FLAG_STRICT): Revise comment.
59 (pa_opcode): Revise ordering rules. Add/move strict pa10 variants
60 before corresponding pa11 opcodes. Add strict pa10 register-immediate
61 entries for "fdc".
62
1b7e1362
DA
632005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
64
65 * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
66
089b39de
CF
672005-09-06 Chao-ying Fu <fu@mips.com>
68
69 * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
70 OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
71 define.
72 Document !, $, *, &, g, +t, +T operand formats for MT instructions.
73 (INSN_ASE_MASK): Update to include INSN_MT.
74 (INSN_MT): New define for MT ASE.
75
93c34b9b
CF
762005-08-25 Chao-ying Fu <fu@mips.com>
77
78 * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
79 OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
80 OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
81 OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
82 OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
83 Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
84 instructions.
85 (INSN_DSP): New define for DSP ASE.
86
848cf006
AM
872005-08-18 Alan Modra <amodra@bigpond.net.au>
88
89 * a29k.h: Delete.
90
36ae0db3
DJ
912005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
92
93 * ppc.h (PPC_OPCODE_E300): Define.
94
8c929562
MS
952005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
96
97 * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
98
f7b8cccc
DA
992005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
100
101 PR gas/336
102 * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
103 and pitlb.
104
8b5328ac
JB
1052005-07-27 Jan Beulich <jbeulich@novell.com>
106
107 * i386.h (i386_optab): Add comment to movd. Use LongMem for all
108 movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
109 Add movq-s as 64-bit variants of movd-s.
110
f417d200
DA
1112005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
112
18b3bdfc
DA
113 * hppa.h: Fix punctuation in comment.
114
f417d200
DA
115 * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for
116 implicit space-register addressing. Set space-register bits on opcodes
117 using implicit space-register addressing. Add various missing pa20
118 long-immediate opcodes. Remove various opcodes using implicit 3-bit
119 space-register addressing. Use "fE" instead of "fe" in various
120 fstw opcodes.
121
9a145ce6
JB
1222005-07-18 Jan Beulich <jbeulich@novell.com>
123
124 * i386.h (i386_optab): Operands of aam and aad are unsigned.
125
90700ea2
L
1262007-07-15 H.J. Lu <hongjiu.lu@intel.com>
127
128 * i386.h (i386_optab): Support Intel VMX Instructions.
129
48f130a8
DA
1302005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
131
132 * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
133
30123838
JB
1342005-07-05 Jan Beulich <jbeulich@novell.com>
135
136 * i386.h (i386_optab): Add new insns.
137
47b0e7ad
NC
1382005-07-01 Nick Clifton <nickc@redhat.com>
139
140 * sparc.h: Add typedefs to structure declarations.
141
b300c311
L
1422005-06-20 H.J. Lu <hongjiu.lu@intel.com>
143
144 PR 1013
145 * i386.h (i386_optab): Update comments for 64bit addressing on
146 mov. Allow 64bit addressing for mov and movq.
147
2db495be
DA
1482005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
149
150 * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
151 respectively, in various floating-point load and store patterns.
152
caa05036
DA
1532005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
154
155 * hppa.h (FLAG_STRICT): Correct comment.
156 (pa_opcodes): Update load and store entries to allow both PA 1.X and
157 PA 2.0 mneumonics when equivalent. Entries with cache control
158 completers now require PA 1.1. Adjust whitespace.
159
f4411256
AM
1602005-05-19 Anton Blanchard <anton@samba.org>
161
162 * ppc.h (PPC_OPCODE_POWER5): Define.
163
e172dbf8
NC
1642005-05-10 Nick Clifton <nickc@redhat.com>
165
166 * Update the address and phone number of the FSF organization in
167 the GPL notices in the following files:
168 a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
169 crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
170 i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
171 mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
172 pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
173 tic54x.h, tic80.h, v850.h, vax.h
174
e44823cf
JB
1752005-05-09 Jan Beulich <jbeulich@novell.com>
176
177 * i386.h (i386_optab): Add ht and hnt.
178
791fe849
MK
1792005-04-18 Mark Kettenis <kettenis@gnu.org>
180
181 * i386.h: Insert hyphens into selected VIA PadLock extensions.
182 Add xcrypt-ctr. Provide aliases without hyphens.
183
faa7ef87
L
1842005-04-13 H.J. Lu <hongjiu.lu@intel.com>
185
a63027e5
L
186 Moved from ../ChangeLog
187
faa7ef87
L
188 2005-04-12 Paul Brook <paul@codesourcery.com>
189 * m88k.h: Rename psr macros to avoid conflicts.
190
191 2005-03-12 Zack Weinberg <zack@codesourcery.com>
192 * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
193 Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
194 and ARM_ARCH_V6ZKT2.
195
196 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
197 * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
198 Remove redundant instruction types.
199 (struct argument): X_op - new field.
200 (struct cst4_entry): Remove.
201 (no_op_insn): Declare.
202
203 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
204 * crx.h (enum argtype): Rename types, remove unused types.
205
206 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
207 * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
208 (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
209 (enum operand_type): Rearrange operands, edit comments.
210 replace us<N> with ui<N> for unsigned immediate.
211 replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
212 displacements (respectively).
213 replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
214 (instruction type): Add NO_TYPE_INS.
215 (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
216 (operand_entry): New field - 'flags'.
217 (operand flags): New.
218
219 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
220 * crx.h (operand_type): Remove redundant types i3, i4,
221 i5, i8, i12.
222 Add new unsigned immediate types us3, us4, us5, us16.
223
bc4bd9ab
MK
2242005-04-12 Mark Kettenis <kettenis@gnu.org>
225
226 * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
227 adjust them accordingly.
228
373ff435
JB
2292005-04-01 Jan Beulich <jbeulich@novell.com>
230
231 * i386.h (i386_optab): Add rdtscp.
232
4cc91dba
L
2332005-03-29 H.J. Lu <hongjiu.lu@intel.com>
234
235 * i386.h (i386_optab): Don't allow the `l' suffix for moving
418a8fca
AS
236 between memory and segment register. Allow movq for moving between
237 general-purpose register and segment register.
4cc91dba 238
9ae09ff9
JB
2392005-02-09 Jan Beulich <jbeulich@novell.com>
240
241 PR gas/707
242 * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
243 FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
244 fnstsw.
245
90219bd0
AO
2462005-01-25 Alexandre Oliva <aoliva@redhat.com>
247
248 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
249 * cgen.h (enum cgen_parse_operand_type): Add
250 CGEN_PARSE_OPERAND_SYMBOLIC.
251
239cb185
FF
2522005-01-21 Fred Fish <fnf@specifixinc.com>
253
254 * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
255 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
256 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
257
dc9a9f39
FF
2582005-01-19 Fred Fish <fnf@specifixinc.com>
259
260 * mips.h (struct mips_opcode): Add new pinfo2 member.
261 (INSN_ALIAS): New define for opcode table entries that are
262 specific instances of another entry, such as 'move' for an 'or'
263 with a zero operand.
264 (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
265 (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
266
98e7aba8
ILT
2672004-12-09 Ian Lance Taylor <ian@wasabisystems.com>
268
269 * mips.h (CPU_RM9000): Define.
270 (OPCODE_IS_MEMBER): Handle CPU_RM9000.
271
37edbb65
JB
2722004-11-25 Jan Beulich <jbeulich@novell.com>
273
274 * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
275 to/from test registers are illegal in 64-bit mode. Add missing
276 NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
277 (previously one had to explicitly encode a rex64 prefix). Re-enable
278 lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
279 support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
280
2812004-11-23 Jan Beulich <jbeulich@novell.com>
5c6af06e
JB
282
283 * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
284 available only with SSE2. Change the MMX additions introduced by SSE
285 and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
286 instructions by their now designated identifier (since combining i686
287 and 3DNow! does not really imply 3DNow!A).
288
f5c7edf4
AM
2892004-11-19 Alan Modra <amodra@bigpond.net.au>
290
291 * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
292 struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
293
7499d566
NC
2942004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
295 Vineet Sharma <vineets@noida.hcltech.com>
296
297 * maxq.h: New file: Disassembly information for the maxq port.
298
bcb9eebe
L
2992004-11-05 H.J. Lu <hongjiu.lu@intel.com>
300
301 * i386.h (i386_optab): Put back "movzb".
302
94bb3d38
HPN
3032004-11-04 Hans-Peter Nilsson <hp@axis.com>
304
305 * cris.h (enum cris_insn_version_usage): Tweak formatting and
306 comments. Remove member cris_ver_sim. Add members
307 cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
308 cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
309 (struct cris_support_reg, struct cris_cond15): New types.
310 (cris_conds15): Declare.
311 (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
312 (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
313 (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
314 (NOP_Z_BITS): Define in terms of NOP_OPCODE.
315 (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
316 SIZE_FIELD_UNSIGNED.
317
37edbb65 3182004-11-04 Jan Beulich <jbeulich@novell.com>
9306ca4a
JB
319
320 * i386.h (sldx_Suf): Remove.
321 (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
322 (q_FP): Define, implying no REX64.
323 (x_FP, sl_FP): Imply FloatMF.
324 (i386_optab): Split reg and mem forms of moving from segment registers
325 so that the memory forms can ignore the 16-/32-bit operand size
326 distinction. Adjust a few others for Intel mode. Remove *FP uses from
327 all non-floating-point instructions. Unite 32- and 64-bit forms of
328 movsx, movzx, and movd. Adjust floating point operations for the above
329 changes to the *FP macros. Add DefaultSize to floating point control
330 insns operating on larger memory ranges. Remove left over comments
331 hinting at certain insns being Intel-syntax ones where the ones
332 actually meant are already gone.
333
48c9f030
NC
3342004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
335
336 * crx.h: Add COPS_REG_INS - Coprocessor Special register
337 instruction type.
338
0dd132b6
NC
3392004-09-30 Paul Brook <paul@codesourcery.com>
340
341 * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
342 (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
343
23794b24
MM
3442004-09-11 Theodore A. Roth <troth@openavr.org>
345
346 * avr.h: Add support for
347 atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
348
2a309db0
AM
3492004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
350
351 * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
352
b18c562e
NC
3532004-08-24 Dmitry Diky <diwil@spec.ru>
354
355 * msp430.h (msp430_opc): Add new instructions.
356 (msp430_rcodes): Declare new instructions.
357 (msp430_hcodes): Likewise..
358
45d313cd
NC
3592004-08-13 Nick Clifton <nickc@redhat.com>
360
361 PR/301
362 * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
363 processors.
364
30d1c836
ML
3652004-08-30 Michal Ludvig <mludvig@suse.cz>
366
367 * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
368
9a45f1c2
L
3692004-07-22 H.J. Lu <hongjiu.lu@intel.com>
370
371 * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
372
543613e9
NC
3732004-07-21 Jan Beulich <jbeulich@novell.com>
374
375 * i386.h: Adjust instruction descriptions to better match the
376 specification.
377
b781e558
RE
3782004-07-16 Richard Earnshaw <rearnsha@arm.com>
379
380 * arm.h: Remove all old content. Replace with architecture defines
381 from gas/config/tc-arm.c.
382
8577e690
AS
3832004-07-09 Andreas Schwab <schwab@suse.de>
384
385 * m68k.h: Fix comment.
386
1fe1f39c
NC
3872004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
388
389 * crx.h: New file.
390
1d9f512f
AM
3912004-06-24 Alan Modra <amodra@bigpond.net.au>
392
393 * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
394
be8c092b
NC
3952004-05-24 Peter Barada <peter@the-baradas.com>
396
397 * m68k.h: Add 'size' to m68k_opcode.
398
6b6e92f4
NC
3992004-05-05 Peter Barada <peter@the-baradas.com>
400
401 * m68k.h: Switch from ColdFire chip name to core variant.
402
4032004-04-22 Peter Barada <peter@the-baradas.com>
fd99574b
NC
404
405 * m68k.h: Add mcfmac/mcfemac definitions. Update operand
406 descriptions for new EMAC cases.
407 Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
408 handle Motorola MAC syntax.
409 Allow disassembly of ColdFire V4e object files.
410
fdd12ef3
AM
4112004-03-16 Alan Modra <amodra@bigpond.net.au>
412
413 * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines.
414
3922a64c
L
4152004-03-12 Jakub Jelinek <jakub@redhat.com>
416
417 * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
418
1f45d988
ML
4192004-03-12 Michal Ludvig <mludvig@suse.cz>
420
421 * i386.h (i386_optab): Added xstore as an alias for xstorerng.
422
0f10071e
ML
4232004-03-12 Michal Ludvig <mludvig@suse.cz>
424
425 * i386.h (i386_optab): Added xstore/xcrypt insns.
426
3255318a
NC
4272004-02-09 Anil Paranjpe <anilp1@KPITCummins.com>
428
429 * h8300.h (32bit ldc/stc): Add relaxing support.
430
ca9a79a1 4312004-01-12 Anil Paranjpe <anilp1@KPITCummins.com>
fdd12ef3 432
ca9a79a1
NC
433 * h8300.h (BITOP): Pass MEMRELAX flag.
434
875a0b14
NC
4352004-01-09 Anil Paranjpe <anilp1@KPITCummins.com>
436
437 * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
438 except for the H8S.
252b5132 439
c9e214e5 440For older changes see ChangeLog-9103
252b5132
RH
441\f
442Local Variables:
c9e214e5
AM
443mode: change-log
444left-margin: 8
445fill-column: 74
252b5132
RH
446version-control: never
447End:
This page took 0.276865 seconds and 4 git commands to generate.