daily update
[deliverable/binutils-gdb.git] / include / opcode / ChangeLog
CommitLineData
b3e14eda
L
12012-09-04 Sergey A. Guriev <sergey.a.guriev@intel.com>
2
3 * ia64.h (ia64_opnd): Add new operand types.
4
2c63854f
DM
52012-08-21 David S. Miller <davem@davemloft.net>
6
7 * sparc.h (F3F4): New macro.
8
a06ea964 92012-08-13 Ian Bolton <ian.bolton@arm.com>
b3e14eda
L
10 Laurent Desnogues <laurent.desnogues@arm.com>
11 Jim MacArthur <jim.macarthur@arm.com>
12 Marcus Shawcroft <marcus.shawcroft@arm.com>
13 Nigel Stephens <nigel.stephens@arm.com>
14 Ramana Radhakrishnan <ramana.radhakrishnan@arm.com>
15 Richard Earnshaw <rearnsha@arm.com>
16 Sofiane Naci <sofiane.naci@arm.com>
17 Tejas Belagod <tejas.belagod@arm.com>
18 Yufeng Zhang <yufeng.zhang@arm.com>
a06ea964
NC
19
20 * aarch64.h: New file.
21
35d0a169 222012-08-13 Richard Sandiford <rdsandiford@googlemail.com>
b3e14eda 23 Maciej W. Rozycki <macro@codesourcery.com>
35d0a169
MR
24
25 * mips.h (mips_opcode): Add the exclusions field.
26 (OPCODE_IS_MEMBER): Remove macro.
27 (cpu_is_member): New inline function.
28 (opcode_is_member): Likewise.
29
03f66e8a 302012-07-31 Chao-Ying Fu <fu@mips.com>
b3e14eda
L
31 Catherine Moore <clm@codesourcery.com>
32 Maciej W. Rozycki <macro@codesourcery.com>
03f66e8a
MR
33
34 * mips.h: Document microMIPS DSP ASE usage.
35 (MICROMIPSOP_MASK_DSPACC, MICROMIPSOP_SH_DSPACC): Update for
36 microMIPS DSP ASE support.
37 (MICROMIPSOP_MASK_DSPSFT, MICROMIPSOP_SH_DSPSFT): Likewise.
38 (MICROMIPSOP_MASK_SA3, MICROMIPSOP_SH_SA3): Likewise.
39 (MICROMIPSOP_MASK_SA4, MICROMIPSOP_SH_SA4): Likewise.
40 (MICROMIPSOP_MASK_IMM8, MICROMIPSOP_SH_IMM8): Likewise.
41 (MICROMIPSOP_MASK_IMM10, MICROMIPSOP_SH_IMM10): Likewise.
42 (MICROMIPSOP_MASK_WRDSP, MICROMIPSOP_SH_WRDSP): Likewise.
43 (MICROMIPSOP_MASK_BP, MICROMIPSOP_SH_BP): Likewise.
44
9d7b4c23
MR
452012-07-06 Maciej W. Rozycki <macro@codesourcery.com>
46
47 * mips.h: Fix a typo in description.
48
76e879f8
NC
492012-06-07 Georg-Johann Lay <avr@gjlay.de>
50
51 * avr.h: (AVR_ISA_XCH): New define.
52 (AVR_ISA_XMEGA): Use it.
53 (XCH, LAS, LAT, LAC): New XMEGA opcodes.
54
6927f982
NC
552012-05-15 James Murray <jsm@jsm-net.demon.co.uk>
56
57 * m68hc11.h: Add XGate definitions.
58 (struct m68hc11_opcode): Add xg_mask field.
59
b9c361e0
JL
602012-05-14 Catherine Moore <clm@codesourcery.com>
61 Maciej W. Rozycki <macro@codesourcery.com>
62 Rhonda Wittels <rhonda@codesourcery.com>
63
6927f982 64 * ppc.h (PPC_OPCODE_VLE): New definition.
b9c361e0
JL
65 (PPC_OP_SA): New macro.
66 (PPC_OP_SE_VLE): New macro.
67 (PPC_OP): Use a variable shift amount.
68 (powerpc_operand): Update comments.
69 (PPC_OPSHIFT_INV): New macro.
70 (PPC_OPERAND_CR): Replace with...
71 (PPC_OPERAND_CR_BIT): ...this and
72 (PPC_OPERAND_CR_REG): ...this.
73
74
f6c1a2d5
NC
752012-05-03 Sean Keys <skeys@ipdatasys.com>
76
77 * xgate.h: Header file for XGATE assembler.
78
ec668d69
DM
792012-04-27 David S. Miller <davem@davemloft.net>
80
6cda1326
DM
81 * sparc.h: Document new arg code' )' for crypto RS3
82 immediates.
83
ec668d69
DM
84 * sparc.h (struct sparc_opcode): New field 'hwcaps'.
85 F_MUL32, F_DIV32, F_FDMULD, F_V8PLUS, F_POPC, F_VIS, F_VIS2,
86 F_ASI_BLK_INIT, F_FMAF, F_VIS3, F_HPC, F_RANDOM, F_TRANS,
87 F_FJFMAU, F_IMA, F_ASI_CACHE_SPARING, F_HWCAP_MASK): Delete.
88 (HWCAP_MUL32, HWCAP_DIV32, HWCAP_FSMULD, HWCAP_V8PLUS, HWCAP_POPC,
89 HWCAP_VIS, HWCAP_VIS2, HWCAP_ASI_BLK_INIT, HWCAP_FMAF,
90 HWCAP_VIS3, HWCAP_HPC, HWCAP_RANDOM, HWCAP_TRANS, HWCAP_FJFMAU,
91 HWCAP_IMA, HWCAP_ASI_CACHE_SPARING, HWCAP_AES, HWCAP_DES,
92 HWCAP_KASUMI, HWCAP_CAMELLIA, HWCAP_MD5, HWCAP_SHA1,
93 HWCAP_SHA256, HWCAP_SHA512, HWCAP_MPMUL, HWCAP_MONT, HWCAP_PAUSE,
94 HWCAP_CBCOND, HWCAP_CRC32): New defines.
95
aea77599
AM
962012-03-10 Edmar Wienskoski <edmar@freescale.com>
97
98 * ppc.h: Add PPC_OPCODE_ALTIVEC2, PPC_OPCODE_E6500, PPC_OPCODE_TMR.
99
1f42f8b3
AM
1002012-02-27 Alan Modra <amodra@gmail.com>
101
102 * crx.h (cst4_map): Update declaration.
103
6f7be959
WL
1042012-02-25 Walter Lee <walt@tilera.com>
105
106 * tilegx.h (tilegx_mnemonic): Add TILEGX_OPC_LD4S_TLS,
107 TILEGX_OPC_LD_TLS.
108 * tilepro.h (tilepro_mnemonic): Add TILEPRO_OPC_LW_TLS,
109 TILEPRO_OPC_LW_TLS_SN.
110
42164a71
L
1112012-02-08 H.J. Lu <hongjiu.lu@intel.com>
112
113 * i386.h (XACQUIRE_PREFIX_OPCODE): New.
114 (XRELEASE_PREFIX_OPCODE): Likewise.
115
432233b3 1162011-12-08 Andrew Pinski <apinski@cavium.com>
b3e14eda 117 Adam Nemet <anemet@caviumnetworks.com>
432233b3
AP
118
119 * mips.h (INSN_CHIP_MASK): Update according to INSN_OCTEON2.
120 (INSN_OCTEON2): New macro.
121 (CPU_OCTEON2): New macro.
122 (OPCODE_IS_MEMBER): Add Octeon2.
123
dd6a37e7
AP
1242011-11-29 Andrew Pinski <apinski@cavium.com>
125
126 * mips.h (INSN_CHIP_MASK): Update according to INSN_OCTEONP.
127 (INSN_OCTEONP): New macro.
128 (CPU_OCTEONP): New macro.
129 (OPCODE_IS_MEMBER): Add Octeon+.
130 (M_SAA_AB, M_SAAD_AB, M_SAA_OB, M_SAAD_OB): New enum values.
131
99c513f6
DD
1322011-11-01 DJ Delorie <dj@redhat.com>
133
134 * rl78.h: New file.
135
26f85d7a
MR
1362011-10-24 Maciej W. Rozycki <macro@codesourcery.com>
137
138 * mips.h: Fix a typo in description.
139
9e8c70f9
DM
1402011-09-21 David S. Miller <davem@davemloft.net>
141
142 * sparc.h (struct sparc_opcode): Expand 'flags' to unsigned int.
143 (F_MUL32, F_DIV32, F_FSMULD, F_V8PLUS, F_POPC, F_VIS, F_VIS2,
144 F_ASI_BLK_INIT, F_FMAF, F_VIS3, F_HPC, F_RANDOM, F_TRANS,
145 F_FJFMAU, F_IMA, F_ASI_CACHE_SPARING): New flag bits.
146
dec0624d 1472011-08-09 Chao-ying Fu <fu@mips.com>
b3e14eda 148 Maciej W. Rozycki <macro@codesourcery.com>
dec0624d
MR
149
150 * mips.h (OP_MASK_3BITPOS, OP_SH_3BITPOS): New macros.
151 (OP_MASK_OFFSET12, OP_SH_OFFSET12): Redefine.
152 (INSN_ASE_MASK): Add the MCU bit.
153 (INSN_MCU): New macro.
154 (M_ACLR_AB, M_ACLR_OB, M_ASET_AB, M_ASET_OB): New enum values.
155 (MICROMIPSOP_MASK_3BITPOS, MICROMIPSOP_SH_3BITPOS): New macros.
156
2b0c8b40
MR
1572011-08-09 Maciej W. Rozycki <macro@codesourcery.com>
158
159 * mips.h (INSN_WRITE_GPR_S, INSN2_WRITE_GPR_MB): New macros.
160 (INSN2_READ_GPR_MC, INSN2_READ_GPR_ME): Likewise.
161 (INSN2_WRITE_GPR_MF, INSN2_READ_GPR_MG): Likewise.
162 (INSN2_READ_GPR_MJ, INSN2_WRITE_GPR_MJ): Likewise.
163 (INSN2_READ_GPR_MP, INSN2_WRITE_GPR_MP): Likewise.
164 (INSN2_READ_GPR_MQ, INSN2_WRITE_GPR_MHI): Likewise.
165 (INSN2_READ_GPR_MMN): Likewise.
166 (INSN2_READ_FPR_D): Change the bit used.
167 (INSN2_MOD_GPR_MD, INSN2_MOD_GPR_MF): Likewise.
168 (INSN2_MOD_SP, INSN2_READ_GPR_31, INSN2_READ_GP): Likewise.
169 (INSN2_READ_PC, INSN2_UNCOND_BRANCH): Likewise.
170 (INSN2_COND_BRANCH): Likewise.
171 (INSN2_WRITE_GPR_S, INSN2_MOD_GPR_MB): Remove macros.
172 (INSN2_MOD_GPR_MC, INSN2_MOD_GPR_ME, INSN2_MOD_GPR_MG): Likewise.
173 (INSN2_MOD_GPR_MJ, INSN2_MOD_GPR_MP, INSN2_MOD_GPR_MQ): Likewise.
174 (INSN2_MOD_GPR_MHI, INSN2_MOD_GPR_MM): Likewise.
175 (INSN2_MOD_GPR_MN): Likewise.
176
ea783ef3
DM
1772011-08-05 David S. Miller <davem@davemloft.net>
178
179 * sparc.h: Document new format codes '4', '5', and '('.
180 (OPF_LOW4, RS3): New macros.
181
7c176fa8
MR
1822011-08-03 Maciej W. Rozycki <macro@codesourcery.com>
183
184 * mips.h: Document the use of FP_D in MIPS16 mode. Adjust the
185 order of flags documented.
186
2309ddf2
MR
1872011-07-29 Maciej W. Rozycki <macro@codesourcery.com>
188
189 * mips.h: Clarify the description of microMIPS instruction
190 manipulation macros.
191 (MICROMIPSOP_MASK_MAJOR, MICROMIPSOP_SH_MAJOR): Remove macros.
192
df58fc94 1932011-07-24 Chao-ying Fu <fu@mips.com>
b3e14eda 194 Maciej W. Rozycki <macro@codesourcery.com>
df58fc94
RS
195
196 * mips.h (OP_MASK_EXTLSB, OP_SH_EXTLSB): New macros.
197 (OP_MASK_STYPE, OP_SH_STYPE): Likewise.
198 (OP_MASK_CODE10, OP_SH_CODE10): Likewise.
199 (OP_MASK_TRAP, OP_SH_TRAP): Likewise.
200 (OP_MASK_OFFSET12, OP_SH_OFFSET12): Likewise.
201 (OP_MASK_OFFSET10, OP_SH_OFFSET10): Likewise.
202 (OP_MASK_RS3, OP_SH_RS3): Likewise.
203 (OP_MASK_MB, OP_SH_MB, OP_MASK_MC, OP_SH_MC): Likewise.
204 (OP_MASK_MD, OP_SH_MD, OP_MASK_ME, OP_SH_ME): Likewise.
205 (OP_MASK_MF, OP_SH_MF, OP_MASK_MG, OP_SH_MG): Likewise.
206 (OP_MASK_MJ, OP_SH_MJ, OP_MASK_ML, OP_SH_ML): Likewise.
207 (OP_MASK_MP, OP_SH_MP, OP_MASK_MQ, OP_SH_MQ): Likewise.
208 (OP_MASK_IMMA, OP_SH_IMMA, OP_MASK_IMMB, OP_SH_IMMB): Likewise.
209 (OP_MASK_IMMC, OP_SH_IMMC, OP_MASK_IMMF, OP_SH_IMMF): Likewise.
210 (OP_MASK_IMMG, OP_SH_IMMG, OP_MASK_IMMH, OP_SH_IMMH): Likewise.
211 (OP_MASK_IMMI, OP_SH_IMMI, OP_MASK_IMMJ, OP_SH_IMMJ): Likewise.
212 (OP_MASK_IMML, OP_SH_IMML, OP_MASK_IMMM, OP_SH_IMMM): Likewise.
213 (OP_MASK_IMMN, OP_SH_IMMN, OP_MASK_IMMO, OP_SH_IMMO): Likewise.
214 (OP_MASK_IMMP, OP_SH_IMMP, OP_MASK_IMMQ, OP_SH_IMMQ): Likewise.
215 (OP_MASK_IMMU, OP_SH_IMMU, OP_MASK_IMMW, OP_SH_IMMW): Likewise.
216 (OP_MASK_IMMX, OP_SH_IMMX, OP_MASK_IMMY, OP_SH_IMMY): Likewise.
217 (INSN_WRITE_GPR_S): New macro.
218 (INSN2_BRANCH_DELAY_16BIT, INSN2_BRANCH_DELAY_32BIT): Likewise.
219 (INSN2_READ_FPR_D): Likewise.
220 (INSN2_MOD_GPR_MB, INSN2_MOD_GPR_MC): Likewise.
221 (INSN2_MOD_GPR_MD, INSN2_MOD_GPR_ME): Likewise.
222 (INSN2_MOD_GPR_MF, INSN2_MOD_GPR_MG): Likewise.
223 (INSN2_MOD_GPR_MJ, INSN2_MOD_GPR_MP): Likewise.
224 (INSN2_MOD_GPR_MQ, INSN2_MOD_SP): Likewise.
225 (INSN2_READ_GPR_31, INSN2_READ_GP, INSN2_READ_PC): Likewise.
226 (INSN2_UNCOND_BRANCH, INSN2_COND_BRANCH): Likewise.
227 (INSN2_MOD_GPR_MHI, INSN2_MOD_GPR_MM, INSN2_MOD_GPR_MN): Likewise.
228 (CPU_MICROMIPS): New macro.
229 (M_BC1FL, M_BC1TL, M_BC2FL, M_BC2TL): New enum values.
230 (M_BEQL, M_BGEZ, M_BGEZL, M_BGEZALL, M_BGTZ, M_BGTZL): Likewise.
231 (M_BLEZ, M_BLEZL, M_BLTZ, M_BLTZL, M_BLTZALL, M_BNEL): Likewise.
232 (M_CACHE_OB, M_JALS_1, M_JALS_2, M_JALS_A): Likewise.
233 (M_LDC2_OB, M_LDL_OB, M_LDM_AB, M_LDM_OB): Likewise.
234 (M_LDP_AB, M_LDP_OB, M_LDR_OB, M_LL_OB, M_LLD_OB): Likewise.
235 (M_LWC2_OB, M_LWL_OB, M_LWM_AB, M_LWM_OB): Likewise.
236 (M_LWP_AB, M_LWP_OB, M_LWR_OB): Likewise.
237 (M_LWU_OB, M_PREF_OB, M_SC_OB, M_SCD_OB): Likewise.
238 (M_SDC2_OB, M_SDL_OB, M_SDM_AB, M_SDM_OB): Likewise.
239 (M_SDP_AB, M_SDP_OB, M_SDR_OB): Likewise.
240 (M_SWC2_OB, M_SWL_OB, M_SWM_AB, M_SWM_OB): Likewise.
241 (M_SWP_AB, M_SWP_OB, M_SWR_OB): Likewise.
242 (MICROMIPSOP_MASK_MAJOR, MICROMIPSOP_SH_MAJOR): New macros.
243 (MICROMIPSOP_MASK_IMMEDIATE, MICROMIPSOP_SH_IMMEDIATE): Likewise.
244 (MICROMIPSOP_MASK_DELTA, MICROMIPSOP_SH_DELTA): Likewise.
245 (MICROMIPSOP_MASK_CODE10, MICROMIPSOP_SH_CODE10): Likewise.
246 (MICROMIPSOP_MASK_TRAP, MICROMIPSOP_SH_TRAP): Likewise.
247 (MICROMIPSOP_MASK_SHAMT, MICROMIPSOP_SH_SHAMT): Likewise.
248 (MICROMIPSOP_MASK_TARGET, MICROMIPSOP_SH_TARGET): Likewise.
249 (MICROMIPSOP_MASK_EXTLSB, MICROMIPSOP_SH_EXTLSB): Likewise.
250 (MICROMIPSOP_MASK_EXTMSBD, MICROMIPSOP_SH_EXTMSBD): Likewise.
251 (MICROMIPSOP_MASK_INSMSB, MICROMIPSOP_SH_INSMSB): Likewise.
252 (MICROMIPSOP_MASK_CODE, MICROMIPSOP_SH_CODE): Likewise.
253 (MICROMIPSOP_MASK_CODE2, MICROMIPSOP_SH_CODE2): Likewise.
254 (MICROMIPSOP_MASK_CACHE, MICROMIPSOP_SH_CACHE): Likewise.
255 (MICROMIPSOP_MASK_SEL, MICROMIPSOP_SH_SEL): Likewise.
256 (MICROMIPSOP_MASK_OFFSET12, MICROMIPSOP_SH_OFFSET12): Likewise.
257 (MICROMIPSOP_MASK_3BITPOS, MICROMIPSOP_SH_3BITPOS): Likewise.
258 (MICROMIPSOP_MASK_STYPE, MICROMIPSOP_SH_STYPE): Likewise.
259 (MICROMIPSOP_MASK_OFFSET10, MICROMIPSOP_SH_OFFSET10): Likewise.
260 (MICROMIPSOP_MASK_RS, MICROMIPSOP_SH_RS): Likewise.
261 (MICROMIPSOP_MASK_RT, MICROMIPSOP_SH_RT): Likewise.
262 (MICROMIPSOP_MASK_RD, MICROMIPSOP_SH_RD): Likewise.
263 (MICROMIPSOP_MASK_FS, MICROMIPSOP_SH_FS): Likewise.
264 (MICROMIPSOP_MASK_FT, MICROMIPSOP_SH_FT): Likewise.
265 (MICROMIPSOP_MASK_FD, MICROMIPSOP_SH_FD): Likewise.
266 (MICROMIPSOP_MASK_FR, MICROMIPSOP_SH_FR): Likewise.
267 (MICROMIPSOP_MASK_RS3, MICROMIPSOP_SH_RS3): Likewise.
268 (MICROMIPSOP_MASK_PREFX, MICROMIPSOP_SH_PREFX): Likewise.
269 (MICROMIPSOP_MASK_BCC, MICROMIPSOP_SH_BCC): Likewise.
270 (MICROMIPSOP_MASK_CCC, MICROMIPSOP_SH_CCC): Likewise.
271 (MICROMIPSOP_MASK_COPZ, MICROMIPSOP_SH_COPZ): Likewise.
272 (MICROMIPSOP_MASK_MB, MICROMIPSOP_SH_MB): Likewise.
273 (MICROMIPSOP_MASK_MC, MICROMIPSOP_SH_MC): Likewise.
274 (MICROMIPSOP_MASK_MD, MICROMIPSOP_SH_MD): Likewise.
275 (MICROMIPSOP_MASK_ME, MICROMIPSOP_SH_ME): Likewise.
276 (MICROMIPSOP_MASK_MF, MICROMIPSOP_SH_MF): Likewise.
277 (MICROMIPSOP_MASK_MG, MICROMIPSOP_SH_MG): Likewise.
278 (MICROMIPSOP_MASK_MH, MICROMIPSOP_SH_MH): Likewise.
279 (MICROMIPSOP_MASK_MI, MICROMIPSOP_SH_MI): Likewise.
280 (MICROMIPSOP_MASK_MJ, MICROMIPSOP_SH_MJ): Likewise.
281 (MICROMIPSOP_MASK_ML, MICROMIPSOP_SH_ML): Likewise.
282 (MICROMIPSOP_MASK_MM, MICROMIPSOP_SH_MM): Likewise.
283 (MICROMIPSOP_MASK_MN, MICROMIPSOP_SH_MN): Likewise.
284 (MICROMIPSOP_MASK_MP, MICROMIPSOP_SH_MP): Likewise.
285 (MICROMIPSOP_MASK_MQ, MICROMIPSOP_SH_MQ): Likewise.
286 (MICROMIPSOP_MASK_IMMA, MICROMIPSOP_SH_IMMA): Likewise.
287 (MICROMIPSOP_MASK_IMMB, MICROMIPSOP_SH_IMMB): Likewise.
288 (MICROMIPSOP_MASK_IMMC, MICROMIPSOP_SH_IMMC): Likewise.
289 (MICROMIPSOP_MASK_IMMD, MICROMIPSOP_SH_IMMD): Likewise.
290 (MICROMIPSOP_MASK_IMME, MICROMIPSOP_SH_IMME): Likewise.
291 (MICROMIPSOP_MASK_IMMF, MICROMIPSOP_SH_IMMF): Likewise.
292 (MICROMIPSOP_MASK_IMMG, MICROMIPSOP_SH_IMMG): Likewise.
293 (MICROMIPSOP_MASK_IMMH, MICROMIPSOP_SH_IMMH): Likewise.
294 (MICROMIPSOP_MASK_IMMI, MICROMIPSOP_SH_IMMI): Likewise.
295 (MICROMIPSOP_MASK_IMMJ, MICROMIPSOP_SH_IMMJ): Likewise.
296 (MICROMIPSOP_MASK_IMML, MICROMIPSOP_SH_IMML): Likewise.
297 (MICROMIPSOP_MASK_IMMM, MICROMIPSOP_SH_IMMM): Likewise.
298 (MICROMIPSOP_MASK_IMMN, MICROMIPSOP_SH_IMMN): Likewise.
299 (MICROMIPSOP_MASK_IMMO, MICROMIPSOP_SH_IMMO): Likewise.
300 (MICROMIPSOP_MASK_IMMP, MICROMIPSOP_SH_IMMP): Likewise.
301 (MICROMIPSOP_MASK_IMMQ, MICROMIPSOP_SH_IMMQ): Likewise.
302 (MICROMIPSOP_MASK_IMMU, MICROMIPSOP_SH_IMMU): Likewise.
303 (MICROMIPSOP_MASK_IMMW, MICROMIPSOP_SH_IMMW): Likewise.
304 (MICROMIPSOP_MASK_IMMX, MICROMIPSOP_SH_IMMX): Likewise.
305 (MICROMIPSOP_MASK_IMMY, MICROMIPSOP_SH_IMMY): Likewise.
306 (MICROMIPSOP_MASK_CODE, MICROMIPSOP_SH_CODE): Likewise.
307 (MICROMIPSOP_MASK_CODE2, MICROMIPSOP_SH_CODE2): Likewise.
308 (MICROMIPSOP_MASK_CACHE, MICROMIPSOP_SH_CACHE): Likewise.
309 (MICROMIPSOP_MASK_CODE20, MICROMIPSOP_SH_CODE20): Likewise.
310 (MICROMIPSOP_MASK_PERFREG, MICROMIPSOP_SH_PERFREG): Likewise.
311 (MICROMIPSOP_MASK_CODE19, MICROMIPSOP_SH_CODE19): Likewise.
312 (MICROMIPSOP_MASK_ALN, MICROMIPSOP_SH_ALN): Likewise.
313 (MICROMIPSOP_MASK_VECBYTE, MICROMIPSOP_SH_VECBYTE): Likewise.
314 (MICROMIPSOP_MASK_VECALIGN, MICROMIPSOP_SH_VECALIGN): Likewise.
315 (MICROMIPSOP_MASK_DSPACC, MICROMIPSOP_SH_DSPACC): Likewise.
316 (MICROMIPSOP_MASK_DSPACC_S, MICROMIPSOP_SH_DSPACC_S): Likewise.
317 (MICROMIPSOP_MASK_DSPSFT, MICROMIPSOP_SH_DSPSFT): Likewise.
318 (MICROMIPSOP_MASK_DSPSFT_7, MICROMIPSOP_SH_DSPSFT_7): Likewise.
319 (MICROMIPSOP_MASK_SA3, MICROMIPSOP_SH_SA3): Likewise.
320 (MICROMIPSOP_MASK_SA4, MICROMIPSOP_SH_SA4): Likewise.
321 (MICROMIPSOP_MASK_IMM8, MICROMIPSOP_SH_IMM8): Likewise.
322 (MICROMIPSOP_MASK_IMM10, MICROMIPSOP_SH_IMM10): Likewise.
323 (MICROMIPSOP_MASK_WRDSP, MICROMIPSOP_SH_WRDSP): Likewise.
324 (MICROMIPSOP_MASK_RDDSP, MICROMIPSOP_SH_RDDSP): Likewise.
325 (MICROMIPSOP_MASK_BP, MICROMIPSOP_SH_BP): Likewise.
326 (MICROMIPSOP_MASK_MT_U, MICROMIPSOP_SH_MT_U): Likewise.
327 (MICROMIPSOP_MASK_MT_H, MICROMIPSOP_SH_MT_H): Likewise.
328 (MICROMIPSOP_MASK_MTACC_T, MICROMIPSOP_SH_MTACC_T): Likewise.
329 (MICROMIPSOP_MASK_MTACC_D, MICROMIPSOP_SH_MTACC_D): Likewise.
330 (MICROMIPSOP_MASK_BBITIND, MICROMIPSOP_SH_BBITIND): Likewise.
331 (MICROMIPSOP_MASK_CINSPOS, MICROMIPSOP_SH_CINSPOS): Likewise.
332 (MICROMIPSOP_MASK_CINSLM1, MICROMIPSOP_SH_CINSLM1): Likewise.
333 (MICROMIPSOP_MASK_SEQI, MICROMIPSOP_SH_SEQI): Likewise.
334 (micromips_opcodes): New declaration.
335 (bfd_micromips_num_opcodes): Likewise.
336
bcd530a7
RS
3372011-07-24 Maciej W. Rozycki <macro@codesourcery.com>
338
339 * mips.h (INSN_TRAP): Rename to...
340 (INSN_NO_DELAY_SLOT): ... this.
341 (INSN_SYNC): Remove macro.
342
2dad5a91
EW
3432011-07-01 Eric B. Weddington <eric.weddington@atmel.com>
344
345 * avr.h (AVR_ISA_AVR6): Remove AVR_ISA_SPMX as it was actually
346 a duplicate of AVR_ISA_SPM.
347
5d73b1f1
NC
3482011-07-01 Nick Clifton <nickc@redhat.com>
349
350 * avr.h (AVR_ISA_AVR6): Fix typo, adding AVR_ISA_SPMX.
351
ef26d60e
MF
3522011-06-18 Robin Getz <robin.getz@analog.com>
353
354 * bfin.h (is_macmod_signed): New func
355
8fb8dca7
MF
3562011-06-18 Mike Frysinger <vapier@gentoo.org>
357
358 * bfin.h (is_macmod_pmove): Add missing space before func args.
359 (is_macmod_hmove): Likewise.
360
aa137e4d
NC
3612011-06-13 Walter Lee <walt@tilera.com>
362
363 * tilegx.h: New file.
364 * tilepro.h: New file.
365
3b2f0793
PB
3662011-05-31 Paul Brook <paul@codesourcery.com>
367
aa137e4d
NC
368 * arm.h (ARM_ARCH_V7R_IDIV): Define.
369
3702011-05-24 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
371
372 * s390.h: Replace S390_OPERAND_REG_EVEN with
373 S390_OPERAND_REG_PAIR.
374
3752011-05-24 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
376
377 * s390.h: Add S390_OPCODE_REG_EVEN flag.
3b2f0793 378
ac7f631b
NC
3792011-04-18 Julian Brown <julian@codesourcery.com>
380
381 * arm.h (ARM_AEXT_V7_ARM): Remove ARM_EXT_OS from bitmask.
382
84701018
NC
3832011-04-11 Dan McDonald <dan@wellkeeper.com>
384
385 PR gas/12296
386 * arm.h (ARM_AEXT_V7_ARM): Add ARM_EXT_OS.
387
8cc66334
EW
3882011-03-22 Eric B. Weddington <eric.weddington@atmel.com>
389
390 * avr.h (AVR_ISA_SPMX,AVR_ISA_DES,AVR_ISA_M256,AVR_ISA_XMEGA):
391 New instruction set flags.
392 (AVR_INSN): Add new instructions for SPM Z+, DES for XMEGA.
393
3eebd5eb
MR
3942011-02-28 Maciej W. Rozycki <macro@codesourcery.com>
395
396 * mips.h (M_PREF_AB): New enum value.
397
26bb3ddd
MF
3982011-02-12 Mike Frysinger <vapier@gentoo.org>
399
89c0d58c
MR
400 * bfin.h (M_S2RND, M_T, M_W32, M_FU, M_TFU, M_IS, M_ISS2, M_IH,
401 M_IU): Define.
402 (is_macmod_pmove, is_macmod_hmove): New functions.
26bb3ddd 403
dd76fcb8
MF
4042011-02-11 Mike Frysinger <vapier@gentoo.org>
405
406 * bfin.h: Add OPCODE_BFIN_H ifdef multiple include protection.
407
98d23bef
BS
4082011-02-04 Bernd Schmidt <bernds@codesourcery.com>
409
410 * tic6x-opcode-table.h (cmtl, ll, sl): Available on C64XP.
411 * tic6x.h (TIC6X_INSN_ATOMIC): Remove.
412
3c853d93
DA
4132010-12-31 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
414
415 PR gas/11395
416 * hppa.h (pa_opcodes): Revert last change. Exchange 32 and 64-bit
417 "bb" entries.
418
79676006
DA
4192010-12-26 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
420
421 PR gas/11395
422 * hppa.h: Clear "d" bit in "add" and "sub" patterns.
423
1bec78e9
RS
4242010-12-18 Richard Sandiford <rdsandiford@googlemail.com>
425
426 * mips.h: Update commentary after last commit.
427
98675402
RS
4282010-12-18 Mingjie Xing <mingjie.xing@gmail.com>
429
430 * mips.h (OP_*_OFFSET_A, OP_*_OFFSET_B, OP_*_OFFSET_C)
431 (OP_*_RZ, OP_*_FZ, INSN2_M_FP_D, INSN2_WRITE_GPR_Z, INSN2_WRITE_FPR_Z)
432 (INSN2_READ_GPR_Z, INSN2_READ_FPR_Z, INSN2_READ_GPR_D): Define.
433
aa137e4d
NC
4342010-11-25 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
435
436 * s390.h (enum s390_opcode_cpu_val): Add S390_OPCODE_MAXCPU.
437
435b94a4
RS
4382010-11-23 Richard Sandiford <rdsandiford@googlemail.com>
439
440 * mips.h: Fix previous commit.
441
d051516a
NC
4422010-11-23 Maciej W. Rozycki <macro@linux-mips.org>
443
444 * mips.h (INSN_CHIP_MASK): Update according to INSN_LOONGSON_3A.
445 (INSN_LOONGSON_3A): Clear bit 31.
446
251665fc
MGD
4472010-11-15 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
448
449 PR gas/12198
450 * arm.h (ARM_AEXT_V6M_ONLY): New define.
451 (ARM_AEXT_V6M): Rewrite in terms of ARM_AEXT_V6M_ONLY.
452 (ARM_ARCH_V6M_ONLY): New define.
453
fd503541
NC
4542010-11-11 Mingming Sun <mingm.sun@gmail.com>
455
456 * mips.h (INSN_LOONGSON_3A): Defined.
457 (CPU_LOONGSON_3A): Defined.
458 (OPCODE_IS_MEMBER): Add LOONGSON_3A.
459
4469d2be
AM
4602010-10-09 Matt Rice <ratmice@gmail.com>
461
462 * cgen.h (CGEN_ATTR, CGEN_ATTR_TYPE): Rename bool attribute to bool_.
463 (CGEN_ATTR_BOOLS, CGEN_ATTR_CGEN_INSN_ALIAS_VALUE): Likewise.
464
90ec0d68
MGD
4652010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
466
467 * arm.h (ARM_EXT_VIRT): New define.
468 (ARM_ARCH_V7A_IDIV_MP_SEC): Rename...
469 (ARM_ARCH_V7A_IDIV_MP_SEC_VIRT): ...to this and include Virtualization
470 Extensions.
471
eea54501 4722010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
4469d2be 473
eea54501
MGD
474 * arm.h (ARM_AEXT_ADIV): New define.
475 (ARM_ARCH_V7A_IDIV_MP_SEC): Likewise.
476
b2a5fbdc
MGD
4772010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
478
479 * arm.h (ARM_EXT_OS): New define.
480 (ARM_AEXT_V6SM): Likewise.
481 (ARM_ARCH_V6SM): Likewise.
482
60e5ef9f
MGD
4832010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
484
485 * arm.h (ARM_EXT_MP): Add.
486 (ARM_ARCH_V7A_MP): Likewise.
487
73a63ccf
MF
4882010-09-22 Mike Frysinger <vapier@gentoo.org>
489
490 * bfin.h: Declare pseudoChr structs/defines.
491
ee99860a
MF
4922010-09-21 Mike Frysinger <vapier@gentoo.org>
493
494 * bfin.h: Strip trailing whitespace.
495
f9c7014e
DD
4962010-07-29 DJ Delorie <dj@redhat.com>
497
498 * rx.h (RX_Operand_Type): Add TwoReg.
499 (RX_Opcode_ID): Remove ediv and ediv2.
500
93378652
DD
5012010-07-27 DJ Delorie <dj@redhat.com>
502
503 * rx.h (RX_Opcode_ID): Add nop2 and nop3 for statistics.
504
1cd986c5
NC
5052010-07-23 Naveen.H.S <naveen.S@kpitcummins.com>
506 Ina Pandit <ina.pandit@kpitcummins.com>
507
508 * v850.h: Define PROCESSOR_MASK, PROCESSOR_OPTION_EXTENSION,
509 PROCESSOR_OPTION_ALIAS, PROCESSOR_V850E2, PROCESSOR_V850E2V3 and
510 PROCESSOR_V850E2_ALL.
511 Remove PROCESSOR_V850EA support.
512 (v850_operand): Define V850_OPERAND_EP, V850_OPERAND_FLOAT_CC,
513 V850_OPERAND_VREG, V850E_IMMEDIATE16, V850E_IMMEDIATE16HI,
514 V850E_IMMEDIATE23, V850E_IMMEDIATE32, V850_OPERAND_SIGNED,
515 V850_OPERAND_DISP, V850_PCREL, V850_REG_EVEN, V850E_PUSH_POP,
516 V850_NOT_IMM0, V850_NOT_SA, V850_OPERAND_BANG and
517 V850_OPERAND_PERCENT.
518 Update V850_OPERAND_SRG, V850_OPERAND_CC, V850_OPERAND_RELAX and
519 V850_NOT_R0.
520 Remove V850_OPERAND_SIGNED, V850_OPERAND_EP, V850_OPERAND_DISP
521 and V850E_PUSH_POP
522
9a2c7088
MR
5232010-07-06 Maciej W. Rozycki <macro@codesourcery.com>
524
525 * mips.h (MIPS16_INSN_UNCOND_BRANCH): New macro.
526 (MIPS16_INSN_BRANCH): Rename to...
527 (MIPS16_INSN_COND_BRANCH): ... this.
528
bdc70b4a
AM
5292010-07-03 Alan Modra <amodra@gmail.com>
530
531 * ppc.h (PPC_OPCODE_32, PPC_OPCODE_BOOKE64, PPC_OPCODE_CLASSIC): Delete.
532 Renumber other PPC_OPCODE defines.
533
f2bae120
AM
5342010-07-03 Alan Modra <amodra@gmail.com>
535
536 * ppc.h (PPC_OPCODE_COMMON): Expand comment.
537
360cfc9c
AM
5382010-06-29 Alan Modra <amodra@gmail.com>
539
540 * maxq.h: Delete file.
541
e01d869a
AM
5422010-06-14 Sebastian Andrzej Siewior <bigeasy@linutronix.de>
543
544 * ppc.h (PPC_OPCODE_E500): Define.
545
f79e2745
CM
5462010-05-26 Catherine Moore <clm@codesourcery.com>
547
548 * opcode/mips.h (INSN_MIPS16): Remove.
549
2462afa1
JM
5502010-04-21 Joseph Myers <joseph@codesourcery.com>
551
552 * tic6x-insn-formats.h (s_branch): Correct typo in bitmask.
553
e4e42b45
NC
5542010-04-15 Nick Clifton <nickc@redhat.com>
555
556 * alpha.h: Update copyright notice to use GPLv3.
557 * arc.h: Likewise.
558 * arm.h: Likewise.
559 * avr.h: Likewise.
560 * bfin.h: Likewise.
561 * cgen.h: Likewise.
562 * convex.h: Likewise.
563 * cr16.h: Likewise.
564 * cris.h: Likewise.
565 * crx.h: Likewise.
566 * d10v.h: Likewise.
567 * d30v.h: Likewise.
568 * dlx.h: Likewise.
569 * h8300.h: Likewise.
570 * hppa.h: Likewise.
571 * i370.h: Likewise.
572 * i386.h: Likewise.
573 * i860.h: Likewise.
574 * i960.h: Likewise.
575 * ia64.h: Likewise.
576 * m68hc11.h: Likewise.
577 * m68k.h: Likewise.
578 * m88k.h: Likewise.
579 * maxq.h: Likewise.
580 * mips.h: Likewise.
581 * mmix.h: Likewise.
582 * mn10200.h: Likewise.
583 * mn10300.h: Likewise.
584 * msp430.h: Likewise.
585 * np1.h: Likewise.
586 * ns32k.h: Likewise.
587 * or32.h: Likewise.
588 * pdp11.h: Likewise.
589 * pj.h: Likewise.
590 * pn.h: Likewise.
591 * ppc.h: Likewise.
592 * pyr.h: Likewise.
593 * rx.h: Likewise.
594 * s390.h: Likewise.
595 * score-datadep.h: Likewise.
596 * score-inst.h: Likewise.
597 * sparc.h: Likewise.
598 * spu-insns.h: Likewise.
599 * spu.h: Likewise.
600 * tic30.h: Likewise.
601 * tic4x.h: Likewise.
602 * tic54x.h: Likewise.
603 * tic80.h: Likewise.
604 * v850.h: Likewise.
605 * vax.h: Likewise.
606
40b36596
JM
6072010-03-25 Joseph Myers <joseph@codesourcery.com>
608
609 * tic6x-control-registers.h, tic6x-insn-formats.h,
610 tic6x-opcode-table.h, tic6x.h: New.
611
c67a084a
NC
6122010-02-25 Wu Zhangjin <wuzhangjin@gmail.com>
613
614 * mips.h: (LOONGSON2F_NOP_INSN): New macro.
615
466ef64f
AM
6162010-02-08 Philipp Tomsich <philipp.tomsich@theobroma-systems.com>
617
618 * opcode/ppc.h (PPC_OPCODE_TITAN): Define.
619
1319d143
L
6202010-01-14 H.J. Lu <hongjiu.lu@intel.com>
621
622 * ia64.h (ia64_find_opcode): Remove argument name.
623 (ia64_find_next_opcode): Likewise.
624 (ia64_dis_opcode): Likewise.
625 (ia64_free_opcode): Likewise.
626 (ia64_find_dependency): Likewise.
627
1fbb9298
DE
6282009-11-22 Doug Evans <dje@sebabeach.org>
629
630 * cgen.h: Include bfd_stdint.h.
631 (CGEN_INSN_LGSINT, CGEN_INSN_LGUINT): New types.
632
ada65aa3
PB
6332009-11-18 Paul Brook <paul@codesourcery.com>
634
635 * arm.h (FPU_VFP_V4_SP_D16, FPU_ARCH_VFP_V4_SP_D16): Define.
636
9e3c6df6
PB
6372009-11-17 Paul Brook <paul@codesourcery.com>
638 Daniel Jacobowitz <dan@codesourcery.com>
639
640 * arm.h (ARM_EXT_V6_DSP): Define.
641 (ARM_AEXT_V6T2, ARM_AEXT_NOTM): Include ARM_EXT_V6_DSP.
642 (ARM_AEXT_V7EM, ARM_ARCH_V7EM): Define.
643
0d734b5d
DD
6442009-11-04 DJ Delorie <dj@redhat.com>
645
646 * rx.h (rx_decode_opcode) (mvtipl): Add.
647 (mvtcp, mvfcp, opecp): Remove.
648
62f3b8c8
PB
6492009-11-02 Paul Brook <paul@codesourcery.com>
650
651 * arm.h (FPU_VFP_EXT_V3xD, FPU_VFP_EXT_FP16, FPU_NEON_EXT_FMA,
652 FPU_VFP_EXT_FMA, FPU_VFP_V3xD, FPU_VFP_V4D16, FPU_VFP_V4): Define.
653 (FPU_ARCH_VFP_V3D16_FP16, FPU_ARCH_VFP_V3_FP16, FPU_ARCH_VFP_V3xD,
654 FPU_ARCH_VFP_V3xD_FP16, FPU_ARCH_VFP_V4, FPU_ARCH_VFP_V4D16,
655 FPU_ARCH_NEON_VFP_V4): Define.
656
ac1e9eca
DE
6572009-10-23 Doug Evans <dje@sebabeach.org>
658
659 * cgen-bitset.h: Delete, moved to ../cgen/bitset.h.
660 * cgen.h: Update. Improve multi-inclusion macro name.
661
9fe54b1c
PB
6622009-10-02 Peter Bergner <bergner@vnet.ibm.com>
663
664 * ppc.h (PPC_OPCODE_476): Define.
665
634b50f2
PB
6662009-10-01 Peter Bergner <bergner@vnet.ibm.com>
667
668 * ppc.h (PPC_OPCODE_A2): Rename from PPC_OPCODE_PPCA2.
669
c7927a3c
NC
6702009-09-29 DJ Delorie <dj@redhat.com>
671
672 * rx.h: New file.
673
b961e85b
AM
6742009-09-22 Peter Bergner <bergner@vnet.ibm.com>
675
676 * ppc.h (ppc_cpu_t): Typedef to uint64_t.
677
e0d602ec
BE
6782009-09-21 Ben Elliston <bje@au.ibm.com>
679
680 * ppc.h (PPC_OPCODE_PPCA2): New.
681
96d56e9f
NC
6822009-09-05 Martin Thuresson <martin@mtme.org>
683
684 * ia64.h (struct ia64_operand): Renamed member class to op_class.
685
d3ce72d0
NC
6862009-08-29 Martin Thuresson <martin@mtme.org>
687
688 * tic30.h (template): Rename type template to
689 insn_template. Updated code to use new name.
690 * tic54x.h (template): Rename type template to
691 insn_template.
692
824b28db
NH
6932009-08-20 Nick Hudson <nick.hudson@gmx.co.uk>
694
695 * hppa.h (pa_opcodes): Add a pa10 bb without FLAG_STRICT.
696
f865a31d
AG
6972009-06-11 Anthony Green <green@moxielogic.com>
698
699 * moxie.h (MOXIE_F3_PCREL): Define.
700 (moxie_form3_opc_info): Grow.
701
0e7c7f11
AG
7022009-06-06 Anthony Green <green@moxielogic.com>
703
704 * moxie.h (MOXIE_F1_M): Define.
705
20135e4c
NC
7062009-04-15 Anthony Green <green@moxielogic.com>
707
708 * moxie.h: Created.
709
bcb012d3
DD
7102009-04-06 DJ Delorie <dj@redhat.com>
711
712 * h8300.h: Add relaxation attributes to MOVA opcodes.
713
69fe9ce5
AM
7142009-03-10 Alan Modra <amodra@bigpond.net.au>
715
716 * ppc.h (ppc_parse_cpu): Declare.
717
c3b7224a
NC
7182009-03-02 Qinwei <qinwei@sunnorth.com.cn>
719
720 * score-inst.h (score_insn_type, score_data_type): Add Ra_I9_I5
721 and _IMM11 for mbitclr and mbitset.
722 * score-datadep.h: Update dependency information.
723
066be9f7
PB
7242009-02-26 Peter Bergner <bergner@vnet.ibm.com>
725
726 * ppc.h (PPC_OPCODE_POWER7): New.
727
fedc618e
DE
7282009-02-06 Doug Evans <dje@google.com>
729
730 * i386.h: Add comment regarding sse* insns and prefixes.
731
52b6b6b9
JM
7322009-02-03 Sandip Matte <sandip@rmicorp.com>
733
734 * mips.h (INSN_XLR): Define.
735 (INSN_CHIP_MASK): Update.
736 (CPU_XLR): Define.
737 (OPCODE_IS_MEMBER): Update.
738 (M_MSGSND, M_MSGLD, M_MSGLD_T, M_MSGWAIT, M_MSGWAIT_T): Define.
739
35669430
DE
7402009-01-28 Doug Evans <dje@google.com>
741
742 * opcode/i386.h: Add multiple inclusion protection.
743 (EAX_REG_NUM,ECX_REG_NUM,EDX_REGNUM,EBX_REG_NUM,ESI_REG_NUM)
744 (EDI_REG_NUM): New macros.
745 (MODRM_MOD_FIELD,MODRM_REG_FIELD,MODRM_RM_FIELD): New macros.
746 (SIB_SCALE_FIELD,SIB_INDEX_FIELD,SIB_BASE_FIELD): New macros.
1d801e5f 747 (REX_PREFIX_P): New macro.
35669430 748
1cb0a767
PB
7492009-01-09 Peter Bergner <bergner@vnet.ibm.com>
750
751 * ppc.h (struct powerpc_opcode): New field "deprecated".
752 (PPC_OPCODE_NOPOWER4): Delete.
753
3aa3176b
TS
7542008-11-28 Joshua Kinard <kumba@gentoo.org>
755
756 * mips.h: Define CPU_R14000, CPU_R16000.
b3e14eda 757 (OPCODE_IS_MEMBER): Include R14000, R16000 in test.
3aa3176b 758
8e79c3df
CM
7592008-11-18 Catherine Moore <clm@codesourcery.com>
760
761 * arm.h (FPU_NEON_FP16): New.
762 (FPU_ARCH_NEON_FP16): New.
763
de9a3e51
CF
7642008-11-06 Chao-ying Fu <fu@mips.com>
765
766 * mips.h: Doucument '1' for 5-bit sync type.
767
1ca35711
L
7682008-08-28 H.J. Lu <hongjiu.lu@intel.com>
769
770 * ia64.h (ia64_resource_specifier): Add IA64_RS_CR_IIB. Update
771 IA64_RS_CR.
772
9b4e5766
PB
7732008-08-01 Peter Bergner <bergner@vnet.ibm.com>
774
775 * ppc.h (PPC_OPCODE_VSX, PPC_OPERAND_VSR): New.
776
081ba1b3
AM
7772008-07-30 Michael J. Eager <eager@eagercon.com>
778
779 * ppc.h (PPC_OPCODE_405): Define.
780 (PPC_OPERAND_FSL, PPC_OPERAND_FCR, PPC_OPERAND_UDI): Define.
781
fa452fa6
PB
7822008-06-13 Peter Bergner <bergner@vnet.ibm.com>
783
784 * ppc.h (ppc_cpu_t): New typedef.
785 (struct powerpc_opcode <flags>): Use it.
786 (struct powerpc_operand <insert, extract>): Likewise.
787 (struct powerpc_macro <flags>): Likewise.
788
bb35fb24
NC
7892008-06-12 Adam Nemet <anemet@caviumnetworks.com>
790
791 * mips.h: Document new field descriptors +x, +X, +p, +P, +s, +S.
792 Update comment before MIPS16 field descriptors to mention MIPS16.
793 (OP_SH_BBITIND, OP_MASK_BBITIND): New bit mask and shift count for
794 BBIT.
795 (OP_SH_CINSPOS, OP_MASK_CINSPOS, OP_SH_CINSLM1, OP_MASK_CINSLM1):
796 New bit masks and shift counts for cins and exts.
797
dd3cbb7e
NC
798 * mips.h: Document new field descriptors +Q.
799 (OP_SH_SEQI, OP_MASK_SEQI): New bit mask and shift count for SEQI.
800
d0799671
AN
8012008-04-28 Adam Nemet <anemet@caviumnetworks.com>
802
803 * mips.h (INSN_MACRO): Move it up to the the pinfo macros.
804 (INSN2_M_FP_S, INSN2_M_FP_D): New pinfo2 macros.
805
19a6653c
AM
8062008-04-14 Edmar Wienskoski <edmar@freescale.com>
807
808 * ppc.h: (PPC_OPCODE_E500MC): New.
809
c0f3af97
L
8102008-04-03 H.J. Lu <hongjiu.lu@intel.com>
811
812 * i386.h (MAX_OPERANDS): Set to 5.
813 (MAX_MNEM_SIZE): Changed to 20.
814
e210c36b
NC
8152008-03-28 Eric B. Weddington <eric.weddington@atmel.com>
816
817 * avr.h (AVR_ISA_TINY3): Define new opcode set for attiny167.
818
b1cc4aeb
PB
8192008-03-09 Paul Brook <paul@codesourcery.com>
820
821 * arm.h (FPU_VFP_EXT_D32, FPU_VFP_V3D16, FPU_ARCH_VFP_V3D16): Define.
822
7e806470
PB
8232008-03-04 Paul Brook <paul@codesourcery.com>
824
825 * arm.h (ARM_EXT_V6M, ARM_EXT_BARRIER, ARM_EXT_THUMB_MSR): Define.
826 (ARM_AEXT_V6T2, ARM_AEXT_V7_ARM, ARM_AEXT_V7M): Use new flags.
827 (ARM_AEXT_V6M, ARM_ARCH_V6M): Define.
828
7b2185f9 8292008-02-27 Denis Vlasenko <vda.linux@googlemail.com>
af7329f0
NC
830 Nick Clifton <nickc@redhat.com>
831
832 PR 3134
833 * h8300.h (h8_opcodes): Add an encoding for a mov.l instruction
834 with a 32-bit displacement but without the top bit of the 4th byte
e4e42b45 835 set.
af7329f0 836
796d5313
NC
8372008-02-18 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
838
839 * cr16.h (cr16_num_optab): Declared.
840
d669d37f
NC
8412008-02-14 Hakan Ardo <hakan@debian.org>
842
843 PR gas/2626
844 * avr.h (AVR_ISA_2xxe): Define.
845
e6429699
AN
8462008-02-04 Adam Nemet <anemet@caviumnetworks.com>
847
848 * mips.h: Update copyright.
849 (INSN_CHIP_MASK): New macro.
850 (INSN_OCTEON): New macro.
851 (CPU_OCTEON): New macro.
852 (OPCODE_IS_MEMBER): Handle Octeon instructions.
853
e210c36b
NC
8542008-01-23 Eric B. Weddington <eric.weddington@atmel.com>
855
856 * avr.h (AVR_ISA_RF401): Add new opcode set for at86rf401.
857
8582008-01-03 Eric B. Weddington <eric.weddington@atmel.com>
859
860 * avr.h (AVR_ISA_USB162): Add new opcode set.
861 (AVR_ISA_AVR3): Likewise.
862
350cc38d
MS
8632007-11-29 Mark Shinwell <shinwell@codesourcery.com>
864
865 * mips.h (INSN_LOONGSON_2E): New.
866 (INSN_LOONGSON_2F): New.
867 (CPU_LOONGSON_2E): New.
868 (CPU_LOONGSON_2F): New.
869 (OPCODE_IS_MEMBER): Update for Loongson-2E and -2F flags.
870
56950294
MS
8712007-11-29 Mark Shinwell <shinwell@codesourcery.com>
872
873 * mips.h (INSN_ISA*): Redefine certain values as an
874 enumeration. Update comments.
875 (mips_isa_table): New.
876 (ISA_MIPS*): Redefine to match enumeration.
877 (OPCODE_IS_MEMBER): Modify to correctly test new INSN_ISA*
878 values.
879
c3d65c1c
BE
8802007-08-08 Ben Elliston <bje@au.ibm.com>
881
882 * ppc.h (PPC_OPCODE_PPCPS): New.
883
0fdaa005
L
8842007-07-03 Nathan Sidwell <nathan@codesourcery.com>
885
886 * m68k.h: Document j K & E.
887
8882007-06-29 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
3d3d428f
NC
889
890 * cr16.h: New file for CR16 target.
891
3896c469
AM
8922007-05-02 Alan Modra <amodra@bigpond.net.au>
893
894 * ppc.h (PPC_OPERAND_PLUS1): Update comment.
895
9a2e615a
NS
8962007-04-23 Nathan Sidwell <nathan@codesourcery.com>
897
898 * m68k.h (mcfisa_c): New.
899 (mcfusp, mcf_mask): Adjust.
900
b84bf58a
AM
9012007-04-20 Alan Modra <amodra@bigpond.net.au>
902
903 * ppc.h (struct powerpc_operand): Replace "bits" with "bitm".
904 (num_powerpc_operands): Declare.
905 (PPC_OPERAND_SIGNED et al): Redefine as hex.
906 (PPC_OPERAND_PLUS1): Define.
907
831480e9 9082007-03-21 H.J. Lu <hongjiu.lu@intel.com>
161a04f6
L
909
910 * i386.h (REX_MODE64): Renamed to ...
911 (REX_W): This.
912 (REX_EXTX): Renamed to ...
913 (REX_R): This.
914 (REX_EXTY): Renamed to ...
915 (REX_X): This.
916 (REX_EXTZ): Renamed to ...
917 (REX_B): This.
918
0b1cf022
L
9192007-03-15 H.J. Lu <hongjiu.lu@intel.com>
920
921 * i386.h: Add entries from config/tc-i386.h and move tables
922 to opcodes/i386-opc.h.
923
d796c0ad
L
9242007-03-13 H.J. Lu <hongjiu.lu@intel.com>
925
926 * i386.h (FloatDR): Removed.
927 (i386_optab): Use FloatD and FloatD|FloatR instead of FloatDR.
928
30ac7323
AM
9292007-03-01 Alan Modra <amodra@bigpond.net.au>
930
931 * spu-insns.h: Add soma double-float insns.
932
8b082fb1 9332007-02-20 Thiemo Seufer <ths@mips.com>
d796c0ad 934 Chao-Ying Fu <fu@mips.com>
8b082fb1
TS
935
936 * mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
937 (INSN_DSPR2): Add flag for DSP R2 instructions.
938 (M_BALIGN): New macro.
939
4eed87de
AM
9402007-02-14 Alan Modra <amodra@bigpond.net.au>
941
942 * i386.h (i386_optab): Replace all occurrences of Seg2ShortForm
943 and Seg3ShortFrom with Shortform.
944
fda592e8
L
9452007-02-11 H.J. Lu <hongjiu.lu@intel.com>
946
947 PR gas/4027
948 * i386.h (i386_optab): Put the real "test" before the pseudo
949 one.
950
3bdcfdf4
KH
9512007-01-08 Kazu Hirata <kazu@codesourcery.com>
952
953 * m68k.h (m68010up): OR fido_a.
954
9840d27e
KH
9552006-12-25 Kazu Hirata <kazu@codesourcery.com>
956
957 * m68k.h (fido_a): New.
958
c629cdac
KH
9592006-12-24 Kazu Hirata <kazu@codesourcery.com>
960
961 * m68k.h (mcfmac, mcfemac, cfloat, mcfhwdiv, mcfisa_a,
962 mcfisa_aa, mcfisa_b, mcfusp, mcf_mask): Double the defined
963 values.
964
b7d9ef37
L
9652006-11-08 H.J. Lu <hongjiu.lu@intel.com>
966
967 * i386.h (i386_optab): Replace CpuPNI with CpuSSE3.
968
b138abaa
NC
9692006-10-31 Mei Ligang <ligang@sunnorth.com.cn>
970
971 * score-inst.h (enum score_insn_type): Add Insn_internal.
972
e9f53129
AM
9732006-10-25 Trevor Smigiel <Trevor_Smigiel@playstation.sony.com>
974 Yukishige Shibata <shibata@rd.scei.sony.co.jp>
975 Nobuhisa Fujinami <fnami@rd.scei.sony.co.jp>
976 Takeaki Fukuoka <fukuoka@rd.scei.sony.co.jp>
977 Alan Modra <amodra@bigpond.net.au>
978
979 * spu-insns.h: New file.
980 * spu.h: New file.
981
ede602d7
AM
9822006-10-24 Andrew Pinski <andrew_pinski@playstation.sony.com>
983
984 * ppc.h (PPC_OPCODE_CELL): Define.
e4e42b45 985
7918206c
MM
9862006-10-23 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
987
e4e42b45 988 * i386.h : Modify opcode to support for the change in POPCNT opcode
7918206c
MM
989 in amdfam10 architecture.
990
ef05d495
L
9912006-09-28 H.J. Lu <hongjiu.lu@intel.com>
992
993 * i386.h: Replace CpuMNI with CpuSSSE3.
994
2d447fca 9952006-09-26 Mark Shinwell <shinwell@codesourcery.com>
b3e14eda
L
996 Joseph Myers <joseph@codesourcery.com>
997 Ian Lance Taylor <ian@wasabisystems.com>
998 Ben Elliston <bje@wasabisystems.com>
2d447fca
JM
999
1000 * arm.h (ARM_CEXT_IWMMXT2, ARM_ARCH_IWMMXT2): Define.
1001
1c0d3aa6
NC
10022006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
1003
1004 * score-datadep.h: New file.
1005 * score-inst.h: New file.
1006
c2f0420e
L
10072006-07-14 H.J. Lu <hongjiu.lu@intel.com>
1008
1009 * i386.h (i386_optab): Remove InvMem from maskmovq, movhlps,
1010 movlhps, movmskps, pextrw, pmovmskb, movmskpd, maskmovdqu,
1011 movdq2q and movq2dq.
1012
050dfa73
MM
10132006-07-10 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
1014 Michael Meissner <michael.meissner@amd.com>
1015
1016 * i386.h: Add amdfam10 new instructions (SSE4a and ABM instructions).
1017
15965411
L
10182006-06-12 H.J. Lu <hongjiu.lu@intel.com>
1019
1020 * i386.h (i386_optab): Add "nop" with memory reference.
1021
46e883c5
L
10222006-06-12 H.J. Lu <hongjiu.lu@intel.com>
1023
1024 * i386.h (i386_optab): Update comment for 64bit NOP.
1025
9622b051
AM
10262006-06-06 Ben Elliston <bje@au.ibm.com>
1027 Anton Blanchard <anton@samba.org>
1028
1029 * ppc.h (PPC_OPCODE_POWER6): Define.
1030 Adjust whitespace.
1031
a9e24354
TS
10322006-06-05 Thiemo Seufer <ths@mips.com>
1033
e4e42b45 1034 * mips.h: Improve description of MT flags.
a9e24354 1035
a596001e
RS
10362006-05-25 Richard Sandiford <richard@codesourcery.com>
1037
1038 * m68k.h (mcf_mask): Define.
1039
d43b4baf 10402006-05-05 Thiemo Seufer <ths@mips.com>
b3e14eda 1041 David Ung <davidu@mips.com>
d43b4baf
TS
1042
1043 * mips.h (enum): Add macro M_CACHE_AB.
1044
39a7806d 10452006-05-04 Thiemo Seufer <ths@mips.com>
b3e14eda 1046 Nigel Stephens <nigel@mips.com>
39a7806d
TS
1047 David Ung <davidu@mips.com>
1048
1049 * mips.h: Add INSN_SMARTMIPS define.
1050
9bcd4f99 10512006-04-30 Thiemo Seufer <ths@mips.com>
b3e14eda 1052 David Ung <davidu@mips.com>
9bcd4f99
TS
1053
1054 * mips.h: Defines udi bits and masks. Add description of
1055 characters which may appear in the args field of udi
1056 instructions.
1057
ef0ee844
TS
10582006-04-26 Thiemo Seufer <ths@networkno.de>
1059
1060 * mips.h: Improve comments describing the bitfield instruction
1061 fields.
1062
f7675147
L
10632006-04-26 Julian Brown <julian@codesourcery.com>
1064
1065 * arm.h (FPU_VFP_EXT_V3): Define constant.
1066 (FPU_NEON_EXT_V1): Likewise.
1067 (FPU_VFP_HARD): Update.
1068 (FPU_VFP_V3): Define macro.
1069 (FPU_ARCH_VFP_V3, FPU_ARCH_VFP_V3_PLUS_NEON_V1): Define macros.
1070
ef0ee844 10712006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
d727e8c2
NC
1072
1073 * avr.h (AVR_ISA_PWMx): New.
1074
2da12c60
NS
10752006-03-28 Nathan Sidwell <nathan@codesourcery.com>
1076
1077 * m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010,
1078 cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851,
1079 cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e,
1080 cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x,
1081 cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove.
1082
0715c387
PB
10832006-03-10 Paul Brook <paul@codesourcery.com>
1084
1085 * arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions.
1086
34bdd094
DA
10872006-03-04 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1088
1089 * hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come
1090 first. Correct mask of bb "B" opcode.
1091
331d2d0d
L
10922006-02-27 H.J. Lu <hongjiu.lu@intel.com>
1093
1094 * i386.h (i386_optab): Support Intel Merom New Instructions.
1095
62b3e311
PB
10962006-02-24 Paul Brook <paul@codesourcery.com>
1097
1098 * arm.h: Add V7 feature bits.
1099
59cf82fe
L
11002006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1101
1102 * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
1103
e74cfd16
PB
11042006-01-31 Paul Brook <paul@codesourcery.com>
1105 Richard Earnshaw <rearnsha@arm.com>
1106
1107 * arm.h: Use ARM_CPU_FEATURE.
1108 (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
1109 (arm_feature_set): Change to a structure.
1110 (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
1111 ARM_FEATURE): New macros.
1112
5b3f8a92
HPN
11132005-12-07 Hans-Peter Nilsson <hp@axis.com>
1114
1115 * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
1116 (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
1117 (ADD_PC_INCR_OPCODE): Don't define.
1118
cb712a9e
L
11192005-12-06 H.J. Lu <hongjiu.lu@intel.com>
1120
1121 PR gas/1874
1122 * i386.h (i386_optab): Add 64bit support for monitor and mwait.
1123
0499d65b
TS
11242005-11-14 David Ung <davidu@mips.com>
1125
1126 * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
1127 instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
1128 save/restore encoding of the args field.
1129
ea5ca089
DB
11302005-10-28 Dave Brolley <brolley@redhat.com>
1131
1132 Contribute the following changes:
1133 2005-02-16 Dave Brolley <brolley@redhat.com>
1134
1135 * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
1136 cgen_isa_mask_* to cgen_bitset_*.
1137 * cgen.h: Likewise.
1138
16175d96
DB
1139 2003-10-21 Richard Sandiford <rsandifo@redhat.com>
1140
1141 * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
1142 (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
1143 (CGEN_CPU_TABLE): Make isas a ponter.
1144
1145 2003-09-29 Dave Brolley <brolley@redhat.com>
1146
1147 * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
1148 (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
1149 (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
1150
1151 2002-12-13 Dave Brolley <brolley@redhat.com>
1152
1153 * cgen.h (symcat.h): #include it.
1154 (cgen-bitset.h): #include it.
1155 (CGEN_ATTR_VALUE_TYPE): Now a union.
1156 (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
1157 (CGEN_ATTR_ENTRY): 'value' now unsigned.
1158 (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
1159 * cgen-bitset.h: New file.
1160
3c9b82ba
NC
11612005-09-30 Catherine Moore <clm@cm00re.com>
1162
1163 * bfin.h: New file.
1164
6a2375c6
JB
11652005-10-24 Jan Beulich <jbeulich@novell.com>
1166
1167 * ia64.h (enum ia64_opnd): Move memory operand out of set of
1168 indirect operands.
1169
c06a12f8
DA
11702005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1171
1172 * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes.
1173 Add FLAG_STRICT to pa10 ftest opcode.
1174
4d443107
DA
11752005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1176
1177 * hppa.h (pa_opcodes): Remove lha entries.
1178
f0a3b40f
DA
11792005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1180
1181 * hppa.h (FLAG_STRICT): Revise comment.
1182 (pa_opcode): Revise ordering rules. Add/move strict pa10 variants
1183 before corresponding pa11 opcodes. Add strict pa10 register-immediate
1184 entries for "fdc".
1185
e210c36b
NC
11862005-09-30 Catherine Moore <clm@cm00re.com>
1187
1188 * bfin.h: New file.
1189
1b7e1362
DA
11902005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1191
1192 * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
1193
089b39de
CF
11942005-09-06 Chao-ying Fu <fu@mips.com>
1195
1196 * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
1197 OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
1198 define.
1199 Document !, $, *, &, g, +t, +T operand formats for MT instructions.
1200 (INSN_ASE_MASK): Update to include INSN_MT.
1201 (INSN_MT): New define for MT ASE.
1202
93c34b9b
CF
12032005-08-25 Chao-ying Fu <fu@mips.com>
1204
1205 * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
1206 OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
1207 OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
1208 OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
1209 OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
1210 Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
1211 instructions.
1212 (INSN_DSP): New define for DSP ASE.
1213
848cf006
AM
12142005-08-18 Alan Modra <amodra@bigpond.net.au>
1215
1216 * a29k.h: Delete.
1217
36ae0db3
DJ
12182005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
1219
1220 * ppc.h (PPC_OPCODE_E300): Define.
1221
8c929562
MS
12222005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
1223
1224 * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
1225
f7b8cccc
DA
12262005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1227
1228 PR gas/336
1229 * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
1230 and pitlb.
1231
8b5328ac
JB
12322005-07-27 Jan Beulich <jbeulich@novell.com>
1233
1234 * i386.h (i386_optab): Add comment to movd. Use LongMem for all
1235 movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
1236 Add movq-s as 64-bit variants of movd-s.
1237
f417d200
DA
12382005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1239
18b3bdfc
DA
1240 * hppa.h: Fix punctuation in comment.
1241
f417d200
DA
1242 * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for
1243 implicit space-register addressing. Set space-register bits on opcodes
1244 using implicit space-register addressing. Add various missing pa20
1245 long-immediate opcodes. Remove various opcodes using implicit 3-bit
1246 space-register addressing. Use "fE" instead of "fe" in various
1247 fstw opcodes.
1248
9a145ce6
JB
12492005-07-18 Jan Beulich <jbeulich@novell.com>
1250
1251 * i386.h (i386_optab): Operands of aam and aad are unsigned.
1252
90700ea2
L
12532007-07-15 H.J. Lu <hongjiu.lu@intel.com>
1254
1255 * i386.h (i386_optab): Support Intel VMX Instructions.
1256
48f130a8
DA
12572005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1258
1259 * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
1260
30123838
JB
12612005-07-05 Jan Beulich <jbeulich@novell.com>
1262
1263 * i386.h (i386_optab): Add new insns.
1264
47b0e7ad
NC
12652005-07-01 Nick Clifton <nickc@redhat.com>
1266
1267 * sparc.h: Add typedefs to structure declarations.
1268
b300c311
L
12692005-06-20 H.J. Lu <hongjiu.lu@intel.com>
1270
1271 PR 1013
1272 * i386.h (i386_optab): Update comments for 64bit addressing on
1273 mov. Allow 64bit addressing for mov and movq.
1274
2db495be
DA
12752005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1276
1277 * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
1278 respectively, in various floating-point load and store patterns.
1279
caa05036
DA
12802005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1281
1282 * hppa.h (FLAG_STRICT): Correct comment.
1283 (pa_opcodes): Update load and store entries to allow both PA 1.X and
1284 PA 2.0 mneumonics when equivalent. Entries with cache control
1285 completers now require PA 1.1. Adjust whitespace.
1286
f4411256
AM
12872005-05-19 Anton Blanchard <anton@samba.org>
1288
1289 * ppc.h (PPC_OPCODE_POWER5): Define.
1290
e172dbf8
NC
12912005-05-10 Nick Clifton <nickc@redhat.com>
1292
1293 * Update the address and phone number of the FSF organization in
1294 the GPL notices in the following files:
1295 a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
1296 crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
1297 i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
1298 mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
1299 pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
1300 tic54x.h, tic80.h, v850.h, vax.h
1301
e44823cf
JB
13022005-05-09 Jan Beulich <jbeulich@novell.com>
1303
1304 * i386.h (i386_optab): Add ht and hnt.
1305
791fe849
MK
13062005-04-18 Mark Kettenis <kettenis@gnu.org>
1307
1308 * i386.h: Insert hyphens into selected VIA PadLock extensions.
1309 Add xcrypt-ctr. Provide aliases without hyphens.
1310
faa7ef87
L
13112005-04-13 H.J. Lu <hongjiu.lu@intel.com>
1312
a63027e5
L
1313 Moved from ../ChangeLog
1314
faa7ef87
L
1315 2005-04-12 Paul Brook <paul@codesourcery.com>
1316 * m88k.h: Rename psr macros to avoid conflicts.
1317
1318 2005-03-12 Zack Weinberg <zack@codesourcery.com>
1319 * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
1320 Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
1321 and ARM_ARCH_V6ZKT2.
1322
1323 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
1324 * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
1325 Remove redundant instruction types.
1326 (struct argument): X_op - new field.
1327 (struct cst4_entry): Remove.
1328 (no_op_insn): Declare.
1329
1330 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
1331 * crx.h (enum argtype): Rename types, remove unused types.
1332
1333 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
1334 * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
1335 (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
1336 (enum operand_type): Rearrange operands, edit comments.
1337 replace us<N> with ui<N> for unsigned immediate.
1338 replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
1339 displacements (respectively).
1340 replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
1341 (instruction type): Add NO_TYPE_INS.
1342 (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
1343 (operand_entry): New field - 'flags'.
1344 (operand flags): New.
1345
1346 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
1347 * crx.h (operand_type): Remove redundant types i3, i4,
1348 i5, i8, i12.
1349 Add new unsigned immediate types us3, us4, us5, us16.
1350
bc4bd9ab
MK
13512005-04-12 Mark Kettenis <kettenis@gnu.org>
1352
1353 * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
1354 adjust them accordingly.
1355
373ff435
JB
13562005-04-01 Jan Beulich <jbeulich@novell.com>
1357
1358 * i386.h (i386_optab): Add rdtscp.
1359
4cc91dba
L
13602005-03-29 H.J. Lu <hongjiu.lu@intel.com>
1361
1362 * i386.h (i386_optab): Don't allow the `l' suffix for moving
418a8fca
AS
1363 between memory and segment register. Allow movq for moving between
1364 general-purpose register and segment register.
4cc91dba 1365
9ae09ff9
JB
13662005-02-09 Jan Beulich <jbeulich@novell.com>
1367
1368 PR gas/707
1369 * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
1370 FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
1371 fnstsw.
1372
638e7a64
NS
13732006-02-07 Nathan Sidwell <nathan@codesourcery.com>
1374
1375 * m68k.h (m68008, m68ec030, m68882): Remove.
1376 (m68k_mask): New.
1377 (cpu_m68k, cpu_cf): New.
1378 (mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
1379 mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
1380
90219bd0
AO
13812005-01-25 Alexandre Oliva <aoliva@redhat.com>
1382
1383 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
1384 * cgen.h (enum cgen_parse_operand_type): Add
1385 CGEN_PARSE_OPERAND_SYMBOLIC.
1386
239cb185
FF
13872005-01-21 Fred Fish <fnf@specifixinc.com>
1388
1389 * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
1390 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
1391 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
1392
dc9a9f39
FF
13932005-01-19 Fred Fish <fnf@specifixinc.com>
1394
1395 * mips.h (struct mips_opcode): Add new pinfo2 member.
1396 (INSN_ALIAS): New define for opcode table entries that are
1397 specific instances of another entry, such as 'move' for an 'or'
1398 with a zero operand.
1399 (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
1400 (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
1401
98e7aba8
ILT
14022004-12-09 Ian Lance Taylor <ian@wasabisystems.com>
1403
1404 * mips.h (CPU_RM9000): Define.
1405 (OPCODE_IS_MEMBER): Handle CPU_RM9000.
1406
37edbb65
JB
14072004-11-25 Jan Beulich <jbeulich@novell.com>
1408
1409 * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
1410 to/from test registers are illegal in 64-bit mode. Add missing
1411 NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
1412 (previously one had to explicitly encode a rex64 prefix). Re-enable
1413 lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
1414 support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
1415
14162004-11-23 Jan Beulich <jbeulich@novell.com>
5c6af06e
JB
1417
1418 * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
1419 available only with SSE2. Change the MMX additions introduced by SSE
1420 and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
1421 instructions by their now designated identifier (since combining i686
1422 and 3DNow! does not really imply 3DNow!A).
1423
f5c7edf4
AM
14242004-11-19 Alan Modra <amodra@bigpond.net.au>
1425
1426 * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
1427 struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
1428
7499d566
NC
14292004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
1430 Vineet Sharma <vineets@noida.hcltech.com>
1431
1432 * maxq.h: New file: Disassembly information for the maxq port.
1433
bcb9eebe
L
14342004-11-05 H.J. Lu <hongjiu.lu@intel.com>
1435
1436 * i386.h (i386_optab): Put back "movzb".
1437
94bb3d38
HPN
14382004-11-04 Hans-Peter Nilsson <hp@axis.com>
1439
1440 * cris.h (enum cris_insn_version_usage): Tweak formatting and
1441 comments. Remove member cris_ver_sim. Add members
1442 cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
1443 cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
1444 (struct cris_support_reg, struct cris_cond15): New types.
1445 (cris_conds15): Declare.
1446 (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
1447 (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
1448 (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
1449 (NOP_Z_BITS): Define in terms of NOP_OPCODE.
1450 (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
1451 SIZE_FIELD_UNSIGNED.
1452
37edbb65 14532004-11-04 Jan Beulich <jbeulich@novell.com>
9306ca4a
JB
1454
1455 * i386.h (sldx_Suf): Remove.
1456 (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
1457 (q_FP): Define, implying no REX64.
1458 (x_FP, sl_FP): Imply FloatMF.
1459 (i386_optab): Split reg and mem forms of moving from segment registers
1460 so that the memory forms can ignore the 16-/32-bit operand size
1461 distinction. Adjust a few others for Intel mode. Remove *FP uses from
1462 all non-floating-point instructions. Unite 32- and 64-bit forms of
1463 movsx, movzx, and movd. Adjust floating point operations for the above
1464 changes to the *FP macros. Add DefaultSize to floating point control
1465 insns operating on larger memory ranges. Remove left over comments
1466 hinting at certain insns being Intel-syntax ones where the ones
1467 actually meant are already gone.
1468
48c9f030
NC
14692004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
1470
1471 * crx.h: Add COPS_REG_INS - Coprocessor Special register
1472 instruction type.
1473
0dd132b6
NC
14742004-09-30 Paul Brook <paul@codesourcery.com>
1475
1476 * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
1477 (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
1478
23794b24
MM
14792004-09-11 Theodore A. Roth <troth@openavr.org>
1480
1481 * avr.h: Add support for
1482 atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
1483
2a309db0
AM
14842004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
1485
1486 * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
1487
b18c562e
NC
14882004-08-24 Dmitry Diky <diwil@spec.ru>
1489
1490 * msp430.h (msp430_opc): Add new instructions.
1491 (msp430_rcodes): Declare new instructions.
1492 (msp430_hcodes): Likewise..
1493
45d313cd
NC
14942004-08-13 Nick Clifton <nickc@redhat.com>
1495
1496 PR/301
1497 * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
1498 processors.
1499
30d1c836
ML
15002004-08-30 Michal Ludvig <mludvig@suse.cz>
1501
1502 * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
1503
9a45f1c2
L
15042004-07-22 H.J. Lu <hongjiu.lu@intel.com>
1505
1506 * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
1507
543613e9
NC
15082004-07-21 Jan Beulich <jbeulich@novell.com>
1509
1510 * i386.h: Adjust instruction descriptions to better match the
1511 specification.
1512
b781e558
RE
15132004-07-16 Richard Earnshaw <rearnsha@arm.com>
1514
1515 * arm.h: Remove all old content. Replace with architecture defines
1516 from gas/config/tc-arm.c.
1517
8577e690
AS
15182004-07-09 Andreas Schwab <schwab@suse.de>
1519
1520 * m68k.h: Fix comment.
1521
1fe1f39c
NC
15222004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
1523
1524 * crx.h: New file.
1525
1d9f512f
AM
15262004-06-24 Alan Modra <amodra@bigpond.net.au>
1527
1528 * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
1529
be8c092b
NC
15302004-05-24 Peter Barada <peter@the-baradas.com>
1531
1532 * m68k.h: Add 'size' to m68k_opcode.
1533
6b6e92f4
NC
15342004-05-05 Peter Barada <peter@the-baradas.com>
1535
1536 * m68k.h: Switch from ColdFire chip name to core variant.
1537
15382004-04-22 Peter Barada <peter@the-baradas.com>
fd99574b
NC
1539
1540 * m68k.h: Add mcfmac/mcfemac definitions. Update operand
1541 descriptions for new EMAC cases.
1542 Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
1543 handle Motorola MAC syntax.
1544 Allow disassembly of ColdFire V4e object files.
1545
fdd12ef3
AM
15462004-03-16 Alan Modra <amodra@bigpond.net.au>
1547
1548 * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines.
1549
3922a64c
L
15502004-03-12 Jakub Jelinek <jakub@redhat.com>
1551
1552 * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
1553
1f45d988
ML
15542004-03-12 Michal Ludvig <mludvig@suse.cz>
1555
1556 * i386.h (i386_optab): Added xstore as an alias for xstorerng.
1557
0f10071e
ML
15582004-03-12 Michal Ludvig <mludvig@suse.cz>
1559
1560 * i386.h (i386_optab): Added xstore/xcrypt insns.
1561
3255318a
NC
15622004-02-09 Anil Paranjpe <anilp1@KPITCummins.com>
1563
1564 * h8300.h (32bit ldc/stc): Add relaxing support.
1565
ca9a79a1 15662004-01-12 Anil Paranjpe <anilp1@KPITCummins.com>
fdd12ef3 1567
ca9a79a1
NC
1568 * h8300.h (BITOP): Pass MEMRELAX flag.
1569
875a0b14
NC
15702004-01-09 Anil Paranjpe <anilp1@KPITCummins.com>
1571
1572 * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
1573 except for the H8S.
252b5132 1574
c9e214e5 1575For older changes see ChangeLog-9103
252b5132
RH
1576\f
1577Local Variables:
c9e214e5
AM
1578mode: change-log
1579left-margin: 8
1580fill-column: 74
252b5132
RH
1581version-control: never
1582End:
This page took 0.779424 seconds and 4 git commands to generate.