* include/opcode/tic6x.h: add tic6x_coding_dreg_(msb|lsb) field coding type in
[deliverable/binutils-gdb.git] / include / opcode / ChangeLog
CommitLineData
795b8e6b
NC
12013-03-20 Alexis Deruelle <alexis.deruelle@gmail.com>
2
3 PR gas/15095
4 * tic6x.h (enum tic6x_coding_method): Add
5 tic6x_coding_dreg_(msb|lsb) field coding type in order to encode
6 separately the msb and lsb of a register pair. This is needed to
7 encode the opcodes in the same way as TI assembler does.
8 * tic6x-opcode-table.h: Modify absdp, dpint, dpsp, dptrunc, rcpdp
9 and rsqrdp opcodes to use the new field coding types.
10
dd5181d5
KT
112013-03-11 Kyrylo Tkachov <kyrylo.tkachov@arm.com>
12
13 * arm.h (CRC_EXT_ARMV8): New constant.
14 (ARCH_CRC_ARMV8): New macro.
15
e60bb1dd
YZ
162013-02-28 Yufeng Zhang <yufeng.zhang@arm.com>
17
18 * aarch64.h (AARCH64_FEATURE_CRC): New macro.
19
36591ba1
SL
202013-02-06 Sandra Loosemore <sandra@codesourcery.com>
21 Andrew Jenner <andrew@codesourcery.com>
22
23 Based on patches from Altera Corporation.
24
25 * nios2.h: New file.
26
e30181a5
YZ
272013-01-30 Yufeng Zhang <yufeng.zhang@arm.com>
28
29 * aarch64.h (aarch64_op): Add OP_SXTL, OP_SXTL2, OP_UXTL and OP_UXTL2.
30
0c9573f4
NC
312013-01-28 Alexis Deruelle <alexis.deruelle@gmail.com>
32
33 PR gas/15069
34 * tic6x-opcode-table.h: Fix encoding of BNOP instruction.
35
981dc7f1
NC
362013-01-24 Nick Clifton <nickc@redhat.com>
37
38 * v850.h: Add e3v5 support.
39
f5555712
YZ
402013-01-17 Yufeng Zhang <yufeng.zhang@arm.com>
41
42 * aarch64.h (aarch64_op): Remove OP_V_MOVI_B.
43
5817ffd1
PB
442013-01-10 Peter Bergner <bergner@vnet.ibm.com>
45
46 * ppc.h (PPC_OPCODE_POWER8): New define.
47 (PPC_OPCODE_HTM): Likewise.
48
a3c62988
NC
492013-01-10 Will Newton <will.newton@imgtec.com>
50
51 * metag.h: New file.
52
73335eae
NC
532013-01-07 Kaushik Phatak <kaushik.phatak@kpitcummins.com>
54
55 * cr16.h (make_instruction): Rename to cr16_make_instruction.
56 (match_opcode): Rename to cr16_match_opcode.
57
e407c74b
NC
582013-01-04 Juergen Urban <JuergenUrban@gmx.de>
59
60 * mips.h: Add support for r5900 instructions including lq and sq.
61
bab4becb
NC
622013-01-02 Kaushik Phatak <kaushik.phatak@kpitcummins.com>
63
64 * cr16.h (dwordU,wordU): Moved typedefs from cr16-dis.c
65 (make_instruction,match_opcode): Added function prototypes.
66 (cr16_words,cr16_allWords,cr16_currInsn): Declare as extern.
67
776fc418
AM
682012-11-23 Alan Modra <amodra@gmail.com>
69
70 * ppc.h (ppc_parse_cpu): Update prototype.
71
f05682d4
DA
722012-10-14 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
73
74 * hppa.h (pa_opcodes): Use "cX" completer instead of "cx" in fstqx
75 opcodes. Likewise, use "cM" instead of "cm" in fstqs opcodes.
76
cfc72779
AK
772012-10-04 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
78
79 * s390.h (s390_opcode_cpu_val): Add S390_OPCODE_ZEC12.
80
b3e14eda
L
812012-09-04 Sergey A. Guriev <sergey.a.guriev@intel.com>
82
83 * ia64.h (ia64_opnd): Add new operand types.
84
2c63854f
DM
852012-08-21 David S. Miller <davem@davemloft.net>
86
87 * sparc.h (F3F4): New macro.
88
a06ea964 892012-08-13 Ian Bolton <ian.bolton@arm.com>
b3e14eda
L
90 Laurent Desnogues <laurent.desnogues@arm.com>
91 Jim MacArthur <jim.macarthur@arm.com>
92 Marcus Shawcroft <marcus.shawcroft@arm.com>
93 Nigel Stephens <nigel.stephens@arm.com>
94 Ramana Radhakrishnan <ramana.radhakrishnan@arm.com>
95 Richard Earnshaw <rearnsha@arm.com>
96 Sofiane Naci <sofiane.naci@arm.com>
97 Tejas Belagod <tejas.belagod@arm.com>
98 Yufeng Zhang <yufeng.zhang@arm.com>
a06ea964
NC
99
100 * aarch64.h: New file.
101
35d0a169 1022012-08-13 Richard Sandiford <rdsandiford@googlemail.com>
b3e14eda 103 Maciej W. Rozycki <macro@codesourcery.com>
35d0a169
MR
104
105 * mips.h (mips_opcode): Add the exclusions field.
106 (OPCODE_IS_MEMBER): Remove macro.
107 (cpu_is_member): New inline function.
108 (opcode_is_member): Likewise.
109
03f66e8a 1102012-07-31 Chao-Ying Fu <fu@mips.com>
b3e14eda
L
111 Catherine Moore <clm@codesourcery.com>
112 Maciej W. Rozycki <macro@codesourcery.com>
03f66e8a
MR
113
114 * mips.h: Document microMIPS DSP ASE usage.
115 (MICROMIPSOP_MASK_DSPACC, MICROMIPSOP_SH_DSPACC): Update for
116 microMIPS DSP ASE support.
117 (MICROMIPSOP_MASK_DSPSFT, MICROMIPSOP_SH_DSPSFT): Likewise.
118 (MICROMIPSOP_MASK_SA3, MICROMIPSOP_SH_SA3): Likewise.
119 (MICROMIPSOP_MASK_SA4, MICROMIPSOP_SH_SA4): Likewise.
120 (MICROMIPSOP_MASK_IMM8, MICROMIPSOP_SH_IMM8): Likewise.
121 (MICROMIPSOP_MASK_IMM10, MICROMIPSOP_SH_IMM10): Likewise.
122 (MICROMIPSOP_MASK_WRDSP, MICROMIPSOP_SH_WRDSP): Likewise.
123 (MICROMIPSOP_MASK_BP, MICROMIPSOP_SH_BP): Likewise.
124
9d7b4c23
MR
1252012-07-06 Maciej W. Rozycki <macro@codesourcery.com>
126
127 * mips.h: Fix a typo in description.
128
76e879f8
NC
1292012-06-07 Georg-Johann Lay <avr@gjlay.de>
130
131 * avr.h: (AVR_ISA_XCH): New define.
132 (AVR_ISA_XMEGA): Use it.
133 (XCH, LAS, LAT, LAC): New XMEGA opcodes.
134
6927f982
NC
1352012-05-15 James Murray <jsm@jsm-net.demon.co.uk>
136
137 * m68hc11.h: Add XGate definitions.
138 (struct m68hc11_opcode): Add xg_mask field.
139
b9c361e0
JL
1402012-05-14 Catherine Moore <clm@codesourcery.com>
141 Maciej W. Rozycki <macro@codesourcery.com>
142 Rhonda Wittels <rhonda@codesourcery.com>
143
6927f982 144 * ppc.h (PPC_OPCODE_VLE): New definition.
b9c361e0
JL
145 (PPC_OP_SA): New macro.
146 (PPC_OP_SE_VLE): New macro.
147 (PPC_OP): Use a variable shift amount.
148 (powerpc_operand): Update comments.
149 (PPC_OPSHIFT_INV): New macro.
150 (PPC_OPERAND_CR): Replace with...
151 (PPC_OPERAND_CR_BIT): ...this and
152 (PPC_OPERAND_CR_REG): ...this.
153
154
f6c1a2d5
NC
1552012-05-03 Sean Keys <skeys@ipdatasys.com>
156
157 * xgate.h: Header file for XGATE assembler.
158
ec668d69
DM
1592012-04-27 David S. Miller <davem@davemloft.net>
160
6cda1326
DM
161 * sparc.h: Document new arg code' )' for crypto RS3
162 immediates.
163
ec668d69
DM
164 * sparc.h (struct sparc_opcode): New field 'hwcaps'.
165 F_MUL32, F_DIV32, F_FDMULD, F_V8PLUS, F_POPC, F_VIS, F_VIS2,
166 F_ASI_BLK_INIT, F_FMAF, F_VIS3, F_HPC, F_RANDOM, F_TRANS,
167 F_FJFMAU, F_IMA, F_ASI_CACHE_SPARING, F_HWCAP_MASK): Delete.
168 (HWCAP_MUL32, HWCAP_DIV32, HWCAP_FSMULD, HWCAP_V8PLUS, HWCAP_POPC,
169 HWCAP_VIS, HWCAP_VIS2, HWCAP_ASI_BLK_INIT, HWCAP_FMAF,
170 HWCAP_VIS3, HWCAP_HPC, HWCAP_RANDOM, HWCAP_TRANS, HWCAP_FJFMAU,
171 HWCAP_IMA, HWCAP_ASI_CACHE_SPARING, HWCAP_AES, HWCAP_DES,
172 HWCAP_KASUMI, HWCAP_CAMELLIA, HWCAP_MD5, HWCAP_SHA1,
173 HWCAP_SHA256, HWCAP_SHA512, HWCAP_MPMUL, HWCAP_MONT, HWCAP_PAUSE,
174 HWCAP_CBCOND, HWCAP_CRC32): New defines.
175
aea77599
AM
1762012-03-10 Edmar Wienskoski <edmar@freescale.com>
177
178 * ppc.h: Add PPC_OPCODE_ALTIVEC2, PPC_OPCODE_E6500, PPC_OPCODE_TMR.
179
1f42f8b3
AM
1802012-02-27 Alan Modra <amodra@gmail.com>
181
182 * crx.h (cst4_map): Update declaration.
183
6f7be959
WL
1842012-02-25 Walter Lee <walt@tilera.com>
185
186 * tilegx.h (tilegx_mnemonic): Add TILEGX_OPC_LD4S_TLS,
187 TILEGX_OPC_LD_TLS.
188 * tilepro.h (tilepro_mnemonic): Add TILEPRO_OPC_LW_TLS,
189 TILEPRO_OPC_LW_TLS_SN.
190
42164a71
L
1912012-02-08 H.J. Lu <hongjiu.lu@intel.com>
192
193 * i386.h (XACQUIRE_PREFIX_OPCODE): New.
194 (XRELEASE_PREFIX_OPCODE): Likewise.
195
432233b3 1962011-12-08 Andrew Pinski <apinski@cavium.com>
b3e14eda 197 Adam Nemet <anemet@caviumnetworks.com>
432233b3
AP
198
199 * mips.h (INSN_CHIP_MASK): Update according to INSN_OCTEON2.
200 (INSN_OCTEON2): New macro.
201 (CPU_OCTEON2): New macro.
202 (OPCODE_IS_MEMBER): Add Octeon2.
203
dd6a37e7
AP
2042011-11-29 Andrew Pinski <apinski@cavium.com>
205
206 * mips.h (INSN_CHIP_MASK): Update according to INSN_OCTEONP.
207 (INSN_OCTEONP): New macro.
208 (CPU_OCTEONP): New macro.
209 (OPCODE_IS_MEMBER): Add Octeon+.
210 (M_SAA_AB, M_SAAD_AB, M_SAA_OB, M_SAAD_OB): New enum values.
211
99c513f6
DD
2122011-11-01 DJ Delorie <dj@redhat.com>
213
214 * rl78.h: New file.
215
26f85d7a
MR
2162011-10-24 Maciej W. Rozycki <macro@codesourcery.com>
217
218 * mips.h: Fix a typo in description.
219
9e8c70f9
DM
2202011-09-21 David S. Miller <davem@davemloft.net>
221
222 * sparc.h (struct sparc_opcode): Expand 'flags' to unsigned int.
223 (F_MUL32, F_DIV32, F_FSMULD, F_V8PLUS, F_POPC, F_VIS, F_VIS2,
224 F_ASI_BLK_INIT, F_FMAF, F_VIS3, F_HPC, F_RANDOM, F_TRANS,
225 F_FJFMAU, F_IMA, F_ASI_CACHE_SPARING): New flag bits.
226
dec0624d 2272011-08-09 Chao-ying Fu <fu@mips.com>
b3e14eda 228 Maciej W. Rozycki <macro@codesourcery.com>
dec0624d
MR
229
230 * mips.h (OP_MASK_3BITPOS, OP_SH_3BITPOS): New macros.
231 (OP_MASK_OFFSET12, OP_SH_OFFSET12): Redefine.
232 (INSN_ASE_MASK): Add the MCU bit.
233 (INSN_MCU): New macro.
234 (M_ACLR_AB, M_ACLR_OB, M_ASET_AB, M_ASET_OB): New enum values.
235 (MICROMIPSOP_MASK_3BITPOS, MICROMIPSOP_SH_3BITPOS): New macros.
236
2b0c8b40
MR
2372011-08-09 Maciej W. Rozycki <macro@codesourcery.com>
238
239 * mips.h (INSN_WRITE_GPR_S, INSN2_WRITE_GPR_MB): New macros.
240 (INSN2_READ_GPR_MC, INSN2_READ_GPR_ME): Likewise.
241 (INSN2_WRITE_GPR_MF, INSN2_READ_GPR_MG): Likewise.
242 (INSN2_READ_GPR_MJ, INSN2_WRITE_GPR_MJ): Likewise.
243 (INSN2_READ_GPR_MP, INSN2_WRITE_GPR_MP): Likewise.
244 (INSN2_READ_GPR_MQ, INSN2_WRITE_GPR_MHI): Likewise.
245 (INSN2_READ_GPR_MMN): Likewise.
246 (INSN2_READ_FPR_D): Change the bit used.
247 (INSN2_MOD_GPR_MD, INSN2_MOD_GPR_MF): Likewise.
248 (INSN2_MOD_SP, INSN2_READ_GPR_31, INSN2_READ_GP): Likewise.
249 (INSN2_READ_PC, INSN2_UNCOND_BRANCH): Likewise.
250 (INSN2_COND_BRANCH): Likewise.
251 (INSN2_WRITE_GPR_S, INSN2_MOD_GPR_MB): Remove macros.
252 (INSN2_MOD_GPR_MC, INSN2_MOD_GPR_ME, INSN2_MOD_GPR_MG): Likewise.
253 (INSN2_MOD_GPR_MJ, INSN2_MOD_GPR_MP, INSN2_MOD_GPR_MQ): Likewise.
254 (INSN2_MOD_GPR_MHI, INSN2_MOD_GPR_MM): Likewise.
255 (INSN2_MOD_GPR_MN): Likewise.
256
ea783ef3
DM
2572011-08-05 David S. Miller <davem@davemloft.net>
258
259 * sparc.h: Document new format codes '4', '5', and '('.
260 (OPF_LOW4, RS3): New macros.
261
7c176fa8
MR
2622011-08-03 Maciej W. Rozycki <macro@codesourcery.com>
263
264 * mips.h: Document the use of FP_D in MIPS16 mode. Adjust the
265 order of flags documented.
266
2309ddf2
MR
2672011-07-29 Maciej W. Rozycki <macro@codesourcery.com>
268
269 * mips.h: Clarify the description of microMIPS instruction
270 manipulation macros.
271 (MICROMIPSOP_MASK_MAJOR, MICROMIPSOP_SH_MAJOR): Remove macros.
272
df58fc94 2732011-07-24 Chao-ying Fu <fu@mips.com>
b3e14eda 274 Maciej W. Rozycki <macro@codesourcery.com>
df58fc94
RS
275
276 * mips.h (OP_MASK_EXTLSB, OP_SH_EXTLSB): New macros.
277 (OP_MASK_STYPE, OP_SH_STYPE): Likewise.
278 (OP_MASK_CODE10, OP_SH_CODE10): Likewise.
279 (OP_MASK_TRAP, OP_SH_TRAP): Likewise.
280 (OP_MASK_OFFSET12, OP_SH_OFFSET12): Likewise.
281 (OP_MASK_OFFSET10, OP_SH_OFFSET10): Likewise.
282 (OP_MASK_RS3, OP_SH_RS3): Likewise.
283 (OP_MASK_MB, OP_SH_MB, OP_MASK_MC, OP_SH_MC): Likewise.
284 (OP_MASK_MD, OP_SH_MD, OP_MASK_ME, OP_SH_ME): Likewise.
285 (OP_MASK_MF, OP_SH_MF, OP_MASK_MG, OP_SH_MG): Likewise.
286 (OP_MASK_MJ, OP_SH_MJ, OP_MASK_ML, OP_SH_ML): Likewise.
287 (OP_MASK_MP, OP_SH_MP, OP_MASK_MQ, OP_SH_MQ): Likewise.
288 (OP_MASK_IMMA, OP_SH_IMMA, OP_MASK_IMMB, OP_SH_IMMB): Likewise.
289 (OP_MASK_IMMC, OP_SH_IMMC, OP_MASK_IMMF, OP_SH_IMMF): Likewise.
290 (OP_MASK_IMMG, OP_SH_IMMG, OP_MASK_IMMH, OP_SH_IMMH): Likewise.
291 (OP_MASK_IMMI, OP_SH_IMMI, OP_MASK_IMMJ, OP_SH_IMMJ): Likewise.
292 (OP_MASK_IMML, OP_SH_IMML, OP_MASK_IMMM, OP_SH_IMMM): Likewise.
293 (OP_MASK_IMMN, OP_SH_IMMN, OP_MASK_IMMO, OP_SH_IMMO): Likewise.
294 (OP_MASK_IMMP, OP_SH_IMMP, OP_MASK_IMMQ, OP_SH_IMMQ): Likewise.
295 (OP_MASK_IMMU, OP_SH_IMMU, OP_MASK_IMMW, OP_SH_IMMW): Likewise.
296 (OP_MASK_IMMX, OP_SH_IMMX, OP_MASK_IMMY, OP_SH_IMMY): Likewise.
297 (INSN_WRITE_GPR_S): New macro.
298 (INSN2_BRANCH_DELAY_16BIT, INSN2_BRANCH_DELAY_32BIT): Likewise.
299 (INSN2_READ_FPR_D): Likewise.
300 (INSN2_MOD_GPR_MB, INSN2_MOD_GPR_MC): Likewise.
301 (INSN2_MOD_GPR_MD, INSN2_MOD_GPR_ME): Likewise.
302 (INSN2_MOD_GPR_MF, INSN2_MOD_GPR_MG): Likewise.
303 (INSN2_MOD_GPR_MJ, INSN2_MOD_GPR_MP): Likewise.
304 (INSN2_MOD_GPR_MQ, INSN2_MOD_SP): Likewise.
305 (INSN2_READ_GPR_31, INSN2_READ_GP, INSN2_READ_PC): Likewise.
306 (INSN2_UNCOND_BRANCH, INSN2_COND_BRANCH): Likewise.
307 (INSN2_MOD_GPR_MHI, INSN2_MOD_GPR_MM, INSN2_MOD_GPR_MN): Likewise.
308 (CPU_MICROMIPS): New macro.
309 (M_BC1FL, M_BC1TL, M_BC2FL, M_BC2TL): New enum values.
310 (M_BEQL, M_BGEZ, M_BGEZL, M_BGEZALL, M_BGTZ, M_BGTZL): Likewise.
311 (M_BLEZ, M_BLEZL, M_BLTZ, M_BLTZL, M_BLTZALL, M_BNEL): Likewise.
312 (M_CACHE_OB, M_JALS_1, M_JALS_2, M_JALS_A): Likewise.
313 (M_LDC2_OB, M_LDL_OB, M_LDM_AB, M_LDM_OB): Likewise.
314 (M_LDP_AB, M_LDP_OB, M_LDR_OB, M_LL_OB, M_LLD_OB): Likewise.
315 (M_LWC2_OB, M_LWL_OB, M_LWM_AB, M_LWM_OB): Likewise.
316 (M_LWP_AB, M_LWP_OB, M_LWR_OB): Likewise.
317 (M_LWU_OB, M_PREF_OB, M_SC_OB, M_SCD_OB): Likewise.
318 (M_SDC2_OB, M_SDL_OB, M_SDM_AB, M_SDM_OB): Likewise.
319 (M_SDP_AB, M_SDP_OB, M_SDR_OB): Likewise.
320 (M_SWC2_OB, M_SWL_OB, M_SWM_AB, M_SWM_OB): Likewise.
321 (M_SWP_AB, M_SWP_OB, M_SWR_OB): Likewise.
322 (MICROMIPSOP_MASK_MAJOR, MICROMIPSOP_SH_MAJOR): New macros.
323 (MICROMIPSOP_MASK_IMMEDIATE, MICROMIPSOP_SH_IMMEDIATE): Likewise.
324 (MICROMIPSOP_MASK_DELTA, MICROMIPSOP_SH_DELTA): Likewise.
325 (MICROMIPSOP_MASK_CODE10, MICROMIPSOP_SH_CODE10): Likewise.
326 (MICROMIPSOP_MASK_TRAP, MICROMIPSOP_SH_TRAP): Likewise.
327 (MICROMIPSOP_MASK_SHAMT, MICROMIPSOP_SH_SHAMT): Likewise.
328 (MICROMIPSOP_MASK_TARGET, MICROMIPSOP_SH_TARGET): Likewise.
329 (MICROMIPSOP_MASK_EXTLSB, MICROMIPSOP_SH_EXTLSB): Likewise.
330 (MICROMIPSOP_MASK_EXTMSBD, MICROMIPSOP_SH_EXTMSBD): Likewise.
331 (MICROMIPSOP_MASK_INSMSB, MICROMIPSOP_SH_INSMSB): Likewise.
332 (MICROMIPSOP_MASK_CODE, MICROMIPSOP_SH_CODE): Likewise.
333 (MICROMIPSOP_MASK_CODE2, MICROMIPSOP_SH_CODE2): Likewise.
334 (MICROMIPSOP_MASK_CACHE, MICROMIPSOP_SH_CACHE): Likewise.
335 (MICROMIPSOP_MASK_SEL, MICROMIPSOP_SH_SEL): Likewise.
336 (MICROMIPSOP_MASK_OFFSET12, MICROMIPSOP_SH_OFFSET12): Likewise.
337 (MICROMIPSOP_MASK_3BITPOS, MICROMIPSOP_SH_3BITPOS): Likewise.
338 (MICROMIPSOP_MASK_STYPE, MICROMIPSOP_SH_STYPE): Likewise.
339 (MICROMIPSOP_MASK_OFFSET10, MICROMIPSOP_SH_OFFSET10): Likewise.
340 (MICROMIPSOP_MASK_RS, MICROMIPSOP_SH_RS): Likewise.
341 (MICROMIPSOP_MASK_RT, MICROMIPSOP_SH_RT): Likewise.
342 (MICROMIPSOP_MASK_RD, MICROMIPSOP_SH_RD): Likewise.
343 (MICROMIPSOP_MASK_FS, MICROMIPSOP_SH_FS): Likewise.
344 (MICROMIPSOP_MASK_FT, MICROMIPSOP_SH_FT): Likewise.
345 (MICROMIPSOP_MASK_FD, MICROMIPSOP_SH_FD): Likewise.
346 (MICROMIPSOP_MASK_FR, MICROMIPSOP_SH_FR): Likewise.
347 (MICROMIPSOP_MASK_RS3, MICROMIPSOP_SH_RS3): Likewise.
348 (MICROMIPSOP_MASK_PREFX, MICROMIPSOP_SH_PREFX): Likewise.
349 (MICROMIPSOP_MASK_BCC, MICROMIPSOP_SH_BCC): Likewise.
350 (MICROMIPSOP_MASK_CCC, MICROMIPSOP_SH_CCC): Likewise.
351 (MICROMIPSOP_MASK_COPZ, MICROMIPSOP_SH_COPZ): Likewise.
352 (MICROMIPSOP_MASK_MB, MICROMIPSOP_SH_MB): Likewise.
353 (MICROMIPSOP_MASK_MC, MICROMIPSOP_SH_MC): Likewise.
354 (MICROMIPSOP_MASK_MD, MICROMIPSOP_SH_MD): Likewise.
355 (MICROMIPSOP_MASK_ME, MICROMIPSOP_SH_ME): Likewise.
356 (MICROMIPSOP_MASK_MF, MICROMIPSOP_SH_MF): Likewise.
357 (MICROMIPSOP_MASK_MG, MICROMIPSOP_SH_MG): Likewise.
358 (MICROMIPSOP_MASK_MH, MICROMIPSOP_SH_MH): Likewise.
359 (MICROMIPSOP_MASK_MI, MICROMIPSOP_SH_MI): Likewise.
360 (MICROMIPSOP_MASK_MJ, MICROMIPSOP_SH_MJ): Likewise.
361 (MICROMIPSOP_MASK_ML, MICROMIPSOP_SH_ML): Likewise.
362 (MICROMIPSOP_MASK_MM, MICROMIPSOP_SH_MM): Likewise.
363 (MICROMIPSOP_MASK_MN, MICROMIPSOP_SH_MN): Likewise.
364 (MICROMIPSOP_MASK_MP, MICROMIPSOP_SH_MP): Likewise.
365 (MICROMIPSOP_MASK_MQ, MICROMIPSOP_SH_MQ): Likewise.
366 (MICROMIPSOP_MASK_IMMA, MICROMIPSOP_SH_IMMA): Likewise.
367 (MICROMIPSOP_MASK_IMMB, MICROMIPSOP_SH_IMMB): Likewise.
368 (MICROMIPSOP_MASK_IMMC, MICROMIPSOP_SH_IMMC): Likewise.
369 (MICROMIPSOP_MASK_IMMD, MICROMIPSOP_SH_IMMD): Likewise.
370 (MICROMIPSOP_MASK_IMME, MICROMIPSOP_SH_IMME): Likewise.
371 (MICROMIPSOP_MASK_IMMF, MICROMIPSOP_SH_IMMF): Likewise.
372 (MICROMIPSOP_MASK_IMMG, MICROMIPSOP_SH_IMMG): Likewise.
373 (MICROMIPSOP_MASK_IMMH, MICROMIPSOP_SH_IMMH): Likewise.
374 (MICROMIPSOP_MASK_IMMI, MICROMIPSOP_SH_IMMI): Likewise.
375 (MICROMIPSOP_MASK_IMMJ, MICROMIPSOP_SH_IMMJ): Likewise.
376 (MICROMIPSOP_MASK_IMML, MICROMIPSOP_SH_IMML): Likewise.
377 (MICROMIPSOP_MASK_IMMM, MICROMIPSOP_SH_IMMM): Likewise.
378 (MICROMIPSOP_MASK_IMMN, MICROMIPSOP_SH_IMMN): Likewise.
379 (MICROMIPSOP_MASK_IMMO, MICROMIPSOP_SH_IMMO): Likewise.
380 (MICROMIPSOP_MASK_IMMP, MICROMIPSOP_SH_IMMP): Likewise.
381 (MICROMIPSOP_MASK_IMMQ, MICROMIPSOP_SH_IMMQ): Likewise.
382 (MICROMIPSOP_MASK_IMMU, MICROMIPSOP_SH_IMMU): Likewise.
383 (MICROMIPSOP_MASK_IMMW, MICROMIPSOP_SH_IMMW): Likewise.
384 (MICROMIPSOP_MASK_IMMX, MICROMIPSOP_SH_IMMX): Likewise.
385 (MICROMIPSOP_MASK_IMMY, MICROMIPSOP_SH_IMMY): Likewise.
386 (MICROMIPSOP_MASK_CODE, MICROMIPSOP_SH_CODE): Likewise.
387 (MICROMIPSOP_MASK_CODE2, MICROMIPSOP_SH_CODE2): Likewise.
388 (MICROMIPSOP_MASK_CACHE, MICROMIPSOP_SH_CACHE): Likewise.
389 (MICROMIPSOP_MASK_CODE20, MICROMIPSOP_SH_CODE20): Likewise.
390 (MICROMIPSOP_MASK_PERFREG, MICROMIPSOP_SH_PERFREG): Likewise.
391 (MICROMIPSOP_MASK_CODE19, MICROMIPSOP_SH_CODE19): Likewise.
392 (MICROMIPSOP_MASK_ALN, MICROMIPSOP_SH_ALN): Likewise.
393 (MICROMIPSOP_MASK_VECBYTE, MICROMIPSOP_SH_VECBYTE): Likewise.
394 (MICROMIPSOP_MASK_VECALIGN, MICROMIPSOP_SH_VECALIGN): Likewise.
395 (MICROMIPSOP_MASK_DSPACC, MICROMIPSOP_SH_DSPACC): Likewise.
396 (MICROMIPSOP_MASK_DSPACC_S, MICROMIPSOP_SH_DSPACC_S): Likewise.
397 (MICROMIPSOP_MASK_DSPSFT, MICROMIPSOP_SH_DSPSFT): Likewise.
398 (MICROMIPSOP_MASK_DSPSFT_7, MICROMIPSOP_SH_DSPSFT_7): Likewise.
399 (MICROMIPSOP_MASK_SA3, MICROMIPSOP_SH_SA3): Likewise.
400 (MICROMIPSOP_MASK_SA4, MICROMIPSOP_SH_SA4): Likewise.
401 (MICROMIPSOP_MASK_IMM8, MICROMIPSOP_SH_IMM8): Likewise.
402 (MICROMIPSOP_MASK_IMM10, MICROMIPSOP_SH_IMM10): Likewise.
403 (MICROMIPSOP_MASK_WRDSP, MICROMIPSOP_SH_WRDSP): Likewise.
404 (MICROMIPSOP_MASK_RDDSP, MICROMIPSOP_SH_RDDSP): Likewise.
405 (MICROMIPSOP_MASK_BP, MICROMIPSOP_SH_BP): Likewise.
406 (MICROMIPSOP_MASK_MT_U, MICROMIPSOP_SH_MT_U): Likewise.
407 (MICROMIPSOP_MASK_MT_H, MICROMIPSOP_SH_MT_H): Likewise.
408 (MICROMIPSOP_MASK_MTACC_T, MICROMIPSOP_SH_MTACC_T): Likewise.
409 (MICROMIPSOP_MASK_MTACC_D, MICROMIPSOP_SH_MTACC_D): Likewise.
410 (MICROMIPSOP_MASK_BBITIND, MICROMIPSOP_SH_BBITIND): Likewise.
411 (MICROMIPSOP_MASK_CINSPOS, MICROMIPSOP_SH_CINSPOS): Likewise.
412 (MICROMIPSOP_MASK_CINSLM1, MICROMIPSOP_SH_CINSLM1): Likewise.
413 (MICROMIPSOP_MASK_SEQI, MICROMIPSOP_SH_SEQI): Likewise.
414 (micromips_opcodes): New declaration.
415 (bfd_micromips_num_opcodes): Likewise.
416
bcd530a7
RS
4172011-07-24 Maciej W. Rozycki <macro@codesourcery.com>
418
419 * mips.h (INSN_TRAP): Rename to...
420 (INSN_NO_DELAY_SLOT): ... this.
421 (INSN_SYNC): Remove macro.
422
2dad5a91
EW
4232011-07-01 Eric B. Weddington <eric.weddington@atmel.com>
424
425 * avr.h (AVR_ISA_AVR6): Remove AVR_ISA_SPMX as it was actually
426 a duplicate of AVR_ISA_SPM.
427
5d73b1f1
NC
4282011-07-01 Nick Clifton <nickc@redhat.com>
429
430 * avr.h (AVR_ISA_AVR6): Fix typo, adding AVR_ISA_SPMX.
431
ef26d60e
MF
4322011-06-18 Robin Getz <robin.getz@analog.com>
433
434 * bfin.h (is_macmod_signed): New func
435
8fb8dca7
MF
4362011-06-18 Mike Frysinger <vapier@gentoo.org>
437
438 * bfin.h (is_macmod_pmove): Add missing space before func args.
439 (is_macmod_hmove): Likewise.
440
aa137e4d
NC
4412011-06-13 Walter Lee <walt@tilera.com>
442
443 * tilegx.h: New file.
444 * tilepro.h: New file.
445
3b2f0793
PB
4462011-05-31 Paul Brook <paul@codesourcery.com>
447
aa137e4d
NC
448 * arm.h (ARM_ARCH_V7R_IDIV): Define.
449
4502011-05-24 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
451
452 * s390.h: Replace S390_OPERAND_REG_EVEN with
453 S390_OPERAND_REG_PAIR.
454
4552011-05-24 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
456
457 * s390.h: Add S390_OPCODE_REG_EVEN flag.
3b2f0793 458
ac7f631b
NC
4592011-04-18 Julian Brown <julian@codesourcery.com>
460
461 * arm.h (ARM_AEXT_V7_ARM): Remove ARM_EXT_OS from bitmask.
462
84701018
NC
4632011-04-11 Dan McDonald <dan@wellkeeper.com>
464
465 PR gas/12296
466 * arm.h (ARM_AEXT_V7_ARM): Add ARM_EXT_OS.
467
8cc66334
EW
4682011-03-22 Eric B. Weddington <eric.weddington@atmel.com>
469
470 * avr.h (AVR_ISA_SPMX,AVR_ISA_DES,AVR_ISA_M256,AVR_ISA_XMEGA):
471 New instruction set flags.
472 (AVR_INSN): Add new instructions for SPM Z+, DES for XMEGA.
473
3eebd5eb
MR
4742011-02-28 Maciej W. Rozycki <macro@codesourcery.com>
475
476 * mips.h (M_PREF_AB): New enum value.
477
26bb3ddd
MF
4782011-02-12 Mike Frysinger <vapier@gentoo.org>
479
89c0d58c
MR
480 * bfin.h (M_S2RND, M_T, M_W32, M_FU, M_TFU, M_IS, M_ISS2, M_IH,
481 M_IU): Define.
482 (is_macmod_pmove, is_macmod_hmove): New functions.
26bb3ddd 483
dd76fcb8
MF
4842011-02-11 Mike Frysinger <vapier@gentoo.org>
485
486 * bfin.h: Add OPCODE_BFIN_H ifdef multiple include protection.
487
98d23bef
BS
4882011-02-04 Bernd Schmidt <bernds@codesourcery.com>
489
490 * tic6x-opcode-table.h (cmtl, ll, sl): Available on C64XP.
491 * tic6x.h (TIC6X_INSN_ATOMIC): Remove.
492
3c853d93
DA
4932010-12-31 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
494
495 PR gas/11395
496 * hppa.h (pa_opcodes): Revert last change. Exchange 32 and 64-bit
497 "bb" entries.
498
79676006
DA
4992010-12-26 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
500
501 PR gas/11395
502 * hppa.h: Clear "d" bit in "add" and "sub" patterns.
503
1bec78e9
RS
5042010-12-18 Richard Sandiford <rdsandiford@googlemail.com>
505
506 * mips.h: Update commentary after last commit.
507
98675402
RS
5082010-12-18 Mingjie Xing <mingjie.xing@gmail.com>
509
510 * mips.h (OP_*_OFFSET_A, OP_*_OFFSET_B, OP_*_OFFSET_C)
511 (OP_*_RZ, OP_*_FZ, INSN2_M_FP_D, INSN2_WRITE_GPR_Z, INSN2_WRITE_FPR_Z)
512 (INSN2_READ_GPR_Z, INSN2_READ_FPR_Z, INSN2_READ_GPR_D): Define.
513
aa137e4d
NC
5142010-11-25 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
515
516 * s390.h (enum s390_opcode_cpu_val): Add S390_OPCODE_MAXCPU.
517
435b94a4
RS
5182010-11-23 Richard Sandiford <rdsandiford@googlemail.com>
519
520 * mips.h: Fix previous commit.
521
d051516a
NC
5222010-11-23 Maciej W. Rozycki <macro@linux-mips.org>
523
524 * mips.h (INSN_CHIP_MASK): Update according to INSN_LOONGSON_3A.
525 (INSN_LOONGSON_3A): Clear bit 31.
526
251665fc
MGD
5272010-11-15 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
528
529 PR gas/12198
530 * arm.h (ARM_AEXT_V6M_ONLY): New define.
531 (ARM_AEXT_V6M): Rewrite in terms of ARM_AEXT_V6M_ONLY.
532 (ARM_ARCH_V6M_ONLY): New define.
533
fd503541
NC
5342010-11-11 Mingming Sun <mingm.sun@gmail.com>
535
536 * mips.h (INSN_LOONGSON_3A): Defined.
537 (CPU_LOONGSON_3A): Defined.
538 (OPCODE_IS_MEMBER): Add LOONGSON_3A.
539
4469d2be
AM
5402010-10-09 Matt Rice <ratmice@gmail.com>
541
542 * cgen.h (CGEN_ATTR, CGEN_ATTR_TYPE): Rename bool attribute to bool_.
543 (CGEN_ATTR_BOOLS, CGEN_ATTR_CGEN_INSN_ALIAS_VALUE): Likewise.
544
90ec0d68
MGD
5452010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
546
547 * arm.h (ARM_EXT_VIRT): New define.
548 (ARM_ARCH_V7A_IDIV_MP_SEC): Rename...
549 (ARM_ARCH_V7A_IDIV_MP_SEC_VIRT): ...to this and include Virtualization
550 Extensions.
551
eea54501 5522010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
4469d2be 553
eea54501
MGD
554 * arm.h (ARM_AEXT_ADIV): New define.
555 (ARM_ARCH_V7A_IDIV_MP_SEC): Likewise.
556
b2a5fbdc
MGD
5572010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
558
559 * arm.h (ARM_EXT_OS): New define.
560 (ARM_AEXT_V6SM): Likewise.
561 (ARM_ARCH_V6SM): Likewise.
562
60e5ef9f
MGD
5632010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
564
565 * arm.h (ARM_EXT_MP): Add.
566 (ARM_ARCH_V7A_MP): Likewise.
567
73a63ccf
MF
5682010-09-22 Mike Frysinger <vapier@gentoo.org>
569
570 * bfin.h: Declare pseudoChr structs/defines.
571
ee99860a
MF
5722010-09-21 Mike Frysinger <vapier@gentoo.org>
573
574 * bfin.h: Strip trailing whitespace.
575
f9c7014e
DD
5762010-07-29 DJ Delorie <dj@redhat.com>
577
578 * rx.h (RX_Operand_Type): Add TwoReg.
579 (RX_Opcode_ID): Remove ediv and ediv2.
580
93378652
DD
5812010-07-27 DJ Delorie <dj@redhat.com>
582
583 * rx.h (RX_Opcode_ID): Add nop2 and nop3 for statistics.
584
1cd986c5
NC
5852010-07-23 Naveen.H.S <naveen.S@kpitcummins.com>
586 Ina Pandit <ina.pandit@kpitcummins.com>
587
588 * v850.h: Define PROCESSOR_MASK, PROCESSOR_OPTION_EXTENSION,
589 PROCESSOR_OPTION_ALIAS, PROCESSOR_V850E2, PROCESSOR_V850E2V3 and
590 PROCESSOR_V850E2_ALL.
591 Remove PROCESSOR_V850EA support.
592 (v850_operand): Define V850_OPERAND_EP, V850_OPERAND_FLOAT_CC,
593 V850_OPERAND_VREG, V850E_IMMEDIATE16, V850E_IMMEDIATE16HI,
594 V850E_IMMEDIATE23, V850E_IMMEDIATE32, V850_OPERAND_SIGNED,
595 V850_OPERAND_DISP, V850_PCREL, V850_REG_EVEN, V850E_PUSH_POP,
596 V850_NOT_IMM0, V850_NOT_SA, V850_OPERAND_BANG and
597 V850_OPERAND_PERCENT.
598 Update V850_OPERAND_SRG, V850_OPERAND_CC, V850_OPERAND_RELAX and
599 V850_NOT_R0.
600 Remove V850_OPERAND_SIGNED, V850_OPERAND_EP, V850_OPERAND_DISP
601 and V850E_PUSH_POP
602
9a2c7088
MR
6032010-07-06 Maciej W. Rozycki <macro@codesourcery.com>
604
605 * mips.h (MIPS16_INSN_UNCOND_BRANCH): New macro.
606 (MIPS16_INSN_BRANCH): Rename to...
607 (MIPS16_INSN_COND_BRANCH): ... this.
608
bdc70b4a
AM
6092010-07-03 Alan Modra <amodra@gmail.com>
610
611 * ppc.h (PPC_OPCODE_32, PPC_OPCODE_BOOKE64, PPC_OPCODE_CLASSIC): Delete.
612 Renumber other PPC_OPCODE defines.
613
f2bae120
AM
6142010-07-03 Alan Modra <amodra@gmail.com>
615
616 * ppc.h (PPC_OPCODE_COMMON): Expand comment.
617
360cfc9c
AM
6182010-06-29 Alan Modra <amodra@gmail.com>
619
620 * maxq.h: Delete file.
621
e01d869a
AM
6222010-06-14 Sebastian Andrzej Siewior <bigeasy@linutronix.de>
623
624 * ppc.h (PPC_OPCODE_E500): Define.
625
f79e2745
CM
6262010-05-26 Catherine Moore <clm@codesourcery.com>
627
628 * opcode/mips.h (INSN_MIPS16): Remove.
629
2462afa1
JM
6302010-04-21 Joseph Myers <joseph@codesourcery.com>
631
632 * tic6x-insn-formats.h (s_branch): Correct typo in bitmask.
633
e4e42b45
NC
6342010-04-15 Nick Clifton <nickc@redhat.com>
635
636 * alpha.h: Update copyright notice to use GPLv3.
637 * arc.h: Likewise.
638 * arm.h: Likewise.
639 * avr.h: Likewise.
640 * bfin.h: Likewise.
641 * cgen.h: Likewise.
642 * convex.h: Likewise.
643 * cr16.h: Likewise.
644 * cris.h: Likewise.
645 * crx.h: Likewise.
646 * d10v.h: Likewise.
647 * d30v.h: Likewise.
648 * dlx.h: Likewise.
649 * h8300.h: Likewise.
650 * hppa.h: Likewise.
651 * i370.h: Likewise.
652 * i386.h: Likewise.
653 * i860.h: Likewise.
654 * i960.h: Likewise.
655 * ia64.h: Likewise.
656 * m68hc11.h: Likewise.
657 * m68k.h: Likewise.
658 * m88k.h: Likewise.
659 * maxq.h: Likewise.
660 * mips.h: Likewise.
661 * mmix.h: Likewise.
662 * mn10200.h: Likewise.
663 * mn10300.h: Likewise.
664 * msp430.h: Likewise.
665 * np1.h: Likewise.
666 * ns32k.h: Likewise.
667 * or32.h: Likewise.
668 * pdp11.h: Likewise.
669 * pj.h: Likewise.
670 * pn.h: Likewise.
671 * ppc.h: Likewise.
672 * pyr.h: Likewise.
673 * rx.h: Likewise.
674 * s390.h: Likewise.
675 * score-datadep.h: Likewise.
676 * score-inst.h: Likewise.
677 * sparc.h: Likewise.
678 * spu-insns.h: Likewise.
679 * spu.h: Likewise.
680 * tic30.h: Likewise.
681 * tic4x.h: Likewise.
682 * tic54x.h: Likewise.
683 * tic80.h: Likewise.
684 * v850.h: Likewise.
685 * vax.h: Likewise.
686
40b36596
JM
6872010-03-25 Joseph Myers <joseph@codesourcery.com>
688
689 * tic6x-control-registers.h, tic6x-insn-formats.h,
690 tic6x-opcode-table.h, tic6x.h: New.
691
c67a084a
NC
6922010-02-25 Wu Zhangjin <wuzhangjin@gmail.com>
693
694 * mips.h: (LOONGSON2F_NOP_INSN): New macro.
695
466ef64f
AM
6962010-02-08 Philipp Tomsich <philipp.tomsich@theobroma-systems.com>
697
698 * opcode/ppc.h (PPC_OPCODE_TITAN): Define.
699
1319d143
L
7002010-01-14 H.J. Lu <hongjiu.lu@intel.com>
701
702 * ia64.h (ia64_find_opcode): Remove argument name.
703 (ia64_find_next_opcode): Likewise.
704 (ia64_dis_opcode): Likewise.
705 (ia64_free_opcode): Likewise.
706 (ia64_find_dependency): Likewise.
707
1fbb9298
DE
7082009-11-22 Doug Evans <dje@sebabeach.org>
709
710 * cgen.h: Include bfd_stdint.h.
711 (CGEN_INSN_LGSINT, CGEN_INSN_LGUINT): New types.
712
ada65aa3
PB
7132009-11-18 Paul Brook <paul@codesourcery.com>
714
715 * arm.h (FPU_VFP_V4_SP_D16, FPU_ARCH_VFP_V4_SP_D16): Define.
716
9e3c6df6
PB
7172009-11-17 Paul Brook <paul@codesourcery.com>
718 Daniel Jacobowitz <dan@codesourcery.com>
719
720 * arm.h (ARM_EXT_V6_DSP): Define.
721 (ARM_AEXT_V6T2, ARM_AEXT_NOTM): Include ARM_EXT_V6_DSP.
722 (ARM_AEXT_V7EM, ARM_ARCH_V7EM): Define.
723
0d734b5d
DD
7242009-11-04 DJ Delorie <dj@redhat.com>
725
726 * rx.h (rx_decode_opcode) (mvtipl): Add.
727 (mvtcp, mvfcp, opecp): Remove.
728
62f3b8c8
PB
7292009-11-02 Paul Brook <paul@codesourcery.com>
730
731 * arm.h (FPU_VFP_EXT_V3xD, FPU_VFP_EXT_FP16, FPU_NEON_EXT_FMA,
732 FPU_VFP_EXT_FMA, FPU_VFP_V3xD, FPU_VFP_V4D16, FPU_VFP_V4): Define.
733 (FPU_ARCH_VFP_V3D16_FP16, FPU_ARCH_VFP_V3_FP16, FPU_ARCH_VFP_V3xD,
734 FPU_ARCH_VFP_V3xD_FP16, FPU_ARCH_VFP_V4, FPU_ARCH_VFP_V4D16,
735 FPU_ARCH_NEON_VFP_V4): Define.
736
ac1e9eca
DE
7372009-10-23 Doug Evans <dje@sebabeach.org>
738
739 * cgen-bitset.h: Delete, moved to ../cgen/bitset.h.
740 * cgen.h: Update. Improve multi-inclusion macro name.
741
9fe54b1c
PB
7422009-10-02 Peter Bergner <bergner@vnet.ibm.com>
743
744 * ppc.h (PPC_OPCODE_476): Define.
745
634b50f2
PB
7462009-10-01 Peter Bergner <bergner@vnet.ibm.com>
747
748 * ppc.h (PPC_OPCODE_A2): Rename from PPC_OPCODE_PPCA2.
749
c7927a3c
NC
7502009-09-29 DJ Delorie <dj@redhat.com>
751
752 * rx.h: New file.
753
b961e85b
AM
7542009-09-22 Peter Bergner <bergner@vnet.ibm.com>
755
756 * ppc.h (ppc_cpu_t): Typedef to uint64_t.
757
e0d602ec
BE
7582009-09-21 Ben Elliston <bje@au.ibm.com>
759
760 * ppc.h (PPC_OPCODE_PPCA2): New.
761
96d56e9f
NC
7622009-09-05 Martin Thuresson <martin@mtme.org>
763
764 * ia64.h (struct ia64_operand): Renamed member class to op_class.
765
d3ce72d0
NC
7662009-08-29 Martin Thuresson <martin@mtme.org>
767
768 * tic30.h (template): Rename type template to
769 insn_template. Updated code to use new name.
770 * tic54x.h (template): Rename type template to
771 insn_template.
772
824b28db
NH
7732009-08-20 Nick Hudson <nick.hudson@gmx.co.uk>
774
775 * hppa.h (pa_opcodes): Add a pa10 bb without FLAG_STRICT.
776
f865a31d
AG
7772009-06-11 Anthony Green <green@moxielogic.com>
778
779 * moxie.h (MOXIE_F3_PCREL): Define.
780 (moxie_form3_opc_info): Grow.
781
0e7c7f11
AG
7822009-06-06 Anthony Green <green@moxielogic.com>
783
784 * moxie.h (MOXIE_F1_M): Define.
785
20135e4c
NC
7862009-04-15 Anthony Green <green@moxielogic.com>
787
788 * moxie.h: Created.
789
bcb012d3
DD
7902009-04-06 DJ Delorie <dj@redhat.com>
791
792 * h8300.h: Add relaxation attributes to MOVA opcodes.
793
69fe9ce5
AM
7942009-03-10 Alan Modra <amodra@bigpond.net.au>
795
796 * ppc.h (ppc_parse_cpu): Declare.
797
c3b7224a
NC
7982009-03-02 Qinwei <qinwei@sunnorth.com.cn>
799
800 * score-inst.h (score_insn_type, score_data_type): Add Ra_I9_I5
801 and _IMM11 for mbitclr and mbitset.
802 * score-datadep.h: Update dependency information.
803
066be9f7
PB
8042009-02-26 Peter Bergner <bergner@vnet.ibm.com>
805
806 * ppc.h (PPC_OPCODE_POWER7): New.
807
fedc618e
DE
8082009-02-06 Doug Evans <dje@google.com>
809
810 * i386.h: Add comment regarding sse* insns and prefixes.
811
52b6b6b9
JM
8122009-02-03 Sandip Matte <sandip@rmicorp.com>
813
814 * mips.h (INSN_XLR): Define.
815 (INSN_CHIP_MASK): Update.
816 (CPU_XLR): Define.
817 (OPCODE_IS_MEMBER): Update.
818 (M_MSGSND, M_MSGLD, M_MSGLD_T, M_MSGWAIT, M_MSGWAIT_T): Define.
819
35669430
DE
8202009-01-28 Doug Evans <dje@google.com>
821
822 * opcode/i386.h: Add multiple inclusion protection.
823 (EAX_REG_NUM,ECX_REG_NUM,EDX_REGNUM,EBX_REG_NUM,ESI_REG_NUM)
824 (EDI_REG_NUM): New macros.
825 (MODRM_MOD_FIELD,MODRM_REG_FIELD,MODRM_RM_FIELD): New macros.
826 (SIB_SCALE_FIELD,SIB_INDEX_FIELD,SIB_BASE_FIELD): New macros.
1d801e5f 827 (REX_PREFIX_P): New macro.
35669430 828
1cb0a767
PB
8292009-01-09 Peter Bergner <bergner@vnet.ibm.com>
830
831 * ppc.h (struct powerpc_opcode): New field "deprecated".
832 (PPC_OPCODE_NOPOWER4): Delete.
833
3aa3176b
TS
8342008-11-28 Joshua Kinard <kumba@gentoo.org>
835
836 * mips.h: Define CPU_R14000, CPU_R16000.
b3e14eda 837 (OPCODE_IS_MEMBER): Include R14000, R16000 in test.
3aa3176b 838
8e79c3df
CM
8392008-11-18 Catherine Moore <clm@codesourcery.com>
840
841 * arm.h (FPU_NEON_FP16): New.
842 (FPU_ARCH_NEON_FP16): New.
843
de9a3e51
CF
8442008-11-06 Chao-ying Fu <fu@mips.com>
845
846 * mips.h: Doucument '1' for 5-bit sync type.
847
1ca35711
L
8482008-08-28 H.J. Lu <hongjiu.lu@intel.com>
849
850 * ia64.h (ia64_resource_specifier): Add IA64_RS_CR_IIB. Update
851 IA64_RS_CR.
852
9b4e5766
PB
8532008-08-01 Peter Bergner <bergner@vnet.ibm.com>
854
855 * ppc.h (PPC_OPCODE_VSX, PPC_OPERAND_VSR): New.
856
081ba1b3
AM
8572008-07-30 Michael J. Eager <eager@eagercon.com>
858
859 * ppc.h (PPC_OPCODE_405): Define.
860 (PPC_OPERAND_FSL, PPC_OPERAND_FCR, PPC_OPERAND_UDI): Define.
861
fa452fa6
PB
8622008-06-13 Peter Bergner <bergner@vnet.ibm.com>
863
864 * ppc.h (ppc_cpu_t): New typedef.
865 (struct powerpc_opcode <flags>): Use it.
866 (struct powerpc_operand <insert, extract>): Likewise.
867 (struct powerpc_macro <flags>): Likewise.
868
bb35fb24
NC
8692008-06-12 Adam Nemet <anemet@caviumnetworks.com>
870
871 * mips.h: Document new field descriptors +x, +X, +p, +P, +s, +S.
872 Update comment before MIPS16 field descriptors to mention MIPS16.
873 (OP_SH_BBITIND, OP_MASK_BBITIND): New bit mask and shift count for
874 BBIT.
875 (OP_SH_CINSPOS, OP_MASK_CINSPOS, OP_SH_CINSLM1, OP_MASK_CINSLM1):
876 New bit masks and shift counts for cins and exts.
877
dd3cbb7e
NC
878 * mips.h: Document new field descriptors +Q.
879 (OP_SH_SEQI, OP_MASK_SEQI): New bit mask and shift count for SEQI.
880
d0799671
AN
8812008-04-28 Adam Nemet <anemet@caviumnetworks.com>
882
883 * mips.h (INSN_MACRO): Move it up to the the pinfo macros.
884 (INSN2_M_FP_S, INSN2_M_FP_D): New pinfo2 macros.
885
19a6653c
AM
8862008-04-14 Edmar Wienskoski <edmar@freescale.com>
887
888 * ppc.h: (PPC_OPCODE_E500MC): New.
889
c0f3af97
L
8902008-04-03 H.J. Lu <hongjiu.lu@intel.com>
891
892 * i386.h (MAX_OPERANDS): Set to 5.
893 (MAX_MNEM_SIZE): Changed to 20.
894
e210c36b
NC
8952008-03-28 Eric B. Weddington <eric.weddington@atmel.com>
896
897 * avr.h (AVR_ISA_TINY3): Define new opcode set for attiny167.
898
b1cc4aeb
PB
8992008-03-09 Paul Brook <paul@codesourcery.com>
900
901 * arm.h (FPU_VFP_EXT_D32, FPU_VFP_V3D16, FPU_ARCH_VFP_V3D16): Define.
902
7e806470
PB
9032008-03-04 Paul Brook <paul@codesourcery.com>
904
905 * arm.h (ARM_EXT_V6M, ARM_EXT_BARRIER, ARM_EXT_THUMB_MSR): Define.
906 (ARM_AEXT_V6T2, ARM_AEXT_V7_ARM, ARM_AEXT_V7M): Use new flags.
907 (ARM_AEXT_V6M, ARM_ARCH_V6M): Define.
908
7b2185f9 9092008-02-27 Denis Vlasenko <vda.linux@googlemail.com>
af7329f0
NC
910 Nick Clifton <nickc@redhat.com>
911
912 PR 3134
913 * h8300.h (h8_opcodes): Add an encoding for a mov.l instruction
914 with a 32-bit displacement but without the top bit of the 4th byte
e4e42b45 915 set.
af7329f0 916
796d5313
NC
9172008-02-18 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
918
919 * cr16.h (cr16_num_optab): Declared.
920
d669d37f
NC
9212008-02-14 Hakan Ardo <hakan@debian.org>
922
923 PR gas/2626
924 * avr.h (AVR_ISA_2xxe): Define.
925
e6429699
AN
9262008-02-04 Adam Nemet <anemet@caviumnetworks.com>
927
928 * mips.h: Update copyright.
929 (INSN_CHIP_MASK): New macro.
930 (INSN_OCTEON): New macro.
931 (CPU_OCTEON): New macro.
932 (OPCODE_IS_MEMBER): Handle Octeon instructions.
933
e210c36b
NC
9342008-01-23 Eric B. Weddington <eric.weddington@atmel.com>
935
936 * avr.h (AVR_ISA_RF401): Add new opcode set for at86rf401.
937
9382008-01-03 Eric B. Weddington <eric.weddington@atmel.com>
939
940 * avr.h (AVR_ISA_USB162): Add new opcode set.
941 (AVR_ISA_AVR3): Likewise.
942
350cc38d
MS
9432007-11-29 Mark Shinwell <shinwell@codesourcery.com>
944
945 * mips.h (INSN_LOONGSON_2E): New.
946 (INSN_LOONGSON_2F): New.
947 (CPU_LOONGSON_2E): New.
948 (CPU_LOONGSON_2F): New.
949 (OPCODE_IS_MEMBER): Update for Loongson-2E and -2F flags.
950
56950294
MS
9512007-11-29 Mark Shinwell <shinwell@codesourcery.com>
952
953 * mips.h (INSN_ISA*): Redefine certain values as an
954 enumeration. Update comments.
955 (mips_isa_table): New.
956 (ISA_MIPS*): Redefine to match enumeration.
957 (OPCODE_IS_MEMBER): Modify to correctly test new INSN_ISA*
958 values.
959
c3d65c1c
BE
9602007-08-08 Ben Elliston <bje@au.ibm.com>
961
962 * ppc.h (PPC_OPCODE_PPCPS): New.
963
0fdaa005
L
9642007-07-03 Nathan Sidwell <nathan@codesourcery.com>
965
966 * m68k.h: Document j K & E.
967
9682007-06-29 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
3d3d428f
NC
969
970 * cr16.h: New file for CR16 target.
971
3896c469
AM
9722007-05-02 Alan Modra <amodra@bigpond.net.au>
973
974 * ppc.h (PPC_OPERAND_PLUS1): Update comment.
975
9a2e615a
NS
9762007-04-23 Nathan Sidwell <nathan@codesourcery.com>
977
978 * m68k.h (mcfisa_c): New.
979 (mcfusp, mcf_mask): Adjust.
980
b84bf58a
AM
9812007-04-20 Alan Modra <amodra@bigpond.net.au>
982
983 * ppc.h (struct powerpc_operand): Replace "bits" with "bitm".
984 (num_powerpc_operands): Declare.
985 (PPC_OPERAND_SIGNED et al): Redefine as hex.
986 (PPC_OPERAND_PLUS1): Define.
987
831480e9 9882007-03-21 H.J. Lu <hongjiu.lu@intel.com>
161a04f6
L
989
990 * i386.h (REX_MODE64): Renamed to ...
991 (REX_W): This.
992 (REX_EXTX): Renamed to ...
993 (REX_R): This.
994 (REX_EXTY): Renamed to ...
995 (REX_X): This.
996 (REX_EXTZ): Renamed to ...
997 (REX_B): This.
998
0b1cf022
L
9992007-03-15 H.J. Lu <hongjiu.lu@intel.com>
1000
1001 * i386.h: Add entries from config/tc-i386.h and move tables
1002 to opcodes/i386-opc.h.
1003
d796c0ad
L
10042007-03-13 H.J. Lu <hongjiu.lu@intel.com>
1005
1006 * i386.h (FloatDR): Removed.
1007 (i386_optab): Use FloatD and FloatD|FloatR instead of FloatDR.
1008
30ac7323
AM
10092007-03-01 Alan Modra <amodra@bigpond.net.au>
1010
1011 * spu-insns.h: Add soma double-float insns.
1012
8b082fb1 10132007-02-20 Thiemo Seufer <ths@mips.com>
d796c0ad 1014 Chao-Ying Fu <fu@mips.com>
8b082fb1
TS
1015
1016 * mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
1017 (INSN_DSPR2): Add flag for DSP R2 instructions.
1018 (M_BALIGN): New macro.
1019
4eed87de
AM
10202007-02-14 Alan Modra <amodra@bigpond.net.au>
1021
1022 * i386.h (i386_optab): Replace all occurrences of Seg2ShortForm
1023 and Seg3ShortFrom with Shortform.
1024
fda592e8
L
10252007-02-11 H.J. Lu <hongjiu.lu@intel.com>
1026
1027 PR gas/4027
1028 * i386.h (i386_optab): Put the real "test" before the pseudo
1029 one.
1030
3bdcfdf4
KH
10312007-01-08 Kazu Hirata <kazu@codesourcery.com>
1032
1033 * m68k.h (m68010up): OR fido_a.
1034
9840d27e
KH
10352006-12-25 Kazu Hirata <kazu@codesourcery.com>
1036
1037 * m68k.h (fido_a): New.
1038
c629cdac
KH
10392006-12-24 Kazu Hirata <kazu@codesourcery.com>
1040
1041 * m68k.h (mcfmac, mcfemac, cfloat, mcfhwdiv, mcfisa_a,
1042 mcfisa_aa, mcfisa_b, mcfusp, mcf_mask): Double the defined
1043 values.
1044
b7d9ef37
L
10452006-11-08 H.J. Lu <hongjiu.lu@intel.com>
1046
1047 * i386.h (i386_optab): Replace CpuPNI with CpuSSE3.
1048
b138abaa
NC
10492006-10-31 Mei Ligang <ligang@sunnorth.com.cn>
1050
1051 * score-inst.h (enum score_insn_type): Add Insn_internal.
1052
e9f53129
AM
10532006-10-25 Trevor Smigiel <Trevor_Smigiel@playstation.sony.com>
1054 Yukishige Shibata <shibata@rd.scei.sony.co.jp>
1055 Nobuhisa Fujinami <fnami@rd.scei.sony.co.jp>
1056 Takeaki Fukuoka <fukuoka@rd.scei.sony.co.jp>
1057 Alan Modra <amodra@bigpond.net.au>
1058
1059 * spu-insns.h: New file.
1060 * spu.h: New file.
1061
ede602d7
AM
10622006-10-24 Andrew Pinski <andrew_pinski@playstation.sony.com>
1063
1064 * ppc.h (PPC_OPCODE_CELL): Define.
e4e42b45 1065
7918206c
MM
10662006-10-23 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
1067
e4e42b45 1068 * i386.h : Modify opcode to support for the change in POPCNT opcode
7918206c
MM
1069 in amdfam10 architecture.
1070
ef05d495
L
10712006-09-28 H.J. Lu <hongjiu.lu@intel.com>
1072
1073 * i386.h: Replace CpuMNI with CpuSSSE3.
1074
2d447fca 10752006-09-26 Mark Shinwell <shinwell@codesourcery.com>
b3e14eda
L
1076 Joseph Myers <joseph@codesourcery.com>
1077 Ian Lance Taylor <ian@wasabisystems.com>
1078 Ben Elliston <bje@wasabisystems.com>
2d447fca
JM
1079
1080 * arm.h (ARM_CEXT_IWMMXT2, ARM_ARCH_IWMMXT2): Define.
1081
1c0d3aa6
NC
10822006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
1083
1084 * score-datadep.h: New file.
1085 * score-inst.h: New file.
1086
c2f0420e
L
10872006-07-14 H.J. Lu <hongjiu.lu@intel.com>
1088
1089 * i386.h (i386_optab): Remove InvMem from maskmovq, movhlps,
1090 movlhps, movmskps, pextrw, pmovmskb, movmskpd, maskmovdqu,
1091 movdq2q and movq2dq.
1092
050dfa73
MM
10932006-07-10 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
1094 Michael Meissner <michael.meissner@amd.com>
1095
1096 * i386.h: Add amdfam10 new instructions (SSE4a and ABM instructions).
1097
15965411
L
10982006-06-12 H.J. Lu <hongjiu.lu@intel.com>
1099
1100 * i386.h (i386_optab): Add "nop" with memory reference.
1101
46e883c5
L
11022006-06-12 H.J. Lu <hongjiu.lu@intel.com>
1103
1104 * i386.h (i386_optab): Update comment for 64bit NOP.
1105
9622b051
AM
11062006-06-06 Ben Elliston <bje@au.ibm.com>
1107 Anton Blanchard <anton@samba.org>
1108
1109 * ppc.h (PPC_OPCODE_POWER6): Define.
1110 Adjust whitespace.
1111
a9e24354
TS
11122006-06-05 Thiemo Seufer <ths@mips.com>
1113
e4e42b45 1114 * mips.h: Improve description of MT flags.
a9e24354 1115
a596001e
RS
11162006-05-25 Richard Sandiford <richard@codesourcery.com>
1117
1118 * m68k.h (mcf_mask): Define.
1119
d43b4baf 11202006-05-05 Thiemo Seufer <ths@mips.com>
b3e14eda 1121 David Ung <davidu@mips.com>
d43b4baf
TS
1122
1123 * mips.h (enum): Add macro M_CACHE_AB.
1124
39a7806d 11252006-05-04 Thiemo Seufer <ths@mips.com>
b3e14eda 1126 Nigel Stephens <nigel@mips.com>
39a7806d
TS
1127 David Ung <davidu@mips.com>
1128
1129 * mips.h: Add INSN_SMARTMIPS define.
1130
9bcd4f99 11312006-04-30 Thiemo Seufer <ths@mips.com>
b3e14eda 1132 David Ung <davidu@mips.com>
9bcd4f99
TS
1133
1134 * mips.h: Defines udi bits and masks. Add description of
1135 characters which may appear in the args field of udi
1136 instructions.
1137
ef0ee844
TS
11382006-04-26 Thiemo Seufer <ths@networkno.de>
1139
1140 * mips.h: Improve comments describing the bitfield instruction
1141 fields.
1142
f7675147
L
11432006-04-26 Julian Brown <julian@codesourcery.com>
1144
1145 * arm.h (FPU_VFP_EXT_V3): Define constant.
1146 (FPU_NEON_EXT_V1): Likewise.
1147 (FPU_VFP_HARD): Update.
1148 (FPU_VFP_V3): Define macro.
1149 (FPU_ARCH_VFP_V3, FPU_ARCH_VFP_V3_PLUS_NEON_V1): Define macros.
1150
ef0ee844 11512006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
d727e8c2
NC
1152
1153 * avr.h (AVR_ISA_PWMx): New.
1154
2da12c60
NS
11552006-03-28 Nathan Sidwell <nathan@codesourcery.com>
1156
1157 * m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010,
1158 cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851,
1159 cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e,
1160 cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x,
1161 cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove.
1162
0715c387
PB
11632006-03-10 Paul Brook <paul@codesourcery.com>
1164
1165 * arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions.
1166
34bdd094
DA
11672006-03-04 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1168
1169 * hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come
1170 first. Correct mask of bb "B" opcode.
1171
331d2d0d
L
11722006-02-27 H.J. Lu <hongjiu.lu@intel.com>
1173
1174 * i386.h (i386_optab): Support Intel Merom New Instructions.
1175
62b3e311
PB
11762006-02-24 Paul Brook <paul@codesourcery.com>
1177
1178 * arm.h: Add V7 feature bits.
1179
59cf82fe
L
11802006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1181
1182 * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
1183
e74cfd16
PB
11842006-01-31 Paul Brook <paul@codesourcery.com>
1185 Richard Earnshaw <rearnsha@arm.com>
1186
1187 * arm.h: Use ARM_CPU_FEATURE.
1188 (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
1189 (arm_feature_set): Change to a structure.
1190 (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
1191 ARM_FEATURE): New macros.
1192
5b3f8a92
HPN
11932005-12-07 Hans-Peter Nilsson <hp@axis.com>
1194
1195 * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
1196 (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
1197 (ADD_PC_INCR_OPCODE): Don't define.
1198
cb712a9e
L
11992005-12-06 H.J. Lu <hongjiu.lu@intel.com>
1200
1201 PR gas/1874
1202 * i386.h (i386_optab): Add 64bit support for monitor and mwait.
1203
0499d65b
TS
12042005-11-14 David Ung <davidu@mips.com>
1205
1206 * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
1207 instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
1208 save/restore encoding of the args field.
1209
ea5ca089
DB
12102005-10-28 Dave Brolley <brolley@redhat.com>
1211
1212 Contribute the following changes:
1213 2005-02-16 Dave Brolley <brolley@redhat.com>
1214
1215 * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
1216 cgen_isa_mask_* to cgen_bitset_*.
1217 * cgen.h: Likewise.
1218
16175d96
DB
1219 2003-10-21 Richard Sandiford <rsandifo@redhat.com>
1220
1221 * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
1222 (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
1223 (CGEN_CPU_TABLE): Make isas a ponter.
1224
1225 2003-09-29 Dave Brolley <brolley@redhat.com>
1226
1227 * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
1228 (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
1229 (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
1230
1231 2002-12-13 Dave Brolley <brolley@redhat.com>
1232
1233 * cgen.h (symcat.h): #include it.
1234 (cgen-bitset.h): #include it.
1235 (CGEN_ATTR_VALUE_TYPE): Now a union.
1236 (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
1237 (CGEN_ATTR_ENTRY): 'value' now unsigned.
1238 (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
1239 * cgen-bitset.h: New file.
1240
3c9b82ba
NC
12412005-09-30 Catherine Moore <clm@cm00re.com>
1242
1243 * bfin.h: New file.
1244
6a2375c6
JB
12452005-10-24 Jan Beulich <jbeulich@novell.com>
1246
1247 * ia64.h (enum ia64_opnd): Move memory operand out of set of
1248 indirect operands.
1249
c06a12f8
DA
12502005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1251
1252 * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes.
1253 Add FLAG_STRICT to pa10 ftest opcode.
1254
4d443107
DA
12552005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1256
1257 * hppa.h (pa_opcodes): Remove lha entries.
1258
f0a3b40f
DA
12592005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1260
1261 * hppa.h (FLAG_STRICT): Revise comment.
1262 (pa_opcode): Revise ordering rules. Add/move strict pa10 variants
1263 before corresponding pa11 opcodes. Add strict pa10 register-immediate
1264 entries for "fdc".
1265
e210c36b
NC
12662005-09-30 Catherine Moore <clm@cm00re.com>
1267
1268 * bfin.h: New file.
1269
1b7e1362
DA
12702005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1271
1272 * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
1273
089b39de
CF
12742005-09-06 Chao-ying Fu <fu@mips.com>
1275
1276 * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
1277 OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
1278 define.
1279 Document !, $, *, &, g, +t, +T operand formats for MT instructions.
1280 (INSN_ASE_MASK): Update to include INSN_MT.
1281 (INSN_MT): New define for MT ASE.
1282
93c34b9b
CF
12832005-08-25 Chao-ying Fu <fu@mips.com>
1284
1285 * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
1286 OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
1287 OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
1288 OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
1289 OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
1290 Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
1291 instructions.
1292 (INSN_DSP): New define for DSP ASE.
1293
848cf006
AM
12942005-08-18 Alan Modra <amodra@bigpond.net.au>
1295
1296 * a29k.h: Delete.
1297
36ae0db3
DJ
12982005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
1299
1300 * ppc.h (PPC_OPCODE_E300): Define.
1301
8c929562
MS
13022005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
1303
1304 * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
1305
f7b8cccc
DA
13062005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1307
1308 PR gas/336
1309 * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
1310 and pitlb.
1311
8b5328ac
JB
13122005-07-27 Jan Beulich <jbeulich@novell.com>
1313
1314 * i386.h (i386_optab): Add comment to movd. Use LongMem for all
1315 movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
1316 Add movq-s as 64-bit variants of movd-s.
1317
f417d200
DA
13182005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1319
18b3bdfc
DA
1320 * hppa.h: Fix punctuation in comment.
1321
f417d200
DA
1322 * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for
1323 implicit space-register addressing. Set space-register bits on opcodes
1324 using implicit space-register addressing. Add various missing pa20
1325 long-immediate opcodes. Remove various opcodes using implicit 3-bit
1326 space-register addressing. Use "fE" instead of "fe" in various
1327 fstw opcodes.
1328
9a145ce6
JB
13292005-07-18 Jan Beulich <jbeulich@novell.com>
1330
1331 * i386.h (i386_optab): Operands of aam and aad are unsigned.
1332
90700ea2
L
13332007-07-15 H.J. Lu <hongjiu.lu@intel.com>
1334
1335 * i386.h (i386_optab): Support Intel VMX Instructions.
1336
48f130a8
DA
13372005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1338
1339 * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
1340
30123838
JB
13412005-07-05 Jan Beulich <jbeulich@novell.com>
1342
1343 * i386.h (i386_optab): Add new insns.
1344
47b0e7ad
NC
13452005-07-01 Nick Clifton <nickc@redhat.com>
1346
1347 * sparc.h: Add typedefs to structure declarations.
1348
b300c311
L
13492005-06-20 H.J. Lu <hongjiu.lu@intel.com>
1350
1351 PR 1013
1352 * i386.h (i386_optab): Update comments for 64bit addressing on
1353 mov. Allow 64bit addressing for mov and movq.
1354
2db495be
DA
13552005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1356
1357 * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
1358 respectively, in various floating-point load and store patterns.
1359
caa05036
DA
13602005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
1361
1362 * hppa.h (FLAG_STRICT): Correct comment.
1363 (pa_opcodes): Update load and store entries to allow both PA 1.X and
1364 PA 2.0 mneumonics when equivalent. Entries with cache control
1365 completers now require PA 1.1. Adjust whitespace.
1366
f4411256
AM
13672005-05-19 Anton Blanchard <anton@samba.org>
1368
1369 * ppc.h (PPC_OPCODE_POWER5): Define.
1370
e172dbf8
NC
13712005-05-10 Nick Clifton <nickc@redhat.com>
1372
1373 * Update the address and phone number of the FSF organization in
1374 the GPL notices in the following files:
1375 a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
1376 crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
1377 i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
1378 mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
1379 pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
1380 tic54x.h, tic80.h, v850.h, vax.h
1381
e44823cf
JB
13822005-05-09 Jan Beulich <jbeulich@novell.com>
1383
1384 * i386.h (i386_optab): Add ht and hnt.
1385
791fe849
MK
13862005-04-18 Mark Kettenis <kettenis@gnu.org>
1387
1388 * i386.h: Insert hyphens into selected VIA PadLock extensions.
1389 Add xcrypt-ctr. Provide aliases without hyphens.
1390
faa7ef87
L
13912005-04-13 H.J. Lu <hongjiu.lu@intel.com>
1392
a63027e5
L
1393 Moved from ../ChangeLog
1394
faa7ef87
L
1395 2005-04-12 Paul Brook <paul@codesourcery.com>
1396 * m88k.h: Rename psr macros to avoid conflicts.
1397
1398 2005-03-12 Zack Weinberg <zack@codesourcery.com>
1399 * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
1400 Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
1401 and ARM_ARCH_V6ZKT2.
1402
1403 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
1404 * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
1405 Remove redundant instruction types.
1406 (struct argument): X_op - new field.
1407 (struct cst4_entry): Remove.
1408 (no_op_insn): Declare.
1409
1410 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
1411 * crx.h (enum argtype): Rename types, remove unused types.
1412
1413 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
1414 * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
1415 (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
1416 (enum operand_type): Rearrange operands, edit comments.
1417 replace us<N> with ui<N> for unsigned immediate.
1418 replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
1419 displacements (respectively).
1420 replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
1421 (instruction type): Add NO_TYPE_INS.
1422 (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
1423 (operand_entry): New field - 'flags'.
1424 (operand flags): New.
1425
1426 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
1427 * crx.h (operand_type): Remove redundant types i3, i4,
1428 i5, i8, i12.
1429 Add new unsigned immediate types us3, us4, us5, us16.
1430
bc4bd9ab
MK
14312005-04-12 Mark Kettenis <kettenis@gnu.org>
1432
1433 * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
1434 adjust them accordingly.
1435
373ff435
JB
14362005-04-01 Jan Beulich <jbeulich@novell.com>
1437
1438 * i386.h (i386_optab): Add rdtscp.
1439
4cc91dba
L
14402005-03-29 H.J. Lu <hongjiu.lu@intel.com>
1441
1442 * i386.h (i386_optab): Don't allow the `l' suffix for moving
418a8fca
AS
1443 between memory and segment register. Allow movq for moving between
1444 general-purpose register and segment register.
4cc91dba 1445
9ae09ff9
JB
14462005-02-09 Jan Beulich <jbeulich@novell.com>
1447
1448 PR gas/707
1449 * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
1450 FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
1451 fnstsw.
1452
638e7a64
NS
14532006-02-07 Nathan Sidwell <nathan@codesourcery.com>
1454
1455 * m68k.h (m68008, m68ec030, m68882): Remove.
1456 (m68k_mask): New.
1457 (cpu_m68k, cpu_cf): New.
1458 (mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
1459 mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
1460
90219bd0
AO
14612005-01-25 Alexandre Oliva <aoliva@redhat.com>
1462
1463 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
1464 * cgen.h (enum cgen_parse_operand_type): Add
1465 CGEN_PARSE_OPERAND_SYMBOLIC.
1466
239cb185
FF
14672005-01-21 Fred Fish <fnf@specifixinc.com>
1468
1469 * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
1470 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
1471 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
1472
dc9a9f39
FF
14732005-01-19 Fred Fish <fnf@specifixinc.com>
1474
1475 * mips.h (struct mips_opcode): Add new pinfo2 member.
1476 (INSN_ALIAS): New define for opcode table entries that are
1477 specific instances of another entry, such as 'move' for an 'or'
1478 with a zero operand.
1479 (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
1480 (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
1481
98e7aba8
ILT
14822004-12-09 Ian Lance Taylor <ian@wasabisystems.com>
1483
1484 * mips.h (CPU_RM9000): Define.
1485 (OPCODE_IS_MEMBER): Handle CPU_RM9000.
1486
37edbb65
JB
14872004-11-25 Jan Beulich <jbeulich@novell.com>
1488
1489 * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
1490 to/from test registers are illegal in 64-bit mode. Add missing
1491 NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
1492 (previously one had to explicitly encode a rex64 prefix). Re-enable
1493 lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
1494 support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
1495
14962004-11-23 Jan Beulich <jbeulich@novell.com>
5c6af06e
JB
1497
1498 * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
1499 available only with SSE2. Change the MMX additions introduced by SSE
1500 and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
1501 instructions by their now designated identifier (since combining i686
1502 and 3DNow! does not really imply 3DNow!A).
1503
f5c7edf4
AM
15042004-11-19 Alan Modra <amodra@bigpond.net.au>
1505
1506 * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
1507 struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
1508
7499d566
NC
15092004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
1510 Vineet Sharma <vineets@noida.hcltech.com>
1511
1512 * maxq.h: New file: Disassembly information for the maxq port.
1513
bcb9eebe
L
15142004-11-05 H.J. Lu <hongjiu.lu@intel.com>
1515
1516 * i386.h (i386_optab): Put back "movzb".
1517
94bb3d38
HPN
15182004-11-04 Hans-Peter Nilsson <hp@axis.com>
1519
1520 * cris.h (enum cris_insn_version_usage): Tweak formatting and
1521 comments. Remove member cris_ver_sim. Add members
1522 cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
1523 cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
1524 (struct cris_support_reg, struct cris_cond15): New types.
1525 (cris_conds15): Declare.
1526 (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
1527 (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
1528 (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
1529 (NOP_Z_BITS): Define in terms of NOP_OPCODE.
1530 (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
1531 SIZE_FIELD_UNSIGNED.
1532
37edbb65 15332004-11-04 Jan Beulich <jbeulich@novell.com>
9306ca4a
JB
1534
1535 * i386.h (sldx_Suf): Remove.
1536 (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
1537 (q_FP): Define, implying no REX64.
1538 (x_FP, sl_FP): Imply FloatMF.
1539 (i386_optab): Split reg and mem forms of moving from segment registers
1540 so that the memory forms can ignore the 16-/32-bit operand size
1541 distinction. Adjust a few others for Intel mode. Remove *FP uses from
1542 all non-floating-point instructions. Unite 32- and 64-bit forms of
1543 movsx, movzx, and movd. Adjust floating point operations for the above
1544 changes to the *FP macros. Add DefaultSize to floating point control
1545 insns operating on larger memory ranges. Remove left over comments
1546 hinting at certain insns being Intel-syntax ones where the ones
1547 actually meant are already gone.
1548
48c9f030
NC
15492004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
1550
1551 * crx.h: Add COPS_REG_INS - Coprocessor Special register
1552 instruction type.
1553
0dd132b6
NC
15542004-09-30 Paul Brook <paul@codesourcery.com>
1555
1556 * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
1557 (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
1558
23794b24
MM
15592004-09-11 Theodore A. Roth <troth@openavr.org>
1560
1561 * avr.h: Add support for
1562 atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
1563
2a309db0
AM
15642004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
1565
1566 * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
1567
b18c562e
NC
15682004-08-24 Dmitry Diky <diwil@spec.ru>
1569
1570 * msp430.h (msp430_opc): Add new instructions.
1571 (msp430_rcodes): Declare new instructions.
1572 (msp430_hcodes): Likewise..
1573
45d313cd
NC
15742004-08-13 Nick Clifton <nickc@redhat.com>
1575
1576 PR/301
1577 * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
1578 processors.
1579
30d1c836
ML
15802004-08-30 Michal Ludvig <mludvig@suse.cz>
1581
1582 * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
1583
9a45f1c2
L
15842004-07-22 H.J. Lu <hongjiu.lu@intel.com>
1585
1586 * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
1587
543613e9
NC
15882004-07-21 Jan Beulich <jbeulich@novell.com>
1589
1590 * i386.h: Adjust instruction descriptions to better match the
1591 specification.
1592
b781e558
RE
15932004-07-16 Richard Earnshaw <rearnsha@arm.com>
1594
1595 * arm.h: Remove all old content. Replace with architecture defines
1596 from gas/config/tc-arm.c.
1597
8577e690
AS
15982004-07-09 Andreas Schwab <schwab@suse.de>
1599
1600 * m68k.h: Fix comment.
1601
1fe1f39c
NC
16022004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
1603
1604 * crx.h: New file.
1605
1d9f512f
AM
16062004-06-24 Alan Modra <amodra@bigpond.net.au>
1607
1608 * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
1609
be8c092b
NC
16102004-05-24 Peter Barada <peter@the-baradas.com>
1611
1612 * m68k.h: Add 'size' to m68k_opcode.
1613
6b6e92f4
NC
16142004-05-05 Peter Barada <peter@the-baradas.com>
1615
1616 * m68k.h: Switch from ColdFire chip name to core variant.
1617
16182004-04-22 Peter Barada <peter@the-baradas.com>
fd99574b
NC
1619
1620 * m68k.h: Add mcfmac/mcfemac definitions. Update operand
1621 descriptions for new EMAC cases.
1622 Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
1623 handle Motorola MAC syntax.
1624 Allow disassembly of ColdFire V4e object files.
1625
fdd12ef3
AM
16262004-03-16 Alan Modra <amodra@bigpond.net.au>
1627
1628 * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines.
1629
3922a64c
L
16302004-03-12 Jakub Jelinek <jakub@redhat.com>
1631
1632 * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
1633
1f45d988
ML
16342004-03-12 Michal Ludvig <mludvig@suse.cz>
1635
1636 * i386.h (i386_optab): Added xstore as an alias for xstorerng.
1637
0f10071e
ML
16382004-03-12 Michal Ludvig <mludvig@suse.cz>
1639
1640 * i386.h (i386_optab): Added xstore/xcrypt insns.
1641
3255318a
NC
16422004-02-09 Anil Paranjpe <anilp1@KPITCummins.com>
1643
1644 * h8300.h (32bit ldc/stc): Add relaxing support.
1645
ca9a79a1 16462004-01-12 Anil Paranjpe <anilp1@KPITCummins.com>
fdd12ef3 1647
ca9a79a1
NC
1648 * h8300.h (BITOP): Pass MEMRELAX flag.
1649
875a0b14
NC
16502004-01-09 Anil Paranjpe <anilp1@KPITCummins.com>
1651
1652 * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
1653 except for the H8S.
252b5132 1654
c9e214e5 1655For older changes see ChangeLog-9103
252b5132 1656\f
752937aa
NC
1657Copyright (C) 2004-2012 Free Software Foundation, Inc.
1658
1659Copying and distribution of this file, with or without modification,
1660are permitted in any medium without royalty provided the copyright
1661notice and this notice are preserved.
1662
252b5132 1663Local Variables:
c9e214e5
AM
1664mode: change-log
1665left-margin: 8
1666fill-column: 74
252b5132
RH
1667version-control: never
1668End:
This page took 0.633967 seconds and 4 git commands to generate.