[bfd]
[deliverable/binutils-gdb.git] / include / opcode / ChangeLog
CommitLineData
bcb012d3
DD
12009-04-06 DJ Delorie <dj@redhat.com>
2
3 * h8300.h: Add relaxation attributes to MOVA opcodes.
4
69fe9ce5
AM
52009-03-10 Alan Modra <amodra@bigpond.net.au>
6
7 * ppc.h (ppc_parse_cpu): Declare.
8
c3b7224a
NC
92009-03-02 Qinwei <qinwei@sunnorth.com.cn>
10
11 * score-inst.h (score_insn_type, score_data_type): Add Ra_I9_I5
12 and _IMM11 for mbitclr and mbitset.
13 * score-datadep.h: Update dependency information.
14
066be9f7
PB
152009-02-26 Peter Bergner <bergner@vnet.ibm.com>
16
17 * ppc.h (PPC_OPCODE_POWER7): New.
18
fedc618e
DE
192009-02-06 Doug Evans <dje@google.com>
20
21 * i386.h: Add comment regarding sse* insns and prefixes.
22
52b6b6b9
JM
232009-02-03 Sandip Matte <sandip@rmicorp.com>
24
25 * mips.h (INSN_XLR): Define.
26 (INSN_CHIP_MASK): Update.
27 (CPU_XLR): Define.
28 (OPCODE_IS_MEMBER): Update.
29 (M_MSGSND, M_MSGLD, M_MSGLD_T, M_MSGWAIT, M_MSGWAIT_T): Define.
30
35669430
DE
312009-01-28 Doug Evans <dje@google.com>
32
33 * opcode/i386.h: Add multiple inclusion protection.
34 (EAX_REG_NUM,ECX_REG_NUM,EDX_REGNUM,EBX_REG_NUM,ESI_REG_NUM)
35 (EDI_REG_NUM): New macros.
36 (MODRM_MOD_FIELD,MODRM_REG_FIELD,MODRM_RM_FIELD): New macros.
37 (SIB_SCALE_FIELD,SIB_INDEX_FIELD,SIB_BASE_FIELD): New macros.
1d801e5f 38 (REX_PREFIX_P): New macro.
35669430 39
1cb0a767
PB
402009-01-09 Peter Bergner <bergner@vnet.ibm.com>
41
42 * ppc.h (struct powerpc_opcode): New field "deprecated".
43 (PPC_OPCODE_NOPOWER4): Delete.
44
3aa3176b
TS
452008-11-28 Joshua Kinard <kumba@gentoo.org>
46
47 * mips.h: Define CPU_R14000, CPU_R16000.
48 (OPCODE_IS_MEMBER): Include R14000, R16000 in test.
49
8e79c3df
CM
502008-11-18 Catherine Moore <clm@codesourcery.com>
51
52 * arm.h (FPU_NEON_FP16): New.
53 (FPU_ARCH_NEON_FP16): New.
54
de9a3e51
CF
552008-11-06 Chao-ying Fu <fu@mips.com>
56
57 * mips.h: Doucument '1' for 5-bit sync type.
58
1ca35711
L
592008-08-28 H.J. Lu <hongjiu.lu@intel.com>
60
61 * ia64.h (ia64_resource_specifier): Add IA64_RS_CR_IIB. Update
62 IA64_RS_CR.
63
9b4e5766
PB
642008-08-01 Peter Bergner <bergner@vnet.ibm.com>
65
66 * ppc.h (PPC_OPCODE_VSX, PPC_OPERAND_VSR): New.
67
081ba1b3
AM
682008-07-30 Michael J. Eager <eager@eagercon.com>
69
70 * ppc.h (PPC_OPCODE_405): Define.
71 (PPC_OPERAND_FSL, PPC_OPERAND_FCR, PPC_OPERAND_UDI): Define.
72
fa452fa6
PB
732008-06-13 Peter Bergner <bergner@vnet.ibm.com>
74
75 * ppc.h (ppc_cpu_t): New typedef.
76 (struct powerpc_opcode <flags>): Use it.
77 (struct powerpc_operand <insert, extract>): Likewise.
78 (struct powerpc_macro <flags>): Likewise.
79
bb35fb24
NC
802008-06-12 Adam Nemet <anemet@caviumnetworks.com>
81
82 * mips.h: Document new field descriptors +x, +X, +p, +P, +s, +S.
83 Update comment before MIPS16 field descriptors to mention MIPS16.
84 (OP_SH_BBITIND, OP_MASK_BBITIND): New bit mask and shift count for
85 BBIT.
86 (OP_SH_CINSPOS, OP_MASK_CINSPOS, OP_SH_CINSLM1, OP_MASK_CINSLM1):
87 New bit masks and shift counts for cins and exts.
88
dd3cbb7e
NC
89 * mips.h: Document new field descriptors +Q.
90 (OP_SH_SEQI, OP_MASK_SEQI): New bit mask and shift count for SEQI.
91
d0799671
AN
922008-04-28 Adam Nemet <anemet@caviumnetworks.com>
93
94 * mips.h (INSN_MACRO): Move it up to the the pinfo macros.
95 (INSN2_M_FP_S, INSN2_M_FP_D): New pinfo2 macros.
96
19a6653c
AM
972008-04-14 Edmar Wienskoski <edmar@freescale.com>
98
99 * ppc.h: (PPC_OPCODE_E500MC): New.
100
c0f3af97
L
1012008-04-03 H.J. Lu <hongjiu.lu@intel.com>
102
103 * i386.h (MAX_OPERANDS): Set to 5.
104 (MAX_MNEM_SIZE): Changed to 20.
105
e210c36b
NC
1062008-03-28 Eric B. Weddington <eric.weddington@atmel.com>
107
108 * avr.h (AVR_ISA_TINY3): Define new opcode set for attiny167.
109
b1cc4aeb
PB
1102008-03-09 Paul Brook <paul@codesourcery.com>
111
112 * arm.h (FPU_VFP_EXT_D32, FPU_VFP_V3D16, FPU_ARCH_VFP_V3D16): Define.
113
7e806470
PB
1142008-03-04 Paul Brook <paul@codesourcery.com>
115
116 * arm.h (ARM_EXT_V6M, ARM_EXT_BARRIER, ARM_EXT_THUMB_MSR): Define.
117 (ARM_AEXT_V6T2, ARM_AEXT_V7_ARM, ARM_AEXT_V7M): Use new flags.
118 (ARM_AEXT_V6M, ARM_ARCH_V6M): Define.
119
7b2185f9 1202008-02-27 Denis Vlasenko <vda.linux@googlemail.com>
af7329f0
NC
121 Nick Clifton <nickc@redhat.com>
122
123 PR 3134
124 * h8300.h (h8_opcodes): Add an encoding for a mov.l instruction
125 with a 32-bit displacement but without the top bit of the 4th byte
126 set.
127
796d5313
NC
1282008-02-18 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
129
130 * cr16.h (cr16_num_optab): Declared.
131
d669d37f
NC
1322008-02-14 Hakan Ardo <hakan@debian.org>
133
134 PR gas/2626
135 * avr.h (AVR_ISA_2xxe): Define.
136
e6429699
AN
1372008-02-04 Adam Nemet <anemet@caviumnetworks.com>
138
139 * mips.h: Update copyright.
140 (INSN_CHIP_MASK): New macro.
141 (INSN_OCTEON): New macro.
142 (CPU_OCTEON): New macro.
143 (OPCODE_IS_MEMBER): Handle Octeon instructions.
144
e210c36b
NC
1452008-01-23 Eric B. Weddington <eric.weddington@atmel.com>
146
147 * avr.h (AVR_ISA_RF401): Add new opcode set for at86rf401.
148
1492008-01-03 Eric B. Weddington <eric.weddington@atmel.com>
150
151 * avr.h (AVR_ISA_USB162): Add new opcode set.
152 (AVR_ISA_AVR3): Likewise.
153
350cc38d
MS
1542007-11-29 Mark Shinwell <shinwell@codesourcery.com>
155
156 * mips.h (INSN_LOONGSON_2E): New.
157 (INSN_LOONGSON_2F): New.
158 (CPU_LOONGSON_2E): New.
159 (CPU_LOONGSON_2F): New.
160 (OPCODE_IS_MEMBER): Update for Loongson-2E and -2F flags.
161
56950294
MS
1622007-11-29 Mark Shinwell <shinwell@codesourcery.com>
163
164 * mips.h (INSN_ISA*): Redefine certain values as an
165 enumeration. Update comments.
166 (mips_isa_table): New.
167 (ISA_MIPS*): Redefine to match enumeration.
168 (OPCODE_IS_MEMBER): Modify to correctly test new INSN_ISA*
169 values.
170
c3d65c1c
BE
1712007-08-08 Ben Elliston <bje@au.ibm.com>
172
173 * ppc.h (PPC_OPCODE_PPCPS): New.
174
0fdaa005
L
1752007-07-03 Nathan Sidwell <nathan@codesourcery.com>
176
177 * m68k.h: Document j K & E.
178
1792007-06-29 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
3d3d428f
NC
180
181 * cr16.h: New file for CR16 target.
182
3896c469
AM
1832007-05-02 Alan Modra <amodra@bigpond.net.au>
184
185 * ppc.h (PPC_OPERAND_PLUS1): Update comment.
186
9a2e615a
NS
1872007-04-23 Nathan Sidwell <nathan@codesourcery.com>
188
189 * m68k.h (mcfisa_c): New.
190 (mcfusp, mcf_mask): Adjust.
191
b84bf58a
AM
1922007-04-20 Alan Modra <amodra@bigpond.net.au>
193
194 * ppc.h (struct powerpc_operand): Replace "bits" with "bitm".
195 (num_powerpc_operands): Declare.
196 (PPC_OPERAND_SIGNED et al): Redefine as hex.
197 (PPC_OPERAND_PLUS1): Define.
198
831480e9 1992007-03-21 H.J. Lu <hongjiu.lu@intel.com>
161a04f6
L
200
201 * i386.h (REX_MODE64): Renamed to ...
202 (REX_W): This.
203 (REX_EXTX): Renamed to ...
204 (REX_R): This.
205 (REX_EXTY): Renamed to ...
206 (REX_X): This.
207 (REX_EXTZ): Renamed to ...
208 (REX_B): This.
209
0b1cf022
L
2102007-03-15 H.J. Lu <hongjiu.lu@intel.com>
211
212 * i386.h: Add entries from config/tc-i386.h and move tables
213 to opcodes/i386-opc.h.
214
d796c0ad
L
2152007-03-13 H.J. Lu <hongjiu.lu@intel.com>
216
217 * i386.h (FloatDR): Removed.
218 (i386_optab): Use FloatD and FloatD|FloatR instead of FloatDR.
219
30ac7323
AM
2202007-03-01 Alan Modra <amodra@bigpond.net.au>
221
222 * spu-insns.h: Add soma double-float insns.
223
8b082fb1 2242007-02-20 Thiemo Seufer <ths@mips.com>
d796c0ad 225 Chao-Ying Fu <fu@mips.com>
8b082fb1
TS
226
227 * mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
228 (INSN_DSPR2): Add flag for DSP R2 instructions.
229 (M_BALIGN): New macro.
230
4eed87de
AM
2312007-02-14 Alan Modra <amodra@bigpond.net.au>
232
233 * i386.h (i386_optab): Replace all occurrences of Seg2ShortForm
234 and Seg3ShortFrom with Shortform.
235
fda592e8
L
2362007-02-11 H.J. Lu <hongjiu.lu@intel.com>
237
238 PR gas/4027
239 * i386.h (i386_optab): Put the real "test" before the pseudo
240 one.
241
3bdcfdf4
KH
2422007-01-08 Kazu Hirata <kazu@codesourcery.com>
243
244 * m68k.h (m68010up): OR fido_a.
245
9840d27e
KH
2462006-12-25 Kazu Hirata <kazu@codesourcery.com>
247
248 * m68k.h (fido_a): New.
249
c629cdac
KH
2502006-12-24 Kazu Hirata <kazu@codesourcery.com>
251
252 * m68k.h (mcfmac, mcfemac, cfloat, mcfhwdiv, mcfisa_a,
253 mcfisa_aa, mcfisa_b, mcfusp, mcf_mask): Double the defined
254 values.
255
b7d9ef37
L
2562006-11-08 H.J. Lu <hongjiu.lu@intel.com>
257
258 * i386.h (i386_optab): Replace CpuPNI with CpuSSE3.
259
b138abaa
NC
2602006-10-31 Mei Ligang <ligang@sunnorth.com.cn>
261
262 * score-inst.h (enum score_insn_type): Add Insn_internal.
263
e9f53129
AM
2642006-10-25 Trevor Smigiel <Trevor_Smigiel@playstation.sony.com>
265 Yukishige Shibata <shibata@rd.scei.sony.co.jp>
266 Nobuhisa Fujinami <fnami@rd.scei.sony.co.jp>
267 Takeaki Fukuoka <fukuoka@rd.scei.sony.co.jp>
268 Alan Modra <amodra@bigpond.net.au>
269
270 * spu-insns.h: New file.
271 * spu.h: New file.
272
ede602d7
AM
2732006-10-24 Andrew Pinski <andrew_pinski@playstation.sony.com>
274
275 * ppc.h (PPC_OPCODE_CELL): Define.
276
7918206c
MM
2772006-10-23 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
278
279 * i386.h : Modify opcode to support for the change in POPCNT opcode
280 in amdfam10 architecture.
281
ef05d495
L
2822006-09-28 H.J. Lu <hongjiu.lu@intel.com>
283
284 * i386.h: Replace CpuMNI with CpuSSSE3.
285
2d447fca
JM
2862006-09-26 Mark Shinwell <shinwell@codesourcery.com>
287 Joseph Myers <joseph@codesourcery.com>
288 Ian Lance Taylor <ian@wasabisystems.com>
289 Ben Elliston <bje@wasabisystems.com>
290
291 * arm.h (ARM_CEXT_IWMMXT2, ARM_ARCH_IWMMXT2): Define.
292
1c0d3aa6
NC
2932006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
294
295 * score-datadep.h: New file.
296 * score-inst.h: New file.
297
c2f0420e
L
2982006-07-14 H.J. Lu <hongjiu.lu@intel.com>
299
300 * i386.h (i386_optab): Remove InvMem from maskmovq, movhlps,
301 movlhps, movmskps, pextrw, pmovmskb, movmskpd, maskmovdqu,
302 movdq2q and movq2dq.
303
050dfa73
MM
3042006-07-10 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
305 Michael Meissner <michael.meissner@amd.com>
306
307 * i386.h: Add amdfam10 new instructions (SSE4a and ABM instructions).
308
15965411
L
3092006-06-12 H.J. Lu <hongjiu.lu@intel.com>
310
311 * i386.h (i386_optab): Add "nop" with memory reference.
312
46e883c5
L
3132006-06-12 H.J. Lu <hongjiu.lu@intel.com>
314
315 * i386.h (i386_optab): Update comment for 64bit NOP.
316
9622b051
AM
3172006-06-06 Ben Elliston <bje@au.ibm.com>
318 Anton Blanchard <anton@samba.org>
319
320 * ppc.h (PPC_OPCODE_POWER6): Define.
321 Adjust whitespace.
322
a9e24354
TS
3232006-06-05 Thiemo Seufer <ths@mips.com>
324
325 * mips.h: Improve description of MT flags.
326
a596001e
RS
3272006-05-25 Richard Sandiford <richard@codesourcery.com>
328
329 * m68k.h (mcf_mask): Define.
330
d43b4baf
TS
3312006-05-05 Thiemo Seufer <ths@mips.com>
332 David Ung <davidu@mips.com>
333
334 * mips.h (enum): Add macro M_CACHE_AB.
335
39a7806d
TS
3362006-05-04 Thiemo Seufer <ths@mips.com>
337 Nigel Stephens <nigel@mips.com>
338 David Ung <davidu@mips.com>
339
340 * mips.h: Add INSN_SMARTMIPS define.
341
9bcd4f99
TS
3422006-04-30 Thiemo Seufer <ths@mips.com>
343 David Ung <davidu@mips.com>
344
345 * mips.h: Defines udi bits and masks. Add description of
346 characters which may appear in the args field of udi
347 instructions.
348
ef0ee844
TS
3492006-04-26 Thiemo Seufer <ths@networkno.de>
350
351 * mips.h: Improve comments describing the bitfield instruction
352 fields.
353
f7675147
L
3542006-04-26 Julian Brown <julian@codesourcery.com>
355
356 * arm.h (FPU_VFP_EXT_V3): Define constant.
357 (FPU_NEON_EXT_V1): Likewise.
358 (FPU_VFP_HARD): Update.
359 (FPU_VFP_V3): Define macro.
360 (FPU_ARCH_VFP_V3, FPU_ARCH_VFP_V3_PLUS_NEON_V1): Define macros.
361
ef0ee844 3622006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
d727e8c2
NC
363
364 * avr.h (AVR_ISA_PWMx): New.
365
2da12c60
NS
3662006-03-28 Nathan Sidwell <nathan@codesourcery.com>
367
368 * m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010,
369 cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851,
370 cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e,
371 cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x,
372 cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove.
373
0715c387
PB
3742006-03-10 Paul Brook <paul@codesourcery.com>
375
376 * arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions.
377
34bdd094
DA
3782006-03-04 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
379
380 * hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come
381 first. Correct mask of bb "B" opcode.
382
331d2d0d
L
3832006-02-27 H.J. Lu <hongjiu.lu@intel.com>
384
385 * i386.h (i386_optab): Support Intel Merom New Instructions.
386
62b3e311
PB
3872006-02-24 Paul Brook <paul@codesourcery.com>
388
389 * arm.h: Add V7 feature bits.
390
59cf82fe
L
3912006-02-23 H.J. Lu <hongjiu.lu@intel.com>
392
393 * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
394
e74cfd16
PB
3952006-01-31 Paul Brook <paul@codesourcery.com>
396 Richard Earnshaw <rearnsha@arm.com>
397
398 * arm.h: Use ARM_CPU_FEATURE.
399 (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
400 (arm_feature_set): Change to a structure.
401 (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
402 ARM_FEATURE): New macros.
403
5b3f8a92
HPN
4042005-12-07 Hans-Peter Nilsson <hp@axis.com>
405
406 * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
407 (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
408 (ADD_PC_INCR_OPCODE): Don't define.
409
cb712a9e
L
4102005-12-06 H.J. Lu <hongjiu.lu@intel.com>
411
412 PR gas/1874
413 * i386.h (i386_optab): Add 64bit support for monitor and mwait.
414
0499d65b
TS
4152005-11-14 David Ung <davidu@mips.com>
416
417 * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
418 instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
419 save/restore encoding of the args field.
420
ea5ca089
DB
4212005-10-28 Dave Brolley <brolley@redhat.com>
422
423 Contribute the following changes:
424 2005-02-16 Dave Brolley <brolley@redhat.com>
425
426 * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
427 cgen_isa_mask_* to cgen_bitset_*.
428 * cgen.h: Likewise.
429
16175d96
DB
430 2003-10-21 Richard Sandiford <rsandifo@redhat.com>
431
432 * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
433 (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
434 (CGEN_CPU_TABLE): Make isas a ponter.
435
436 2003-09-29 Dave Brolley <brolley@redhat.com>
437
438 * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
439 (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
440 (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
441
442 2002-12-13 Dave Brolley <brolley@redhat.com>
443
444 * cgen.h (symcat.h): #include it.
445 (cgen-bitset.h): #include it.
446 (CGEN_ATTR_VALUE_TYPE): Now a union.
447 (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
448 (CGEN_ATTR_ENTRY): 'value' now unsigned.
449 (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
450 * cgen-bitset.h: New file.
451
3c9b82ba
NC
4522005-09-30 Catherine Moore <clm@cm00re.com>
453
454 * bfin.h: New file.
455
6a2375c6
JB
4562005-10-24 Jan Beulich <jbeulich@novell.com>
457
458 * ia64.h (enum ia64_opnd): Move memory operand out of set of
459 indirect operands.
460
c06a12f8
DA
4612005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
462
463 * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes.
464 Add FLAG_STRICT to pa10 ftest opcode.
465
4d443107
DA
4662005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
467
468 * hppa.h (pa_opcodes): Remove lha entries.
469
f0a3b40f
DA
4702005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
471
472 * hppa.h (FLAG_STRICT): Revise comment.
473 (pa_opcode): Revise ordering rules. Add/move strict pa10 variants
474 before corresponding pa11 opcodes. Add strict pa10 register-immediate
475 entries for "fdc".
476
e210c36b
NC
4772005-09-30 Catherine Moore <clm@cm00re.com>
478
479 * bfin.h: New file.
480
1b7e1362
DA
4812005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
482
483 * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
484
089b39de
CF
4852005-09-06 Chao-ying Fu <fu@mips.com>
486
487 * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
488 OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
489 define.
490 Document !, $, *, &, g, +t, +T operand formats for MT instructions.
491 (INSN_ASE_MASK): Update to include INSN_MT.
492 (INSN_MT): New define for MT ASE.
493
93c34b9b
CF
4942005-08-25 Chao-ying Fu <fu@mips.com>
495
496 * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
497 OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
498 OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
499 OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
500 OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
501 Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
502 instructions.
503 (INSN_DSP): New define for DSP ASE.
504
848cf006
AM
5052005-08-18 Alan Modra <amodra@bigpond.net.au>
506
507 * a29k.h: Delete.
508
36ae0db3
DJ
5092005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
510
511 * ppc.h (PPC_OPCODE_E300): Define.
512
8c929562
MS
5132005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
514
515 * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
516
f7b8cccc
DA
5172005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
518
519 PR gas/336
520 * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
521 and pitlb.
522
8b5328ac
JB
5232005-07-27 Jan Beulich <jbeulich@novell.com>
524
525 * i386.h (i386_optab): Add comment to movd. Use LongMem for all
526 movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
527 Add movq-s as 64-bit variants of movd-s.
528
f417d200
DA
5292005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
530
18b3bdfc
DA
531 * hppa.h: Fix punctuation in comment.
532
f417d200
DA
533 * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for
534 implicit space-register addressing. Set space-register bits on opcodes
535 using implicit space-register addressing. Add various missing pa20
536 long-immediate opcodes. Remove various opcodes using implicit 3-bit
537 space-register addressing. Use "fE" instead of "fe" in various
538 fstw opcodes.
539
9a145ce6
JB
5402005-07-18 Jan Beulich <jbeulich@novell.com>
541
542 * i386.h (i386_optab): Operands of aam and aad are unsigned.
543
90700ea2
L
5442007-07-15 H.J. Lu <hongjiu.lu@intel.com>
545
546 * i386.h (i386_optab): Support Intel VMX Instructions.
547
48f130a8
DA
5482005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
549
550 * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
551
30123838
JB
5522005-07-05 Jan Beulich <jbeulich@novell.com>
553
554 * i386.h (i386_optab): Add new insns.
555
47b0e7ad
NC
5562005-07-01 Nick Clifton <nickc@redhat.com>
557
558 * sparc.h: Add typedefs to structure declarations.
559
b300c311
L
5602005-06-20 H.J. Lu <hongjiu.lu@intel.com>
561
562 PR 1013
563 * i386.h (i386_optab): Update comments for 64bit addressing on
564 mov. Allow 64bit addressing for mov and movq.
565
2db495be
DA
5662005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
567
568 * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
569 respectively, in various floating-point load and store patterns.
570
caa05036
DA
5712005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
572
573 * hppa.h (FLAG_STRICT): Correct comment.
574 (pa_opcodes): Update load and store entries to allow both PA 1.X and
575 PA 2.0 mneumonics when equivalent. Entries with cache control
576 completers now require PA 1.1. Adjust whitespace.
577
f4411256
AM
5782005-05-19 Anton Blanchard <anton@samba.org>
579
580 * ppc.h (PPC_OPCODE_POWER5): Define.
581
e172dbf8
NC
5822005-05-10 Nick Clifton <nickc@redhat.com>
583
584 * Update the address and phone number of the FSF organization in
585 the GPL notices in the following files:
586 a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
587 crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
588 i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
589 mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
590 pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
591 tic54x.h, tic80.h, v850.h, vax.h
592
e44823cf
JB
5932005-05-09 Jan Beulich <jbeulich@novell.com>
594
595 * i386.h (i386_optab): Add ht and hnt.
596
791fe849
MK
5972005-04-18 Mark Kettenis <kettenis@gnu.org>
598
599 * i386.h: Insert hyphens into selected VIA PadLock extensions.
600 Add xcrypt-ctr. Provide aliases without hyphens.
601
faa7ef87
L
6022005-04-13 H.J. Lu <hongjiu.lu@intel.com>
603
a63027e5
L
604 Moved from ../ChangeLog
605
faa7ef87
L
606 2005-04-12 Paul Brook <paul@codesourcery.com>
607 * m88k.h: Rename psr macros to avoid conflicts.
608
609 2005-03-12 Zack Weinberg <zack@codesourcery.com>
610 * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
611 Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
612 and ARM_ARCH_V6ZKT2.
613
614 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
615 * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
616 Remove redundant instruction types.
617 (struct argument): X_op - new field.
618 (struct cst4_entry): Remove.
619 (no_op_insn): Declare.
620
621 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
622 * crx.h (enum argtype): Rename types, remove unused types.
623
624 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
625 * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
626 (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
627 (enum operand_type): Rearrange operands, edit comments.
628 replace us<N> with ui<N> for unsigned immediate.
629 replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
630 displacements (respectively).
631 replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
632 (instruction type): Add NO_TYPE_INS.
633 (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
634 (operand_entry): New field - 'flags'.
635 (operand flags): New.
636
637 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
638 * crx.h (operand_type): Remove redundant types i3, i4,
639 i5, i8, i12.
640 Add new unsigned immediate types us3, us4, us5, us16.
641
bc4bd9ab
MK
6422005-04-12 Mark Kettenis <kettenis@gnu.org>
643
644 * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
645 adjust them accordingly.
646
373ff435
JB
6472005-04-01 Jan Beulich <jbeulich@novell.com>
648
649 * i386.h (i386_optab): Add rdtscp.
650
4cc91dba
L
6512005-03-29 H.J. Lu <hongjiu.lu@intel.com>
652
653 * i386.h (i386_optab): Don't allow the `l' suffix for moving
418a8fca
AS
654 between memory and segment register. Allow movq for moving between
655 general-purpose register and segment register.
4cc91dba 656
9ae09ff9
JB
6572005-02-09 Jan Beulich <jbeulich@novell.com>
658
659 PR gas/707
660 * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
661 FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
662 fnstsw.
663
638e7a64
NS
6642006-02-07 Nathan Sidwell <nathan@codesourcery.com>
665
666 * m68k.h (m68008, m68ec030, m68882): Remove.
667 (m68k_mask): New.
668 (cpu_m68k, cpu_cf): New.
669 (mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
670 mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
671
90219bd0
AO
6722005-01-25 Alexandre Oliva <aoliva@redhat.com>
673
674 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
675 * cgen.h (enum cgen_parse_operand_type): Add
676 CGEN_PARSE_OPERAND_SYMBOLIC.
677
239cb185
FF
6782005-01-21 Fred Fish <fnf@specifixinc.com>
679
680 * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
681 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
682 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
683
dc9a9f39
FF
6842005-01-19 Fred Fish <fnf@specifixinc.com>
685
686 * mips.h (struct mips_opcode): Add new pinfo2 member.
687 (INSN_ALIAS): New define for opcode table entries that are
688 specific instances of another entry, such as 'move' for an 'or'
689 with a zero operand.
690 (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
691 (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
692
98e7aba8
ILT
6932004-12-09 Ian Lance Taylor <ian@wasabisystems.com>
694
695 * mips.h (CPU_RM9000): Define.
696 (OPCODE_IS_MEMBER): Handle CPU_RM9000.
697
37edbb65
JB
6982004-11-25 Jan Beulich <jbeulich@novell.com>
699
700 * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
701 to/from test registers are illegal in 64-bit mode. Add missing
702 NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
703 (previously one had to explicitly encode a rex64 prefix). Re-enable
704 lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
705 support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
706
7072004-11-23 Jan Beulich <jbeulich@novell.com>
5c6af06e
JB
708
709 * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
710 available only with SSE2. Change the MMX additions introduced by SSE
711 and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
712 instructions by their now designated identifier (since combining i686
713 and 3DNow! does not really imply 3DNow!A).
714
f5c7edf4
AM
7152004-11-19 Alan Modra <amodra@bigpond.net.au>
716
717 * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
718 struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
719
7499d566
NC
7202004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
721 Vineet Sharma <vineets@noida.hcltech.com>
722
723 * maxq.h: New file: Disassembly information for the maxq port.
724
bcb9eebe
L
7252004-11-05 H.J. Lu <hongjiu.lu@intel.com>
726
727 * i386.h (i386_optab): Put back "movzb".
728
94bb3d38
HPN
7292004-11-04 Hans-Peter Nilsson <hp@axis.com>
730
731 * cris.h (enum cris_insn_version_usage): Tweak formatting and
732 comments. Remove member cris_ver_sim. Add members
733 cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
734 cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
735 (struct cris_support_reg, struct cris_cond15): New types.
736 (cris_conds15): Declare.
737 (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
738 (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
739 (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
740 (NOP_Z_BITS): Define in terms of NOP_OPCODE.
741 (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
742 SIZE_FIELD_UNSIGNED.
743
37edbb65 7442004-11-04 Jan Beulich <jbeulich@novell.com>
9306ca4a
JB
745
746 * i386.h (sldx_Suf): Remove.
747 (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
748 (q_FP): Define, implying no REX64.
749 (x_FP, sl_FP): Imply FloatMF.
750 (i386_optab): Split reg and mem forms of moving from segment registers
751 so that the memory forms can ignore the 16-/32-bit operand size
752 distinction. Adjust a few others for Intel mode. Remove *FP uses from
753 all non-floating-point instructions. Unite 32- and 64-bit forms of
754 movsx, movzx, and movd. Adjust floating point operations for the above
755 changes to the *FP macros. Add DefaultSize to floating point control
756 insns operating on larger memory ranges. Remove left over comments
757 hinting at certain insns being Intel-syntax ones where the ones
758 actually meant are already gone.
759
48c9f030
NC
7602004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
761
762 * crx.h: Add COPS_REG_INS - Coprocessor Special register
763 instruction type.
764
0dd132b6
NC
7652004-09-30 Paul Brook <paul@codesourcery.com>
766
767 * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
768 (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
769
23794b24
MM
7702004-09-11 Theodore A. Roth <troth@openavr.org>
771
772 * avr.h: Add support for
773 atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
774
2a309db0
AM
7752004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
776
777 * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
778
b18c562e
NC
7792004-08-24 Dmitry Diky <diwil@spec.ru>
780
781 * msp430.h (msp430_opc): Add new instructions.
782 (msp430_rcodes): Declare new instructions.
783 (msp430_hcodes): Likewise..
784
45d313cd
NC
7852004-08-13 Nick Clifton <nickc@redhat.com>
786
787 PR/301
788 * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
789 processors.
790
30d1c836
ML
7912004-08-30 Michal Ludvig <mludvig@suse.cz>
792
793 * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
794
9a45f1c2
L
7952004-07-22 H.J. Lu <hongjiu.lu@intel.com>
796
797 * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
798
543613e9
NC
7992004-07-21 Jan Beulich <jbeulich@novell.com>
800
801 * i386.h: Adjust instruction descriptions to better match the
802 specification.
803
b781e558
RE
8042004-07-16 Richard Earnshaw <rearnsha@arm.com>
805
806 * arm.h: Remove all old content. Replace with architecture defines
807 from gas/config/tc-arm.c.
808
8577e690
AS
8092004-07-09 Andreas Schwab <schwab@suse.de>
810
811 * m68k.h: Fix comment.
812
1fe1f39c
NC
8132004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
814
815 * crx.h: New file.
816
1d9f512f
AM
8172004-06-24 Alan Modra <amodra@bigpond.net.au>
818
819 * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
820
be8c092b
NC
8212004-05-24 Peter Barada <peter@the-baradas.com>
822
823 * m68k.h: Add 'size' to m68k_opcode.
824
6b6e92f4
NC
8252004-05-05 Peter Barada <peter@the-baradas.com>
826
827 * m68k.h: Switch from ColdFire chip name to core variant.
828
8292004-04-22 Peter Barada <peter@the-baradas.com>
fd99574b
NC
830
831 * m68k.h: Add mcfmac/mcfemac definitions. Update operand
832 descriptions for new EMAC cases.
833 Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
834 handle Motorola MAC syntax.
835 Allow disassembly of ColdFire V4e object files.
836
fdd12ef3
AM
8372004-03-16 Alan Modra <amodra@bigpond.net.au>
838
839 * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines.
840
3922a64c
L
8412004-03-12 Jakub Jelinek <jakub@redhat.com>
842
843 * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
844
1f45d988
ML
8452004-03-12 Michal Ludvig <mludvig@suse.cz>
846
847 * i386.h (i386_optab): Added xstore as an alias for xstorerng.
848
0f10071e
ML
8492004-03-12 Michal Ludvig <mludvig@suse.cz>
850
851 * i386.h (i386_optab): Added xstore/xcrypt insns.
852
3255318a
NC
8532004-02-09 Anil Paranjpe <anilp1@KPITCummins.com>
854
855 * h8300.h (32bit ldc/stc): Add relaxing support.
856
ca9a79a1 8572004-01-12 Anil Paranjpe <anilp1@KPITCummins.com>
fdd12ef3 858
ca9a79a1
NC
859 * h8300.h (BITOP): Pass MEMRELAX flag.
860
875a0b14
NC
8612004-01-09 Anil Paranjpe <anilp1@KPITCummins.com>
862
863 * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
864 except for the H8S.
252b5132 865
c9e214e5 866For older changes see ChangeLog-9103
252b5132
RH
867\f
868Local Variables:
c9e214e5
AM
869mode: change-log
870left-margin: 8
871fill-column: 74
252b5132
RH
872version-control: never
873End:
This page took 0.422591 seconds and 4 git commands to generate.