2008-11-06 Chao-ying Fu <fu@mips.com>
[deliverable/binutils-gdb.git] / include / opcode / ChangeLog
CommitLineData
de9a3e51
CF
12008-11-06 Chao-ying Fu <fu@mips.com>
2
3 * mips.h: Doucument '1' for 5-bit sync type.
4
1ca35711
L
52008-08-28 H.J. Lu <hongjiu.lu@intel.com>
6
7 * ia64.h (ia64_resource_specifier): Add IA64_RS_CR_IIB. Update
8 IA64_RS_CR.
9
9b4e5766
PB
102008-08-01 Peter Bergner <bergner@vnet.ibm.com>
11
12 * ppc.h (PPC_OPCODE_VSX, PPC_OPERAND_VSR): New.
13
081ba1b3
AM
142008-07-30 Michael J. Eager <eager@eagercon.com>
15
16 * ppc.h (PPC_OPCODE_405): Define.
17 (PPC_OPERAND_FSL, PPC_OPERAND_FCR, PPC_OPERAND_UDI): Define.
18
fa452fa6
PB
192008-06-13 Peter Bergner <bergner@vnet.ibm.com>
20
21 * ppc.h (ppc_cpu_t): New typedef.
22 (struct powerpc_opcode <flags>): Use it.
23 (struct powerpc_operand <insert, extract>): Likewise.
24 (struct powerpc_macro <flags>): Likewise.
25
bb35fb24
NC
262008-06-12 Adam Nemet <anemet@caviumnetworks.com>
27
28 * mips.h: Document new field descriptors +x, +X, +p, +P, +s, +S.
29 Update comment before MIPS16 field descriptors to mention MIPS16.
30 (OP_SH_BBITIND, OP_MASK_BBITIND): New bit mask and shift count for
31 BBIT.
32 (OP_SH_CINSPOS, OP_MASK_CINSPOS, OP_SH_CINSLM1, OP_MASK_CINSLM1):
33 New bit masks and shift counts for cins and exts.
34
dd3cbb7e
NC
35 * mips.h: Document new field descriptors +Q.
36 (OP_SH_SEQI, OP_MASK_SEQI): New bit mask and shift count for SEQI.
37
d0799671
AN
382008-04-28 Adam Nemet <anemet@caviumnetworks.com>
39
40 * mips.h (INSN_MACRO): Move it up to the the pinfo macros.
41 (INSN2_M_FP_S, INSN2_M_FP_D): New pinfo2 macros.
42
19a6653c
AM
432008-04-14 Edmar Wienskoski <edmar@freescale.com>
44
45 * ppc.h: (PPC_OPCODE_E500MC): New.
46
c0f3af97
L
472008-04-03 H.J. Lu <hongjiu.lu@intel.com>
48
49 * i386.h (MAX_OPERANDS): Set to 5.
50 (MAX_MNEM_SIZE): Changed to 20.
51
e210c36b
NC
522008-03-28 Eric B. Weddington <eric.weddington@atmel.com>
53
54 * avr.h (AVR_ISA_TINY3): Define new opcode set for attiny167.
55
b1cc4aeb
PB
562008-03-09 Paul Brook <paul@codesourcery.com>
57
58 * arm.h (FPU_VFP_EXT_D32, FPU_VFP_V3D16, FPU_ARCH_VFP_V3D16): Define.
59
7e806470
PB
602008-03-04 Paul Brook <paul@codesourcery.com>
61
62 * arm.h (ARM_EXT_V6M, ARM_EXT_BARRIER, ARM_EXT_THUMB_MSR): Define.
63 (ARM_AEXT_V6T2, ARM_AEXT_V7_ARM, ARM_AEXT_V7M): Use new flags.
64 (ARM_AEXT_V6M, ARM_ARCH_V6M): Define.
65
7b2185f9 662008-02-27 Denis Vlasenko <vda.linux@googlemail.com>
af7329f0
NC
67 Nick Clifton <nickc@redhat.com>
68
69 PR 3134
70 * h8300.h (h8_opcodes): Add an encoding for a mov.l instruction
71 with a 32-bit displacement but without the top bit of the 4th byte
72 set.
73
796d5313
NC
742008-02-18 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
75
76 * cr16.h (cr16_num_optab): Declared.
77
d669d37f
NC
782008-02-14 Hakan Ardo <hakan@debian.org>
79
80 PR gas/2626
81 * avr.h (AVR_ISA_2xxe): Define.
82
e6429699
AN
832008-02-04 Adam Nemet <anemet@caviumnetworks.com>
84
85 * mips.h: Update copyright.
86 (INSN_CHIP_MASK): New macro.
87 (INSN_OCTEON): New macro.
88 (CPU_OCTEON): New macro.
89 (OPCODE_IS_MEMBER): Handle Octeon instructions.
90
e210c36b
NC
912008-01-23 Eric B. Weddington <eric.weddington@atmel.com>
92
93 * avr.h (AVR_ISA_RF401): Add new opcode set for at86rf401.
94
952008-01-03 Eric B. Weddington <eric.weddington@atmel.com>
96
97 * avr.h (AVR_ISA_USB162): Add new opcode set.
98 (AVR_ISA_AVR3): Likewise.
99
350cc38d
MS
1002007-11-29 Mark Shinwell <shinwell@codesourcery.com>
101
102 * mips.h (INSN_LOONGSON_2E): New.
103 (INSN_LOONGSON_2F): New.
104 (CPU_LOONGSON_2E): New.
105 (CPU_LOONGSON_2F): New.
106 (OPCODE_IS_MEMBER): Update for Loongson-2E and -2F flags.
107
56950294
MS
1082007-11-29 Mark Shinwell <shinwell@codesourcery.com>
109
110 * mips.h (INSN_ISA*): Redefine certain values as an
111 enumeration. Update comments.
112 (mips_isa_table): New.
113 (ISA_MIPS*): Redefine to match enumeration.
114 (OPCODE_IS_MEMBER): Modify to correctly test new INSN_ISA*
115 values.
116
c3d65c1c
BE
1172007-08-08 Ben Elliston <bje@au.ibm.com>
118
119 * ppc.h (PPC_OPCODE_PPCPS): New.
120
0fdaa005
L
1212007-07-03 Nathan Sidwell <nathan@codesourcery.com>
122
123 * m68k.h: Document j K & E.
124
1252007-06-29 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
3d3d428f
NC
126
127 * cr16.h: New file for CR16 target.
128
3896c469
AM
1292007-05-02 Alan Modra <amodra@bigpond.net.au>
130
131 * ppc.h (PPC_OPERAND_PLUS1): Update comment.
132
9a2e615a
NS
1332007-04-23 Nathan Sidwell <nathan@codesourcery.com>
134
135 * m68k.h (mcfisa_c): New.
136 (mcfusp, mcf_mask): Adjust.
137
b84bf58a
AM
1382007-04-20 Alan Modra <amodra@bigpond.net.au>
139
140 * ppc.h (struct powerpc_operand): Replace "bits" with "bitm".
141 (num_powerpc_operands): Declare.
142 (PPC_OPERAND_SIGNED et al): Redefine as hex.
143 (PPC_OPERAND_PLUS1): Define.
144
831480e9 1452007-03-21 H.J. Lu <hongjiu.lu@intel.com>
161a04f6
L
146
147 * i386.h (REX_MODE64): Renamed to ...
148 (REX_W): This.
149 (REX_EXTX): Renamed to ...
150 (REX_R): This.
151 (REX_EXTY): Renamed to ...
152 (REX_X): This.
153 (REX_EXTZ): Renamed to ...
154 (REX_B): This.
155
0b1cf022
L
1562007-03-15 H.J. Lu <hongjiu.lu@intel.com>
157
158 * i386.h: Add entries from config/tc-i386.h and move tables
159 to opcodes/i386-opc.h.
160
d796c0ad
L
1612007-03-13 H.J. Lu <hongjiu.lu@intel.com>
162
163 * i386.h (FloatDR): Removed.
164 (i386_optab): Use FloatD and FloatD|FloatR instead of FloatDR.
165
30ac7323
AM
1662007-03-01 Alan Modra <amodra@bigpond.net.au>
167
168 * spu-insns.h: Add soma double-float insns.
169
8b082fb1 1702007-02-20 Thiemo Seufer <ths@mips.com>
d796c0ad 171 Chao-Ying Fu <fu@mips.com>
8b082fb1
TS
172
173 * mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
174 (INSN_DSPR2): Add flag for DSP R2 instructions.
175 (M_BALIGN): New macro.
176
4eed87de
AM
1772007-02-14 Alan Modra <amodra@bigpond.net.au>
178
179 * i386.h (i386_optab): Replace all occurrences of Seg2ShortForm
180 and Seg3ShortFrom with Shortform.
181
fda592e8
L
1822007-02-11 H.J. Lu <hongjiu.lu@intel.com>
183
184 PR gas/4027
185 * i386.h (i386_optab): Put the real "test" before the pseudo
186 one.
187
3bdcfdf4
KH
1882007-01-08 Kazu Hirata <kazu@codesourcery.com>
189
190 * m68k.h (m68010up): OR fido_a.
191
9840d27e
KH
1922006-12-25 Kazu Hirata <kazu@codesourcery.com>
193
194 * m68k.h (fido_a): New.
195
c629cdac
KH
1962006-12-24 Kazu Hirata <kazu@codesourcery.com>
197
198 * m68k.h (mcfmac, mcfemac, cfloat, mcfhwdiv, mcfisa_a,
199 mcfisa_aa, mcfisa_b, mcfusp, mcf_mask): Double the defined
200 values.
201
b7d9ef37
L
2022006-11-08 H.J. Lu <hongjiu.lu@intel.com>
203
204 * i386.h (i386_optab): Replace CpuPNI with CpuSSE3.
205
b138abaa
NC
2062006-10-31 Mei Ligang <ligang@sunnorth.com.cn>
207
208 * score-inst.h (enum score_insn_type): Add Insn_internal.
209
e9f53129
AM
2102006-10-25 Trevor Smigiel <Trevor_Smigiel@playstation.sony.com>
211 Yukishige Shibata <shibata@rd.scei.sony.co.jp>
212 Nobuhisa Fujinami <fnami@rd.scei.sony.co.jp>
213 Takeaki Fukuoka <fukuoka@rd.scei.sony.co.jp>
214 Alan Modra <amodra@bigpond.net.au>
215
216 * spu-insns.h: New file.
217 * spu.h: New file.
218
ede602d7
AM
2192006-10-24 Andrew Pinski <andrew_pinski@playstation.sony.com>
220
221 * ppc.h (PPC_OPCODE_CELL): Define.
222
7918206c
MM
2232006-10-23 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
224
225 * i386.h : Modify opcode to support for the change in POPCNT opcode
226 in amdfam10 architecture.
227
ef05d495
L
2282006-09-28 H.J. Lu <hongjiu.lu@intel.com>
229
230 * i386.h: Replace CpuMNI with CpuSSSE3.
231
2d447fca
JM
2322006-09-26 Mark Shinwell <shinwell@codesourcery.com>
233 Joseph Myers <joseph@codesourcery.com>
234 Ian Lance Taylor <ian@wasabisystems.com>
235 Ben Elliston <bje@wasabisystems.com>
236
237 * arm.h (ARM_CEXT_IWMMXT2, ARM_ARCH_IWMMXT2): Define.
238
1c0d3aa6
NC
2392006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
240
241 * score-datadep.h: New file.
242 * score-inst.h: New file.
243
c2f0420e
L
2442006-07-14 H.J. Lu <hongjiu.lu@intel.com>
245
246 * i386.h (i386_optab): Remove InvMem from maskmovq, movhlps,
247 movlhps, movmskps, pextrw, pmovmskb, movmskpd, maskmovdqu,
248 movdq2q and movq2dq.
249
050dfa73
MM
2502006-07-10 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
251 Michael Meissner <michael.meissner@amd.com>
252
253 * i386.h: Add amdfam10 new instructions (SSE4a and ABM instructions).
254
15965411
L
2552006-06-12 H.J. Lu <hongjiu.lu@intel.com>
256
257 * i386.h (i386_optab): Add "nop" with memory reference.
258
46e883c5
L
2592006-06-12 H.J. Lu <hongjiu.lu@intel.com>
260
261 * i386.h (i386_optab): Update comment for 64bit NOP.
262
9622b051
AM
2632006-06-06 Ben Elliston <bje@au.ibm.com>
264 Anton Blanchard <anton@samba.org>
265
266 * ppc.h (PPC_OPCODE_POWER6): Define.
267 Adjust whitespace.
268
a9e24354
TS
2692006-06-05 Thiemo Seufer <ths@mips.com>
270
271 * mips.h: Improve description of MT flags.
272
a596001e
RS
2732006-05-25 Richard Sandiford <richard@codesourcery.com>
274
275 * m68k.h (mcf_mask): Define.
276
d43b4baf
TS
2772006-05-05 Thiemo Seufer <ths@mips.com>
278 David Ung <davidu@mips.com>
279
280 * mips.h (enum): Add macro M_CACHE_AB.
281
39a7806d
TS
2822006-05-04 Thiemo Seufer <ths@mips.com>
283 Nigel Stephens <nigel@mips.com>
284 David Ung <davidu@mips.com>
285
286 * mips.h: Add INSN_SMARTMIPS define.
287
9bcd4f99
TS
2882006-04-30 Thiemo Seufer <ths@mips.com>
289 David Ung <davidu@mips.com>
290
291 * mips.h: Defines udi bits and masks. Add description of
292 characters which may appear in the args field of udi
293 instructions.
294
ef0ee844
TS
2952006-04-26 Thiemo Seufer <ths@networkno.de>
296
297 * mips.h: Improve comments describing the bitfield instruction
298 fields.
299
f7675147
L
3002006-04-26 Julian Brown <julian@codesourcery.com>
301
302 * arm.h (FPU_VFP_EXT_V3): Define constant.
303 (FPU_NEON_EXT_V1): Likewise.
304 (FPU_VFP_HARD): Update.
305 (FPU_VFP_V3): Define macro.
306 (FPU_ARCH_VFP_V3, FPU_ARCH_VFP_V3_PLUS_NEON_V1): Define macros.
307
ef0ee844 3082006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
d727e8c2
NC
309
310 * avr.h (AVR_ISA_PWMx): New.
311
2da12c60
NS
3122006-03-28 Nathan Sidwell <nathan@codesourcery.com>
313
314 * m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010,
315 cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851,
316 cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e,
317 cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x,
318 cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove.
319
0715c387
PB
3202006-03-10 Paul Brook <paul@codesourcery.com>
321
322 * arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions.
323
34bdd094
DA
3242006-03-04 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
325
326 * hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come
327 first. Correct mask of bb "B" opcode.
328
331d2d0d
L
3292006-02-27 H.J. Lu <hongjiu.lu@intel.com>
330
331 * i386.h (i386_optab): Support Intel Merom New Instructions.
332
62b3e311
PB
3332006-02-24 Paul Brook <paul@codesourcery.com>
334
335 * arm.h: Add V7 feature bits.
336
59cf82fe
L
3372006-02-23 H.J. Lu <hongjiu.lu@intel.com>
338
339 * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
340
e74cfd16
PB
3412006-01-31 Paul Brook <paul@codesourcery.com>
342 Richard Earnshaw <rearnsha@arm.com>
343
344 * arm.h: Use ARM_CPU_FEATURE.
345 (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
346 (arm_feature_set): Change to a structure.
347 (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
348 ARM_FEATURE): New macros.
349
5b3f8a92
HPN
3502005-12-07 Hans-Peter Nilsson <hp@axis.com>
351
352 * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
353 (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
354 (ADD_PC_INCR_OPCODE): Don't define.
355
cb712a9e
L
3562005-12-06 H.J. Lu <hongjiu.lu@intel.com>
357
358 PR gas/1874
359 * i386.h (i386_optab): Add 64bit support for monitor and mwait.
360
0499d65b
TS
3612005-11-14 David Ung <davidu@mips.com>
362
363 * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
364 instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
365 save/restore encoding of the args field.
366
ea5ca089
DB
3672005-10-28 Dave Brolley <brolley@redhat.com>
368
369 Contribute the following changes:
370 2005-02-16 Dave Brolley <brolley@redhat.com>
371
372 * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
373 cgen_isa_mask_* to cgen_bitset_*.
374 * cgen.h: Likewise.
375
16175d96
DB
376 2003-10-21 Richard Sandiford <rsandifo@redhat.com>
377
378 * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
379 (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
380 (CGEN_CPU_TABLE): Make isas a ponter.
381
382 2003-09-29 Dave Brolley <brolley@redhat.com>
383
384 * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
385 (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
386 (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
387
388 2002-12-13 Dave Brolley <brolley@redhat.com>
389
390 * cgen.h (symcat.h): #include it.
391 (cgen-bitset.h): #include it.
392 (CGEN_ATTR_VALUE_TYPE): Now a union.
393 (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
394 (CGEN_ATTR_ENTRY): 'value' now unsigned.
395 (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
396 * cgen-bitset.h: New file.
397
3c9b82ba
NC
3982005-09-30 Catherine Moore <clm@cm00re.com>
399
400 * bfin.h: New file.
401
6a2375c6
JB
4022005-10-24 Jan Beulich <jbeulich@novell.com>
403
404 * ia64.h (enum ia64_opnd): Move memory operand out of set of
405 indirect operands.
406
c06a12f8
DA
4072005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
408
409 * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes.
410 Add FLAG_STRICT to pa10 ftest opcode.
411
4d443107
DA
4122005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
413
414 * hppa.h (pa_opcodes): Remove lha entries.
415
f0a3b40f
DA
4162005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
417
418 * hppa.h (FLAG_STRICT): Revise comment.
419 (pa_opcode): Revise ordering rules. Add/move strict pa10 variants
420 before corresponding pa11 opcodes. Add strict pa10 register-immediate
421 entries for "fdc".
422
e210c36b
NC
4232005-09-30 Catherine Moore <clm@cm00re.com>
424
425 * bfin.h: New file.
426
1b7e1362
DA
4272005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
428
429 * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
430
089b39de
CF
4312005-09-06 Chao-ying Fu <fu@mips.com>
432
433 * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
434 OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
435 define.
436 Document !, $, *, &, g, +t, +T operand formats for MT instructions.
437 (INSN_ASE_MASK): Update to include INSN_MT.
438 (INSN_MT): New define for MT ASE.
439
93c34b9b
CF
4402005-08-25 Chao-ying Fu <fu@mips.com>
441
442 * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
443 OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
444 OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
445 OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
446 OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
447 Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
448 instructions.
449 (INSN_DSP): New define for DSP ASE.
450
848cf006
AM
4512005-08-18 Alan Modra <amodra@bigpond.net.au>
452
453 * a29k.h: Delete.
454
36ae0db3
DJ
4552005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
456
457 * ppc.h (PPC_OPCODE_E300): Define.
458
8c929562
MS
4592005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
460
461 * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
462
f7b8cccc
DA
4632005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
464
465 PR gas/336
466 * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
467 and pitlb.
468
8b5328ac
JB
4692005-07-27 Jan Beulich <jbeulich@novell.com>
470
471 * i386.h (i386_optab): Add comment to movd. Use LongMem for all
472 movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
473 Add movq-s as 64-bit variants of movd-s.
474
f417d200
DA
4752005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
476
18b3bdfc
DA
477 * hppa.h: Fix punctuation in comment.
478
f417d200
DA
479 * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for
480 implicit space-register addressing. Set space-register bits on opcodes
481 using implicit space-register addressing. Add various missing pa20
482 long-immediate opcodes. Remove various opcodes using implicit 3-bit
483 space-register addressing. Use "fE" instead of "fe" in various
484 fstw opcodes.
485
9a145ce6
JB
4862005-07-18 Jan Beulich <jbeulich@novell.com>
487
488 * i386.h (i386_optab): Operands of aam and aad are unsigned.
489
90700ea2
L
4902007-07-15 H.J. Lu <hongjiu.lu@intel.com>
491
492 * i386.h (i386_optab): Support Intel VMX Instructions.
493
48f130a8
DA
4942005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
495
496 * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
497
30123838
JB
4982005-07-05 Jan Beulich <jbeulich@novell.com>
499
500 * i386.h (i386_optab): Add new insns.
501
47b0e7ad
NC
5022005-07-01 Nick Clifton <nickc@redhat.com>
503
504 * sparc.h: Add typedefs to structure declarations.
505
b300c311
L
5062005-06-20 H.J. Lu <hongjiu.lu@intel.com>
507
508 PR 1013
509 * i386.h (i386_optab): Update comments for 64bit addressing on
510 mov. Allow 64bit addressing for mov and movq.
511
2db495be
DA
5122005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
513
514 * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
515 respectively, in various floating-point load and store patterns.
516
caa05036
DA
5172005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
518
519 * hppa.h (FLAG_STRICT): Correct comment.
520 (pa_opcodes): Update load and store entries to allow both PA 1.X and
521 PA 2.0 mneumonics when equivalent. Entries with cache control
522 completers now require PA 1.1. Adjust whitespace.
523
f4411256
AM
5242005-05-19 Anton Blanchard <anton@samba.org>
525
526 * ppc.h (PPC_OPCODE_POWER5): Define.
527
e172dbf8
NC
5282005-05-10 Nick Clifton <nickc@redhat.com>
529
530 * Update the address and phone number of the FSF organization in
531 the GPL notices in the following files:
532 a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
533 crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
534 i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
535 mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
536 pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
537 tic54x.h, tic80.h, v850.h, vax.h
538
e44823cf
JB
5392005-05-09 Jan Beulich <jbeulich@novell.com>
540
541 * i386.h (i386_optab): Add ht and hnt.
542
791fe849
MK
5432005-04-18 Mark Kettenis <kettenis@gnu.org>
544
545 * i386.h: Insert hyphens into selected VIA PadLock extensions.
546 Add xcrypt-ctr. Provide aliases without hyphens.
547
faa7ef87
L
5482005-04-13 H.J. Lu <hongjiu.lu@intel.com>
549
a63027e5
L
550 Moved from ../ChangeLog
551
faa7ef87
L
552 2005-04-12 Paul Brook <paul@codesourcery.com>
553 * m88k.h: Rename psr macros to avoid conflicts.
554
555 2005-03-12 Zack Weinberg <zack@codesourcery.com>
556 * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
557 Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
558 and ARM_ARCH_V6ZKT2.
559
560 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
561 * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
562 Remove redundant instruction types.
563 (struct argument): X_op - new field.
564 (struct cst4_entry): Remove.
565 (no_op_insn): Declare.
566
567 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
568 * crx.h (enum argtype): Rename types, remove unused types.
569
570 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
571 * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
572 (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
573 (enum operand_type): Rearrange operands, edit comments.
574 replace us<N> with ui<N> for unsigned immediate.
575 replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
576 displacements (respectively).
577 replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
578 (instruction type): Add NO_TYPE_INS.
579 (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
580 (operand_entry): New field - 'flags'.
581 (operand flags): New.
582
583 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
584 * crx.h (operand_type): Remove redundant types i3, i4,
585 i5, i8, i12.
586 Add new unsigned immediate types us3, us4, us5, us16.
587
bc4bd9ab
MK
5882005-04-12 Mark Kettenis <kettenis@gnu.org>
589
590 * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
591 adjust them accordingly.
592
373ff435
JB
5932005-04-01 Jan Beulich <jbeulich@novell.com>
594
595 * i386.h (i386_optab): Add rdtscp.
596
4cc91dba
L
5972005-03-29 H.J. Lu <hongjiu.lu@intel.com>
598
599 * i386.h (i386_optab): Don't allow the `l' suffix for moving
418a8fca
AS
600 between memory and segment register. Allow movq for moving between
601 general-purpose register and segment register.
4cc91dba 602
9ae09ff9
JB
6032005-02-09 Jan Beulich <jbeulich@novell.com>
604
605 PR gas/707
606 * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
607 FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
608 fnstsw.
609
638e7a64
NS
6102006-02-07 Nathan Sidwell <nathan@codesourcery.com>
611
612 * m68k.h (m68008, m68ec030, m68882): Remove.
613 (m68k_mask): New.
614 (cpu_m68k, cpu_cf): New.
615 (mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
616 mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
617
90219bd0
AO
6182005-01-25 Alexandre Oliva <aoliva@redhat.com>
619
620 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
621 * cgen.h (enum cgen_parse_operand_type): Add
622 CGEN_PARSE_OPERAND_SYMBOLIC.
623
239cb185
FF
6242005-01-21 Fred Fish <fnf@specifixinc.com>
625
626 * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
627 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
628 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
629
dc9a9f39
FF
6302005-01-19 Fred Fish <fnf@specifixinc.com>
631
632 * mips.h (struct mips_opcode): Add new pinfo2 member.
633 (INSN_ALIAS): New define for opcode table entries that are
634 specific instances of another entry, such as 'move' for an 'or'
635 with a zero operand.
636 (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
637 (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
638
98e7aba8
ILT
6392004-12-09 Ian Lance Taylor <ian@wasabisystems.com>
640
641 * mips.h (CPU_RM9000): Define.
642 (OPCODE_IS_MEMBER): Handle CPU_RM9000.
643
37edbb65
JB
6442004-11-25 Jan Beulich <jbeulich@novell.com>
645
646 * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
647 to/from test registers are illegal in 64-bit mode. Add missing
648 NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
649 (previously one had to explicitly encode a rex64 prefix). Re-enable
650 lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
651 support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
652
6532004-11-23 Jan Beulich <jbeulich@novell.com>
5c6af06e
JB
654
655 * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
656 available only with SSE2. Change the MMX additions introduced by SSE
657 and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
658 instructions by their now designated identifier (since combining i686
659 and 3DNow! does not really imply 3DNow!A).
660
f5c7edf4
AM
6612004-11-19 Alan Modra <amodra@bigpond.net.au>
662
663 * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
664 struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
665
7499d566
NC
6662004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
667 Vineet Sharma <vineets@noida.hcltech.com>
668
669 * maxq.h: New file: Disassembly information for the maxq port.
670
bcb9eebe
L
6712004-11-05 H.J. Lu <hongjiu.lu@intel.com>
672
673 * i386.h (i386_optab): Put back "movzb".
674
94bb3d38
HPN
6752004-11-04 Hans-Peter Nilsson <hp@axis.com>
676
677 * cris.h (enum cris_insn_version_usage): Tweak formatting and
678 comments. Remove member cris_ver_sim. Add members
679 cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
680 cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
681 (struct cris_support_reg, struct cris_cond15): New types.
682 (cris_conds15): Declare.
683 (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
684 (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
685 (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
686 (NOP_Z_BITS): Define in terms of NOP_OPCODE.
687 (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
688 SIZE_FIELD_UNSIGNED.
689
37edbb65 6902004-11-04 Jan Beulich <jbeulich@novell.com>
9306ca4a
JB
691
692 * i386.h (sldx_Suf): Remove.
693 (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
694 (q_FP): Define, implying no REX64.
695 (x_FP, sl_FP): Imply FloatMF.
696 (i386_optab): Split reg and mem forms of moving from segment registers
697 so that the memory forms can ignore the 16-/32-bit operand size
698 distinction. Adjust a few others for Intel mode. Remove *FP uses from
699 all non-floating-point instructions. Unite 32- and 64-bit forms of
700 movsx, movzx, and movd. Adjust floating point operations for the above
701 changes to the *FP macros. Add DefaultSize to floating point control
702 insns operating on larger memory ranges. Remove left over comments
703 hinting at certain insns being Intel-syntax ones where the ones
704 actually meant are already gone.
705
48c9f030
NC
7062004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
707
708 * crx.h: Add COPS_REG_INS - Coprocessor Special register
709 instruction type.
710
0dd132b6
NC
7112004-09-30 Paul Brook <paul@codesourcery.com>
712
713 * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
714 (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
715
23794b24
MM
7162004-09-11 Theodore A. Roth <troth@openavr.org>
717
718 * avr.h: Add support for
719 atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
720
2a309db0
AM
7212004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
722
723 * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
724
b18c562e
NC
7252004-08-24 Dmitry Diky <diwil@spec.ru>
726
727 * msp430.h (msp430_opc): Add new instructions.
728 (msp430_rcodes): Declare new instructions.
729 (msp430_hcodes): Likewise..
730
45d313cd
NC
7312004-08-13 Nick Clifton <nickc@redhat.com>
732
733 PR/301
734 * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
735 processors.
736
30d1c836
ML
7372004-08-30 Michal Ludvig <mludvig@suse.cz>
738
739 * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
740
9a45f1c2
L
7412004-07-22 H.J. Lu <hongjiu.lu@intel.com>
742
743 * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
744
543613e9
NC
7452004-07-21 Jan Beulich <jbeulich@novell.com>
746
747 * i386.h: Adjust instruction descriptions to better match the
748 specification.
749
b781e558
RE
7502004-07-16 Richard Earnshaw <rearnsha@arm.com>
751
752 * arm.h: Remove all old content. Replace with architecture defines
753 from gas/config/tc-arm.c.
754
8577e690
AS
7552004-07-09 Andreas Schwab <schwab@suse.de>
756
757 * m68k.h: Fix comment.
758
1fe1f39c
NC
7592004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
760
761 * crx.h: New file.
762
1d9f512f
AM
7632004-06-24 Alan Modra <amodra@bigpond.net.au>
764
765 * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
766
be8c092b
NC
7672004-05-24 Peter Barada <peter@the-baradas.com>
768
769 * m68k.h: Add 'size' to m68k_opcode.
770
6b6e92f4
NC
7712004-05-05 Peter Barada <peter@the-baradas.com>
772
773 * m68k.h: Switch from ColdFire chip name to core variant.
774
7752004-04-22 Peter Barada <peter@the-baradas.com>
fd99574b
NC
776
777 * m68k.h: Add mcfmac/mcfemac definitions. Update operand
778 descriptions for new EMAC cases.
779 Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
780 handle Motorola MAC syntax.
781 Allow disassembly of ColdFire V4e object files.
782
fdd12ef3
AM
7832004-03-16 Alan Modra <amodra@bigpond.net.au>
784
785 * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines.
786
3922a64c
L
7872004-03-12 Jakub Jelinek <jakub@redhat.com>
788
789 * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
790
1f45d988
ML
7912004-03-12 Michal Ludvig <mludvig@suse.cz>
792
793 * i386.h (i386_optab): Added xstore as an alias for xstorerng.
794
0f10071e
ML
7952004-03-12 Michal Ludvig <mludvig@suse.cz>
796
797 * i386.h (i386_optab): Added xstore/xcrypt insns.
798
3255318a
NC
7992004-02-09 Anil Paranjpe <anilp1@KPITCummins.com>
800
801 * h8300.h (32bit ldc/stc): Add relaxing support.
802
ca9a79a1 8032004-01-12 Anil Paranjpe <anilp1@KPITCummins.com>
fdd12ef3 804
ca9a79a1
NC
805 * h8300.h (BITOP): Pass MEMRELAX flag.
806
875a0b14
NC
8072004-01-09 Anil Paranjpe <anilp1@KPITCummins.com>
808
809 * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
810 except for the H8S.
252b5132 811
c9e214e5 812For older changes see ChangeLog-9103
252b5132
RH
813\f
814Local Variables:
c9e214e5
AM
815mode: change-log
816left-margin: 8
817fill-column: 74
252b5132
RH
818version-control: never
819End:
This page took 0.41823 seconds and 4 git commands to generate.