Commit | Line | Data |
---|---|---|
f4411256 AM |
1 | 2005-05-19 Anton Blanchard <anton@samba.org> |
2 | ||
3 | * ppc.h (PPC_OPCODE_POWER5): Define. | |
4 | ||
e172dbf8 NC |
5 | 2005-05-10 Nick Clifton <nickc@redhat.com> |
6 | ||
7 | * Update the address and phone number of the FSF organization in | |
8 | the GPL notices in the following files: | |
9 | a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h, | |
10 | crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h, | |
11 | i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h, | |
12 | mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h, | |
13 | pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h, | |
14 | tic54x.h, tic80.h, v850.h, vax.h | |
15 | ||
e44823cf JB |
16 | 2005-05-09 Jan Beulich <jbeulich@novell.com> |
17 | ||
18 | * i386.h (i386_optab): Add ht and hnt. | |
19 | ||
791fe849 MK |
20 | 2005-04-18 Mark Kettenis <kettenis@gnu.org> |
21 | ||
22 | * i386.h: Insert hyphens into selected VIA PadLock extensions. | |
23 | Add xcrypt-ctr. Provide aliases without hyphens. | |
24 | ||
faa7ef87 L |
25 | 2005-04-13 H.J. Lu <hongjiu.lu@intel.com> |
26 | ||
a63027e5 L |
27 | Moved from ../ChangeLog |
28 | ||
faa7ef87 L |
29 | 2005-04-12 Paul Brook <paul@codesourcery.com> |
30 | * m88k.h: Rename psr macros to avoid conflicts. | |
31 | ||
32 | 2005-03-12 Zack Weinberg <zack@codesourcery.com> | |
33 | * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T. | |
34 | Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2, | |
35 | and ARM_ARCH_V6ZKT2. | |
36 | ||
37 | 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com> | |
38 | * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4. | |
39 | Remove redundant instruction types. | |
40 | (struct argument): X_op - new field. | |
41 | (struct cst4_entry): Remove. | |
42 | (no_op_insn): Declare. | |
43 | ||
44 | 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com> | |
45 | * crx.h (enum argtype): Rename types, remove unused types. | |
46 | ||
47 | 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com> | |
48 | * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'. | |
49 | (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE. | |
50 | (enum operand_type): Rearrange operands, edit comments. | |
51 | replace us<N> with ui<N> for unsigned immediate. | |
52 | replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped | |
53 | displacements (respectively). | |
54 | replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index. | |
55 | (instruction type): Add NO_TYPE_INS. | |
56 | (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR. | |
57 | (operand_entry): New field - 'flags'. | |
58 | (operand flags): New. | |
59 | ||
60 | 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com> | |
61 | * crx.h (operand_type): Remove redundant types i3, i4, | |
62 | i5, i8, i12. | |
63 | Add new unsigned immediate types us3, us4, us5, us16. | |
64 | ||
bc4bd9ab MK |
65 | 2005-04-12 Mark Kettenis <kettenis@gnu.org> |
66 | ||
67 | * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and | |
68 | adjust them accordingly. | |
69 | ||
373ff435 JB |
70 | 2005-04-01 Jan Beulich <jbeulich@novell.com> |
71 | ||
72 | * i386.h (i386_optab): Add rdtscp. | |
73 | ||
4cc91dba L |
74 | 2005-03-29 H.J. Lu <hongjiu.lu@intel.com> |
75 | ||
76 | * i386.h (i386_optab): Don't allow the `l' suffix for moving | |
418a8fca AS |
77 | between memory and segment register. Allow movq for moving between |
78 | general-purpose register and segment register. | |
4cc91dba | 79 | |
9ae09ff9 JB |
80 | 2005-02-09 Jan Beulich <jbeulich@novell.com> |
81 | ||
82 | PR gas/707 | |
83 | * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and | |
84 | FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and | |
85 | fnstsw. | |
86 | ||
90219bd0 AO |
87 | 2005-01-25 Alexandre Oliva <aoliva@redhat.com> |
88 | ||
89 | 2004-11-10 Alexandre Oliva <aoliva@redhat.com> | |
90 | * cgen.h (enum cgen_parse_operand_type): Add | |
91 | CGEN_PARSE_OPERAND_SYMBOLIC. | |
92 | ||
239cb185 FF |
93 | 2005-01-21 Fred Fish <fnf@specifixinc.com> |
94 | ||
95 | * mips.h: Change INSN_ALIAS to INSN2_ALIAS. | |
96 | Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC. | |
97 | Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC. | |
98 | ||
dc9a9f39 FF |
99 | 2005-01-19 Fred Fish <fnf@specifixinc.com> |
100 | ||
101 | * mips.h (struct mips_opcode): Add new pinfo2 member. | |
102 | (INSN_ALIAS): New define for opcode table entries that are | |
103 | specific instances of another entry, such as 'move' for an 'or' | |
104 | with a zero operand. | |
105 | (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2. | |
106 | (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4. | |
107 | ||
98e7aba8 ILT |
108 | 2004-12-09 Ian Lance Taylor <ian@wasabisystems.com> |
109 | ||
110 | * mips.h (CPU_RM9000): Define. | |
111 | (OPCODE_IS_MEMBER): Handle CPU_RM9000. | |
112 | ||
37edbb65 JB |
113 | 2004-11-25 Jan Beulich <jbeulich@novell.com> |
114 | ||
115 | * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves | |
116 | to/from test registers are illegal in 64-bit mode. Add missing | |
117 | NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix | |
118 | (previously one had to explicitly encode a rex64 prefix). Re-enable | |
119 | lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings | |
120 | support it there. Add cmpxchg16b as per Intel's 64-bit documentation. | |
121 | ||
122 | 2004-11-23 Jan Beulich <jbeulich@novell.com> | |
5c6af06e JB |
123 | |
124 | * i386.h (i386_optab): paddq and psubq, even in their MMX form, are | |
125 | available only with SSE2. Change the MMX additions introduced by SSE | |
126 | and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A | |
127 | instructions by their now designated identifier (since combining i686 | |
128 | and 3DNow! does not really imply 3DNow!A). | |
129 | ||
f5c7edf4 AM |
130 | 2004-11-19 Alan Modra <amodra@bigpond.net.au> |
131 | ||
132 | * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes, | |
133 | struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c. | |
134 | ||
7499d566 NC |
135 | 2004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com> |
136 | Vineet Sharma <vineets@noida.hcltech.com> | |
137 | ||
138 | * maxq.h: New file: Disassembly information for the maxq port. | |
139 | ||
bcb9eebe L |
140 | 2004-11-05 H.J. Lu <hongjiu.lu@intel.com> |
141 | ||
142 | * i386.h (i386_optab): Put back "movzb". | |
143 | ||
94bb3d38 HPN |
144 | 2004-11-04 Hans-Peter Nilsson <hp@axis.com> |
145 | ||
146 | * cris.h (enum cris_insn_version_usage): Tweak formatting and | |
147 | comments. Remove member cris_ver_sim. Add members | |
148 | cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10, | |
149 | cris_ver_v8_10, cris_ver_v10, cris_ver_v10p. | |
150 | (struct cris_support_reg, struct cris_cond15): New types. | |
151 | (cris_conds15): Declare. | |
152 | (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON) | |
153 | (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS) | |
154 | (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros. | |
155 | (NOP_Z_BITS): Define in terms of NOP_OPCODE. | |
156 | (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and | |
157 | SIZE_FIELD_UNSIGNED. | |
158 | ||
37edbb65 | 159 | 2004-11-04 Jan Beulich <jbeulich@novell.com> |
9306ca4a JB |
160 | |
161 | * i386.h (sldx_Suf): Remove. | |
162 | (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize. | |
163 | (q_FP): Define, implying no REX64. | |
164 | (x_FP, sl_FP): Imply FloatMF. | |
165 | (i386_optab): Split reg and mem forms of moving from segment registers | |
166 | so that the memory forms can ignore the 16-/32-bit operand size | |
167 | distinction. Adjust a few others for Intel mode. Remove *FP uses from | |
168 | all non-floating-point instructions. Unite 32- and 64-bit forms of | |
169 | movsx, movzx, and movd. Adjust floating point operations for the above | |
170 | changes to the *FP macros. Add DefaultSize to floating point control | |
171 | insns operating on larger memory ranges. Remove left over comments | |
172 | hinting at certain insns being Intel-syntax ones where the ones | |
173 | actually meant are already gone. | |
174 | ||
48c9f030 NC |
175 | 2004-10-07 Tomer Levi <Tomer.Levi@nsc.com> |
176 | ||
177 | * crx.h: Add COPS_REG_INS - Coprocessor Special register | |
178 | instruction type. | |
179 | ||
0dd132b6 NC |
180 | 2004-09-30 Paul Brook <paul@codesourcery.com> |
181 | ||
182 | * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define. | |
183 | (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define. | |
184 | ||
23794b24 MM |
185 | 2004-09-11 Theodore A. Roth <troth@openavr.org> |
186 | ||
187 | * avr.h: Add support for | |
188 | atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128. | |
189 | ||
2a309db0 AM |
190 | 2004-09-09 Segher Boessenkool <segher@kernel.crashing.org> |
191 | ||
192 | * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment. | |
193 | ||
b18c562e NC |
194 | 2004-08-24 Dmitry Diky <diwil@spec.ru> |
195 | ||
196 | * msp430.h (msp430_opc): Add new instructions. | |
197 | (msp430_rcodes): Declare new instructions. | |
198 | (msp430_hcodes): Likewise.. | |
199 | ||
45d313cd NC |
200 | 2004-08-13 Nick Clifton <nickc@redhat.com> |
201 | ||
202 | PR/301 | |
203 | * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX | |
204 | processors. | |
205 | ||
30d1c836 ML |
206 | 2004-08-30 Michal Ludvig <mludvig@suse.cz> |
207 | ||
208 | * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns. | |
209 | ||
9a45f1c2 L |
210 | 2004-07-22 H.J. Lu <hongjiu.lu@intel.com> |
211 | ||
212 | * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints. | |
213 | ||
543613e9 NC |
214 | 2004-07-21 Jan Beulich <jbeulich@novell.com> |
215 | ||
216 | * i386.h: Adjust instruction descriptions to better match the | |
217 | specification. | |
218 | ||
b781e558 RE |
219 | 2004-07-16 Richard Earnshaw <rearnsha@arm.com> |
220 | ||
221 | * arm.h: Remove all old content. Replace with architecture defines | |
222 | from gas/config/tc-arm.c. | |
223 | ||
8577e690 AS |
224 | 2004-07-09 Andreas Schwab <schwab@suse.de> |
225 | ||
226 | * m68k.h: Fix comment. | |
227 | ||
1fe1f39c NC |
228 | 2004-07-07 Tomer Levi <Tomer.Levi@nsc.com> |
229 | ||
230 | * crx.h: New file. | |
231 | ||
1d9f512f AM |
232 | 2004-06-24 Alan Modra <amodra@bigpond.net.au> |
233 | ||
234 | * i386.h (i386_optab): Remove fildd, fistpd and fisttpd. | |
235 | ||
be8c092b NC |
236 | 2004-05-24 Peter Barada <peter@the-baradas.com> |
237 | ||
238 | * m68k.h: Add 'size' to m68k_opcode. | |
239 | ||
6b6e92f4 NC |
240 | 2004-05-05 Peter Barada <peter@the-baradas.com> |
241 | ||
242 | * m68k.h: Switch from ColdFire chip name to core variant. | |
243 | ||
244 | 2004-04-22 Peter Barada <peter@the-baradas.com> | |
fd99574b NC |
245 | |
246 | * m68k.h: Add mcfmac/mcfemac definitions. Update operand | |
247 | descriptions for new EMAC cases. | |
248 | Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly | |
249 | handle Motorola MAC syntax. | |
250 | Allow disassembly of ColdFire V4e object files. | |
251 | ||
fdd12ef3 AM |
252 | 2004-03-16 Alan Modra <amodra@bigpond.net.au> |
253 | ||
254 | * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines. | |
255 | ||
3922a64c L |
256 | 2004-03-12 Jakub Jelinek <jakub@redhat.com> |
257 | ||
258 | * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit. | |
259 | ||
1f45d988 ML |
260 | 2004-03-12 Michal Ludvig <mludvig@suse.cz> |
261 | ||
262 | * i386.h (i386_optab): Added xstore as an alias for xstorerng. | |
263 | ||
0f10071e ML |
264 | 2004-03-12 Michal Ludvig <mludvig@suse.cz> |
265 | ||
266 | * i386.h (i386_optab): Added xstore/xcrypt insns. | |
267 | ||
3255318a NC |
268 | 2004-02-09 Anil Paranjpe <anilp1@KPITCummins.com> |
269 | ||
270 | * h8300.h (32bit ldc/stc): Add relaxing support. | |
271 | ||
ca9a79a1 | 272 | 2004-01-12 Anil Paranjpe <anilp1@KPITCummins.com> |
fdd12ef3 | 273 | |
ca9a79a1 NC |
274 | * h8300.h (BITOP): Pass MEMRELAX flag. |
275 | ||
875a0b14 NC |
276 | 2004-01-09 Anil Paranjpe <anilp1@KPITCummins.com> |
277 | ||
278 | * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32 | |
279 | except for the H8S. | |
252b5132 | 280 | |
c9e214e5 | 281 | For older changes see ChangeLog-9103 |
252b5132 RH |
282 | \f |
283 | Local Variables: | |
c9e214e5 AM |
284 | mode: change-log |
285 | left-margin: 8 | |
286 | fill-column: 74 | |
252b5132 RH |
287 | version-control: never |
288 | End: |