Automatic date update in version.in
[deliverable/binutils-gdb.git] / include / opcode / aarch64.h
CommitLineData
a06ea964
NC
1/* AArch64 assembler/disassembler support.
2
b90efa5b 3 Copyright (C) 2009-2015 Free Software Foundation, Inc.
a06ea964
NC
4 Contributed by ARM Ltd.
5
6 This file is part of GNU Binutils.
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the license, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING3. If not,
20 see <http://www.gnu.org/licenses/>. */
21
22#ifndef OPCODE_AARCH64_H
23#define OPCODE_AARCH64_H
24
25#include "bfd.h"
26#include "bfd_stdint.h"
27#include <assert.h>
28#include <stdlib.h>
29
d3e12b29
YQ
30#ifdef __cplusplus
31extern "C" {
32#endif
33
a06ea964
NC
34/* The offset for pc-relative addressing is currently defined to be 0. */
35#define AARCH64_PCREL_OFFSET 0
36
37typedef uint32_t aarch64_insn;
38
39/* The following bitmasks control CPU features. */
40#define AARCH64_FEATURE_V8 0x00000001 /* All processors. */
acb787b0 41#define AARCH64_FEATURE_V8_2 0x00000020 /* ARMv8.2 processors. */
a06ea964
NC
42#define AARCH64_FEATURE_CRYPTO 0x00010000 /* Crypto instructions. */
43#define AARCH64_FEATURE_FP 0x00020000 /* FP instructions. */
44#define AARCH64_FEATURE_SIMD 0x00040000 /* SIMD instructions. */
e60bb1dd 45#define AARCH64_FEATURE_CRC 0x00080000 /* CRC instructions. */
ee804238 46#define AARCH64_FEATURE_LSE 0x00100000 /* LSE instructions. */
f21cce2c 47#define AARCH64_FEATURE_PAN 0x00200000 /* PAN instructions. */
290806fd 48#define AARCH64_FEATURE_LOR 0x00400000 /* LOR instructions. */
9e1f0fa7 49#define AARCH64_FEATURE_RDMA 0x00800000 /* v8.1 SIMD instructions. */
250aafa4 50#define AARCH64_FEATURE_V8_1 0x01000000 /* v8.1 features. */
a06ea964
NC
51
52/* Architectures are the sum of the base and extensions. */
53#define AARCH64_ARCH_V8 AARCH64_FEATURE (AARCH64_FEATURE_V8, \
54 AARCH64_FEATURE_FP \
55 | AARCH64_FEATURE_SIMD)
88f0ea34
MW
56#define AARCH64_ARCH_V8_1 AARCH64_FEATURE (AARCH64_FEATURE_V8, \
57 AARCH64_FEATURE_FP \
58 | AARCH64_FEATURE_SIMD \
250aafa4 59 | AARCH64_FEATURE_V8_1 \
88f0ea34
MW
60 | AARCH64_FEATURE_LSE \
61 | AARCH64_FEATURE_PAN \
62 | AARCH64_FEATURE_LOR \
63 | AARCH64_FEATURE_RDMA)
acb787b0
MW
64#define AARCH64_ARCH_V8_2 AARCH64_FEATURE (AARCH64_FEATURE_V8, \
65 AARCH64_FEATURE_V8_2 \
66 | AARCH64_FEATURE_FP \
67 | AARCH64_FEATURE_SIMD \
68 | AARCH64_FEATURE_LSE \
69 | AARCH64_FEATURE_PAN \
70 | AARCH64_FEATURE_LOR \
71 | AARCH64_FEATURE_RDMA)
88f0ea34 72
a06ea964
NC
73#define AARCH64_ARCH_NONE AARCH64_FEATURE (0, 0)
74#define AARCH64_ANY AARCH64_FEATURE (-1, 0) /* Any basic core. */
75
76/* CPU-specific features. */
77typedef unsigned long aarch64_feature_set;
78
79#define AARCH64_CPU_HAS_FEATURE(CPU,FEAT) \
80 (((CPU) & (FEAT)) != 0)
81
82#define AARCH64_MERGE_FEATURE_SETS(TARG,F1,F2) \
83 do \
84 { \
85 (TARG) = (F1) | (F2); \
86 } \
87 while (0)
88
89#define AARCH64_CLEAR_FEATURE(TARG,F1,F2) \
90 do \
91 { \
92 (TARG) = (F1) &~ (F2); \
93 } \
94 while (0)
95
96#define AARCH64_FEATURE(core,coproc) ((core) | (coproc))
97
98#define AARCH64_OPCODE_HAS_FEATURE(OPC,FEAT) \
99 (((OPC) & (FEAT)) != 0)
100
101enum aarch64_operand_class
102{
103 AARCH64_OPND_CLASS_NIL,
104 AARCH64_OPND_CLASS_INT_REG,
105 AARCH64_OPND_CLASS_MODIFIED_REG,
106 AARCH64_OPND_CLASS_FP_REG,
107 AARCH64_OPND_CLASS_SIMD_REG,
108 AARCH64_OPND_CLASS_SIMD_ELEMENT,
109 AARCH64_OPND_CLASS_SISD_REG,
110 AARCH64_OPND_CLASS_SIMD_REGLIST,
111 AARCH64_OPND_CLASS_CP_REG,
112 AARCH64_OPND_CLASS_ADDRESS,
113 AARCH64_OPND_CLASS_IMMEDIATE,
114 AARCH64_OPND_CLASS_SYSTEM,
68a64283 115 AARCH64_OPND_CLASS_COND,
a06ea964
NC
116};
117
118/* Operand code that helps both parsing and coding.
119 Keep AARCH64_OPERANDS synced. */
120
121enum aarch64_opnd
122{
123 AARCH64_OPND_NIL, /* no operand---MUST BE FIRST!*/
124
125 AARCH64_OPND_Rd, /* Integer register as destination. */
126 AARCH64_OPND_Rn, /* Integer register as source. */
127 AARCH64_OPND_Rm, /* Integer register as source. */
128 AARCH64_OPND_Rt, /* Integer register used in ld/st instructions. */
129 AARCH64_OPND_Rt2, /* Integer register used in ld/st pair instructions. */
130 AARCH64_OPND_Rs, /* Integer register used in ld/st exclusive. */
131 AARCH64_OPND_Ra, /* Integer register used in ddp_3src instructions. */
132 AARCH64_OPND_Rt_SYS, /* Integer register used in system instructions. */
133
134 AARCH64_OPND_Rd_SP, /* Integer Rd or SP. */
135 AARCH64_OPND_Rn_SP, /* Integer Rn or SP. */
ee804238 136 AARCH64_OPND_PAIRREG, /* Paired register operand. */
a06ea964
NC
137 AARCH64_OPND_Rm_EXT, /* Integer Rm extended. */
138 AARCH64_OPND_Rm_SFT, /* Integer Rm shifted. */
139
140 AARCH64_OPND_Fd, /* Floating-point Fd. */
141 AARCH64_OPND_Fn, /* Floating-point Fn. */
142 AARCH64_OPND_Fm, /* Floating-point Fm. */
143 AARCH64_OPND_Fa, /* Floating-point Fa. */
144 AARCH64_OPND_Ft, /* Floating-point Ft. */
145 AARCH64_OPND_Ft2, /* Floating-point Ft2. */
146
147 AARCH64_OPND_Sd, /* AdvSIMD Scalar Sd. */
148 AARCH64_OPND_Sn, /* AdvSIMD Scalar Sn. */
149 AARCH64_OPND_Sm, /* AdvSIMD Scalar Sm. */
150
151 AARCH64_OPND_Vd, /* AdvSIMD Vector Vd. */
152 AARCH64_OPND_Vn, /* AdvSIMD Vector Vn. */
153 AARCH64_OPND_Vm, /* AdvSIMD Vector Vm. */
154 AARCH64_OPND_VdD1, /* AdvSIMD <Vd>.D[1]; for FMOV only. */
155 AARCH64_OPND_VnD1, /* AdvSIMD <Vn>.D[1]; for FMOV only. */
156 AARCH64_OPND_Ed, /* AdvSIMD Vector Element Vd. */
157 AARCH64_OPND_En, /* AdvSIMD Vector Element Vn. */
158 AARCH64_OPND_Em, /* AdvSIMD Vector Element Vm. */
159 AARCH64_OPND_LVn, /* AdvSIMD Vector register list used in e.g. TBL. */
160 AARCH64_OPND_LVt, /* AdvSIMD Vector register list used in ld/st. */
161 AARCH64_OPND_LVt_AL, /* AdvSIMD Vector register list for loading single
162 structure to all lanes. */
163 AARCH64_OPND_LEt, /* AdvSIMD Vector Element list. */
164
165 AARCH64_OPND_Cn, /* Co-processor register in CRn field. */
166 AARCH64_OPND_Cm, /* Co-processor register in CRm field. */
167
168 AARCH64_OPND_IDX, /* AdvSIMD EXT index operand. */
169 AARCH64_OPND_IMM_VLSL,/* Immediate for shifting vector registers left. */
170 AARCH64_OPND_IMM_VLSR,/* Immediate for shifting vector registers right. */
171 AARCH64_OPND_SIMD_IMM,/* AdvSIMD modified immediate without shift. */
172 AARCH64_OPND_SIMD_IMM_SFT, /* AdvSIMD modified immediate with shift. */
173 AARCH64_OPND_SIMD_FPIMM,/* AdvSIMD 8-bit fp immediate. */
174 AARCH64_OPND_SHLL_IMM,/* Immediate shift for AdvSIMD SHLL instruction
175 (no encoding). */
176 AARCH64_OPND_IMM0, /* Immediate for #0. */
177 AARCH64_OPND_FPIMM0, /* Immediate for #0.0. */
178 AARCH64_OPND_FPIMM, /* Floating-point Immediate. */
179 AARCH64_OPND_IMMR, /* Immediate #<immr> in e.g. BFM. */
180 AARCH64_OPND_IMMS, /* Immediate #<imms> in e.g. BFM. */
181 AARCH64_OPND_WIDTH, /* Immediate #<width> in e.g. BFI. */
182 AARCH64_OPND_IMM, /* Immediate. */
183 AARCH64_OPND_UIMM3_OP1,/* Unsigned 3-bit immediate in the op1 field. */
184 AARCH64_OPND_UIMM3_OP2,/* Unsigned 3-bit immediate in the op2 field. */
185 AARCH64_OPND_UIMM4, /* Unsigned 4-bit immediate in the CRm field. */
186 AARCH64_OPND_UIMM7, /* Unsigned 7-bit immediate in the CRm:op2 fields. */
187 AARCH64_OPND_BIT_NUM, /* Immediate. */
188 AARCH64_OPND_EXCEPTION,/* imm16 operand in exception instructions. */
189 AARCH64_OPND_CCMP_IMM,/* Immediate in conditional compare instructions. */
190 AARCH64_OPND_NZCV, /* Flag bit specifier giving an alternative value for
191 each condition flag. */
192
193 AARCH64_OPND_LIMM, /* Logical Immediate. */
194 AARCH64_OPND_AIMM, /* Arithmetic immediate. */
195 AARCH64_OPND_HALF, /* #<imm16>{, LSL #<shift>} operand in move wide. */
196 AARCH64_OPND_FBITS, /* FP #<fbits> operand in e.g. SCVTF */
197 AARCH64_OPND_IMM_MOV, /* Immediate operand for the MOV alias. */
198
199 AARCH64_OPND_COND, /* Standard condition as the last operand. */
68a64283 200 AARCH64_OPND_COND1, /* Same as the above, but excluding AL and NV. */
a06ea964
NC
201
202 AARCH64_OPND_ADDR_ADRP, /* Memory address for ADRP */
203 AARCH64_OPND_ADDR_PCREL14, /* 14-bit PC-relative address for e.g. TBZ. */
204 AARCH64_OPND_ADDR_PCREL19, /* 19-bit PC-relative address for e.g. LDR. */
205 AARCH64_OPND_ADDR_PCREL21, /* 21-bit PC-relative address for e.g. ADR. */
206 AARCH64_OPND_ADDR_PCREL26, /* 26-bit PC-relative address for e.g. BL. */
207
208 AARCH64_OPND_ADDR_SIMPLE, /* Address of ld/st exclusive. */
209 AARCH64_OPND_ADDR_REGOFF, /* Address of register offset. */
210 AARCH64_OPND_ADDR_SIMM7, /* Address of signed 7-bit immediate. */
211 AARCH64_OPND_ADDR_SIMM9, /* Address of signed 9-bit immediate. */
212 AARCH64_OPND_ADDR_SIMM9_2, /* Same as the above, but the immediate is
213 negative or unaligned and there is
214 no writeback allowed. This operand code
215 is only used to support the programmer-
216 friendly feature of using LDR/STR as the
217 the mnemonic name for LDUR/STUR instructions
218 wherever there is no ambiguity. */
219 AARCH64_OPND_ADDR_UIMM12, /* Address of unsigned 12-bit immediate. */
220 AARCH64_OPND_SIMD_ADDR_SIMPLE,/* Address of ld/st multiple structures. */
221 AARCH64_OPND_SIMD_ADDR_POST, /* Address of ld/st multiple post-indexed. */
222
223 AARCH64_OPND_SYSREG, /* System register operand. */
224 AARCH64_OPND_PSTATEFIELD, /* PSTATE field name operand. */
225 AARCH64_OPND_SYSREG_AT, /* System register <at_op> operand. */
226 AARCH64_OPND_SYSREG_DC, /* System register <dc_op> operand. */
227 AARCH64_OPND_SYSREG_IC, /* System register <ic_op> operand. */
228 AARCH64_OPND_SYSREG_TLBI, /* System register <tlbi_op> operand. */
229 AARCH64_OPND_BARRIER, /* Barrier operand. */
230 AARCH64_OPND_BARRIER_ISB, /* Barrier operand for ISB. */
231 AARCH64_OPND_PRFOP, /* Prefetch operation. */
232};
233
234/* Qualifier constrains an operand. It either specifies a variant of an
235 operand type or limits values available to an operand type.
236
237 N.B. Order is important; keep aarch64_opnd_qualifiers synced. */
238
239enum aarch64_opnd_qualifier
240{
241 /* Indicating no further qualification on an operand. */
242 AARCH64_OPND_QLF_NIL,
243
244 /* Qualifying an operand which is a general purpose (integer) register;
245 indicating the operand data size or a specific register. */
246 AARCH64_OPND_QLF_W, /* Wn, WZR or WSP. */
247 AARCH64_OPND_QLF_X, /* Xn, XZR or XSP. */
248 AARCH64_OPND_QLF_WSP, /* WSP. */
249 AARCH64_OPND_QLF_SP, /* SP. */
250
251 /* Qualifying an operand which is a floating-point register, a SIMD
252 vector element or a SIMD vector element list; indicating operand data
253 size or the size of each SIMD vector element in the case of a SIMD
254 vector element list.
255 These qualifiers are also used to qualify an address operand to
256 indicate the size of data element a load/store instruction is
257 accessing.
258 They are also used for the immediate shift operand in e.g. SSHR. Such
259 a use is only for the ease of operand encoding/decoding and qualifier
260 sequence matching; such a use should not be applied widely; use the value
261 constraint qualifiers for immediate operands wherever possible. */
262 AARCH64_OPND_QLF_S_B,
263 AARCH64_OPND_QLF_S_H,
264 AARCH64_OPND_QLF_S_S,
265 AARCH64_OPND_QLF_S_D,
266 AARCH64_OPND_QLF_S_Q,
267
268 /* Qualifying an operand which is a SIMD vector register or a SIMD vector
269 register list; indicating register shape.
270 They are also used for the immediate shift operand in e.g. SSHR. Such
271 a use is only for the ease of operand encoding/decoding and qualifier
272 sequence matching; such a use should not be applied widely; use the value
273 constraint qualifiers for immediate operands wherever possible. */
274 AARCH64_OPND_QLF_V_8B,
275 AARCH64_OPND_QLF_V_16B,
276 AARCH64_OPND_QLF_V_4H,
277 AARCH64_OPND_QLF_V_8H,
278 AARCH64_OPND_QLF_V_2S,
279 AARCH64_OPND_QLF_V_4S,
280 AARCH64_OPND_QLF_V_1D,
281 AARCH64_OPND_QLF_V_2D,
282 AARCH64_OPND_QLF_V_1Q,
283
284 /* Constraint on value. */
285 AARCH64_OPND_QLF_imm_0_7,
286 AARCH64_OPND_QLF_imm_0_15,
287 AARCH64_OPND_QLF_imm_0_31,
288 AARCH64_OPND_QLF_imm_0_63,
289 AARCH64_OPND_QLF_imm_1_32,
290 AARCH64_OPND_QLF_imm_1_64,
291
292 /* Indicate whether an AdvSIMD modified immediate operand is shift-zeros
293 or shift-ones. */
294 AARCH64_OPND_QLF_LSL,
295 AARCH64_OPND_QLF_MSL,
296
297 /* Special qualifier helping retrieve qualifier information during the
298 decoding time (currently not in use). */
299 AARCH64_OPND_QLF_RETRIEVE,
300};
301\f
302/* Instruction class. */
303
304enum aarch64_insn_class
305{
306 addsub_carry,
307 addsub_ext,
308 addsub_imm,
309 addsub_shift,
310 asimdall,
311 asimddiff,
312 asimdelem,
313 asimdext,
314 asimdimm,
315 asimdins,
316 asimdmisc,
317 asimdperm,
318 asimdsame,
319 asimdshf,
320 asimdtbl,
321 asisddiff,
322 asisdelem,
323 asisdlse,
324 asisdlsep,
325 asisdlso,
326 asisdlsop,
327 asisdmisc,
328 asisdone,
329 asisdpair,
330 asisdsame,
331 asisdshf,
332 bitfield,
333 branch_imm,
334 branch_reg,
335 compbranch,
336 condbranch,
337 condcmp_imm,
338 condcmp_reg,
339 condsel,
340 cryptoaes,
341 cryptosha2,
342 cryptosha3,
343 dp_1src,
344 dp_2src,
345 dp_3src,
346 exception,
347 extract,
348 float2fix,
349 float2int,
350 floatccmp,
351 floatcmp,
352 floatdp1,
353 floatdp2,
354 floatdp3,
355 floatimm,
356 floatsel,
357 ldst_immpost,
358 ldst_immpre,
359 ldst_imm9, /* immpost or immpre */
360 ldst_pos,
361 ldst_regoff,
362 ldst_unpriv,
363 ldst_unscaled,
364 ldstexcl,
365 ldstnapair_offs,
366 ldstpair_off,
367 ldstpair_indexed,
368 loadlit,
369 log_imm,
370 log_shift,
ee804238 371 lse_atomic,
a06ea964
NC
372 movewide,
373 pcreladdr,
374 ic_system,
375 testbranch,
376};
377
378/* Opcode enumerators. */
379
380enum aarch64_op
381{
382 OP_NIL,
383 OP_STRB_POS,
384 OP_LDRB_POS,
385 OP_LDRSB_POS,
386 OP_STRH_POS,
387 OP_LDRH_POS,
388 OP_LDRSH_POS,
389 OP_STR_POS,
390 OP_LDR_POS,
391 OP_STRF_POS,
392 OP_LDRF_POS,
393 OP_LDRSW_POS,
394 OP_PRFM_POS,
395
396 OP_STURB,
397 OP_LDURB,
398 OP_LDURSB,
399 OP_STURH,
400 OP_LDURH,
401 OP_LDURSH,
402 OP_STUR,
403 OP_LDUR,
404 OP_STURV,
405 OP_LDURV,
406 OP_LDURSW,
407 OP_PRFUM,
408
409 OP_LDR_LIT,
410 OP_LDRV_LIT,
411 OP_LDRSW_LIT,
412 OP_PRFM_LIT,
413
414 OP_ADD,
415 OP_B,
416 OP_BL,
417
418 OP_MOVN,
419 OP_MOVZ,
420 OP_MOVK,
421
422 OP_MOV_IMM_LOG, /* MOV alias for moving bitmask immediate. */
423 OP_MOV_IMM_WIDE, /* MOV alias for moving wide immediate. */
424 OP_MOV_IMM_WIDEN, /* MOV alias for moving wide immediate (negated). */
425
426 OP_MOV_V, /* MOV alias for moving vector register. */
427
428 OP_ASR_IMM,
429 OP_LSR_IMM,
430 OP_LSL_IMM,
431
432 OP_BIC,
433
434 OP_UBFX,
435 OP_BFXIL,
436 OP_SBFX,
437 OP_SBFIZ,
438 OP_BFI,
439 OP_UBFIZ,
440 OP_UXTB,
441 OP_UXTH,
442 OP_UXTW,
443
a06ea964
NC
444 OP_CINC,
445 OP_CINV,
446 OP_CNEG,
447 OP_CSET,
448 OP_CSETM,
449
450 OP_FCVT,
451 OP_FCVTN,
452 OP_FCVTN2,
453 OP_FCVTL,
454 OP_FCVTL2,
455 OP_FCVTXN_S, /* Scalar version. */
456
457 OP_ROR_IMM,
458
e30181a5
YZ
459 OP_SXTL,
460 OP_SXTL2,
461 OP_UXTL,
462 OP_UXTL2,
463
a06ea964
NC
464 OP_TOTAL_NUM, /* Pseudo. */
465};
466
467/* Maximum number of operands an instruction can have. */
468#define AARCH64_MAX_OPND_NUM 6
469/* Maximum number of qualifier sequences an instruction can have. */
470#define AARCH64_MAX_QLF_SEQ_NUM 10
471/* Operand qualifier typedef; optimized for the size. */
472typedef unsigned char aarch64_opnd_qualifier_t;
473/* Operand qualifier sequence typedef. */
474typedef aarch64_opnd_qualifier_t \
475 aarch64_opnd_qualifier_seq_t [AARCH64_MAX_OPND_NUM];
476
477/* FIXME: improve the efficiency. */
478static inline bfd_boolean
479empty_qualifier_sequence_p (const aarch64_opnd_qualifier_t *qualifiers)
480{
481 int i;
482 for (i = 0; i < AARCH64_MAX_OPND_NUM; ++i)
483 if (qualifiers[i] != AARCH64_OPND_QLF_NIL)
484 return FALSE;
485 return TRUE;
486}
487
488/* This structure holds information for a particular opcode. */
489
490struct aarch64_opcode
491{
492 /* The name of the mnemonic. */
493 const char *name;
494
495 /* The opcode itself. Those bits which will be filled in with
496 operands are zeroes. */
497 aarch64_insn opcode;
498
499 /* The opcode mask. This is used by the disassembler. This is a
500 mask containing ones indicating those bits which must match the
501 opcode field, and zeroes indicating those bits which need not
502 match (and are presumably filled in by operands). */
503 aarch64_insn mask;
504
505 /* Instruction class. */
506 enum aarch64_insn_class iclass;
507
508 /* Enumerator identifier. */
509 enum aarch64_op op;
510
511 /* Which architecture variant provides this instruction. */
512 const aarch64_feature_set *avariant;
513
514 /* An array of operand codes. Each code is an index into the
515 operand table. They appear in the order which the operands must
516 appear in assembly code, and are terminated by a zero. */
517 enum aarch64_opnd operands[AARCH64_MAX_OPND_NUM];
518
519 /* A list of operand qualifier code sequence. Each operand qualifier
520 code qualifies the corresponding operand code. Each operand
521 qualifier sequence specifies a valid opcode variant and related
522 constraint on operands. */
523 aarch64_opnd_qualifier_seq_t qualifiers_list[AARCH64_MAX_QLF_SEQ_NUM];
524
525 /* Flags providing information about this instruction */
526 uint32_t flags;
527};
528
529typedef struct aarch64_opcode aarch64_opcode;
530
531/* Table describing all the AArch64 opcodes. */
532extern aarch64_opcode aarch64_opcode_table[];
533
534/* Opcode flags. */
535#define F_ALIAS (1 << 0)
536#define F_HAS_ALIAS (1 << 1)
537/* Disassembly preference priority 1-3 (the larger the higher). If nothing
538 is specified, it is the priority 0 by default, i.e. the lowest priority. */
539#define F_P1 (1 << 2)
540#define F_P2 (2 << 2)
541#define F_P3 (3 << 2)
542/* Flag an instruction that is truly conditional executed, e.g. b.cond. */
543#define F_COND (1 << 4)
544/* Instruction has the field of 'sf'. */
545#define F_SF (1 << 5)
546/* Instruction has the field of 'size:Q'. */
547#define F_SIZEQ (1 << 6)
548/* Floating-point instruction has the field of 'type'. */
549#define F_FPTYPE (1 << 7)
550/* AdvSIMD scalar instruction has the field of 'size'. */
551#define F_SSIZE (1 << 8)
552/* AdvSIMD vector register arrangement specifier encoded in "imm5<3:0>:Q". */
553#define F_T (1 << 9)
554/* Size of GPR operand in AdvSIMD instructions encoded in Q. */
555#define F_GPRSIZE_IN_Q (1 << 10)
556/* Size of Rt load signed instruction encoded in opc[0], i.e. bit 22. */
557#define F_LDS_SIZE (1 << 11)
558/* Optional operand; assume maximum of 1 operand can be optional. */
559#define F_OPD0_OPT (1 << 12)
560#define F_OPD1_OPT (2 << 12)
561#define F_OPD2_OPT (3 << 12)
562#define F_OPD3_OPT (4 << 12)
563#define F_OPD4_OPT (5 << 12)
564/* Default value for the optional operand when omitted from the assembly. */
565#define F_DEFAULT(X) (((X) & 0x1f) << 15)
566/* Instruction that is an alias of another instruction needs to be
567 encoded/decoded by converting it to/from the real form, followed by
568 the encoding/decoding according to the rules of the real opcode.
569 This compares to the direct coding using the alias's information.
570 N.B. this flag requires F_ALIAS to be used together. */
571#define F_CONV (1 << 20)
572/* Use together with F_ALIAS to indicate an alias opcode is a programmer
573 friendly pseudo instruction available only in the assembly code (thus will
574 not show up in the disassembly). */
575#define F_PSEUDO (1 << 21)
576/* Instruction has miscellaneous encoding/decoding rules. */
577#define F_MISC (1 << 22)
578/* Instruction has the field of 'N'; used in conjunction with F_SF. */
579#define F_N (1 << 23)
580/* Opcode dependent field. */
581#define F_OD(X) (((X) & 0x7) << 24)
ee804238
JW
582/* Instruction has the field of 'sz'. */
583#define F_LSE_SZ (1 << 27)
584/* Next bit is 28. */
a06ea964
NC
585
586static inline bfd_boolean
587alias_opcode_p (const aarch64_opcode *opcode)
588{
589 return (opcode->flags & F_ALIAS) ? TRUE : FALSE;
590}
591
592static inline bfd_boolean
593opcode_has_alias (const aarch64_opcode *opcode)
594{
595 return (opcode->flags & F_HAS_ALIAS) ? TRUE : FALSE;
596}
597
598/* Priority for disassembling preference. */
599static inline int
600opcode_priority (const aarch64_opcode *opcode)
601{
602 return (opcode->flags >> 2) & 0x3;
603}
604
605static inline bfd_boolean
606pseudo_opcode_p (const aarch64_opcode *opcode)
607{
608 return (opcode->flags & F_PSEUDO) != 0lu ? TRUE : FALSE;
609}
610
611static inline bfd_boolean
612optional_operand_p (const aarch64_opcode *opcode, unsigned int idx)
613{
614 return (((opcode->flags >> 12) & 0x7) == idx + 1)
615 ? TRUE : FALSE;
616}
617
618static inline aarch64_insn
619get_optional_operand_default_value (const aarch64_opcode *opcode)
620{
621 return (opcode->flags >> 15) & 0x1f;
622}
623
624static inline unsigned int
625get_opcode_dependent_value (const aarch64_opcode *opcode)
626{
627 return (opcode->flags >> 24) & 0x7;
628}
629
630static inline bfd_boolean
631opcode_has_special_coder (const aarch64_opcode *opcode)
632{
ee804238 633 return (opcode->flags & (F_SF | F_LSE_SZ | F_SIZEQ | F_FPTYPE | F_SSIZE | F_T
a06ea964
NC
634 | F_GPRSIZE_IN_Q | F_LDS_SIZE | F_MISC | F_N | F_COND)) ? TRUE
635 : FALSE;
636}
637\f
638struct aarch64_name_value_pair
639{
640 const char * name;
641 aarch64_insn value;
642};
643
644extern const struct aarch64_name_value_pair aarch64_operand_modifiers [];
a06ea964
NC
645extern const struct aarch64_name_value_pair aarch64_barrier_options [16];
646extern const struct aarch64_name_value_pair aarch64_prfops [32];
647
49eec193
YZ
648typedef struct
649{
650 const char * name;
651 aarch64_insn value;
652 uint32_t flags;
653} aarch64_sys_reg;
654
655extern const aarch64_sys_reg aarch64_sys_regs [];
87b8eed7 656extern const aarch64_sys_reg aarch64_pstatefields [];
49eec193 657extern bfd_boolean aarch64_sys_reg_deprecated_p (const aarch64_sys_reg *);
f21cce2c
MW
658extern bfd_boolean aarch64_sys_reg_supported_p (const aarch64_feature_set,
659 const aarch64_sys_reg *);
660extern bfd_boolean aarch64_pstatefield_supported_p (const aarch64_feature_set,
661 const aarch64_sys_reg *);
49eec193 662
a06ea964
NC
663typedef struct
664{
875880c6 665 const char *name;
a06ea964
NC
666 uint32_t value;
667 int has_xt;
668} aarch64_sys_ins_reg;
669
670extern const aarch64_sys_ins_reg aarch64_sys_regs_ic [];
671extern const aarch64_sys_ins_reg aarch64_sys_regs_dc [];
672extern const aarch64_sys_ins_reg aarch64_sys_regs_at [];
673extern const aarch64_sys_ins_reg aarch64_sys_regs_tlbi [];
674
675/* Shift/extending operator kinds.
676 N.B. order is important; keep aarch64_operand_modifiers synced. */
677enum aarch64_modifier_kind
678{
679 AARCH64_MOD_NONE,
680 AARCH64_MOD_MSL,
681 AARCH64_MOD_ROR,
682 AARCH64_MOD_ASR,
683 AARCH64_MOD_LSR,
684 AARCH64_MOD_LSL,
685 AARCH64_MOD_UXTB,
686 AARCH64_MOD_UXTH,
687 AARCH64_MOD_UXTW,
688 AARCH64_MOD_UXTX,
689 AARCH64_MOD_SXTB,
690 AARCH64_MOD_SXTH,
691 AARCH64_MOD_SXTW,
692 AARCH64_MOD_SXTX,
693};
694
695bfd_boolean
696aarch64_extend_operator_p (enum aarch64_modifier_kind);
697
698enum aarch64_modifier_kind
699aarch64_get_operand_modifier (const struct aarch64_name_value_pair *);
700/* Condition. */
701
702typedef struct
703{
704 /* A list of names with the first one as the disassembly preference;
705 terminated by NULL if fewer than 3. */
706 const char *names[3];
707 aarch64_insn value;
708} aarch64_cond;
709
710extern const aarch64_cond aarch64_conds[16];
711
712const aarch64_cond* get_cond_from_value (aarch64_insn value);
713const aarch64_cond* get_inverted_cond (const aarch64_cond *cond);
714\f
715/* Structure representing an operand. */
716
717struct aarch64_opnd_info
718{
719 enum aarch64_opnd type;
720 aarch64_opnd_qualifier_t qualifier;
721 int idx;
722
723 union
724 {
725 struct
726 {
727 unsigned regno;
728 } reg;
729 struct
730 {
731 unsigned regno : 5;
732 unsigned index : 4;
733 } reglane;
734 /* e.g. LVn. */
735 struct
736 {
737 unsigned first_regno : 5;
738 unsigned num_regs : 3;
739 /* 1 if it is a list of reg element. */
740 unsigned has_index : 1;
741 /* Lane index; valid only when has_index is 1. */
742 unsigned index : 4;
743 } reglist;
744 /* e.g. immediate or pc relative address offset. */
745 struct
746 {
747 int64_t value;
748 unsigned is_fp : 1;
749 } imm;
750 /* e.g. address in STR (register offset). */
751 struct
752 {
753 unsigned base_regno;
754 struct
755 {
756 union
757 {
758 int imm;
759 unsigned regno;
760 };
761 unsigned is_reg;
762 } offset;
763 unsigned pcrel : 1; /* PC-relative. */
764 unsigned writeback : 1;
765 unsigned preind : 1; /* Pre-indexed. */
766 unsigned postind : 1; /* Post-indexed. */
767 } addr;
768 const aarch64_cond *cond;
769 /* The encoding of the system register. */
770 aarch64_insn sysreg;
771 /* The encoding of the PSTATE field. */
772 aarch64_insn pstatefield;
773 const aarch64_sys_ins_reg *sysins_op;
774 const struct aarch64_name_value_pair *barrier;
775 const struct aarch64_name_value_pair *prfop;
776 };
777
778 /* Operand shifter; in use when the operand is a register offset address,
779 add/sub extended reg, etc. e.g. <R><m>{, <extend> {#<amount>}}. */
780 struct
781 {
782 enum aarch64_modifier_kind kind;
783 int amount;
784 unsigned operator_present: 1; /* Only valid during encoding. */
785 /* Value of the 'S' field in ld/st reg offset; used only in decoding. */
786 unsigned amount_present: 1;
787 } shifter;
788
789 unsigned skip:1; /* Operand is not completed if there is a fixup needed
790 to be done on it. In some (but not all) of these
791 cases, we need to tell libopcodes to skip the
792 constraint checking and the encoding for this
793 operand, so that the libopcodes can pick up the
794 right opcode before the operand is fixed-up. This
795 flag should only be used during the
796 assembling/encoding. */
797 unsigned present:1; /* Whether this operand is present in the assembly
798 line; not used during the disassembly. */
799};
800
801typedef struct aarch64_opnd_info aarch64_opnd_info;
802
803/* Structure representing an instruction.
804
805 It is used during both the assembling and disassembling. The assembler
806 fills an aarch64_inst after a successful parsing and then passes it to the
807 encoding routine to do the encoding. During the disassembling, the
808 disassembler calls the decoding routine to decode a binary instruction; on a
809 successful return, such a structure will be filled with information of the
810 instruction; then the disassembler uses the information to print out the
811 instruction. */
812
813struct aarch64_inst
814{
815 /* The value of the binary instruction. */
816 aarch64_insn value;
817
818 /* Corresponding opcode entry. */
819 const aarch64_opcode *opcode;
820
821 /* Condition for a truly conditional-executed instrutions, e.g. b.cond. */
822 const aarch64_cond *cond;
823
824 /* Operands information. */
825 aarch64_opnd_info operands[AARCH64_MAX_OPND_NUM];
826};
827
828typedef struct aarch64_inst aarch64_inst;
829\f
830/* Diagnosis related declaration and interface. */
831
832/* Operand error kind enumerators.
833
834 AARCH64_OPDE_RECOVERABLE
835 Less severe error found during the parsing, very possibly because that
836 GAS has picked up a wrong instruction template for the parsing.
837
838 AARCH64_OPDE_SYNTAX_ERROR
839 General syntax error; it can be either a user error, or simply because
840 that GAS is trying a wrong instruction template.
841
842 AARCH64_OPDE_FATAL_SYNTAX_ERROR
843 Definitely a user syntax error.
844
845 AARCH64_OPDE_INVALID_VARIANT
846 No syntax error, but the operands are not a valid combination, e.g.
847 FMOV D0,S0
848
849 AARCH64_OPDE_OUT_OF_RANGE
850 Error about some immediate value out of a valid range.
851
852 AARCH64_OPDE_UNALIGNED
853 Error about some immediate value not properly aligned (i.e. not being a
854 multiple times of a certain value).
855
856 AARCH64_OPDE_REG_LIST
857 Error about the register list operand having unexpected number of
858 registers.
859
860 AARCH64_OPDE_OTHER_ERROR
861 Error of the highest severity and used for any severe issue that does not
862 fall into any of the above categories.
863
864 The enumerators are only interesting to GAS. They are declared here (in
865 libopcodes) because that some errors are detected (and then notified to GAS)
866 by libopcodes (rather than by GAS solely).
867
868 The first three errors are only deteced by GAS while the
869 AARCH64_OPDE_INVALID_VARIANT error can only be spotted by libopcodes as
870 only libopcodes has the information about the valid variants of each
871 instruction.
872
873 The enumerators have an increasing severity. This is helpful when there are
874 multiple instruction templates available for a given mnemonic name (e.g.
875 FMOV); this mechanism will help choose the most suitable template from which
876 the generated diagnostics can most closely describe the issues, if any. */
877
878enum aarch64_operand_error_kind
879{
880 AARCH64_OPDE_NIL,
881 AARCH64_OPDE_RECOVERABLE,
882 AARCH64_OPDE_SYNTAX_ERROR,
883 AARCH64_OPDE_FATAL_SYNTAX_ERROR,
884 AARCH64_OPDE_INVALID_VARIANT,
885 AARCH64_OPDE_OUT_OF_RANGE,
886 AARCH64_OPDE_UNALIGNED,
887 AARCH64_OPDE_REG_LIST,
888 AARCH64_OPDE_OTHER_ERROR
889};
890
891/* N.B. GAS assumes that this structure work well with shallow copy. */
892struct aarch64_operand_error
893{
894 enum aarch64_operand_error_kind kind;
895 int index;
896 const char *error;
897 int data[3]; /* Some data for extra information. */
898};
899
900typedef struct aarch64_operand_error aarch64_operand_error;
901
902/* Encoding entrypoint. */
903
904extern int
905aarch64_opcode_encode (const aarch64_opcode *, const aarch64_inst *,
906 aarch64_insn *, aarch64_opnd_qualifier_t *,
907 aarch64_operand_error *);
908
909extern const aarch64_opcode *
910aarch64_replace_opcode (struct aarch64_inst *,
911 const aarch64_opcode *);
912
913/* Given the opcode enumerator OP, return the pointer to the corresponding
914 opcode entry. */
915
916extern const aarch64_opcode *
917aarch64_get_opcode (enum aarch64_op);
918
919/* Generate the string representation of an operand. */
920extern void
921aarch64_print_operand (char *, size_t, bfd_vma, const aarch64_opcode *,
922 const aarch64_opnd_info *, int, int *, bfd_vma *);
923
924/* Miscellaneous interface. */
925
926extern int
927aarch64_operand_index (const enum aarch64_opnd *, enum aarch64_opnd);
928
929extern aarch64_opnd_qualifier_t
930aarch64_get_expected_qualifier (const aarch64_opnd_qualifier_seq_t *, int,
931 const aarch64_opnd_qualifier_t, int);
932
933extern int
934aarch64_num_of_operands (const aarch64_opcode *);
935
936extern int
937aarch64_stack_pointer_p (const aarch64_opnd_info *);
938
e141d84e
YQ
939extern int
940aarch64_zero_register_p (const aarch64_opnd_info *);
a06ea964 941
36f4aab1 942extern int
43cdf5ae 943aarch64_decode_insn (aarch64_insn, aarch64_inst *, bfd_boolean);
36f4aab1 944
a06ea964
NC
945/* Given an operand qualifier, return the expected data element size
946 of a qualified operand. */
947extern unsigned char
948aarch64_get_qualifier_esize (aarch64_opnd_qualifier_t);
949
950extern enum aarch64_operand_class
951aarch64_get_operand_class (enum aarch64_opnd);
952
953extern const char *
954aarch64_get_operand_name (enum aarch64_opnd);
955
956extern const char *
957aarch64_get_operand_desc (enum aarch64_opnd);
958
959#ifdef DEBUG_AARCH64
960extern int debug_dump;
961
962extern void
963aarch64_verbose (const char *, ...) __attribute__ ((format (printf, 1, 2)));
964
965#define DEBUG_TRACE(M, ...) \
966 { \
967 if (debug_dump) \
968 aarch64_verbose ("%s: " M ".", __func__, ##__VA_ARGS__); \
969 }
970
971#define DEBUG_TRACE_IF(C, M, ...) \
972 { \
973 if (debug_dump && (C)) \
974 aarch64_verbose ("%s: " M ".", __func__, ##__VA_ARGS__); \
975 }
976#else /* !DEBUG_AARCH64 */
977#define DEBUG_TRACE(M, ...) ;
978#define DEBUG_TRACE_IF(C, M, ...) ;
979#endif /* DEBUG_AARCH64 */
980
d3e12b29
YQ
981#ifdef __cplusplus
982}
983#endif
984
a06ea964 985#endif /* OPCODE_AARCH64_H */
This page took 0.197291 seconds and 4 git commands to generate.