* some support for funny-endian 16/32-bit insn sets
[deliverable/binutils-gdb.git] / include / opcode / cgen.h
CommitLineData
252b5132
RH
1/* Header file for targets using CGEN: Cpu tools GENerator.
2
4f1d9bd8 3Copyright 1996, 1997, 1998, 1999, 2000, 2001 Free Software Foundation, Inc.
252b5132
RH
4
5This file is part of GDB, the GNU debugger, and the GNU Binutils.
6
7This program is free software; you can redistribute it and/or modify
8it under the terms of the GNU General Public License as published by
9the Free Software Foundation; either version 2 of the License, or
10(at your option) any later version.
11
12This program is distributed in the hope that it will be useful,
13but WITHOUT ANY WARRANTY; without even the implied warranty of
14MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15GNU General Public License for more details.
16
17You should have received a copy of the GNU General Public License along
18with this program; if not, write to the Free Software Foundation, Inc.,
1959 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
20
21#ifndef CGEN_H
22#define CGEN_H
23
24/* ??? This file requires bfd.h but only to get bfd_vma.
25 Seems like an awful lot to require just to get such a fundamental type.
26 Perhaps the definition of bfd_vma can be moved outside of bfd.h.
27 Or perhaps one could duplicate its definition in another file.
28 Until such time, this file conditionally compiles definitions that require
29 bfd_vma using BFD_VERSION. */
30
31/* Enums must be defined before they can be used.
32 Allow them to be used in struct definitions, even though the enum must
33 be defined elsewhere.
34 If CGEN_ARCH isn't defined, this file is being included by something other
35 than <arch>-desc.h. */
36
37/* Prepend the arch name, defined in <arch>-desc.h, and _cgen_ to symbol S.
38 The lack of spaces in the arg list is important for non-stdc systems.
39 This file is included by <arch>-desc.h.
40 It can be included independently of <arch>-desc.h, in which case the arch
41 dependent portions will be declared as "unknown_cgen_foo". */
42
43#ifndef CGEN_SYM
44#define CGEN_SYM(s) CONCAT3 (unknown,_cgen_,s)
45#endif
46
47/* This file contains the static (unchanging) pieces and as much other stuff
48 as we can reasonably put here. It's generally cleaner to put stuff here
49 rather than having it machine generated if possible. */
50
51/* The assembler syntax is made up of expressions (duh...).
52 At the lowest level the values are mnemonics, register names, numbers, etc.
53 Above that are subexpressions, if any (an example might be the
54 "effective address" in m68k cpus). Subexpressions are wip.
55 At the second highest level are the insns themselves. Above that are
56 pseudo-insns, synthetic insns, and macros, if any. */
57\f
58/* Lots of cpu's have a fixed insn size, or one which rarely changes,
59 and it's generally easier to handle these by treating the insn as an
60 integer type, rather than an array of characters. So we allow targets
61 to control this. When an integer type the value is in host byte order,
62 when an array of characters the value is in target byte order. */
63
64typedef unsigned int CGEN_INSN_INT;
65#if CGEN_INT_INSN_P
66typedef CGEN_INSN_INT CGEN_INSN_BYTES;
67typedef CGEN_INSN_INT *CGEN_INSN_BYTES_PTR;
68#else
69typedef unsigned char *CGEN_INSN_BYTES;
70typedef unsigned char *CGEN_INSN_BYTES_PTR;
71#endif
72
73#ifdef __GNUC__
74#define CGEN_INLINE __inline__
75#else
76#define CGEN_INLINE
77#endif
78
79enum cgen_endian
80{
81 CGEN_ENDIAN_UNKNOWN,
82 CGEN_ENDIAN_LITTLE,
83 CGEN_ENDIAN_BIG
84};
85
86/* Forward decl. */
87
88typedef struct cgen_insn CGEN_INSN;
89
90/* Opaque pointer version for use by external world. */
91
92typedef struct cgen_cpu_desc *CGEN_CPU_DESC;
93\f
94/* Attributes.
95 Attributes are used to describe various random things associated with
96 an object (ifield, hardware, operand, insn, whatever) and are specified
97 as name/value pairs.
98 Integer attributes computed at compile time are currently all that's
99 supported, though adding string attributes and run-time computation is
100 straightforward. Integer attribute values are always host int's
101 (signed or unsigned). For portability, this means 32 bits.
102 Integer attributes are further categorized as boolean, bitset, integer,
103 and enum types. Boolean attributes appear frequently enough that they're
104 recorded in one host int. This limits the maximum number of boolean
105 attributes to 32, though that's a *lot* of attributes. */
106
107/* Type of attribute values. */
108
109typedef int CGEN_ATTR_VALUE_TYPE;
110
111/* Struct to record attribute information. */
112
113typedef struct
114{
115 /* Boolean attributes. */
116 unsigned int bool;
117 /* Non-boolean integer attributes. */
118 CGEN_ATTR_VALUE_TYPE nonbool[1];
119} CGEN_ATTR;
120
121/* Define a structure member for attributes with N non-boolean entries.
122 There is no maximum number of non-boolean attributes.
123 There is a maximum of 32 boolean attributes (since they are all recorded
124 in one host int). */
125
126#define CGEN_ATTR_TYPE(n) \
127struct { unsigned int bool; \
128 CGEN_ATTR_VALUE_TYPE nonbool[(n) ? (n) : 1]; }
129
130/* Return the boolean attributes. */
131
132#define CGEN_ATTR_BOOLS(a) ((a)->bool)
133
134/* Non-boolean attribute numbers are offset by this much. */
135
136#define CGEN_ATTR_NBOOL_OFFSET 32
137
138/* Given a boolean attribute number, return its mask. */
139
140#define CGEN_ATTR_MASK(attr) (1 << (attr))
141
142/* Return the value of boolean attribute ATTR in ATTRS. */
143
144#define CGEN_BOOL_ATTR(attrs, attr) ((CGEN_ATTR_MASK (attr) & (attrs)) != 0)
145
146/* Return value of attribute ATTR in ATTR_TABLE for OBJ.
147 OBJ is a pointer to the entity that has the attributes
148 (??? not used at present but is reserved for future purposes - eventually
149 the goal is to allow recording attributes in source form and computing
150 them lazily at runtime, not sure of the details yet). */
151
152#define CGEN_ATTR_VALUE(obj, attr_table, attr) \
153((unsigned int) (attr) < CGEN_ATTR_NBOOL_OFFSET \
154 ? ((CGEN_ATTR_BOOLS (attr_table) & CGEN_ATTR_MASK (attr)) != 0) \
155 : ((attr_table)->nonbool[(attr) - CGEN_ATTR_NBOOL_OFFSET]))
156
157/* Attribute name/value tables.
158 These are used to assist parsing of descriptions at run-time. */
159
160typedef struct
161{
162 const char * name;
163 CGEN_ATTR_VALUE_TYPE value;
164} CGEN_ATTR_ENTRY;
165
166/* For each domain (ifld,hw,operand,insn), list of attributes. */
167
168typedef struct
169{
170 const char * name;
171 const CGEN_ATTR_ENTRY * dfault;
172 const CGEN_ATTR_ENTRY * vals;
173} CGEN_ATTR_TABLE;
174\f
175/* Instruction set variants. */
176
177typedef struct {
178 const char *name;
179
180 /* Default instruction size (in bits).
181 This is used by the assembler when it encounters an unknown insn. */
182 unsigned int default_insn_bitsize;
183
184 /* Base instruction size (in bits).
185 For non-LIW cpus this is generally the length of the smallest insn.
186 For LIW cpus its wip (work-in-progress). For the m32r its 32. */
187 unsigned int base_insn_bitsize;
188
189 /* Minimum/maximum instruction size (in bits). */
190 unsigned int min_insn_bitsize;
191 unsigned int max_insn_bitsize;
192} CGEN_ISA;
193
194/* Machine variants. */
195
196typedef struct {
197 const char *name;
198 /* The argument to bfd_arch_info->scan. */
199 const char *bfd_name;
200 /* one of enum mach_attr */
201 int num;
81f6038f
FCE
202 /* parameter from mach->cpu */
203 unsigned int insn_chunk_bitsize;
252b5132
RH
204} CGEN_MACH;
205\f
206/* Parse result (also extraction result).
207
208 The result of parsing an insn is stored here.
209 To generate the actual insn, this is passed to the insert handler.
210 When printing an insn, the result of extraction is stored here.
211 To print the insn, this is passed to the print handler.
212
213 It is machine generated so we don't define it here,
214 but we do need a forward decl for the handler fns.
215
216 There is one member for each possible field in the insn.
217 The type depends on the field.
218 Also recorded here is the computed length of the insn for architectures
219 where it varies.
220*/
221
222typedef struct cgen_fields CGEN_FIELDS;
223
224/* Total length of the insn, as recorded in the `fields' struct. */
225/* ??? The field insert handler has lots of opportunities for optimization
226 if it ever gets inlined. On architectures where insns all have the same
227 size, may wish to detect that and make this macro a constant - to allow
228 further optimizations. */
229
230#define CGEN_FIELDS_BITSIZE(fields) ((fields)->length)
231\f
232/* Extraction support for variable length insn sets. */
233
234/* When disassembling we don't know the number of bytes to read at the start.
235 So the first CGEN_BASE_INSN_SIZE bytes are read at the start and the rest
236 are read when needed. This struct controls this. It is basically the
237 disassemble_info stuff, except that we provide a cache for values already
238 read (since bytes can typically be read several times to fetch multiple
239 operands that may be in them), and that extraction of fields is needed
240 in contexts other than disassembly. */
241
242typedef struct {
243 /* A pointer to the disassemble_info struct.
244 We don't require dis-asm.h so we use PTR for the type here.
245 If NULL, BYTES is full of valid data (VALID == -1). */
246 PTR dis_info;
247 /* Points to a working buffer of sufficient size. */
248 unsigned char *insn_bytes;
249 /* Mask of bytes that are valid in INSN_BYTES. */
250 unsigned int valid;
251} CGEN_EXTRACT_INFO;
252\f
253/* Associated with each insn or expression is a set of "handlers" for
254 performing operations like parsing, printing, etc. These require a bfd_vma
255 value to be passed around but we don't want all applications to need bfd.h.
256 So this stuff is only provided if bfd.h has been included. */
257
258/* Parse handler.
259 CD is a cpu table descriptor.
260 INSN is a pointer to a struct describing the insn being parsed.
261 STRP is a pointer to a pointer to the text being parsed.
262 FIELDS is a pointer to a cgen_fields struct in which the results are placed.
263 If the expression is successfully parsed, *STRP is updated.
264 If not it is left alone.
265 The result is NULL if success or an error message. */
266typedef const char * (cgen_parse_fn)
267 PARAMS ((CGEN_CPU_DESC, const CGEN_INSN *insn_,
268 const char **strp_, CGEN_FIELDS *fields_));
269
270/* Insert handler.
271 CD is a cpu table descriptor.
272 INSN is a pointer to a struct describing the insn being parsed.
273 FIELDS is a pointer to a cgen_fields struct from which the values
274 are fetched.
275 INSNP is a pointer to a buffer in which to place the insn.
276 PC is the pc value of the insn.
277 The result is an error message or NULL if success. */
278
279#ifdef BFD_VERSION
280typedef const char * (cgen_insert_fn)
281 PARAMS ((CGEN_CPU_DESC, const CGEN_INSN *insn_,
282 CGEN_FIELDS *fields_, CGEN_INSN_BYTES_PTR insnp_,
283 bfd_vma pc_));
284#else
285typedef const char * (cgen_insert_fn) ();
286#endif
287
288/* Extract handler.
289 CD is a cpu table descriptor.
290 INSN is a pointer to a struct describing the insn being parsed.
291 The second argument is a pointer to a struct controlling extraction
292 (only used for variable length insns).
293 EX_INFO is a pointer to a struct for controlling reading of further
294 bytes for the insn.
295 BASE_INSN is the first CGEN_BASE_INSN_SIZE bytes (host order).
296 FIELDS is a pointer to a cgen_fields struct in which the results are placed.
297 PC is the pc value of the insn.
298 The result is the length of the insn in bits or zero if not recognized. */
299
300#ifdef BFD_VERSION
301typedef int (cgen_extract_fn)
302 PARAMS ((CGEN_CPU_DESC, const CGEN_INSN *insn_,
303 CGEN_EXTRACT_INFO *ex_info_, CGEN_INSN_INT base_insn_,
304 CGEN_FIELDS *fields_, bfd_vma pc_));
305#else
306typedef int (cgen_extract_fn) ();
307#endif
308
309/* Print handler.
310 CD is a cpu table descriptor.
311 INFO is a pointer to the disassembly info.
312 Eg: disassemble_info. It's defined as `PTR' so this file can be included
313 without dis-asm.h.
314 INSN is a pointer to a struct describing the insn being printed.
315 FIELDS is a pointer to a cgen_fields struct.
316 PC is the pc value of the insn.
317 LEN is the length of the insn, in bits. */
318
319#ifdef BFD_VERSION
320typedef void (cgen_print_fn)
321 PARAMS ((CGEN_CPU_DESC, PTR info_, const CGEN_INSN *insn_,
322 CGEN_FIELDS *fields_, bfd_vma pc_, int len_));
323#else
324typedef void (cgen_print_fn) ();
325#endif
326
327/* Parse/insert/extract/print handlers.
328
329 Indices into the handler tables.
330 We could use pointers here instead, but 90% of them are generally identical
331 and that's a lot of redundant data. Making these unsigned char indices
332 into tables of pointers saves a bit of space.
333 Using indices also keeps assembler code out of the disassembler and
334 vice versa. */
335
336struct cgen_opcode_handler
337{
338 unsigned char parse, insert, extract, print;
339};
340\f
341/* Assembler interface.
342
343 The interface to the assembler is intended to be clean in the sense that
344 libopcodes.a is a standalone entity and could be used with any assembler.
345 Not that one would necessarily want to do that but rather that it helps
346 keep a clean interface. The interface will obviously be slanted towards
347 GAS, but at least it's a start.
348 ??? Note that one possible user of the assembler besides GAS is GDB.
349
350 Parsing is controlled by the assembler which calls
351 CGEN_SYM (assemble_insn). If it can parse and build the entire insn
352 it doesn't call back to the assembler. If it needs/wants to call back
353 to the assembler, cgen_parse_operand_fn is called which can either
354
355 - return a number to be inserted in the insn
356 - return a "register" value to be inserted
357 (the register might not be a register per pe)
358 - queue the argument and return a marker saying the expression has been
359 queued (eg: a fix-up)
360 - return an error message indicating the expression wasn't recognizable
361
362 The result is an error message or NULL for success.
363 The parsed value is stored in the bfd_vma *. */
364
365/* Values for indicating what the caller wants. */
366
367enum cgen_parse_operand_type
368{
369 CGEN_PARSE_OPERAND_INIT,
370 CGEN_PARSE_OPERAND_INTEGER,
371 CGEN_PARSE_OPERAND_ADDRESS
372};
373
374/* Values for indicating what was parsed. */
375
376enum cgen_parse_operand_result
377{
378 CGEN_PARSE_OPERAND_RESULT_NUMBER,
379 CGEN_PARSE_OPERAND_RESULT_REGISTER,
380 CGEN_PARSE_OPERAND_RESULT_QUEUED,
381 CGEN_PARSE_OPERAND_RESULT_ERROR
382};
383
384#ifdef BFD_VERSION /* Don't require bfd.h unnecessarily. */
385typedef const char * (cgen_parse_operand_fn)
386 PARAMS ((CGEN_CPU_DESC,
387 enum cgen_parse_operand_type, const char **, int, int,
388 enum cgen_parse_operand_result *, bfd_vma *));
389#else
390typedef const char * (cgen_parse_operand_fn) ();
391#endif
392
393/* Set the cgen_parse_operand_fn callback. */
394
395extern void cgen_set_parse_operand_fn
396 PARAMS ((CGEN_CPU_DESC, cgen_parse_operand_fn));
397
398/* Called before trying to match a table entry with the insn. */
399
400extern void cgen_init_parse_operand PARAMS ((CGEN_CPU_DESC));
401\f
402/* Operand values (keywords, integers, symbols, etc.) */
403
404/* Types of assembler elements. */
405
406enum cgen_asm_type
407{
408 CGEN_ASM_NONE, CGEN_ASM_KEYWORD, CGEN_ASM_MAX
409};
410
411#ifndef CGEN_ARCH
412enum cgen_hw_type { CGEN_HW_MAX };
413#endif
414
415/* List of hardware elements. */
416
417typedef struct
418{
419 char *name;
420 enum cgen_hw_type type;
421 /* There is currently no example where both index specs and value specs
422 are required, so for now both are clumped under "asm_data". */
423 enum cgen_asm_type asm_type;
424 PTR asm_data;
425#ifndef CGEN_HW_NBOOL_ATTRS
426#define CGEN_HW_NBOOL_ATTRS 1
427#endif
428 CGEN_ATTR_TYPE (CGEN_HW_NBOOL_ATTRS) attrs;
429#define CGEN_HW_ATTRS(hw) (&(hw)->attrs)
430} CGEN_HW_ENTRY;
431
432/* Return value of attribute ATTR in HW. */
433
434#define CGEN_HW_ATTR_VALUE(hw, attr) \
435CGEN_ATTR_VALUE ((hw), CGEN_HW_ATTRS (hw), (attr))
436
437/* Table of hardware elements for selected mach, computed at runtime.
438 enum cgen_hw_type is an index into this table (specifically `entries'). */
439
440typedef struct {
441 /* Pointer to null terminated table of all compiled in entries. */
442 const CGEN_HW_ENTRY *init_entries;
443 unsigned int entry_size; /* since the attribute member is variable sized */
444 /* Array of all entries, initial and run-time added. */
445 const CGEN_HW_ENTRY **entries;
446 /* Number of elements in `entries'. */
447 unsigned int num_entries;
448 /* For now, xrealloc is called each time a new entry is added at runtime.
449 ??? May wish to keep track of some slop to reduce the number of calls to
450 xrealloc, except that there's unlikely to be many and not expected to be
451 in speed critical code. */
452} CGEN_HW_TABLE;
453
454extern const CGEN_HW_ENTRY * cgen_hw_lookup_by_name
455 PARAMS ((CGEN_CPU_DESC, const char *));
456extern const CGEN_HW_ENTRY * cgen_hw_lookup_by_num
9d551405 457 PARAMS ((CGEN_CPU_DESC, unsigned int));
252b5132
RH
458
459/* This struct is used to describe things like register names, etc. */
460
461typedef struct cgen_keyword_entry
462{
463 /* Name (as in register name). */
464 char * name;
465
466 /* Value (as in register number).
467 The value cannot be -1 as that is used to indicate "not found".
468 IDEA: Have "FUNCTION" attribute? [function is called to fetch value]. */
469 int value;
470
471 /* Attributes.
472 This should, but technically needn't, appear last. It is a variable sized
473 array in that one architecture may have 1 nonbool attribute and another
474 may have more. Having this last means the non-architecture specific code
475 needn't care. The goal is to eventually record
476 attributes in their raw form, evaluate them at run-time, and cache the
477 values, so this worry will go away anyway. */
478 /* ??? Moving this last should be done by treating keywords like insn lists
479 and moving the `next' fields into a CGEN_KEYWORD_LIST struct. */
480 /* FIXME: Not used yet. */
481#ifndef CGEN_KEYWORD_NBOOL_ATTRS
482#define CGEN_KEYWORD_NBOOL_ATTRS 1
483#endif
484 CGEN_ATTR_TYPE (CGEN_KEYWORD_NBOOL_ATTRS) attrs;
485
486 /* ??? Putting these here means compiled in entries can't be const.
487 Not a really big deal, but something to consider. */
488 /* Next name hash table entry. */
489 struct cgen_keyword_entry *next_name;
490 /* Next value hash table entry. */
491 struct cgen_keyword_entry *next_value;
492} CGEN_KEYWORD_ENTRY;
493
494/* Top level struct for describing a set of related keywords
495 (e.g. register names).
496
497 This struct supports run-time entry of new values, and hashed lookups. */
498
499typedef struct cgen_keyword
500{
501 /* Pointer to initial [compiled in] values. */
502 CGEN_KEYWORD_ENTRY *init_entries;
503
504 /* Number of entries in `init_entries'. */
505 unsigned int num_init_entries;
506
507 /* Hash table used for name lookup. */
508 CGEN_KEYWORD_ENTRY **name_hash_table;
509
510 /* Hash table used for value lookup. */
511 CGEN_KEYWORD_ENTRY **value_hash_table;
512
513 /* Number of entries in the hash_tables. */
514 unsigned int hash_table_size;
515
516 /* Pointer to null keyword "" entry if present. */
517 const CGEN_KEYWORD_ENTRY *null_entry;
3e890047
GK
518
519 /* String containing non-alphanumeric characters used
520 in keywords.
521 At present, the highest number of entries used is 1. */
522 char nonalpha_chars[8];
252b5132
RH
523} CGEN_KEYWORD;
524
525/* Structure used for searching. */
526
527typedef struct
528{
529 /* Table being searched. */
530 const CGEN_KEYWORD *table;
531
532 /* Specification of what is being searched for. */
533 const char *spec;
534
535 /* Current index in hash table. */
536 unsigned int current_hash;
537
538 /* Current element in current hash chain. */
539 CGEN_KEYWORD_ENTRY *current_entry;
540} CGEN_KEYWORD_SEARCH;
541
542/* Lookup a keyword from its name. */
543
544const CGEN_KEYWORD_ENTRY *cgen_keyword_lookup_name
545 PARAMS ((CGEN_KEYWORD *, const char *));
546
547/* Lookup a keyword from its value. */
548
549const CGEN_KEYWORD_ENTRY *cgen_keyword_lookup_value
550 PARAMS ((CGEN_KEYWORD *, int));
551
552/* Add a keyword. */
553
554void cgen_keyword_add PARAMS ((CGEN_KEYWORD *, CGEN_KEYWORD_ENTRY *));
555
556/* Keyword searching.
557 This can be used to retrieve every keyword, or a subset. */
558
559CGEN_KEYWORD_SEARCH cgen_keyword_search_init
560 PARAMS ((CGEN_KEYWORD *, const char *));
561const CGEN_KEYWORD_ENTRY *cgen_keyword_search_next
562 PARAMS ((CGEN_KEYWORD_SEARCH *));
563
564/* Operand value support routines. */
565
566extern const char *cgen_parse_keyword
567 PARAMS ((CGEN_CPU_DESC, const char **, CGEN_KEYWORD *, long *));
568#ifdef BFD_VERSION /* Don't require bfd.h unnecessarily. */
569extern const char *cgen_parse_signed_integer
570 PARAMS ((CGEN_CPU_DESC, const char **, int, long *));
571extern const char *cgen_parse_unsigned_integer
572 PARAMS ((CGEN_CPU_DESC, const char **, int, unsigned long *));
573extern const char *cgen_parse_address
574 PARAMS ((CGEN_CPU_DESC, const char **, int, int,
575 enum cgen_parse_operand_result *, bfd_vma *));
576extern const char *cgen_validate_signed_integer
577 PARAMS ((long, long, long));
578extern const char *cgen_validate_unsigned_integer
579 PARAMS ((unsigned long, unsigned long, unsigned long));
580#endif
581\f
582/* Operand modes. */
583
584/* ??? This duplicates the values in arch.h. Revisit.
585 These however need the CGEN_ prefix [as does everything in this file]. */
586/* ??? Targets may need to add their own modes so we may wish to move this
587 to <arch>-opc.h, or add a hook. */
588
589enum cgen_mode {
590 CGEN_MODE_VOID, /* ??? rename simulator's VM to VOID? */
591 CGEN_MODE_BI, CGEN_MODE_QI, CGEN_MODE_HI, CGEN_MODE_SI, CGEN_MODE_DI,
592 CGEN_MODE_UBI, CGEN_MODE_UQI, CGEN_MODE_UHI, CGEN_MODE_USI, CGEN_MODE_UDI,
593 CGEN_MODE_SF, CGEN_MODE_DF, CGEN_MODE_XF, CGEN_MODE_TF,
594 CGEN_MODE_TARGET_MAX,
595 CGEN_MODE_INT, CGEN_MODE_UINT,
596 CGEN_MODE_MAX
597};
598
599/* FIXME: Until simulator is updated. */
600
601#define CGEN_MODE_VM CGEN_MODE_VOID
602\f
603/* Operands. */
604
605#ifndef CGEN_ARCH
606enum cgen_operand_type { CGEN_OPERAND_MAX };
607#endif
608
609/* "nil" indicator for the operand instance table */
610#define CGEN_OPERAND_NIL CGEN_OPERAND_MAX
611
612/* This struct defines each entry in the operand table. */
613
614typedef struct
615{
616 /* Name as it appears in the syntax string. */
617 char *name;
618
619 /* Operand type. */
620 enum cgen_operand_type type;
621
622 /* The hardware element associated with this operand. */
623 enum cgen_hw_type hw_type;
624
625 /* FIXME: We don't yet record ifield definitions, which we should.
626 When we do it might make sense to delete start/length (since they will
627 be duplicated in the ifield's definition) and replace them with a
628 pointer to the ifield entry. */
629
630 /* Bit position.
631 This is just a hint, and may be unused in more complex operands.
632 May be unused for a modifier. */
633 unsigned char start;
634
635 /* The number of bits in the operand.
636 This is just a hint, and may be unused in more complex operands.
637 May be unused for a modifier. */
638 unsigned char length;
639
640#if 0 /* ??? Interesting idea but relocs tend to get too complicated,
641 and ABI dependent, for simple table lookups to work. */
642 /* Ideally this would be the internal (external?) reloc type. */
643 int reloc_type;
644#endif
645
646 /* Attributes.
647 This should, but technically needn't, appear last. It is a variable sized
648 array in that one architecture may have 1 nonbool attribute and another
649 may have more. Having this last means the non-architecture specific code
650 needn't care, now or tomorrow. The goal is to eventually record
651 attributes in their raw form, evaluate them at run-time, and cache the
652 values, so this worry will go away anyway. */
653#ifndef CGEN_OPERAND_NBOOL_ATTRS
654#define CGEN_OPERAND_NBOOL_ATTRS 1
655#endif
656 CGEN_ATTR_TYPE (CGEN_OPERAND_NBOOL_ATTRS) attrs;
657#define CGEN_OPERAND_ATTRS(operand) (&(operand)->attrs)
658} CGEN_OPERAND;
659
660/* Return value of attribute ATTR in OPERAND. */
661
662#define CGEN_OPERAND_ATTR_VALUE(operand, attr) \
663CGEN_ATTR_VALUE ((operand), CGEN_OPERAND_ATTRS (operand), (attr))
664
665/* Table of operands for selected mach/isa, computed at runtime.
666 enum cgen_operand_type is an index into this table (specifically
667 `entries'). */
668
669typedef struct {
670 /* Pointer to null terminated table of all compiled in entries. */
671 const CGEN_OPERAND *init_entries;
672 unsigned int entry_size; /* since the attribute member is variable sized */
673 /* Array of all entries, initial and run-time added. */
674 const CGEN_OPERAND **entries;
675 /* Number of elements in `entries'. */
676 unsigned int num_entries;
677 /* For now, xrealloc is called each time a new entry is added at runtime.
678 ??? May wish to keep track of some slop to reduce the number of calls to
679 xrealloc, except that there's unlikely to be many and not expected to be
680 in speed critical code. */
681} CGEN_OPERAND_TABLE;
682
683extern const CGEN_OPERAND * cgen_operand_lookup_by_name
684 PARAMS ((CGEN_CPU_DESC, const char *));
685extern const CGEN_OPERAND * cgen_operand_lookup_by_num
686 PARAMS ((CGEN_CPU_DESC, int));
687\f
688/* Instruction operand instances.
689
690 For each instruction, a list of the hardware elements that are read and
691 written are recorded. */
692
693/* The type of the instance. */
694
695enum cgen_opinst_type {
696 /* End of table marker. */
697 CGEN_OPINST_END = 0,
698 CGEN_OPINST_INPUT, CGEN_OPINST_OUTPUT
699};
700
701typedef struct
702{
703 /* Input or output indicator. */
704 enum cgen_opinst_type type;
705
706 /* Name of operand. */
707 const char *name;
708
709 /* The hardware element referenced. */
710 enum cgen_hw_type hw_type;
711
712 /* The mode in which the operand is being used. */
713 enum cgen_mode mode;
714
715 /* The operand table entry CGEN_OPERAND_NIL if there is none
716 (i.e. an explicit hardware reference). */
717 enum cgen_operand_type op_type;
718
719 /* If `operand' is "nil", the index (e.g. into array of registers). */
720 int index;
721
722 /* Attributes.
723 ??? This perhaps should be a real attribute struct but there's
724 no current need, so we save a bit of space and just have a set of
725 flags. The interface is such that this can easily be made attributes
726 should it prove useful. */
727 unsigned int attrs;
728#define CGEN_OPINST_ATTRS(opinst) ((opinst)->attrs)
729/* Return value of attribute ATTR in OPINST. */
730#define CGEN_OPINST_ATTR(opinst, attr) \
731((CGEN_OPINST_ATTRS (opinst) & (attr)) != 0)
732/* Operand is conditionally referenced (read/written). */
733#define CGEN_OPINST_COND_REF 1
734} CGEN_OPINST;
735\f
736/* Syntax string.
737
738 Each insn format and subexpression has one of these.
739
740 The syntax "string" consists of characters (n > 0 && n < 128), and operand
741 values (n >= 128), and is terminated by 0. Operand values are 128 + index
742 into the operand table. The operand table doesn't exist in C, per se, as
743 the data is recorded in the parse/insert/extract/print switch statements. */
744
f660ee8b 745/* This should be at least as large as necessary for any target. */
e281c457 746#define CGEN_MAX_SYNTAX_ELEMENTS 48
f660ee8b
FCE
747
748/* A target may know its own precise maximum. Assert that it falls below
749 the above limit. */
0715dc88
PM
750#ifdef CGEN_ACTUAL_MAX_SYNTAX_ELEMENTS
751#if CGEN_ACTUAL_MAX_SYNTAX_ELEMENTS > CGEN_MAX_SYNTAX_ELEMENTS
752#error "CGEN_ACTUAL_MAX_SYNTAX_ELEMENTS too high - enlarge CGEN_MAX_SYNTAX_ELEMENTS"
252b5132 753#endif
f660ee8b
FCE
754#endif
755
8c1f9e76 756typedef unsigned short CGEN_SYNTAX_CHAR_TYPE;
252b5132
RH
757
758typedef struct
759{
0715dc88 760 CGEN_SYNTAX_CHAR_TYPE syntax[CGEN_MAX_SYNTAX_ELEMENTS];
252b5132
RH
761} CGEN_SYNTAX;
762
763#define CGEN_SYNTAX_STRING(syn) (syn->syntax)
764#define CGEN_SYNTAX_CHAR_P(c) ((c) < 128)
8c1f9e76 765#define CGEN_SYNTAX_CHAR(c) ((unsigned char)c)
252b5132
RH
766#define CGEN_SYNTAX_FIELD(c) ((c) - 128)
767#define CGEN_SYNTAX_MAKE_FIELD(c) ((c) + 128)
768
769/* ??? I can't currently think of any case where the mnemonic doesn't come
770 first [and if one ever doesn't building the hash tables will be tricky].
771 However, we treat mnemonics as just another operand of the instruction.
772 A value of 1 means "this is where the mnemonic appears". 1 isn't
773 special other than it's a non-printable ASCII char. */
774
775#define CGEN_SYNTAX_MNEMONIC 1
776#define CGEN_SYNTAX_MNEMONIC_P(ch) ((ch) == CGEN_SYNTAX_MNEMONIC)
777\f
778/* Instruction fields.
779
780 ??? We currently don't allow adding fields at run-time.
781 Easy to fix when needed. */
782
783typedef struct cgen_ifld {
784 /* Enum of ifield. */
785 int num;
786#define CGEN_IFLD_NUM(f) ((f)->num)
787
788 /* Name of the field, distinguishes it from all other fields. */
789 const char *name;
790#define CGEN_IFLD_NAME(f) ((f)->name)
791
792 /* Default offset, in bits, from the start of the insn to the word
793 containing the field. */
794 int word_offset;
795#define CGEN_IFLD_WORD_OFFSET(f) ((f)->word_offset)
796
797 /* Default length of the word containing the field. */
798 int word_size;
799#define CGEN_IFLD_WORD_SIZE(f) ((f)->word_size)
800
801 /* Default starting bit number.
802 Whether lsb=0 or msb=0 is determined by CGEN_INSN_LSB0_P. */
803 int start;
804#define CGEN_IFLD_START(f) ((f)->start)
805
806 /* Length of the field, in bits. */
807 int length;
808#define CGEN_IFLD_LENGTH(f) ((f)->length)
809
810#ifndef CGEN_IFLD_NBOOL_ATTRS
811#define CGEN_IFLD_NBOOL_ATTRS 1
812#endif
813 CGEN_ATTR_TYPE (CGEN_IFLD_NBOOL_ATTRS) attrs;
814#define CGEN_IFLD_ATTRS(f) (&(f)->attrs)
815} CGEN_IFLD;
816
817/* Return value of attribute ATTR in IFLD. */
818#define CGEN_IFLD_ATTR_VALUE(ifld, attr) \
819CGEN_ATTR_VALUE ((ifld), CGEN_IFLD_ATTRS (ifld), (attr))
820\f
821/* Instruction data. */
822
823/* Instruction formats.
824
825 Instructions are grouped by format. Associated with an instruction is its
826 format. Each insn's opcode table entry contains a format table entry.
827 ??? There is usually very few formats compared with the number of insns,
828 so one can reduce the size of the opcode table by recording the format table
829 as a separate entity. Given that we currently don't, format table entries
830 are also distinguished by their operands. This increases the size of the
831 table, but reduces the number of tables. It's all minutiae anyway so it
832 doesn't really matter [at this point in time].
833
834 ??? Support for variable length ISA's is wip. */
835
836/* Accompanying each iformat description is a list of its fields. */
837
838typedef struct {
839 const CGEN_IFLD *ifld;
840#define CGEN_IFMT_IFLD_IFLD(ii) ((ii)->ifld)
841} CGEN_IFMT_IFLD;
842
f660ee8b
FCE
843/* This should be at least as large as necessary for any target. */
844#define CGEN_MAX_IFMT_OPERANDS 16
845
846/* A target may know its own precise maximum. Assert that it falls below
847 the above limit. */
848#ifdef CGEN_ACTUAL_MAX_IFMT_OPERANDS
849#if CGEN_ACTUAL_MAX_IFMT_OPERANDS > CGEN_MAX_IFMT_OPERANDS
850#error "CGEN_ACTUAL_MAX_IFMT_OPERANDS too high - enlarge CGEN_MAX_IFMT_OPERANDS"
252b5132 851#endif
f660ee8b
FCE
852#endif
853
252b5132
RH
854
855typedef struct
856{
857 /* Length that MASK and VALUE have been calculated to
858 [VALUE is recorded elsewhere].
859 Normally it is base_insn_bitsize. On [V]LIW architectures where the base
860 insn size may be larger than the size of an insn, this field is less than
861 base_insn_bitsize. */
862 unsigned char mask_length;
863#define CGEN_IFMT_MASK_LENGTH(ifmt) ((ifmt)->mask_length)
864
865 /* Total length of instruction, in bits. */
866 unsigned char length;
867#define CGEN_IFMT_LENGTH(ifmt) ((ifmt)->length)
868
869 /* Mask to apply to the first MASK_LENGTH bits.
870 Each insn's value is stored with the insn.
871 The first step in recognizing an insn for disassembly is
872 (opcode & mask) == value. */
873 CGEN_INSN_INT mask;
874#define CGEN_IFMT_MASK(ifmt) ((ifmt)->mask)
875
876 /* Instruction fields.
877 +1 for trailing NULL. */
878 CGEN_IFMT_IFLD iflds[CGEN_MAX_IFMT_OPERANDS + 1];
879#define CGEN_IFMT_IFLDS(ifmt) ((ifmt)->iflds)
880} CGEN_IFMT;
881
882/* Instruction values. */
883
884typedef struct
885{
886 /* The opcode portion of the base insn. */
887 CGEN_INSN_INT base_value;
888
889#ifdef CGEN_MAX_EXTRA_OPCODE_OPERANDS
890 /* Extra opcode values beyond base_value. */
891 unsigned long ifield_values[CGEN_MAX_EXTRA_OPCODE_OPERANDS];
892#endif
893} CGEN_IVALUE;
894
895/* Instruction opcode table.
896 This contains the syntax and format data of an instruction. */
897
898/* ??? Some ports already have an opcode table yet still need to use the rest
899 of what cgen_insn has. Plus keeping the opcode data with the operand
900 instance data can create a pretty big file. So we keep them separately.
901 Not sure this is a good idea in the long run. */
902
903typedef struct
904{
905 /* Indices into parse/insert/extract/print handler tables. */
906 struct cgen_opcode_handler handlers;
907#define CGEN_OPCODE_HANDLERS(opc) (& (opc)->handlers)
908
909 /* Syntax string. */
910 CGEN_SYNTAX syntax;
911#define CGEN_OPCODE_SYNTAX(opc) (& (opc)->syntax)
912
913 /* Format entry. */
914 const CGEN_IFMT *format;
915#define CGEN_OPCODE_FORMAT(opc) ((opc)->format)
916#define CGEN_OPCODE_MASK_BITSIZE(opc) CGEN_IFMT_MASK_LENGTH (CGEN_OPCODE_FORMAT (opc))
917#define CGEN_OPCODE_BITSIZE(opc) CGEN_IFMT_LENGTH (CGEN_OPCODE_FORMAT (opc))
918#define CGEN_OPCODE_IFLDS(opc) CGEN_IFMT_IFLDS (CGEN_OPCODE_FORMAT (opc))
919
920 /* Instruction opcode value. */
921 CGEN_IVALUE value;
922#define CGEN_OPCODE_VALUE(opc) (& (opc)->value)
923#define CGEN_OPCODE_BASE_VALUE(opc) (CGEN_OPCODE_VALUE (opc)->base_value)
924#define CGEN_OPCODE_BASE_MASK(opc) CGEN_IFMT_MASK (CGEN_OPCODE_FORMAT (opc))
925} CGEN_OPCODE;
926
927/* Instruction attributes.
928 This is made a published type as applications can cache a pointer to
929 the attributes for speed. */
930
931#ifndef CGEN_INSN_NBOOL_ATTRS
932#define CGEN_INSN_NBOOL_ATTRS 1
933#endif
934typedef CGEN_ATTR_TYPE (CGEN_INSN_NBOOL_ATTRS) CGEN_INSN_ATTR_TYPE;
935
936/* Enum of architecture independent attributes. */
937
938#ifndef CGEN_ARCH
939/* ??? Numbers here are recorded in two places. */
940typedef enum cgen_insn_attr {
941 CGEN_INSN_ALIAS = 0
942} CGEN_INSN_ATTR;
943#endif
944
945/* This struct defines each entry in the instruction table. */
946
947typedef struct
948{
949 /* Each real instruction is enumerated. */
950 /* ??? This may go away in time. */
951 int num;
952#define CGEN_INSN_NUM(insn) ((insn)->base->num)
953
954 /* Name of entry (that distinguishes it from all other entries). */
955 /* ??? If mnemonics have operands, try to print full mnemonic. */
956 const char *name;
957#define CGEN_INSN_NAME(insn) ((insn)->base->name)
958
959 /* Mnemonic. This is used when parsing and printing the insn.
960 In the case of insns that have operands on the mnemonics, this is
961 only the constant part. E.g. for conditional execution of an `add' insn,
962 where the full mnemonic is addeq, addne, etc., and the condition is
963 treated as an operand, this is only "add". */
964 const char *mnemonic;
965#define CGEN_INSN_MNEMONIC(insn) ((insn)->base->mnemonic)
966
967 /* Total length of instruction, in bits. */
968 int bitsize;
969#define CGEN_INSN_BITSIZE(insn) ((insn)->base->bitsize)
970
971#if 0 /* ??? Disabled for now as there is a problem with embedded newlines
972 and the table is already pretty big. Should perhaps be moved
973 to a file of its own. */
974 /* Semantics, as RTL. */
975 /* ??? Plain text or bytecodes? */
976 /* ??? Note that the operand instance table could be computed at run-time
977 if we parse this and cache the results. Something to eventually do. */
978 const char *rtx;
979#define CGEN_INSN_RTX(insn) ((insn)->base->rtx)
980#endif
981
982 /* Attributes.
983 This must appear last. It is a variable sized array in that one
984 architecture may have 1 nonbool attribute and another may have more.
985 Having this last means the non-architecture specific code needn't
986 care. The goal is to eventually record attributes in their raw form,
987 evaluate them at run-time, and cache the values, so this worry will go
988 away anyway. */
989 CGEN_INSN_ATTR_TYPE attrs;
990#define CGEN_INSN_ATTRS(insn) (&(insn)->base->attrs)
991/* Return value of attribute ATTR in INSN. */
992#define CGEN_INSN_ATTR_VALUE(insn, attr) \
993CGEN_ATTR_VALUE ((insn), CGEN_INSN_ATTRS (insn), (attr))
994} CGEN_IBASE;
995
996/* Return non-zero if INSN is the "invalid" insn marker. */
997
998#define CGEN_INSN_INVALID_P(insn) (CGEN_INSN_MNEMONIC (insn) == 0)
999
1000/* Main struct contain instruction information.
1001 BASE is always present, the rest is present only if asked for. */
1002
1003struct cgen_insn
1004{
1005 /* ??? May be of use to put a type indicator here.
1006 Then this struct could different info for different classes of insns. */
1007 /* ??? A speedup can be had by moving `base' into this struct.
1008 Maybe later. */
1009 const CGEN_IBASE *base;
1010 const CGEN_OPCODE *opcode;
1011 const CGEN_OPINST *opinst;
1012};
1013
1014/* Instruction lists.
1015 This is used for adding new entries and for creating the hash lists. */
1016
1017typedef struct cgen_insn_list
1018{
1019 struct cgen_insn_list *next;
1020 const CGEN_INSN *insn;
1021} CGEN_INSN_LIST;
1022
1023/* Table of instructions. */
1024
1025typedef struct
1026{
1027 const CGEN_INSN *init_entries;
1028 unsigned int entry_size; /* since the attribute member is variable sized */
1029 unsigned int num_init_entries;
1030 CGEN_INSN_LIST *new_entries;
1031} CGEN_INSN_TABLE;
1032
1033/* Return number of instructions. This includes any added at run-time. */
1034
1035extern int cgen_insn_count PARAMS ((CGEN_CPU_DESC));
1036extern int cgen_macro_insn_count PARAMS ((CGEN_CPU_DESC));
1037
1038/* Macros to access the other insn elements not recorded in CGEN_IBASE. */
1039
1040/* Fetch INSN's operand instance table. */
1041/* ??? Doesn't handle insns added at runtime. */
1042#define CGEN_INSN_OPERANDS(insn) ((insn)->opinst)
1043
1044/* Return INSN's opcode table entry. */
1045#define CGEN_INSN_OPCODE(insn) ((insn)->opcode)
1046
1047/* Return INSN's handler data. */
1048#define CGEN_INSN_HANDLERS(insn) CGEN_OPCODE_HANDLERS (CGEN_INSN_OPCODE (insn))
1049
1050/* Return INSN's syntax. */
1051#define CGEN_INSN_SYNTAX(insn) CGEN_OPCODE_SYNTAX (CGEN_INSN_OPCODE (insn))
1052
1053/* Return size of base mask in bits. */
1054#define CGEN_INSN_MASK_BITSIZE(insn) \
1055 CGEN_OPCODE_MASK_BITSIZE (CGEN_INSN_OPCODE (insn))
1056
1057/* Return mask of base part of INSN. */
1058#define CGEN_INSN_BASE_MASK(insn) \
1059 CGEN_OPCODE_BASE_MASK (CGEN_INSN_OPCODE (insn))
1060
1061/* Return value of base part of INSN. */
1062#define CGEN_INSN_BASE_VALUE(insn) \
1063 CGEN_OPCODE_BASE_VALUE (CGEN_INSN_OPCODE (insn))
e8da1bf1
DE
1064
1065/* Standard way to test whether INSN is supported by MACH.
1066 MACH is one of enum mach_attr.
1067 The "|1" is because the base mach is always selected. */
1068#define CGEN_INSN_MACH_HAS_P(insn, mach) \
1069((CGEN_INSN_ATTR_VALUE ((insn), CGEN_INSN_MACH) & ((1 << (mach)) | 1)) != 0)
252b5132
RH
1070\f
1071/* Macro instructions.
1072 Macro insns aren't real insns, they map to one or more real insns.
1073 E.g. An architecture's "nop" insn may actually be an "mv r0,r0" or
1074 some such.
1075
1076 Macro insns can expand to nothing (e.g. a nop that is optimized away).
1077 This is useful in multi-insn macros that build a constant in a register.
1078 Of course this isn't the default behaviour and must be explicitly enabled.
1079
1080 Assembly of macro-insns is relatively straightforward. Disassembly isn't.
1081 However, disassembly of at least some kinds of macro insns is important
1082 in order that the disassembled code preserve the readability of the original
1083 insn. What is attempted here is to disassemble all "simple" macro-insns,
1084 where "simple" is currently defined to mean "expands to one real insn".
1085
1086 Simple macro-insns are handled specially. They are emitted as ALIAS's
1087 of real insns. This simplifies their handling since there's usually more
1088 of them than any other kind of macro-insn, and proper disassembly of them
1089 falls out for free. */
1090
1091/* For each macro-insn there may be multiple expansion possibilities,
1092 depending on the arguments. This structure is accessed via the `data'
1093 member of CGEN_INSN. */
1094
1095typedef struct cgen_minsn_expansion {
1096 /* Function to do the expansion.
1097 If the expansion fails (e.g. "no match") NULL is returned.
1098 Space for the expansion is obtained with malloc.
1099 It is up to the caller to free it. */
1100 const char * (* fn) PARAMS ((const struct cgen_minsn_expansion *,
1101 const char *, const char **, int *,
1102 CGEN_OPERAND **));
1103#define CGEN_MIEXPN_FN(ex) ((ex)->fn)
1104
1105 /* Instruction(s) the macro expands to.
1106 The format of STR is defined by FN.
1107 It is typically the assembly code of the real insn, but it could also be
1108 the original Scheme expression or a tokenized form of it (with FN being
1109 an appropriate interpreter). */
1110 const char * str;
1111#define CGEN_MIEXPN_STR(ex) ((ex)->str)
1112} CGEN_MINSN_EXPANSION;
1113
1114/* Normal expander.
1115 When supported, this function will convert the input string to another
1116 string and the parser will be invoked recursively. The output string
1117 may contain further macro invocations. */
1118
1119extern const char * cgen_expand_macro_insn
1120 PARAMS ((CGEN_CPU_DESC, const struct cgen_minsn_expansion *,
1121 const char *, const char **, int *, CGEN_OPERAND **));
1122\f
1123/* The assembler insn table is hashed based on some function of the mnemonic
1124 (the actually hashing done is up to the target, but we provide a few
1125 examples like the first letter or a function of the entire mnemonic). */
1126
1127extern CGEN_INSN_LIST * cgen_asm_lookup_insn
1128 PARAMS ((CGEN_CPU_DESC, const char *));
1129#define CGEN_ASM_LOOKUP_INSN(cd, string) cgen_asm_lookup_insn ((cd), (string))
1130#define CGEN_ASM_NEXT_INSN(insn) ((insn)->next)
1131
1132/* The disassembler insn table is hashed based on some function of machine
1133 instruction (the actually hashing done is up to the target). */
1134
1135extern CGEN_INSN_LIST * cgen_dis_lookup_insn
1136 PARAMS ((CGEN_CPU_DESC, const char *, CGEN_INSN_INT));
1137/* FIXME: delete these two */
1138#define CGEN_DIS_LOOKUP_INSN(cd, buf, value) cgen_dis_lookup_insn ((cd), (buf), (value))
1139#define CGEN_DIS_NEXT_INSN(insn) ((insn)->next)
1140\f
1141/* The CPU description.
1142 A copy of this is created when the cpu table is "opened".
1143 All global state information is recorded here.
1144 Access macros are provided for "public" members. */
1145
1146typedef struct cgen_cpu_desc
1147{
1148 /* Bitmap of selected machine(s) (a la BFD machine number). */
1149 int machs;
1150
1151 /* Bitmap of selected isa(s).
1152 ??? Simultaneous multiple isas might not make sense, but it's not (yet)
1153 precluded. */
1154 int isas;
1155
1156 /* Current endian. */
1157 enum cgen_endian endian;
1158#define CGEN_CPU_ENDIAN(cd) ((cd)->endian)
1159
1160 /* Current insn endian. */
1161 enum cgen_endian insn_endian;
1162#define CGEN_CPU_INSN_ENDIAN(cd) ((cd)->insn_endian)
1163
1164 /* Word size (in bits). */
1165 /* ??? Or maybe maximum word size - might we ever need to allow a cpu table
1166 to be opened for both sparc32/sparc64?
1167 ??? Another alternative is to create a table of selected machs and
1168 lazily fetch the data from there. */
1169 unsigned int word_bitsize;
1170
81f6038f
FCE
1171 /* Instruction chunk size (in bits), for purposes of endianness
1172 conversion. */
1173 unsigned int insn_chunk_bitsize;
1174
252b5132
RH
1175 /* Indicator if sizes are unknown.
1176 This is used by default_insn_bitsize,base_insn_bitsize if there is a
1177 difference between the selected isa's. */
1178#define CGEN_SIZE_UNKNOWN 65535
1179
1180 /* Default instruction size (in bits).
1181 This is used by the assembler when it encounters an unknown insn. */
1182 unsigned int default_insn_bitsize;
1183
1184 /* Base instruction size (in bits).
1185 For non-LIW cpus this is generally the length of the smallest insn.
1186 For LIW cpus its wip (work-in-progress). For the m32r its 32. */
1187 unsigned int base_insn_bitsize;
1188
1189 /* Minimum/maximum instruction size (in bits). */
1190 unsigned int min_insn_bitsize;
1191 unsigned int max_insn_bitsize;
1192
1193 /* Instruction set variants. */
1194 const CGEN_ISA *isa_table;
1195
1196 /* Machine variants. */
1197 const CGEN_MACH *mach_table;
1198
1199 /* Hardware elements. */
1200 CGEN_HW_TABLE hw_table;
1201
1202 /* Instruction fields. */
1203 const CGEN_IFLD *ifld_table;
1204
1205 /* Operands. */
1206 CGEN_OPERAND_TABLE operand_table;
1207
1208 /* Main instruction table. */
1209 CGEN_INSN_TABLE insn_table;
1210#define CGEN_CPU_INSN_TABLE(cd) (& (cd)->insn_table)
1211
1212 /* Macro instructions are defined separately and are combined with real
1213 insns during hash table computation. */
1214 CGEN_INSN_TABLE macro_insn_table;
1215
1216 /* Copy of CGEN_INT_INSN_P. */
1217 int int_insn_p;
1218
1219 /* Called to rebuild the tables after something has changed. */
1220 void (*rebuild_tables) PARAMS ((CGEN_CPU_DESC));
1221
1222 /* Operand parser callback. */
1223 cgen_parse_operand_fn * parse_operand_fn;
1224
1225 /* Parse/insert/extract/print cover fns for operands. */
1226 const char * (*parse_operand)
1227 PARAMS ((CGEN_CPU_DESC, int opindex_, const char **,
1228 CGEN_FIELDS *fields_));
1229#ifdef BFD_VERSION
1230 const char * (*insert_operand)
1231 PARAMS ((CGEN_CPU_DESC, int opindex_, CGEN_FIELDS *fields_,
1232 CGEN_INSN_BYTES_PTR, bfd_vma pc_));
1233 int (*extract_operand)
1234 PARAMS ((CGEN_CPU_DESC, int opindex_, CGEN_EXTRACT_INFO *, CGEN_INSN_INT,
1235 CGEN_FIELDS *fields_, bfd_vma pc_));
1236 void (*print_operand)
1237 PARAMS ((CGEN_CPU_DESC, int opindex_, PTR info_, CGEN_FIELDS * fields_,
1238 void const *attrs_, bfd_vma pc_, int length_));
1239#else
1240 const char * (*insert_operand) ();
1241 int (*extract_operand) ();
1242 void (*print_operand) ();
1243#endif
1244#define CGEN_CPU_PARSE_OPERAND(cd) ((cd)->parse_operand)
1245#define CGEN_CPU_INSERT_OPERAND(cd) ((cd)->insert_operand)
1246#define CGEN_CPU_EXTRACT_OPERAND(cd) ((cd)->extract_operand)
1247#define CGEN_CPU_PRINT_OPERAND(cd) ((cd)->print_operand)
1248
1249 /* Size of CGEN_FIELDS struct. */
1250 unsigned int sizeof_fields;
1251#define CGEN_CPU_SIZEOF_FIELDS(cd) ((cd)->sizeof_fields)
1252
1253 /* Set the bitsize field. */
1254 void (*set_fields_bitsize) PARAMS ((CGEN_FIELDS *fields_, int size_));
1255#define CGEN_CPU_SET_FIELDS_BITSIZE(cd) ((cd)->set_fields_bitsize)
1256
1257 /* CGEN_FIELDS accessors. */
1258 int (*get_int_operand)
1259 PARAMS ((CGEN_CPU_DESC, int opindex_, const CGEN_FIELDS *fields_));
1260 void (*set_int_operand)
1261 PARAMS ((CGEN_CPU_DESC, int opindex_, CGEN_FIELDS *fields_, int value_));
1262#ifdef BFD_VERSION
1263 bfd_vma (*get_vma_operand)
1264 PARAMS ((CGEN_CPU_DESC, int opindex_, const CGEN_FIELDS *fields_));
1265 void (*set_vma_operand)
1266 PARAMS ((CGEN_CPU_DESC, int opindex_, CGEN_FIELDS *fields_, bfd_vma value_));
1267#else
1268 long (*get_vma_operand) ();
1269 void (*set_vma_operand) ();
1270#endif
1271#define CGEN_CPU_GET_INT_OPERAND(cd) ((cd)->get_int_operand)
1272#define CGEN_CPU_SET_INT_OPERAND(cd) ((cd)->set_int_operand)
1273#define CGEN_CPU_GET_VMA_OPERAND(cd) ((cd)->get_vma_operand)
1274#define CGEN_CPU_SET_VMA_OPERAND(cd) ((cd)->set_vma_operand)
1275
1276 /* Instruction parse/insert/extract/print handlers. */
1277 /* FIXME: make these types uppercase. */
1278 cgen_parse_fn * const *parse_handlers;
1279 cgen_insert_fn * const *insert_handlers;
1280 cgen_extract_fn * const *extract_handlers;
1281 cgen_print_fn * const *print_handlers;
1282#define CGEN_PARSE_FN(cd, insn) (cd->parse_handlers[(insn)->opcode->handlers.parse])
1283#define CGEN_INSERT_FN(cd, insn) (cd->insert_handlers[(insn)->opcode->handlers.insert])
1284#define CGEN_EXTRACT_FN(cd, insn) (cd->extract_handlers[(insn)->opcode->handlers.extract])
1285#define CGEN_PRINT_FN(cd, insn) (cd->print_handlers[(insn)->opcode->handlers.print])
1286
1287 /* Return non-zero if insn should be added to hash table. */
1288 int (* asm_hash_p) PARAMS ((const CGEN_INSN *));
1289
1290 /* Assembler hash function. */
1291 unsigned int (* asm_hash) PARAMS ((const char *));
1292
1293 /* Number of entries in assembler hash table. */
1294 unsigned int asm_hash_size;
1295
1296 /* Return non-zero if insn should be added to hash table. */
1297 int (* dis_hash_p) PARAMS ((const CGEN_INSN *));
1298
1299 /* Disassembler hash function. */
1300 unsigned int (* dis_hash) PARAMS ((const char *, CGEN_INSN_INT));
1301
1302 /* Number of entries in disassembler hash table. */
1303 unsigned int dis_hash_size;
1304
1305 /* Assembler instruction hash table. */
1306 CGEN_INSN_LIST **asm_hash_table;
1307 CGEN_INSN_LIST *asm_hash_table_entries;
1308
1309 /* Disassembler instruction hash table. */
1310 CGEN_INSN_LIST **dis_hash_table;
1311 CGEN_INSN_LIST *dis_hash_table_entries;
60f036a2 1312
68e324a2
NC
1313 /* This field could be turned into a bitfield if room for other flags is needed. */
1314 unsigned int signed_overflow_ok_p;
60f036a2 1315
252b5132
RH
1316} CGEN_CPU_TABLE;
1317
1318/* wip */
1319#ifndef CGEN_WORD_ENDIAN
1320#define CGEN_WORD_ENDIAN(cd) CGEN_CPU_ENDIAN (cd)
1321#endif
1322#ifndef CGEN_INSN_WORD_ENDIAN
1323#define CGEN_INSN_WORD_ENDIAN(cd) CGEN_CPU_INSN_ENDIAN (cd)
1324#endif
1325\f
1326/* Prototypes of major functions. */
1327/* FIXME: Move more CGEN_SYM-defined functions into CGEN_CPU_DESC.
1328 Not the init fns though, as that would drag in things that mightn't be
1329 used and might not even exist. */
1330
1331/* Argument types to cpu_open. */
1332
1333enum cgen_cpu_open_arg {
1334 CGEN_CPU_OPEN_END,
1335 /* Select instruction set(s), arg is bitmap or 0 meaning "unspecified". */
1336 CGEN_CPU_OPEN_ISAS,
1337 /* Select machine(s), arg is bitmap or 0 meaning "unspecified". */
1338 CGEN_CPU_OPEN_MACHS,
1339 /* Select machine, arg is mach's bfd name.
1340 Multiple machines can be specified by repeated use. */
1341 CGEN_CPU_OPEN_BFDMACH,
1342 /* Select endian, arg is CGEN_ENDIAN_*. */
1343 CGEN_CPU_OPEN_ENDIAN
1344};
1345
1346/* Open a cpu descriptor table for use.
1347 ??? We only support ISO C stdargs here, not K&R.
1348 Laziness, plus experiment to see if anything requires K&R - eventually
1349 K&R will no longer be supported - e.g. GDB is currently trying this. */
1350
1351extern CGEN_CPU_DESC CGEN_SYM (cpu_open) (enum cgen_cpu_open_arg, ...);
1352
1353/* Cover fn to handle simple case. */
1354
1355extern CGEN_CPU_DESC CGEN_SYM (cpu_open_1) PARAMS ((const char *mach_name_,
1356 enum cgen_endian endian_));
1357
1358/* Close it. */
1359
1360extern void CGEN_SYM (cpu_close) PARAMS ((CGEN_CPU_DESC));
1361
1362/* Initialize the opcode table for use.
1363 Called by init_asm/init_dis. */
1364
1365extern void CGEN_SYM (init_opcode_table) PARAMS ((CGEN_CPU_DESC cd_));
1366
1367/* Initialize the ibld table for use.
1368 Called by init_asm/init_dis. */
1369
1370extern void CGEN_SYM (init_ibld_table) PARAMS ((CGEN_CPU_DESC cd_));
1371
1372/* Initialize an cpu table for assembler or disassembler use.
1373 These must be called immediately after cpu_open. */
1374
1375extern void CGEN_SYM (init_asm) PARAMS ((CGEN_CPU_DESC));
1376extern void CGEN_SYM (init_dis) PARAMS ((CGEN_CPU_DESC));
1377
1378/* Initialize the operand instance table for use. */
1379
1380extern void CGEN_SYM (init_opinst_table) PARAMS ((CGEN_CPU_DESC cd_));
1381
1382/* Assemble an instruction. */
1383
1384extern const CGEN_INSN * CGEN_SYM (assemble_insn)
1385 PARAMS ((CGEN_CPU_DESC, const char *, CGEN_FIELDS *,
1386 CGEN_INSN_BYTES_PTR, char **));
1387
1388extern const CGEN_KEYWORD CGEN_SYM (operand_mach);
1389extern int CGEN_SYM (get_mach) PARAMS ((const char *));
1390
1391/* Operand index computation. */
1392extern const CGEN_INSN * cgen_lookup_insn
1393 PARAMS ((CGEN_CPU_DESC, const CGEN_INSN * insn_,
1394 CGEN_INSN_INT int_value_, unsigned char *bytes_value_,
1395 int length_, CGEN_FIELDS *fields_, int alias_p_));
1396extern void cgen_get_insn_operands
1397 PARAMS ((CGEN_CPU_DESC, const CGEN_INSN * insn_,
1398 const CGEN_FIELDS *fields_, int *indices_));
1399extern const CGEN_INSN * cgen_lookup_get_insn_operands
1400 PARAMS ((CGEN_CPU_DESC, const CGEN_INSN *insn_,
1401 CGEN_INSN_INT int_value_, unsigned char *bytes_value_,
1402 int length_, int *indices_, CGEN_FIELDS *fields_));
1403
1404/* Cover fns to bfd_get/set. */
1405
1406extern CGEN_INSN_INT cgen_get_insn_value
1407 PARAMS ((CGEN_CPU_DESC, unsigned char *, int));
1408extern void cgen_put_insn_value
1409 PARAMS ((CGEN_CPU_DESC, unsigned char *, int, CGEN_INSN_INT));
1410
1411/* Read in a cpu description file.
1412 ??? For future concerns, including adding instructions to the assembler/
1413 disassembler at run-time. */
1414
1415extern const char * cgen_read_cpu_file
1416 PARAMS ((CGEN_CPU_DESC, const char * filename_));
1417
60f036a2
AH
1418/* Allow signed overflow of instruction fields. */
1419extern void cgen_set_signed_overflow_ok PARAMS ((CGEN_CPU_DESC));
1420
1421/* Generate an error message if a signed field in an instruction overflows. */
1422extern void cgen_clear_signed_overflow_ok PARAMS ((CGEN_CPU_DESC));
1423
1424/* Will an error message be generated if a signed field in an instruction overflows ? */
1425extern unsigned int cgen_signed_overflow_ok_p PARAMS ((CGEN_CPU_DESC));
1426
252b5132 1427#endif /* CGEN_H */
This page took 0.129968 seconds and 4 git commands to generate.