* config/tc-hppa.c (pa_ip): Get strict/non-strict mode from the
[deliverable/binutils-gdb.git] / include / opcode / hppa.h
CommitLineData
252b5132
RH
1/* Table of opcodes for the PA-RISC.
2 Copyright (C) 1990, 1991, 1993, 1995, 1999 Free Software Foundation, Inc.
3
4 Contributed by the Center for Software Science at the
5 University of Utah (pa-gdb-bugs@cs.utah.edu).
6
7This file is part of GAS, the GNU Assembler, and GDB, the GNU disassembler.
8
9GAS/GDB is free software; you can redistribute it and/or modify
10it under the terms of the GNU General Public License as published by
11the Free Software Foundation; either version 1, or (at your option)
12any later version.
13
14GAS/GDB is distributed in the hope that it will be useful,
15but WITHOUT ANY WARRANTY; without even the implied warranty of
16MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17GNU General Public License for more details.
18
19You should have received a copy of the GNU General Public License
20along with GAS or GDB; see the file COPYING. If not, write to
21the Free Software Foundation, 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
22
23#if !defined(__STDC__) && !defined(const)
24#define const
25#endif
26
27/*
28 * Structure of an opcode table entry.
29 */
30
31/* There are two kinds of delay slot nullification: normal which is
32 * controled by the nullification bit, and conditional, which depends
33 * on the direction of the branch and its success or failure.
34 *
35 * NONE is unfortunately #defined in the hiux system include files.
36 * #undef it away.
37 */
38#undef NONE
39struct pa_opcode
40{
41 const char *name;
42 unsigned long int match; /* Bits that must be set... */
43 unsigned long int mask; /* ... in these bits. */
44 char *args;
45 enum pa_arch arch;
73826640 46 char flags;
252b5132
RH
47};
48
73826640
JL
49/* Enable/disable strict syntax checking. Not currently used, but will
50 be necessary for PA2.0 support in the future. */
51#define FLAG_STRICT 0x1
252b5132
RH
52
53/*
54 All hppa opcodes are 32 bits.
55
56 The match component is a mask saying which bits must match a
57 particular opcode in order for an instruction to be an instance
58 of that opcode.
59
c5e52916
JL
60 The args component is a string containing one character for each operand of
61 the instruction. Characters used as a prefix allow any second character to
62 be used without conflicting with the main operand characters.
252b5132
RH
63
64 Bit positions in this description follow HP usage of lsb = 31,
65 "at" is lsb of field.
66
67 In the args field, the following characters must match exactly:
68
69 '+,() '
70
71 In the args field, the following characters are unused:
72
7d8fdb64
JL
73 ' "# & - / 34 6789:;< > @'
74 ' BC JKLM XYZ[\] '
75 ' de gh lm y { } '
252b5132
RH
76
77 Here are all the characters:
78
79 ' !"#$%&'()*+-,./0123456789:;<=>?@'
80 'ABCDEFGHIJKLMNOPQRSTUVWXYZ[\]^_'
81 'abcdefghijklmnopqrstuvwxyz{|}~'
82
83Kinds of operands:
84 x integer register field at 15.
85 b integer register field at 10.
86 t integer register field at 31.
96226a68 87 a integer register field at 10 and 15 (for PERMH)
252b5132
RH
88 5 5 bit immediate at 15.
89 s 2 bit space specifier at 17.
90 S 3 bit space specifier at 18.
252b5132
RH
91 V 5 bit immediate value at 31
92 i 11 bit immediate value at 31
93 j 14 bit immediate value at 31
94 k 21 bit immediate value at 31
95 n nullification for branch instructions
96 N nullification for spop and copr instructions
97 w 12 bit branch displacement
98 W 17 bit branch displacement (PC relative)
99 z 17 bit branch displacement (just a number, not an address)
100
7d8fdb64
JL
101Also these:
102
103 . 2 bit shift amount at 25
104 * 4 bit shift amount at 25
105 p 5 bit shift count at 26 (to support the SHD instruction) encoded as
106 31-p
107 ~ 6 bit shift count at 20,22:26 encoded as 63-~.
108 P 5 bit bit position at 26
109 T 5 bit field length at 31 (encoded as 32-T)
110 A 13 bit immediate at 18 (to support the BREAK instruction)
111 ^ like b, but describes a control register
112 ! sar (cr11) register
113 D 26 bit immediate at 31 (to support the DIAG instruction)
114 $ 9 bit immediate at 28 (to support POPBTS)
115
116 v 3 bit Special Function Unit identifier at 25
117 O 20 bit Special Function Unit operation split between 15 bits at 20
118 and 5 bits at 31
119 o 15 bit Special Function Unit operation at 20
120 2 22 bit Special Function Unit operation split between 17 bits at 20
121 and 5 bits at 31
122 1 15 bit Special Function Unit operation split between 10 bits at 20
123 and 5 bits at 31
124 0 10 bit Special Function Unit operation split between 5 bits at 20
125 and 5 bits at 31
126 u 3 bit coprocessor unit identifier at 25
127 F Source Floating Point Operand Format Completer encoded 2 bits at 20
128 I Source Floating Point Operand Format Completer encoded 1 bits at 20
129 (for 0xe format FP instructions)
130 G Destination Floating Point Operand Format Completer encoded 2 bits at 18
131 H Floating Point Operand Format at 26 for 'fmpyadd' and 'fmpysub'
132 (very similar to 'F')
133
134 r 5 bit immediate value at 31 (for the break instruction)
135 (very similar to V above, except the value is unsigned instead of
136 low_sign_ext)
137 R 5 bit immediate value at 15 (for the ssm, rsm, probei instructions)
138 (same as r above, except the value is in a different location)
139 U 10 bit immediate value at 15 (for SSM, RSM on pa2.0)
140 Q 5 bit immediate value at 10 (a bit position specified in
141 the bb instruction. It's the same as r above, except the
142 value is in a different location)
143
5d4ba527
JL
144Completer operands all have 'c' as the prefix:
145
146 cx indexed load completer.
147 cm short load and store completer.
148 cs store bytes short completer.
1d16bf9c
JL
149
150 cw read/write completer for PROBE
151 cW wide completer for MFCTL
152 cL local processor completer for cache control
5d4ba527 153 cZ System Control Completer (to support LPA, LHA, etc.)
1d16bf9c
JL
154
155 ci correction completer for DCOR
156 ca add completer
157 cy 32 bit add carry completer
158 cY 64 bit add carry completer
159 cv signed overflow trap completer
160 ct trap on condition completer for ADDI, SUB
161 cT trap on condition completer for UADDCM
162 cb 32 bit borrow completer for SUB
163 cB 64 bit borrow completer for SUB
164
96226a68
JL
165 ch left/right half completer
166 cH signed/unsigned saturation completer
167 cS signed/unsigned completer at 21
168 c* permutation completer
5d4ba527 169
c5e52916
JL
170Condition operands all have '?' as the prefix:
171
172 ?f Floating point compare conditions (encoded as 5 bits at 31)
173
174 ?a add conditions
7d627258 175 ?A 64 bit add conditions
c5e52916 176 ?@ add branch conditions followed by nullify
7d627258
JL
177 ?d non-negated add branch conditions
178 ?D negated add branch conditions
179 ?w wide mode non-negated add branch conditions
180 ?W wide mode negated add branch conditions
c5e52916
JL
181
182 ?s compare/subtract conditions
7d627258 183 ?S 64 bit compare/subtract conditions
c5e52916 184 ?t non-negated compare conditions
7d627258
JL
185 ?T negated compare conditions
186 ?r 64 bit non-negated compare conditions
187 ?R 64 bit negated compare conditions
188 ?Q 64 bit compare conditions for CMPIB instruction
c5e52916
JL
189 ?n compare conditions followed by nullify
190
191 ?l logical conditions
7d627258
JL
192 ?L 64 bit logical conditions
193
c5e52916 194 ?b branch on bit conditions
7d627258 195 ?B 64 bit branch on bit conditions
c5e52916
JL
196
197 ?x shift/extract/deposit conditions
7d627258 198 ?X 64 bit shift/extract/deposit conditions
c5e52916
JL
199 ?y shift/extract/deposit conditions followed by nullify for conditional
200 branches
201
202 ?u unit conditions
7d627258 203 ?U 64 bit unit conditions
c5e52916 204
7d8fdb64
JL
205Floating point registers all have 'f' as a prefix:
206
207 ft target register at 31
208 fT target register with L/R halves at 31
209 fa operand 1 register at 10
210 fA operand 1 register with L/R halves at 10
211 fb operand 2 register at 15
212 fB operand 2 register with L/R halves at 15
213 fC operand 3 register with L/R halves at 16:18,21:23
214
215Float registers for fmpyadd and fmpysub:
216
217 fi mult operand 1 register at 10
218 fj mult operand 2 register at 15
219 fk mult target register at 20
220 fl add/sub operand register at 25
221 fm add/sub target register at 31
252b5132 222
7d627258 223*/
252b5132
RH
224
225
226/* List of characters not to put a space after. Note that
227 "," is included, as the "spopN" operations use literal
228 commas in their completer sections. */
229static const char *const completer_chars = ",CcY<>?!@+&U~FfGHINnOoZMadu|/=0123%e$m}";
230
231/* The order of the opcodes in this table is significant:
232
233 * The assembler requires that all instances of the same mnemonic must be
234 consecutive. If they aren't, the assembler will bomb at runtime.
235
236 * The disassembler should not care about the order of the opcodes. */
237
238static const struct pa_opcode pa_opcodes[] =
239{
240
241
242/* pseudo-instructions */
243
244{ "b", 0xe8000000, 0xffe0e000, "nW", pa10}, /* bl foo,r0 */
245{ "ldi", 0x34000000, 0xffe0c000, "j,x", pa10}, /* ldo val(r0),r */
c5e52916 246{ "comib", 0x84000000, 0xfc000000, "?nn5,b,w", pa10}, /* comib{tf}*/
e26b85f0
JL
247/* This entry is for the disassembler only. It will never be used by
248 assembler. */
c5e52916
JL
249{ "comib", 0x8c000000, 0xfc000000, "?nn5,b,w", pa10}, /* comib{tf}*/
250{ "comb", 0x80000000, 0xfc000000, "?nnx,b,w", pa10}, /* comb{tf} */
e26b85f0
JL
251/* This entry is for the disassembler only. It will never be used by
252 assembler. */
c5e52916
JL
253{ "comb", 0x88000000, 0xfc000000, "?nnx,b,w", pa10}, /* comb{tf} */
254{ "addb", 0xa0000000, 0xfc000000, "?@nx,b,w", pa10}, /* addb{tf} */
e26b85f0
JL
255/* This entry is for the disassembler only. It will never be used by
256 assembler. */
c5e52916
JL
257{ "addb", 0xa8000000, 0xfc000000, "?@nx,b,w", pa10},
258{ "addib", 0xa4000000, 0xfc000000, "?@n5,b,w", pa10}, /* addib{tf}*/
e26b85f0
JL
259/* This entry is for the disassembler only. It will never be used by
260 assembler. */
c5e52916 261{ "addib", 0xac000000, 0xfc000000, "?@n5,b,w", pa10}, /* addib{tf}*/
252b5132
RH
262{ "nop", 0x08000240, 0xffffffff, "", pa10}, /* or 0,0,0 */
263{ "copy", 0x08000240, 0xffe0ffe0, "x,t", pa10}, /* or r,0,t */
264{ "mtsar", 0x01601840, 0xffe0ffff, "x", pa10}, /* mtctl r,cr11 */
265
266/* Loads and Stores for integer registers. */
267{ "ldw", 0x48000000, 0xfc000000, "j(s,b),x", pa10},
268{ "ldw", 0x48000000, 0xfc000000, "j(b),x", pa10},
269{ "ldh", 0x44000000, 0xfc000000, "j(s,b),x", pa10},
270{ "ldh", 0x44000000, 0xfc000000, "j(b),x", pa10},
271{ "ldb", 0x40000000, 0xfc000000, "j(s,b),x", pa10},
272{ "ldb", 0x40000000, 0xfc000000, "j(b),x", pa10},
273{ "stw", 0x68000000, 0xfc000000, "x,j(s,b)", pa10},
274{ "stw", 0x68000000, 0xfc000000, "x,j(b)", pa10},
275{ "sth", 0x64000000, 0xfc000000, "x,j(s,b)", pa10},
276{ "sth", 0x64000000, 0xfc000000, "x,j(b)", pa10},
277{ "stb", 0x60000000, 0xfc000000, "x,j(s,b)", pa10},
278{ "stb", 0x60000000, 0xfc000000, "x,j(b)", pa10},
279{ "ldwm", 0x4c000000, 0xfc000000, "j(s,b),x", pa10},
280{ "ldwm", 0x4c000000, 0xfc000000, "j(b),x", pa10},
281{ "stwm", 0x6c000000, 0xfc000000, "x,j(s,b)", pa10},
282{ "stwm", 0x6c000000, 0xfc000000, "x,j(b)", pa10},
5d4ba527
JL
283{ "ldwx", 0x0c000080, 0xfc001fc0, "cxx(s,b),t", pa10},
284{ "ldwx", 0x0c000080, 0xfc001fc0, "cxx(b),t", pa10},
285{ "ldhx", 0x0c000040, 0xfc001fc0, "cxx(s,b),t", pa10},
286{ "ldhx", 0x0c000040, 0xfc001fc0, "cxx(b),t", pa10},
287{ "ldbx", 0x0c000000, 0xfc001fc0, "cxx(s,b),t", pa10},
288{ "ldbx", 0x0c000000, 0xfc001fc0, "cxx(b),t", pa10},
289{ "ldwax", 0x0c000180, 0xfc00dfc0, "cxx(b),t", pa10},
290{ "ldcwx", 0x0c0001c0, 0xfc001fc0, "cxx(s,b),t", pa10},
291{ "ldcwx", 0x0c0001c0, 0xfc001fc0, "cxx(b),t", pa10},
292{ "ldws", 0x0c001080, 0xfc001fc0, "cm5(s,b),t", pa10},
293{ "ldws", 0x0c001080, 0xfc001fc0, "cm5(b),t", pa10},
294{ "ldhs", 0x0c001040, 0xfc001fc0, "cm5(s,b),t", pa10},
295{ "ldhs", 0x0c001040, 0xfc001fc0, "cm5(b),t", pa10},
296{ "ldbs", 0x0c001000, 0xfc001fc0, "cm5(s,b),t", pa10},
297{ "ldbs", 0x0c001000, 0xfc001fc0, "cm5(b),t", pa10},
298{ "ldwas", 0x0c001180, 0xfc00dfc0, "cm5(b),t", pa10},
299{ "ldcws", 0x0c0011c0, 0xfc001fc0, "cm5(s,b),t", pa10},
300{ "ldcws", 0x0c0011c0, 0xfc001fc0, "cm5(b),t", pa10},
301{ "stws", 0x0c001280, 0xfc001fc0, "cmx,V(s,b)", pa10},
302{ "stws", 0x0c001280, 0xfc001fc0, "cmx,V(b)", pa10},
303{ "sths", 0x0c001240, 0xfc001fc0, "cmx,V(s,b)", pa10},
304{ "sths", 0x0c001240, 0xfc001fc0, "cmx,V(b)", pa10},
305{ "stbs", 0x0c001200, 0xfc001fc0, "cmx,V(s,b)", pa10},
306{ "stbs", 0x0c001200, 0xfc001fc0, "cmx,V(b)", pa10},
307{ "stwas", 0x0c001380, 0xfc00dfc0, "cmx,V(b)", pa10},
308{ "stbys", 0x0c001300, 0xfc001fc0, "csx,V(s,b)", pa10},
309{ "stbys", 0x0c001300, 0xfc001fc0, "csx,V(b)", pa10},
252b5132
RH
310
311/* Immediate instructions. */
312{ "ldo", 0x34000000, 0xfc00c000, "j(b),x", pa10},
313{ "ldil", 0x20000000, 0xfc000000, "k,b", pa10},
314{ "addil", 0x28000000, 0xfc000000, "k,b", pa10},
315
316/* Branching instructions. */
317{ "bl", 0xe8000000, 0xfc00e000, "nW,b", pa10},
318{ "gate", 0xe8002000, 0xfc00e000, "nW,b", pa10},
319{ "blr", 0xe8004000, 0xfc00e001, "nx,b", pa10},
320{ "bv", 0xe800c000, 0xfc00fffd, "nx(b)", pa10},
321{ "bv", 0xe800c000, 0xfc00fffd, "n(b)", pa10},
322{ "be", 0xe0000000, 0xfc000000, "nz(S,b)", pa10},
323{ "ble", 0xe4000000, 0xfc000000, "nz(S,b)", pa10},
c5e52916
JL
324{ "movb", 0xc8000000, 0xfc000000, "?ynx,b,w", pa10},
325{ "movib", 0xcc000000, 0xfc000000, "?yn5,b,w", pa10},
326{ "combt", 0x80000000, 0xfc000000, "?tnx,b,w", pa10},
327{ "combf", 0x88000000, 0xfc000000, "?tnx,b,w", pa10},
328{ "comibt", 0x84000000, 0xfc000000, "?tn5,b,w", pa10},
329{ "comibf", 0x8c000000, 0xfc000000, "?tn5,b,w", pa10},
330{ "addbt", 0xa0000000, 0xfc000000, "?dnx,b,w", pa10},
331{ "addbf", 0xa8000000, 0xfc000000, "?dnx,b,w", pa10},
332{ "addibt", 0xa4000000, 0xfc000000, "?dn5,b,w", pa10},
333{ "addibf", 0xac000000, 0xfc000000, "?dn5,b,w", pa10},
e9fc28c6 334{ "bb", 0xc0006000, 0xffe06000, "?Bnx,!,w", pa20, FLAG_STRICT},
e9fc28c6 335{ "bb", 0xc4006000, 0xfc006000, "?Bnx,Q,w", pa20, FLAG_STRICT},
96226a68 336{ "bb", 0xc0004000, 0xffe06000, "?bnx,!,w", pa10, FLAG_STRICT},
c5e52916
JL
337{ "bb", 0xc4004000, 0xfc004000, "?bnx,Q,w", pa10},
338{ "bvb", 0xc0004000, 0xffe04000, "?bnx,w", pa10},
88a380f3 339{ "clrbts", 0xe8004005, 0xffffffff, "", pa20, FLAG_STRICT},
e9fc28c6 340{ "popbts", 0xe8004005, 0xfffff007, "$", pa20, FLAG_STRICT},
88a380f3
JL
341{ "pushnom", 0xe8004001, 0xffffffff, "", pa20, FLAG_STRICT},
342{ "pushbts", 0xe8004001, 0xffe0ffff, "x", pa20, FLAG_STRICT},
252b5132
RH
343
344/* Computation Instructions */
345
5696871a
JL
346{ "cmpclr", 0x080008a0, 0xfc000fe0, "?Sx,b,t", pa20, FLAG_STRICT},
347{ "cmpclr", 0x08000880, 0xfc000fe0, "?sx,b,t", pa10, FLAG_STRICT},
c5e52916 348{ "comclr", 0x08000880, 0xfc000fe0, "?sx,b,t", pa10},
5696871a 349{ "or", 0x08000260, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
c5e52916 350{ "or", 0x08000240, 0xfc000fe0, "?lx,b,t", pa10},
5696871a 351{ "xor", 0x080002a0, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
c5e52916 352{ "xor", 0x08000280, 0xfc000fe0, "?lx,b,t", pa10},
5696871a 353{ "and", 0x08000220, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
c5e52916 354{ "and", 0x08000200, 0xfc000fe0, "?lx,b,t", pa10},
5696871a 355{ "andcm", 0x08000020, 0xfc000fe0, "?Lx,b,t", pa20, FLAG_STRICT},
c5e52916 356{ "andcm", 0x08000000, 0xfc000fe0, "?lx,b,t", pa10},
1c143202 357{ "uxor", 0x080003a0, 0xfc000fe0, "?Ux,b,t", pa20, FLAG_STRICT},
c5e52916 358{ "uxor", 0x08000380, 0xfc000fe0, "?ux,b,t", pa10},
1d16bf9c
JL
359{ "uaddcm", 0x080009a0, 0xfc000fa0, "cT?Ux,b,t", pa20, FLAG_STRICT},
360{ "uaddcm", 0x08000980, 0xfc000fa0, "cT?ux,b,t", pa10, FLAG_STRICT},
c5e52916
JL
361{ "uaddcm", 0x08000980, 0xfc000fe0, "?ux,b,t", pa10},
362{ "uaddcmt", 0x080009c0, 0xfc000fe0, "?ux,b,t", pa10},
1d16bf9c
JL
363{ "dcor", 0x08000ba0, 0xfc1f0fa0, "ci?Ub,t", pa20, FLAG_STRICT},
364{ "dcor", 0x08000b80, 0xfc1f0fa0, "ci?ub,t", pa10, FLAG_STRICT},
c5e52916
JL
365{ "dcor", 0x08000b80, 0xfc1f0fe0, "?ub,t", pa10},
366{ "idcor", 0x08000bc0, 0xfc1f0fe0, "?ub,t", pa10},
1d16bf9c
JL
367{ "addi", 0xb0000000, 0xfc000000, "ct?ai,b,x", pa10, FLAG_STRICT},
368{ "addi", 0xb4000000, 0xfc000000, "cv?ai,b,x", pa10, FLAG_STRICT},
c5e52916
JL
369{ "addi", 0xb4000000, 0xfc000800, "?ai,b,x", pa10},
370{ "addio", 0xb4000800, 0xfc000800, "?ai,b,x", pa10},
371{ "addit", 0xb0000000, 0xfc000800, "?ai,b,x", pa10},
372{ "addito", 0xb0000800, 0xfc000800, "?ai,b,x", pa10},
1d16bf9c
JL
373{ "add", 0x08000720, 0xfc0007e0, "cY?Ax,b,t", pa20, FLAG_STRICT},
374{ "add", 0x08000700, 0xfc0007e0, "cy?ax,b,t", pa10, FLAG_STRICT},
375{ "add", 0x08000220, 0xfc0003e0, "ca?Ax,b,t", pa20, FLAG_STRICT},
376{ "add", 0x08000200, 0xfc0003e0, "ca?ax,b,t", pa10, FLAG_STRICT},
c5e52916
JL
377{ "add", 0x08000600, 0xfc000fe0, "?ax,b,t", pa10},
378{ "addl", 0x08000a00, 0xfc000fe0, "?ax,b,t", pa10},
379{ "addo", 0x08000e00, 0xfc000fe0, "?ax,b,t", pa10},
380{ "addc", 0x08000700, 0xfc000fe0, "?ax,b,t", pa10},
381{ "addco", 0x08000f00, 0xfc000fe0, "?ax,b,t", pa10},
1d16bf9c
JL
382{ "sub", 0x080004e0, 0xfc0007e0, "ct?Sx,b,t", pa20, FLAG_STRICT},
383{ "sub", 0x080004c0, 0xfc0007e0, "ct?sx,b,t", pa10, FLAG_STRICT},
384{ "sub", 0x08000520, 0xfc0007e0, "cB?Sx,b,t", pa20, FLAG_STRICT},
385{ "sub", 0x08000500, 0xfc0007e0, "cb?sx,b,t", pa10, FLAG_STRICT},
386{ "sub", 0x08000420, 0xfc0007e0, "cv?Sx,b,t", pa20, FLAG_STRICT},
387{ "sub", 0x08000400, 0xfc0007e0, "cv?sx,b,t", pa10, FLAG_STRICT},
c5e52916
JL
388{ "sub", 0x08000400, 0xfc000fe0, "?sx,b,t", pa10},
389{ "subo", 0x08000c00, 0xfc000fe0, "?sx,b,t", pa10},
390{ "subb", 0x08000500, 0xfc000fe0, "?sx,b,t", pa10},
391{ "subbo", 0x08000d00, 0xfc000fe0, "?sx,b,t", pa10},
392{ "subt", 0x080004c0, 0xfc000fe0, "?sx,b,t", pa10},
393{ "subto", 0x08000cc0, 0xfc000fe0, "?sx,b,t", pa10},
394{ "ds", 0x08000440, 0xfc000fe0, "?sx,b,t", pa10},
1d16bf9c 395{ "subi", 0x94000000, 0xfc000000, "cv?si,b,x", pa10, FLAG_STRICT},
c5e52916
JL
396{ "subi", 0x94000000, 0xfc000800, "?si,b,x", pa10},
397{ "subio", 0x94000800, 0xfc000800, "?si,b,x", pa10},
5696871a
JL
398{ "cmpiclr", 0x90000800, 0xfc000800, "?Si,b,x", pa20, FLAG_STRICT},
399{ "cmpiclr", 0x90000000, 0xfc000800, "?si,b,x", pa10, FLAG_STRICT},
c5e52916 400{ "comiclr", 0x90000000, 0xfc000800, "?si,b,x", pa10},
1d16bf9c
JL
401{ "shladd", 0x08000220, 0xfc000320, "ca?Ax,.,b,t", pa20, FLAG_STRICT},
402{ "shladd", 0x08000200, 0xfc000320, "ca?ax,.,b,t", pa10, FLAG_STRICT},
c5e52916
JL
403{ "sh1add", 0x08000640, 0xfc000fe0, "?ax,b,t", pa10},
404{ "sh1addl", 0x08000a40, 0xfc000fe0, "?ax,b,t", pa10},
405{ "sh1addo", 0x08000e40, 0xfc000fe0, "?ax,b,t", pa10},
406{ "sh2add", 0x08000680, 0xfc000fe0, "?ax,b,t", pa10},
407{ "sh2addl", 0x08000a80, 0xfc000fe0, "?ax,b,t", pa10},
408{ "sh2addo", 0x08000e80, 0xfc000fe0, "?ax,b,t", pa10},
409{ "sh3add", 0x080006c0, 0xfc000fe0, "?ax,b,t", pa10},
410{ "sh3addl", 0x08000ac0, 0xfc000fe0, "?ax,b,t", pa10},
411{ "sh3addo", 0x08000ec0, 0xfc000fe0, "?ax,b,t", pa10},
252b5132 412
e9fc28c6
JL
413/* Subword Operation Instructions */
414
96226a68 415{ "hadd", 0x08000300, 0xfc00ff20, "cHx,b,t", pa20, FLAG_STRICT},
e9fc28c6 416{ "havg", 0x080002c0, 0xfc00ffe0, "x,b,t", pa20, FLAG_STRICT},
96226a68 417{ "hshl", 0xf8008800, 0xffe0fc20, "x,*,t", pa20, FLAG_STRICT},
e9fc28c6 418{ "hshladd", 0x08000700, 0xfc00ff20, "x,.,b,t", pa20, FLAG_STRICT},
5e6ca421 419{ "hshr", 0xf800c800, 0xfc1ff820, "cSb,*,t", pa20, FLAG_STRICT},
e9fc28c6 420{ "hshradd", 0x08000500, 0xfc00ff20, "x,.,b,t", pa20, FLAG_STRICT},
96226a68
JL
421{ "hsub", 0x08000100, 0xfc00ff20, "cHx,b,t", pa20, FLAG_STRICT},
422{ "mixh", 0xf8008400, 0xfc009fe0, "chx,b,t", pa20, FLAG_STRICT},
423{ "mixw", 0xf8008000, 0xfc009fe0, "chx,b,t", pa20, FLAG_STRICT},
424{ "permh", 0xf8000000, 0xfc009020, "c*a,t", pa20, FLAG_STRICT},
e9fc28c6
JL
425
426
252b5132
RH
427/* Extract and Deposit Instructions */
428
e9fc28c6
JL
429{ "shrpd", 0xd0000200, 0xfc001fe0, "?Xx,b,!,t", pa20, FLAG_STRICT},
430{ "shrpd", 0xd0000400, 0xfc001400, "?Xx,b,~,t", pa20, FLAG_STRICT},
431{ "shrpw", 0xd0000000, 0xfc001fe0, "?xx,b,!,t", pa10, FLAG_STRICT},
432{ "shrpw", 0xd0000800, 0xfc001c00, "?xx,b,p,t", pa10, FLAG_STRICT},
c5e52916
JL
433{ "vshd", 0xd0000000, 0xfc001fe0, "?xx,b,t", pa10},
434{ "shd", 0xd0000800, 0xfc001c00, "?xx,b,p,t", pa10},
90927b9c
JL
435{ "extrd", 0xd0001200, 0xfc001ae0, "cS?Xb,!,%,x", pa20, FLAG_STRICT},
436{ "extrd", 0xd8000000, 0xfc000000, "cS?Xb,q,|,x", pa20, FLAG_STRICT},
437{ "extrw", 0xd0001000, 0xfc001be0, "cS?xb,!,T,x", pa10, FLAG_STRICT},
438{ "extrw", 0xd0001800, 0xfc001800, "cS?xb,P,T,x", pa10, FLAG_STRICT},
c5e52916
JL
439{ "vextru", 0xd0001000, 0xfc001fe0, "?xb,T,x", pa10},
440{ "vextrs", 0xd0001400, 0xfc001fe0, "?xb,T,x", pa10},
441{ "extru", 0xd0001800, 0xfc001c00, "?xb,P,T,x", pa10},
442{ "extrs", 0xd0001c00, 0xfc001c00, "?xb,P,T,x", pa10},
90927b9c
JL
443{ "depd", 0xd4000200, 0xfc001ae0, "cz?Xx,!,%,b", pa20, FLAG_STRICT},
444{ "depd", 0xf0000000, 0xfc000000, "cz?Xx,~,|,b", pa20, FLAG_STRICT},
445{ "depdi", 0xd4001200, 0xfc001ae0, "cz?X5,!,%,b", pa20, FLAG_STRICT},
446{ "depdi", 0xf4000000, 0xfc000000, "cz?X5,~,|,b", pa20, FLAG_STRICT},
447{ "depw", 0xd4000000, 0xfc001be0, "cz?xx,!,T,b", pa10, FLAG_STRICT},
448{ "depw", 0xd4000800, 0xfc001800, "cz?xx,p,T,b", pa10, FLAG_STRICT},
449{ "depwi", 0xd4001000, 0xfc001be0, "cz?x5,!,T,b", pa10, FLAG_STRICT},
450{ "depwi", 0xd4001800, 0xfc001be0, "cz?x5,p,T,b", pa10, FLAG_STRICT},
c5e52916
JL
451{ "zvdep", 0xd4000000, 0xfc001fe0, "?xx,T,b", pa10},
452{ "vdep", 0xd4000400, 0xfc001fe0, "?xx,T,b", pa10},
453{ "zdep", 0xd4000800, 0xfc001c00, "?xx,p,T,b", pa10},
454{ "dep", 0xd4000c00, 0xfc001c00, "?xx,p,T,b", pa10},
455{ "zvdepi", 0xd4001000, 0xfc001fe0, "?x5,T,b", pa10},
456{ "vdepi", 0xd4001400, 0xfc001fe0, "?x5,T,b", pa10},
457{ "zdepi", 0xd4001800, 0xfc001c00, "?x5,p,T,b", pa10},
458{ "depi", 0xd4001c00, 0xfc001c00, "?x5,p,T,b", pa10},
252b5132
RH
459
460/* System Control Instructions */
461
462{ "break", 0x00000000, 0xfc001fe0, "r,A", pa10},
1d16bf9c 463{ "rfi", 0x00000c00, 0xffffff1f, "cr", pa10, FLAG_STRICT},
252b5132
RH
464{ "rfi", 0x00000c00, 0xffffffff, "", pa10},
465{ "rfir", 0x00000ca0, 0xffffffff, "", pa11},
1d16bf9c 466{ "ssm", 0x00000d60, 0xfc00ffe0, "U,t", pa20, FLAG_STRICT},
252b5132 467{ "ssm", 0x00000d60, 0xffe0ffe0, "R,t", pa10},
1d16bf9c 468{ "rsm", 0x00000e60, 0xfc00ffe0, "U,t", pa20, FLAG_STRICT},
252b5132
RH
469{ "rsm", 0x00000e60, 0xffe0ffe0, "R,t", pa10},
470{ "mtsm", 0x00001860, 0xffe0ffff, "x", pa10},
471{ "ldsid", 0x000010a0, 0xfc1f3fe0, "(s,b),t", pa10},
472{ "ldsid", 0x000010a0, 0xfc1f3fe0, "(b),t", pa10},
473{ "mtsp", 0x00001820, 0xffe01fff, "x,S", pa10},
474{ "mtctl", 0x00001840, 0xfc00ffff, "x,^", pa10},
88a380f3
JL
475{ "mtsarcm", 0x016018C0, 0xffe0ffff, "x", pa20, FLAG_STRICT},
476{ "mfia", 0x000014A0, 0xffffffe0, "t", pa20, FLAG_STRICT},
252b5132 477{ "mfsp", 0x000004a0, 0xffff1fe0, "S,t", pa10},
1d16bf9c 478{ "mfctl", 0x016048a0, 0xffffffe0, "cW!,t", pa20, FLAG_STRICT},
252b5132
RH
479{ "mfctl", 0x000008a0, 0xfc1fffe0, "^,t", pa10},
480{ "sync", 0x00000400, 0xffffffff, "", pa10},
481{ "syncdma", 0x00100400, 0xffffffff, "", pa10},
1d16bf9c
JL
482{ "probe", 0x04001180, 0xfc003fe0, "cw(s,b),x,t", pa10, FLAG_STRICT},
483{ "probe", 0x04001180, 0xfc003fe0, "cw(b),x,t", pa10, FLAG_STRICT},
484{ "probei", 0x04003180, 0xfc003fe0, "cw(s,b),R,t", pa10, FLAG_STRICT},
485{ "probei", 0x04003180, 0xfc003fe0, "cw(b),R,t", pa10, FLAG_STRICT},
252b5132
RH
486{ "prober", 0x04001180, 0xfc003fe0, "(s,b),x,t", pa10},
487{ "prober", 0x04001180, 0xfc003fe0, "(b),x,t", pa10},
488{ "proberi", 0x04003180, 0xfc003fe0, "(s,b),R,t", pa10},
489{ "proberi", 0x04003180, 0xfc003fe0, "(b),R,t", pa10},
490{ "probew", 0x040011c0, 0xfc003fe0, "(s,b),x,t", pa10},
491{ "probew", 0x040011c0, 0xfc003fe0, "(b),x,t", pa10},
492{ "probewi", 0x040031c0, 0xfc003fe0, "(s,b),R,t", pa10},
493{ "probewi", 0x040031c0, 0xfc003fe0, "(b),R,t", pa10},
5d4ba527
JL
494{ "lpa", 0x04001340, 0xfc003fc0, "cZx(s,b),t", pa10},
495{ "lpa", 0x04001340, 0xfc003fc0, "cZx(b),t", pa10},
496{ "lha", 0x04001300, 0xfc003fc0, "cZx(s,b),t", pa10},
497{ "lha", 0x04001300, 0xfc003fc0, "cZx(b),t", pa10},
252b5132
RH
498{ "lci", 0x04001300, 0xfc003fe0, "x(s,b),t", pa10},
499{ "lci", 0x04001300, 0xfc003fe0, "x(b),t", pa10},
1d16bf9c
JL
500{ "pdtlb", 0x04001600, 0xfc003fdf, "cLcZx(s,b)", pa20, FLAG_STRICT},
501{ "pdtlb", 0x04001600, 0xfc003fdf, "cLcZx(b)", pa20, FLAG_STRICT},
5d4ba527
JL
502{ "pdtlb", 0x04001200, 0xfc003fdf, "cZx(s,b)", pa10},
503{ "pdtlb", 0x04001200, 0xfc003fdf, "cZx(b)", pa10},
1d16bf9c
JL
504{ "pitlb", 0x04000600, 0xfc001fdf, "cLcZx(S,b)", pa20, FLAG_STRICT},
505{ "pitlb", 0x04000600, 0xfc001fdf, "cLcZx(b)", pa20, FLAG_STRICT},
5d4ba527
JL
506{ "pitlb", 0x04000200, 0xfc001fdf, "cZx(S,b)", pa10},
507{ "pitlb", 0x04000200, 0xfc001fdf, "cZx(b)", pa10},
508{ "pdtlbe", 0x04001240, 0xfc003fdf, "cZx(s,b)", pa10},
509{ "pdtlbe", 0x04001240, 0xfc003fdf, "cZx(b)", pa10},
510{ "pitlbe", 0x04000240, 0xfc001fdf, "cZx(S,b)", pa10},
511{ "pitlbe", 0x04000240, 0xfc001fdf, "cZx(b)", pa10},
252b5132
RH
512{ "idtlba", 0x04001040, 0xfc003fff, "x,(s,b)", pa10},
513{ "idtlba", 0x04001040, 0xfc003fff, "x,(b)", pa10},
514{ "iitlba", 0x04000040, 0xfc001fff, "x,(S,b)", pa10},
515{ "iitlba", 0x04000040, 0xfc001fff, "x,(b)", pa10},
516{ "idtlbp", 0x04001000, 0xfc003fff, "x,(s,b)", pa10},
517{ "idtlbp", 0x04001000, 0xfc003fff, "x,(b)", pa10},
518{ "iitlbp", 0x04000000, 0xfc001fff, "x,(S,b)", pa10},
519{ "iitlbp", 0x04000000, 0xfc001fff, "x,(b)", pa10},
5d4ba527
JL
520{ "pdc", 0x04001380, 0xfc003fdf, "cZx(s,b)", pa10},
521{ "pdc", 0x04001380, 0xfc003fdf, "cZx(b)", pa10},
522{ "fdc", 0x04001280, 0xfc003fdf, "cZx(s,b)", pa10},
523{ "fdc", 0x04001280, 0xfc003fdf, "cZx(b)", pa10},
524{ "fic", 0x04000280, 0xfc001fdf, "cZx(S,b)", pa10},
525{ "fic", 0x04000280, 0xfc001fdf, "cZx(b)", pa10},
526{ "fdce", 0x040012c0, 0xfc003fdf, "cZx(s,b)", pa10},
527{ "fdce", 0x040012c0, 0xfc003fdf, "cZx(b)", pa10},
528{ "fice", 0x040002c0, 0xfc001fdf, "cZx(S,b)", pa10},
529{ "fice", 0x040002c0, 0xfc001fdf, "cZx(b)", pa10},
252b5132
RH
530{ "diag", 0x14000000, 0xfc000000, "D", pa10},
531
aa008907
JL
532/* These may be specific to certain versions of the PA. Joel claimed
533 they were 72000 (7200?) specific. However, I'm almost certain the
534 mtcpu/mfcpu were undocumented, but available in the older 700 machines. */
535{ "mtcpu", 0x14001600, 0xfc00ffff, "x,^"},
536{ "mfcpu", 0x14001A00, 0xfc00ffff, "^,x"},
537{ "tocen", 0x14403600, 0xffffffff, ""},
538{ "tocdis", 0x14401620, 0xffffffff, ""},
539{ "shdwgr", 0x14402600, 0xffffffff, ""},
540{ "grshdw", 0x14400620, 0xffffffff, ""},
541
252b5132
RH
542/* gfw and gfr are not in the HP PA 1.1 manual, but they are in either
543 the Timex FPU or the Mustang ERS (not sure which) manual. */
5d4ba527
JL
544{ "gfw", 0x04001680, 0xfc003fdf, "cZx(s,b)", pa11},
545{ "gfw", 0x04001680, 0xfc003fdf, "cZx(b)", pa11},
546{ "gfr", 0x04001a80, 0xfc003fdf, "cZx(s,b)", pa11},
547{ "gfr", 0x04001a80, 0xfc003fdf, "cZx(b)", pa11},
252b5132
RH
548
549/* Floating Point Coprocessor Instructions */
550
7d8fdb64
JL
551{ "fldwx", 0x24000000, 0xfc001f80, "cxx(s,b),fT", pa10},
552{ "fldwx", 0x24000000, 0xfc001f80, "cxx(b),fT", pa10},
553{ "flddx", 0x2c000000, 0xfc001fc0, "cxx(s,b),ft", pa10},
554{ "flddx", 0x2c000000, 0xfc001fc0, "cxx(b),ft", pa10},
555{ "fstwx", 0x24000200, 0xfc001f80, "cxfT,x(s,b)", pa10},
556{ "fstwx", 0x24000200, 0xfc001f80, "cxfT,x(b)", pa10},
557{ "fstdx", 0x2c000200, 0xfc001fc0, "cxft,x(s,b)", pa10},
558{ "fstdx", 0x2c000200, 0xfc001fc0, "cxft,x(b)", pa10},
559{ "fstqx", 0x3c000200, 0xfc001fc0, "cxft,x(s,b)", pa10},
560{ "fstqx", 0x3c000200, 0xfc001fc0, "cxft,x(b)", pa10},
561{ "fldws", 0x24001000, 0xfc001f80, "cm5(s,b),fT", pa10},
562{ "fldws", 0x24001000, 0xfc001f80, "cm5(b),fT", pa10},
563{ "fldds", 0x2c001000, 0xfc001fc0, "cm5(s,b),ft", pa10},
564{ "fldds", 0x2c001000, 0xfc001fc0, "cm5(b),ft", pa10},
565{ "fstws", 0x24001200, 0xfc001f80, "cmfT,5(s,b)", pa10},
566{ "fstws", 0x24001200, 0xfc001f80, "cmfT,5(b)", pa10},
567{ "fstds", 0x2c001200, 0xfc001fc0, "cmft,5(s,b)", pa10},
568{ "fstds", 0x2c001200, 0xfc001fc0, "cmft,5(b)", pa10},
569{ "fstqs", 0x3c001200, 0xfc001fc0, "cmft,5(s,b)", pa10},
570{ "fstqs", 0x3c001200, 0xfc001fc0, "cmft,5(b)", pa10},
571{ "fadd", 0x30000600, 0xfc00e7e0, "Ffa,fb,fT", pa10},
572{ "fadd", 0x38000600, 0xfc00e720, "IfA,fB,fT", pa10},
573{ "fsub", 0x30002600, 0xfc00e7e0, "Ffa,fb,fT", pa10},
574{ "fsub", 0x38002600, 0xfc00e720, "IfA,fB,fT", pa10},
575{ "fmpy", 0x30004600, 0xfc00e7e0, "Ffa,fb,fT", pa10},
576{ "fmpy", 0x38004600, 0xfc00e720, "IfA,fB,fT", pa10},
577{ "fdiv", 0x30006600, 0xfc00e7e0, "Ffa,fb,fT", pa10},
578{ "fdiv", 0x38006600, 0xfc00e720, "IfA,fB,fT", pa10},
579{ "fsqrt", 0x30008000, 0xfc1fe7e0, "Ffa,fT", pa10},
580{ "fsqrt", 0x38008000, 0xfc1fe720, "FfA,fT", pa10},
581{ "fabs", 0x30006000, 0xfc1fe7e0, "Ffa,fT", pa10},
582{ "fabs", 0x38006000, 0xfc1fe720, "FfA,fT", pa10},
583{ "frem", 0x30008600, 0xfc00e7e0, "Ffa,fb,fT", pa10},
584{ "frem", 0x38008600, 0xfc00e720, "FfA,fB,fT", pa10},
585{ "frnd", 0x3000a000, 0xfc1fe7e0, "Ffa,fT", pa10},
586{ "frnd", 0x3800a000, 0xfc1fe720, "FfA,fT", pa10},
587{ "fcpy", 0x30004000, 0xfc1fe7e0, "Ffa,fT", pa10},
588{ "fcpy", 0x38004000, 0xfc1fe720, "FfA,fT", pa10},
589{ "fcnvff", 0x30000200, 0xfc1f87e0, "FGfa,fT", pa10},
590{ "fcnvff", 0x38000200, 0xfc1f8720, "FGfA,fT", pa10},
591{ "fcnvxf", 0x30008200, 0xfc1f87e0, "FGfa,fT", pa10},
592{ "fcnvxf", 0x38008200, 0xfc1f8720, "FGfA,fT", pa10},
593{ "fcnvfx", 0x30010200, 0xfc1f87e0, "FGfa,fT", pa10},
594{ "fcnvfx", 0x38010200, 0xfc1f8720, "FGfA,fT", pa10},
595{ "fcnvfxt", 0x30018200, 0xfc1f87e0, "FGfa,fT", pa10},
596{ "fcnvfxt", 0x38018200, 0xfc1f8720, "FGfA,fT", pa10},
597{ "fmpyfadd", 0xb8000000, 0xfc000020, "IfA,fB,fC,fT", pa20, FLAG_STRICT},
598{ "fmpynfadd", 0xb8000020, 0xfc000020, "IfA,fB,fC,fT", pa20, FLAG_STRICT},
599{ "fneg", 0x3000c000, 0xfc1fe7e0, "Ffa,fT", pa20, FLAG_STRICT},
600{ "fneg", 0x3800c000, 0xfc1fe720, "IfA,fT", pa20, FLAG_STRICT},
601{ "fnegabs", 0x3000e000, 0xfc1fe7e0, "Ffa,fT", pa20, FLAG_STRICT},
602{ "fnegabs", 0x3800e000, 0xfc1fe720, "IfA,fT", pa20, FLAG_STRICT},
603{ "fcmp", 0x30000400, 0xfc00e7e0, "F?ffa,fb", pa10},
604{ "fcmp", 0x38000400, 0xfc00e720, "I?ffA,fB", pa10},
605{ "xmpyu", 0x38004700, 0xfc00e720, "fA,fB,fT", pa11},
606{ "fmpyadd", 0x18000000, 0xfc000000, "Hfi,fj,fk,fl,fm", pa11},
607{ "fmpysub", 0x98000000, 0xfc000000, "Hfi,fj,fk,fl,fm", pa11},
252b5132
RH
608{ "ftest", 0x30002420, 0xffffffff, "", pa10},
609{ "fid", 0x30000000, 0xffffffff, "", pa11},
610
1d16bf9c
JL
611/* Performance Monitor Instructions */
612
613{ "pmdis", 0x30000280, 0xffffffdf, "N", pa20, FLAG_STRICT},
614{ "pmenb", 0x30000680, 0xffffffff, "", pa20, FLAG_STRICT},
252b5132
RH
615
616/* Assist Instructions */
617
7d8fdb64
JL
618{ "spop0", 0x10000000, 0xfc000600, "v,ON", pa10},
619{ "spop1", 0x10000200, 0xfc000600, "v,oNt", pa10},
620{ "spop2", 0x10000400, 0xfc000600, "v,1Nb", pa10},
621{ "spop3", 0x10000600, 0xfc000600, "v,0Nx,b", pa10},
252b5132 622{ "copr", 0x30000000, 0xfc000000, "u,2N", pa10},
5d4ba527
JL
623{ "cldwx", 0x24000000, 0xfc001e00, "ucxx(s,b),t", pa10},
624{ "cldwx", 0x24000000, 0xfc001e00, "ucxx(b),t", pa10},
625{ "clddx", 0x2c000000, 0xfc001e00, "ucxx(s,b),t", pa10},
626{ "clddx", 0x2c000000, 0xfc001e00, "ucxx(b),t", pa10},
627{ "cstwx", 0x24000200, 0xfc001e00, "ucxt,x(s,b)", pa10},
628{ "cstwx", 0x24000200, 0xfc001e00, "ucxt,x(b)", pa10},
629{ "cstdx", 0x2c000200, 0xfc001e00, "ucxt,x(s,b)", pa10},
630{ "cstdx", 0x2c000200, 0xfc001e00, "ucxt,x(b)", pa10},
631{ "cldws", 0x24001000, 0xfc001e00, "ucm5(s,b),t", pa10},
632{ "cldws", 0x24001000, 0xfc001e00, "ucm5(b),t", pa10},
633{ "cldds", 0x2c001000, 0xfc001e00, "ucm5(s,b),t", pa10},
634{ "cldds", 0x2c001000, 0xfc001e00, "ucm5(b),t", pa10},
635{ "cstws", 0x24001200, 0xfc001e00, "ucmt,5(s,b)", pa10},
636{ "cstws", 0x24001200, 0xfc001e00, "ucmt,5(b)", pa10},
637{ "cstds", 0x2c001200, 0xfc001e00, "ucmt,5(s,b)", pa10},
638{ "cstds", 0x2c001200, 0xfc001e00, "ucmt,5(b)", pa10},
252b5132
RH
639};
640
641#define NUMOPCODES ((sizeof pa_opcodes)/(sizeof pa_opcodes[0]))
642
643/* SKV 12/18/92. Added some denotations for various operands. */
644
645#define PA_IMM11_AT_31 'i'
646#define PA_IMM14_AT_31 'j'
647#define PA_IMM21_AT_31 'k'
648#define PA_DISP12 'w'
649#define PA_DISP17 'W'
650
651#define N_HPPA_OPERAND_FORMATS 5
This page took 0.066909 seconds and 4 git commands to generate.