include/opcode/
[deliverable/binutils-gdb.git] / include / opcode / mips.h
CommitLineData
252b5132 1/* mips.h. Mips opcode list for GDB, the GNU debugger.
c3aa17e9 2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002,
c67a084a 3 2003, 2004, 2005, 2008, 2009, 2010
4f1d9bd8 4 Free Software Foundation, Inc.
252b5132
RH
5 Contributed by Ralph Campbell and OSF
6 Commented and modified by Ian Lance Taylor, Cygnus Support
7
e4e42b45 8 This file is part of GDB, GAS, and the GNU binutils.
252b5132 9
e4e42b45
NC
10 GDB, GAS, and the GNU binutils are free software; you can redistribute
11 them and/or modify them under the terms of the GNU General Public
12 License as published by the Free Software Foundation; either version 3,
13 or (at your option) any later version.
252b5132 14
e4e42b45
NC
15 GDB, GAS, and the GNU binutils are distributed in the hope that they
16 will be useful, but WITHOUT ANY WARRANTY; without even the implied
17 warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
18 the GNU General Public License for more details.
252b5132 19
e4e42b45
NC
20 You should have received a copy of the GNU General Public License
21 along with this file; see the file COPYING3. If not, write to the Free
22 Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
23 MA 02110-1301, USA. */
252b5132
RH
24
25#ifndef _MIPS_H_
26#define _MIPS_H_
27
28/* These are bit masks and shift counts to use to access the various
29 fields of an instruction. To retrieve the X field of an
30 instruction, use the expression
31 (i >> OP_SH_X) & OP_MASK_X
32 To set the same field (to j), use
33 i = (i &~ (OP_MASK_X << OP_SH_X)) | (j << OP_SH_X)
34
35 Make sure you use fields that are appropriate for the instruction,
8eaec934 36 of course.
252b5132 37
8eaec934 38 The 'i' format uses OP, RS, RT and IMMEDIATE.
252b5132
RH
39
40 The 'j' format uses OP and TARGET.
41
42 The 'r' format uses OP, RS, RT, RD, SHAMT and FUNCT.
43
44 The 'b' format uses OP, RS, RT and DELTA.
45
46 The floating point 'i' format uses OP, RS, RT and IMMEDIATE.
47
48 The floating point 'r' format uses OP, FMT, FT, FS, FD and FUNCT.
49
50 A breakpoint instruction uses OP, CODE and SPEC (10 bits of the
51 breakpoint instruction are not defined; Kane says the breakpoint
52 code field in BREAK is 20 bits; yet MIPS assemblers and debuggers
53 only use ten bits). An optional two-operand form of break/sdbbp
4372b673
NC
54 allows the lower ten bits to be set too, and MIPS32 and later
55 architectures allow 20 bits to be set with a signal operand
56 (using CODE20).
252b5132 57
4372b673 58 The syscall instruction uses CODE20.
252b5132
RH
59
60 The general coprocessor instructions use COPZ. */
61
62#define OP_MASK_OP 0x3f
63#define OP_SH_OP 26
64#define OP_MASK_RS 0x1f
65#define OP_SH_RS 21
66#define OP_MASK_FR 0x1f
67#define OP_SH_FR 21
68#define OP_MASK_FMT 0x1f
69#define OP_SH_FMT 21
70#define OP_MASK_BCC 0x7
71#define OP_SH_BCC 18
72#define OP_MASK_CODE 0x3ff
73#define OP_SH_CODE 16
74#define OP_MASK_CODE2 0x3ff
75#define OP_SH_CODE2 6
76#define OP_MASK_RT 0x1f
77#define OP_SH_RT 16
78#define OP_MASK_FT 0x1f
79#define OP_SH_FT 16
80#define OP_MASK_CACHE 0x1f
81#define OP_SH_CACHE 16
82#define OP_MASK_RD 0x1f
83#define OP_SH_RD 11
84#define OP_MASK_FS 0x1f
85#define OP_SH_FS 11
86#define OP_MASK_PREFX 0x1f
87#define OP_SH_PREFX 11
88#define OP_MASK_CCC 0x7
89#define OP_SH_CCC 8
4372b673
NC
90#define OP_MASK_CODE20 0xfffff /* 20 bit syscall/breakpoint code. */
91#define OP_SH_CODE20 6
252b5132
RH
92#define OP_MASK_SHAMT 0x1f
93#define OP_SH_SHAMT 6
94#define OP_MASK_FD 0x1f
95#define OP_SH_FD 6
96#define OP_MASK_TARGET 0x3ffffff
97#define OP_SH_TARGET 0
98#define OP_MASK_COPZ 0x1ffffff
99#define OP_SH_COPZ 0
100#define OP_MASK_IMMEDIATE 0xffff
101#define OP_SH_IMMEDIATE 0
102#define OP_MASK_DELTA 0xffff
103#define OP_SH_DELTA 0
104#define OP_MASK_FUNCT 0x3f
105#define OP_SH_FUNCT 0
106#define OP_MASK_SPEC 0x3f
107#define OP_SH_SPEC 0
4372b673
NC
108#define OP_SH_LOCC 8 /* FP condition code. */
109#define OP_SH_HICC 18 /* FP condition code. */
252b5132 110#define OP_MASK_CC 0x7
4372b673
NC
111#define OP_SH_COP1NORM 25 /* Normal COP1 encoding. */
112#define OP_MASK_COP1NORM 0x1 /* a single bit. */
113#define OP_SH_COP1SPEC 21 /* COP1 encodings. */
252b5132
RH
114#define OP_MASK_COP1SPEC 0xf
115#define OP_MASK_COP1SCLR 0x4
116#define OP_MASK_COP1CMP 0x3
117#define OP_SH_COP1CMP 4
4372b673 118#define OP_SH_FORMAT 21 /* FP short format field. */
252b5132
RH
119#define OP_MASK_FORMAT 0x7
120#define OP_SH_TRUE 16
121#define OP_MASK_TRUE 0x1
122#define OP_SH_GE 17
123#define OP_MASK_GE 0x01
124#define OP_SH_UNSIGNED 16
125#define OP_MASK_UNSIGNED 0x1
126#define OP_SH_HINT 16
127#define OP_MASK_HINT 0x1f
4372b673 128#define OP_SH_MMI 0 /* Multimedia (parallel) op. */
8eaec934 129#define OP_MASK_MMI 0x3f
252b5132
RH
130#define OP_SH_MMISUB 6
131#define OP_MASK_MMISUB 0x1f
4372b673 132#define OP_MASK_PERFREG 0x1f /* Performance monitoring. */
252b5132 133#define OP_SH_PERFREG 1
4372b673
NC
134#define OP_SH_SEL 0 /* Coprocessor select field. */
135#define OP_MASK_SEL 0x7 /* The sel field of mfcZ and mtcZ. */
136#define OP_SH_CODE19 6 /* 19 bit wait code. */
137#define OP_MASK_CODE19 0x7ffff
deec1734
CD
138#define OP_SH_ALN 21
139#define OP_MASK_ALN 0x7
140#define OP_SH_VSEL 21
141#define OP_MASK_VSEL 0x1f
9752cf1b
RS
142#define OP_MASK_VECBYTE 0x7 /* Selector field is really 4 bits,
143 but 0x8-0xf don't select bytes. */
144#define OP_SH_VECBYTE 22
145#define OP_MASK_VECALIGN 0x7 /* Vector byte-align (alni.ob) op. */
146#define OP_SH_VECALIGN 21
af7ee8bf
CD
147#define OP_MASK_INSMSB 0x1f /* "ins" MSB. */
148#define OP_SH_INSMSB 11
149#define OP_MASK_EXTMSBD 0x1f /* "ext" MSBD. */
150#define OP_SH_EXTMSBD 11
deec1734 151
93c34b9b
CF
152/* MIPS DSP ASE */
153#define OP_SH_DSPACC 11
154#define OP_MASK_DSPACC 0x3
155#define OP_SH_DSPACC_S 21
156#define OP_MASK_DSPACC_S 0x3
157#define OP_SH_DSPSFT 20
158#define OP_MASK_DSPSFT 0x3f
159#define OP_SH_DSPSFT_7 19
160#define OP_MASK_DSPSFT_7 0x7f
161#define OP_SH_SA3 21
162#define OP_MASK_SA3 0x7
163#define OP_SH_SA4 21
164#define OP_MASK_SA4 0xf
165#define OP_SH_IMM8 16
166#define OP_MASK_IMM8 0xff
167#define OP_SH_IMM10 16
168#define OP_MASK_IMM10 0x3ff
169#define OP_SH_WRDSP 11
170#define OP_MASK_WRDSP 0x3f
171#define OP_SH_RDDSP 16
172#define OP_MASK_RDDSP 0x3f
8b082fb1
TS
173#define OP_SH_BP 11
174#define OP_MASK_BP 0x3
93c34b9b 175
089b39de
CF
176/* MIPS MT ASE */
177#define OP_SH_MT_U 5
178#define OP_MASK_MT_U 0x1
179#define OP_SH_MT_H 4
180#define OP_MASK_MT_H 0x1
181#define OP_SH_MTACC_T 18
182#define OP_MASK_MTACC_T 0x3
183#define OP_SH_MTACC_D 13
184#define OP_MASK_MTACC_D 0x3
185
640c0ccd
CD
186#define OP_OP_COP0 0x10
187#define OP_OP_COP1 0x11
188#define OP_OP_COP2 0x12
189#define OP_OP_COP3 0x13
190#define OP_OP_LWC1 0x31
191#define OP_OP_LWC2 0x32
192#define OP_OP_LWC3 0x33 /* a.k.a. pref */
193#define OP_OP_LDC1 0x35
194#define OP_OP_LDC2 0x36
195#define OP_OP_LDC3 0x37 /* a.k.a. ld */
196#define OP_OP_SWC1 0x39
197#define OP_OP_SWC2 0x3a
198#define OP_OP_SWC3 0x3b
199#define OP_OP_SDC1 0x3d
200#define OP_OP_SDC2 0x3e
201#define OP_OP_SDC3 0x3f /* a.k.a. sd */
202
deec1734
CD
203/* Values in the 'VSEL' field. */
204#define MDMX_FMTSEL_IMM_QH 0x1d
205#define MDMX_FMTSEL_IMM_OB 0x1e
206#define MDMX_FMTSEL_VEC_QH 0x15
207#define MDMX_FMTSEL_VEC_OB 0x16
4372b673 208
9bcd4f99
TS
209/* UDI */
210#define OP_SH_UDI1 6
211#define OP_MASK_UDI1 0x1f
212#define OP_SH_UDI2 6
213#define OP_MASK_UDI2 0x3ff
214#define OP_SH_UDI3 6
215#define OP_MASK_UDI3 0x7fff
216#define OP_SH_UDI4 6
217#define OP_MASK_UDI4 0xfffff
218
bb35fb24
NC
219/* Octeon */
220#define OP_SH_BBITIND 16
221#define OP_MASK_BBITIND 0x1f
222#define OP_SH_CINSPOS 6
223#define OP_MASK_CINSPOS 0x1f
224#define OP_SH_CINSLM1 11
225#define OP_MASK_CINSLM1 0x1f
dd3cbb7e
NC
226#define OP_SH_SEQI 6
227#define OP_MASK_SEQI 0x3ff
bb35fb24 228
98675402
RS
229/* Loongson */
230#define OP_SH_OFFSET_A 6
231#define OP_MASK_OFFSET_A 0xff
232#define OP_SH_OFFSET_B 3
233#define OP_MASK_OFFSET_B 0xff
234#define OP_SH_OFFSET_C 6
235#define OP_MASK_OFFSET_C 0x1ff
236#define OP_SH_RZ 0
237#define OP_MASK_RZ 0x1f
238#define OP_SH_FZ 0
239#define OP_MASK_FZ 0x1f
240
252b5132
RH
241/* This structure holds information for a particular instruction. */
242
243struct mips_opcode
244{
245 /* The name of the instruction. */
246 const char *name;
247 /* A string describing the arguments for this instruction. */
248 const char *args;
249 /* The basic opcode for the instruction. When assembling, this
250 opcode is modified by the arguments to produce the actual opcode
251 that is used. If pinfo is INSN_MACRO, then this is 0. */
252 unsigned long match;
253 /* If pinfo is not INSN_MACRO, then this is a bit mask for the
254 relevant portions of the opcode when disassembling. If the
255 actual opcode anded with the match field equals the opcode field,
256 then we have found the correct instruction. If pinfo is
257 INSN_MACRO, then this field is the macro identifier. */
258 unsigned long mask;
259 /* For a macro, this is INSN_MACRO. Otherwise, it is a collection
260 of bits describing the instruction, notably any relevant hazard
261 information. */
262 unsigned long pinfo;
dc9a9f39
FF
263 /* A collection of additional bits describing the instruction. */
264 unsigned long pinfo2;
252b5132
RH
265 /* A collection of bits describing the instruction sets of which this
266 instruction or macro is a member. */
267 unsigned long membership;
268};
269
27abff54 270/* These are the characters which may appear in the args field of an
252b5132
RH
271 instruction. They appear in the order in which the fields appear
272 when the instruction is used. Commas and parentheses in the args
273 string are ignored when assembling, and written into the output
274 when disassembling.
275
276 Each of these characters corresponds to a mask field defined above.
277
de9a3e51 278 "1" 5 bit sync type (OP_*_SHAMT)
252b5132
RH
279 "<" 5 bit shift amount (OP_*_SHAMT)
280 ">" shift amount between 32 and 63, stored after subtracting 32 (OP_*_SHAMT)
281 "a" 26 bit target address (OP_*_TARGET)
282 "b" 5 bit base register (OP_*_RS)
283 "c" 10 bit breakpoint code (OP_*_CODE)
284 "d" 5 bit destination register specifier (OP_*_RD)
285 "h" 5 bit prefx hint (OP_*_PREFX)
286 "i" 16 bit unsigned immediate (OP_*_IMMEDIATE)
287 "j" 16 bit signed immediate (OP_*_DELTA)
288 "k" 5 bit cache opcode in target register position (OP_*_CACHE)
9752cf1b 289 Also used for immediate operands in vr5400 vector insns.
252b5132
RH
290 "o" 16 bit signed offset (OP_*_DELTA)
291 "p" 16 bit PC relative branch target address (OP_*_DELTA)
292 "q" 10 bit extra breakpoint code (OP_*_CODE2)
293 "r" 5 bit same register used as both source and target (OP_*_RS)
294 "s" 5 bit source register specifier (OP_*_RS)
295 "t" 5 bit target register (OP_*_RT)
296 "u" 16 bit upper 16 bits of address (OP_*_IMMEDIATE)
297 "v" 5 bit same register used as both source and destination (OP_*_RS)
298 "w" 5 bit same register used as both target and destination (OP_*_RT)
4372b673
NC
299 "U" 5 bit same destination register in both OP_*_RD and OP_*_RT
300 (used by clo and clz)
252b5132 301 "C" 25 bit coprocessor function code (OP_*_COPZ)
4372b673
NC
302 "B" 20 bit syscall/breakpoint function code (OP_*_CODE20)
303 "J" 19 bit wait function code (OP_*_CODE19)
252b5132
RH
304 "x" accept and ignore register name
305 "z" must be zero register
af7ee8bf 306 "K" 5 bit Hardware Register (rdhwr instruction) (OP_*_RD)
ef0ee844
TS
307 "+A" 5 bit ins/ext/dins/dext/dinsm/dextm position, which becomes
308 LSB (OP_*_SHAMT).
071742cf 309 Enforces: 0 <= pos < 32.
ef0ee844 310 "+B" 5 bit ins/dins size, which becomes MSB (OP_*_INSMSB).
5f74bc13 311 Requires that "+A" or "+E" occur first to set position.
071742cf 312 Enforces: 0 < (pos+size) <= 32.
ef0ee844 313 "+C" 5 bit ext/dext size, which becomes MSBD (OP_*_EXTMSBD).
5f74bc13 314 Requires that "+A" or "+E" occur first to set position.
071742cf 315 Enforces: 0 < (pos+size) <= 32.
5f74bc13
CD
316 (Also used by "dext" w/ different limits, but limits for
317 that are checked by the M_DEXT macro.)
ef0ee844 318 "+E" 5 bit dinsu/dextu position, which becomes LSB-32 (OP_*_SHAMT).
5f74bc13 319 Enforces: 32 <= pos < 64.
ef0ee844 320 "+F" 5 bit "dinsm/dinsu" size, which becomes MSB-32 (OP_*_INSMSB).
5f74bc13
CD
321 Requires that "+A" or "+E" occur first to set position.
322 Enforces: 32 < (pos+size) <= 64.
323 "+G" 5 bit "dextm" size, which becomes MSBD-32 (OP_*_EXTMSBD).
324 Requires that "+A" or "+E" occur first to set position.
325 Enforces: 32 < (pos+size) <= 64.
326 "+H" 5 bit "dextu" size, which becomes MSBD (OP_*_EXTMSBD).
327 Requires that "+A" or "+E" occur first to set position.
328 Enforces: 32 < (pos+size) <= 64.
252b5132
RH
329
330 Floating point instructions:
331 "D" 5 bit destination register (OP_*_FD)
332 "M" 3 bit compare condition code (OP_*_CCC) (only used for mips4 and up)
333 "N" 3 bit branch condition code (OP_*_BCC) (only used for mips4 and up)
334 "S" 5 bit fs source 1 register (OP_*_FS)
335 "T" 5 bit ft source 2 register (OP_*_FT)
336 "R" 5 bit fr source 3 register (OP_*_FR)
337 "V" 5 bit same register used as floating source and destination (OP_*_FS)
338 "W" 5 bit same register used as floating target and destination (OP_*_FT)
339
340 Coprocessor instructions:
341 "E" 5 bit target register (OP_*_RT)
342 "G" 5 bit destination register (OP_*_RD)
8ff529d8 343 "H" 3 bit sel field for (d)mtc* and (d)mfc* (OP_*_SEL)
252b5132 344 "P" 5 bit performance-monitor register (OP_*_PERFREG)
9752cf1b
RS
345 "e" 5 bit vector register byte specifier (OP_*_VECBYTE)
346 "%" 3 bit immediate vr5400 vector alignment operand (OP_*_VECALIGN)
347 see also "k" above
bbcc0807
CD
348 "+D" Combined destination register ("G") and sel ("H") for CP0 ops,
349 for pretty-printing in disassembly only.
252b5132
RH
350
351 Macro instructions:
352 "A" General 32 bit expression
5f74bc13
CD
353 "I" 32 bit immediate (value placed in imm_expr).
354 "+I" 32 bit immediate (value placed in imm2_expr).
252b5132
RH
355 "F" 64 bit floating point constant in .rdata
356 "L" 64 bit floating point constant in .lit8
357 "f" 32 bit floating point constant
358 "l" 32 bit floating point constant in .lit4
359
deec1734
CD
360 MDMX instruction operands (note that while these use the FP register
361 fields, they accept both $fN and $vN names for the registers):
362 "O" MDMX alignment offset (OP_*_ALN)
363 "Q" MDMX vector/scalar/immediate source (OP_*_VSEL and OP_*_FT)
364 "X" MDMX destination register (OP_*_FD)
365 "Y" MDMX source register (OP_*_FS)
366 "Z" MDMX source register (OP_*_FT)
367
93c34b9b 368 DSP ASE usage:
8b082fb1 369 "2" 2 bit unsigned immediate for byte align (OP_*_BP)
93c34b9b
CF
370 "3" 3 bit unsigned immediate (OP_*_SA3)
371 "4" 4 bit unsigned immediate (OP_*_SA4)
372 "5" 8 bit unsigned immediate (OP_*_IMM8)
373 "6" 5 bit unsigned immediate (OP_*_RS)
374 "7" 2 bit dsp accumulator register (OP_*_DSPACC)
375 "8" 6 bit unsigned immediate (OP_*_WRDSP)
376 "9" 2 bit dsp accumulator register (OP_*_DSPACC_S)
377 "0" 6 bit signed immediate (OP_*_DSPSFT)
378 ":" 7 bit signed immediate (OP_*_DSPSFT_7)
379 "'" 6 bit unsigned immediate (OP_*_RDDSP)
380 "@" 10 bit signed immediate (OP_*_IMM10)
381
089b39de 382 MT ASE usage:
a9e24354
TS
383 "!" 1 bit usermode flag (OP_*_MT_U)
384 "$" 1 bit load high flag (OP_*_MT_H)
089b39de
CF
385 "*" 2 bit dsp/smartmips accumulator register (OP_*_MTACC_T)
386 "&" 2 bit dsp/smartmips accumulator register (OP_*_MTACC_D)
387 "g" 5 bit coprocessor 1 and 2 destination register (OP_*_RD)
388 "+t" 5 bit coprocessor 0 destination register (OP_*_RT)
389 "+T" 5 bit coprocessor 0 destination register (OP_*_RT) - disassembly only
390
9bcd4f99
TS
391 UDI immediates:
392 "+1" UDI immediate bits 6-10
393 "+2" UDI immediate bits 6-15
394 "+3" UDI immediate bits 6-20
395 "+4" UDI immediate bits 6-25
396
bb35fb24
NC
397 Octeon:
398 "+x" Bit index field of bbit. Enforces: 0 <= index < 32.
399 "+X" Bit index field of bbit aliasing bbit32. Matches if 32 <= index < 64,
400 otherwise skips to next candidate.
401 "+p" Position field of cins/cins32/exts/exts32. Enforces 0 <= pos < 32.
402 "+P" Position field of cins/exts aliasing cins32/exts32. Matches if
403 32 <= pos < 64, otherwise skips to next candidate.
dd3cbb7e 404 "+Q" Immediate field of seqi/snei. Enforces -512 <= imm < 512.
bb35fb24
NC
405 "+s" Length-minus-one field of cins/exts. Enforces: 0 <= lenm1 < 32.
406 "+S" Length-minus-one field of cins32/exts32 or cins/exts aliasing
407 cint32/exts32. Enforces non-negative value and that
408 pos + lenm1 < 32 or pos + lenm1 < 64 depending whether previous
409 position field is "+p" or "+P".
410
252b5132
RH
411 Other:
412 "()" parens surrounding optional value
413 "," separates operands
9752cf1b 414 "[]" brackets around index for vector-op scalar operand specifier (vr5400)
af7ee8bf 415 "+" Start of extension sequence.
252b5132
RH
416
417 Characters used so far, for quick reference when adding more:
de9a3e51 418 "1234567890"
089b39de 419 "%[]<>(),+:'@!$*&"
af7ee8bf 420 "ABCDEFGHIJKLMNOPQRSTUVWXYZ"
089b39de 421 "abcdefghijklopqrstuvwxz"
af7ee8bf
CD
422
423 Extension character sequences used so far ("+" followed by the
424 following), for quick reference when adding more:
9bcd4f99 425 "1234"
dd3cbb7e 426 "ABCDEFGHIPQSTX"
bb35fb24 427 "pstx"
252b5132
RH
428*/
429
430/* These are the bits which may be set in the pinfo field of an
431 instructions, if it is not equal to INSN_MACRO. */
432
433/* Modifies the general purpose register in OP_*_RD. */
434#define INSN_WRITE_GPR_D 0x00000001
435/* Modifies the general purpose register in OP_*_RT. */
436#define INSN_WRITE_GPR_T 0x00000002
437/* Modifies general purpose register 31. */
438#define INSN_WRITE_GPR_31 0x00000004
439/* Modifies the floating point register in OP_*_FD. */
440#define INSN_WRITE_FPR_D 0x00000008
441/* Modifies the floating point register in OP_*_FS. */
442#define INSN_WRITE_FPR_S 0x00000010
443/* Modifies the floating point register in OP_*_FT. */
444#define INSN_WRITE_FPR_T 0x00000020
445/* Reads the general purpose register in OP_*_RS. */
446#define INSN_READ_GPR_S 0x00000040
447/* Reads the general purpose register in OP_*_RT. */
448#define INSN_READ_GPR_T 0x00000080
449/* Reads the floating point register in OP_*_FS. */
450#define INSN_READ_FPR_S 0x00000100
451/* Reads the floating point register in OP_*_FT. */
452#define INSN_READ_FPR_T 0x00000200
453/* Reads the floating point register in OP_*_FR. */
454#define INSN_READ_FPR_R 0x00000400
455/* Modifies coprocessor condition code. */
456#define INSN_WRITE_COND_CODE 0x00000800
457/* Reads coprocessor condition code. */
458#define INSN_READ_COND_CODE 0x00001000
459/* TLB operation. */
460#define INSN_TLB 0x00002000
461/* Reads coprocessor register other than floating point register. */
462#define INSN_COP 0x00004000
463/* Instruction loads value from memory, requiring delay. */
464#define INSN_LOAD_MEMORY_DELAY 0x00008000
465/* Instruction loads value from coprocessor, requiring delay. */
466#define INSN_LOAD_COPROC_DELAY 0x00010000
467/* Instruction has unconditional branch delay slot. */
468#define INSN_UNCOND_BRANCH_DELAY 0x00020000
469/* Instruction has conditional branch delay slot. */
470#define INSN_COND_BRANCH_DELAY 0x00040000
471/* Conditional branch likely: if branch not taken, insn nullified. */
472#define INSN_COND_BRANCH_LIKELY 0x00080000
473/* Moves to coprocessor register, requiring delay. */
474#define INSN_COPROC_MOVE_DELAY 0x00100000
475/* Loads coprocessor register from memory, requiring delay. */
476#define INSN_COPROC_MEMORY_DELAY 0x00200000
477/* Reads the HI register. */
478#define INSN_READ_HI 0x00400000
479/* Reads the LO register. */
480#define INSN_READ_LO 0x00800000
481/* Modifies the HI register. */
482#define INSN_WRITE_HI 0x01000000
483/* Modifies the LO register. */
484#define INSN_WRITE_LO 0x02000000
485/* Takes a trap (easier to keep out of delay slot). */
486#define INSN_TRAP 0x04000000
487/* Instruction stores value into memory. */
488#define INSN_STORE_MEMORY 0x08000000
489/* Instruction uses single precision floating point. */
490#define FP_S 0x10000000
491/* Instruction uses double precision floating point. */
492#define FP_D 0x20000000
493/* Instruction is part of the tx39's integer multiply family. */
494#define INSN_MULT 0x40000000
495/* Instruction synchronize shared memory. */
496#define INSN_SYNC 0x80000000
d0799671
AN
497/* Instruction is actually a macro. It should be ignored by the
498 disassembler, and requires special treatment by the assembler. */
499#define INSN_MACRO 0xffffffff
dc9a9f39
FF
500
501/* These are the bits which may be set in the pinfo2 field of an
502 instruction. */
503
504/* Instruction is a simple alias (I.E. "move" for daddu/addu/or) */
239cb185 505#define INSN2_ALIAS 0x00000001
dc9a9f39 506/* Instruction reads MDMX accumulator. */
239cb185 507#define INSN2_READ_MDMX_ACC 0x00000002
dc9a9f39 508/* Instruction writes MDMX accumulator. */
239cb185 509#define INSN2_WRITE_MDMX_ACC 0x00000004
d0799671
AN
510/* Macro uses single-precision floating-point instructions. This should
511 only be set for macros. For instructions, FP_S in pinfo carries the
512 same information. */
513#define INSN2_M_FP_S 0x00000008
514/* Macro uses double-precision floating-point instructions. This should
515 only be set for macros. For instructions, FP_D in pinfo carries the
516 same information. */
517#define INSN2_M_FP_D 0x00000010
98675402
RS
518/* Modifies the general purpose register in OP_*_RZ. */
519#define INSN2_WRITE_GPR_Z 0x00000020
520/* Modifies the floating point register in OP_*_FZ. */
521#define INSN2_WRITE_FPR_Z 0x00000040
522/* Reads the general purpose register in OP_*_RZ. */
523#define INSN2_READ_GPR_Z 0x00000080
524/* Reads the floating point register in OP_*_FZ. */
525#define INSN2_READ_FPR_Z 0x00000100
526/* Reads the general purpose register in OP_*_RD. */
527#define INSN2_READ_GPR_D 0x00000200
528
252b5132 529
e7af610e 530/* Masks used to mark instructions to indicate which MIPS ISA level
56950294
MS
531 they were introduced in. INSN_ISA_MASK masks an enumeration that
532 specifies the base ISA level(s). The remainder of a 32-bit
533 word constructed using these macros is a bitmask of the remaining
534 INSN_* values below. */
535
536#define INSN_ISA_MASK 0x0000000ful
537
538/* We cannot start at zero due to ISA_UNKNOWN below. */
539#define INSN_ISA1 1
540#define INSN_ISA2 2
541#define INSN_ISA3 3
542#define INSN_ISA4 4
543#define INSN_ISA5 5
544#define INSN_ISA32 6
545#define INSN_ISA32R2 7
546#define INSN_ISA64 8
547#define INSN_ISA64R2 9
548/* Below this point the INSN_* values correspond to combinations of ISAs.
549 They are only for use in the opcodes table to indicate membership of
550 a combination of ISAs that cannot be expressed using the usual inclusion
551 ordering on the above INSN_* values. */
552#define INSN_ISA3_32 10
553#define INSN_ISA3_32R2 11
554#define INSN_ISA4_32 12
555#define INSN_ISA4_32R2 13
556#define INSN_ISA5_32R2 14
557
558/* Given INSN_ISA* values X and Y, where X ranges over INSN_ISA1 through
559 INSN_ISA5_32R2 and Y ranges over INSN_ISA1 through INSN_ISA64R2,
560 this table describes whether at least one of the ISAs described by X
561 is/are implemented by ISA Y. (Think of Y as the ISA level supported by
562 a particular core and X as the ISA level(s) at which a certain instruction
563 is defined.) The ISA(s) described by X is/are implemented by Y iff
564 (mips_isa_table[(Y & INSN_ISA_MASK) - 1] >> ((X & INSN_ISA_MASK) - 1)) & 1
565 is non-zero. */
566static const unsigned int mips_isa_table[] =
567 { 0x0001, 0x0003, 0x0607, 0x1e0f, 0x3e1f, 0x0a23, 0x3e63, 0x3ebf, 0x3fff };
252b5132 568
e6429699 569/* Masks used for Chip specific instructions. */
d051516a 570#define INSN_CHIP_MASK 0xc3ff0c20
e6429699
AN
571
572/* Cavium Networks Octeon instructions. */
573#define INSN_OCTEON 0x00000800
574
1f25f5d3 575/* Masks used for MIPS-defined ASEs. */
8b082fb1 576#define INSN_ASE_MASK 0x3c00f000
1f25f5d3 577
93c34b9b
CF
578/* DSP ASE */
579#define INSN_DSP 0x00001000
65263ce3 580#define INSN_DSP64 0x00002000
f79e2745
CM
581
582/* 0x00004000 is unused. */
583
1f25f5d3 584/* MIPS-3D ASE */
65263ce3 585#define INSN_MIPS3D 0x00008000
1f25f5d3 586
252b5132 587/* MIPS R4650 instruction. */
e7af610e 588#define INSN_4650 0x00010000
252b5132 589/* LSI R4010 instruction. */
e7af610e
NC
590#define INSN_4010 0x00020000
591/* NEC VR4100 instruction. */
bf40d919 592#define INSN_4100 0x00040000
252b5132 593/* Toshiba R3900 instruction. */
bf40d919 594#define INSN_3900 0x00080000
99c14723
TS
595/* MIPS R10000 instruction. */
596#define INSN_10000 0x00100000
2228315b
CD
597/* Broadcom SB-1 instruction. */
598#define INSN_SB1 0x00200000
9752cf1b
RS
599/* NEC VR4111/VR4181 instruction. */
600#define INSN_4111 0x00400000
601/* NEC VR4120 instruction. */
602#define INSN_4120 0x00800000
603/* NEC VR5400 instruction. */
604#define INSN_5400 0x01000000
605/* NEC VR5500 instruction. */
606#define INSN_5500 0x02000000
39a7806d 607
65263ce3
TS
608/* MDMX ASE */
609#define INSN_MDMX 0x04000000
089b39de 610/* MT ASE */
65263ce3 611#define INSN_MT 0x08000000
8b082fb1 612/* SmartMIPS ASE */
65263ce3 613#define INSN_SMARTMIPS 0x10000000
8b082fb1
TS
614/* DSP R2 ASE */
615#define INSN_DSPR2 0x20000000
350cc38d
MS
616/* ST Microelectronics Loongson 2E. */
617#define INSN_LOONGSON_2E 0x40000000
618/* ST Microelectronics Loongson 2F. */
435b94a4 619#define INSN_LOONGSON_2F 0x80000000
fd503541 620/* Loongson 3A. */
435b94a4 621#define INSN_LOONGSON_3A 0x00000400
52b6b6b9
JM
622/* RMI Xlr instruction */
623#define INSN_XLR 0x00000020
39a7806d 624
e7af610e
NC
625/* MIPS ISA defines, use instead of hardcoding ISA level. */
626
627#define ISA_UNKNOWN 0 /* Gas internal use. */
56950294
MS
628#define ISA_MIPS1 INSN_ISA1
629#define ISA_MIPS2 INSN_ISA2
630#define ISA_MIPS3 INSN_ISA3
631#define ISA_MIPS4 INSN_ISA4
632#define ISA_MIPS5 INSN_ISA5
af7ee8bf 633
56950294
MS
634#define ISA_MIPS32 INSN_ISA32
635#define ISA_MIPS64 INSN_ISA64
367c01af 636
56950294
MS
637#define ISA_MIPS32R2 INSN_ISA32R2
638#define ISA_MIPS64R2 INSN_ISA64R2
5f74bc13 639
af7ee8bf 640
156c2f8b
NC
641/* CPU defines, use instead of hardcoding processor number. Keep this
642 in sync with bfd/archures.c in order for machine selection to work. */
e7af610e 643#define CPU_UNKNOWN 0 /* Gas internal use. */
156c2f8b
NC
644#define CPU_R3000 3000
645#define CPU_R3900 3900
646#define CPU_R4000 4000
647#define CPU_R4010 4010
648#define CPU_VR4100 4100
649#define CPU_R4111 4111
9752cf1b 650#define CPU_VR4120 4120
156c2f8b
NC
651#define CPU_R4300 4300
652#define CPU_R4400 4400
653#define CPU_R4600 4600
654#define CPU_R4650 4650
655#define CPU_R5000 5000
9752cf1b
RS
656#define CPU_VR5400 5400
657#define CPU_VR5500 5500
156c2f8b 658#define CPU_R6000 6000
5a7ea749 659#define CPU_RM7000 7000
156c2f8b 660#define CPU_R8000 8000
98e7aba8 661#define CPU_RM9000 9000
156c2f8b 662#define CPU_R10000 10000
d1cf510e 663#define CPU_R12000 12000
3aa3176b
TS
664#define CPU_R14000 14000
665#define CPU_R16000 16000
156c2f8b
NC
666#define CPU_MIPS16 16
667#define CPU_MIPS32 32
af7ee8bf 668#define CPU_MIPS32R2 33
84ea6cf2
NC
669#define CPU_MIPS5 5
670#define CPU_MIPS64 64
5f74bc13 671#define CPU_MIPS64R2 65
c6c98b38 672#define CPU_SB1 12310201 /* octal 'SB', 01. */
350cc38d
MS
673#define CPU_LOONGSON_2E 3001
674#define CPU_LOONGSON_2F 3002
fd503541 675#define CPU_LOONGSON_3A 3003
e6429699 676#define CPU_OCTEON 6501
52b6b6b9 677#define CPU_XLR 887682 /* decimal 'XLR' */
156c2f8b 678
1f25f5d3
CD
679/* Test for membership in an ISA including chip specific ISAs. INSN
680 is pointer to an element of the opcode table; ISA is the specified
681 ISA/ASE bitmask to test against; and CPU is the CPU specific ISA to
682 test, or zero if no CPU specific ISA test is desired. */
a58ec95a
RS
683
684#define OPCODE_IS_MEMBER(insn, isa, cpu) \
56950294
MS
685 (((isa & INSN_ISA_MASK) != 0 \
686 && ((insn)->membership & INSN_ISA_MASK) != 0 \
687 && ((mips_isa_table [(isa & INSN_ISA_MASK) - 1] >> \
688 (((insn)->membership & INSN_ISA_MASK) - 1)) & 1) != 0) \
689 || ((isa & ~INSN_ISA_MASK) \
690 & ((insn)->membership & ~INSN_ISA_MASK)) != 0 \
156c2f8b 691 || (cpu == CPU_R4650 && ((insn)->membership & INSN_4650) != 0) \
5a7ea749 692 || (cpu == CPU_RM7000 && ((insn)->membership & INSN_4650) != 0) \
98e7aba8 693 || (cpu == CPU_RM9000 && ((insn)->membership & INSN_4650) != 0) \
156c2f8b 694 || (cpu == CPU_R4010 && ((insn)->membership & INSN_4010) != 0) \
9752cf1b 695 || (cpu == CPU_VR4100 && ((insn)->membership & INSN_4100) != 0) \
99c14723 696 || (cpu == CPU_R3900 && ((insn)->membership & INSN_3900) != 0) \
3aa3176b
TS
697 || ((cpu == CPU_R10000 || cpu == CPU_R12000 || cpu == CPU_R14000 \
698 || cpu == CPU_R16000) \
2228315b 699 && ((insn)->membership & INSN_10000) != 0) \
5d84d93f 700 || (cpu == CPU_SB1 && ((insn)->membership & INSN_SB1) != 0) \
9752cf1b
RS
701 || (cpu == CPU_R4111 && ((insn)->membership & INSN_4111) != 0) \
702 || (cpu == CPU_VR4120 && ((insn)->membership & INSN_4120) != 0) \
703 || (cpu == CPU_VR5400 && ((insn)->membership & INSN_5400) != 0) \
704 || (cpu == CPU_VR5500 && ((insn)->membership & INSN_5500) != 0) \
350cc38d
MS
705 || (cpu == CPU_LOONGSON_2E \
706 && ((insn)->membership & INSN_LOONGSON_2E) != 0) \
707 || (cpu == CPU_LOONGSON_2F \
708 && ((insn)->membership & INSN_LOONGSON_2F) != 0) \
fd503541
NC
709 || (cpu == CPU_LOONGSON_3A \
710 && ((insn)->membership & INSN_LOONGSON_3A) != 0) \
e6429699
AN
711 || (cpu == CPU_OCTEON \
712 && ((insn)->membership & INSN_OCTEON) != 0) \
52b6b6b9 713 || (cpu == CPU_XLR && ((insn)->membership & INSN_XLR) != 0) \
e4432525 714 || 0) /* Please keep this term for easier source merging. */
252b5132
RH
715
716/* This is a list of macro expanded instructions.
8eaec934 717
e7af610e
NC
718 _I appended means immediate
719 _A appended means address
720 _AB appended means address with base register
721 _D appended means 64 bit floating point constant
722 _S appended means 32 bit floating point constant. */
723
724enum
725{
726 M_ABS,
727 M_ADD_I,
728 M_ADDU_I,
729 M_AND_I,
8b082fb1 730 M_BALIGN,
e7af610e
NC
731 M_BEQ,
732 M_BEQ_I,
733 M_BEQL_I,
734 M_BGE,
735 M_BGEL,
736 M_BGE_I,
737 M_BGEL_I,
738 M_BGEU,
739 M_BGEUL,
740 M_BGEU_I,
741 M_BGEUL_I,
742 M_BGT,
743 M_BGTL,
744 M_BGT_I,
745 M_BGTL_I,
746 M_BGTU,
747 M_BGTUL,
748 M_BGTU_I,
749 M_BGTUL_I,
750 M_BLE,
751 M_BLEL,
752 M_BLE_I,
753 M_BLEL_I,
754 M_BLEU,
755 M_BLEUL,
756 M_BLEU_I,
757 M_BLEUL_I,
758 M_BLT,
759 M_BLTL,
760 M_BLT_I,
761 M_BLTL_I,
762 M_BLTU,
763 M_BLTUL,
764 M_BLTU_I,
765 M_BLTUL_I,
766 M_BNE,
767 M_BNE_I,
768 M_BNEL_I,
d43b4baf 769 M_CACHE_AB,
e7af610e
NC
770 M_DABS,
771 M_DADD_I,
772 M_DADDU_I,
773 M_DDIV_3,
774 M_DDIV_3I,
775 M_DDIVU_3,
776 M_DDIVU_3I,
5f74bc13
CD
777 M_DEXT,
778 M_DINS,
e7af610e
NC
779 M_DIV_3,
780 M_DIV_3I,
781 M_DIVU_3,
782 M_DIVU_3I,
783 M_DLA_AB,
1abe91b1 784 M_DLCA_AB,
e7af610e
NC
785 M_DLI,
786 M_DMUL,
8eaec934 787 M_DMUL_I,
e7af610e 788 M_DMULO,
8eaec934 789 M_DMULO_I,
e7af610e 790 M_DMULOU,
8eaec934 791 M_DMULOU_I,
e7af610e
NC
792 M_DREM_3,
793 M_DREM_3I,
794 M_DREMU_3,
795 M_DREMU_3I,
796 M_DSUB_I,
797 M_DSUBU_I,
798 M_DSUBU_I_2,
799 M_J_A,
800 M_JAL_1,
801 M_JAL_2,
802 M_JAL_A,
803 M_L_DOB,
804 M_L_DAB,
805 M_LA_AB,
806 M_LB_A,
807 M_LB_AB,
808 M_LBU_A,
809 M_LBU_AB,
1abe91b1 810 M_LCA_AB,
e7af610e
NC
811 M_LD_A,
812 M_LD_OB,
813 M_LD_AB,
814 M_LDC1_AB,
815 M_LDC2_AB,
816 M_LDC3_AB,
817 M_LDL_AB,
818 M_LDR_AB,
819 M_LH_A,
820 M_LH_AB,
821 M_LHU_A,
822 M_LHU_AB,
823 M_LI,
824 M_LI_D,
825 M_LI_DD,
826 M_LI_S,
827 M_LI_SS,
828 M_LL_AB,
829 M_LLD_AB,
830 M_LS_A,
831 M_LW_A,
832 M_LW_AB,
833 M_LWC0_A,
834 M_LWC0_AB,
835 M_LWC1_A,
836 M_LWC1_AB,
837 M_LWC2_A,
838 M_LWC2_AB,
839 M_LWC3_A,
840 M_LWC3_AB,
841 M_LWL_A,
842 M_LWL_AB,
843 M_LWR_A,
844 M_LWR_AB,
845 M_LWU_AB,
52b6b6b9
JM
846 M_MSGSND,
847 M_MSGLD,
848 M_MSGLD_T,
849 M_MSGWAIT,
850 M_MSGWAIT_T,
a58ec95a 851 M_MOVE,
e7af610e 852 M_MUL,
8eaec934 853 M_MUL_I,
e7af610e 854 M_MULO,
8eaec934 855 M_MULO_I,
e7af610e 856 M_MULOU,
8eaec934 857 M_MULOU_I,
e7af610e
NC
858 M_NOR_I,
859 M_OR_I,
860 M_REM_3,
861 M_REM_3I,
862 M_REMU_3,
863 M_REMU_3I,
771c7ce4 864 M_DROL,
e7af610e 865 M_ROL,
771c7ce4 866 M_DROL_I,
e7af610e 867 M_ROL_I,
771c7ce4 868 M_DROR,
e7af610e 869 M_ROR,
771c7ce4 870 M_DROR_I,
e7af610e
NC
871 M_ROR_I,
872 M_S_DA,
873 M_S_DOB,
874 M_S_DAB,
875 M_S_S,
876 M_SC_AB,
877 M_SCD_AB,
878 M_SD_A,
879 M_SD_OB,
880 M_SD_AB,
881 M_SDC1_AB,
882 M_SDC2_AB,
883 M_SDC3_AB,
884 M_SDL_AB,
885 M_SDR_AB,
886 M_SEQ,
887 M_SEQ_I,
888 M_SGE,
889 M_SGE_I,
890 M_SGEU,
891 M_SGEU_I,
892 M_SGT,
893 M_SGT_I,
894 M_SGTU,
895 M_SGTU_I,
896 M_SLE,
897 M_SLE_I,
898 M_SLEU,
899 M_SLEU_I,
900 M_SLT_I,
901 M_SLTU_I,
902 M_SNE,
903 M_SNE_I,
904 M_SB_A,
905 M_SB_AB,
906 M_SH_A,
907 M_SH_AB,
908 M_SW_A,
909 M_SW_AB,
910 M_SWC0_A,
911 M_SWC0_AB,
912 M_SWC1_A,
913 M_SWC1_AB,
914 M_SWC2_A,
915 M_SWC2_AB,
916 M_SWC3_A,
917 M_SWC3_AB,
918 M_SWL_A,
919 M_SWL_AB,
920 M_SWR_A,
921 M_SWR_AB,
922 M_SUB_I,
923 M_SUBU_I,
924 M_SUBU_I_2,
925 M_TEQ_I,
926 M_TGE_I,
927 M_TGEU_I,
928 M_TLT_I,
929 M_TLTU_I,
930 M_TNE_I,
931 M_TRUNCWD,
932 M_TRUNCWS,
933 M_ULD,
934 M_ULD_A,
935 M_ULH,
936 M_ULH_A,
937 M_ULHU,
938 M_ULHU_A,
939 M_ULW,
940 M_ULW_A,
941 M_USH,
942 M_USH_A,
943 M_USW,
944 M_USW_A,
945 M_USD,
946 M_USD_A,
947 M_XOR_I,
948 M_COP0,
949 M_COP1,
950 M_COP2,
951 M_COP3,
952 M_NUM_MACROS
252b5132
RH
953};
954
955
956/* The order of overloaded instructions matters. Label arguments and
957 register arguments look the same. Instructions that can have either
958 for arguments must apear in the correct order in this table for the
959 assembler to pick the right one. In other words, entries with
960 immediate operands must apear after the same instruction with
961 registers.
962
963 Many instructions are short hand for other instructions (i.e., The
964 jal <register> instruction is short for jalr <register>). */
965
966extern const struct mips_opcode mips_builtin_opcodes[];
967extern const int bfd_mips_num_builtin_opcodes;
968extern struct mips_opcode *mips_opcodes;
969extern int bfd_mips_num_opcodes;
970#define NUMOPCODES bfd_mips_num_opcodes
971
972\f
973/* The rest of this file adds definitions for the mips16 TinyRISC
974 processor. */
975
976/* These are the bitmasks and shift counts used for the different
977 fields in the instruction formats. Other than OP, no masks are
978 provided for the fixed portions of an instruction, since they are
979 not needed.
980
981 The I format uses IMM11.
982
983 The RI format uses RX and IMM8.
984
985 The RR format uses RX, and RY.
986
987 The RRI format uses RX, RY, and IMM5.
988
989 The RRR format uses RX, RY, and RZ.
990
991 The RRI_A format uses RX, RY, and IMM4.
992
993 The SHIFT format uses RX, RY, and SHAMT.
994
995 The I8 format uses IMM8.
996
997 The I8_MOVR32 format uses RY and REGR32.
998
999 The IR_MOV32R format uses REG32R and MOV32Z.
1000
1001 The I64 format uses IMM8.
1002
1003 The RI64 format uses RY and IMM5.
1004 */
1005
1006#define MIPS16OP_MASK_OP 0x1f
1007#define MIPS16OP_SH_OP 11
1008#define MIPS16OP_MASK_IMM11 0x7ff
1009#define MIPS16OP_SH_IMM11 0
1010#define MIPS16OP_MASK_RX 0x7
1011#define MIPS16OP_SH_RX 8
1012#define MIPS16OP_MASK_IMM8 0xff
1013#define MIPS16OP_SH_IMM8 0
1014#define MIPS16OP_MASK_RY 0x7
1015#define MIPS16OP_SH_RY 5
1016#define MIPS16OP_MASK_IMM5 0x1f
1017#define MIPS16OP_SH_IMM5 0
1018#define MIPS16OP_MASK_RZ 0x7
1019#define MIPS16OP_SH_RZ 2
1020#define MIPS16OP_MASK_IMM4 0xf
1021#define MIPS16OP_SH_IMM4 0
1022#define MIPS16OP_MASK_REGR32 0x1f
1023#define MIPS16OP_SH_REGR32 0
1024#define MIPS16OP_MASK_REG32R 0x1f
1025#define MIPS16OP_SH_REG32R 3
1026#define MIPS16OP_EXTRACT_REG32R(i) ((((i) >> 5) & 7) | ((i) & 0x18))
1027#define MIPS16OP_MASK_MOVE32Z 0x7
1028#define MIPS16OP_SH_MOVE32Z 0
1029#define MIPS16OP_MASK_IMM6 0x3f
1030#define MIPS16OP_SH_IMM6 5
1031
bb35fb24
NC
1032/* These are the characters which may appears in the args field of a MIPS16
1033 instruction. They appear in the order in which the fields appear when the
1034 instruction is used. Commas and parentheses in the args string are ignored
1035 when assembling, and written into the output when disassembling.
252b5132
RH
1036
1037 "y" 3 bit register (MIPS16OP_*_RY)
1038 "x" 3 bit register (MIPS16OP_*_RX)
1039 "z" 3 bit register (MIPS16OP_*_RZ)
1040 "Z" 3 bit register (MIPS16OP_*_MOVE32Z)
1041 "v" 3 bit same register as source and destination (MIPS16OP_*_RX)
1042 "w" 3 bit same register as source and destination (MIPS16OP_*_RY)
1043 "0" zero register ($0)
1044 "S" stack pointer ($sp or $29)
1045 "P" program counter
1046 "R" return address register ($ra or $31)
1047 "X" 5 bit MIPS register (MIPS16OP_*_REGR32)
1048 "Y" 5 bit MIPS register (MIPS16OP_*_REG32R)
1049 "6" 6 bit unsigned break code (MIPS16OP_*_IMM6)
1050 "a" 26 bit jump address
1051 "e" 11 bit extension value
1052 "l" register list for entry instruction
1053 "L" register list for exit instruction
1054
1055 The remaining codes may be extended. Except as otherwise noted,
1056 the full extended operand is a 16 bit signed value.
1057 "<" 3 bit unsigned shift count * 0 (MIPS16OP_*_RZ) (full 5 bit unsigned)
1058 ">" 3 bit unsigned shift count * 0 (MIPS16OP_*_RX) (full 5 bit unsigned)
1059 "[" 3 bit unsigned shift count * 0 (MIPS16OP_*_RZ) (full 6 bit unsigned)
1060 "]" 3 bit unsigned shift count * 0 (MIPS16OP_*_RX) (full 6 bit unsigned)
1061 "4" 4 bit signed immediate * 0 (MIPS16OP_*_IMM4) (full 15 bit signed)
1062 "5" 5 bit unsigned immediate * 0 (MIPS16OP_*_IMM5)
1063 "H" 5 bit unsigned immediate * 2 (MIPS16OP_*_IMM5)
1064 "W" 5 bit unsigned immediate * 4 (MIPS16OP_*_IMM5)
1065 "D" 5 bit unsigned immediate * 8 (MIPS16OP_*_IMM5)
1066 "j" 5 bit signed immediate * 0 (MIPS16OP_*_IMM5)
1067 "8" 8 bit unsigned immediate * 0 (MIPS16OP_*_IMM8)
1068 "V" 8 bit unsigned immediate * 4 (MIPS16OP_*_IMM8)
1069 "C" 8 bit unsigned immediate * 8 (MIPS16OP_*_IMM8)
1070 "U" 8 bit unsigned immediate * 0 (MIPS16OP_*_IMM8) (full 16 bit unsigned)
1071 "k" 8 bit signed immediate * 0 (MIPS16OP_*_IMM8)
1072 "K" 8 bit signed immediate * 8 (MIPS16OP_*_IMM8)
1073 "p" 8 bit conditional branch address (MIPS16OP_*_IMM8)
1074 "q" 11 bit branch address (MIPS16OP_*_IMM11)
1075 "A" 8 bit PC relative address * 4 (MIPS16OP_*_IMM8)
1076 "B" 5 bit PC relative address * 8 (MIPS16OP_*_IMM5)
1077 "E" 5 bit PC relative address * 4 (MIPS16OP_*_IMM5)
0499d65b
TS
1078 "m" 7 bit register list for save instruction (18 bit extended)
1079 "M" 7 bit register list for restore instruction (18 bit extended)
1080 */
1081
1082/* Save/restore encoding for the args field when all 4 registers are
1083 either saved as arguments or saved/restored as statics. */
1084#define MIPS16_ALL_ARGS 0xe
1085#define MIPS16_ALL_STATICS 0xb
252b5132
RH
1086
1087/* For the mips16, we use the same opcode table format and a few of
1088 the same flags. However, most of the flags are different. */
1089
1090/* Modifies the register in MIPS16OP_*_RX. */
1091#define MIPS16_INSN_WRITE_X 0x00000001
1092/* Modifies the register in MIPS16OP_*_RY. */
1093#define MIPS16_INSN_WRITE_Y 0x00000002
1094/* Modifies the register in MIPS16OP_*_RZ. */
1095#define MIPS16_INSN_WRITE_Z 0x00000004
1096/* Modifies the T ($24) register. */
1097#define MIPS16_INSN_WRITE_T 0x00000008
1098/* Modifies the SP ($29) register. */
1099#define MIPS16_INSN_WRITE_SP 0x00000010
1100/* Modifies the RA ($31) register. */
1101#define MIPS16_INSN_WRITE_31 0x00000020
1102/* Modifies the general purpose register in MIPS16OP_*_REG32R. */
1103#define MIPS16_INSN_WRITE_GPR_Y 0x00000040
1104/* Reads the register in MIPS16OP_*_RX. */
1105#define MIPS16_INSN_READ_X 0x00000080
1106/* Reads the register in MIPS16OP_*_RY. */
1107#define MIPS16_INSN_READ_Y 0x00000100
1108/* Reads the register in MIPS16OP_*_MOVE32Z. */
1109#define MIPS16_INSN_READ_Z 0x00000200
1110/* Reads the T ($24) register. */
1111#define MIPS16_INSN_READ_T 0x00000400
1112/* Reads the SP ($29) register. */
1113#define MIPS16_INSN_READ_SP 0x00000800
1114/* Reads the RA ($31) register. */
1115#define MIPS16_INSN_READ_31 0x00001000
1116/* Reads the program counter. */
1117#define MIPS16_INSN_READ_PC 0x00002000
1118/* Reads the general purpose register in MIPS16OP_*_REGR32. */
1119#define MIPS16_INSN_READ_GPR_X 0x00004000
9a2c7088
MR
1120/* Is an unconditional branch insn. */
1121#define MIPS16_INSN_UNCOND_BRANCH 0x00008000
1122/* Is a conditional branch insn. */
1123#define MIPS16_INSN_COND_BRANCH 0x00010000
252b5132
RH
1124
1125/* The following flags have the same value for the mips16 opcode
1126 table:
1127 INSN_UNCOND_BRANCH_DELAY
1128 INSN_COND_BRANCH_DELAY
1129 INSN_COND_BRANCH_LIKELY (never used)
1130 INSN_READ_HI
1131 INSN_READ_LO
1132 INSN_WRITE_HI
1133 INSN_WRITE_LO
1134 INSN_TRAP
1135 INSN_ISA3
1136 */
1137
1138extern const struct mips_opcode mips16_opcodes[];
1139extern const int bfd_mips16_num_opcodes;
1140
c67a084a
NC
1141/* A NOP insn impemented as "or at,at,zero".
1142 Used to implement -mfix-loongson2f. */
1143#define LOONGSON2F_NOP_INSN 0x00200825
1144
252b5132 1145#endif /* _MIPS_H_ */
This page took 0.499849 seconds and 4 git commands to generate.