powerpc: query dynamic DEBUG_PAGEALLOC setting
[deliverable/linux.git] / include / video / omapdss.h
CommitLineData
559d6701 1/*
559d6701
TV
2 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
a0b38cc4
TV
18#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
559d6701
TV
20
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
348be69d 24#include <linux/interrupt.h>
559d6701 25
6fcd485b
TV
26#include <video/videomode.h>
27
559d6701
TV
28#define DISPC_IRQ_FRAMEDONE (1 << 0)
29#define DISPC_IRQ_VSYNC (1 << 1)
30#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
31#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
32#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
33#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
34#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
35#define DISPC_IRQ_GFX_END_WIN (1 << 7)
36#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
37#define DISPC_IRQ_OCP_ERR (1 << 9)
38#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
39#define DISPC_IRQ_VID1_END_WIN (1 << 11)
40#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
41#define DISPC_IRQ_VID2_END_WIN (1 << 13)
42#define DISPC_IRQ_SYNC_LOST (1 << 14)
43#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
44#define DISPC_IRQ_WAKEUP (1 << 16)
2a205f34
SS
45#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
46#define DISPC_IRQ_VSYNC2 (1 << 18)
b8c095b4
AT
47#define DISPC_IRQ_VID3_END_WIN (1 << 19)
48#define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
2a205f34
SS
49#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
50#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
7f6f3c4b
TV
51#define DISPC_IRQ_FRAMEDONEWB (1 << 23)
52#define DISPC_IRQ_FRAMEDONETV (1 << 24)
53#define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
14d33d38
CM
54#define DISPC_IRQ_SYNC_LOST3 (1 << 27)
55#define DISPC_IRQ_VSYNC3 (1 << 28)
56#define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
57#define DISPC_IRQ_FRAMEDONE3 (1 << 30)
559d6701
TV
58
59struct omap_dss_device;
60struct omap_overlay_manager;
a97a9634 61struct dss_lcd_mgr_config;
9c0b8420
RN
62struct snd_aes_iec958;
63struct snd_cea_861_aud_if;
8c071caa 64struct hdmi_avi_infoframe;
559d6701
TV
65
66enum omap_display_type {
67 OMAP_DISPLAY_TYPE_NONE = 0,
68 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
69 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
70 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
71 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
72 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
b119601d 73 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
bc24b8b6 74 OMAP_DISPLAY_TYPE_DVI = 1 << 6,
559d6701
TV
75};
76
77enum omap_plane {
78 OMAP_DSS_GFX = 0,
79 OMAP_DSS_VIDEO1 = 1,
b8c095b4
AT
80 OMAP_DSS_VIDEO2 = 2,
81 OMAP_DSS_VIDEO3 = 3,
66a0f9e4 82 OMAP_DSS_WB = 4,
559d6701
TV
83};
84
85enum omap_channel {
86 OMAP_DSS_CHANNEL_LCD = 0,
87 OMAP_DSS_CHANNEL_DIGIT = 1,
8613b000 88 OMAP_DSS_CHANNEL_LCD2 = 2,
ff6331e2 89 OMAP_DSS_CHANNEL_LCD3 = 3,
249ad8a3 90 OMAP_DSS_CHANNEL_WB = 4,
559d6701
TV
91};
92
93enum omap_color_mode {
94 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
95 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
96 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
97 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
98 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
99 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
100 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
101 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
102 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
103 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
104 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
105 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
106 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
107 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
f20e4220
AJ
108 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
109 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
110 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
111 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
112 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
559d6701
TV
113};
114
559d6701
TV
115enum omap_dss_load_mode {
116 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
117 OMAP_DSS_LOAD_CLUT_ONLY = 1,
118 OMAP_DSS_LOAD_FRAME_ONLY = 2,
119 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
120};
121
122enum omap_dss_trans_key_type {
123 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
124 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
125};
126
127enum omap_rfbi_te_mode {
128 OMAP_DSS_RFBI_TE_MODE_1 = 1,
129 OMAP_DSS_RFBI_TE_MODE_2 = 2,
130};
131
a8d5e41c 132enum omap_dss_signal_level {
7ad582be
TV
133 OMAPDSS_SIG_ACTIVE_LOW,
134 OMAPDSS_SIG_ACTIVE_HIGH,
a8d5e41c
AT
135};
136
137enum omap_dss_signal_edge {
a8d5e41c 138 OMAPDSS_DRIVE_SIG_FALLING_EDGE,
7ad582be 139 OMAPDSS_DRIVE_SIG_RISING_EDGE,
a8d5e41c
AT
140};
141
559d6701
TV
142enum omap_dss_venc_type {
143 OMAP_DSS_VENC_TYPE_COMPOSITE,
144 OMAP_DSS_VENC_TYPE_SVIDEO,
145};
146
a3b3cc2b
AT
147enum omap_dss_dsi_pixel_format {
148 OMAP_DSS_DSI_FMT_RGB888,
149 OMAP_DSS_DSI_FMT_RGB666,
150 OMAP_DSS_DSI_FMT_RGB666_PACKED,
151 OMAP_DSS_DSI_FMT_RGB565,
152};
153
7e951ee9
AT
154enum omap_dss_dsi_mode {
155 OMAP_DSS_DSI_CMD_MODE = 0,
156 OMAP_DSS_DSI_VIDEO_MODE,
157};
158
559d6701
TV
159enum omap_display_caps {
160 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
161 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
162};
163
559d6701
TV
164enum omap_dss_display_state {
165 OMAP_DSS_DISPLAY_DISABLED = 0,
166 OMAP_DSS_DISPLAY_ACTIVE,
559d6701
TV
167};
168
0b450c31
TV
169struct omap_dss_audio {
170 struct snd_aes_iec958 *iec;
171 struct snd_cea_861_aud_if *cea;
172};
173
559d6701 174enum omap_dss_rotation_type {
65e006ff
CM
175 OMAP_DSS_ROT_DMA = 1 << 0,
176 OMAP_DSS_ROT_VRFB = 1 << 1,
177 OMAP_DSS_ROT_TILER = 1 << 2,
559d6701
TV
178};
179
180/* clockwise rotation angle */
181enum omap_dss_rotation_angle {
182 OMAP_DSS_ROT_0 = 0,
183 OMAP_DSS_ROT_90 = 1,
184 OMAP_DSS_ROT_180 = 2,
185 OMAP_DSS_ROT_270 = 3,
186};
187
188enum omap_overlay_caps {
189 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
f6dc8150
TV
190 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
191 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
11354dd5 192 OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
d79db853
AT
193 OMAP_DSS_OVL_CAP_POS = 1 << 4,
194 OMAP_DSS_OVL_CAP_REPLICATION = 1 << 5,
559d6701
TV
195};
196
197enum omap_overlay_manager_caps {
4a9e78ab 198 OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
559d6701
TV
199};
200
89a35e51
AT
201enum omap_dss_clk_source {
202 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
203 * OMAP4: DSS_FCLK */
204 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
205 * OMAP4: PLL1_CLK1 */
206 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
207 * OMAP4: PLL1_CLK2 */
5a8b572d
AT
208 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
209 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
89a35e51
AT
210};
211
9a901683
M
212enum omap_hdmi_flags {
213 OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
214};
215
484dc404
AT
216enum omap_dss_output_id {
217 OMAP_DSS_OUTPUT_DPI = 1 << 0,
218 OMAP_DSS_OUTPUT_DBI = 1 << 1,
219 OMAP_DSS_OUTPUT_SDI = 1 << 2,
220 OMAP_DSS_OUTPUT_DSI1 = 1 << 3,
221 OMAP_DSS_OUTPUT_DSI2 = 1 << 4,
222 OMAP_DSS_OUTPUT_VENC = 1 << 5,
223 OMAP_DSS_OUTPUT_HDMI = 1 << 6,
224};
225
559d6701
TV
226/* RFBI */
227
228struct rfbi_timings {
229 int cs_on_time;
230 int cs_off_time;
231 int we_on_time;
232 int we_off_time;
233 int re_on_time;
234 int re_off_time;
235 int we_cycle_time;
236 int re_cycle_time;
237 int cs_pulse_width;
238 int access_time;
239
240 int clk_div;
241
242 u32 tim[5]; /* set by rfbi_convert_timings() */
243
244 int converted;
245};
246
559d6701 247/* DSI */
8af6ff01 248
478d7df8
TV
249enum omap_dss_dsi_trans_mode {
250 /* Sync Pulses: both sync start and end packets sent */
251 OMAP_DSS_DSI_PULSE_MODE,
252 /* Sync Events: only sync start packets sent */
253 OMAP_DSS_DSI_EVENT_MODE,
254 /* Burst: only sync start packets sent, pixels are time compressed */
255 OMAP_DSS_DSI_BURST_MODE,
256};
257
6b849375 258struct omap_dss_dsi_videomode_timings {
f1e0001f
TV
259 unsigned long hsclk;
260
261 unsigned ndl;
262 unsigned bitspp;
263
264 /* pixels */
265 u16 hact;
266 /* lines */
267 u16 vact;
268
8af6ff01
AT
269 /* DSI video mode blanking data */
270 /* Unit: byte clock cycles */
f1e0001f 271 u16 hss;
8af6ff01 272 u16 hsa;
f1e0001f 273 u16 hse;
8af6ff01
AT
274 u16 hfp;
275 u16 hbp;
276 /* Unit: line clocks */
277 u16 vsa;
278 u16 vfp;
279 u16 vbp;
280
281 /* DSI blanking modes */
282 int blanking_mode;
283 int hsa_blanking_mode;
284 int hbp_blanking_mode;
285 int hfp_blanking_mode;
286
478d7df8 287 enum omap_dss_dsi_trans_mode trans_mode;
8af6ff01
AT
288
289 bool ddr_clk_always_on;
290 int window_sync;
291};
292
777f05cc
TV
293struct omap_dss_dsi_config {
294 enum omap_dss_dsi_mode mode;
295 enum omap_dss_dsi_pixel_format pixel_format;
296 const struct omap_video_timings *timings;
777f05cc 297
f1e0001f
TV
298 unsigned long hs_clk_min, hs_clk_max;
299 unsigned long lp_clk_min, lp_clk_max;
300
301 bool ddr_clk_always_on;
302 enum omap_dss_dsi_trans_mode trans_mode;
777f05cc
TV
303};
304
acd18af9
TV
305enum omapdss_version {
306 OMAPDSS_VER_UNKNOWN = 0,
307 OMAPDSS_VER_OMAP24xx,
308 OMAPDSS_VER_OMAP34xx_ES1, /* OMAP3430 ES1.0, 2.0 */
309 OMAPDSS_VER_OMAP34xx_ES3, /* OMAP3430 ES3.0+ */
310 OMAPDSS_VER_OMAP3630,
311 OMAPDSS_VER_AM35xx,
312 OMAPDSS_VER_OMAP4430_ES1, /* OMAP4430 ES1.0 */
313 OMAPDSS_VER_OMAP4430_ES2, /* OMAP4430 ES2.0, 2.1, 2.2 */
314 OMAPDSS_VER_OMAP4, /* All other OMAP4s */
315 OMAPDSS_VER_OMAP5,
d6279d4a 316 OMAPDSS_VER_AM43xx,
472da57b 317 OMAPDSS_VER_DRA7xx,
acd18af9
TV
318};
319
559d6701
TV
320/* Board specific data */
321struct omap_dss_board_info {
559d6701
TV
322 int num_devices;
323 struct omap_dss_device **devices;
324 struct omap_dss_device *default_device;
0a200126 325 const char *default_display_name;
5bc416cb
TV
326 int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
327 void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
62c1dcfc 328 int (*set_min_bus_tput)(struct device *dev, unsigned long r);
acd18af9 329 enum omapdss_version version;
559d6701
TV
330};
331
b7ee79ab
SS
332/* Init with the board info */
333extern int omap_display_init(struct omap_dss_board_info *board_data);
ee9dfd82 334/* HDMI mux init*/
9a901683 335extern int omap_hdmi_init(enum omap_hdmi_flags flags);
b7ee79ab 336
559d6701
TV
337struct omap_video_timings {
338 /* Unit: pixels */
339 u16 x_res;
340 /* Unit: pixels */
341 u16 y_res;
d8d78941
TV
342 /* Unit: Hz */
343 u32 pixelclock;
559d6701
TV
344 /* Unit: pixel clocks */
345 u16 hsw; /* Horizontal synchronization pulse width */
346 /* Unit: pixel clocks */
347 u16 hfp; /* Horizontal front porch */
348 /* Unit: pixel clocks */
349 u16 hbp; /* Horizontal back porch */
350 /* Unit: line clocks */
351 u16 vsw; /* Vertical synchronization pulse width */
352 /* Unit: line clocks */
353 u16 vfp; /* Vertical front porch */
354 /* Unit: line clocks */
355 u16 vbp; /* Vertical back porch */
a8d5e41c
AT
356
357 /* Vsync logic level */
358 enum omap_dss_signal_level vsync_level;
359 /* Hsync logic level */
360 enum omap_dss_signal_level hsync_level;
23c8f88e
AT
361 /* Interlaced or Progressive timings */
362 bool interlace;
a8d5e41c
AT
363 /* Pixel clock edge to drive LCD data */
364 enum omap_dss_signal_edge data_pclk_edge;
365 /* Data enable logic level */
366 enum omap_dss_signal_level de_level;
367 /* Pixel clock edges to drive HSYNC and VSYNC signals */
368 enum omap_dss_signal_edge sync_pclk_edge;
559d6701
TV
369};
370
559d6701
TV
371/* Hardcoded timings for tv modes. Venc only uses these to
372 * identify the mode, and does not actually use the configs
373 * itself. However, the configs should be something that
374 * a normal monitor can also show */
5a1819e3
TK
375extern const struct omap_video_timings omap_dss_pal_timings;
376extern const struct omap_video_timings omap_dss_ntsc_timings;
559d6701 377
3c07cae2
TV
378struct omap_dss_cpr_coefs {
379 s16 rr, rg, rb;
380 s16 gr, gg, gb;
381 s16 br, bg, bb;
382};
383
559d6701 384struct omap_overlay_info {
24f13a66
AB
385 dma_addr_t paddr;
386 dma_addr_t p_uv_addr; /* for NV12 format */
559d6701
TV
387 u16 screen_width;
388 u16 width;
389 u16 height;
390 enum omap_color_mode color_mode;
391 u8 rotation;
392 enum omap_dss_rotation_type rotation_type;
393 bool mirror;
394
395 u16 pos_x;
396 u16 pos_y;
397 u16 out_width; /* if 0, out_width == width */
398 u16 out_height; /* if 0, out_height == height */
399 u8 global_alpha;
fd28a390 400 u8 pre_mult_alpha;
54128701 401 u8 zorder;
559d6701
TV
402};
403
404struct omap_overlay {
405 struct kobject kobj;
406 struct list_head list;
407
408 /* static fields */
409 const char *name;
4a9e78ab 410 enum omap_plane id;
559d6701
TV
411 enum omap_color_mode supported_modes;
412 enum omap_overlay_caps caps;
413
414 /* dynamic fields */
415 struct omap_overlay_manager *manager;
559d6701 416
9d11c321
TV
417 /*
418 * The following functions do not block:
419 *
420 * is_enabled
421 * set_overlay_info
422 * get_overlay_info
423 *
424 * The rest of the functions may block and cannot be called from
425 * interrupt context
426 */
427
aaa874a9
TV
428 int (*enable)(struct omap_overlay *ovl);
429 int (*disable)(struct omap_overlay *ovl);
430 bool (*is_enabled)(struct omap_overlay *ovl);
431
559d6701
TV
432 int (*set_manager)(struct omap_overlay *ovl,
433 struct omap_overlay_manager *mgr);
434 int (*unset_manager)(struct omap_overlay *ovl);
435
436 int (*set_overlay_info)(struct omap_overlay *ovl,
437 struct omap_overlay_info *info);
438 void (*get_overlay_info)(struct omap_overlay *ovl,
439 struct omap_overlay_info *info);
440
441 int (*wait_for_go)(struct omap_overlay *ovl);
794bc4ee
AT
442
443 struct omap_dss_device *(*get_device)(struct omap_overlay *ovl);
559d6701
TV
444};
445
446struct omap_overlay_manager_info {
447 u32 default_color;
448
449 enum omap_dss_trans_key_type trans_key_type;
450 u32 trans_key;
451 bool trans_enabled;
452
11354dd5 453 bool partial_alpha_enabled;
3c07cae2
TV
454
455 bool cpr_enable;
456 struct omap_dss_cpr_coefs cpr_coefs;
559d6701
TV
457};
458
459struct omap_overlay_manager {
460 struct kobject kobj;
559d6701
TV
461
462 /* static fields */
463 const char *name;
4a9e78ab 464 enum omap_channel id;
559d6701 465 enum omap_overlay_manager_caps caps;
07e327c9 466 struct list_head overlays;
559d6701 467 enum omap_display_type supported_displays;
97f01b3a 468 enum omap_dss_output_id supported_outputs;
559d6701
TV
469
470 /* dynamic fields */
1f68d9c4 471 struct omap_dss_device *output;
559d6701 472
9d11c321
TV
473 /*
474 * The following functions do not block:
475 *
476 * set_manager_info
477 * get_manager_info
478 * apply
479 *
480 * The rest of the functions may block and cannot be called from
481 * interrupt context
482 */
483
97f01b3a 484 int (*set_output)(struct omap_overlay_manager *mgr,
1f68d9c4 485 struct omap_dss_device *output);
97f01b3a 486 int (*unset_output)(struct omap_overlay_manager *mgr);
559d6701
TV
487
488 int (*set_manager_info)(struct omap_overlay_manager *mgr,
489 struct omap_overlay_manager_info *info);
490 void (*get_manager_info)(struct omap_overlay_manager *mgr,
491 struct omap_overlay_manager_info *info);
492
493 int (*apply)(struct omap_overlay_manager *mgr);
494 int (*wait_for_go)(struct omap_overlay_manager *mgr);
3f71cbe7 495 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
794bc4ee
AT
496
497 struct omap_dss_device *(*get_device)(struct omap_overlay_manager *mgr);
559d6701
TV
498};
499
e4a9e94c
TV
500/* 22 pins means 1 clk lane and 10 data lanes */
501#define OMAP_DSS_MAX_DSI_PINS 22
502
503struct omap_dsi_pin_config {
504 int num_pins;
505 /*
506 * pin numbers in the following order:
507 * clk+, clk-
508 * data1+, data1-
509 * data2+, data2-
510 * ...
511 */
512 int pins[OMAP_DSS_MAX_DSI_PINS];
513};
514
749feffa
AT
515struct omap_dss_writeback_info {
516 u32 paddr;
517 u32 p_uv_addr;
518 u16 buf_width;
519 u16 width;
520 u16 height;
521 enum omap_color_mode color_mode;
522 u8 rotation;
523 enum omap_dss_rotation_type rotation_type;
524 bool mirror;
525 u8 pre_mult_alpha;
526};
527
0b24edb1
TV
528struct omapdss_dpi_ops {
529 int (*connect)(struct omap_dss_device *dssdev,
530 struct omap_dss_device *dst);
531 void (*disconnect)(struct omap_dss_device *dssdev,
532 struct omap_dss_device *dst);
533
534 int (*enable)(struct omap_dss_device *dssdev);
535 void (*disable)(struct omap_dss_device *dssdev);
536
537 int (*check_timings)(struct omap_dss_device *dssdev,
538 struct omap_video_timings *timings);
539 void (*set_timings)(struct omap_dss_device *dssdev,
540 struct omap_video_timings *timings);
541 void (*get_timings)(struct omap_dss_device *dssdev,
542 struct omap_video_timings *timings);
543
544 void (*set_data_lines)(struct omap_dss_device *dssdev, int data_lines);
545};
546
b1082dfd
TV
547struct omapdss_sdi_ops {
548 int (*connect)(struct omap_dss_device *dssdev,
549 struct omap_dss_device *dst);
550 void (*disconnect)(struct omap_dss_device *dssdev,
551 struct omap_dss_device *dst);
552
553 int (*enable)(struct omap_dss_device *dssdev);
554 void (*disable)(struct omap_dss_device *dssdev);
555
556 int (*check_timings)(struct omap_dss_device *dssdev,
557 struct omap_video_timings *timings);
558 void (*set_timings)(struct omap_dss_device *dssdev,
559 struct omap_video_timings *timings);
560 void (*get_timings)(struct omap_dss_device *dssdev,
561 struct omap_video_timings *timings);
562
563 void (*set_datapairs)(struct omap_dss_device *dssdev, int datapairs);
564};
565
7700c2d4
TV
566struct omapdss_dvi_ops {
567 int (*connect)(struct omap_dss_device *dssdev,
568 struct omap_dss_device *dst);
569 void (*disconnect)(struct omap_dss_device *dssdev,
570 struct omap_dss_device *dst);
571
572 int (*enable)(struct omap_dss_device *dssdev);
573 void (*disable)(struct omap_dss_device *dssdev);
574
575 int (*check_timings)(struct omap_dss_device *dssdev,
576 struct omap_video_timings *timings);
577 void (*set_timings)(struct omap_dss_device *dssdev,
578 struct omap_video_timings *timings);
579 void (*get_timings)(struct omap_dss_device *dssdev,
580 struct omap_video_timings *timings);
581};
582
fb8efa49
TV
583struct omapdss_atv_ops {
584 int (*connect)(struct omap_dss_device *dssdev,
585 struct omap_dss_device *dst);
586 void (*disconnect)(struct omap_dss_device *dssdev,
587 struct omap_dss_device *dst);
588
589 int (*enable)(struct omap_dss_device *dssdev);
590 void (*disable)(struct omap_dss_device *dssdev);
591
592 int (*check_timings)(struct omap_dss_device *dssdev,
593 struct omap_video_timings *timings);
594 void (*set_timings)(struct omap_dss_device *dssdev,
595 struct omap_video_timings *timings);
596 void (*get_timings)(struct omap_dss_device *dssdev,
597 struct omap_video_timings *timings);
598
599 void (*set_type)(struct omap_dss_device *dssdev,
600 enum omap_dss_venc_type type);
601 void (*invert_vid_out_polarity)(struct omap_dss_device *dssdev,
602 bool invert_polarity);
603
604 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
605 u32 (*get_wss)(struct omap_dss_device *dssdev);
606};
607
0b450c31
TV
608struct omapdss_hdmi_ops {
609 int (*connect)(struct omap_dss_device *dssdev,
610 struct omap_dss_device *dst);
611 void (*disconnect)(struct omap_dss_device *dssdev,
612 struct omap_dss_device *dst);
613
614 int (*enable)(struct omap_dss_device *dssdev);
615 void (*disable)(struct omap_dss_device *dssdev);
616
617 int (*check_timings)(struct omap_dss_device *dssdev,
618 struct omap_video_timings *timings);
619 void (*set_timings)(struct omap_dss_device *dssdev,
620 struct omap_video_timings *timings);
621 void (*get_timings)(struct omap_dss_device *dssdev,
622 struct omap_video_timings *timings);
623
624 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
625 bool (*detect)(struct omap_dss_device *dssdev);
626
8c071caa
TV
627 int (*set_hdmi_mode)(struct omap_dss_device *dssdev, bool hdmi_mode);
628 int (*set_infoframe)(struct omap_dss_device *dssdev,
629 const struct hdmi_avi_infoframe *avi);
0b450c31
TV
630};
631
deb16df8
TV
632struct omapdss_dsi_ops {
633 int (*connect)(struct omap_dss_device *dssdev,
634 struct omap_dss_device *dst);
635 void (*disconnect)(struct omap_dss_device *dssdev,
636 struct omap_dss_device *dst);
637
638 int (*enable)(struct omap_dss_device *dssdev);
639 void (*disable)(struct omap_dss_device *dssdev, bool disconnect_lanes,
640 bool enter_ulps);
641
642 /* bus configuration */
643 int (*set_config)(struct omap_dss_device *dssdev,
644 const struct omap_dss_dsi_config *cfg);
645 int (*configure_pins)(struct omap_dss_device *dssdev,
646 const struct omap_dsi_pin_config *pin_cfg);
647
648 void (*enable_hs)(struct omap_dss_device *dssdev, int channel,
649 bool enable);
650 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
651
652 int (*update)(struct omap_dss_device *dssdev, int channel,
653 void (*callback)(int, void *), void *data);
654
655 void (*bus_lock)(struct omap_dss_device *dssdev);
656 void (*bus_unlock)(struct omap_dss_device *dssdev);
657
658 int (*enable_video_output)(struct omap_dss_device *dssdev, int channel);
659 void (*disable_video_output)(struct omap_dss_device *dssdev,
660 int channel);
661
662 int (*request_vc)(struct omap_dss_device *dssdev, int *channel);
663 int (*set_vc_id)(struct omap_dss_device *dssdev, int channel,
664 int vc_id);
665 void (*release_vc)(struct omap_dss_device *dssdev, int channel);
666
667 /* data transfer */
668 int (*dcs_write)(struct omap_dss_device *dssdev, int channel,
669 u8 *data, int len);
670 int (*dcs_write_nosync)(struct omap_dss_device *dssdev, int channel,
671 u8 *data, int len);
672 int (*dcs_read)(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
673 u8 *data, int len);
674
675 int (*gen_write)(struct omap_dss_device *dssdev, int channel,
676 u8 *data, int len);
677 int (*gen_write_nosync)(struct omap_dss_device *dssdev, int channel,
678 u8 *data, int len);
679 int (*gen_read)(struct omap_dss_device *dssdev, int channel,
680 u8 *reqdata, int reqlen,
681 u8 *data, int len);
682
683 int (*bta_sync)(struct omap_dss_device *dssdev, int channel);
684
685 int (*set_max_rx_packet_size)(struct omap_dss_device *dssdev,
686 int channel, u16 plen);
687};
688
559d6701 689struct omap_dss_device {
a38bb793 690 struct kobject kobj;
ecc8b370 691 struct device *dev;
559d6701 692
4f3e44ea
TV
693 struct module *owner;
694
2e7e3dc7
TV
695 struct list_head panel_list;
696
697 /* alias in the form of "display%d" */
698 char alias[16];
699
559d6701 700 enum omap_display_type type;
1f68d9c4 701 enum omap_display_type output_type;
559d6701
TV
702
703 union {
704 struct {
705 u8 data_lines;
706 } dpi;
707
708 struct {
709 u8 channel;
710 u8 data_lines;
711 } rfbi;
712
713 struct {
714 u8 datapairs;
715 } sdi;
716
717 struct {
a72b64b9 718 int module;
559d6701
TV
719 } dsi;
720
721 struct {
722 enum omap_dss_venc_type type;
723 bool invert_polarity;
724 } venc;
725 } phy;
726
727 struct {
728 struct omap_video_timings timings;
729
a3b3cc2b 730 enum omap_dss_dsi_pixel_format dsi_pix_fmt;
7e951ee9 731 enum omap_dss_dsi_mode dsi_mode;
559d6701
TV
732 } panel;
733
734 struct {
735 u8 pixel_size;
736 struct rfbi_timings rfbi_timings;
559d6701
TV
737 } ctrl;
738
559d6701
TV
739 const char *name;
740
741 /* used to match device to driver */
742 const char *driver_name;
743
744 void *data;
745
746 struct omap_dss_driver *driver;
747
0b24edb1
TV
748 union {
749 const struct omapdss_dpi_ops *dpi;
b1082dfd 750 const struct omapdss_sdi_ops *sdi;
7700c2d4 751 const struct omapdss_dvi_ops *dvi;
0b450c31 752 const struct omapdss_hdmi_ops *hdmi;
fb8efa49 753 const struct omapdss_atv_ops *atv;
deb16df8 754 const struct omapdss_dsi_ops *dsi;
0b24edb1
TV
755 } ops;
756
559d6701
TV
757 /* helper variable for driver suspend/resume */
758 bool activate_after_resume;
759
760 enum omap_display_caps caps;
761
a73fdc64 762 struct omap_dss_device *src;
559d6701
TV
763
764 enum omap_dss_display_state state;
765
1f68d9c4
TV
766 /* OMAP DSS output specific fields */
767
768 struct list_head list;
769
770 /* DISPC channel for this output */
771 enum omap_channel dispc_channel;
772
773 /* output instance */
774 enum omap_dss_output_id id;
775
ef691ff4
AT
776 /* the port number in the DT node */
777 int port_num;
778
1f68d9c4
TV
779 /* dynamic fields */
780 struct omap_overlay_manager *manager;
781
9560dc10 782 struct omap_dss_device *dst;
559d6701
TV
783};
784
c49d005b
TV
785struct omap_dss_hdmi_data
786{
cca35017
TV
787 int ct_cp_hpd_gpio;
788 int ls_oe_gpio;
c49d005b
TV
789 int hpd_gpio;
790};
791
559d6701 792struct omap_dss_driver {
559d6701
TV
793 int (*probe)(struct omap_dss_device *);
794 void (*remove)(struct omap_dss_device *);
795
a7e71e7f
TV
796 int (*connect)(struct omap_dss_device *dssdev);
797 void (*disconnect)(struct omap_dss_device *dssdev);
798
559d6701
TV
799 int (*enable)(struct omap_dss_device *display);
800 void (*disable)(struct omap_dss_device *display);
559d6701
TV
801 int (*run_test)(struct omap_dss_device *display, int test);
802
18946f62
TV
803 int (*update)(struct omap_dss_device *dssdev,
804 u16 x, u16 y, u16 w, u16 h);
805 int (*sync)(struct omap_dss_device *dssdev);
806
559d6701 807 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
225b650d 808 int (*get_te)(struct omap_dss_device *dssdev);
559d6701
TV
809
810 u8 (*get_rotate)(struct omap_dss_device *dssdev);
811 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
812
813 bool (*get_mirror)(struct omap_dss_device *dssdev);
814 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
815
816 int (*memory_read)(struct omap_dss_device *dssdev,
817 void *buf, size_t size,
818 u16 x, u16 y, u16 w, u16 h);
96adcece
TV
819
820 void (*get_resolution)(struct omap_dss_device *dssdev,
821 u16 *xres, u16 *yres);
7a0987bf
JN
822 void (*get_dimensions)(struct omap_dss_device *dssdev,
823 u32 *width, u32 *height);
a2699504 824 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
36511312 825
69b2048f
TV
826 int (*check_timings)(struct omap_dss_device *dssdev,
827 struct omap_video_timings *timings);
828 void (*set_timings)(struct omap_dss_device *dssdev,
829 struct omap_video_timings *timings);
830 void (*get_timings)(struct omap_dss_device *dssdev,
831 struct omap_video_timings *timings);
832
36511312
TV
833 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
834 u32 (*get_wss)(struct omap_dss_device *dssdev);
3d5e0ef7
TV
835
836 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
df4769c9 837 bool (*detect)(struct omap_dss_device *dssdev);
9c0b8420 838
8c071caa
TV
839 int (*set_hdmi_mode)(struct omap_dss_device *dssdev, bool hdmi_mode);
840 int (*set_hdmi_infoframe)(struct omap_dss_device *dssdev,
841 const struct hdmi_avi_infoframe *avi);
559d6701
TV
842};
843
b2c7d54f 844enum omapdss_version omapdss_get_version(void);
591a0ac7 845bool omapdss_is_initialized(void);
b2c7d54f 846
559d6701
TV
847int omap_dss_register_driver(struct omap_dss_driver *);
848void omap_dss_unregister_driver(struct omap_dss_driver *);
849
2e7e3dc7
TV
850int omapdss_register_display(struct omap_dss_device *dssdev);
851void omapdss_unregister_display(struct omap_dss_device *dssdev);
852
d35317a4 853struct omap_dss_device *omap_dss_get_device(struct omap_dss_device *dssdev);
559d6701
TV
854void omap_dss_put_device(struct omap_dss_device *dssdev);
855#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
856struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
857struct omap_dss_device *omap_dss_find_device(void *data,
858 int (*match)(struct omap_dss_device *dssdev, void *data));
2bbcce5e 859const char *omapdss_get_default_display_name(void);
559d6701 860
6fcd485b
TV
861void videomode_to_omap_video_timings(const struct videomode *vm,
862 struct omap_video_timings *ovt);
863void omap_video_timings_to_videomode(const struct omap_video_timings *ovt,
864 struct videomode *vm);
865
eda34273
TV
866int dss_feat_get_num_mgrs(void);
867int dss_feat_get_num_ovls(void);
eda34273
TV
868enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane);
869
870
871
559d6701
TV
872int omap_dss_get_num_overlay_managers(void);
873struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
874
875int omap_dss_get_num_overlays(void);
876struct omap_overlay *omap_dss_get_overlay(int num);
877
5d47dbc8
TV
878int omapdss_register_output(struct omap_dss_device *output);
879void omapdss_unregister_output(struct omap_dss_device *output);
1f68d9c4
TV
880struct omap_dss_device *omap_dss_get_output(enum omap_dss_output_id id);
881struct omap_dss_device *omap_dss_find_output(const char *name);
ef691ff4 882struct omap_dss_device *omap_dss_find_output_by_port_node(struct device_node *port);
1f68d9c4 883int omapdss_output_set_device(struct omap_dss_device *out,
6d71b923 884 struct omap_dss_device *dssdev);
1f68d9c4 885int omapdss_output_unset_device(struct omap_dss_device *out);
484dc404 886
1f68d9c4 887struct omap_dss_device *omapdss_find_output_from_display(struct omap_dss_device *dssdev);
be8e8e1c
TV
888struct omap_overlay_manager *omapdss_find_mgr_from_display(struct omap_dss_device *dssdev);
889
96adcece
TV
890void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
891 u16 *xres, u16 *yres);
a2699504 892int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
4b6430fc
GI
893void omapdss_default_get_timings(struct omap_dss_device *dssdev,
894 struct omap_video_timings *timings);
a2699504 895
559d6701
TV
896typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
897int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
898int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
899
348be69d
TV
900u32 dispc_read_irqstatus(void);
901void dispc_clear_irqstatus(u32 mask);
902u32 dispc_read_irqenable(void);
903void dispc_write_irqenable(u32 mask);
904
905int dispc_request_irq(irq_handler_t handler, void *dev_id);
906void dispc_free_irq(void *dev_id);
907
908int dispc_runtime_get(void);
909void dispc_runtime_put(void);
910
911void dispc_mgr_enable(enum omap_channel channel, bool enable);
912bool dispc_mgr_is_enabled(enum omap_channel channel);
913u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
914u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
915u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
916bool dispc_mgr_go_busy(enum omap_channel channel);
917void dispc_mgr_go(enum omap_channel channel);
918void dispc_mgr_set_lcd_config(enum omap_channel channel,
919 const struct dss_lcd_mgr_config *config);
920void dispc_mgr_set_timings(enum omap_channel channel,
921 const struct omap_video_timings *timings);
922void dispc_mgr_setup(enum omap_channel channel,
923 const struct omap_overlay_manager_info *info);
924
925int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
926 const struct omap_overlay_info *oi,
927 const struct omap_video_timings *timings,
928 int *x_predecim, int *y_predecim);
929
930int dispc_ovl_enable(enum omap_plane plane, bool enable);
931bool dispc_ovl_enabled(enum omap_plane plane);
932void dispc_ovl_set_channel_out(enum omap_plane plane,
933 enum omap_channel channel);
934int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
935 bool replication, const struct omap_video_timings *mgr_timings,
936 bool mem_to_mem);
937
8dd2491a
TV
938int omapdss_compat_init(void);
939void omapdss_compat_uninit(void);
940
a97a9634 941struct dss_mgr_ops {
a7e71e7f 942 int (*connect)(struct omap_overlay_manager *mgr,
1f68d9c4 943 struct omap_dss_device *dst);
a7e71e7f 944 void (*disconnect)(struct omap_overlay_manager *mgr,
1f68d9c4 945 struct omap_dss_device *dst);
a7e71e7f 946
a97a9634
TV
947 void (*start_update)(struct omap_overlay_manager *mgr);
948 int (*enable)(struct omap_overlay_manager *mgr);
949 void (*disable)(struct omap_overlay_manager *mgr);
950 void (*set_timings)(struct omap_overlay_manager *mgr,
951 const struct omap_video_timings *timings);
952 void (*set_lcd_config)(struct omap_overlay_manager *mgr,
953 const struct dss_lcd_mgr_config *config);
954 int (*register_framedone_handler)(struct omap_overlay_manager *mgr,
955 void (*handler)(void *), void *data);
956 void (*unregister_framedone_handler)(struct omap_overlay_manager *mgr,
957 void (*handler)(void *), void *data);
958};
959
960int dss_install_mgr_ops(const struct dss_mgr_ops *mgr_ops);
961void dss_uninstall_mgr_ops(void);
962
a7e71e7f 963int dss_mgr_connect(struct omap_overlay_manager *mgr,
1f68d9c4 964 struct omap_dss_device *dst);
a7e71e7f 965void dss_mgr_disconnect(struct omap_overlay_manager *mgr,
1f68d9c4 966 struct omap_dss_device *dst);
a97a9634
TV
967void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
968 const struct omap_video_timings *timings);
969void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
970 const struct dss_lcd_mgr_config *config);
971int dss_mgr_enable(struct omap_overlay_manager *mgr);
972void dss_mgr_disable(struct omap_overlay_manager *mgr);
973void dss_mgr_start_update(struct omap_overlay_manager *mgr);
974int dss_mgr_register_framedone_handler(struct omap_overlay_manager *mgr,
975 void (*handler)(void *), void *data);
976void dss_mgr_unregister_framedone_handler(struct omap_overlay_manager *mgr,
977 void (*handler)(void *), void *data);
a7e71e7f
TV
978
979static inline bool omapdss_device_is_connected(struct omap_dss_device *dssdev)
980{
a73fdc64 981 return dssdev->src;
a7e71e7f
TV
982}
983
984static inline bool omapdss_device_is_enabled(struct omap_dss_device *dssdev)
985{
986 return dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
987}
988
4e7470dd
TV
989struct device_node *
990omapdss_of_get_next_port(const struct device_node *parent,
991 struct device_node *prev);
992
993struct device_node *
994omapdss_of_get_next_endpoint(const struct device_node *parent,
995 struct device_node *prev);
996
997struct device_node *
998omapdss_of_get_first_endpoint(const struct device_node *parent);
999
1000struct omap_dss_device *
1001omapdss_of_find_source_for_first_ep(struct device_node *node);
1002
559d6701 1003#endif
This page took 0.622698 seconds and 5 git commands to generate.