Merge tag 'spi-v3.14-2' of git://git.kernel.org/pub/scm/linux/kernel/git/broonie/spi
[deliverable/linux.git] / lib / swiotlb.c
CommitLineData
1da177e4
LT
1/*
2 * Dynamic DMA mapping support.
3 *
563aaf06 4 * This implementation is a fallback for platforms that do not support
1da177e4
LT
5 * I/O TLBs (aka DMA address translation hardware).
6 * Copyright (C) 2000 Asit Mallick <Asit.K.Mallick@intel.com>
7 * Copyright (C) 2000 Goutham Rao <goutham.rao@intel.com>
8 * Copyright (C) 2000, 2003 Hewlett-Packard Co
9 * David Mosberger-Tang <davidm@hpl.hp.com>
10 *
11 * 03/05/07 davidm Switch from PCI-DMA to generic device DMA API.
12 * 00/12/13 davidm Rename to swiotlb.c and add mark_clean() to avoid
13 * unnecessary i-cache flushing.
569c8bf5
JL
14 * 04/07/.. ak Better overflow handling. Assorted fixes.
15 * 05/09/10 linville Add support for syncing ranges, support syncing for
16 * DMA_BIDIRECTIONAL mappings, miscellaneous cleanup.
fb05a379 17 * 08/12/11 beckyb Add highmem support
1da177e4
LT
18 */
19
20#include <linux/cache.h>
17e5ad6c 21#include <linux/dma-mapping.h>
1da177e4 22#include <linux/mm.h>
8bc3bcc9 23#include <linux/export.h>
1da177e4
LT
24#include <linux/spinlock.h>
25#include <linux/string.h>
0016fdee 26#include <linux/swiotlb.h>
fb05a379 27#include <linux/pfn.h>
1da177e4
LT
28#include <linux/types.h>
29#include <linux/ctype.h>
ef9b1893 30#include <linux/highmem.h>
5a0e3ad6 31#include <linux/gfp.h>
1da177e4
LT
32
33#include <asm/io.h>
1da177e4 34#include <asm/dma.h>
17e5ad6c 35#include <asm/scatterlist.h>
1da177e4
LT
36
37#include <linux/init.h>
38#include <linux/bootmem.h>
a8522509 39#include <linux/iommu-helper.h>
1da177e4 40
ce5be5a1 41#define CREATE_TRACE_POINTS
2b2b614d
ZK
42#include <trace/events/swiotlb.h>
43
1da177e4
LT
44#define OFFSET(val,align) ((unsigned long) \
45 ( (val) & ( (align) - 1)))
46
0b9afede
AW
47#define SLABS_PER_PAGE (1 << (PAGE_SHIFT - IO_TLB_SHIFT))
48
49/*
50 * Minimum IO TLB size to bother booting with. Systems with mainly
51 * 64bit capable cards will only lightly use the swiotlb. If we can't
52 * allocate a contiguous 1MB, we're probably in trouble anyway.
53 */
54#define IO_TLB_MIN_SLABS ((1<<20) >> IO_TLB_SHIFT)
55
1da177e4
LT
56int swiotlb_force;
57
58/*
bfc5501f
KRW
59 * Used to do a quick range check in swiotlb_tbl_unmap_single and
60 * swiotlb_tbl_sync_single_*, to see if the memory was in fact allocated by this
1da177e4
LT
61 * API.
62 */
ff7204a7 63static phys_addr_t io_tlb_start, io_tlb_end;
1da177e4
LT
64
65/*
b595076a 66 * The number of IO TLB blocks (in groups of 64) between io_tlb_start and
1da177e4
LT
67 * io_tlb_end. This is command line adjustable via setup_io_tlb_npages.
68 */
69static unsigned long io_tlb_nslabs;
70
71/*
72 * When the IOMMU overflows we return a fallback buffer. This sets the size.
73 */
74static unsigned long io_tlb_overflow = 32*1024;
75
ee3f6ba8 76static phys_addr_t io_tlb_overflow_buffer;
1da177e4
LT
77
78/*
79 * This is a free list describing the number of free entries available from
80 * each index
81 */
82static unsigned int *io_tlb_list;
83static unsigned int io_tlb_index;
84
85/*
86 * We need to save away the original address corresponding to a mapped entry
87 * for the sync operations.
88 */
bc40ac66 89static phys_addr_t *io_tlb_orig_addr;
1da177e4
LT
90
91/*
92 * Protect the above data structures in the map and unmap calls
93 */
94static DEFINE_SPINLOCK(io_tlb_lock);
95
5740afdb
FT
96static int late_alloc;
97
1da177e4
LT
98static int __init
99setup_io_tlb_npages(char *str)
100{
101 if (isdigit(*str)) {
e8579e72 102 io_tlb_nslabs = simple_strtoul(str, &str, 0);
1da177e4
LT
103 /* avoid tail segment of size < IO_TLB_SEGSIZE */
104 io_tlb_nslabs = ALIGN(io_tlb_nslabs, IO_TLB_SEGSIZE);
105 }
106 if (*str == ',')
107 ++str;
b18485e7 108 if (!strcmp(str, "force"))
1da177e4 109 swiotlb_force = 1;
b18485e7 110
c729de8f 111 return 0;
1da177e4 112}
c729de8f 113early_param("swiotlb", setup_io_tlb_npages);
1da177e4
LT
114/* make io_tlb_overflow tunable too? */
115
f21ffe9f 116unsigned long swiotlb_nr_tbl(void)
5f98ecdb
FT
117{
118 return io_tlb_nslabs;
119}
f21ffe9f 120EXPORT_SYMBOL_GPL(swiotlb_nr_tbl);
c729de8f
YL
121
122/* default to 64MB */
123#define IO_TLB_DEFAULT_SIZE (64UL<<20)
124unsigned long swiotlb_size_or_default(void)
125{
126 unsigned long size;
127
128 size = io_tlb_nslabs << IO_TLB_SHIFT;
129
130 return size ? size : (IO_TLB_DEFAULT_SIZE);
131}
132
02ca646e 133/* Note that this doesn't work with highmem page */
70a7d3cc
JF
134static dma_addr_t swiotlb_virt_to_bus(struct device *hwdev,
135 volatile void *address)
e08e1f7a 136{
862d196b 137 return phys_to_dma(hwdev, virt_to_phys(address));
e08e1f7a
IC
138}
139
ac2cbab2
YL
140static bool no_iotlb_memory;
141
ad32e8cb 142void swiotlb_print_info(void)
2e5b2b86 143{
ad32e8cb 144 unsigned long bytes = io_tlb_nslabs << IO_TLB_SHIFT;
ff7204a7 145 unsigned char *vstart, *vend;
2e5b2b86 146
ac2cbab2
YL
147 if (no_iotlb_memory) {
148 pr_warn("software IO TLB: No low mem\n");
149 return;
150 }
151
ff7204a7 152 vstart = phys_to_virt(io_tlb_start);
c40dba06 153 vend = phys_to_virt(io_tlb_end);
2e5b2b86 154
3af684c7 155 printk(KERN_INFO "software IO TLB [mem %#010llx-%#010llx] (%luMB) mapped at [%p-%p]\n",
ff7204a7 156 (unsigned long long)io_tlb_start,
c40dba06 157 (unsigned long long)io_tlb_end,
ff7204a7 158 bytes >> 20, vstart, vend - 1);
2e5b2b86
IC
159}
160
ac2cbab2 161int __init swiotlb_init_with_tbl(char *tlb, unsigned long nslabs, int verbose)
1da177e4 162{
ee3f6ba8 163 void *v_overflow_buffer;
563aaf06 164 unsigned long i, bytes;
1da177e4 165
abbceff7 166 bytes = nslabs << IO_TLB_SHIFT;
1da177e4 167
abbceff7 168 io_tlb_nslabs = nslabs;
ff7204a7
AD
169 io_tlb_start = __pa(tlb);
170 io_tlb_end = io_tlb_start + bytes;
1da177e4 171
ee3f6ba8
AD
172 /*
173 * Get the overflow emergency buffer
174 */
457ff1de
SS
175 v_overflow_buffer = memblock_virt_alloc_nopanic(
176 PAGE_ALIGN(io_tlb_overflow),
177 PAGE_SIZE);
ee3f6ba8 178 if (!v_overflow_buffer)
ac2cbab2 179 return -ENOMEM;
ee3f6ba8
AD
180
181 io_tlb_overflow_buffer = __pa(v_overflow_buffer);
182
1da177e4
LT
183 /*
184 * Allocate and initialize the free list array. This array is used
185 * to find contiguous free memory regions of size up to IO_TLB_SEGSIZE
186 * between io_tlb_start and io_tlb_end.
187 */
457ff1de
SS
188 io_tlb_list = memblock_virt_alloc(
189 PAGE_ALIGN(io_tlb_nslabs * sizeof(int)),
190 PAGE_SIZE);
25667d67 191 for (i = 0; i < io_tlb_nslabs; i++)
1da177e4
LT
192 io_tlb_list[i] = IO_TLB_SEGSIZE - OFFSET(i, IO_TLB_SEGSIZE);
193 io_tlb_index = 0;
457ff1de
SS
194 io_tlb_orig_addr = memblock_virt_alloc(
195 PAGE_ALIGN(io_tlb_nslabs * sizeof(phys_addr_t)),
196 PAGE_SIZE);
1da177e4 197
ad32e8cb
FT
198 if (verbose)
199 swiotlb_print_info();
ac2cbab2
YL
200
201 return 0;
1da177e4
LT
202}
203
abbceff7
FT
204/*
205 * Statically reserve bounce buffer space and initialize bounce buffer data
206 * structures for the software IO TLB used to implement the DMA API.
207 */
ac2cbab2
YL
208void __init
209swiotlb_init(int verbose)
abbceff7 210{
c729de8f 211 size_t default_size = IO_TLB_DEFAULT_SIZE;
ff7204a7 212 unsigned char *vstart;
abbceff7
FT
213 unsigned long bytes;
214
215 if (!io_tlb_nslabs) {
216 io_tlb_nslabs = (default_size >> IO_TLB_SHIFT);
217 io_tlb_nslabs = ALIGN(io_tlb_nslabs, IO_TLB_SEGSIZE);
218 }
219
220 bytes = io_tlb_nslabs << IO_TLB_SHIFT;
221
ac2cbab2 222 /* Get IO TLB memory from the low pages */
457ff1de 223 vstart = memblock_virt_alloc_nopanic(PAGE_ALIGN(bytes), PAGE_SIZE);
ac2cbab2
YL
224 if (vstart && !swiotlb_init_with_tbl(vstart, io_tlb_nslabs, verbose))
225 return;
abbceff7 226
ac2cbab2 227 if (io_tlb_start)
457ff1de
SS
228 memblock_free_early(io_tlb_start,
229 PAGE_ALIGN(io_tlb_nslabs << IO_TLB_SHIFT));
ac2cbab2
YL
230 pr_warn("Cannot allocate SWIOTLB buffer");
231 no_iotlb_memory = true;
1da177e4
LT
232}
233
0b9afede
AW
234/*
235 * Systems with larger DMA zones (those that don't support ISA) can
236 * initialize the swiotlb later using the slab allocator if needed.
237 * This should be just like above, but with some error catching.
238 */
239int
563aaf06 240swiotlb_late_init_with_default_size(size_t default_size)
0b9afede 241{
74838b75 242 unsigned long bytes, req_nslabs = io_tlb_nslabs;
ff7204a7 243 unsigned char *vstart = NULL;
0b9afede 244 unsigned int order;
74838b75 245 int rc = 0;
0b9afede
AW
246
247 if (!io_tlb_nslabs) {
248 io_tlb_nslabs = (default_size >> IO_TLB_SHIFT);
249 io_tlb_nslabs = ALIGN(io_tlb_nslabs, IO_TLB_SEGSIZE);
250 }
251
252 /*
253 * Get IO TLB memory from the low pages
254 */
563aaf06 255 order = get_order(io_tlb_nslabs << IO_TLB_SHIFT);
0b9afede 256 io_tlb_nslabs = SLABS_PER_PAGE << order;
563aaf06 257 bytes = io_tlb_nslabs << IO_TLB_SHIFT;
0b9afede
AW
258
259 while ((SLABS_PER_PAGE << order) > IO_TLB_MIN_SLABS) {
ff7204a7
AD
260 vstart = (void *)__get_free_pages(GFP_DMA | __GFP_NOWARN,
261 order);
262 if (vstart)
0b9afede
AW
263 break;
264 order--;
265 }
266
ff7204a7 267 if (!vstart) {
74838b75
KRW
268 io_tlb_nslabs = req_nslabs;
269 return -ENOMEM;
270 }
563aaf06 271 if (order != get_order(bytes)) {
0b9afede
AW
272 printk(KERN_WARNING "Warning: only able to allocate %ld MB "
273 "for software IO TLB\n", (PAGE_SIZE << order) >> 20);
274 io_tlb_nslabs = SLABS_PER_PAGE << order;
275 }
ff7204a7 276 rc = swiotlb_late_init_with_tbl(vstart, io_tlb_nslabs);
74838b75 277 if (rc)
ff7204a7 278 free_pages((unsigned long)vstart, order);
74838b75
KRW
279 return rc;
280}
281
282int
283swiotlb_late_init_with_tbl(char *tlb, unsigned long nslabs)
284{
285 unsigned long i, bytes;
ee3f6ba8 286 unsigned char *v_overflow_buffer;
74838b75
KRW
287
288 bytes = nslabs << IO_TLB_SHIFT;
289
290 io_tlb_nslabs = nslabs;
ff7204a7
AD
291 io_tlb_start = virt_to_phys(tlb);
292 io_tlb_end = io_tlb_start + bytes;
74838b75 293
ff7204a7 294 memset(tlb, 0, bytes);
0b9afede 295
ee3f6ba8
AD
296 /*
297 * Get the overflow emergency buffer
298 */
299 v_overflow_buffer = (void *)__get_free_pages(GFP_DMA,
300 get_order(io_tlb_overflow));
301 if (!v_overflow_buffer)
302 goto cleanup2;
303
304 io_tlb_overflow_buffer = virt_to_phys(v_overflow_buffer);
305
0b9afede
AW
306 /*
307 * Allocate and initialize the free list array. This array is used
308 * to find contiguous free memory regions of size up to IO_TLB_SEGSIZE
309 * between io_tlb_start and io_tlb_end.
310 */
311 io_tlb_list = (unsigned int *)__get_free_pages(GFP_KERNEL,
312 get_order(io_tlb_nslabs * sizeof(int)));
313 if (!io_tlb_list)
ee3f6ba8 314 goto cleanup3;
0b9afede
AW
315
316 for (i = 0; i < io_tlb_nslabs; i++)
317 io_tlb_list[i] = IO_TLB_SEGSIZE - OFFSET(i, IO_TLB_SEGSIZE);
318 io_tlb_index = 0;
319
bc40ac66
BB
320 io_tlb_orig_addr = (phys_addr_t *)
321 __get_free_pages(GFP_KERNEL,
322 get_order(io_tlb_nslabs *
323 sizeof(phys_addr_t)));
0b9afede 324 if (!io_tlb_orig_addr)
ee3f6ba8 325 goto cleanup4;
0b9afede 326
bc40ac66 327 memset(io_tlb_orig_addr, 0, io_tlb_nslabs * sizeof(phys_addr_t));
0b9afede 328
ad32e8cb 329 swiotlb_print_info();
0b9afede 330
5740afdb
FT
331 late_alloc = 1;
332
0b9afede
AW
333 return 0;
334
335cleanup4:
25667d67
TL
336 free_pages((unsigned long)io_tlb_list, get_order(io_tlb_nslabs *
337 sizeof(int)));
0b9afede 338 io_tlb_list = NULL;
ee3f6ba8
AD
339cleanup3:
340 free_pages((unsigned long)v_overflow_buffer,
341 get_order(io_tlb_overflow));
342 io_tlb_overflow_buffer = 0;
0b9afede 343cleanup2:
c40dba06 344 io_tlb_end = 0;
ff7204a7 345 io_tlb_start = 0;
74838b75 346 io_tlb_nslabs = 0;
0b9afede
AW
347 return -ENOMEM;
348}
349
5740afdb
FT
350void __init swiotlb_free(void)
351{
ee3f6ba8 352 if (!io_tlb_orig_addr)
5740afdb
FT
353 return;
354
355 if (late_alloc) {
ee3f6ba8 356 free_pages((unsigned long)phys_to_virt(io_tlb_overflow_buffer),
5740afdb
FT
357 get_order(io_tlb_overflow));
358 free_pages((unsigned long)io_tlb_orig_addr,
359 get_order(io_tlb_nslabs * sizeof(phys_addr_t)));
360 free_pages((unsigned long)io_tlb_list, get_order(io_tlb_nslabs *
361 sizeof(int)));
ff7204a7 362 free_pages((unsigned long)phys_to_virt(io_tlb_start),
5740afdb
FT
363 get_order(io_tlb_nslabs << IO_TLB_SHIFT));
364 } else {
457ff1de
SS
365 memblock_free_late(io_tlb_overflow_buffer,
366 PAGE_ALIGN(io_tlb_overflow));
367 memblock_free_late(__pa(io_tlb_orig_addr),
368 PAGE_ALIGN(io_tlb_nslabs * sizeof(phys_addr_t)));
369 memblock_free_late(__pa(io_tlb_list),
370 PAGE_ALIGN(io_tlb_nslabs * sizeof(int)));
371 memblock_free_late(io_tlb_start,
372 PAGE_ALIGN(io_tlb_nslabs << IO_TLB_SHIFT));
5740afdb 373 }
f21ffe9f 374 io_tlb_nslabs = 0;
5740afdb
FT
375}
376
02ca646e 377static int is_swiotlb_buffer(phys_addr_t paddr)
640aebfe 378{
ff7204a7 379 return paddr >= io_tlb_start && paddr < io_tlb_end;
640aebfe
FT
380}
381
fb05a379
BB
382/*
383 * Bounce: copy the swiotlb buffer back to the original dma location
384 */
af51a9f1
AD
385static void swiotlb_bounce(phys_addr_t orig_addr, phys_addr_t tlb_addr,
386 size_t size, enum dma_data_direction dir)
fb05a379 387{
af51a9f1
AD
388 unsigned long pfn = PFN_DOWN(orig_addr);
389 unsigned char *vaddr = phys_to_virt(tlb_addr);
fb05a379
BB
390
391 if (PageHighMem(pfn_to_page(pfn))) {
392 /* The buffer does not have a mapping. Map it in and copy */
af51a9f1 393 unsigned int offset = orig_addr & ~PAGE_MASK;
fb05a379
BB
394 char *buffer;
395 unsigned int sz = 0;
396 unsigned long flags;
397
398 while (size) {
67131ad0 399 sz = min_t(size_t, PAGE_SIZE - offset, size);
fb05a379
BB
400
401 local_irq_save(flags);
c3eede8e 402 buffer = kmap_atomic(pfn_to_page(pfn));
fb05a379 403 if (dir == DMA_TO_DEVICE)
af51a9f1 404 memcpy(vaddr, buffer + offset, sz);
ef9b1893 405 else
af51a9f1 406 memcpy(buffer + offset, vaddr, sz);
c3eede8e 407 kunmap_atomic(buffer);
ef9b1893 408 local_irq_restore(flags);
fb05a379
BB
409
410 size -= sz;
411 pfn++;
af51a9f1 412 vaddr += sz;
fb05a379 413 offset = 0;
ef9b1893 414 }
af51a9f1
AD
415 } else if (dir == DMA_TO_DEVICE) {
416 memcpy(vaddr, phys_to_virt(orig_addr), size);
ef9b1893 417 } else {
af51a9f1 418 memcpy(phys_to_virt(orig_addr), vaddr, size);
ef9b1893 419 }
1b548f66
JF
420}
421
e05ed4d1
AD
422phys_addr_t swiotlb_tbl_map_single(struct device *hwdev,
423 dma_addr_t tbl_dma_addr,
424 phys_addr_t orig_addr, size_t size,
425 enum dma_data_direction dir)
1da177e4
LT
426{
427 unsigned long flags;
e05ed4d1 428 phys_addr_t tlb_addr;
1da177e4
LT
429 unsigned int nslots, stride, index, wrap;
430 int i;
681cc5cd
FT
431 unsigned long mask;
432 unsigned long offset_slots;
433 unsigned long max_slots;
434
ac2cbab2
YL
435 if (no_iotlb_memory)
436 panic("Can not allocate SWIOTLB buffer earlier and can't now provide you with the DMA bounce buffer");
437
681cc5cd 438 mask = dma_get_seg_boundary(hwdev);
681cc5cd 439
eb605a57
FT
440 tbl_dma_addr &= mask;
441
442 offset_slots = ALIGN(tbl_dma_addr, 1 << IO_TLB_SHIFT) >> IO_TLB_SHIFT;
a5ddde4a
IC
443
444 /*
445 * Carefully handle integer overflow which can occur when mask == ~0UL.
446 */
b15a3891
JB
447 max_slots = mask + 1
448 ? ALIGN(mask + 1, 1 << IO_TLB_SHIFT) >> IO_TLB_SHIFT
449 : 1UL << (BITS_PER_LONG - IO_TLB_SHIFT);
1da177e4
LT
450
451 /*
452 * For mappings greater than a page, we limit the stride (and
453 * hence alignment) to a page size.
454 */
455 nslots = ALIGN(size, 1 << IO_TLB_SHIFT) >> IO_TLB_SHIFT;
456 if (size > PAGE_SIZE)
457 stride = (1 << (PAGE_SHIFT - IO_TLB_SHIFT));
458 else
459 stride = 1;
460
34814545 461 BUG_ON(!nslots);
1da177e4
LT
462
463 /*
464 * Find suitable number of IO TLB entries size that will fit this
465 * request and allocate a buffer from that IO TLB pool.
466 */
467 spin_lock_irqsave(&io_tlb_lock, flags);
a7133a15
AM
468 index = ALIGN(io_tlb_index, stride);
469 if (index >= io_tlb_nslabs)
470 index = 0;
471 wrap = index;
472
473 do {
a8522509
FT
474 while (iommu_is_span_boundary(index, nslots, offset_slots,
475 max_slots)) {
b15a3891
JB
476 index += stride;
477 if (index >= io_tlb_nslabs)
478 index = 0;
a7133a15
AM
479 if (index == wrap)
480 goto not_found;
481 }
482
483 /*
484 * If we find a slot that indicates we have 'nslots' number of
485 * contiguous buffers, we allocate the buffers from that slot
486 * and mark the entries as '0' indicating unavailable.
487 */
488 if (io_tlb_list[index] >= nslots) {
489 int count = 0;
490
491 for (i = index; i < (int) (index + nslots); i++)
492 io_tlb_list[i] = 0;
493 for (i = index - 1; (OFFSET(i, IO_TLB_SEGSIZE) != IO_TLB_SEGSIZE - 1) && io_tlb_list[i]; i--)
494 io_tlb_list[i] = ++count;
e05ed4d1 495 tlb_addr = io_tlb_start + (index << IO_TLB_SHIFT);
1da177e4 496
a7133a15
AM
497 /*
498 * Update the indices to avoid searching in the next
499 * round.
500 */
501 io_tlb_index = ((index + nslots) < io_tlb_nslabs
502 ? (index + nslots) : 0);
503
504 goto found;
505 }
506 index += stride;
507 if (index >= io_tlb_nslabs)
508 index = 0;
509 } while (index != wrap);
510
511not_found:
512 spin_unlock_irqrestore(&io_tlb_lock, flags);
783d0281 513 dev_warn(hwdev, "swiotlb buffer is full\n");
e05ed4d1 514 return SWIOTLB_MAP_ERROR;
a7133a15 515found:
1da177e4
LT
516 spin_unlock_irqrestore(&io_tlb_lock, flags);
517
518 /*
519 * Save away the mapping from the original address to the DMA address.
520 * This is needed when we sync the memory. Then we sync the buffer if
521 * needed.
522 */
bc40ac66 523 for (i = 0; i < nslots; i++)
e05ed4d1 524 io_tlb_orig_addr[index+i] = orig_addr + (i << IO_TLB_SHIFT);
1da177e4 525 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL)
af51a9f1 526 swiotlb_bounce(orig_addr, tlb_addr, size, DMA_TO_DEVICE);
1da177e4 527
e05ed4d1 528 return tlb_addr;
1da177e4 529}
d7ef1533 530EXPORT_SYMBOL_GPL(swiotlb_tbl_map_single);
1da177e4 531
eb605a57
FT
532/*
533 * Allocates bounce buffer and returns its kernel virtual address.
534 */
535
e05ed4d1
AD
536phys_addr_t map_single(struct device *hwdev, phys_addr_t phys, size_t size,
537 enum dma_data_direction dir)
eb605a57 538{
ff7204a7 539 dma_addr_t start_dma_addr = phys_to_dma(hwdev, io_tlb_start);
eb605a57
FT
540
541 return swiotlb_tbl_map_single(hwdev, start_dma_addr, phys, size, dir);
542}
543
1da177e4
LT
544/*
545 * dma_addr is the kernel virtual address of the bounce buffer to unmap.
546 */
61ca08c3
AD
547void swiotlb_tbl_unmap_single(struct device *hwdev, phys_addr_t tlb_addr,
548 size_t size, enum dma_data_direction dir)
1da177e4
LT
549{
550 unsigned long flags;
551 int i, count, nslots = ALIGN(size, 1 << IO_TLB_SHIFT) >> IO_TLB_SHIFT;
61ca08c3
AD
552 int index = (tlb_addr - io_tlb_start) >> IO_TLB_SHIFT;
553 phys_addr_t orig_addr = io_tlb_orig_addr[index];
1da177e4
LT
554
555 /*
556 * First, sync the memory before unmapping the entry
557 */
af51a9f1
AD
558 if (orig_addr && ((dir == DMA_FROM_DEVICE) || (dir == DMA_BIDIRECTIONAL)))
559 swiotlb_bounce(orig_addr, tlb_addr, size, DMA_FROM_DEVICE);
1da177e4
LT
560
561 /*
562 * Return the buffer to the free list by setting the corresponding
af901ca1 563 * entries to indicate the number of contiguous entries available.
1da177e4
LT
564 * While returning the entries to the free list, we merge the entries
565 * with slots below and above the pool being returned.
566 */
567 spin_lock_irqsave(&io_tlb_lock, flags);
568 {
569 count = ((index + nslots) < ALIGN(index + 1, IO_TLB_SEGSIZE) ?
570 io_tlb_list[index + nslots] : 0);
571 /*
572 * Step 1: return the slots to the free list, merging the
573 * slots with superceeding slots
574 */
575 for (i = index + nslots - 1; i >= index; i--)
576 io_tlb_list[i] = ++count;
577 /*
578 * Step 2: merge the returned slots with the preceding slots,
579 * if available (non zero)
580 */
581 for (i = index - 1; (OFFSET(i, IO_TLB_SEGSIZE) != IO_TLB_SEGSIZE -1) && io_tlb_list[i]; i--)
582 io_tlb_list[i] = ++count;
583 }
584 spin_unlock_irqrestore(&io_tlb_lock, flags);
585}
d7ef1533 586EXPORT_SYMBOL_GPL(swiotlb_tbl_unmap_single);
1da177e4 587
fbfda893
AD
588void swiotlb_tbl_sync_single(struct device *hwdev, phys_addr_t tlb_addr,
589 size_t size, enum dma_data_direction dir,
590 enum dma_sync_target target)
1da177e4 591{
fbfda893
AD
592 int index = (tlb_addr - io_tlb_start) >> IO_TLB_SHIFT;
593 phys_addr_t orig_addr = io_tlb_orig_addr[index];
bc40ac66 594
fbfda893 595 orig_addr += (unsigned long)tlb_addr & ((1 << IO_TLB_SHIFT) - 1);
df336d1c 596
de69e0f0
JL
597 switch (target) {
598 case SYNC_FOR_CPU:
599 if (likely(dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL))
af51a9f1 600 swiotlb_bounce(orig_addr, tlb_addr,
fbfda893 601 size, DMA_FROM_DEVICE);
34814545
ES
602 else
603 BUG_ON(dir != DMA_TO_DEVICE);
de69e0f0
JL
604 break;
605 case SYNC_FOR_DEVICE:
606 if (likely(dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL))
af51a9f1 607 swiotlb_bounce(orig_addr, tlb_addr,
fbfda893 608 size, DMA_TO_DEVICE);
34814545
ES
609 else
610 BUG_ON(dir != DMA_FROM_DEVICE);
de69e0f0
JL
611 break;
612 default:
1da177e4 613 BUG();
de69e0f0 614 }
1da177e4 615}
d7ef1533 616EXPORT_SYMBOL_GPL(swiotlb_tbl_sync_single);
1da177e4
LT
617
618void *
619swiotlb_alloc_coherent(struct device *hwdev, size_t size,
06a54497 620 dma_addr_t *dma_handle, gfp_t flags)
1da177e4 621{
563aaf06 622 dma_addr_t dev_addr;
1da177e4
LT
623 void *ret;
624 int order = get_order(size);
284901a9 625 u64 dma_mask = DMA_BIT_MASK(32);
1e74f300
FT
626
627 if (hwdev && hwdev->coherent_dma_mask)
628 dma_mask = hwdev->coherent_dma_mask;
1da177e4 629
25667d67 630 ret = (void *)__get_free_pages(flags, order);
e05ed4d1
AD
631 if (ret) {
632 dev_addr = swiotlb_virt_to_bus(hwdev, ret);
633 if (dev_addr + size - 1 > dma_mask) {
634 /*
635 * The allocated memory isn't reachable by the device.
636 */
637 free_pages((unsigned long) ret, order);
638 ret = NULL;
639 }
1da177e4
LT
640 }
641 if (!ret) {
642 /*
bfc5501f
KRW
643 * We are either out of memory or the device can't DMA to
644 * GFP_DMA memory; fall back on map_single(), which
ceb5ac32 645 * will grab memory from the lowest available address range.
1da177e4 646 */
e05ed4d1
AD
647 phys_addr_t paddr = map_single(hwdev, 0, size, DMA_FROM_DEVICE);
648 if (paddr == SWIOTLB_MAP_ERROR)
1da177e4 649 return NULL;
1da177e4 650
e05ed4d1
AD
651 ret = phys_to_virt(paddr);
652 dev_addr = phys_to_dma(hwdev, paddr);
1da177e4 653
61ca08c3
AD
654 /* Confirm address can be DMA'd by device */
655 if (dev_addr + size - 1 > dma_mask) {
656 printk("hwdev DMA mask = 0x%016Lx, dev_addr = 0x%016Lx\n",
657 (unsigned long long)dma_mask,
658 (unsigned long long)dev_addr);
a2b89b59 659
61ca08c3
AD
660 /* DMA_TO_DEVICE to avoid memcpy in unmap_single */
661 swiotlb_tbl_unmap_single(hwdev, paddr,
662 size, DMA_TO_DEVICE);
663 return NULL;
664 }
1da177e4 665 }
e05ed4d1 666
1da177e4 667 *dma_handle = dev_addr;
e05ed4d1
AD
668 memset(ret, 0, size);
669
1da177e4
LT
670 return ret;
671}
874d6a95 672EXPORT_SYMBOL(swiotlb_alloc_coherent);
1da177e4
LT
673
674void
675swiotlb_free_coherent(struct device *hwdev, size_t size, void *vaddr,
02ca646e 676 dma_addr_t dev_addr)
1da177e4 677{
862d196b 678 phys_addr_t paddr = dma_to_phys(hwdev, dev_addr);
02ca646e 679
aa24886e 680 WARN_ON(irqs_disabled());
02ca646e
FT
681 if (!is_swiotlb_buffer(paddr))
682 free_pages((unsigned long)vaddr, get_order(size));
1da177e4 683 else
bfc5501f 684 /* DMA_TO_DEVICE to avoid memcpy in swiotlb_tbl_unmap_single */
61ca08c3 685 swiotlb_tbl_unmap_single(hwdev, paddr, size, DMA_TO_DEVICE);
1da177e4 686}
874d6a95 687EXPORT_SYMBOL(swiotlb_free_coherent);
1da177e4
LT
688
689static void
22d48269
KRW
690swiotlb_full(struct device *dev, size_t size, enum dma_data_direction dir,
691 int do_panic)
1da177e4
LT
692{
693 /*
694 * Ran out of IOMMU space for this operation. This is very bad.
695 * Unfortunately the drivers cannot handle this operation properly.
17e5ad6c 696 * unless they check for dma_mapping_error (most don't)
1da177e4
LT
697 * When the mapping is small enough return a static buffer to limit
698 * the damage, or panic when the transfer is too big.
699 */
563aaf06 700 printk(KERN_ERR "DMA: Out of SW-IOMMU space for %zu bytes at "
94b32486 701 "device %s\n", size, dev ? dev_name(dev) : "?");
1da177e4 702
c7084b35
CD
703 if (size <= io_tlb_overflow || !do_panic)
704 return;
705
706 if (dir == DMA_BIDIRECTIONAL)
707 panic("DMA: Random memory could be DMA accessed\n");
708 if (dir == DMA_FROM_DEVICE)
709 panic("DMA: Random memory could be DMA written\n");
710 if (dir == DMA_TO_DEVICE)
711 panic("DMA: Random memory could be DMA read\n");
1da177e4
LT
712}
713
714/*
715 * Map a single buffer of the indicated size for DMA in streaming mode. The
17e5ad6c 716 * physical address to use is returned.
1da177e4
LT
717 *
718 * Once the device is given the dma address, the device owns this memory until
ceb5ac32 719 * either swiotlb_unmap_page or swiotlb_dma_sync_single is performed.
1da177e4 720 */
f98eee8e
FT
721dma_addr_t swiotlb_map_page(struct device *dev, struct page *page,
722 unsigned long offset, size_t size,
723 enum dma_data_direction dir,
724 struct dma_attrs *attrs)
1da177e4 725{
e05ed4d1 726 phys_addr_t map, phys = page_to_phys(page) + offset;
862d196b 727 dma_addr_t dev_addr = phys_to_dma(dev, phys);
1da177e4 728
34814545 729 BUG_ON(dir == DMA_NONE);
1da177e4 730 /*
ceb5ac32 731 * If the address happens to be in the device's DMA window,
1da177e4
LT
732 * we can safely return the device addr and not worry about bounce
733 * buffering it.
734 */
b9394647 735 if (dma_capable(dev, dev_addr, size) && !swiotlb_force)
1da177e4
LT
736 return dev_addr;
737
2b2b614d
ZK
738 trace_swiotlb_bounced(dev, dev_addr, size, swiotlb_force);
739
e05ed4d1 740 /* Oh well, have to allocate and map a bounce buffer. */
f98eee8e 741 map = map_single(dev, phys, size, dir);
e05ed4d1 742 if (map == SWIOTLB_MAP_ERROR) {
f98eee8e 743 swiotlb_full(dev, size, dir, 1);
ee3f6ba8 744 return phys_to_dma(dev, io_tlb_overflow_buffer);
1da177e4
LT
745 }
746
e05ed4d1 747 dev_addr = phys_to_dma(dev, map);
1da177e4 748
e05ed4d1 749 /* Ensure that the address returned is DMA'ble */
fba99fa3 750 if (!dma_capable(dev, dev_addr, size)) {
61ca08c3 751 swiotlb_tbl_unmap_single(dev, map, size, dir);
ee3f6ba8 752 return phys_to_dma(dev, io_tlb_overflow_buffer);
fba99fa3 753 }
1da177e4
LT
754
755 return dev_addr;
756}
f98eee8e 757EXPORT_SYMBOL_GPL(swiotlb_map_page);
1da177e4 758
1da177e4
LT
759/*
760 * Unmap a single streaming mode DMA translation. The dma_addr and size must
ceb5ac32 761 * match what was provided for in a previous swiotlb_map_page call. All
1da177e4
LT
762 * other usages are undefined.
763 *
764 * After this call, reads by the cpu to the buffer are guaranteed to see
765 * whatever the device wrote there.
766 */
7fcebbd2 767static void unmap_single(struct device *hwdev, dma_addr_t dev_addr,
22d48269 768 size_t size, enum dma_data_direction dir)
1da177e4 769{
862d196b 770 phys_addr_t paddr = dma_to_phys(hwdev, dev_addr);
1da177e4 771
34814545 772 BUG_ON(dir == DMA_NONE);
7fcebbd2 773
02ca646e 774 if (is_swiotlb_buffer(paddr)) {
61ca08c3 775 swiotlb_tbl_unmap_single(hwdev, paddr, size, dir);
7fcebbd2
BB
776 return;
777 }
778
779 if (dir != DMA_FROM_DEVICE)
780 return;
781
02ca646e
FT
782 /*
783 * phys_to_virt doesn't work with hihgmem page but we could
784 * call dma_mark_clean() with hihgmem page here. However, we
785 * are fine since dma_mark_clean() is null on POWERPC. We can
786 * make dma_mark_clean() take a physical address if necessary.
787 */
788 dma_mark_clean(phys_to_virt(paddr), size);
7fcebbd2
BB
789}
790
791void swiotlb_unmap_page(struct device *hwdev, dma_addr_t dev_addr,
792 size_t size, enum dma_data_direction dir,
793 struct dma_attrs *attrs)
794{
795 unmap_single(hwdev, dev_addr, size, dir);
1da177e4 796}
f98eee8e 797EXPORT_SYMBOL_GPL(swiotlb_unmap_page);
874d6a95 798
1da177e4
LT
799/*
800 * Make physical memory consistent for a single streaming mode DMA translation
801 * after a transfer.
802 *
ceb5ac32 803 * If you perform a swiotlb_map_page() but wish to interrogate the buffer
17e5ad6c
TL
804 * using the cpu, yet do not wish to teardown the dma mapping, you must
805 * call this function before doing so. At the next point you give the dma
1da177e4
LT
806 * address back to the card, you must first perform a
807 * swiotlb_dma_sync_for_device, and then the device again owns the buffer
808 */
be6b0267 809static void
8270f3f1 810swiotlb_sync_single(struct device *hwdev, dma_addr_t dev_addr,
d7ef1533
KRW
811 size_t size, enum dma_data_direction dir,
812 enum dma_sync_target target)
1da177e4 813{
862d196b 814 phys_addr_t paddr = dma_to_phys(hwdev, dev_addr);
1da177e4 815
34814545 816 BUG_ON(dir == DMA_NONE);
380d6878 817
02ca646e 818 if (is_swiotlb_buffer(paddr)) {
fbfda893 819 swiotlb_tbl_sync_single(hwdev, paddr, size, dir, target);
380d6878
BB
820 return;
821 }
822
823 if (dir != DMA_FROM_DEVICE)
824 return;
825
02ca646e 826 dma_mark_clean(phys_to_virt(paddr), size);
1da177e4
LT
827}
828
8270f3f1
JL
829void
830swiotlb_sync_single_for_cpu(struct device *hwdev, dma_addr_t dev_addr,
160c1d8e 831 size_t size, enum dma_data_direction dir)
8270f3f1 832{
de69e0f0 833 swiotlb_sync_single(hwdev, dev_addr, size, dir, SYNC_FOR_CPU);
8270f3f1 834}
874d6a95 835EXPORT_SYMBOL(swiotlb_sync_single_for_cpu);
8270f3f1 836
1da177e4
LT
837void
838swiotlb_sync_single_for_device(struct device *hwdev, dma_addr_t dev_addr,
160c1d8e 839 size_t size, enum dma_data_direction dir)
1da177e4 840{
de69e0f0 841 swiotlb_sync_single(hwdev, dev_addr, size, dir, SYNC_FOR_DEVICE);
1da177e4 842}
874d6a95 843EXPORT_SYMBOL(swiotlb_sync_single_for_device);
1da177e4
LT
844
845/*
846 * Map a set of buffers described by scatterlist in streaming mode for DMA.
ceb5ac32 847 * This is the scatter-gather version of the above swiotlb_map_page
1da177e4
LT
848 * interface. Here the scatter gather list elements are each tagged with the
849 * appropriate dma address and length. They are obtained via
850 * sg_dma_{address,length}(SG).
851 *
852 * NOTE: An implementation may be able to use a smaller number of
853 * DMA address/length pairs than there are SG table elements.
854 * (for example via virtual mapping capabilities)
855 * The routine returns the number of addr/length pairs actually
856 * used, at most nents.
857 *
ceb5ac32 858 * Device ownership issues as mentioned above for swiotlb_map_page are the
1da177e4
LT
859 * same here.
860 */
861int
309df0c5 862swiotlb_map_sg_attrs(struct device *hwdev, struct scatterlist *sgl, int nelems,
160c1d8e 863 enum dma_data_direction dir, struct dma_attrs *attrs)
1da177e4 864{
dbfd49fe 865 struct scatterlist *sg;
1da177e4
LT
866 int i;
867
34814545 868 BUG_ON(dir == DMA_NONE);
1da177e4 869
dbfd49fe 870 for_each_sg(sgl, sg, nelems, i) {
961d7d0e 871 phys_addr_t paddr = sg_phys(sg);
862d196b 872 dma_addr_t dev_addr = phys_to_dma(hwdev, paddr);
bc40ac66 873
cf56e3f2 874 if (swiotlb_force ||
b9394647 875 !dma_capable(hwdev, dev_addr, sg->length)) {
e05ed4d1
AD
876 phys_addr_t map = map_single(hwdev, sg_phys(sg),
877 sg->length, dir);
878 if (map == SWIOTLB_MAP_ERROR) {
1da177e4
LT
879 /* Don't panic here, we expect map_sg users
880 to do proper error handling. */
881 swiotlb_full(hwdev, sg->length, dir, 0);
309df0c5
AK
882 swiotlb_unmap_sg_attrs(hwdev, sgl, i, dir,
883 attrs);
4d86ec7a 884 sg_dma_len(sgl) = 0;
1da177e4
LT
885 return 0;
886 }
e05ed4d1 887 sg->dma_address = phys_to_dma(hwdev, map);
1da177e4
LT
888 } else
889 sg->dma_address = dev_addr;
4d86ec7a 890 sg_dma_len(sg) = sg->length;
1da177e4
LT
891 }
892 return nelems;
893}
309df0c5
AK
894EXPORT_SYMBOL(swiotlb_map_sg_attrs);
895
896int
897swiotlb_map_sg(struct device *hwdev, struct scatterlist *sgl, int nelems,
22d48269 898 enum dma_data_direction dir)
309df0c5
AK
899{
900 return swiotlb_map_sg_attrs(hwdev, sgl, nelems, dir, NULL);
901}
874d6a95 902EXPORT_SYMBOL(swiotlb_map_sg);
1da177e4
LT
903
904/*
905 * Unmap a set of streaming mode DMA translations. Again, cpu read rules
ceb5ac32 906 * concerning calls here are the same as for swiotlb_unmap_page() above.
1da177e4
LT
907 */
908void
309df0c5 909swiotlb_unmap_sg_attrs(struct device *hwdev, struct scatterlist *sgl,
160c1d8e 910 int nelems, enum dma_data_direction dir, struct dma_attrs *attrs)
1da177e4 911{
dbfd49fe 912 struct scatterlist *sg;
1da177e4
LT
913 int i;
914
34814545 915 BUG_ON(dir == DMA_NONE);
1da177e4 916
7fcebbd2 917 for_each_sg(sgl, sg, nelems, i)
4d86ec7a 918 unmap_single(hwdev, sg->dma_address, sg_dma_len(sg), dir);
7fcebbd2 919
1da177e4 920}
309df0c5
AK
921EXPORT_SYMBOL(swiotlb_unmap_sg_attrs);
922
923void
924swiotlb_unmap_sg(struct device *hwdev, struct scatterlist *sgl, int nelems,
22d48269 925 enum dma_data_direction dir)
309df0c5
AK
926{
927 return swiotlb_unmap_sg_attrs(hwdev, sgl, nelems, dir, NULL);
928}
874d6a95 929EXPORT_SYMBOL(swiotlb_unmap_sg);
1da177e4
LT
930
931/*
932 * Make physical memory consistent for a set of streaming mode DMA translations
933 * after a transfer.
934 *
935 * The same as swiotlb_sync_single_* but for a scatter-gather list, same rules
936 * and usage.
937 */
be6b0267 938static void
dbfd49fe 939swiotlb_sync_sg(struct device *hwdev, struct scatterlist *sgl,
d7ef1533
KRW
940 int nelems, enum dma_data_direction dir,
941 enum dma_sync_target target)
1da177e4 942{
dbfd49fe 943 struct scatterlist *sg;
1da177e4
LT
944 int i;
945
380d6878
BB
946 for_each_sg(sgl, sg, nelems, i)
947 swiotlb_sync_single(hwdev, sg->dma_address,
4d86ec7a 948 sg_dma_len(sg), dir, target);
1da177e4
LT
949}
950
8270f3f1
JL
951void
952swiotlb_sync_sg_for_cpu(struct device *hwdev, struct scatterlist *sg,
160c1d8e 953 int nelems, enum dma_data_direction dir)
8270f3f1 954{
de69e0f0 955 swiotlb_sync_sg(hwdev, sg, nelems, dir, SYNC_FOR_CPU);
8270f3f1 956}
874d6a95 957EXPORT_SYMBOL(swiotlb_sync_sg_for_cpu);
8270f3f1 958
1da177e4
LT
959void
960swiotlb_sync_sg_for_device(struct device *hwdev, struct scatterlist *sg,
160c1d8e 961 int nelems, enum dma_data_direction dir)
1da177e4 962{
de69e0f0 963 swiotlb_sync_sg(hwdev, sg, nelems, dir, SYNC_FOR_DEVICE);
1da177e4 964}
874d6a95 965EXPORT_SYMBOL(swiotlb_sync_sg_for_device);
1da177e4
LT
966
967int
8d8bb39b 968swiotlb_dma_mapping_error(struct device *hwdev, dma_addr_t dma_addr)
1da177e4 969{
ee3f6ba8 970 return (dma_addr == phys_to_dma(hwdev, io_tlb_overflow_buffer));
1da177e4 971}
874d6a95 972EXPORT_SYMBOL(swiotlb_dma_mapping_error);
1da177e4
LT
973
974/*
17e5ad6c 975 * Return whether the given device DMA address mask can be supported
1da177e4 976 * properly. For example, if your device can only drive the low 24-bits
17e5ad6c 977 * during bus mastering, then you would pass 0x00ffffff as the mask to
1da177e4
LT
978 * this function.
979 */
980int
563aaf06 981swiotlb_dma_supported(struct device *hwdev, u64 mask)
1da177e4 982{
c40dba06 983 return phys_to_dma(hwdev, io_tlb_end - 1) <= mask;
1da177e4 984}
1da177e4 985EXPORT_SYMBOL(swiotlb_dma_supported);
This page took 0.617292 seconds and 5 git commands to generate.