* Makefile.am: Run "make dep-am"
[deliverable/binutils-gdb.git] / opcodes / ChangeLog
CommitLineData
3c55da70
AM
12004-10-15 Alan Modra <amodra@bigpond.net.au>
2
3 * Makefile.am: Run "make dep-am"
4 * Makefile.in: Regenerate.
5
7fa3d080
BW
62004-10-12 Bob Wilson <bob.wilson@acm.org>
7
8 * xtensa-dis.c: Use ISO C90 formatting.
9
e612bb4d
AM
102004-10-09 Alan Modra <amodra@bigpond.net.au>
11
12 * ppc-opc.c: Revert 2004-09-09 change.
13
43cd72b9
BW
142004-10-07 Bob Wilson <bob.wilson@acm.org>
15
16 * xtensa-dis.c (state_names): Delete.
17 (fetch_data): Use xtensa_isa_maxlength.
18 (print_xtensa_operand): Replace operand parameter with opcode/operand
19 pair. Remove print_sr_name parameter. Use new xtensa-isa.h functions.
20 (print_insn_xtensa): Use new xtensa-isa.h functions. Handle multislot
21 instruction bundles. Use xmalloc instead of malloc.
22
bbac1f2a
NC
232004-10-07 David Gibson <david@gibson.dropbear.id.au>
24
25 * ppc-opc.c: Replace literal "0"s with NULLs in pointer
26 initializers.
27
48c9f030
NC
282004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
29
30 * crx-opc.c (crx_instruction): Support Co-processor insns.
31 * crx-dis.c (COP_ARG_TYPE): New enum for CO-Processor arguments.
32 (getregliststring): Change function to use the above enum.
33 (print_arg): Handle CO-Processor insns.
34 (crx_cinvs): Add 'b' option to invalidate the branch-target
35 cache.
36
12c64a4e
AH
372004-10-06 Aldy Hernandez <aldyh@redhat.com>
38
39 * ppc-opc.c (powerpc_opcodes): Add efscfd, efdabs, efdnabs,
40 efdneg, efdadd, efdsub, efdmul, efddiv, efdcmpgt, efdcmplt,
41 efdcmpeq, efdtstgt, efdtstlt, efdtsteq, efdcfsi, efdcfsid,
42 efdcfui, efdcfuid, efdcfsf, efdcfuf, efdctsi, efdctsidz, efdctsiz,
43 efdctui, efdctuidz, efdctuiz, efdctsf, efdctuf, efdctuf, efdcfs.
44
14127cc4
NC
452004-10-01 Bill Farmer <Bill@the-farmers.freeserve.co.uk>
46
47 * pdp11-dis.c (print_insn_pdp11): Subtract the SOB's displacement
48 rather than add it.
49
0dd132b6
NC
502004-09-30 Paul Brook <paul@codesourcery.com>
51
52 * arm-dis.c (print_insn_arm): Handle 'e' for SMI instruction.
53 * arm-opc.h: Document %e. Add ARMv6ZK instructions.
54
3f85e526
L
552004-09-17 H.J. Lu <hongjiu.lu@intel.com>
56
57 * Makefile.am (AUTOMAKE_OPTIONS): Require 1.9.
58 (CONFIG_STATUS_DEPENDENCIES): New.
59 (Makefile): Removed.
60 (config.status): Likewise.
61 * Makefile.in: Regenerated.
62
8ae85421
AM
632004-09-17 Alan Modra <amodra@bigpond.net.au>
64
65 * Makefile.am: Run "make dep-am".
66 * Makefile.in: Regenerate.
67 * aclocal.m4: Regenerate.
68 * configure: Regenerate.
69 * po/POTFILES.in: Regenerate.
70 * po/opcodes.pot: Regenerate.
71
24443139
AS
722004-09-11 Andreas Schwab <schwab@suse.de>
73
74 * configure: Rebuild.
75
2a309db0
AM
762004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
77
78 * ppc-opc.c (L): Make this field not optional.
79
42851540
NC
802004-09-03 Tomer Levi <Tomer.Levi@nsc.com>
81
82 * opc-crx.c: Rename 'popma' to 'popa', remove 'pushma'.
83 Fix parameter to 'm[t|f]csr' insns.
84
979273e3
NN
852004-08-30 Nathanael Nerode <neroden@gcc.gnu.org>
86
87 * configure.in: Autoupdate to autoconf 2.59.
88 * aclocal.m4: Rebuild with aclocal 1.4p6.
89 * configure: Rebuild with autoconf 2.59.
90 * Makefile.in: Rebuild with automake 1.4p6 (picking up
91 bfd changes for autoconf 2.59 on the way).
92 * config.in: Rebuild with autoheader 2.59.
93
ac28a1cb
RS
942004-08-27 Richard Sandiford <rsandifo@redhat.com>
95
96 * frv-desc.[ch], frv-opc.[ch]: Regenerated.
97
30d1c836
ML
982004-07-30 Michal Ludvig <mludvig@suse.cz>
99
100 * i386-dis.c (GRPPADLCK): Renamed to GRPPADLCK1
101 (GRPPADLCK2): New define.
102 (twobyte_has_modrm): True for 0xA6.
103 (grps): GRPPADLCK2 for opcode 0xA6.
104
0b0ac059
AO
1052004-07-29 Alexandre Oliva <aoliva@redhat.com>
106
107 Introduce SH2a support.
108 * sh-opc.h (arch_sh2a_base): Renumber.
109 (arch_sh2a_nofpu_base): Remove.
110 (arch_sh_base_mask): Adjust.
111 (arch_opann_mask): New.
112 (arch_sh2a, arch_sh2a_nofpu): Adjust.
113 (arch_sh2a_up, arch_sh2a_nofpu_up): Likewise.
114 (sh_table): Adjust whitespace.
115 2004-02-24 Corinna Vinschen <vinschen@redhat.com>
116 * sh-opc.h (arch_sh2a_nofpu_up): New. Use instead of arch_sh2a_up in
117 instruction list throughout.
118 (arch_sh2a_up): Redefine to include fpu instruction set. Use instead
119 of arch_sh2a in instruction list throughout.
120 (arch_sh2e_up): Accomodate above changes.
121 (arch_sh2_up): Ditto.
122 2004-02-20 Corinna Vinschen <vinschen@redhat.com>
123 * sh-opc.h: Add arch_sh2a_nofpu to arch_sh2_up.
124 2004-02-18 Corinna Vinschen <vinschen@redhat.com>
125 * sh-dis.c (print_insn_sh): Add bfd_mach_sh2a_nofpu handling.
126 * sh-opc.h (arch_sh2a_nofpu): New.
127 (arch_sh2a_up): New, defines sh2a and sh2a_nofpu.
128 (sh_table): Change all arch_sh2a to arch_sh2a_up unless FPU
129 instruction.
130 2004-01-20 DJ Delorie <dj@redhat.com>
131 * sh-dis.c (print_insn_sh): SH2A does not have 'X' fp regs.
132 2003-12-29 DJ Delorie <dj@redhat.com>
133 * sh-opc.c (sh_nibble_type, sh_arg_type, arch_2a, arch_2e_up,
134 sh_opcode_info, sh_table): Add sh2a support.
135 (arch_op32): New, to tag 32-bit opcodes.
136 * sh-dis.c (print_insn_sh): Support sh2a opcodes.
137 2003-12-02 Michael Snyder <msnyder@redhat.com>
138 * sh-opc.h (arch_sh2a): Add.
139 * sh-dis.c (arch_sh2a): Handle.
140 * sh-opc.h (arch_sh2_up): Fix up to include arch_sh2a.
141
670ec21d
NC
1422004-07-27 Tomer Levi <Tomer.Levi@nsc.com>
143
144 * crx-opc.c: Add popx,pushx insns. Indent code, fix comments.
145
ed049af3
NC
1462004-07-22 Nick Clifton <nickc@redhat.com>
147
148 PR/280
149 * h8300-dis.c (bfd_h8_disassemble): Do not dump raw bytes for the
150 insns - this is done by objdump itself.
151 * h8500-dis.c (print_insn_h8500): Likewise.
152
20f0a1fc
NC
1532004-07-21 Jan Beulich <jbeulich@novell.com>
154
155 * i386-dis.c (OP_E): Show rip-relative addressing in 64-bit mode
156 regardless of address size prefix in effect.
157 (ptr_reg): Size or address registers does not depend on rex64, but
158 on the presence of an address size override.
159 (OP_MMX): Use rex.x only for xmm registers.
160 (OP_EM): Use rex.z only for xmm registers.
161
6f14957b
MR
1622004-07-20 Maciej W. Rozycki <macro@linux-mips.org>
163
164 * mips-opc.c (mips_builtin_opcodes): Move coprocessor 2
165 move/branch operations to the bottom so that VR5400 multimedia
166 instructions take precedence in disassembly.
167
1586d91e
MR
1682004-07-20 Maciej W. Rozycki <macro@linux-mips.org>
169
170 * mips-opc.c (mips_builtin_opcodes): Remove the MIPS32
171 ISA-specific "break" encoding.
172
982de27a
NC
1732004-07-13 Elvis Chiang <elvisfb@gmail.com>
174
175 * arm-opc.h: Fix typo in comment.
176
4300ab10
AS
1772004-07-11 Andreas Schwab <schwab@suse.de>
178
179 * m68k-dis.c (m68k_valid_ea): Fix typos in last change.
180
8577e690
AS
1812004-07-09 Andreas Schwab <schwab@suse.de>
182
183 * m68k-dis.c (m68k_valid_ea): Check validity of all codes.
184
1fe1f39c
NC
1852004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
186
187 * Makefile.am (CFILES): Add crx-dis.c, crx-opc.c.
188 (ALL_MACHINES): Add crx-dis.lo, crx-opc.lo.
189 (crx-dis.lo): New target.
190 (crx-opc.lo): Likewise.
191 * Makefile.in: Regenerate.
192 * configure.in: Handle bfd_crx_arch.
193 * configure: Regenerate.
194 * crx-dis.c: New file.
195 * crx-opc.c: New file.
196 * disassemble.c (ARCH_crx): Define.
197 (disassembler): Handle ARCH_crx.
198
7a33b495
JW
1992004-06-29 James E Wilson <wilson@specifixinc.com>
200
201 * ia64-opc-a.c (ia64_opcodes_a): Delete mov immediate pseudo for adds.
202 * ia64-asmtab.c: Regnerate.
203
98e69875
AM
2042004-06-28 Alan Modra <amodra@bigpond.net.au>
205
206 * ppc-opc.c (insert_fxm): Handle mfocrf and mtocrf.
207 (extract_fxm): Don't test dialect.
208 (XFXFXM_MASK): Include the power4 bit.
209 (XFXM): Add p4 param.
210 (powerpc_opcodes): Add mfocrf and mtocrf. Adjust mtcr.
211
a53b85e2
AO
2122004-06-27 Alexandre Oliva <aoliva@redhat.com>
213
214 2003-07-21 Richard Sandiford <rsandifo@redhat.com>
215 * disassemble.c (disassembler): Handle bfd_mach_h8300sxn.
216
d0618d1c
AM
2172004-06-26 Alan Modra <amodra@bigpond.net.au>
218
219 * ppc-opc.c (BH, XLBH_MASK): Define.
220 (powerpc_opcodes): Allow BH field on bclr, bclrl, bcctr, bcctrl.
221
1d9f512f
AM
2222004-06-24 Alan Modra <amodra@bigpond.net.au>
223
224 * i386-dis.c (x_mode): Comment.
225 (two_source_ops): File scope.
226 (float_mem): Correct fisttpll and fistpll.
227 (float_mem_mode): New table.
228 (dofloat): Use it.
229 (OP_E): Correct intel mode PTR output.
230 (ptr_reg): Use open_char and close_char.
231 (PNI_Fixup): Handle possible suffix on sidt. Use op1out etc. for
232 operands. Set two_source_ops.
233
52886d70
AM
2342004-06-15 Alan Modra <amodra@bigpond.net.au>
235
236 * arc-ext.c (build_ARC_extmap): Use bfd_get_section_size
237 instead of _raw_size.
238
bad9ceea
JJ
2392004-06-08 Jakub Jelinek <jakub@redhat.com>
240
241 * ia64-gen.c (in_iclass): Handle more postinc st
242 and ld variants.
243 * ia64-asmtab.c: Rebuilt.
244
0451f5df
MS
2452004-06-01 Martin Schwidefsky <schwidefsky@de.ibm.com>
246
247 * s390-opc.txt: Correct architecture mask for some opcodes.
248 lrv, lrvh, strv, ml, dl, alc, slb rll and mvclu are available
249 in the esa mode as well.
250
f6f9408f
JR
2512004-05-28 Andrew Stubbs <andrew.stubbs@superh.com>
252
253 * sh-dis.c (target_arch): Make unsigned.
254 (print_insn_sh): Replace (most of) switch with a call to
255 sh_get_arch_from_bfd_mach(). Also use new architecture flags system.
256 * sh-opc.h: Redefine architecture flags values.
257 Add sh3-nommu architecture.
258 Reorganise <arch>_up macros so they make more visual sense.
259 (SH_MERGE_ARCH_SET): Define new macro.
260 (SH_VALID_BASE_ARCH_SET): Likewise.
261 (SH_VALID_MMU_ARCH_SET): Likewise.
262 (SH_VALID_CO_ARCH_SET): Likewise.
263 (SH_VALID_ARCH_SET): Likewise.
264 (SH_MERGE_ARCH_SET_VALID): Likewise.
265 (SH_ARCH_SET_HAS_FPU): Likewise.
266 (SH_ARCH_SET_HAS_DSP): Likewise.
267 (SH_ARCH_UNKNOWN_ARCH): Likewise.
268 (sh_get_arch_from_bfd_mach): Add prototype.
269 (sh_get_arch_up_from_bfd_mach): Likewise.
270 (sh_get_bfd_mach_from_arch_set): Likewise.
271 (sh_merge_bfd_arc): Likewise.
272
be8c092b
NC
2732004-05-24 Peter Barada <peter@the-baradas.com>
274
275 * m68k-dis.c(print_insn_m68k): Strip body of diassembly out
276 into new match_insn_m68k function. Loop over canidate
277 matches and select first that completely matches.
278 * m68k-dis.c(print_insn_arg): Fix 'g' case to only extract 1 bit.
279 * m68k-dis.c(print_insn_arg): Call new function m68k_valid_ea
280 to verify addressing for MAC/EMAC.
281 * m68k-dis.c(print_insn_arg): Use reg_half_names for MAC/EMAC
282 reigster halves since 'fpu' and 'spl' look misleading.
283 * m68k-dis.c(fetch_arg): Fix 'G', 'H', 'I', 'f', 'M', 'N' cases.
284 * m68k-opc.c: Rearragne mac/emac cases to use longest for
285 first, tighten up match masks.
286 * m68k-opc.c: Add 'size' field to struct m68k_opcode. Produce
287 'size' from special case code in print_insn_m68k to
288 determine decode size of insns.
289
a30e9cc4
AM
2902004-05-19 Alan Modra <amodra@bigpond.net.au>
291
292 * ppc-opc.c (insert_fxm): Enable two operand mfcr when -many as
293 well as when -mpower4.
294
9598fbe5
NC
2952004-05-13 Nick Clifton <nickc@redhat.com>
296
297 * po/fr.po: Updated French translation.
298
6b6e92f4
NC
2992004-05-05 Peter Barada <peter@the-baradas.com>
300
301 * m68k-dis.c(print_insn_m68k): Add new chips, use core
302 variants in arch_mask. Only set m68881/68851 for 68k chips.
303 * m68k-op.c: Switch from ColdFire chips to core variants.
304
a404d431
AM
3052004-05-05 Alan Modra <amodra@bigpond.net.au>
306
a30e9cc4 307 PR 147.
a404d431
AM
308 * ppc-opc.c (PPCVEC): Remove PPC_OPCODE_PPC.
309
f3806e43
BE
3102004-04-29 Ben Elliston <bje@au.ibm.com>
311
520ceea4
BE
312 * ppc-opc.c (XCMPL): Renmame to XOPL. Update users.
313 (powerpc_opcodes): Add "dbczl" instruction for PPC970.
f3806e43 314
1f1799d5
KK
3152004-04-22 Kaz Kojima <kkojima@rr.iij4u.or.jp>
316
317 * sh-dis.c (print_insn_sh): Print the value in constant pool
318 as a symbol if it looks like a symbol.
319
fd99574b
NC
3202004-04-22 Peter Barada <peter@the-baradas.com>
321
322 * m68k-dis.c(print_insn_m68k): Set mfcmac/mcfemac on
323 appropriate ColdFire architectures.
324 (print_insn_m68k): Handle EMAC, MAC/EMAC scalefactor, and MAC/EMAC
325 mask addressing.
326 Add EMAC instructions, fix MAC instructions. Remove
327 macmw/macml/msacmw/msacml instructions since mask addressing now
328 supported.
329
b4781d44
JJ
3302004-04-20 Jakub Jelinek <jakub@redhat.com>
331
332 * sparc-opc.c (fmoviccx, fmovfccx, fmovccx): Define.
333 (fmovicc, fmovfcc, fmovcc): Remove fpsize argument, change opcode to
334 suffix. Use fmov*x macros, create all 3 fpsize variants in one
335 macro. Adjust all users.
336
91809fda
NC
3372004-04-15 Anil Paranjpe <anilp1@kpitcummins.com>
338
339 * h8300-dis.c (bfd_h8_disassemble) : Treat "adds" & "subs"
340 separately.
341
f4453dfa
NC
3422004-03-30 Kazuhiro Inaoka <inaoka.kazuhiro@renesas.com>
343
344 * m32r-asm.c: Regenerate.
345
9b0de91a
SS
3462004-03-29 Stan Shebs <shebs@apple.com>
347
348 * mpw-config.in, mpw-make.sed: Remove MPW support files, no longer
349 used.
350
e20c0b3d
AM
3512004-03-19 Alan Modra <amodra@bigpond.net.au>
352
353 * aclocal.m4: Regenerate.
354 * config.in: Regenerate.
355 * configure: Regenerate.
356 * po/POTFILES.in: Regenerate.
357 * po/opcodes.pot: Regenerate.
358
fdd12ef3
AM
3592004-03-16 Alan Modra <amodra@bigpond.net.au>
360
361 * ppc-dis.c (print_insn_powerpc): Don't print tabs. Handle
362 PPC_OPERANDS_GPR_0.
363 * ppc-opc.c (RA0): Define.
364 (RAQ, RAL, RAM, RAS, RSQ, RTQ, RSO): Use PPC_OPERAND_GPR_0.
365 (RAOPT): Rename from RAO. Update all uses.
a9c3619e 366 (powerpc_opcodes): Use RA0 as appropriate.
fdd12ef3 367
2dc111b3 3682004-03-15 Aldy Hernandez <aldyh@redhat.com>
fdd12ef3
AM
369
370 * ppc-opc.c (powerpc_opcodes): Add BOOKE versions of mfsprg.
2dc111b3 371
7bfeee7b
AM
3722004-03-15 Alan Modra <amodra@bigpond.net.au>
373
374 * sparc-dis.c (print_insn_sparc): Update getword prototype.
375
7ffdda93
ML
3762004-03-12 Michal Ludvig <mludvig@suse.cz>
377
378 * i386-dis.c (GRPPLOCK): Delete.
7bfeee7b 379 (grps): Delete GRPPLOCK entry.
7ffdda93 380
cc0ec051
AM
3812004-03-12 Alan Modra <amodra@bigpond.net.au>
382
383 * i386-dis.c (OP_M, OP_0f0e, OP_0fae, NOP_Fixup): New functions.
384 (M, Mp): Use OP_M.
385 (None, PADLOCK_SPECIAL, PADLOCK_0): Delete.
386 (GRPPADLCK): Define.
387 (dis386): Use NOP_Fixup on "nop".
388 (dis386_twobyte): Use GRPPADLCK on opcode 0xa7.
389 (twobyte_has_modrm): Set for 0xa7.
390 (padlock_table): Delete. Move to..
391 (grps): ..here, using OP_0f07. Use OP_Ofae on lfence, mfence
392 and clflush.
393 (print_insn): Revert PADLOCK_SPECIAL code.
394 (OP_E): Delete sfence, lfence, mfence checks.
395
4fd61dcb
JJ
3962004-03-12 Jakub Jelinek <jakub@redhat.com>
397
398 * i386-dis.c (grps): Use INVLPG_Fixup instead of OP_E for invlpg.
399 (INVLPG_Fixup): New function.
400 (PNI_Fixup): Remove ATTRIBUTE_UNUSED from sizeflag.
401
0f10071e
ML
4022004-03-12 Michal Ludvig <mludvig@suse.cz>
403
404 * i386-dis.c (PADLOCK_SPECIAL, PADLOCK_0): New defines.
405 (dis386_twobyte): Opcode 0xa7 is PADLOCK_0.
406 (padlock_table): New struct with PadLock instructions.
407 (print_insn): Handle PADLOCK_SPECIAL.
408
c02908d2
AM
4092004-03-12 Alan Modra <amodra@bigpond.net.au>
410
411 * i386-dis.c (grps): Use clflush by default for 0x0fae/7.
412 (OP_E): Twiddle clflush to sfence here.
413
d5bb7600
NC
4142004-03-08 Nick Clifton <nickc@redhat.com>
415
416 * po/de.po: Updated German translation.
417
ae51a426
JR
4182003-03-03 Andrew Stubbs <andrew.stubbs@superh.com>
419
420 * sh-dis.c (print_insn_sh): Don't disassemble fp instructions in
421 nofpu mode. Add BFD type bfd_mach_sh4_nommu_nofpu.
422 * sh-opc.h: Add sh4_nommu_nofpu architecture and adjust instructions
423 accordingly.
424
676a64f4
RS
4252004-03-01 Richard Sandiford <rsandifo@redhat.com>
426
427 * frv-asm.c: Regenerate.
428 * frv-desc.c: Regenerate.
429 * frv-desc.h: Regenerate.
430 * frv-dis.c: Regenerate.
431 * frv-ibld.c: Regenerate.
432 * frv-opc.c: Regenerate.
433 * frv-opc.h: Regenerate.
434
c7a48b9a
RS
4352004-03-01 Richard Sandiford <rsandifo@redhat.com>
436
437 * frv-desc.c, frv-opc.c: Regenerate.
438
8ae0baa2
RS
4392004-03-01 Richard Sandiford <rsandifo@redhat.com>
440
441 * frv-desc.c, frv-opc.c, frv-opc.h: Regenerate.
442
ce11586c
JR
4432004-02-26 Andrew Stubbs <andrew.stubbs@superh.com>
444
445 * sh-opc.h: Move fsca and fsrra instructions from sh4a to sh4.
446 Also correct mistake in the comment.
447
6a5709a5
JR
4482004-02-26 Andrew Stubbs <andrew.stubbs@superh.com>
449
450 * sh-dis.c (print_insn_sh): Add REG_N_D nibble type to
451 ensure that double registers have even numbers.
452 Add REG_N_B01 for nn01 (binary 01) nibble to ensure
453 that reserved instruction 0xfffd does not decode the same
454 as 0xfdfd (ftrv).
455 * sh-opc.h: Add REG_N_D nibble type and use it whereever
456 REG_N refers to a double register.
457 Add REG_N_B01 nibble type and use it instead of REG_NM
458 in ftrv.
459 Adjust the bit patterns in a few comments.
460
e5d2b64f 4612004-02-25 Aldy Hernandez <aldyh@redhat.com>
7bfeee7b
AM
462
463 * ppc-opc.c (powerpc_opcodes): Change mask for dcbt and dcbtst.
e5d2b64f 464
1f04b05f
AH
4652004-02-20 Aldy Hernandez <aldyh@redhat.com>
466
467 * ppc-opc.c (powerpc_opcodes): Move mfmcsrr0 before mfdc_dat.
468
2f3b8700
AH
4692004-02-20 Aldy Hernandez <aldyh@redhat.com>
470
471 * ppc-opc.c (powerpc_opcodes): Add m*ivor35.
472
f0b26da6 4732004-02-20 Aldy Hernandez <aldyh@redhat.com>
7bfeee7b
AM
474
475 * ppc-opc.c (powerpc_opcodes): Add mfivor32, mfivor33, mfivor34,
476 mtivor32, mtivor33, mtivor34.
f0b26da6 477
23d59c56 4782004-02-19 Aldy Hernandez <aldyh@redhat.com>
7bfeee7b
AM
479
480 * ppc-opc.c (powerpc_opcodes): Add mfmcar.
23d59c56 481
34920d91
NC
4822004-02-10 Petko Manolov <petkan@nucleusys.com>
483
484 * arm-opc.h Maverick accumulator register opcode fixes.
485
44d86481
BE
4862004-02-13 Ben Elliston <bje@wasabisystems.com>
487
488 * m32r-dis.c: Regenerate.
489
17707c23
MS
4902004-01-27 Michael Snyder <msnyder@redhat.com>
491
492 * sh-opc.h (sh_table): "fsrra", not "fssra".
493
fe3a9bc4
NC
4942004-01-23 Andrew Over <andrew.over@cs.anu.edu.au>
495
496 * sparc-opc.c (fdtox, fstox, fqtox, fxtod, fxtos, fxtoq): Tighten
497 contraints.
498
ff24f124
JJ
4992004-01-19 Andrew Over <andrew.over@cs.anu.edu.au>
500
501 * sparc-opc.c (sparc_opcodes) <f[dsq]tox, fxto[dsq]>: Fix args.
502
a02a862a
AM
5032004-01-19 Alan Modra <amodra@bigpond.net.au>
504
505 * i386-dis.c (OP_E): Print scale factor on intel mode sib when not
506 1. Don't print scale factor on AT&T mode when index missing.
507
d164ea7f
AO
5082004-01-16 Alexandre Oliva <aoliva@redhat.com>
509
510 * m10300-opc.c (mov): 8- and 24-bit immediates are zero-extended
511 when loaded into XR registers.
512
cb10e79a
RS
5132004-01-14 Richard Sandiford <rsandifo@redhat.com>
514
515 * frv-desc.h: Regenerate.
516 * frv-desc.c: Regenerate.
517 * frv-opc.c: Regenerate.
518
f532f3fa
MS
5192004-01-13 Michael Snyder <msnyder@redhat.com>
520
521 * sh-dis.c (print_insn_sh): Allocate 4 bytes for insn.
522
e45d0630
PB
5232004-01-09 Paul Brook <paul@codesourcery.com>
524
525 * arm-opc.h (arm_opcodes): Move generic mcrr after known
526 specific opcodes.
527
3ba7a1aa
DJ
5282004-01-07 Daniel Jacobowitz <drow@mvista.com>
529
530 * Makefile.am (libopcodes_la_DEPENDENCIES)
531 (libopcodes_la_LIBADD): Revert 2003-05-17 change. Add explanatory
532 comment about the problem.
533 * Makefile.in: Regenerate.
534
ba2d3f07
AO
5352004-01-06 Alexandre Oliva <aoliva@redhat.com>
536
537 2003-12-19 Alexandre Oliva <aoliva@redhat.com>
538 * frv-asm.c (parse_ulo16, parse_uhi16, parse_d12): Fix some
539 cut&paste errors in shifting/truncating numerical operands.
540 2003-08-04 Alexandre Oliva <aoliva@redhat.com>
541 * frv-asm.c (parse_ulo16): Parse gotofflo and gotofffuncdesclo.
542 (parse_uslo16): Likewise.
543 (parse_uhi16): Parse gotoffhi and gotofffuncdeschi.
544 (parse_d12): Parse gotoff12 and gotofffuncdesc12.
545 (parse_s12): Likewise.
546 2003-08-04 Alexandre Oliva <aoliva@redhat.com>
547 * frv-asm.c (parse_ulo16): Parse gotlo and gotfuncdesclo.
548 (parse_uslo16): Likewise.
549 (parse_uhi16): Parse gothi and gotfuncdeschi.
550 (parse_d12): Parse got12 and gotfuncdesc12.
551 (parse_s12): Likewise.
552
3ab48931
NC
5532004-01-02 Albert Bartoszko <albar@nt.kegel.com.pl>
554
555 * msp430-dis.c (msp430_doubleoperand): Check for an 'add'
556 instruction which looks similar to an 'rla' instruction.
a0bd404e 557
c9e214e5 558For older changes see ChangeLog-0203
252b5132
RH
559\f
560Local Variables:
2f6d2f85
NC
561mode: change-log
562left-margin: 8
563fill-column: 74
252b5132
RH
564version-control: never
565End:
This page took 0.401666 seconds and 4 git commands to generate.