2010-09-14 Kai Tietz <kai.tietz@onevision.com>
[deliverable/binutils-gdb.git] / opcodes / arm-dis.c
CommitLineData
252b5132 1/* Instruction printing code for the ARM
1316c8b3 2 Copyright 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003,
c060226a 3 2004, 2005, 2006, 2007, 2008, 2009, 2010 Free Software Foundation, Inc.
252b5132
RH
4 Contributed by Richard Earnshaw (rwe@pegasus.esprit.ec.org)
5 Modification by James G. Smith (jsmith@cygnus.co.uk)
6
e16bb312 7 This file is part of libopcodes.
252b5132 8
9b201bb5
NC
9 This library is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 3 of the License, or
12 (at your option) any later version.
252b5132 13
9b201bb5
NC
14 It is distributed in the hope that it will be useful, but WITHOUT
15 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
17 License for more details.
252b5132 18
e16bb312
NC
19 You should have received a copy of the GNU General Public License
20 along with this program; if not, write to the Free Software
9b201bb5
NC
21 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
22 MA 02110-1301, USA. */
252b5132 23
cb6a5892 24#include "sysdep.h"
2fbad815 25
252b5132 26#include "dis-asm.h"
2fbad815 27#include "opcode/arm.h"
252b5132 28#include "opintl.h"
31e0f3cd 29#include "safe-ctype.h"
0dbde4cf 30#include "floatformat.h"
252b5132 31
baf0cc5e 32/* FIXME: This shouldn't be done here. */
6b5d3a4d
ZW
33#include "coff/internal.h"
34#include "libcoff.h"
252b5132
RH
35#include "elf-bfd.h"
36#include "elf/internal.h"
37#include "elf/arm.h"
38
6b5d3a4d 39/* FIXME: Belongs in global header. */
01c7f630 40#ifndef strneq
58efb6c0
NC
41#define strneq(a,b,n) (strncmp ((a), (b), (n)) == 0)
42#endif
43
44#ifndef NUM_ELEM
45#define NUM_ELEM(a) (sizeof (a) / sizeof (a)[0])
01c7f630
NC
46#endif
47
b0e28b39
DJ
48struct arm_private_data
49{
50 /* The features to use when disassembling optional instructions. */
51 arm_feature_set features;
52
53 /* Whether any mapping symbols are present in the provided symbol
54 table. -1 if we do not know yet, otherwise 0 or 1. */
55 int has_mapping_symbols;
56};
57
6b5d3a4d
ZW
58struct opcode32
59{
60 unsigned long arch; /* Architecture defining this insn. */
fe56b6ce
NC
61 unsigned long value; /* If arch == 0 then value is a sentinel. */
62 unsigned long mask; /* Recognise insn if (op & mask) == value. */
05413229 63 const char * assembler; /* How to disassemble this insn. */
6b5d3a4d
ZW
64};
65
66struct opcode16
67{
68 unsigned long arch; /* Architecture defining this insn. */
aefd8a40 69 unsigned short value, mask; /* Recognise insn if (op & mask) == value. */
6b5d3a4d
ZW
70 const char *assembler; /* How to disassemble this insn. */
71};
b7693d02 72
8f06b2d8 73/* print_insn_coprocessor recognizes the following format control codes:
4a5329c6 74
2fbad815 75 %% %
4a5329c6 76
c22aaad1 77 %c print condition code (always bits 28-31 in ARM mode)
37b37b2d 78 %q print shifter argument
c22aaad1 79 %u print condition code (unconditional in ARM mode)
4a5329c6 80 %A print address for ldc/stc/ldf/stf instruction
16980d0b 81 %B print vstm/vldm register list
4a5329c6 82 %I print cirrus signed shift immediate: bits 0..3|4..6
4a5329c6
ZW
83 %F print the COUNT field of a LFM/SFM instruction.
84 %P print floating point precision in arithmetic insn
85 %Q print floating point precision in ldf/stf insn
86 %R print floating point rounding mode
87
88 %<bitfield>r print as an ARM register
ff4a8d2b
NC
89 %<bitfield>R as %<>r but r15 is UNPREDICTABLE
90 %<bitfield>ru as %<>r but each u register must be unique.
2fbad815 91 %<bitfield>d print the bitfield in decimal
16980d0b 92 %<bitfield>k print immediate for VFPv3 conversion instruction
2fbad815
RE
93 %<bitfield>x print the bitfield in hex
94 %<bitfield>X print the bitfield as 1 hex digit without leading "0x"
2fbad815
RE
95 %<bitfield>f print a floating point constant if >7 else a
96 floating point register
4a5329c6
ZW
97 %<bitfield>w print as an iWMMXt width field - [bhwd]ss/us
98 %<bitfield>g print as an iWMMXt 64-bit register
99 %<bitfield>G print as an iWMMXt general purpose or control register
16980d0b
JB
100 %<bitfield>D print as a NEON D register
101 %<bitfield>Q print as a NEON Q register
4a5329c6 102
16980d0b 103 %y<code> print a single precision VFP reg.
2fbad815 104 Codes: 0=>Sm, 1=>Sd, 2=>Sn, 3=>multi-list, 4=>Sm pair
16980d0b 105 %z<code> print a double precision VFP reg
2fbad815 106 Codes: 0=>Dm, 1=>Dd, 2=>Dn, 3=>multi-list
4a5329c6 107
16980d0b
JB
108 %<bitfield>'c print specified char iff bitfield is all ones
109 %<bitfield>`c print specified char iff bitfield is all zeroes
110 %<bitfield>?ab... select from array of values in big endian order
111
2fbad815 112 %L print as an iWMMXt N/M width field.
4a5329c6 113 %Z print the Immediate of a WSHUFH instruction.
8f06b2d8 114 %l like 'A' except use byte offsets for 'B' & 'H'
2d447fca
JM
115 versions.
116 %i print 5-bit immediate in bits 8,3..0
117 (print "32" when 0)
fe56b6ce 118 %r print register offset address for wldt/wstr instruction. */
2fbad815 119
21d799b5 120enum opcode_sentinel_enum
05413229
NC
121{
122 SENTINEL_IWMMXT_START = 1,
123 SENTINEL_IWMMXT_END,
124 SENTINEL_GENERIC_START
125} opcode_sentinels;
126
aefd8a40 127#define UNDEFINED_INSTRUCTION "\t\t; <UNDEFINED> instruction: %0-31x"
c1e26897 128#define UNPREDICTABLE_INSTRUCTION "\t; <UNPREDICTABLE>"
05413229 129
8f06b2d8 130/* Common coprocessor opcodes shared between Arm and Thumb-2. */
2fbad815 131
8f06b2d8 132static const struct opcode32 coprocessor_opcodes[] =
2fbad815 133{
2fbad815
RE
134 /* XScale instructions. */
135 {ARM_CEXT_XSCALE, 0x0e200010, 0x0fff0ff0, "mia%c\tacc0, %0-3r, %12-15r"},
136 {ARM_CEXT_XSCALE, 0x0e280010, 0x0fff0ff0, "miaph%c\tacc0, %0-3r, %12-15r"},
137 {ARM_CEXT_XSCALE, 0x0e2c0010, 0x0ffc0ff0, "mia%17'T%17`B%16'T%16`B%c\tacc0, %0-3r, %12-15r"},
138 {ARM_CEXT_XSCALE, 0x0c400000, 0x0ff00fff, "mar%c\tacc0, %12-15r, %16-19r"},
139 {ARM_CEXT_XSCALE, 0x0c500000, 0x0ff00fff, "mra%c\t%12-15r, %16-19r, acc0"},
05413229 140
2fbad815 141 /* Intel Wireless MMX technology instructions. */
05413229 142 { 0, SENTINEL_IWMMXT_START, 0, "" },
2fbad815
RE
143 {ARM_CEXT_IWMMXT, 0x0e130130, 0x0f3f0fff, "tandc%22-23w%c\t%12-15r"},
144 {ARM_CEXT_XSCALE, 0x0e400010, 0x0ff00f3f, "tbcst%6-7w%c\t%16-19g, %12-15r"},
145 {ARM_CEXT_XSCALE, 0x0e130170, 0x0f3f0ff8, "textrc%22-23w%c\t%12-15r, #%0-2d"},
146 {ARM_CEXT_XSCALE, 0x0e100070, 0x0f300ff0, "textrm%3?su%22-23w%c\t%12-15r, %16-19g, #%0-2d"},
147 {ARM_CEXT_XSCALE, 0x0e600010, 0x0ff00f38, "tinsr%6-7w%c\t%16-19g, %12-15r, #%0-2d"},
148 {ARM_CEXT_XSCALE, 0x0e000110, 0x0ff00fff, "tmcr%c\t%16-19G, %12-15r"},
149 {ARM_CEXT_XSCALE, 0x0c400000, 0x0ff00ff0, "tmcrr%c\t%0-3g, %12-15r, %16-19r"},
150 {ARM_CEXT_XSCALE, 0x0e2c0010, 0x0ffc0e10, "tmia%17?tb%16?tb%c\t%5-8g, %0-3r, %12-15r"},
151 {ARM_CEXT_XSCALE, 0x0e200010, 0x0fff0e10, "tmia%c\t%5-8g, %0-3r, %12-15r"},
152 {ARM_CEXT_XSCALE, 0x0e280010, 0x0fff0e10, "tmiaph%c\t%5-8g, %0-3r, %12-15r"},
153 {ARM_CEXT_XSCALE, 0x0e100030, 0x0f300fff, "tmovmsk%22-23w%c\t%12-15r, %16-19g"},
154 {ARM_CEXT_XSCALE, 0x0e100110, 0x0ff00ff0, "tmrc%c\t%12-15r, %16-19G"},
155 {ARM_CEXT_XSCALE, 0x0c500000, 0x0ff00ff0, "tmrrc%c\t%12-15r, %16-19r, %0-3g"},
156 {ARM_CEXT_XSCALE, 0x0e130150, 0x0f3f0fff, "torc%22-23w%c\t%12-15r"},
1103f72c 157 {ARM_CEXT_XSCALE, 0x0e120190, 0x0f3f0fff, "torvsc%22-23w%c\t%12-15r"},
2d447fca 158 {ARM_CEXT_XSCALE, 0x0e2001c0, 0x0f300fff, "wabs%22-23w%c\t%12-15g, %16-19g"},
2fbad815
RE
159 {ARM_CEXT_XSCALE, 0x0e0001c0, 0x0f300fff, "wacc%22-23w%c\t%12-15g, %16-19g"},
160 {ARM_CEXT_XSCALE, 0x0e000180, 0x0f000ff0, "wadd%20-23w%c\t%12-15g, %16-19g, %0-3g"},
1103f72c 161 {ARM_CEXT_XSCALE, 0x0e2001a0, 0x0fb00ff0, "waddbhus%22?ml%c\t%12-15g, %16-19g, %0-3g"},
2d447fca 162 {ARM_CEXT_XSCALE, 0x0ea001a0, 0x0ff00ff0, "waddsubhx%c\t%12-15g, %16-19g, %0-3g"},
2fbad815
RE
163 {ARM_CEXT_XSCALE, 0x0e000020, 0x0f800ff0, "waligni%c\t%12-15g, %16-19g, %0-3g, #%20-22d"},
164 {ARM_CEXT_XSCALE, 0x0e800020, 0x0fc00ff0, "walignr%20-21d%c\t%12-15g, %16-19g, %0-3g"},
165 {ARM_CEXT_XSCALE, 0x0e200000, 0x0fe00ff0, "wand%20'n%c\t%12-15g, %16-19g, %0-3g"},
166 {ARM_CEXT_XSCALE, 0x0e800000, 0x0fa00ff0, "wavg2%22?hb%20'r%c\t%12-15g, %16-19g, %0-3g"},
2d447fca 167 {ARM_CEXT_XSCALE, 0x0e400000, 0x0fe00ff0, "wavg4%20'r%c\t%12-15g, %16-19g, %0-3g"},
2fbad815
RE
168 {ARM_CEXT_XSCALE, 0x0e000060, 0x0f300ff0, "wcmpeq%22-23w%c\t%12-15g, %16-19g, %0-3g"},
169 {ARM_CEXT_XSCALE, 0x0e100060, 0x0f100ff0, "wcmpgt%21?su%22-23w%c\t%12-15g, %16-19g, %0-3g"},
2d447fca 170 {ARM_CEXT_XSCALE, 0xfc500100, 0xfe500f00, "wldrd\t%12-15g, %r"},
2fbad815
RE
171 {ARM_CEXT_XSCALE, 0xfc100100, 0xfe500f00, "wldrw\t%12-15G, %A"},
172 {ARM_CEXT_XSCALE, 0x0c100000, 0x0e100e00, "wldr%L%c\t%12-15g, %l"},
173 {ARM_CEXT_XSCALE, 0x0e400100, 0x0fc00ff0, "wmac%21?su%20'z%c\t%12-15g, %16-19g, %0-3g"},
2d447fca
JM
174 {ARM_CEXT_XSCALE, 0x0e800100, 0x0fc00ff0, "wmadd%21?su%20'x%c\t%12-15g, %16-19g, %0-3g"},
175 {ARM_CEXT_XSCALE, 0x0ec00100, 0x0fd00ff0, "wmadd%21?sun%c\t%12-15g, %16-19g, %0-3g"},
2fbad815 176 {ARM_CEXT_XSCALE, 0x0e000160, 0x0f100ff0, "wmax%21?su%22-23w%c\t%12-15g, %16-19g, %0-3g"},
2d447fca
JM
177 {ARM_CEXT_XSCALE, 0x0e000080, 0x0f100fe0, "wmerge%c\t%12-15g, %16-19g, %0-3g, #%21-23d"},
178 {ARM_CEXT_XSCALE, 0x0e0000a0, 0x0f800ff0, "wmia%21?tb%20?tb%22'n%c\t%12-15g, %16-19g, %0-3g"},
179 {ARM_CEXT_XSCALE, 0x0e800120, 0x0f800ff0, "wmiaw%21?tb%20?tb%22'n%c\t%12-15g, %16-19g, %0-3g"},
2fbad815 180 {ARM_CEXT_XSCALE, 0x0e100160, 0x0f100ff0, "wmin%21?su%22-23w%c\t%12-15g, %16-19g, %0-3g"},
2d447fca
JM
181 {ARM_CEXT_XSCALE, 0x0e000100, 0x0fc00ff0, "wmul%21?su%20?ml%23'r%c\t%12-15g, %16-19g, %0-3g"},
182 {ARM_CEXT_XSCALE, 0x0ed00100, 0x0fd00ff0, "wmul%21?sumr%c\t%12-15g, %16-19g, %0-3g"},
183 {ARM_CEXT_XSCALE, 0x0ee000c0, 0x0fe00ff0, "wmulwsm%20`r%c\t%12-15g, %16-19g, %0-3g"},
184 {ARM_CEXT_XSCALE, 0x0ec000c0, 0x0fe00ff0, "wmulwum%20`r%c\t%12-15g, %16-19g, %0-3g"},
185 {ARM_CEXT_XSCALE, 0x0eb000c0, 0x0ff00ff0, "wmulwl%c\t%12-15g, %16-19g, %0-3g"},
186 {ARM_CEXT_XSCALE, 0x0e8000a0, 0x0f800ff0, "wqmia%21?tb%20?tb%22'n%c\t%12-15g, %16-19g, %0-3g"},
187 {ARM_CEXT_XSCALE, 0x0e100080, 0x0fd00ff0, "wqmulm%21'r%c\t%12-15g, %16-19g, %0-3g"},
188 {ARM_CEXT_XSCALE, 0x0ec000e0, 0x0fd00ff0, "wqmulwm%21'r%c\t%12-15g, %16-19g, %0-3g"},
2fbad815
RE
189 {ARM_CEXT_XSCALE, 0x0e000000, 0x0ff00ff0, "wor%c\t%12-15g, %16-19g, %0-3g"},
190 {ARM_CEXT_XSCALE, 0x0e000080, 0x0f000ff0, "wpack%20-23w%c\t%12-15g, %16-19g, %0-3g"},
2d447fca
JM
191 {ARM_CEXT_XSCALE, 0xfe300040, 0xff300ef0, "wror%22-23w\t%12-15g, %16-19g, #%i"},
192 {ARM_CEXT_XSCALE, 0x0e300040, 0x0f300ff0, "wror%22-23w%c\t%12-15g, %16-19g, %0-3g"},
193 {ARM_CEXT_XSCALE, 0x0e300140, 0x0f300ff0, "wror%22-23wg%c\t%12-15g, %16-19g, %0-3G"},
2fbad815
RE
194 {ARM_CEXT_XSCALE, 0x0e000120, 0x0fa00ff0, "wsad%22?hb%20'z%c\t%12-15g, %16-19g, %0-3g"},
195 {ARM_CEXT_XSCALE, 0x0e0001e0, 0x0f000ff0, "wshufh%c\t%12-15g, %16-19g, #%Z"},
2d447fca 196 {ARM_CEXT_XSCALE, 0xfe100040, 0xff300ef0, "wsll%22-23w\t%12-15g, %16-19g, #%i"},
2fbad815
RE
197 {ARM_CEXT_XSCALE, 0x0e100040, 0x0f300ff0, "wsll%22-23w%8'g%c\t%12-15g, %16-19g, %0-3g"},
198 {ARM_CEXT_XSCALE, 0x0e100148, 0x0f300ffc, "wsll%22-23w%8'g%c\t%12-15g, %16-19g, %0-3G"},
2d447fca 199 {ARM_CEXT_XSCALE, 0xfe000040, 0xff300ef0, "wsra%22-23w\t%12-15g, %16-19g, #%i"},
2fbad815
RE
200 {ARM_CEXT_XSCALE, 0x0e000040, 0x0f300ff0, "wsra%22-23w%8'g%c\t%12-15g, %16-19g, %0-3g"},
201 {ARM_CEXT_XSCALE, 0x0e000148, 0x0f300ffc, "wsra%22-23w%8'g%c\t%12-15g, %16-19g, %0-3G"},
2d447fca 202 {ARM_CEXT_XSCALE, 0xfe200040, 0xff300ef0, "wsrl%22-23w\t%12-15g, %16-19g, #%i"},
2fbad815
RE
203 {ARM_CEXT_XSCALE, 0x0e200040, 0x0f300ff0, "wsrl%22-23w%8'g%c\t%12-15g, %16-19g, %0-3g"},
204 {ARM_CEXT_XSCALE, 0x0e200148, 0x0f300ffc, "wsrl%22-23w%8'g%c\t%12-15g, %16-19g, %0-3G"},
2d447fca 205 {ARM_CEXT_XSCALE, 0xfc400100, 0xfe500f00, "wstrd\t%12-15g, %r"},
2fbad815
RE
206 {ARM_CEXT_XSCALE, 0xfc000100, 0xfe500f00, "wstrw\t%12-15G, %A"},
207 {ARM_CEXT_XSCALE, 0x0c000000, 0x0e100e00, "wstr%L%c\t%12-15g, %l"},
208 {ARM_CEXT_XSCALE, 0x0e0001a0, 0x0f000ff0, "wsub%20-23w%c\t%12-15g, %16-19g, %0-3g"},
2d447fca
JM
209 {ARM_CEXT_XSCALE, 0x0ed001c0, 0x0ff00ff0, "wsubaddhx%c\t%12-15g, %16-19g, %0-3g"},
210 {ARM_CEXT_XSCALE, 0x0e1001c0, 0x0f300ff0, "wabsdiff%22-23w%c\t%12-15g, %16-19g, %0-3g"},
211 {ARM_CEXT_XSCALE, 0x0e0000c0, 0x0fd00fff, "wunpckeh%21?sub%c\t%12-15g, %16-19g"},
212 {ARM_CEXT_XSCALE, 0x0e4000c0, 0x0fd00fff, "wunpckeh%21?suh%c\t%12-15g, %16-19g"},
213 {ARM_CEXT_XSCALE, 0x0e8000c0, 0x0fd00fff, "wunpckeh%21?suw%c\t%12-15g, %16-19g"},
2fbad815
RE
214 {ARM_CEXT_XSCALE, 0x0e0000e0, 0x0f100fff, "wunpckel%21?su%22-23w%c\t%12-15g, %16-19g"},
215 {ARM_CEXT_XSCALE, 0x0e1000c0, 0x0f300ff0, "wunpckih%22-23w%c\t%12-15g, %16-19g, %0-3g"},
216 {ARM_CEXT_XSCALE, 0x0e1000e0, 0x0f300ff0, "wunpckil%22-23w%c\t%12-15g, %16-19g, %0-3g"},
217 {ARM_CEXT_XSCALE, 0x0e100000, 0x0ff00ff0, "wxor%c\t%12-15g, %16-19g, %0-3g"},
05413229 218 { 0, SENTINEL_IWMMXT_END, 0, "" },
2fbad815 219
fe56b6ce 220 /* Floating point coprocessor (FPA) instructions. */
8f06b2d8
PB
221 {FPU_FPA_EXT_V1, 0x0e000100, 0x0ff08f10, "adf%c%P%R\t%12-14f, %16-18f, %0-3f"},
222 {FPU_FPA_EXT_V1, 0x0e100100, 0x0ff08f10, "muf%c%P%R\t%12-14f, %16-18f, %0-3f"},
223 {FPU_FPA_EXT_V1, 0x0e200100, 0x0ff08f10, "suf%c%P%R\t%12-14f, %16-18f, %0-3f"},
224 {FPU_FPA_EXT_V1, 0x0e300100, 0x0ff08f10, "rsf%c%P%R\t%12-14f, %16-18f, %0-3f"},
225 {FPU_FPA_EXT_V1, 0x0e400100, 0x0ff08f10, "dvf%c%P%R\t%12-14f, %16-18f, %0-3f"},
226 {FPU_FPA_EXT_V1, 0x0e500100, 0x0ff08f10, "rdf%c%P%R\t%12-14f, %16-18f, %0-3f"},
227 {FPU_FPA_EXT_V1, 0x0e600100, 0x0ff08f10, "pow%c%P%R\t%12-14f, %16-18f, %0-3f"},
228 {FPU_FPA_EXT_V1, 0x0e700100, 0x0ff08f10, "rpw%c%P%R\t%12-14f, %16-18f, %0-3f"},
229 {FPU_FPA_EXT_V1, 0x0e800100, 0x0ff08f10, "rmf%c%P%R\t%12-14f, %16-18f, %0-3f"},
230 {FPU_FPA_EXT_V1, 0x0e900100, 0x0ff08f10, "fml%c%P%R\t%12-14f, %16-18f, %0-3f"},
231 {FPU_FPA_EXT_V1, 0x0ea00100, 0x0ff08f10, "fdv%c%P%R\t%12-14f, %16-18f, %0-3f"},
232 {FPU_FPA_EXT_V1, 0x0eb00100, 0x0ff08f10, "frd%c%P%R\t%12-14f, %16-18f, %0-3f"},
233 {FPU_FPA_EXT_V1, 0x0ec00100, 0x0ff08f10, "pol%c%P%R\t%12-14f, %16-18f, %0-3f"},
234 {FPU_FPA_EXT_V1, 0x0e008100, 0x0ff08f10, "mvf%c%P%R\t%12-14f, %0-3f"},
235 {FPU_FPA_EXT_V1, 0x0e108100, 0x0ff08f10, "mnf%c%P%R\t%12-14f, %0-3f"},
236 {FPU_FPA_EXT_V1, 0x0e208100, 0x0ff08f10, "abs%c%P%R\t%12-14f, %0-3f"},
237 {FPU_FPA_EXT_V1, 0x0e308100, 0x0ff08f10, "rnd%c%P%R\t%12-14f, %0-3f"},
238 {FPU_FPA_EXT_V1, 0x0e408100, 0x0ff08f10, "sqt%c%P%R\t%12-14f, %0-3f"},
239 {FPU_FPA_EXT_V1, 0x0e508100, 0x0ff08f10, "log%c%P%R\t%12-14f, %0-3f"},
240 {FPU_FPA_EXT_V1, 0x0e608100, 0x0ff08f10, "lgn%c%P%R\t%12-14f, %0-3f"},
241 {FPU_FPA_EXT_V1, 0x0e708100, 0x0ff08f10, "exp%c%P%R\t%12-14f, %0-3f"},
242 {FPU_FPA_EXT_V1, 0x0e808100, 0x0ff08f10, "sin%c%P%R\t%12-14f, %0-3f"},
243 {FPU_FPA_EXT_V1, 0x0e908100, 0x0ff08f10, "cos%c%P%R\t%12-14f, %0-3f"},
244 {FPU_FPA_EXT_V1, 0x0ea08100, 0x0ff08f10, "tan%c%P%R\t%12-14f, %0-3f"},
245 {FPU_FPA_EXT_V1, 0x0eb08100, 0x0ff08f10, "asn%c%P%R\t%12-14f, %0-3f"},
246 {FPU_FPA_EXT_V1, 0x0ec08100, 0x0ff08f10, "acs%c%P%R\t%12-14f, %0-3f"},
247 {FPU_FPA_EXT_V1, 0x0ed08100, 0x0ff08f10, "atn%c%P%R\t%12-14f, %0-3f"},
248 {FPU_FPA_EXT_V1, 0x0ee08100, 0x0ff08f10, "urd%c%P%R\t%12-14f, %0-3f"},
249 {FPU_FPA_EXT_V1, 0x0ef08100, 0x0ff08f10, "nrm%c%P%R\t%12-14f, %0-3f"},
250 {FPU_FPA_EXT_V1, 0x0e000110, 0x0ff00f1f, "flt%c%P%R\t%16-18f, %12-15r"},
251 {FPU_FPA_EXT_V1, 0x0e100110, 0x0fff0f98, "fix%c%R\t%12-15r, %0-2f"},
252 {FPU_FPA_EXT_V1, 0x0e200110, 0x0fff0fff, "wfs%c\t%12-15r"},
253 {FPU_FPA_EXT_V1, 0x0e300110, 0x0fff0fff, "rfs%c\t%12-15r"},
254 {FPU_FPA_EXT_V1, 0x0e400110, 0x0fff0fff, "wfc%c\t%12-15r"},
255 {FPU_FPA_EXT_V1, 0x0e500110, 0x0fff0fff, "rfc%c\t%12-15r"},
256 {FPU_FPA_EXT_V1, 0x0e90f110, 0x0ff8fff0, "cmf%c\t%16-18f, %0-3f"},
257 {FPU_FPA_EXT_V1, 0x0eb0f110, 0x0ff8fff0, "cnf%c\t%16-18f, %0-3f"},
258 {FPU_FPA_EXT_V1, 0x0ed0f110, 0x0ff8fff0, "cmfe%c\t%16-18f, %0-3f"},
259 {FPU_FPA_EXT_V1, 0x0ef0f110, 0x0ff8fff0, "cnfe%c\t%16-18f, %0-3f"},
260 {FPU_FPA_EXT_V1, 0x0c000100, 0x0e100f00, "stf%c%Q\t%12-14f, %A"},
261 {FPU_FPA_EXT_V1, 0x0c100100, 0x0e100f00, "ldf%c%Q\t%12-14f, %A"},
79862e45
DJ
262 {FPU_FPA_EXT_V2, 0x0c000200, 0x0e100f00, "sfm%c\t%12-14f, %F, %A"},
263 {FPU_FPA_EXT_V2, 0x0c100200, 0x0e100f00, "lfm%c\t%12-14f, %F, %A"},
2fbad815 264
fe56b6ce 265 /* Register load/store. */
7df76b80
RE
266 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0d2d0b00, 0x0fbf0f01, "vpush%c\t%B"},
267 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0d200b00, 0x0fb00f01, "vstmdb%c\t%16-19r!, %B"},
268 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0d300b00, 0x0fb00f01, "vldmdb%c\t%16-19r!, %B"},
269 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0c800b00, 0x0f900f01, "vstmia%c\t%16-19r%21'!, %B"},
270 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0cbd0b00, 0x0fbf0f01, "vpop%c\t%B"},
271 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0c900b00, 0x0f900f01, "vldmia%c\t%16-19r%21'!, %B"},
79862e45
DJ
272 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0d000b00, 0x0f300f00, "vstr%c\t%12-15,22D, %A"},
273 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0d100b00, 0x0f300f00, "vldr%c\t%12-15,22D, %A"},
7df76b80
RE
274 {FPU_VFP_EXT_V1xD, 0x0d2d0a00, 0x0fbf0f00, "vpush%c\t%y3"},
275 {FPU_VFP_EXT_V1xD, 0x0d200a00, 0x0fb00f00, "vstmdb%c\t%16-19r!, %y3"},
276 {FPU_VFP_EXT_V1xD, 0x0d300a00, 0x0fb00f00, "vldmdb%c\t%16-19r!, %y3"},
277 {FPU_VFP_EXT_V1xD, 0x0c800a00, 0x0f900f00, "vstmia%c\t%16-19r%21'!, %y3"},
278 {FPU_VFP_EXT_V1xD, 0x0cbd0a00, 0x0fbf0f00, "vpop%c\t%y3"},
279 {FPU_VFP_EXT_V1xD, 0x0c900a00, 0x0f900f00, "vldmia%c\t%16-19r%21'!, %y3"},
280 {FPU_VFP_EXT_V1xD, 0x0d000a00, 0x0f300f00, "vstr%c\t%y1, %A"},
281 {FPU_VFP_EXT_V1xD, 0x0d100a00, 0x0f300f00, "vldr%c\t%y1, %A"},
282
283 {FPU_VFP_EXT_V1xD, 0x0d200b01, 0x0fb00f01, "fstmdbx%c\t%16-19r!, %z3\t;@ Deprecated"},
284 {FPU_VFP_EXT_V1xD, 0x0d300b01, 0x0fb00f01, "fldmdbx%c\t%16-19r!, %z3\t;@ Deprecated"},
285 {FPU_VFP_EXT_V1xD, 0x0c800b01, 0x0f900f01, "fstmiax%c\t%16-19r%21'!, %z3\t;@ Deprecated"},
286 {FPU_VFP_EXT_V1xD, 0x0c900b01, 0x0f900f01, "fldmiax%c\t%16-19r%21'!, %z3\t;@ Deprecated"},
16980d0b 287
fe56b6ce 288 /* Data transfer between ARM and NEON registers. */
16980d0b
JB
289 {FPU_NEON_EXT_V1, 0x0e800b10, 0x0ff00f70, "vdup%c.32\t%16-19,7D, %12-15r"},
290 {FPU_NEON_EXT_V1, 0x0e800b30, 0x0ff00f70, "vdup%c.16\t%16-19,7D, %12-15r"},
291 {FPU_NEON_EXT_V1, 0x0ea00b10, 0x0ff00f70, "vdup%c.32\t%16-19,7Q, %12-15r"},
292 {FPU_NEON_EXT_V1, 0x0ea00b30, 0x0ff00f70, "vdup%c.16\t%16-19,7Q, %12-15r"},
293 {FPU_NEON_EXT_V1, 0x0ec00b10, 0x0ff00f70, "vdup%c.8\t%16-19,7D, %12-15r"},
294 {FPU_NEON_EXT_V1, 0x0ee00b10, 0x0ff00f70, "vdup%c.8\t%16-19,7Q, %12-15r"},
295 {FPU_NEON_EXT_V1, 0x0c400b10, 0x0ff00fd0, "vmov%c\t%0-3,5D, %12-15r, %16-19r"},
296 {FPU_NEON_EXT_V1, 0x0c500b10, 0x0ff00fd0, "vmov%c\t%12-15r, %16-19r, %0-3,5D"},
297 {FPU_NEON_EXT_V1, 0x0e000b10, 0x0fd00f70, "vmov%c.32\t%16-19,7D[%21d], %12-15r"},
298 {FPU_NEON_EXT_V1, 0x0e100b10, 0x0f500f70, "vmov%c.32\t%12-15r, %16-19,7D[%21d]"},
299 {FPU_NEON_EXT_V1, 0x0e000b30, 0x0fd00f30, "vmov%c.16\t%16-19,7D[%6,21d], %12-15r"},
300 {FPU_NEON_EXT_V1, 0x0e100b30, 0x0f500f30, "vmov%c.%23?us16\t%12-15r, %16-19,7D[%6,21d]"},
301 {FPU_NEON_EXT_V1, 0x0e400b10, 0x0fd00f10, "vmov%c.8\t%16-19,7D[%5,6,21d], %12-15r"},
302 {FPU_NEON_EXT_V1, 0x0e500b10, 0x0f500f10, "vmov%c.%23?us8\t%12-15r, %16-19,7D[%5,6,21d]"},
8e79c3df 303 /* Half-precision conversion instructions. */
62f3b8c8
PB
304 {FPU_VFP_EXT_FP16, 0x0eb20a40, 0x0fbf0f50, "vcvt%7?tb%c.f32.f16\t%y1, %y0"},
305 {FPU_VFP_EXT_FP16, 0x0eb30a40, 0x0fbf0f50, "vcvt%7?tb%c.f16.f32\t%y1, %y0"},
16980d0b 306
fe56b6ce 307 /* Floating point coprocessor (VFP) instructions. */
7df76b80
RE
308 {FPU_VFP_EXT_V1xD, 0x0ee00a10, 0x0fff0fff, "vmsr%c\tfpsid, %12-15r"},
309 {FPU_VFP_EXT_V1xD, 0x0ee10a10, 0x0fff0fff, "vmsr%c\tfpscr, %12-15r"},
310 {FPU_VFP_EXT_V1xD, 0x0ee60a10, 0x0fff0fff, "vmsr%c\tmvfr1, %12-15r"},
311 {FPU_VFP_EXT_V1xD, 0x0ee70a10, 0x0fff0fff, "vmsr%c\tmvfr0, %12-15r"},
312 {FPU_VFP_EXT_V1xD, 0x0ee80a10, 0x0fff0fff, "vmsr%c\tfpexc, %12-15r"},
313 {FPU_VFP_EXT_V1xD, 0x0ee90a10, 0x0fff0fff, "vmsr%c\tfpinst, %12-15r\t@ Impl def"},
314 {FPU_VFP_EXT_V1xD, 0x0eea0a10, 0x0fff0fff, "vmsr%c\tfpinst2, %12-15r\t@ Impl def"},
315 {FPU_VFP_EXT_V1xD, 0x0ef00a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpsid"},
316 {FPU_VFP_EXT_V1xD, 0x0ef1fa10, 0x0fffffff, "vmrs%c\tAPSR_nzcv, fpscr"},
317 {FPU_VFP_EXT_V1xD, 0x0ef10a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpscr"},
318 {FPU_VFP_EXT_V1xD, 0x0ef60a10, 0x0fff0fff, "vmrs%c\t%12-15r, mvfr1"},
319 {FPU_VFP_EXT_V1xD, 0x0ef70a10, 0x0fff0fff, "vmrs%c\t%12-15r, mvfr0"},
320 {FPU_VFP_EXT_V1xD, 0x0ef80a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpexc"},
321 {FPU_VFP_EXT_V1xD, 0x0ef90a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpinst\t@ Impl def"},
322 {FPU_VFP_EXT_V1xD, 0x0efa0a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpinst2\t@ Impl def"},
323 {FPU_VFP_EXT_V1, 0x0e000b10, 0x0fd00fff, "vmov%c.32\t%z2[%21d], %12-15r"},
324 {FPU_VFP_EXT_V1, 0x0e100b10, 0x0fd00fff, "vmov%c.32\t%12-15r, %z2[%21d]"},
325 {FPU_VFP_EXT_V1xD, 0x0ee00a10, 0x0ff00fff, "vmsr%c\t<impl def %16-19x>, %12-15r"},
326 {FPU_VFP_EXT_V1xD, 0x0ef00a10, 0x0ff00fff, "vmrs%c\t%12-15r, <impl def %16-19x>"},
327 {FPU_VFP_EXT_V1xD, 0x0e000a10, 0x0ff00f7f, "vmov%c\t%y2, %12-15r"},
328 {FPU_VFP_EXT_V1xD, 0x0e100a10, 0x0ff00f7f, "vmov%c\t%12-15r, %y2"},
329 {FPU_VFP_EXT_V1xD, 0x0eb50a40, 0x0fbf0f70, "vcmp%7'e%c.f32\t%y1, #0.0"},
330 {FPU_VFP_EXT_V1, 0x0eb50b40, 0x0fbf0f70, "vcmp%7'e%c.f64\t%z1, #0.0"},
331 {FPU_VFP_EXT_V1xD, 0x0eb00a40, 0x0fbf0fd0, "vmov%c.f32\t%y1, %y0"},
332 {FPU_VFP_EXT_V1xD, 0x0eb00ac0, 0x0fbf0fd0, "vabs%c.f32\t%y1, %y0"},
333 {FPU_VFP_EXT_V1, 0x0eb00b40, 0x0fbf0fd0, "vmov%c.f64\t%z1, %z0"},
334 {FPU_VFP_EXT_V1, 0x0eb00bc0, 0x0fbf0fd0, "vabs%c.f64\t%z1, %z0"},
335 {FPU_VFP_EXT_V1xD, 0x0eb10a40, 0x0fbf0fd0, "vneg%c.f32\t%y1, %y0"},
336 {FPU_VFP_EXT_V1xD, 0x0eb10ac0, 0x0fbf0fd0, "vsqrt%c.f32\t%y1, %y0"},
337 {FPU_VFP_EXT_V1, 0x0eb10b40, 0x0fbf0fd0, "vneg%c.f64\t%z1, %z0"},
338 {FPU_VFP_EXT_V1, 0x0eb10bc0, 0x0fbf0fd0, "vsqrt%c.f64\t%z1, %z0"},
339 {FPU_VFP_EXT_V1, 0x0eb70ac0, 0x0fbf0fd0, "vcvt%c.f64.f32\t%z1, %y0"},
340 {FPU_VFP_EXT_V1, 0x0eb70bc0, 0x0fbf0fd0, "vcvt%c.f32.f64\t%y1, %z0"},
341 {FPU_VFP_EXT_V1xD, 0x0eb80a40, 0x0fbf0f50, "vcvt%c.f32.%7?su32\t%y1, %y0"},
342 {FPU_VFP_EXT_V1, 0x0eb80b40, 0x0fbf0f50, "vcvt%c.f64.%7?su32\t%z1, %y0"},
343 {FPU_VFP_EXT_V1xD, 0x0eb40a40, 0x0fbf0f50, "vcmp%7'e%c.f32\t%y1, %y0"},
344 {FPU_VFP_EXT_V1, 0x0eb40b40, 0x0fbf0f50, "vcmp%7'e%c.f64\t%z1, %z0"},
62f3b8c8 345 {FPU_VFP_EXT_V3xD, 0x0eba0a40, 0x0fbe0f50, "vcvt%c.f32.%16?us%7?31%7?26\t%y1, %y1, #%5,0-3k"},
7df76b80
RE
346 {FPU_VFP_EXT_V3, 0x0eba0b40, 0x0fbe0f50, "vcvt%c.f64.%16?us%7?31%7?26\t%z1, %z1, #%5,0-3k"},
347 {FPU_VFP_EXT_V1xD, 0x0ebc0a40, 0x0fbe0f50, "vcvt%7`r%c.%16?su32.f32\t%y1, %y0"},
348 {FPU_VFP_EXT_V1, 0x0ebc0b40, 0x0fbe0f50, "vcvt%7`r%c.%16?su32.f64\t%y1, %z0"},
62f3b8c8 349 {FPU_VFP_EXT_V3xD, 0x0ebe0a40, 0x0fbe0f50, "vcvt%c.%16?us%7?31%7?26.f32\t%y1, %y1, #%5,0-3k"},
7df76b80
RE
350 {FPU_VFP_EXT_V3, 0x0ebe0b40, 0x0fbe0f50, "vcvt%c.%16?us%7?31%7?26.f64\t%z1, %z1, #%5,0-3k"},
351 {FPU_VFP_EXT_V1, 0x0c500b10, 0x0fb00ff0, "vmov%c\t%12-15r, %16-19r, %z0"},
62f3b8c8 352 {FPU_VFP_EXT_V3xD, 0x0eb00a00, 0x0fb00ff0, "vmov%c.f32\t%y1, #%0-3,16-19d"},
7df76b80
RE
353 {FPU_VFP_EXT_V3, 0x0eb00b00, 0x0fb00ff0, "vmov%c.f64\t%z1, #%0-3,16-19d"},
354 {FPU_VFP_EXT_V2, 0x0c400a10, 0x0ff00fd0, "vmov%c\t%y4, %12-15r, %16-19r"},
355 {FPU_VFP_EXT_V2, 0x0c400b10, 0x0ff00fd0, "vmov%c\t%z0, %12-15r, %16-19r"},
356 {FPU_VFP_EXT_V2, 0x0c500a10, 0x0ff00fd0, "vmov%c\t%12-15r, %16-19r, %y4"},
357 {FPU_VFP_EXT_V1xD, 0x0e000a00, 0x0fb00f50, "vmla%c.f32\t%y1, %y2, %y0"},
358 {FPU_VFP_EXT_V1xD, 0x0e000a40, 0x0fb00f50, "vmls%c.f32\t%y1, %y2, %y0"},
359 {FPU_VFP_EXT_V1, 0x0e000b00, 0x0fb00f50, "vmla%c.f64\t%z1, %z2, %z0"},
360 {FPU_VFP_EXT_V1, 0x0e000b40, 0x0fb00f50, "vmls%c.f64\t%z1, %z2, %z0"},
361 {FPU_VFP_EXT_V1xD, 0x0e100a00, 0x0fb00f50, "vnmls%c.f32\t%y1, %y2, %y0"},
362 {FPU_VFP_EXT_V1xD, 0x0e100a40, 0x0fb00f50, "vnmla%c.f32\t%y1, %y2, %y0"},
363 {FPU_VFP_EXT_V1, 0x0e100b00, 0x0fb00f50, "vnmls%c.f64\t%z1, %z2, %z0"},
364 {FPU_VFP_EXT_V1, 0x0e100b40, 0x0fb00f50, "vnmla%c.f64\t%z1, %z2, %z0"},
365 {FPU_VFP_EXT_V1xD, 0x0e200a00, 0x0fb00f50, "vmul%c.f32\t%y1, %y2, %y0"},
366 {FPU_VFP_EXT_V1xD, 0x0e200a40, 0x0fb00f50, "vnmul%c.f32\t%y1, %y2, %y0"},
367 {FPU_VFP_EXT_V1, 0x0e200b00, 0x0fb00f50, "vmul%c.f64\t%z1, %z2, %z0"},
368 {FPU_VFP_EXT_V1, 0x0e200b40, 0x0fb00f50, "vnmul%c.f64\t%z1, %z2, %z0"},
369 {FPU_VFP_EXT_V1xD, 0x0e300a00, 0x0fb00f50, "vadd%c.f32\t%y1, %y2, %y0"},
370 {FPU_VFP_EXT_V1xD, 0x0e300a40, 0x0fb00f50, "vsub%c.f32\t%y1, %y2, %y0"},
371 {FPU_VFP_EXT_V1, 0x0e300b00, 0x0fb00f50, "vadd%c.f64\t%z1, %z2, %z0"},
372 {FPU_VFP_EXT_V1, 0x0e300b40, 0x0fb00f50, "vsub%c.f64\t%z1, %z2, %z0"},
373 {FPU_VFP_EXT_V1xD, 0x0e800a00, 0x0fb00f50, "vdiv%c.f32\t%y1, %y2, %y0"},
374 {FPU_VFP_EXT_V1, 0x0e800b00, 0x0fb00f50, "vdiv%c.f64\t%z1, %z2, %z0"},
2fbad815
RE
375
376 /* Cirrus coprocessor instructions. */
377 {ARM_CEXT_MAVERICK, 0x0d100400, 0x0f500f00, "cfldrs%c\tmvf%12-15d, %A"},
378 {ARM_CEXT_MAVERICK, 0x0c100400, 0x0f500f00, "cfldrs%c\tmvf%12-15d, %A"},
379 {ARM_CEXT_MAVERICK, 0x0d500400, 0x0f500f00, "cfldrd%c\tmvd%12-15d, %A"},
380 {ARM_CEXT_MAVERICK, 0x0c500400, 0x0f500f00, "cfldrd%c\tmvd%12-15d, %A"},
381 {ARM_CEXT_MAVERICK, 0x0d100500, 0x0f500f00, "cfldr32%c\tmvfx%12-15d, %A"},
382 {ARM_CEXT_MAVERICK, 0x0c100500, 0x0f500f00, "cfldr32%c\tmvfx%12-15d, %A"},
383 {ARM_CEXT_MAVERICK, 0x0d500500, 0x0f500f00, "cfldr64%c\tmvdx%12-15d, %A"},
384 {ARM_CEXT_MAVERICK, 0x0c500500, 0x0f500f00, "cfldr64%c\tmvdx%12-15d, %A"},
385 {ARM_CEXT_MAVERICK, 0x0d000400, 0x0f500f00, "cfstrs%c\tmvf%12-15d, %A"},
386 {ARM_CEXT_MAVERICK, 0x0c000400, 0x0f500f00, "cfstrs%c\tmvf%12-15d, %A"},
387 {ARM_CEXT_MAVERICK, 0x0d400400, 0x0f500f00, "cfstrd%c\tmvd%12-15d, %A"},
388 {ARM_CEXT_MAVERICK, 0x0c400400, 0x0f500f00, "cfstrd%c\tmvd%12-15d, %A"},
389 {ARM_CEXT_MAVERICK, 0x0d000500, 0x0f500f00, "cfstr32%c\tmvfx%12-15d, %A"},
390 {ARM_CEXT_MAVERICK, 0x0c000500, 0x0f500f00, "cfstr32%c\tmvfx%12-15d, %A"},
391 {ARM_CEXT_MAVERICK, 0x0d400500, 0x0f500f00, "cfstr64%c\tmvdx%12-15d, %A"},
392 {ARM_CEXT_MAVERICK, 0x0c400500, 0x0f500f00, "cfstr64%c\tmvdx%12-15d, %A"},
393 {ARM_CEXT_MAVERICK, 0x0e000450, 0x0ff00ff0, "cfmvsr%c\tmvf%16-19d, %12-15r"},
394 {ARM_CEXT_MAVERICK, 0x0e100450, 0x0ff00ff0, "cfmvrs%c\t%12-15r, mvf%16-19d"},
395 {ARM_CEXT_MAVERICK, 0x0e000410, 0x0ff00ff0, "cfmvdlr%c\tmvd%16-19d, %12-15r"},
396 {ARM_CEXT_MAVERICK, 0x0e100410, 0x0ff00ff0, "cfmvrdl%c\t%12-15r, mvd%16-19d"},
397 {ARM_CEXT_MAVERICK, 0x0e000430, 0x0ff00ff0, "cfmvdhr%c\tmvd%16-19d, %12-15r"},
398 {ARM_CEXT_MAVERICK, 0x0e100430, 0x0ff00fff, "cfmvrdh%c\t%12-15r, mvd%16-19d"},
399 {ARM_CEXT_MAVERICK, 0x0e000510, 0x0ff00fff, "cfmv64lr%c\tmvdx%16-19d, %12-15r"},
400 {ARM_CEXT_MAVERICK, 0x0e100510, 0x0ff00fff, "cfmvr64l%c\t%12-15r, mvdx%16-19d"},
401 {ARM_CEXT_MAVERICK, 0x0e000530, 0x0ff00fff, "cfmv64hr%c\tmvdx%16-19d, %12-15r"},
402 {ARM_CEXT_MAVERICK, 0x0e100530, 0x0ff00fff, "cfmvr64h%c\t%12-15r, mvdx%16-19d"},
403 {ARM_CEXT_MAVERICK, 0x0e200440, 0x0ff00fff, "cfmval32%c\tmvax%12-15d, mvfx%16-19d"},
404 {ARM_CEXT_MAVERICK, 0x0e100440, 0x0ff00fff, "cfmv32al%c\tmvfx%12-15d, mvax%16-19d"},
405 {ARM_CEXT_MAVERICK, 0x0e200460, 0x0ff00fff, "cfmvam32%c\tmvax%12-15d, mvfx%16-19d"},
406 {ARM_CEXT_MAVERICK, 0x0e100460, 0x0ff00fff, "cfmv32am%c\tmvfx%12-15d, mvax%16-19d"},
407 {ARM_CEXT_MAVERICK, 0x0e200480, 0x0ff00fff, "cfmvah32%c\tmvax%12-15d, mvfx%16-19d"},
408 {ARM_CEXT_MAVERICK, 0x0e100480, 0x0ff00fff, "cfmv32ah%c\tmvfx%12-15d, mvax%16-19d"},
409 {ARM_CEXT_MAVERICK, 0x0e2004a0, 0x0ff00fff, "cfmva32%c\tmvax%12-15d, mvfx%16-19d"},
410 {ARM_CEXT_MAVERICK, 0x0e1004a0, 0x0ff00fff, "cfmv32a%c\tmvfx%12-15d, mvax%16-19d"},
411 {ARM_CEXT_MAVERICK, 0x0e2004c0, 0x0ff00fff, "cfmva64%c\tmvax%12-15d, mvdx%16-19d"},
412 {ARM_CEXT_MAVERICK, 0x0e1004c0, 0x0ff00fff, "cfmv64a%c\tmvdx%12-15d, mvax%16-19d"},
413 {ARM_CEXT_MAVERICK, 0x0e2004e0, 0x0fff0fff, "cfmvsc32%c\tdspsc, mvdx%12-15d"},
414 {ARM_CEXT_MAVERICK, 0x0e1004e0, 0x0fff0fff, "cfmv32sc%c\tmvdx%12-15d, dspsc"},
415 {ARM_CEXT_MAVERICK, 0x0e000400, 0x0ff00fff, "cfcpys%c\tmvf%12-15d, mvf%16-19d"},
416 {ARM_CEXT_MAVERICK, 0x0e000420, 0x0ff00fff, "cfcpyd%c\tmvd%12-15d, mvd%16-19d"},
417 {ARM_CEXT_MAVERICK, 0x0e000460, 0x0ff00fff, "cfcvtsd%c\tmvd%12-15d, mvf%16-19d"},
418 {ARM_CEXT_MAVERICK, 0x0e000440, 0x0ff00fff, "cfcvtds%c\tmvf%12-15d, mvd%16-19d"},
419 {ARM_CEXT_MAVERICK, 0x0e000480, 0x0ff00fff, "cfcvt32s%c\tmvf%12-15d, mvfx%16-19d"},
420 {ARM_CEXT_MAVERICK, 0x0e0004a0, 0x0ff00fff, "cfcvt32d%c\tmvd%12-15d, mvfx%16-19d"},
421 {ARM_CEXT_MAVERICK, 0x0e0004c0, 0x0ff00fff, "cfcvt64s%c\tmvf%12-15d, mvdx%16-19d"},
422 {ARM_CEXT_MAVERICK, 0x0e0004e0, 0x0ff00fff, "cfcvt64d%c\tmvd%12-15d, mvdx%16-19d"},
423 {ARM_CEXT_MAVERICK, 0x0e100580, 0x0ff00fff, "cfcvts32%c\tmvfx%12-15d, mvf%16-19d"},
424 {ARM_CEXT_MAVERICK, 0x0e1005a0, 0x0ff00fff, "cfcvtd32%c\tmvfx%12-15d, mvd%16-19d"},
425 {ARM_CEXT_MAVERICK, 0x0e1005c0, 0x0ff00fff, "cftruncs32%c\tmvfx%12-15d, mvf%16-19d"},
426 {ARM_CEXT_MAVERICK, 0x0e1005e0, 0x0ff00fff, "cftruncd32%c\tmvfx%12-15d, mvd%16-19d"},
427 {ARM_CEXT_MAVERICK, 0x0e000550, 0x0ff00ff0, "cfrshl32%c\tmvfx%16-19d, mvfx%0-3d, %12-15r"},
428 {ARM_CEXT_MAVERICK, 0x0e000570, 0x0ff00ff0, "cfrshl64%c\tmvdx%16-19d, mvdx%0-3d, %12-15r"},
19590ef7
RE
429 {ARM_CEXT_MAVERICK, 0x0e000500, 0x0ff00f10, "cfsh32%c\tmvfx%12-15d, mvfx%16-19d, #%I"},
430 {ARM_CEXT_MAVERICK, 0x0e200500, 0x0ff00f10, "cfsh64%c\tmvdx%12-15d, mvdx%16-19d, #%I"},
2fbad815
RE
431 {ARM_CEXT_MAVERICK, 0x0e100490, 0x0ff00ff0, "cfcmps%c\t%12-15r, mvf%16-19d, mvf%0-3d"},
432 {ARM_CEXT_MAVERICK, 0x0e1004b0, 0x0ff00ff0, "cfcmpd%c\t%12-15r, mvd%16-19d, mvd%0-3d"},
433 {ARM_CEXT_MAVERICK, 0x0e100590, 0x0ff00ff0, "cfcmp32%c\t%12-15r, mvfx%16-19d, mvfx%0-3d"},
434 {ARM_CEXT_MAVERICK, 0x0e1005b0, 0x0ff00ff0, "cfcmp64%c\t%12-15r, mvdx%16-19d, mvdx%0-3d"},
435 {ARM_CEXT_MAVERICK, 0x0e300400, 0x0ff00fff, "cfabss%c\tmvf%12-15d, mvf%16-19d"},
436 {ARM_CEXT_MAVERICK, 0x0e300420, 0x0ff00fff, "cfabsd%c\tmvd%12-15d, mvd%16-19d"},
437 {ARM_CEXT_MAVERICK, 0x0e300440, 0x0ff00fff, "cfnegs%c\tmvf%12-15d, mvf%16-19d"},
438 {ARM_CEXT_MAVERICK, 0x0e300460, 0x0ff00fff, "cfnegd%c\tmvd%12-15d, mvd%16-19d"},
439 {ARM_CEXT_MAVERICK, 0x0e300480, 0x0ff00ff0, "cfadds%c\tmvf%12-15d, mvf%16-19d, mvf%0-3d"},
440 {ARM_CEXT_MAVERICK, 0x0e3004a0, 0x0ff00ff0, "cfaddd%c\tmvd%12-15d, mvd%16-19d, mvd%0-3d"},
441 {ARM_CEXT_MAVERICK, 0x0e3004c0, 0x0ff00ff0, "cfsubs%c\tmvf%12-15d, mvf%16-19d, mvf%0-3d"},
442 {ARM_CEXT_MAVERICK, 0x0e3004e0, 0x0ff00ff0, "cfsubd%c\tmvd%12-15d, mvd%16-19d, mvd%0-3d"},
443 {ARM_CEXT_MAVERICK, 0x0e100400, 0x0ff00ff0, "cfmuls%c\tmvf%12-15d, mvf%16-19d, mvf%0-3d"},
444 {ARM_CEXT_MAVERICK, 0x0e100420, 0x0ff00ff0, "cfmuld%c\tmvd%12-15d, mvd%16-19d, mvd%0-3d"},
445 {ARM_CEXT_MAVERICK, 0x0e300500, 0x0ff00fff, "cfabs32%c\tmvfx%12-15d, mvfx%16-19d"},
446 {ARM_CEXT_MAVERICK, 0x0e300520, 0x0ff00fff, "cfabs64%c\tmvdx%12-15d, mvdx%16-19d"},
447 {ARM_CEXT_MAVERICK, 0x0e300540, 0x0ff00fff, "cfneg32%c\tmvfx%12-15d, mvfx%16-19d"},
448 {ARM_CEXT_MAVERICK, 0x0e300560, 0x0ff00fff, "cfneg64%c\tmvdx%12-15d, mvdx%16-19d"},
449 {ARM_CEXT_MAVERICK, 0x0e300580, 0x0ff00ff0, "cfadd32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
450 {ARM_CEXT_MAVERICK, 0x0e3005a0, 0x0ff00ff0, "cfadd64%c\tmvdx%12-15d, mvdx%16-19d, mvdx%0-3d"},
451 {ARM_CEXT_MAVERICK, 0x0e3005c0, 0x0ff00ff0, "cfsub32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
452 {ARM_CEXT_MAVERICK, 0x0e3005e0, 0x0ff00ff0, "cfsub64%c\tmvdx%12-15d, mvdx%16-19d, mvdx%0-3d"},
453 {ARM_CEXT_MAVERICK, 0x0e100500, 0x0ff00ff0, "cfmul32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
454 {ARM_CEXT_MAVERICK, 0x0e100520, 0x0ff00ff0, "cfmul64%c\tmvdx%12-15d, mvdx%16-19d, mvdx%0-3d"},
455 {ARM_CEXT_MAVERICK, 0x0e100540, 0x0ff00ff0, "cfmac32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
456 {ARM_CEXT_MAVERICK, 0x0e100560, 0x0ff00ff0, "cfmsc32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
19590ef7
RE
457 {ARM_CEXT_MAVERICK, 0x0e000600, 0x0ff00f10, "cfmadd32%c\tmvax%5-7d, mvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
458 {ARM_CEXT_MAVERICK, 0x0e100600, 0x0ff00f10, "cfmsub32%c\tmvax%5-7d, mvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
459 {ARM_CEXT_MAVERICK, 0x0e200600, 0x0ff00f10, "cfmadda32%c\tmvax%5-7d, mvax%12-15d, mvfx%16-19d, mvfx%0-3d"},
460 {ARM_CEXT_MAVERICK, 0x0e300600, 0x0ff00f10, "cfmsuba32%c\tmvax%5-7d, mvax%12-15d, mvfx%16-19d, mvfx%0-3d"},
2fbad815 461
62f3b8c8
PB
462 /* VFP Fused multiply add instructions. */
463 {FPU_VFP_EXT_FMA, 0x0ea00a00, 0x0fb00f50, "vfma%c.f32\t%y1, %y2, %y0"},
464 {FPU_VFP_EXT_FMA, 0x0ea00b00, 0x0fb00f50, "vfma%c.f64\t%z1, %z2, %z0"},
465 {FPU_VFP_EXT_FMA, 0x0ea00a40, 0x0fb00f50, "vfms%c.f32\t%y1, %y2, %y0"},
466 {FPU_VFP_EXT_FMA, 0x0ea00b40, 0x0fb00f50, "vfms%c.f64\t%z1, %z2, %z0"},
467 {FPU_VFP_EXT_FMA, 0x0e900a40, 0x0fb00f50, "vfnma%c.f32\t%y1, %y2, %y0"},
468 {FPU_VFP_EXT_FMA, 0x0e900b40, 0x0fb00f50, "vfnma%c.f64\t%z1, %z2, %z0"},
469 {FPU_VFP_EXT_FMA, 0x0e900a00, 0x0fb00f50, "vfnms%c.f32\t%y1, %y2, %y0"},
470 {FPU_VFP_EXT_FMA, 0x0e900b00, 0x0fb00f50, "vfnms%c.f64\t%z1, %z2, %z0"},
471
05413229
NC
472 /* Generic coprocessor instructions. */
473 { 0, SENTINEL_GENERIC_START, 0, "" },
ff4a8d2b
NC
474 {ARM_EXT_V5E, 0x0c400000, 0x0ff00000, "mcrr%c\t%8-11d, %4-7d, %12-15R, %16-19r, cr%0-3d"},
475 {ARM_EXT_V5E, 0x0c500000, 0x0ff00000, "mrrc%c\t%8-11d, %4-7d, %12-15Ru, %16-19Ru, cr%0-3d"},
2fbad815
RE
476 {ARM_EXT_V2, 0x0e000000, 0x0f000010, "cdp%c\t%8-11d, %20-23d, cr%12-15d, cr%16-19d, cr%0-3d, {%5-7d}"},
477 {ARM_EXT_V2, 0x0e100010, 0x0f100010, "mrc%c\t%8-11d, %21-23d, %12-15r, cr%16-19d, cr%0-3d, {%5-7d}"},
ff4a8d2b 478 {ARM_EXT_V2, 0x0e000010, 0x0f100010, "mcr%c\t%8-11d, %21-23d, %12-15R, cr%16-19d, cr%0-3d, {%5-7d}"},
37b37b2d
RE
479 {ARM_EXT_V2, 0x0c000000, 0x0e100000, "stc%22'l%c\t%8-11d, cr%12-15d, %A"},
480 {ARM_EXT_V2, 0x0c100000, 0x0e100000, "ldc%22'l%c\t%8-11d, cr%12-15d, %A"},
2fbad815 481
05413229 482 /* V6 coprocessor instructions. */
ff4a8d2b
NC
483 {ARM_EXT_V6, 0xfc500000, 0xfff00000, "mrrc2%c\t%8-11d, %4-7d, %12-15Ru, %16-19Ru, cr%0-3d"},
484 {ARM_EXT_V6, 0xfc400000, 0xfff00000, "mcrr2%c\t%8-11d, %4-7d, %12-15R, %16-19R, cr%0-3d"},
8f06b2d8 485
05413229 486 /* V5 coprocessor instructions. */
c22aaad1
PB
487 {ARM_EXT_V5, 0xfc100000, 0xfe100000, "ldc2%22'l%c\t%8-11d, cr%12-15d, %A"},
488 {ARM_EXT_V5, 0xfc000000, 0xfe100000, "stc2%22'l%c\t%8-11d, cr%12-15d, %A"},
489 {ARM_EXT_V5, 0xfe000000, 0xff000010, "cdp2%c\t%8-11d, %20-23d, cr%12-15d, cr%16-19d, cr%0-3d, {%5-7d}"},
ff4a8d2b 490 {ARM_EXT_V5, 0xfe000010, 0xff100010, "mcr2%c\t%8-11d, %21-23d, %12-15R, cr%16-19d, cr%0-3d, {%5-7d}"},
c22aaad1 491 {ARM_EXT_V5, 0xfe100010, 0xff100010, "mrc2%c\t%8-11d, %21-23d, %12-15r, cr%16-19d, cr%0-3d, {%5-7d}"},
16980d0b 492
b13dd07a 493 {0, 0, 0, 0}
2fbad815
RE
494};
495
16980d0b
JB
496/* Neon opcode table: This does not encode the top byte -- that is
497 checked by the print_insn_neon routine, as it depends on whether we are
498 doing thumb32 or arm32 disassembly. */
499
500/* print_insn_neon recognizes the following format control codes:
501
502 %% %
503
c22aaad1 504 %c print condition code
16980d0b
JB
505 %A print v{st,ld}[1234] operands
506 %B print v{st,ld}[1234] any one operands
507 %C print v{st,ld}[1234] single->all operands
508 %D print scalar
509 %E print vmov, vmvn, vorr, vbic encoded constant
510 %F print vtbl,vtbx register list
511
512 %<bitfield>r print as an ARM register
513 %<bitfield>d print the bitfield in decimal
514 %<bitfield>e print the 2^N - bitfield in decimal
515 %<bitfield>D print as a NEON D register
516 %<bitfield>Q print as a NEON Q register
517 %<bitfield>R print as a NEON D or Q register
518 %<bitfield>Sn print byte scaled width limited by n
519 %<bitfield>Tn print short scaled width limited by n
520 %<bitfield>Un print long scaled width limited by n
521
522 %<bitfield>'c print specified char iff bitfield is all ones
523 %<bitfield>`c print specified char iff bitfield is all zeroes
fe56b6ce 524 %<bitfield>?ab... select from array of values in big endian order. */
16980d0b
JB
525
526static const struct opcode32 neon_opcodes[] =
527{
fe56b6ce 528 /* Extract. */
c22aaad1
PB
529 {FPU_NEON_EXT_V1, 0xf2b00840, 0xffb00850, "vext%c.8\t%12-15,22R, %16-19,7R, %0-3,5R, #%8-11d"},
530 {FPU_NEON_EXT_V1, 0xf2b00000, 0xffb00810, "vext%c.8\t%12-15,22R, %16-19,7R, %0-3,5R, #%8-11d"},
16980d0b 531
fe56b6ce 532 /* Move data element to all lanes. */
c22aaad1
PB
533 {FPU_NEON_EXT_V1, 0xf3b40c00, 0xffb70f90, "vdup%c.32\t%12-15,22R, %0-3,5D[%19d]"},
534 {FPU_NEON_EXT_V1, 0xf3b20c00, 0xffb30f90, "vdup%c.16\t%12-15,22R, %0-3,5D[%18-19d]"},
535 {FPU_NEON_EXT_V1, 0xf3b10c00, 0xffb10f90, "vdup%c.8\t%12-15,22R, %0-3,5D[%17-19d]"},
16980d0b 536
fe56b6ce 537 /* Table lookup. */
c22aaad1
PB
538 {FPU_NEON_EXT_V1, 0xf3b00800, 0xffb00c50, "vtbl%c.8\t%12-15,22D, %F, %0-3,5D"},
539 {FPU_NEON_EXT_V1, 0xf3b00840, 0xffb00c50, "vtbx%c.8\t%12-15,22D, %F, %0-3,5D"},
16980d0b 540
8e79c3df 541 /* Half-precision conversions. */
62f3b8c8
PB
542 {FPU_VFP_EXT_FP16, 0xf3b60600, 0xffbf0fd0, "vcvt%c.f16.f32\t%12-15,22D, %0-3,5Q"},
543 {FPU_VFP_EXT_FP16, 0xf3b60700, 0xffbf0fd0, "vcvt%c.f32.f16\t%12-15,22Q, %0-3,5D"},
544
545 /* NEON fused multiply add instructions. */
546 {FPU_NEON_EXT_FMA, 0xf2000c10, 0xffa00f10, "vfma%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
547 {FPU_NEON_EXT_FMA, 0xf2200c10, 0xffa00f10, "vfms%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
8e79c3df 548
fe56b6ce 549 /* Two registers, miscellaneous. */
c22aaad1
PB
550 {FPU_NEON_EXT_V1, 0xf2880a10, 0xfebf0fd0, "vmovl%c.%24?us8\t%12-15,22Q, %0-3,5D"},
551 {FPU_NEON_EXT_V1, 0xf2900a10, 0xfebf0fd0, "vmovl%c.%24?us16\t%12-15,22Q, %0-3,5D"},
552 {FPU_NEON_EXT_V1, 0xf2a00a10, 0xfebf0fd0, "vmovl%c.%24?us32\t%12-15,22Q, %0-3,5D"},
553 {FPU_NEON_EXT_V1, 0xf3b00500, 0xffbf0f90, "vcnt%c.8\t%12-15,22R, %0-3,5R"},
554 {FPU_NEON_EXT_V1, 0xf3b00580, 0xffbf0f90, "vmvn%c\t%12-15,22R, %0-3,5R"},
555 {FPU_NEON_EXT_V1, 0xf3b20000, 0xffbf0f90, "vswp%c\t%12-15,22R, %0-3,5R"},
428e3f1f 556 {FPU_NEON_EXT_V1, 0xf3b20200, 0xffb30fd0, "vmovn%c.i%18-19T2\t%12-15,22D, %0-3,5Q"},
c22aaad1
PB
557 {FPU_NEON_EXT_V1, 0xf3b20240, 0xffb30fd0, "vqmovun%c.s%18-19T2\t%12-15,22D, %0-3,5Q"},
558 {FPU_NEON_EXT_V1, 0xf3b20280, 0xffb30fd0, "vqmovn%c.s%18-19T2\t%12-15,22D, %0-3,5Q"},
559 {FPU_NEON_EXT_V1, 0xf3b202c0, 0xffb30fd0, "vqmovn%c.u%18-19T2\t%12-15,22D, %0-3,5Q"},
560 {FPU_NEON_EXT_V1, 0xf3b20300, 0xffb30fd0, "vshll%c.i%18-19S2\t%12-15,22Q, %0-3,5D, #%18-19S2"},
561 {FPU_NEON_EXT_V1, 0xf3bb0400, 0xffbf0e90, "vrecpe%c.%8?fu%18-19S2\t%12-15,22R, %0-3,5R"},
562 {FPU_NEON_EXT_V1, 0xf3bb0480, 0xffbf0e90, "vrsqrte%c.%8?fu%18-19S2\t%12-15,22R, %0-3,5R"},
563 {FPU_NEON_EXT_V1, 0xf3b00000, 0xffb30f90, "vrev64%c.%18-19S2\t%12-15,22R, %0-3,5R"},
564 {FPU_NEON_EXT_V1, 0xf3b00080, 0xffb30f90, "vrev32%c.%18-19S2\t%12-15,22R, %0-3,5R"},
565 {FPU_NEON_EXT_V1, 0xf3b00100, 0xffb30f90, "vrev16%c.%18-19S2\t%12-15,22R, %0-3,5R"},
566 {FPU_NEON_EXT_V1, 0xf3b00400, 0xffb30f90, "vcls%c.s%18-19S2\t%12-15,22R, %0-3,5R"},
567 {FPU_NEON_EXT_V1, 0xf3b00480, 0xffb30f90, "vclz%c.i%18-19S2\t%12-15,22R, %0-3,5R"},
568 {FPU_NEON_EXT_V1, 0xf3b00700, 0xffb30f90, "vqabs%c.s%18-19S2\t%12-15,22R, %0-3,5R"},
569 {FPU_NEON_EXT_V1, 0xf3b00780, 0xffb30f90, "vqneg%c.s%18-19S2\t%12-15,22R, %0-3,5R"},
570 {FPU_NEON_EXT_V1, 0xf3b20080, 0xffb30f90, "vtrn%c.%18-19S2\t%12-15,22R, %0-3,5R"},
571 {FPU_NEON_EXT_V1, 0xf3b20100, 0xffb30f90, "vuzp%c.%18-19S2\t%12-15,22R, %0-3,5R"},
572 {FPU_NEON_EXT_V1, 0xf3b20180, 0xffb30f90, "vzip%c.%18-19S2\t%12-15,22R, %0-3,5R"},
573 {FPU_NEON_EXT_V1, 0xf3b10000, 0xffb30b90, "vcgt%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"},
574 {FPU_NEON_EXT_V1, 0xf3b10080, 0xffb30b90, "vcge%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"},
575 {FPU_NEON_EXT_V1, 0xf3b10100, 0xffb30b90, "vceq%c.%10?fi%18-19S2\t%12-15,22R, %0-3,5R, #0"},
576 {FPU_NEON_EXT_V1, 0xf3b10180, 0xffb30b90, "vcle%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"},
577 {FPU_NEON_EXT_V1, 0xf3b10200, 0xffb30b90, "vclt%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"},
578 {FPU_NEON_EXT_V1, 0xf3b10300, 0xffb30b90, "vabs%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R"},
579 {FPU_NEON_EXT_V1, 0xf3b10380, 0xffb30b90, "vneg%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R"},
580 {FPU_NEON_EXT_V1, 0xf3b00200, 0xffb30f10, "vpaddl%c.%7?us%18-19S2\t%12-15,22R, %0-3,5R"},
581 {FPU_NEON_EXT_V1, 0xf3b00600, 0xffb30f10, "vpadal%c.%7?us%18-19S2\t%12-15,22R, %0-3,5R"},
582 {FPU_NEON_EXT_V1, 0xf3b30600, 0xffb30e10, "vcvt%c.%7-8?usff%18-19Sa.%7-8?ffus%18-19Sa\t%12-15,22R, %0-3,5R"},
16980d0b 583
fe56b6ce 584 /* Three registers of the same length. */
c22aaad1
PB
585 {FPU_NEON_EXT_V1, 0xf2000110, 0xffb00f10, "vand%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
586 {FPU_NEON_EXT_V1, 0xf2100110, 0xffb00f10, "vbic%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
587 {FPU_NEON_EXT_V1, 0xf2200110, 0xffb00f10, "vorr%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
588 {FPU_NEON_EXT_V1, 0xf2300110, 0xffb00f10, "vorn%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
589 {FPU_NEON_EXT_V1, 0xf3000110, 0xffb00f10, "veor%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
590 {FPU_NEON_EXT_V1, 0xf3100110, 0xffb00f10, "vbsl%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
591 {FPU_NEON_EXT_V1, 0xf3200110, 0xffb00f10, "vbit%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
592 {FPU_NEON_EXT_V1, 0xf3300110, 0xffb00f10, "vbif%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
593 {FPU_NEON_EXT_V1, 0xf2000d00, 0xffa00f10, "vadd%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
594 {FPU_NEON_EXT_V1, 0xf2000d10, 0xffa00f10, "vmla%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
595 {FPU_NEON_EXT_V1, 0xf2000e00, 0xffa00f10, "vceq%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
596 {FPU_NEON_EXT_V1, 0xf2000f00, 0xffa00f10, "vmax%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
597 {FPU_NEON_EXT_V1, 0xf2000f10, 0xffa00f10, "vrecps%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
598 {FPU_NEON_EXT_V1, 0xf2200d00, 0xffa00f10, "vsub%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
599 {FPU_NEON_EXT_V1, 0xf2200d10, 0xffa00f10, "vmls%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
600 {FPU_NEON_EXT_V1, 0xf2200f00, 0xffa00f10, "vmin%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
601 {FPU_NEON_EXT_V1, 0xf2200f10, 0xffa00f10, "vrsqrts%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
602 {FPU_NEON_EXT_V1, 0xf3000d00, 0xffa00f10, "vpadd%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
603 {FPU_NEON_EXT_V1, 0xf3000d10, 0xffa00f10, "vmul%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
604 {FPU_NEON_EXT_V1, 0xf3000e00, 0xffa00f10, "vcge%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
605 {FPU_NEON_EXT_V1, 0xf3000e10, 0xffa00f10, "vacge%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
606 {FPU_NEON_EXT_V1, 0xf3000f00, 0xffa00f10, "vpmax%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
607 {FPU_NEON_EXT_V1, 0xf3200d00, 0xffa00f10, "vabd%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
608 {FPU_NEON_EXT_V1, 0xf3200e00, 0xffa00f10, "vcgt%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
609 {FPU_NEON_EXT_V1, 0xf3200e10, 0xffa00f10, "vacgt%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
610 {FPU_NEON_EXT_V1, 0xf3200f00, 0xffa00f10, "vpmin%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
611 {FPU_NEON_EXT_V1, 0xf2000800, 0xff800f10, "vadd%c.i%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"},
612 {FPU_NEON_EXT_V1, 0xf2000810, 0xff800f10, "vtst%c.%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
613 {FPU_NEON_EXT_V1, 0xf2000900, 0xff800f10, "vmla%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
614 {FPU_NEON_EXT_V1, 0xf2000b00, 0xff800f10, "vqdmulh%c.s%20-21S6\t%12-15,22R, %16-19,7R, %0-3,5R"},
615 {FPU_NEON_EXT_V1, 0xf2000b10, 0xff800f10, "vpadd%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
616 {FPU_NEON_EXT_V1, 0xf3000800, 0xff800f10, "vsub%c.i%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"},
617 {FPU_NEON_EXT_V1, 0xf3000810, 0xff800f10, "vceq%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
618 {FPU_NEON_EXT_V1, 0xf3000900, 0xff800f10, "vmls%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
619 {FPU_NEON_EXT_V1, 0xf3000b00, 0xff800f10, "vqrdmulh%c.s%20-21S6\t%12-15,22R, %16-19,7R, %0-3,5R"},
620 {FPU_NEON_EXT_V1, 0xf2000000, 0xfe800f10, "vhadd%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
621 {FPU_NEON_EXT_V1, 0xf2000010, 0xfe800f10, "vqadd%c.%24?us%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"},
622 {FPU_NEON_EXT_V1, 0xf2000100, 0xfe800f10, "vrhadd%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
623 {FPU_NEON_EXT_V1, 0xf2000200, 0xfe800f10, "vhsub%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
624 {FPU_NEON_EXT_V1, 0xf2000210, 0xfe800f10, "vqsub%c.%24?us%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"},
625 {FPU_NEON_EXT_V1, 0xf2000300, 0xfe800f10, "vcgt%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
626 {FPU_NEON_EXT_V1, 0xf2000310, 0xfe800f10, "vcge%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
62ac925e
JB
627 {FPU_NEON_EXT_V1, 0xf2000400, 0xfe800f10, "vshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"},
628 {FPU_NEON_EXT_V1, 0xf2000410, 0xfe800f10, "vqshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"},
629 {FPU_NEON_EXT_V1, 0xf2000500, 0xfe800f10, "vrshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"},
630 {FPU_NEON_EXT_V1, 0xf2000510, 0xfe800f10, "vqrshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"},
c22aaad1
PB
631 {FPU_NEON_EXT_V1, 0xf2000600, 0xfe800f10, "vmax%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
632 {FPU_NEON_EXT_V1, 0xf2000610, 0xfe800f10, "vmin%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
633 {FPU_NEON_EXT_V1, 0xf2000700, 0xfe800f10, "vabd%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
634 {FPU_NEON_EXT_V1, 0xf2000710, 0xfe800f10, "vaba%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
635 {FPU_NEON_EXT_V1, 0xf2000910, 0xfe800f10, "vmul%c.%24?pi%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
636 {FPU_NEON_EXT_V1, 0xf2000a00, 0xfe800f10, "vpmax%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
637 {FPU_NEON_EXT_V1, 0xf2000a10, 0xfe800f10, "vpmin%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
16980d0b 638
fe56b6ce 639 /* One register and an immediate value. */
c22aaad1
PB
640 {FPU_NEON_EXT_V1, 0xf2800e10, 0xfeb80fb0, "vmov%c.i8\t%12-15,22R, %E"},
641 {FPU_NEON_EXT_V1, 0xf2800e30, 0xfeb80fb0, "vmov%c.i64\t%12-15,22R, %E"},
642 {FPU_NEON_EXT_V1, 0xf2800f10, 0xfeb80fb0, "vmov%c.f32\t%12-15,22R, %E"},
643 {FPU_NEON_EXT_V1, 0xf2800810, 0xfeb80db0, "vmov%c.i16\t%12-15,22R, %E"},
644 {FPU_NEON_EXT_V1, 0xf2800830, 0xfeb80db0, "vmvn%c.i16\t%12-15,22R, %E"},
645 {FPU_NEON_EXT_V1, 0xf2800910, 0xfeb80db0, "vorr%c.i16\t%12-15,22R, %E"},
646 {FPU_NEON_EXT_V1, 0xf2800930, 0xfeb80db0, "vbic%c.i16\t%12-15,22R, %E"},
647 {FPU_NEON_EXT_V1, 0xf2800c10, 0xfeb80eb0, "vmov%c.i32\t%12-15,22R, %E"},
648 {FPU_NEON_EXT_V1, 0xf2800c30, 0xfeb80eb0, "vmvn%c.i32\t%12-15,22R, %E"},
649 {FPU_NEON_EXT_V1, 0xf2800110, 0xfeb809b0, "vorr%c.i32\t%12-15,22R, %E"},
650 {FPU_NEON_EXT_V1, 0xf2800130, 0xfeb809b0, "vbic%c.i32\t%12-15,22R, %E"},
651 {FPU_NEON_EXT_V1, 0xf2800010, 0xfeb808b0, "vmov%c.i32\t%12-15,22R, %E"},
652 {FPU_NEON_EXT_V1, 0xf2800030, 0xfeb808b0, "vmvn%c.i32\t%12-15,22R, %E"},
16980d0b 653
fe56b6ce 654 /* Two registers and a shift amount. */
c22aaad1
PB
655 {FPU_NEON_EXT_V1, 0xf2880810, 0xffb80fd0, "vshrn%c.i16\t%12-15,22D, %0-3,5Q, #%16-18e"},
656 {FPU_NEON_EXT_V1, 0xf2880850, 0xffb80fd0, "vrshrn%c.i16\t%12-15,22D, %0-3,5Q, #%16-18e"},
657 {FPU_NEON_EXT_V1, 0xf2880810, 0xfeb80fd0, "vqshrun%c.s16\t%12-15,22D, %0-3,5Q, #%16-18e"},
658 {FPU_NEON_EXT_V1, 0xf2880850, 0xfeb80fd0, "vqrshrun%c.s16\t%12-15,22D, %0-3,5Q, #%16-18e"},
659 {FPU_NEON_EXT_V1, 0xf2880910, 0xfeb80fd0, "vqshrn%c.%24?us16\t%12-15,22D, %0-3,5Q, #%16-18e"},
660 {FPU_NEON_EXT_V1, 0xf2880950, 0xfeb80fd0, "vqrshrn%c.%24?us16\t%12-15,22D, %0-3,5Q, #%16-18e"},
661 {FPU_NEON_EXT_V1, 0xf2880a10, 0xfeb80fd0, "vshll%c.%24?us8\t%12-15,22D, %0-3,5Q, #%16-18d"},
662 {FPU_NEON_EXT_V1, 0xf2900810, 0xffb00fd0, "vshrn%c.i32\t%12-15,22D, %0-3,5Q, #%16-19e"},
663 {FPU_NEON_EXT_V1, 0xf2900850, 0xffb00fd0, "vrshrn%c.i32\t%12-15,22D, %0-3,5Q, #%16-19e"},
664 {FPU_NEON_EXT_V1, 0xf2880510, 0xffb80f90, "vshl%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18d"},
665 {FPU_NEON_EXT_V1, 0xf3880410, 0xffb80f90, "vsri%c.8\t%12-15,22R, %0-3,5R, #%16-18e"},
666 {FPU_NEON_EXT_V1, 0xf3880510, 0xffb80f90, "vsli%c.8\t%12-15,22R, %0-3,5R, #%16-18d"},
667 {FPU_NEON_EXT_V1, 0xf3880610, 0xffb80f90, "vqshlu%c.s8\t%12-15,22R, %0-3,5R, #%16-18d"},
668 {FPU_NEON_EXT_V1, 0xf2900810, 0xfeb00fd0, "vqshrun%c.s32\t%12-15,22D, %0-3,5Q, #%16-19e"},
669 {FPU_NEON_EXT_V1, 0xf2900850, 0xfeb00fd0, "vqrshrun%c.s32\t%12-15,22D, %0-3,5Q, #%16-19e"},
670 {FPU_NEON_EXT_V1, 0xf2900910, 0xfeb00fd0, "vqshrn%c.%24?us32\t%12-15,22D, %0-3,5Q, #%16-19e"},
671 {FPU_NEON_EXT_V1, 0xf2900950, 0xfeb00fd0, "vqrshrn%c.%24?us32\t%12-15,22D, %0-3,5Q, #%16-19e"},
672 {FPU_NEON_EXT_V1, 0xf2900a10, 0xfeb00fd0, "vshll%c.%24?us16\t%12-15,22D, %0-3,5Q, #%16-19d"},
673 {FPU_NEON_EXT_V1, 0xf2880010, 0xfeb80f90, "vshr%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"},
674 {FPU_NEON_EXT_V1, 0xf2880110, 0xfeb80f90, "vsra%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"},
675 {FPU_NEON_EXT_V1, 0xf2880210, 0xfeb80f90, "vrshr%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"},
676 {FPU_NEON_EXT_V1, 0xf2880310, 0xfeb80f90, "vrsra%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"},
677 {FPU_NEON_EXT_V1, 0xf2880710, 0xfeb80f90, "vqshl%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18d"},
678 {FPU_NEON_EXT_V1, 0xf2a00810, 0xffa00fd0, "vshrn%c.i64\t%12-15,22D, %0-3,5Q, #%16-20e"},
679 {FPU_NEON_EXT_V1, 0xf2a00850, 0xffa00fd0, "vrshrn%c.i64\t%12-15,22D, %0-3,5Q, #%16-20e"},
680 {FPU_NEON_EXT_V1, 0xf2900510, 0xffb00f90, "vshl%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19d"},
681 {FPU_NEON_EXT_V1, 0xf3900410, 0xffb00f90, "vsri%c.16\t%12-15,22R, %0-3,5R, #%16-19e"},
682 {FPU_NEON_EXT_V1, 0xf3900510, 0xffb00f90, "vsli%c.16\t%12-15,22R, %0-3,5R, #%16-19d"},
683 {FPU_NEON_EXT_V1, 0xf3900610, 0xffb00f90, "vqshlu%c.s16\t%12-15,22R, %0-3,5R, #%16-19d"},
684 {FPU_NEON_EXT_V1, 0xf2a00a10, 0xfea00fd0, "vshll%c.%24?us32\t%12-15,22D, %0-3,5Q, #%16-20d"},
685 {FPU_NEON_EXT_V1, 0xf2900010, 0xfeb00f90, "vshr%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"},
686 {FPU_NEON_EXT_V1, 0xf2900110, 0xfeb00f90, "vsra%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"},
687 {FPU_NEON_EXT_V1, 0xf2900210, 0xfeb00f90, "vrshr%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"},
688 {FPU_NEON_EXT_V1, 0xf2900310, 0xfeb00f90, "vrsra%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"},
689 {FPU_NEON_EXT_V1, 0xf2900710, 0xfeb00f90, "vqshl%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19d"},
4ce8808b
RE
690 {FPU_NEON_EXT_V1, 0xf2a00810, 0xfea00fd0, "vqshrun%c.s64\t%12-15,22D, %0-3,5Q, #%16-20e"},
691 {FPU_NEON_EXT_V1, 0xf2a00850, 0xfea00fd0, "vqrshrun%c.s64\t%12-15,22D, %0-3,5Q, #%16-20e"},
692 {FPU_NEON_EXT_V1, 0xf2a00910, 0xfea00fd0, "vqshrn%c.%24?us64\t%12-15,22D, %0-3,5Q, #%16-20e"},
693 {FPU_NEON_EXT_V1, 0xf2a00950, 0xfea00fd0, "vqrshrn%c.%24?us64\t%12-15,22D, %0-3,5Q, #%16-20e"},
c22aaad1
PB
694 {FPU_NEON_EXT_V1, 0xf2a00510, 0xffa00f90, "vshl%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20d"},
695 {FPU_NEON_EXT_V1, 0xf3a00410, 0xffa00f90, "vsri%c.32\t%12-15,22R, %0-3,5R, #%16-20e"},
696 {FPU_NEON_EXT_V1, 0xf3a00510, 0xffa00f90, "vsli%c.32\t%12-15,22R, %0-3,5R, #%16-20d"},
697 {FPU_NEON_EXT_V1, 0xf3a00610, 0xffa00f90, "vqshlu%c.s32\t%12-15,22R, %0-3,5R, #%16-20d"},
698 {FPU_NEON_EXT_V1, 0xf2a00010, 0xfea00f90, "vshr%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"},
699 {FPU_NEON_EXT_V1, 0xf2a00110, 0xfea00f90, "vsra%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"},
700 {FPU_NEON_EXT_V1, 0xf2a00210, 0xfea00f90, "vrshr%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"},
701 {FPU_NEON_EXT_V1, 0xf2a00310, 0xfea00f90, "vrsra%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"},
702 {FPU_NEON_EXT_V1, 0xf2a00710, 0xfea00f90, "vqshl%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20d"},
703 {FPU_NEON_EXT_V1, 0xf2800590, 0xff800f90, "vshl%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21d"},
704 {FPU_NEON_EXT_V1, 0xf3800490, 0xff800f90, "vsri%c.64\t%12-15,22R, %0-3,5R, #%16-21e"},
705 {FPU_NEON_EXT_V1, 0xf3800590, 0xff800f90, "vsli%c.64\t%12-15,22R, %0-3,5R, #%16-21d"},
706 {FPU_NEON_EXT_V1, 0xf3800690, 0xff800f90, "vqshlu%c.s64\t%12-15,22R, %0-3,5R, #%16-21d"},
707 {FPU_NEON_EXT_V1, 0xf2800090, 0xfe800f90, "vshr%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"},
708 {FPU_NEON_EXT_V1, 0xf2800190, 0xfe800f90, "vsra%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"},
709 {FPU_NEON_EXT_V1, 0xf2800290, 0xfe800f90, "vrshr%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"},
710 {FPU_NEON_EXT_V1, 0xf2800390, 0xfe800f90, "vrsra%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"},
711 {FPU_NEON_EXT_V1, 0xf2800790, 0xfe800f90, "vqshl%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21d"},
712 {FPU_NEON_EXT_V1, 0xf2a00e10, 0xfea00e90, "vcvt%c.%24,8?usff32.%24,8?ffus32\t%12-15,22R, %0-3,5R, #%16-20e"},
16980d0b 713
fe56b6ce 714 /* Three registers of different lengths. */
c22aaad1
PB
715 {FPU_NEON_EXT_V1, 0xf2800e00, 0xfea00f50, "vmull%c.p%20S0\t%12-15,22Q, %16-19,7D, %0-3,5D"},
716 {FPU_NEON_EXT_V1, 0xf2800400, 0xff800f50, "vaddhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"},
717 {FPU_NEON_EXT_V1, 0xf2800600, 0xff800f50, "vsubhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"},
718 {FPU_NEON_EXT_V1, 0xf2800900, 0xff800f50, "vqdmlal%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %0-3,5D"},
719 {FPU_NEON_EXT_V1, 0xf2800b00, 0xff800f50, "vqdmlsl%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %0-3,5D"},
720 {FPU_NEON_EXT_V1, 0xf2800d00, 0xff800f50, "vqdmull%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %0-3,5D"},
721 {FPU_NEON_EXT_V1, 0xf3800400, 0xff800f50, "vraddhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"},
722 {FPU_NEON_EXT_V1, 0xf3800600, 0xff800f50, "vrsubhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"},
723 {FPU_NEON_EXT_V1, 0xf2800000, 0xfe800f50, "vaddl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
724 {FPU_NEON_EXT_V1, 0xf2800100, 0xfe800f50, "vaddw%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7Q, %0-3,5D"},
725 {FPU_NEON_EXT_V1, 0xf2800200, 0xfe800f50, "vsubl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
726 {FPU_NEON_EXT_V1, 0xf2800300, 0xfe800f50, "vsubw%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7Q, %0-3,5D"},
727 {FPU_NEON_EXT_V1, 0xf2800500, 0xfe800f50, "vabal%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
728 {FPU_NEON_EXT_V1, 0xf2800700, 0xfe800f50, "vabdl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
729 {FPU_NEON_EXT_V1, 0xf2800800, 0xfe800f50, "vmlal%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
730 {FPU_NEON_EXT_V1, 0xf2800a00, 0xfe800f50, "vmlsl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
731 {FPU_NEON_EXT_V1, 0xf2800c00, 0xfe800f50, "vmull%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
16980d0b 732
fe56b6ce 733 /* Two registers and a scalar. */
c22aaad1
PB
734 {FPU_NEON_EXT_V1, 0xf2800040, 0xff800f50, "vmla%c.i%20-21S6\t%12-15,22D, %16-19,7D, %D"},
735 {FPU_NEON_EXT_V1, 0xf2800140, 0xff800f50, "vmla%c.f%20-21Sa\t%12-15,22D, %16-19,7D, %D"},
736 {FPU_NEON_EXT_V1, 0xf2800340, 0xff800f50, "vqdmlal%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
737 {FPU_NEON_EXT_V1, 0xf2800440, 0xff800f50, "vmls%c.i%20-21S6\t%12-15,22D, %16-19,7D, %D"},
738 {FPU_NEON_EXT_V1, 0xf2800540, 0xff800f50, "vmls%c.f%20-21S6\t%12-15,22D, %16-19,7D, %D"},
739 {FPU_NEON_EXT_V1, 0xf2800740, 0xff800f50, "vqdmlsl%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
740 {FPU_NEON_EXT_V1, 0xf2800840, 0xff800f50, "vmul%c.i%20-21S6\t%12-15,22D, %16-19,7D, %D"},
741 {FPU_NEON_EXT_V1, 0xf2800940, 0xff800f50, "vmul%c.f%20-21Sa\t%12-15,22D, %16-19,7D, %D"},
742 {FPU_NEON_EXT_V1, 0xf2800b40, 0xff800f50, "vqdmull%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
743 {FPU_NEON_EXT_V1, 0xf2800c40, 0xff800f50, "vqdmulh%c.s%20-21S6\t%12-15,22D, %16-19,7D, %D"},
744 {FPU_NEON_EXT_V1, 0xf2800d40, 0xff800f50, "vqrdmulh%c.s%20-21S6\t%12-15,22D, %16-19,7D, %D"},
745 {FPU_NEON_EXT_V1, 0xf3800040, 0xff800f50, "vmla%c.i%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
746 {FPU_NEON_EXT_V1, 0xf3800140, 0xff800f50, "vmla%c.f%20-21Sa\t%12-15,22Q, %16-19,7Q, %D"},
747 {FPU_NEON_EXT_V1, 0xf3800440, 0xff800f50, "vmls%c.i%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
748 {FPU_NEON_EXT_V1, 0xf3800540, 0xff800f50, "vmls%c.f%20-21Sa\t%12-15,22Q, %16-19,7Q, %D"},
749 {FPU_NEON_EXT_V1, 0xf3800840, 0xff800f50, "vmul%c.i%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
750 {FPU_NEON_EXT_V1, 0xf3800940, 0xff800f50, "vmul%c.f%20-21Sa\t%12-15,22Q, %16-19,7Q, %D"},
751 {FPU_NEON_EXT_V1, 0xf3800c40, 0xff800f50, "vqdmulh%c.s%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
752 {FPU_NEON_EXT_V1, 0xf3800d40, 0xff800f50, "vqrdmulh%c.s%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
753 {FPU_NEON_EXT_V1, 0xf2800240, 0xfe800f50, "vmlal%c.%24?us%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
754 {FPU_NEON_EXT_V1, 0xf2800640, 0xfe800f50, "vmlsl%c.%24?us%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
755 {FPU_NEON_EXT_V1, 0xf2800a40, 0xfe800f50, "vmull%c.%24?us%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
16980d0b 756
fe56b6ce 757 /* Element and structure load/store. */
c22aaad1
PB
758 {FPU_NEON_EXT_V1, 0xf4a00fc0, 0xffb00fc0, "vld4%c.32\t%C"},
759 {FPU_NEON_EXT_V1, 0xf4a00c00, 0xffb00f00, "vld1%c.%6-7S2\t%C"},
760 {FPU_NEON_EXT_V1, 0xf4a00d00, 0xffb00f00, "vld2%c.%6-7S2\t%C"},
761 {FPU_NEON_EXT_V1, 0xf4a00e00, 0xffb00f00, "vld3%c.%6-7S2\t%C"},
762 {FPU_NEON_EXT_V1, 0xf4a00f00, 0xffb00f00, "vld4%c.%6-7S2\t%C"},
763 {FPU_NEON_EXT_V1, 0xf4000200, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"},
764 {FPU_NEON_EXT_V1, 0xf4000300, 0xff900f00, "v%21?ls%21?dt2%c.%6-7S2\t%A"},
765 {FPU_NEON_EXT_V1, 0xf4000400, 0xff900f00, "v%21?ls%21?dt3%c.%6-7S2\t%A"},
766 {FPU_NEON_EXT_V1, 0xf4000500, 0xff900f00, "v%21?ls%21?dt3%c.%6-7S2\t%A"},
767 {FPU_NEON_EXT_V1, 0xf4000600, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"},
768 {FPU_NEON_EXT_V1, 0xf4000700, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"},
769 {FPU_NEON_EXT_V1, 0xf4000800, 0xff900f00, "v%21?ls%21?dt2%c.%6-7S2\t%A"},
770 {FPU_NEON_EXT_V1, 0xf4000900, 0xff900f00, "v%21?ls%21?dt2%c.%6-7S2\t%A"},
771 {FPU_NEON_EXT_V1, 0xf4000a00, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"},
772 {FPU_NEON_EXT_V1, 0xf4000000, 0xff900e00, "v%21?ls%21?dt4%c.%6-7S2\t%A"},
773 {FPU_NEON_EXT_V1, 0xf4800000, 0xff900300, "v%21?ls%21?dt1%c.%10-11S2\t%B"},
774 {FPU_NEON_EXT_V1, 0xf4800100, 0xff900300, "v%21?ls%21?dt2%c.%10-11S2\t%B"},
775 {FPU_NEON_EXT_V1, 0xf4800200, 0xff900300, "v%21?ls%21?dt3%c.%10-11S2\t%B"},
776 {FPU_NEON_EXT_V1, 0xf4800300, 0xff900300, "v%21?ls%21?dt4%c.%10-11S2\t%B"},
16980d0b
JB
777
778 {0,0 ,0, 0}
779};
780
8f06b2d8
PB
781/* Opcode tables: ARM, 16-bit Thumb, 32-bit Thumb. All three are partially
782 ordered: they must be searched linearly from the top to obtain a correct
783 match. */
784
785/* print_insn_arm recognizes the following format control codes:
786
787 %% %
788
789 %a print address for ldr/str instruction
790 %s print address for ldr/str halfword/signextend instruction
c1e26897 791 %S like %s but allow UNPREDICTABLE addressing
8f06b2d8
PB
792 %b print branch destination
793 %c print condition code (always bits 28-31)
794 %m print register mask for ldm/stm instruction
795 %o print operand2 (immediate or register + shift)
796 %p print 'p' iff bits 12-15 are 15
797 %t print 't' iff bit 21 set and bit 24 clear
798 %B print arm BLX(1) destination
799 %C print the PSR sub type.
62b3e311
PB
800 %U print barrier type.
801 %P print address for pli instruction.
8f06b2d8
PB
802
803 %<bitfield>r print as an ARM register
ff4a8d2b
NC
804 %<bitfield>R as %r but r15 is UNPREDICTABLE
805 %<bitfield>{r|R}u as %{r|R} but if matches the other %u field then is UNPREDICTABLE
806 %<bitfield>{r|R}U as %{r|R} but if matches the other %U field then is UNPREDICTABLE
8f06b2d8
PB
807 %<bitfield>d print the bitfield in decimal
808 %<bitfield>W print the bitfield plus one in decimal
809 %<bitfield>x print the bitfield in hex
810 %<bitfield>X print the bitfield as 1 hex digit without leading "0x"
16980d0b
JB
811
812 %<bitfield>'c print specified char iff bitfield is all ones
813 %<bitfield>`c print specified char iff bitfield is all zeroes
814 %<bitfield>?ab... select from array of values in big endian order
4a5329c6 815
8f06b2d8
PB
816 %e print arm SMI operand (bits 0..7,8..19).
817 %E print the LSB and WIDTH fields of a BFI or BFC instruction.
818 %V print the 16-bit immediate field of a MOVT or MOVW instruction. */
2fbad815 819
8f06b2d8
PB
820static const struct opcode32 arm_opcodes[] =
821{
822 /* ARM instructions. */
fe56b6ce 823 {ARM_EXT_V1, 0xe1a00000, 0xffffffff, "nop\t\t\t; (mov r0, r0)"},
8f06b2d8 824 {ARM_EXT_V4T | ARM_EXT_V5, 0x012FFF10, 0x0ffffff0, "bx%c\t%0-3r"},
ab8e2090
NC
825 {ARM_EXT_V2, 0x00000090, 0x0fe000f0, "mul%20's%c\t%16-19R, %0-3R, %8-11R"},
826 {ARM_EXT_V2, 0x00200090, 0x0fe000f0, "mla%20's%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
ff4a8d2b
NC
827 {ARM_EXT_V2S, 0x01000090, 0x0fb00ff0, "swp%22'b%c\t%12-15RU, %0-3Ru, [%16-19RuU]"},
828 {ARM_EXT_V3M, 0x00800090, 0x0fa000f0, "%22?sumull%20's%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
829 {ARM_EXT_V3M, 0x00a00090, 0x0fa000f0, "%22?sumlal%20's%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
c19d1205 830
62b3e311
PB
831 /* V7 instructions. */
832 {ARM_EXT_V7, 0xf450f000, 0xfd70f000, "pli\t%P"},
833 {ARM_EXT_V7, 0x0320f0f0, 0x0ffffff0, "dbg%c\t#%0-3d"},
834 {ARM_EXT_V7, 0xf57ff050, 0xfffffff0, "dmb\t%U"},
835 {ARM_EXT_V7, 0xf57ff040, 0xfffffff0, "dsb\t%U"},
836 {ARM_EXT_V7, 0xf57ff060, 0xfffffff0, "isb\t%U"},
837
c19d1205 838 /* ARM V6T2 instructions. */
ff4a8d2b
NC
839 {ARM_EXT_V6T2, 0x07c0001f, 0x0fe0007f, "bfc%c\t%12-15R, %E"},
840 {ARM_EXT_V6T2, 0x07c00010, 0x0fe00070, "bfi%c\t%12-15R, %0-3r, %E"},
841 {ARM_EXT_V6T2, 0x00600090, 0x0ff000f0, "mls%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
842 {ARM_EXT_V6T2, 0x006000b0, 0x0f7000f0, "strht%c\t%12-15R, %S"},
aefd8a40
NC
843
844 {ARM_EXT_V6T2, 0x00300090, 0x0f3000f0, UNDEFINED_INSTRUCTION },
ff4a8d2b 845 {ARM_EXT_V6T2, 0x00300090, 0x0f300090, "ldr%6's%5?hbt%c\t%12-15R, %S"},
aefd8a40 846
ff4a8d2b
NC
847 {ARM_EXT_V6T2, 0x03000000, 0x0ff00000, "movw%c\t%12-15R, %V"},
848 {ARM_EXT_V6T2, 0x03400000, 0x0ff00000, "movt%c\t%12-15R, %V"},
849 {ARM_EXT_V6T2, 0x06ff0f30, 0x0fff0ff0, "rbit%c\t%12-15R, %0-3R"},
8f06b2d8 850 {ARM_EXT_V6T2, 0x07a00050, 0x0fa00070, "%22?usbfx%c\t%12-15r, %0-3r, #%7-11d, #%16-20W"},
885fc257 851
8f06b2d8 852 /* ARM V6Z instructions. */
3eb17e6b 853 {ARM_EXT_V6Z, 0x01600070, 0x0ff000f0, "smc%c\t%e"},
2fbad815 854
8f06b2d8
PB
855 /* ARM V6K instructions. */
856 {ARM_EXT_V6K, 0xf57ff01f, 0xffffffff, "clrex"},
ff4a8d2b
NC
857 {ARM_EXT_V6K, 0x01d00f9f, 0x0ff00fff, "ldrexb%c\t%12-15R, [%16-19R]"},
858 {ARM_EXT_V6K, 0x01b00f9f, 0x0ff00fff, "ldrexd%c\t%12-15r, [%16-19R]"},
859 {ARM_EXT_V6K, 0x01f00f9f, 0x0ff00fff, "ldrexh%c\t%12-15R, [%16-19R]"},
860 {ARM_EXT_V6K, 0x01c00f90, 0x0ff00ff0, "strexb%c\t%12-15R, %0-3R, [%16-19R]"},
861 {ARM_EXT_V6K, 0x01a00f90, 0x0ff00ff0, "strexd%c\t%12-15R, %0-3r, [%16-19R]"},
862 {ARM_EXT_V6K, 0x01e00f90, 0x0ff00ff0, "strexh%c\t%12-15R, %0-3R, [%16-19R]"},
c19d1205 863
8f06b2d8
PB
864 /* ARM V6K NOP hints. */
865 {ARM_EXT_V6K, 0x0320f001, 0x0fffffff, "yield%c"},
866 {ARM_EXT_V6K, 0x0320f002, 0x0fffffff, "wfe%c"},
867 {ARM_EXT_V6K, 0x0320f003, 0x0fffffff, "wfi%c"},
868 {ARM_EXT_V6K, 0x0320f004, 0x0fffffff, "sev%c"},
869 {ARM_EXT_V6K, 0x0320f000, 0x0fffff00, "nop%c\t{%0-7d}"},
c19d1205 870
fe56b6ce 871 /* ARM V6 instructions. */
a028a6f5
PB
872 {ARM_EXT_V6, 0xf1080000, 0xfffffe3f, "cpsie\t%8'a%7'i%6'f"},
873 {ARM_EXT_V6, 0xf10a0000, 0xfffffe20, "cpsie\t%8'a%7'i%6'f,#%0-4d"},
874 {ARM_EXT_V6, 0xf10C0000, 0xfffffe3f, "cpsid\t%8'a%7'i%6'f"},
875 {ARM_EXT_V6, 0xf10e0000, 0xfffffe20, "cpsid\t%8'a%7'i%6'f,#%0-4d"},
8f06b2d8 876 {ARM_EXT_V6, 0xf1000000, 0xfff1fe20, "cps\t#%0-4d"},
ff4a8d2b
NC
877 {ARM_EXT_V6, 0x06800010, 0x0ff00ff0, "pkhbt%c\t%12-15R, %16-19R, %0-3R"},
878 {ARM_EXT_V6, 0x06800010, 0x0ff00070, "pkhbt%c\t%12-15R, %16-19R, %0-3R, lsl #%7-11d"},
879 {ARM_EXT_V6, 0x06800050, 0x0ff00ff0, "pkhtb%c\t%12-15R, %16-19R, %0-3R, asr #32"},
880 {ARM_EXT_V6, 0x06800050, 0x0ff00070, "pkhtb%c\t%12-15R, %16-19R, %0-3R, asr #%7-11d"},
881 {ARM_EXT_V6, 0x01900f9f, 0x0ff00fff, "ldrex%c\tr%12-15d, [%16-19R]"},
882 {ARM_EXT_V6, 0x06200f10, 0x0ff00ff0, "qadd16%c\t%12-15R, %16-19R, %0-3R"},
883 {ARM_EXT_V6, 0x06200f90, 0x0ff00ff0, "qadd8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 884 {ARM_EXT_V6, 0x06200f30, 0x0ff00ff0, "qasx%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
885 {ARM_EXT_V6, 0x06200f70, 0x0ff00ff0, "qsub16%c\t%12-15R, %16-19R, %0-3R"},
886 {ARM_EXT_V6, 0x06200ff0, 0x0ff00ff0, "qsub8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 887 {ARM_EXT_V6, 0x06200f50, 0x0ff00ff0, "qsax%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
888 {ARM_EXT_V6, 0x06100f10, 0x0ff00ff0, "sadd16%c\t%12-15R, %16-19R, %0-3R"},
889 {ARM_EXT_V6, 0x06100f90, 0x0ff00ff0, "sadd8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 890 {ARM_EXT_V6, 0x06100f30, 0x0ff00ff0, "sasx%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
891 {ARM_EXT_V6, 0x06300f10, 0x0ff00ff0, "shadd16%c\t%12-15R, %16-19R, %0-3R"},
892 {ARM_EXT_V6, 0x06300f90, 0x0ff00ff0, "shadd8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 893 {ARM_EXT_V6, 0x06300f30, 0x0ff00ff0, "shasx%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
894 {ARM_EXT_V6, 0x06300f70, 0x0ff00ff0, "shsub16%c\t%12-15R, %16-19R, %0-3R"},
895 {ARM_EXT_V6, 0x06300ff0, 0x0ff00ff0, "shsub8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 896 {ARM_EXT_V6, 0x06300f50, 0x0ff00ff0, "shsax%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
897 {ARM_EXT_V6, 0x06100f70, 0x0ff00ff0, "ssub16%c\t%12-15R, %16-19R, %0-3R"},
898 {ARM_EXT_V6, 0x06100ff0, 0x0ff00ff0, "ssub8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 899 {ARM_EXT_V6, 0x06100f50, 0x0ff00ff0, "ssax%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
900 {ARM_EXT_V6, 0x06500f10, 0x0ff00ff0, "uadd16%c\t%12-15R, %16-19R, %0-3R"},
901 {ARM_EXT_V6, 0x06500f90, 0x0ff00ff0, "uadd8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 902 {ARM_EXT_V6, 0x06500f30, 0x0ff00ff0, "uasx%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
903 {ARM_EXT_V6, 0x06700f10, 0x0ff00ff0, "uhadd16%c\t%12-15R, %16-19R, %0-3R"},
904 {ARM_EXT_V6, 0x06700f90, 0x0ff00ff0, "uhadd8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 905 {ARM_EXT_V6, 0x06700f30, 0x0ff00ff0, "uhasx%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
906 {ARM_EXT_V6, 0x06700f70, 0x0ff00ff0, "uhsub16%c\t%12-15R, %16-19R, %0-3R"},
907 {ARM_EXT_V6, 0x06700ff0, 0x0ff00ff0, "uhsub8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 908 {ARM_EXT_V6, 0x06700f50, 0x0ff00ff0, "uhsax%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
909 {ARM_EXT_V6, 0x06600f10, 0x0ff00ff0, "uqadd16%c\t%12-15R, %16-19R, %0-3R"},
910 {ARM_EXT_V6, 0x06600f90, 0x0ff00ff0, "uqadd8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 911 {ARM_EXT_V6, 0x06600f30, 0x0ff00ff0, "uqasx%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
912 {ARM_EXT_V6, 0x06600f70, 0x0ff00ff0, "uqsub16%c\t%12-15R, %16-19R, %0-3R"},
913 {ARM_EXT_V6, 0x06600ff0, 0x0ff00ff0, "uqsub8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 914 {ARM_EXT_V6, 0x06600f50, 0x0ff00ff0, "uqsax%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
915 {ARM_EXT_V6, 0x06500f70, 0x0ff00ff0, "usub16%c\t%12-15R, %16-19R, %0-3R"},
916 {ARM_EXT_V6, 0x06500ff0, 0x0ff00ff0, "usub8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 917 {ARM_EXT_V6, 0x06500f50, 0x0ff00ff0, "usax%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
918 {ARM_EXT_V6, 0x06bf0f30, 0x0fff0ff0, "rev%c\t%12-15R, %0-3R"},
919 {ARM_EXT_V6, 0x06bf0fb0, 0x0fff0ff0, "rev16%c\t%12-15R, %0-3R"},
920 {ARM_EXT_V6, 0x06ff0fb0, 0x0fff0ff0, "revsh%c\t%12-15R, %0-3R"},
92c8bd79 921 {ARM_EXT_V6, 0xf8100a00, 0xfe50ffff, "rfe%23?id%24?ba\t%16-19r%21'!"},
ff4a8d2b
NC
922 {ARM_EXT_V6, 0x06bf0070, 0x0fff0ff0, "sxth%c\t%12-15R, %0-3R"},
923 {ARM_EXT_V6, 0x06bf0470, 0x0fff0ff0, "sxth%c\t%12-15R, %0-3R, ror #8"},
924 {ARM_EXT_V6, 0x06bf0870, 0x0fff0ff0, "sxth%c\t%12-15R, %0-3R, ror #16"},
925 {ARM_EXT_V6, 0x06bf0c70, 0x0fff0ff0, "sxth%c\t%12-15R, %0-3R, ror #24"},
926 {ARM_EXT_V6, 0x068f0070, 0x0fff0ff0, "sxtb16%c\t%12-15R, %0-3R"},
927 {ARM_EXT_V6, 0x068f0470, 0x0fff0ff0, "sxtb16%c\t%12-15R, %0-3R, ror #8"},
928 {ARM_EXT_V6, 0x068f0870, 0x0fff0ff0, "sxtb16%c\t%12-15R, %0-3R, ror #16"},
929 {ARM_EXT_V6, 0x068f0c70, 0x0fff0ff0, "sxtb16%c\t%12-15R, %0-3R, ror #24"},
930 {ARM_EXT_V6, 0x06af0070, 0x0fff0ff0, "sxtb%c\t%12-15R, %0-3R"},
931 {ARM_EXT_V6, 0x06af0470, 0x0fff0ff0, "sxtb%c\t%12-15R, %0-3R, ror #8"},
932 {ARM_EXT_V6, 0x06af0870, 0x0fff0ff0, "sxtb%c\t%12-15R, %0-3R, ror #16"},
933 {ARM_EXT_V6, 0x06af0c70, 0x0fff0ff0, "sxtb%c\t%12-15R, %0-3R, ror #24"},
934 {ARM_EXT_V6, 0x06ff0070, 0x0fff0ff0, "uxth%c\t%12-15R, %0-3R"},
935 {ARM_EXT_V6, 0x06ff0470, 0x0fff0ff0, "uxth%c\t%12-15R, %0-3R, ror #8"},
936 {ARM_EXT_V6, 0x06ff0870, 0x0fff0ff0, "uxth%c\t%12-15R, %0-3R, ror #16"},
937 {ARM_EXT_V6, 0x06ff0c70, 0x0fff0ff0, "uxth%c\t%12-15R, %0-3R, ror #24"},
938 {ARM_EXT_V6, 0x06cf0070, 0x0fff0ff0, "uxtb16%c\t%12-15R, %0-3R"},
939 {ARM_EXT_V6, 0x06cf0470, 0x0fff0ff0, "uxtb16%c\t%12-15R, %0-3R, ror #8"},
940 {ARM_EXT_V6, 0x06cf0870, 0x0fff0ff0, "uxtb16%c\t%12-15R, %0-3R, ror #16"},
941 {ARM_EXT_V6, 0x06cf0c70, 0x0fff0ff0, "uxtb16%c\t%12-15R, %0-3R, ror #24"},
942 {ARM_EXT_V6, 0x06ef0070, 0x0fff0ff0, "uxtb%c\t%12-15R, %0-3R"},
943 {ARM_EXT_V6, 0x06ef0470, 0x0fff0ff0, "uxtb%c\t%12-15R, %0-3R, ror #8"},
944 {ARM_EXT_V6, 0x06ef0870, 0x0fff0ff0, "uxtb%c\t%12-15R, %0-3R, ror #16"},
945 {ARM_EXT_V6, 0x06ef0c70, 0x0fff0ff0, "uxtb%c\t%12-15R, %0-3R, ror #24"},
946 {ARM_EXT_V6, 0x06b00070, 0x0ff00ff0, "sxtah%c\t%12-15R, %16-19r, %0-3R"},
947 {ARM_EXT_V6, 0x06b00470, 0x0ff00ff0, "sxtah%c\t%12-15R, %16-19r, %0-3R, ror #8"},
948 {ARM_EXT_V6, 0x06b00870, 0x0ff00ff0, "sxtah%c\t%12-15R, %16-19r, %0-3R, ror #16"},
949 {ARM_EXT_V6, 0x06b00c70, 0x0ff00ff0, "sxtah%c\t%12-15R, %16-19r, %0-3R, ror #24"},
950 {ARM_EXT_V6, 0x06800070, 0x0ff00ff0, "sxtab16%c\t%12-15R, %16-19r, %0-3R"},
951 {ARM_EXT_V6, 0x06800470, 0x0ff00ff0, "sxtab16%c\t%12-15R, %16-19r, %0-3R, ror #8"},
952 {ARM_EXT_V6, 0x06800870, 0x0ff00ff0, "sxtab16%c\t%12-15R, %16-19r, %0-3R, ror #16"},
953 {ARM_EXT_V6, 0x06800c70, 0x0ff00ff0, "sxtab16%c\t%12-15R, %16-19r, %0-3R, ror #24"},
954 {ARM_EXT_V6, 0x06a00070, 0x0ff00ff0, "sxtab%c\t%12-15R, %16-19r, %0-3R"},
955 {ARM_EXT_V6, 0x06a00470, 0x0ff00ff0, "sxtab%c\t%12-15R, %16-19r, %0-3R, ror #8"},
956 {ARM_EXT_V6, 0x06a00870, 0x0ff00ff0, "sxtab%c\t%12-15R, %16-19r, %0-3R, ror #16"},
957 {ARM_EXT_V6, 0x06a00c70, 0x0ff00ff0, "sxtab%c\t%12-15R, %16-19r, %0-3R, ror #24"},
958 {ARM_EXT_V6, 0x06f00070, 0x0ff00ff0, "uxtah%c\t%12-15R, %16-19r, %0-3R"},
959 {ARM_EXT_V6, 0x06f00470, 0x0ff00ff0, "uxtah%c\t%12-15R, %16-19r, %0-3R, ror #8"},
960 {ARM_EXT_V6, 0x06f00870, 0x0ff00ff0, "uxtah%c\t%12-15R, %16-19r, %0-3R, ror #16"},
961 {ARM_EXT_V6, 0x06f00c70, 0x0ff00ff0, "uxtah%c\t%12-15R, %16-19r, %0-3R, ror #24"},
962 {ARM_EXT_V6, 0x06c00070, 0x0ff00ff0, "uxtab16%c\t%12-15R, %16-19r, %0-3R"},
963 {ARM_EXT_V6, 0x06c00470, 0x0ff00ff0, "uxtab16%c\t%12-15R, %16-19r, %0-3R, ror #8"},
964 {ARM_EXT_V6, 0x06c00870, 0x0ff00ff0, "uxtab16%c\t%12-15R, %16-19r, %0-3R, ror #16"},
965 {ARM_EXT_V6, 0x06c00c70, 0x0ff00ff0, "uxtab16%c\t%12-15R, %16-19r, %0-3R, ROR #24"},
966 {ARM_EXT_V6, 0x06e00070, 0x0ff00ff0, "uxtab%c\t%12-15R, %16-19r, %0-3R"},
967 {ARM_EXT_V6, 0x06e00470, 0x0ff00ff0, "uxtab%c\t%12-15R, %16-19r, %0-3R, ror #8"},
968 {ARM_EXT_V6, 0x06e00870, 0x0ff00ff0, "uxtab%c\t%12-15R, %16-19r, %0-3R, ror #16"},
969 {ARM_EXT_V6, 0x06e00c70, 0x0ff00ff0, "uxtab%c\t%12-15R, %16-19r, %0-3R, ror #24"},
970 {ARM_EXT_V6, 0x06800fb0, 0x0ff00ff0, "sel%c\t%12-15R, %16-19R, %0-3R"},
8f06b2d8 971 {ARM_EXT_V6, 0xf1010000, 0xfffffc00, "setend\t%9?ble"},
ff4a8d2b
NC
972 {ARM_EXT_V6, 0x0700f010, 0x0ff0f0d0, "smuad%5'x%c\t%16-19R, %0-3R, %8-11R"},
973 {ARM_EXT_V6, 0x0700f050, 0x0ff0f0d0, "smusd%5'x%c\t%16-19R, %0-3R, %8-11R"},
974 {ARM_EXT_V6, 0x07000010, 0x0ff000d0, "smlad%5'x%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
975 {ARM_EXT_V6, 0x07400010, 0x0ff000d0, "smlald%5'x%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
976 {ARM_EXT_V6, 0x07000050, 0x0ff000d0, "smlsd%5'x%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
977 {ARM_EXT_V6, 0x07400050, 0x0ff000d0, "smlsld%5'x%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
978 {ARM_EXT_V6, 0x0750f010, 0x0ff0f0d0, "smmul%5'r%c\t%16-19R, %0-3R, %8-11R"},
979 {ARM_EXT_V6, 0x07500010, 0x0ff000d0, "smmla%5'r%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
980 {ARM_EXT_V6, 0x075000d0, 0x0ff000d0, "smmls%5'r%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
b6702015 981 {ARM_EXT_V6, 0xf84d0500, 0xfe5fffe0, "srs%23?id%24?ba\t%16-19r%21'!, #%0-4d"},
ff4a8d2b
NC
982 {ARM_EXT_V6, 0x06a00010, 0x0fe00ff0, "ssat%c\t%12-15R, #%16-20W, %0-3R"},
983 {ARM_EXT_V6, 0x06a00010, 0x0fe00070, "ssat%c\t%12-15R, #%16-20W, %0-3R, lsl #%7-11d"},
984 {ARM_EXT_V6, 0x06a00050, 0x0fe00070, "ssat%c\t%12-15R, #%16-20W, %0-3R, asr #%7-11d"},
8f06b2d8 985 {ARM_EXT_V6, 0x06a00f30, 0x0ff00ff0, "ssat16%c\t%12-15r, #%16-19W, %0-3r"},
ff4a8d2b
NC
986 {ARM_EXT_V6, 0x01800f90, 0x0ff00ff0, "strex%c\t%12-15R, %0-3R, [%16-19R]"},
987 {ARM_EXT_V6, 0x00400090, 0x0ff000f0, "umaal%c\t%12-15R, %16-19R, %0-3R, %8-11R"},
988 {ARM_EXT_V6, 0x0780f010, 0x0ff0f0f0, "usad8%c\t%16-19R, %0-3R, %8-11R"},
989 {ARM_EXT_V6, 0x07800010, 0x0ff000f0, "usada8%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
990 {ARM_EXT_V6, 0x06e00010, 0x0fe00ff0, "usat%c\t%12-15R, #%16-20d, %0-3R"},
991 {ARM_EXT_V6, 0x06e00010, 0x0fe00070, "usat%c\t%12-15R, #%16-20d, %0-3R, lsl #%7-11d"},
992 {ARM_EXT_V6, 0x06e00050, 0x0fe00070, "usat%c\t%12-15R, #%16-20d, %0-3R, asr #%7-11d"},
993 {ARM_EXT_V6, 0x06e00f30, 0x0ff00ff0, "usat16%c\t%12-15R, #%16-19d, %0-3R"},
c19d1205 994
8f06b2d8 995 /* V5J instruction. */
ff4a8d2b 996 {ARM_EXT_V5J, 0x012fff20, 0x0ffffff0, "bxj%c\t%0-3R"},
c19d1205 997
8f06b2d8
PB
998 /* V5 Instructions. */
999 {ARM_EXT_V5, 0xe1200070, 0xfff000f0, "bkpt\t0x%16-19X%12-15X%8-11X%0-3X"},
1000 {ARM_EXT_V5, 0xfa000000, 0xfe000000, "blx\t%B"},
ff4a8d2b 1001 {ARM_EXT_V5, 0x012fff30, 0x0ffffff0, "blx%c\t%0-3R"},
ab8e2090 1002 {ARM_EXT_V5, 0x016f0f10, 0x0fff0ff0, "clz%c\t%12-15R, %0-3R"},
c19d1205 1003
8f06b2d8 1004 /* V5E "El Segundo" Instructions. */
37b37b2d
RE
1005 {ARM_EXT_V5E, 0x000000d0, 0x0e1000f0, "ldrd%c\t%12-15r, %s"},
1006 {ARM_EXT_V5E, 0x000000f0, 0x0e1000f0, "strd%c\t%12-15r, %s"},
8f06b2d8 1007 {ARM_EXT_V5E, 0xf450f000, 0xfc70f000, "pld\t%a"},
ff4a8d2b
NC
1008 {ARM_EXT_V5ExP, 0x01000080, 0x0ff000f0, "smlabb%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
1009 {ARM_EXT_V5ExP, 0x010000a0, 0x0ff000f0, "smlatb%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
1010 {ARM_EXT_V5ExP, 0x010000c0, 0x0ff000f0, "smlabt%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
1011 {ARM_EXT_V5ExP, 0x010000e0, 0x0ff000f0, "smlatt%c\t%16-19r, %0-3r, %8-11R, %12-15R"},
c19d1205 1012
ff4a8d2b
NC
1013 {ARM_EXT_V5ExP, 0x01200080, 0x0ff000f0, "smlawb%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
1014 {ARM_EXT_V5ExP, 0x012000c0, 0x0ff000f0, "smlawt%c\t%16-19R, %0-3r, %8-11R, %12-15R"},
c19d1205 1015
ff4a8d2b
NC
1016 {ARM_EXT_V5ExP, 0x01400080, 0x0ff000f0, "smlalbb%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
1017 {ARM_EXT_V5ExP, 0x014000a0, 0x0ff000f0, "smlaltb%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
1018 {ARM_EXT_V5ExP, 0x014000c0, 0x0ff000f0, "smlalbt%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
1019 {ARM_EXT_V5ExP, 0x014000e0, 0x0ff000f0, "smlaltt%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
c19d1205 1020
ff4a8d2b
NC
1021 {ARM_EXT_V5ExP, 0x01600080, 0x0ff0f0f0, "smulbb%c\t%16-19R, %0-3R, %8-11R"},
1022 {ARM_EXT_V5ExP, 0x016000a0, 0x0ff0f0f0, "smultb%c\t%16-19R, %0-3R, %8-11R"},
1023 {ARM_EXT_V5ExP, 0x016000c0, 0x0ff0f0f0, "smulbt%c\t%16-19R, %0-3R, %8-11R"},
1024 {ARM_EXT_V5ExP, 0x016000e0, 0x0ff0f0f0, "smultt%c\t%16-19R, %0-3R, %8-11R"},
4a5329c6 1025
ff4a8d2b
NC
1026 {ARM_EXT_V5ExP, 0x012000a0, 0x0ff0f0f0, "smulwb%c\t%16-19R, %0-3R, %8-11R"},
1027 {ARM_EXT_V5ExP, 0x012000e0, 0x0ff0f0f0, "smulwt%c\t%16-19R, %0-3R, %8-11R"},
4a5329c6 1028
ff4a8d2b
NC
1029 {ARM_EXT_V5ExP, 0x01000050, 0x0ff00ff0, "qadd%c\t%12-15R, %0-3R, %16-19R"},
1030 {ARM_EXT_V5ExP, 0x01400050, 0x0ff00ff0, "qdadd%c\t%12-15R, %0-3R, %16-19R"},
1031 {ARM_EXT_V5ExP, 0x01200050, 0x0ff00ff0, "qsub%c\t%12-15R, %0-3R, %16-19R"},
1032 {ARM_EXT_V5ExP, 0x01600050, 0x0ff00ff0, "qdsub%c\t%12-15R, %0-3R, %16-19R"},
c19d1205 1033
8f06b2d8 1034 /* ARM Instructions. */
05413229 1035 {ARM_EXT_V1, 0x052d0004, 0x0fff0fff, "push%c\t{%12-15r}\t\t; (str%c %12-15r, %a)"},
ab8e2090
NC
1036
1037 {ARM_EXT_V1, 0x04400000, 0x0e500000, "strb%t%c\t%12-15R, %a"},
1038 {ARM_EXT_V1, 0x04000000, 0x0e500000, "str%t%c\t%12-15r, %a"},
1039 {ARM_EXT_V1, 0x06400000, 0x0e500ff0, "strb%t%c\t%12-15R, %a"},
1040 {ARM_EXT_V1, 0x06000000, 0x0e500ff0, "str%t%c\t%12-15r, %a"},
1041 {ARM_EXT_V1, 0x04400000, 0x0c500010, "strb%t%c\t%12-15R, %a"},
1042 {ARM_EXT_V1, 0x04000000, 0x0c500010, "str%t%c\t%12-15r, %a"},
1043
1044 {ARM_EXT_V1, 0x04400000, 0x0e500000, "strb%c\t%12-15R, %a"},
1045 {ARM_EXT_V1, 0x06400000, 0x0e500010, "strb%c\t%12-15R, %a"},
1046 {ARM_EXT_V1, 0x004000b0, 0x0e5000f0, "strh%c\t%12-15R, %s"},
1047 {ARM_EXT_V1, 0x000000b0, 0x0e500ff0, "strh%c\t%12-15R, %s"},
aefd8a40
NC
1048
1049 {ARM_EXT_V1, 0x00500090, 0x0e5000f0, UNDEFINED_INSTRUCTION},
ab8e2090 1050 {ARM_EXT_V1, 0x00500090, 0x0e500090, "ldr%6's%5?hb%c\t%12-15R, %s"},
aefd8a40 1051 {ARM_EXT_V1, 0x00100090, 0x0e500ff0, UNDEFINED_INSTRUCTION},
ab8e2090 1052 {ARM_EXT_V1, 0x00100090, 0x0e500f90, "ldr%6's%5?hb%c\t%12-15R, %s"},
74bdfecf
NC
1053
1054 {ARM_EXT_V1, 0x02000000, 0x0fe00000, "and%20's%c\t%12-15r, %16-19r, %o"},
1055 {ARM_EXT_V1, 0x00000000, 0x0fe00010, "and%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1056 {ARM_EXT_V1, 0x00000010, 0x0fe00090, "and%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1057
1058 {ARM_EXT_V1, 0x02200000, 0x0fe00000, "eor%20's%c\t%12-15r, %16-19r, %o"},
1059 {ARM_EXT_V1, 0x00200000, 0x0fe00010, "eor%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1060 {ARM_EXT_V1, 0x00200010, 0x0fe00090, "eor%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1061
1062 {ARM_EXT_V1, 0x02400000, 0x0fe00000, "sub%20's%c\t%12-15r, %16-19r, %o"},
1063 {ARM_EXT_V1, 0x00400000, 0x0fe00010, "sub%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1064 {ARM_EXT_V1, 0x00400010, 0x0fe00090, "sub%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1065
1066 {ARM_EXT_V1, 0x02600000, 0x0fe00000, "rsb%20's%c\t%12-15r, %16-19r, %o"},
1067 {ARM_EXT_V1, 0x00600000, 0x0fe00010, "rsb%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1068 {ARM_EXT_V1, 0x00600010, 0x0fe00090, "rsb%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1069
1070 {ARM_EXT_V1, 0x02800000, 0x0fe00000, "add%20's%c\t%12-15r, %16-19r, %o"},
1071 {ARM_EXT_V1, 0x00800000, 0x0fe00010, "add%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1072 {ARM_EXT_V1, 0x00800010, 0x0fe00090, "add%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1073
1074 {ARM_EXT_V1, 0x02a00000, 0x0fe00000, "adc%20's%c\t%12-15r, %16-19r, %o"},
1075 {ARM_EXT_V1, 0x00a00000, 0x0fe00010, "adc%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1076 {ARM_EXT_V1, 0x00a00010, 0x0fe00090, "adc%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1077
1078 {ARM_EXT_V1, 0x02c00000, 0x0fe00000, "sbc%20's%c\t%12-15r, %16-19r, %o"},
1079 {ARM_EXT_V1, 0x00c00000, 0x0fe00010, "sbc%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1080 {ARM_EXT_V1, 0x00c00010, 0x0fe00090, "sbc%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1081
1082 {ARM_EXT_V1, 0x02e00000, 0x0fe00000, "rsc%20's%c\t%12-15r, %16-19r, %o"},
1083 {ARM_EXT_V1, 0x00e00000, 0x0fe00010, "rsc%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1084 {ARM_EXT_V1, 0x00e00010, 0x0fe00090, "rsc%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf 1085
8f06b2d8 1086 {ARM_EXT_V3, 0x0120f000, 0x0db0f000, "msr%c\t%22?SCPSR%C, %o"},
ab8e2090 1087 {ARM_EXT_V3, 0x010f0000, 0x0fbf0fff, "mrs%c\t%12-15R, %22?SCPSR"},
74bdfecf
NC
1088
1089 {ARM_EXT_V1, 0x03000000, 0x0fe00000, "tst%p%c\t%16-19r, %o"},
1090 {ARM_EXT_V1, 0x01000000, 0x0fe00010, "tst%p%c\t%16-19r, %o"},
ff4a8d2b 1091 {ARM_EXT_V1, 0x01000010, 0x0fe00090, "tst%p%c\t%16-19R, %o"},
74bdfecf
NC
1092
1093 {ARM_EXT_V1, 0x03200000, 0x0fe00000, "teq%p%c\t%16-19r, %o"},
1094 {ARM_EXT_V1, 0x01200000, 0x0fe00010, "teq%p%c\t%16-19r, %o"},
ff4a8d2b 1095 {ARM_EXT_V1, 0x01200010, 0x0fe00090, "teq%p%c\t%16-19R, %o"},
74bdfecf
NC
1096
1097 {ARM_EXT_V1, 0x03400000, 0x0fe00000, "cmp%p%c\t%16-19r, %o"},
ff4a8d2b 1098 {ARM_EXT_V3, 0x01400000, 0x0ff00010, "mrs%c\t%12-15R, %22?SCPSR"},
74bdfecf 1099 {ARM_EXT_V1, 0x01400000, 0x0fe00010, "cmp%p%c\t%16-19r, %o"},
ff4a8d2b 1100 {ARM_EXT_V1, 0x01400010, 0x0fe00090, "cmp%p%c\t%16-19R, %o"},
74bdfecf
NC
1101
1102 {ARM_EXT_V1, 0x03600000, 0x0fe00000, "cmn%p%c\t%16-19r, %o"},
1103 {ARM_EXT_V1, 0x01600000, 0x0fe00010, "cmn%p%c\t%16-19r, %o"},
ff4a8d2b 1104 {ARM_EXT_V1, 0x01600010, 0x0fe00090, "cmn%p%c\t%16-19R, %o"},
74bdfecf
NC
1105
1106 {ARM_EXT_V1, 0x03800000, 0x0fe00000, "orr%20's%c\t%12-15r, %16-19r, %o"},
1107 {ARM_EXT_V1, 0x01800000, 0x0fe00010, "orr%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1108 {ARM_EXT_V1, 0x01800010, 0x0fe00090, "orr%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf 1109
37b37b2d
RE
1110 {ARM_EXT_V1, 0x03a00000, 0x0fef0000, "mov%20's%c\t%12-15r, %o"},
1111 {ARM_EXT_V1, 0x01a00000, 0x0def0ff0, "mov%20's%c\t%12-15r, %0-3r"},
ff4a8d2b
NC
1112 {ARM_EXT_V1, 0x01a00000, 0x0def0060, "lsl%20's%c\t%12-15R, %q"},
1113 {ARM_EXT_V1, 0x01a00020, 0x0def0060, "lsr%20's%c\t%12-15R, %q"},
1114 {ARM_EXT_V1, 0x01a00040, 0x0def0060, "asr%20's%c\t%12-15R, %q"},
37b37b2d 1115 {ARM_EXT_V1, 0x01a00060, 0x0def0ff0, "rrx%20's%c\t%12-15r, %0-3r"},
ff4a8d2b 1116 {ARM_EXT_V1, 0x01a00060, 0x0def0060, "ror%20's%c\t%12-15R, %q"},
74bdfecf
NC
1117
1118 {ARM_EXT_V1, 0x03c00000, 0x0fe00000, "bic%20's%c\t%12-15r, %16-19r, %o"},
1119 {ARM_EXT_V1, 0x01c00000, 0x0fe00010, "bic%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1120 {ARM_EXT_V1, 0x01c00010, 0x0fe00090, "bic%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1121
1122 {ARM_EXT_V1, 0x03e00000, 0x0fe00000, "mvn%20's%c\t%12-15r, %o"},
1123 {ARM_EXT_V1, 0x01e00000, 0x0fe00010, "mvn%20's%c\t%12-15r, %o"},
ff4a8d2b 1124 {ARM_EXT_V1, 0x01e00010, 0x0fe00090, "mvn%20's%c\t%12-15R, %o"},
74bdfecf 1125
05413229 1126 {ARM_EXT_V1, 0x06000010, 0x0e000010, UNDEFINED_INSTRUCTION},
37b37b2d 1127 {ARM_EXT_V1, 0x049d0004, 0x0fff0fff, "pop%c\t{%12-15r}\t\t; (ldr%c %12-15r, %a)"},
ab8e2090
NC
1128
1129 {ARM_EXT_V1, 0x04500000, 0x0c500000, "ldrb%t%c\t%12-15R, %a"},
1130
1131 {ARM_EXT_V1, 0x04300000, 0x0d700000, "ldrt%c\t%12-15R, %a"},
1132 {ARM_EXT_V1, 0x04100000, 0x0c500000, "ldr%c\t%12-15r, %a"},
1133
37b37b2d 1134 {ARM_EXT_V1, 0x092d0000, 0x0fff0000, "push%c\t%m"},
ab8e2090
NC
1135 {ARM_EXT_V1, 0x08800000, 0x0ff00000, "stm%c\t%16-19R%21'!, %m%22'^"},
1136 {ARM_EXT_V1, 0x08000000, 0x0e100000, "stm%23?id%24?ba%c\t%16-19R%21'!, %m%22'^"},
37b37b2d 1137 {ARM_EXT_V1, 0x08bd0000, 0x0fff0000, "pop%c\t%m"},
ab8e2090
NC
1138 {ARM_EXT_V1, 0x08900000, 0x0f900000, "ldm%c\t%16-19R%21'!, %m%22'^"},
1139 {ARM_EXT_V1, 0x08100000, 0x0e100000, "ldm%23?id%24?ba%c\t%16-19R%21'!, %m%22'^"},
8f06b2d8 1140 {ARM_EXT_V1, 0x0a000000, 0x0e000000, "b%24'l%c\t%b"},
c16d2bf0 1141 {ARM_EXT_V1, 0x0f000000, 0x0f000000, "svc%c\t%0-23x"},
8f06b2d8
PB
1142
1143 /* The rest. */
05413229 1144 {ARM_EXT_V1, 0x00000000, 0x00000000, UNDEFINED_INSTRUCTION},
8f06b2d8
PB
1145 {0, 0x00000000, 0x00000000, 0}
1146};
1147
1148/* print_insn_thumb16 recognizes the following format control codes:
1149
1150 %S print Thumb register (bits 3..5 as high number if bit 6 set)
1151 %D print Thumb register (bits 0..2 as high number if bit 7 set)
1152 %<bitfield>I print bitfield as a signed decimal
1153 (top bit of range being the sign bit)
1154 %N print Thumb register mask (with LR)
1155 %O print Thumb register mask (with PC)
1156 %M print Thumb register mask
1157 %b print CZB's 6-bit unsigned branch destination
1158 %s print Thumb right-shift immediate (6..10; 0 == 32).
c22aaad1
PB
1159 %c print the condition code
1160 %C print the condition code, or "s" if not conditional
1161 %x print warning if conditional an not at end of IT block"
1162 %X print "\t; unpredictable <IT:code>" if conditional
1163 %I print IT instruction suffix and operands
4547cb56 1164 %W print Thumb Writeback indicator for LDMIA
8f06b2d8
PB
1165 %<bitfield>r print bitfield as an ARM register
1166 %<bitfield>d print bitfield as a decimal
1167 %<bitfield>H print (bitfield * 2) as a decimal
1168 %<bitfield>W print (bitfield * 4) as a decimal
1169 %<bitfield>a print (bitfield * 4) as a pc-rel offset + decoded symbol
1170 %<bitfield>B print Thumb branch destination (signed displacement)
1171 %<bitfield>c print bitfield as a condition code
1172 %<bitnum>'c print specified char iff bit is one
1173 %<bitnum>?ab print a if bit is one else print b. */
1174
1175static const struct opcode16 thumb_opcodes[] =
1176{
1177 /* Thumb instructions. */
1178
1179 /* ARM V6K no-argument instructions. */
c22aaad1
PB
1180 {ARM_EXT_V6K, 0xbf00, 0xffff, "nop%c"},
1181 {ARM_EXT_V6K, 0xbf10, 0xffff, "yield%c"},
1182 {ARM_EXT_V6K, 0xbf20, 0xffff, "wfe%c"},
1183 {ARM_EXT_V6K, 0xbf30, 0xffff, "wfi%c"},
1184 {ARM_EXT_V6K, 0xbf40, 0xffff, "sev%c"},
1185 {ARM_EXT_V6K, 0xbf00, 0xff0f, "nop%c\t{%4-7d}"},
8f06b2d8
PB
1186
1187 /* ARM V6T2 instructions. */
c22aaad1
PB
1188 {ARM_EXT_V6T2, 0xb900, 0xfd00, "cbnz\t%0-2r, %b%X"},
1189 {ARM_EXT_V6T2, 0xb100, 0xfd00, "cbz\t%0-2r, %b%X"},
1190 {ARM_EXT_V6T2, 0xbf00, 0xff00, "it%I%X"},
8f06b2d8
PB
1191
1192 /* ARM V6. */
c22aaad1
PB
1193 {ARM_EXT_V6, 0xb660, 0xfff8, "cpsie\t%2'a%1'i%0'f%X"},
1194 {ARM_EXT_V6, 0xb670, 0xfff8, "cpsid\t%2'a%1'i%0'f%X"},
1195 {ARM_EXT_V6, 0x4600, 0xffc0, "mov%c\t%0-2r, %3-5r"},
1196 {ARM_EXT_V6, 0xba00, 0xffc0, "rev%c\t%0-2r, %3-5r"},
1197 {ARM_EXT_V6, 0xba40, 0xffc0, "rev16%c\t%0-2r, %3-5r"},
1198 {ARM_EXT_V6, 0xbac0, 0xffc0, "revsh%c\t%0-2r, %3-5r"},
1199 {ARM_EXT_V6, 0xb650, 0xfff7, "setend\t%3?ble%X"},
1200 {ARM_EXT_V6, 0xb200, 0xffc0, "sxth%c\t%0-2r, %3-5r"},
1201 {ARM_EXT_V6, 0xb240, 0xffc0, "sxtb%c\t%0-2r, %3-5r"},
1202 {ARM_EXT_V6, 0xb280, 0xffc0, "uxth%c\t%0-2r, %3-5r"},
1203 {ARM_EXT_V6, 0xb2c0, 0xffc0, "uxtb%c\t%0-2r, %3-5r"},
8f06b2d8
PB
1204
1205 /* ARM V5 ISA extends Thumb. */
c22aaad1 1206 {ARM_EXT_V5T, 0xbe00, 0xff00, "bkpt\t%0-7x"}, /* Is always unconditional. */
8f06b2d8 1207 /* This is BLX(2). BLX(1) is a 32-bit instruction. */
c22aaad1 1208 {ARM_EXT_V5T, 0x4780, 0xff87, "blx%c\t%3-6r%x"}, /* note: 4 bit register number. */
8f06b2d8 1209 /* ARM V4T ISA (Thumb v1). */
fe56b6ce 1210 {ARM_EXT_V4T, 0x46C0, 0xFFFF, "nop%c\t\t\t; (mov r8, r8)"},
8f06b2d8 1211 /* Format 4. */
c22aaad1
PB
1212 {ARM_EXT_V4T, 0x4000, 0xFFC0, "and%C\t%0-2r, %3-5r"},
1213 {ARM_EXT_V4T, 0x4040, 0xFFC0, "eor%C\t%0-2r, %3-5r"},
1214 {ARM_EXT_V4T, 0x4080, 0xFFC0, "lsl%C\t%0-2r, %3-5r"},
1215 {ARM_EXT_V4T, 0x40C0, 0xFFC0, "lsr%C\t%0-2r, %3-5r"},
1216 {ARM_EXT_V4T, 0x4100, 0xFFC0, "asr%C\t%0-2r, %3-5r"},
1217 {ARM_EXT_V4T, 0x4140, 0xFFC0, "adc%C\t%0-2r, %3-5r"},
1218 {ARM_EXT_V4T, 0x4180, 0xFFC0, "sbc%C\t%0-2r, %3-5r"},
1219 {ARM_EXT_V4T, 0x41C0, 0xFFC0, "ror%C\t%0-2r, %3-5r"},
1220 {ARM_EXT_V4T, 0x4200, 0xFFC0, "tst%c\t%0-2r, %3-5r"},
1221 {ARM_EXT_V4T, 0x4240, 0xFFC0, "neg%C\t%0-2r, %3-5r"},
1222 {ARM_EXT_V4T, 0x4280, 0xFFC0, "cmp%c\t%0-2r, %3-5r"},
1223 {ARM_EXT_V4T, 0x42C0, 0xFFC0, "cmn%c\t%0-2r, %3-5r"},
1224 {ARM_EXT_V4T, 0x4300, 0xFFC0, "orr%C\t%0-2r, %3-5r"},
1225 {ARM_EXT_V4T, 0x4340, 0xFFC0, "mul%C\t%0-2r, %3-5r"},
1226 {ARM_EXT_V4T, 0x4380, 0xFFC0, "bic%C\t%0-2r, %3-5r"},
1227 {ARM_EXT_V4T, 0x43C0, 0xFFC0, "mvn%C\t%0-2r, %3-5r"},
8f06b2d8 1228 /* format 13 */
c22aaad1
PB
1229 {ARM_EXT_V4T, 0xB000, 0xFF80, "add%c\tsp, #%0-6W"},
1230 {ARM_EXT_V4T, 0xB080, 0xFF80, "sub%c\tsp, #%0-6W"},
8f06b2d8 1231 /* format 5 */
c22aaad1
PB
1232 {ARM_EXT_V4T, 0x4700, 0xFF80, "bx%c\t%S%x"},
1233 {ARM_EXT_V4T, 0x4400, 0xFF00, "add%c\t%D, %S"},
1234 {ARM_EXT_V4T, 0x4500, 0xFF00, "cmp%c\t%D, %S"},
1235 {ARM_EXT_V4T, 0x4600, 0xFF00, "mov%c\t%D, %S"},
8f06b2d8 1236 /* format 14 */
c22aaad1
PB
1237 {ARM_EXT_V4T, 0xB400, 0xFE00, "push%c\t%N"},
1238 {ARM_EXT_V4T, 0xBC00, 0xFE00, "pop%c\t%O"},
8f06b2d8 1239 /* format 2 */
c22aaad1
PB
1240 {ARM_EXT_V4T, 0x1800, 0xFE00, "add%C\t%0-2r, %3-5r, %6-8r"},
1241 {ARM_EXT_V4T, 0x1A00, 0xFE00, "sub%C\t%0-2r, %3-5r, %6-8r"},
1242 {ARM_EXT_V4T, 0x1C00, 0xFE00, "add%C\t%0-2r, %3-5r, #%6-8d"},
1243 {ARM_EXT_V4T, 0x1E00, 0xFE00, "sub%C\t%0-2r, %3-5r, #%6-8d"},
8f06b2d8 1244 /* format 8 */
c22aaad1
PB
1245 {ARM_EXT_V4T, 0x5200, 0xFE00, "strh%c\t%0-2r, [%3-5r, %6-8r]"},
1246 {ARM_EXT_V4T, 0x5A00, 0xFE00, "ldrh%c\t%0-2r, [%3-5r, %6-8r]"},
1247 {ARM_EXT_V4T, 0x5600, 0xF600, "ldrs%11?hb%c\t%0-2r, [%3-5r, %6-8r]"},
8f06b2d8 1248 /* format 7 */
c22aaad1
PB
1249 {ARM_EXT_V4T, 0x5000, 0xFA00, "str%10'b%c\t%0-2r, [%3-5r, %6-8r]"},
1250 {ARM_EXT_V4T, 0x5800, 0xFA00, "ldr%10'b%c\t%0-2r, [%3-5r, %6-8r]"},
8f06b2d8 1251 /* format 1 */
1f4e4950 1252 {ARM_EXT_V4T, 0x0000, 0xFFC0, "mov%C\t%0-2r, %3-5r"},
c22aaad1
PB
1253 {ARM_EXT_V4T, 0x0000, 0xF800, "lsl%C\t%0-2r, %3-5r, #%6-10d"},
1254 {ARM_EXT_V4T, 0x0800, 0xF800, "lsr%C\t%0-2r, %3-5r, %s"},
1255 {ARM_EXT_V4T, 0x1000, 0xF800, "asr%C\t%0-2r, %3-5r, %s"},
8f06b2d8 1256 /* format 3 */
c22aaad1
PB
1257 {ARM_EXT_V4T, 0x2000, 0xF800, "mov%C\t%8-10r, #%0-7d"},
1258 {ARM_EXT_V4T, 0x2800, 0xF800, "cmp%c\t%8-10r, #%0-7d"},
1259 {ARM_EXT_V4T, 0x3000, 0xF800, "add%C\t%8-10r, #%0-7d"},
1260 {ARM_EXT_V4T, 0x3800, 0xF800, "sub%C\t%8-10r, #%0-7d"},
8f06b2d8 1261 /* format 6 */
fe56b6ce 1262 {ARM_EXT_V4T, 0x4800, 0xF800, "ldr%c\t%8-10r, [pc, #%0-7W]\t; (%0-7a)"}, /* TODO: Disassemble PC relative "LDR rD,=<symbolic>" */
8f06b2d8 1263 /* format 9 */
c22aaad1
PB
1264 {ARM_EXT_V4T, 0x6000, 0xF800, "str%c\t%0-2r, [%3-5r, #%6-10W]"},
1265 {ARM_EXT_V4T, 0x6800, 0xF800, "ldr%c\t%0-2r, [%3-5r, #%6-10W]"},
1266 {ARM_EXT_V4T, 0x7000, 0xF800, "strb%c\t%0-2r, [%3-5r, #%6-10d]"},
1267 {ARM_EXT_V4T, 0x7800, 0xF800, "ldrb%c\t%0-2r, [%3-5r, #%6-10d]"},
8f06b2d8 1268 /* format 10 */
c22aaad1
PB
1269 {ARM_EXT_V4T, 0x8000, 0xF800, "strh%c\t%0-2r, [%3-5r, #%6-10H]"},
1270 {ARM_EXT_V4T, 0x8800, 0xF800, "ldrh%c\t%0-2r, [%3-5r, #%6-10H]"},
8f06b2d8 1271 /* format 11 */
c22aaad1
PB
1272 {ARM_EXT_V4T, 0x9000, 0xF800, "str%c\t%8-10r, [sp, #%0-7W]"},
1273 {ARM_EXT_V4T, 0x9800, 0xF800, "ldr%c\t%8-10r, [sp, #%0-7W]"},
8f06b2d8 1274 /* format 12 */
fe56b6ce 1275 {ARM_EXT_V4T, 0xA000, 0xF800, "add%c\t%8-10r, pc, #%0-7W\t; (adr %8-10r, %0-7a)"},
c22aaad1 1276 {ARM_EXT_V4T, 0xA800, 0xF800, "add%c\t%8-10r, sp, #%0-7W"},
8f06b2d8 1277 /* format 15 */
c22aaad1 1278 {ARM_EXT_V4T, 0xC000, 0xF800, "stmia%c\t%8-10r!, %M"},
4547cb56 1279 {ARM_EXT_V4T, 0xC800, 0xF800, "ldmia%c\t%8-10r%W, %M"},
8f06b2d8 1280 /* format 17 */
c22aaad1 1281 {ARM_EXT_V4T, 0xDF00, 0xFF00, "svc%c\t%0-7d"},
8f06b2d8 1282 /* format 16 */
05413229 1283 {ARM_EXT_V4T, 0xDE00, 0xFE00, UNDEFINED_INSTRUCTION},
c22aaad1 1284 {ARM_EXT_V4T, 0xD000, 0xF000, "b%8-11c.n\t%0-7B%X"},
8f06b2d8 1285 /* format 18 */
c22aaad1 1286 {ARM_EXT_V4T, 0xE000, 0xF800, "b%c.n\t%0-10B%x"},
8f06b2d8
PB
1287
1288 /* The E800 .. FFFF range is unconditionally redirected to the
1289 32-bit table, because even in pre-V6T2 ISAs, BL and BLX(1) pairs
1290 are processed via that table. Thus, we can never encounter a
1291 bare "second half of BL/BLX(1)" instruction here. */
05413229 1292 {ARM_EXT_V1, 0x0000, 0x0000, UNDEFINED_INSTRUCTION},
8f06b2d8
PB
1293 {0, 0, 0, 0}
1294};
1295
1296/* Thumb32 opcodes use the same table structure as the ARM opcodes.
1297 We adopt the convention that hw1 is the high 16 bits of .value and
1298 .mask, hw2 the low 16 bits.
1299
1300 print_insn_thumb32 recognizes the following format control codes:
1301
1302 %% %
1303
1304 %I print a 12-bit immediate from hw1[10],hw2[14:12,7:0]
1305 %M print a modified 12-bit immediate (same location)
1306 %J print a 16-bit immediate from hw1[3:0,10],hw2[14:12,7:0]
1307 %K print a 16-bit immediate from hw2[3:0],hw1[3:0],hw2[11:4]
1308 %S print a possibly-shifted Rm
1309
1310 %a print the address of a plain load/store
1311 %w print the width and signedness of a core load/store
1312 %m print register mask for ldm/stm
1313
1314 %E print the lsb and width fields of a bfc/bfi instruction
1315 %F print the lsb and width fields of a sbfx/ubfx instruction
1316 %b print a conditional branch offset
1317 %B print an unconditional branch offset
1318 %s print the shift field of an SSAT instruction
1319 %R print the rotation field of an SXT instruction
62b3e311
PB
1320 %U print barrier type.
1321 %P print address for pli instruction.
c22aaad1
PB
1322 %c print the condition code
1323 %x print warning if conditional an not at end of IT block"
1324 %X print "\t; unpredictable <IT:code>" if conditional
8f06b2d8
PB
1325
1326 %<bitfield>d print bitfield in decimal
1327 %<bitfield>W print bitfield*4 in decimal
1328 %<bitfield>r print bitfield as an ARM register
ff4a8d2b 1329 %<bitfield>R as %<>r bit r15 is UNPREDICTABLE
8f06b2d8
PB
1330 %<bitfield>c print bitfield as a condition code
1331
16980d0b
JB
1332 %<bitfield>'c print specified char iff bitfield is all ones
1333 %<bitfield>`c print specified char iff bitfield is all zeroes
1334 %<bitfield>?ab... select from array of values in big endian order
8f06b2d8
PB
1335
1336 With one exception at the bottom (done because BL and BLX(1) need
1337 to come dead last), this table was machine-sorted first in
1338 decreasing order of number of bits set in the mask, then in
1339 increasing numeric order of mask, then in increasing numeric order
1340 of opcode. This order is not the clearest for a human reader, but
1341 is guaranteed never to catch a special-case bit pattern with a more
1342 general mask, which is important, because this instruction encoding
1343 makes heavy use of special-case bit patterns. */
1344static const struct opcode32 thumb32_opcodes[] =
1345{
62b3e311 1346 /* V7 instructions. */
c22aaad1
PB
1347 {ARM_EXT_V7, 0xf910f000, 0xff70f000, "pli%c\t%a"},
1348 {ARM_EXT_V7, 0xf3af80f0, 0xfffffff0, "dbg%c\t#%0-3d"},
1349 {ARM_EXT_V7, 0xf3bf8f50, 0xfffffff0, "dmb%c\t%U"},
1350 {ARM_EXT_V7, 0xf3bf8f40, 0xfffffff0, "dsb%c\t%U"},
1351 {ARM_EXT_V7, 0xf3bf8f60, 0xfffffff0, "isb%c\t%U"},
1352 {ARM_EXT_DIV, 0xfb90f0f0, 0xfff0f0f0, "sdiv%c\t%8-11r, %16-19r, %0-3r"},
1353 {ARM_EXT_DIV, 0xfbb0f0f0, 0xfff0f0f0, "udiv%c\t%8-11r, %16-19r, %0-3r"},
62b3e311 1354
8f06b2d8 1355 /* Instructions defined in the basic V6T2 set. */
c22aaad1
PB
1356 {ARM_EXT_V6T2, 0xf3af8000, 0xffffffff, "nop%c.w"},
1357 {ARM_EXT_V6T2, 0xf3af8001, 0xffffffff, "yield%c.w"},
1358 {ARM_EXT_V6T2, 0xf3af8002, 0xffffffff, "wfe%c.w"},
1359 {ARM_EXT_V6T2, 0xf3af8003, 0xffffffff, "wfi%c.w"},
fe2ceba1 1360 {ARM_EXT_V6T2, 0xf3af8004, 0xffffffff, "sev%c.w"},
c22aaad1
PB
1361 {ARM_EXT_V6T2, 0xf3af8000, 0xffffff00, "nop%c.w\t{%0-7d}"},
1362
1363 {ARM_EXT_V6T2, 0xf3bf8f2f, 0xffffffff, "clrex%c"},
1364 {ARM_EXT_V6T2, 0xf3af8400, 0xffffff1f, "cpsie.w\t%7'a%6'i%5'f%X"},
1365 {ARM_EXT_V6T2, 0xf3af8600, 0xffffff1f, "cpsid.w\t%7'a%6'i%5'f%X"},
1366 {ARM_EXT_V6T2, 0xf3c08f00, 0xfff0ffff, "bxj%c\t%16-19r%x"},
1367 {ARM_EXT_V6T2, 0xe810c000, 0xffd0ffff, "rfedb%c\t%16-19r%21'!"},
1368 {ARM_EXT_V6T2, 0xe990c000, 0xffd0ffff, "rfeia%c\t%16-19r%21'!"},
1369 {ARM_EXT_V6T2, 0xf3ef8000, 0xffeff000, "mrs%c\t%8-11r, %D"},
1370 {ARM_EXT_V6T2, 0xf3af8100, 0xffffffe0, "cps\t#%0-4d%X"},
1371 {ARM_EXT_V6T2, 0xe8d0f000, 0xfff0fff0, "tbb%c\t[%16-19r, %0-3r]%x"},
1372 {ARM_EXT_V6T2, 0xe8d0f010, 0xfff0fff0, "tbh%c\t[%16-19r, %0-3r, lsl #1]%x"},
1373 {ARM_EXT_V6T2, 0xf3af8500, 0xffffff00, "cpsie\t%7'a%6'i%5'f, #%0-4d%X"},
1374 {ARM_EXT_V6T2, 0xf3af8700, 0xffffff00, "cpsid\t%7'a%6'i%5'f, #%0-4d%X"},
1375 {ARM_EXT_V6T2, 0xf3de8f00, 0xffffff00, "subs%c\tpc, lr, #%0-7d"},
1376 {ARM_EXT_V6T2, 0xf3808000, 0xffe0f000, "msr%c\t%C, %16-19r"},
1377 {ARM_EXT_V6T2, 0xe8500f00, 0xfff00fff, "ldrex%c\t%12-15r, [%16-19r]"},
1378 {ARM_EXT_V6T2, 0xe8d00f4f, 0xfff00fef, "ldrex%4?hb%c\t%12-15r, [%16-19r]"},
b6702015
PB
1379 {ARM_EXT_V6T2, 0xe800c000, 0xffd0ffe0, "srsdb%c\t%16-19r%21'!, #%0-4d"},
1380 {ARM_EXT_V6T2, 0xe980c000, 0xffd0ffe0, "srsia%c\t%16-19r%21'!, #%0-4d"},
c22aaad1
PB
1381 {ARM_EXT_V6T2, 0xfa0ff080, 0xfffff0c0, "sxth%c.w\t%8-11r, %0-3r%R"},
1382 {ARM_EXT_V6T2, 0xfa1ff080, 0xfffff0c0, "uxth%c.w\t%8-11r, %0-3r%R"},
1383 {ARM_EXT_V6T2, 0xfa2ff080, 0xfffff0c0, "sxtb16%c\t%8-11r, %0-3r%R"},
1384 {ARM_EXT_V6T2, 0xfa3ff080, 0xfffff0c0, "uxtb16%c\t%8-11r, %0-3r%R"},
1385 {ARM_EXT_V6T2, 0xfa4ff080, 0xfffff0c0, "sxtb%c.w\t%8-11r, %0-3r%R"},
1386 {ARM_EXT_V6T2, 0xfa5ff080, 0xfffff0c0, "uxtb%c.w\t%8-11r, %0-3r%R"},
1387 {ARM_EXT_V6T2, 0xe8400000, 0xfff000ff, "strex%c\t%8-11r, %12-15r, [%16-19r]"},
1388 {ARM_EXT_V6T2, 0xe8d0007f, 0xfff000ff, "ldrexd%c\t%12-15r, %8-11r, [%16-19r]"},
1389 {ARM_EXT_V6T2, 0xfa80f000, 0xfff0f0f0, "sadd8%c\t%8-11r, %16-19r, %0-3r"},
1390 {ARM_EXT_V6T2, 0xfa80f010, 0xfff0f0f0, "qadd8%c\t%8-11r, %16-19r, %0-3r"},
1391 {ARM_EXT_V6T2, 0xfa80f020, 0xfff0f0f0, "shadd8%c\t%8-11r, %16-19r, %0-3r"},
1392 {ARM_EXT_V6T2, 0xfa80f040, 0xfff0f0f0, "uadd8%c\t%8-11r, %16-19r, %0-3r"},
1393 {ARM_EXT_V6T2, 0xfa80f050, 0xfff0f0f0, "uqadd8%c\t%8-11r, %16-19r, %0-3r"},
1394 {ARM_EXT_V6T2, 0xfa80f060, 0xfff0f0f0, "uhadd8%c\t%8-11r, %16-19r, %0-3r"},
03ee1b7f
NC
1395 {ARM_EXT_V6T2, 0xfa80f080, 0xfff0f0f0, "qadd%c\t%8-11r, %0-3r, %16-19r"},
1396 {ARM_EXT_V6T2, 0xfa80f090, 0xfff0f0f0, "qdadd%c\t%8-11r, %0-3r, %16-19r"},
1397 {ARM_EXT_V6T2, 0xfa80f0a0, 0xfff0f0f0, "qsub%c\t%8-11r, %0-3r, %16-19r"},
1398 {ARM_EXT_V6T2, 0xfa80f0b0, 0xfff0f0f0, "qdsub%c\t%8-11r, %0-3r, %16-19r"},
c22aaad1
PB
1399 {ARM_EXT_V6T2, 0xfa90f000, 0xfff0f0f0, "sadd16%c\t%8-11r, %16-19r, %0-3r"},
1400 {ARM_EXT_V6T2, 0xfa90f010, 0xfff0f0f0, "qadd16%c\t%8-11r, %16-19r, %0-3r"},
1401 {ARM_EXT_V6T2, 0xfa90f020, 0xfff0f0f0, "shadd16%c\t%8-11r, %16-19r, %0-3r"},
1402 {ARM_EXT_V6T2, 0xfa90f040, 0xfff0f0f0, "uadd16%c\t%8-11r, %16-19r, %0-3r"},
1403 {ARM_EXT_V6T2, 0xfa90f050, 0xfff0f0f0, "uqadd16%c\t%8-11r, %16-19r, %0-3r"},
1404 {ARM_EXT_V6T2, 0xfa90f060, 0xfff0f0f0, "uhadd16%c\t%8-11r, %16-19r, %0-3r"},
1405 {ARM_EXT_V6T2, 0xfa90f080, 0xfff0f0f0, "rev%c.w\t%8-11r, %16-19r"},
1406 {ARM_EXT_V6T2, 0xfa90f090, 0xfff0f0f0, "rev16%c.w\t%8-11r, %16-19r"},
1407 {ARM_EXT_V6T2, 0xfa90f0a0, 0xfff0f0f0, "rbit%c\t%8-11r, %16-19r"},
1408 {ARM_EXT_V6T2, 0xfa90f0b0, 0xfff0f0f0, "revsh%c.w\t%8-11r, %16-19r"},
c060226a
NC
1409 {ARM_EXT_V6T2, 0xfaa0f000, 0xfff0f0f0, "sasx%c\t%8-11r, %16-19r, %0-3r"},
1410 {ARM_EXT_V6T2, 0xfaa0f010, 0xfff0f0f0, "qasx%c\t%8-11r, %16-19r, %0-3r"},
1411 {ARM_EXT_V6T2, 0xfaa0f020, 0xfff0f0f0, "shasx%c\t%8-11r, %16-19r, %0-3r"},
1412 {ARM_EXT_V6T2, 0xfaa0f040, 0xfff0f0f0, "uasx%c\t%8-11r, %16-19r, %0-3r"},
1413 {ARM_EXT_V6T2, 0xfaa0f050, 0xfff0f0f0, "uqasx%c\t%8-11r, %16-19r, %0-3r"},
1414 {ARM_EXT_V6T2, 0xfaa0f060, 0xfff0f0f0, "uhasx%c\t%8-11r, %16-19r, %0-3r"},
c22aaad1
PB
1415 {ARM_EXT_V6T2, 0xfaa0f080, 0xfff0f0f0, "sel%c\t%8-11r, %16-19r, %0-3r"},
1416 {ARM_EXT_V6T2, 0xfab0f080, 0xfff0f0f0, "clz%c\t%8-11r, %16-19r"},
1417 {ARM_EXT_V6T2, 0xfac0f000, 0xfff0f0f0, "ssub8%c\t%8-11r, %16-19r, %0-3r"},
1418 {ARM_EXT_V6T2, 0xfac0f010, 0xfff0f0f0, "qsub8%c\t%8-11r, %16-19r, %0-3r"},
1419 {ARM_EXT_V6T2, 0xfac0f020, 0xfff0f0f0, "shsub8%c\t%8-11r, %16-19r, %0-3r"},
1420 {ARM_EXT_V6T2, 0xfac0f040, 0xfff0f0f0, "usub8%c\t%8-11r, %16-19r, %0-3r"},
1421 {ARM_EXT_V6T2, 0xfac0f050, 0xfff0f0f0, "uqsub8%c\t%8-11r, %16-19r, %0-3r"},
1422 {ARM_EXT_V6T2, 0xfac0f060, 0xfff0f0f0, "uhsub8%c\t%8-11r, %16-19r, %0-3r"},
1423 {ARM_EXT_V6T2, 0xfad0f000, 0xfff0f0f0, "ssub16%c\t%8-11r, %16-19r, %0-3r"},
1424 {ARM_EXT_V6T2, 0xfad0f010, 0xfff0f0f0, "qsub16%c\t%8-11r, %16-19r, %0-3r"},
1425 {ARM_EXT_V6T2, 0xfad0f020, 0xfff0f0f0, "shsub16%c\t%8-11r, %16-19r, %0-3r"},
1426 {ARM_EXT_V6T2, 0xfad0f040, 0xfff0f0f0, "usub16%c\t%8-11r, %16-19r, %0-3r"},
1427 {ARM_EXT_V6T2, 0xfad0f050, 0xfff0f0f0, "uqsub16%c\t%8-11r, %16-19r, %0-3r"},
1428 {ARM_EXT_V6T2, 0xfad0f060, 0xfff0f0f0, "uhsub16%c\t%8-11r, %16-19r, %0-3r"},
c060226a
NC
1429 {ARM_EXT_V6T2, 0xfae0f000, 0xfff0f0f0, "ssax%c\t%8-11r, %16-19r, %0-3r"},
1430 {ARM_EXT_V6T2, 0xfae0f010, 0xfff0f0f0, "qsax%c\t%8-11r, %16-19r, %0-3r"},
1431 {ARM_EXT_V6T2, 0xfae0f020, 0xfff0f0f0, "shsax%c\t%8-11r, %16-19r, %0-3r"},
1432 {ARM_EXT_V6T2, 0xfae0f040, 0xfff0f0f0, "usax%c\t%8-11r, %16-19r, %0-3r"},
1433 {ARM_EXT_V6T2, 0xfae0f050, 0xfff0f0f0, "uqsax%c\t%8-11r, %16-19r, %0-3r"},
1434 {ARM_EXT_V6T2, 0xfae0f060, 0xfff0f0f0, "uhsax%c\t%8-11r, %16-19r, %0-3r"},
c22aaad1
PB
1435 {ARM_EXT_V6T2, 0xfb00f000, 0xfff0f0f0, "mul%c.w\t%8-11r, %16-19r, %0-3r"},
1436 {ARM_EXT_V6T2, 0xfb70f000, 0xfff0f0f0, "usad8%c\t%8-11r, %16-19r, %0-3r"},
ff4a8d2b
NC
1437 {ARM_EXT_V6T2, 0xfa00f000, 0xffe0f0f0, "lsl%20's%c.w\t%8-11R, %16-19R, %0-3R"},
1438 {ARM_EXT_V6T2, 0xfa20f000, 0xffe0f0f0, "lsr%20's%c.w\t%8-11R, %16-19R, %0-3R"},
1439 {ARM_EXT_V6T2, 0xfa40f000, 0xffe0f0f0, "asr%20's%c.w\t%8-11R, %16-19R, %0-3R"},
c22aaad1
PB
1440 {ARM_EXT_V6T2, 0xfa60f000, 0xffe0f0f0, "ror%20's%c.w\t%8-11r, %16-19r, %0-3r"},
1441 {ARM_EXT_V6T2, 0xe8c00f40, 0xfff00fe0, "strex%4?hb%c\t%0-3r, %12-15r, [%16-19r]"},
1442 {ARM_EXT_V6T2, 0xf3200000, 0xfff0f0e0, "ssat16%c\t%8-11r, #%0-4d, %16-19r"},
1443 {ARM_EXT_V6T2, 0xf3a00000, 0xfff0f0e0, "usat16%c\t%8-11r, #%0-4d, %16-19r"},
1444 {ARM_EXT_V6T2, 0xfb20f000, 0xfff0f0e0, "smuad%4'x%c\t%8-11r, %16-19r, %0-3r"},
1445 {ARM_EXT_V6T2, 0xfb30f000, 0xfff0f0e0, "smulw%4?tb%c\t%8-11r, %16-19r, %0-3r"},
1446 {ARM_EXT_V6T2, 0xfb40f000, 0xfff0f0e0, "smusd%4'x%c\t%8-11r, %16-19r, %0-3r"},
1447 {ARM_EXT_V6T2, 0xfb50f000, 0xfff0f0e0, "smmul%4'r%c\t%8-11r, %16-19r, %0-3r"},
1448 {ARM_EXT_V6T2, 0xfa00f080, 0xfff0f0c0, "sxtah%c\t%8-11r, %16-19r, %0-3r%R"},
1449 {ARM_EXT_V6T2, 0xfa10f080, 0xfff0f0c0, "uxtah%c\t%8-11r, %16-19r, %0-3r%R"},
1450 {ARM_EXT_V6T2, 0xfa20f080, 0xfff0f0c0, "sxtab16%c\t%8-11r, %16-19r, %0-3r%R"},
1451 {ARM_EXT_V6T2, 0xfa30f080, 0xfff0f0c0, "uxtab16%c\t%8-11r, %16-19r, %0-3r%R"},
1452 {ARM_EXT_V6T2, 0xfa40f080, 0xfff0f0c0, "sxtab%c\t%8-11r, %16-19r, %0-3r%R"},
1453 {ARM_EXT_V6T2, 0xfa50f080, 0xfff0f0c0, "uxtab%c\t%8-11r, %16-19r, %0-3r%R"},
1454 {ARM_EXT_V6T2, 0xfb10f000, 0xfff0f0c0, "smul%5?tb%4?tb%c\t%8-11r, %16-19r, %0-3r"},
1455 {ARM_EXT_V6T2, 0xf36f0000, 0xffff8020, "bfc%c\t%8-11r, %E"},
1456 {ARM_EXT_V6T2, 0xea100f00, 0xfff08f00, "tst%c.w\t%16-19r, %S"},
1457 {ARM_EXT_V6T2, 0xea900f00, 0xfff08f00, "teq%c\t%16-19r, %S"},
1458 {ARM_EXT_V6T2, 0xeb100f00, 0xfff08f00, "cmn%c.w\t%16-19r, %S"},
1459 {ARM_EXT_V6T2, 0xebb00f00, 0xfff08f00, "cmp%c.w\t%16-19r, %S"},
1460 {ARM_EXT_V6T2, 0xf0100f00, 0xfbf08f00, "tst%c.w\t%16-19r, %M"},
1461 {ARM_EXT_V6T2, 0xf0900f00, 0xfbf08f00, "teq%c\t%16-19r, %M"},
1462 {ARM_EXT_V6T2, 0xf1100f00, 0xfbf08f00, "cmn%c.w\t%16-19r, %M"},
1463 {ARM_EXT_V6T2, 0xf1b00f00, 0xfbf08f00, "cmp%c.w\t%16-19r, %M"},
1464 {ARM_EXT_V6T2, 0xea4f0000, 0xffef8000, "mov%20's%c.w\t%8-11r, %S"},
1465 {ARM_EXT_V6T2, 0xea6f0000, 0xffef8000, "mvn%20's%c.w\t%8-11r, %S"},
1466 {ARM_EXT_V6T2, 0xe8c00070, 0xfff000f0, "strexd%c\t%0-3r, %12-15r, %8-11r, [%16-19r]"},
1467 {ARM_EXT_V6T2, 0xfb000000, 0xfff000f0, "mla%c\t%8-11r, %16-19r, %0-3r, %12-15r"},
1468 {ARM_EXT_V6T2, 0xfb000010, 0xfff000f0, "mls%c\t%8-11r, %16-19r, %0-3r, %12-15r"},
ff4a8d2b
NC
1469 {ARM_EXT_V6T2, 0xfb700000, 0xfff000f0, "usada8%c\t%8-11R, %16-19R, %0-3R, %12-15R"},
1470 {ARM_EXT_V6T2, 0xfb800000, 0xfff000f0, "smull%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
1471 {ARM_EXT_V6T2, 0xfba00000, 0xfff000f0, "umull%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
1472 {ARM_EXT_V6T2, 0xfbc00000, 0xfff000f0, "smlal%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
1473 {ARM_EXT_V6T2, 0xfbe00000, 0xfff000f0, "umlal%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
1474 {ARM_EXT_V6T2, 0xfbe00060, 0xfff000f0, "umaal%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
c22aaad1
PB
1475 {ARM_EXT_V6T2, 0xe8500f00, 0xfff00f00, "ldrex%c\t%12-15r, [%16-19r, #%0-7W]"},
1476 {ARM_EXT_V6T2, 0xf7f08000, 0xfff0f000, "smc%c\t%K"},
1477 {ARM_EXT_V6T2, 0xf04f0000, 0xfbef8000, "mov%20's%c.w\t%8-11r, %M"},
1478 {ARM_EXT_V6T2, 0xf06f0000, 0xfbef8000, "mvn%20's%c.w\t%8-11r, %M"},
1479 {ARM_EXT_V6T2, 0xf810f000, 0xff70f000, "pld%c\t%a"},
ff4a8d2b
NC
1480 {ARM_EXT_V6T2, 0xfb200000, 0xfff000e0, "smlad%4'x%c\t%8-11R, %16-19R, %0-3R, %12-15R"},
1481 {ARM_EXT_V6T2, 0xfb300000, 0xfff000e0, "smlaw%4?tb%c\t%8-11R, %16-19R, %0-3R, %12-15R"},
1482 {ARM_EXT_V6T2, 0xfb400000, 0xfff000e0, "smlsd%4'x%c\t%8-11R, %16-19R, %0-3R, %12-15R"},
1483 {ARM_EXT_V6T2, 0xfb500000, 0xfff000e0, "smmla%4'r%c\t%8-11R, %16-19R, %0-3R, %12-15R"},
1484 {ARM_EXT_V6T2, 0xfb600000, 0xfff000e0, "smmls%4'r%c\t%8-11R, %16-19R, %0-3R, %12-15R"},
1485 {ARM_EXT_V6T2, 0xfbc000c0, 0xfff000e0, "smlald%4'x%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
1486 {ARM_EXT_V6T2, 0xfbd000c0, 0xfff000e0, "smlsld%4'x%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
c22aaad1
PB
1487 {ARM_EXT_V6T2, 0xeac00000, 0xfff08030, "pkhbt%c\t%8-11r, %16-19r, %S"},
1488 {ARM_EXT_V6T2, 0xeac00020, 0xfff08030, "pkhtb%c\t%8-11r, %16-19r, %S"},
1489 {ARM_EXT_V6T2, 0xf3400000, 0xfff08020, "sbfx%c\t%8-11r, %16-19r, %F"},
1490 {ARM_EXT_V6T2, 0xf3c00000, 0xfff08020, "ubfx%c\t%8-11r, %16-19r, %F"},
1491 {ARM_EXT_V6T2, 0xf8000e00, 0xff900f00, "str%wt%c\t%12-15r, %a"},
1492 {ARM_EXT_V6T2, 0xfb100000, 0xfff000c0, "smla%5?tb%4?tb%c\t%8-11r, %16-19r, %0-3r, %12-15r"},
1493 {ARM_EXT_V6T2, 0xfbc00080, 0xfff000c0, "smlal%5?tb%4?tb%c\t%12-15r, %8-11r, %16-19r, %0-3r"},
1494 {ARM_EXT_V6T2, 0xf3600000, 0xfff08020, "bfi%c\t%8-11r, %16-19r, %E"},
1495 {ARM_EXT_V6T2, 0xf8100e00, 0xfe900f00, "ldr%wt%c\t%12-15r, %a"},
1496 {ARM_EXT_V6T2, 0xf3000000, 0xffd08020, "ssat%c\t%8-11r, #%0-4d, %16-19r%s"},
1497 {ARM_EXT_V6T2, 0xf3800000, 0xffd08020, "usat%c\t%8-11r, #%0-4d, %16-19r%s"},
1498 {ARM_EXT_V6T2, 0xf2000000, 0xfbf08000, "addw%c\t%8-11r, %16-19r, %I"},
1499 {ARM_EXT_V6T2, 0xf2400000, 0xfbf08000, "movw%c\t%8-11r, %J"},
1500 {ARM_EXT_V6T2, 0xf2a00000, 0xfbf08000, "subw%c\t%8-11r, %16-19r, %I"},
1501 {ARM_EXT_V6T2, 0xf2c00000, 0xfbf08000, "movt%c\t%8-11r, %J"},
1502 {ARM_EXT_V6T2, 0xea000000, 0xffe08000, "and%20's%c.w\t%8-11r, %16-19r, %S"},
1503 {ARM_EXT_V6T2, 0xea200000, 0xffe08000, "bic%20's%c.w\t%8-11r, %16-19r, %S"},
1504 {ARM_EXT_V6T2, 0xea400000, 0xffe08000, "orr%20's%c.w\t%8-11r, %16-19r, %S"},
1505 {ARM_EXT_V6T2, 0xea600000, 0xffe08000, "orn%20's%c\t%8-11r, %16-19r, %S"},
1506 {ARM_EXT_V6T2, 0xea800000, 0xffe08000, "eor%20's%c.w\t%8-11r, %16-19r, %S"},
1507 {ARM_EXT_V6T2, 0xeb000000, 0xffe08000, "add%20's%c.w\t%8-11r, %16-19r, %S"},
1508 {ARM_EXT_V6T2, 0xeb400000, 0xffe08000, "adc%20's%c.w\t%8-11r, %16-19r, %S"},
1509 {ARM_EXT_V6T2, 0xeb600000, 0xffe08000, "sbc%20's%c.w\t%8-11r, %16-19r, %S"},
1510 {ARM_EXT_V6T2, 0xeba00000, 0xffe08000, "sub%20's%c.w\t%8-11r, %16-19r, %S"},
1511 {ARM_EXT_V6T2, 0xebc00000, 0xffe08000, "rsb%20's%c\t%8-11r, %16-19r, %S"},
1512 {ARM_EXT_V6T2, 0xe8400000, 0xfff00000, "strex%c\t%8-11r, %12-15r, [%16-19r, #%0-7W]"},
1513 {ARM_EXT_V6T2, 0xf0000000, 0xfbe08000, "and%20's%c.w\t%8-11r, %16-19r, %M"},
1514 {ARM_EXT_V6T2, 0xf0200000, 0xfbe08000, "bic%20's%c.w\t%8-11r, %16-19r, %M"},
1515 {ARM_EXT_V6T2, 0xf0400000, 0xfbe08000, "orr%20's%c.w\t%8-11r, %16-19r, %M"},
1516 {ARM_EXT_V6T2, 0xf0600000, 0xfbe08000, "orn%20's%c\t%8-11r, %16-19r, %M"},
1517 {ARM_EXT_V6T2, 0xf0800000, 0xfbe08000, "eor%20's%c.w\t%8-11r, %16-19r, %M"},
1518 {ARM_EXT_V6T2, 0xf1000000, 0xfbe08000, "add%20's%c.w\t%8-11r, %16-19r, %M"},
1519 {ARM_EXT_V6T2, 0xf1400000, 0xfbe08000, "adc%20's%c.w\t%8-11r, %16-19r, %M"},
1520 {ARM_EXT_V6T2, 0xf1600000, 0xfbe08000, "sbc%20's%c.w\t%8-11r, %16-19r, %M"},
1521 {ARM_EXT_V6T2, 0xf1a00000, 0xfbe08000, "sub%20's%c.w\t%8-11r, %16-19r, %M"},
1522 {ARM_EXT_V6T2, 0xf1c00000, 0xfbe08000, "rsb%20's%c\t%8-11r, %16-19r, %M"},
1523 {ARM_EXT_V6T2, 0xe8800000, 0xffd00000, "stmia%c.w\t%16-19r%21'!, %m"},
1524 {ARM_EXT_V6T2, 0xe8900000, 0xffd00000, "ldmia%c.w\t%16-19r%21'!, %m"},
1525 {ARM_EXT_V6T2, 0xe9000000, 0xffd00000, "stmdb%c\t%16-19r%21'!, %m"},
1526 {ARM_EXT_V6T2, 0xe9100000, 0xffd00000, "ldmdb%c\t%16-19r%21'!, %m"},
1527 {ARM_EXT_V6T2, 0xe9c00000, 0xffd000ff, "strd%c\t%12-15r, %8-11r, [%16-19r]"},
1528 {ARM_EXT_V6T2, 0xe9d00000, 0xffd000ff, "ldrd%c\t%12-15r, %8-11r, [%16-19r]"},
79d49516
PB
1529 {ARM_EXT_V6T2, 0xe9400000, 0xff500000, "strd%c\t%12-15r, %8-11r, [%16-19r, #%23`-%0-7W]%21'!"},
1530 {ARM_EXT_V6T2, 0xe9500000, 0xff500000, "ldrd%c\t%12-15r, %8-11r, [%16-19r, #%23`-%0-7W]%21'!"},
1531 {ARM_EXT_V6T2, 0xe8600000, 0xff700000, "strd%c\t%12-15r, %8-11r, [%16-19r], #%23`-%0-7W"},
1532 {ARM_EXT_V6T2, 0xe8700000, 0xff700000, "ldrd%c\t%12-15r, %8-11r, [%16-19r], #%23`-%0-7W"},
c22aaad1
PB
1533 {ARM_EXT_V6T2, 0xf8000000, 0xff100000, "str%w%c.w\t%12-15r, %a"},
1534 {ARM_EXT_V6T2, 0xf8100000, 0xfe100000, "ldr%w%c.w\t%12-15r, %a"},
c19d1205
ZW
1535
1536 /* Filter out Bcc with cond=E or F, which are used for other instructions. */
1537 {ARM_EXT_V6T2, 0xf3c08000, 0xfbc0d000, "undefined (bcc, cond=0xF)"},
1538 {ARM_EXT_V6T2, 0xf3808000, 0xfbc0d000, "undefined (bcc, cond=0xE)"},
c22aaad1
PB
1539 {ARM_EXT_V6T2, 0xf0008000, 0xf800d000, "b%22-25c.w\t%b%X"},
1540 {ARM_EXT_V6T2, 0xf0009000, 0xf800d000, "b%c.w\t%B%x"},
c19d1205 1541
8f06b2d8 1542 /* These have been 32-bit since the invention of Thumb. */
c22aaad1
PB
1543 {ARM_EXT_V4T, 0xf000c000, 0xf800d000, "blx%c\t%B%x"},
1544 {ARM_EXT_V4T, 0xf000d000, 0xf800d000, "bl%c\t%B%x"},
8f06b2d8
PB
1545
1546 /* Fallback. */
05413229 1547 {ARM_EXT_V1, 0x00000000, 0x00000000, UNDEFINED_INSTRUCTION},
8f06b2d8
PB
1548 {0, 0, 0, 0}
1549};
ff4a8d2b 1550
8f06b2d8
PB
1551static const char *const arm_conditional[] =
1552{"eq", "ne", "cs", "cc", "mi", "pl", "vs", "vc",
c22aaad1 1553 "hi", "ls", "ge", "lt", "gt", "le", "al", "<und>", ""};
8f06b2d8
PB
1554
1555static const char *const arm_fp_const[] =
1556{"0.0", "1.0", "2.0", "3.0", "4.0", "5.0", "0.5", "10.0"};
1557
1558static const char *const arm_shift[] =
1559{"lsl", "lsr", "asr", "ror"};
1560
1561typedef struct
1562{
1563 const char *name;
1564 const char *description;
1565 const char *reg_names[16];
1566}
1567arm_regname;
1568
1569static const arm_regname regnames[] =
1570{
1571 { "raw" , "Select raw register names",
1572 { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"}},
1573 { "gcc", "Select register names used by GCC",
1574 { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "sl", "fp", "ip", "sp", "lr", "pc" }},
1575 { "std", "Select register names used in ARM's ISA documentation",
1576 { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10", "r11", "r12", "sp", "lr", "pc" }},
1577 { "apcs", "Select register names used in the APCS",
1578 { "a1", "a2", "a3", "a4", "v1", "v2", "v3", "v4", "v5", "v6", "sl", "fp", "ip", "sp", "lr", "pc" }},
1579 { "atpcs", "Select register names used in the ATPCS",
1580 { "a1", "a2", "a3", "a4", "v1", "v2", "v3", "v4", "v5", "v6", "v7", "v8", "IP", "SP", "LR", "PC" }},
1581 { "special-atpcs", "Select special register names used in the ATPCS",
1582 { "a1", "a2", "a3", "a4", "v1", "v2", "v3", "WR", "v5", "SB", "SL", "FP", "IP", "SP", "LR", "PC" }},
1583};
1584
1585static const char *const iwmmxt_wwnames[] =
1586{"b", "h", "w", "d"};
1587
1588static const char *const iwmmxt_wwssnames[] =
2d447fca
JM
1589{"b", "bus", "bc", "bss",
1590 "h", "hus", "hc", "hss",
1591 "w", "wus", "wc", "wss",
1592 "d", "dus", "dc", "dss"
8f06b2d8
PB
1593};
1594
1595static const char *const iwmmxt_regnames[] =
1596{ "wr0", "wr1", "wr2", "wr3", "wr4", "wr5", "wr6", "wr7",
1597 "wr8", "wr9", "wr10", "wr11", "wr12", "wr13", "wr14", "wr15"
1598};
1599
1600static const char *const iwmmxt_cregnames[] =
1601{ "wcid", "wcon", "wcssf", "wcasf", "reserved", "reserved", "reserved", "reserved",
1602 "wcgr0", "wcgr1", "wcgr2", "wcgr3", "reserved", "reserved", "reserved", "reserved"
1603};
1604
1605/* Default to GCC register name set. */
1606static unsigned int regname_selected = 1;
1607
1608#define NUM_ARM_REGNAMES NUM_ELEM (regnames)
1609#define arm_regnames regnames[regname_selected].reg_names
1610
1611static bfd_boolean force_thumb = FALSE;
1612
c22aaad1
PB
1613/* Current IT instruction state. This contains the same state as the IT
1614 bits in the CPSR. */
1615static unsigned int ifthen_state;
1616/* IT state for the next instruction. */
1617static unsigned int ifthen_next_state;
1618/* The address of the insn for which the IT state is valid. */
1619static bfd_vma ifthen_address;
1620#define IFTHEN_COND ((ifthen_state >> 4) & 0xf)
1621
e821645d 1622/* Cached mapping symbol state. */
fe56b6ce
NC
1623enum map_type
1624{
e821645d
DJ
1625 MAP_ARM,
1626 MAP_THUMB,
1627 MAP_DATA
1628};
1629
1630enum map_type last_type;
2087ad84
PB
1631int last_mapping_sym = -1;
1632bfd_vma last_mapping_addr = 0;
1633
8f06b2d8
PB
1634\f
1635/* Functions. */
1636int
1637get_arm_regname_num_options (void)
1638{
1639 return NUM_ARM_REGNAMES;
1640}
1641
1642int
1643set_arm_regname_option (int option)
1644{
1645 int old = regname_selected;
1646 regname_selected = option;
1647 return old;
1648}
1649
1650int
fe56b6ce
NC
1651get_arm_regnames (int option,
1652 const char **setname,
1653 const char **setdescription,
8f06b2d8
PB
1654 const char *const **register_names)
1655{
1656 *setname = regnames[option].name;
1657 *setdescription = regnames[option].description;
1658 *register_names = regnames[option].reg_names;
1659 return 16;
1660}
1661
16980d0b
JB
1662/* Decode a bitfield of the form matching regexp (N(-N)?,)*N(-N)?.
1663 Returns pointer to following character of the format string and
1664 fills in *VALUEP and *WIDTHP with the extracted value and number of
fe56b6ce 1665 bits extracted. WIDTHP can be NULL. */
16980d0b
JB
1666
1667static const char *
fe56b6ce
NC
1668arm_decode_bitfield (const char *ptr,
1669 unsigned long insn,
1670 unsigned long *valuep,
1671 int *widthp)
16980d0b
JB
1672{
1673 unsigned long value = 0;
1674 int width = 0;
1675
1676 do
1677 {
1678 int start, end;
1679 int bits;
1680
1681 for (start = 0; *ptr >= '0' && *ptr <= '9'; ptr++)
1682 start = start * 10 + *ptr - '0';
1683 if (*ptr == '-')
1684 for (end = 0, ptr++; *ptr >= '0' && *ptr <= '9'; ptr++)
1685 end = end * 10 + *ptr - '0';
1686 else
1687 end = start;
1688 bits = end - start;
1689 if (bits < 0)
1690 abort ();
1691 value |= ((insn >> start) & ((2ul << bits) - 1)) << width;
1692 width += bits + 1;
1693 }
1694 while (*ptr++ == ',');
1695 *valuep = value;
1696 if (widthp)
1697 *widthp = width;
1698 return ptr - 1;
1699}
1700
8f06b2d8 1701static void
37b37b2d 1702arm_decode_shift (long given, fprintf_ftype func, void *stream,
78c66db8 1703 bfd_boolean print_shift)
8f06b2d8
PB
1704{
1705 func (stream, "%s", arm_regnames[given & 0xf]);
1706
1707 if ((given & 0xff0) != 0)
1708 {
1709 if ((given & 0x10) == 0)
1710 {
1711 int amount = (given & 0xf80) >> 7;
1712 int shift = (given & 0x60) >> 5;
1713
1714 if (amount == 0)
1715 {
1716 if (shift == 3)
1717 {
1718 func (stream, ", rrx");
1719 return;
1720 }
1721
1722 amount = 32;
1723 }
1724
37b37b2d
RE
1725 if (print_shift)
1726 func (stream, ", %s #%d", arm_shift[shift], amount);
1727 else
1728 func (stream, ", #%d", amount);
8f06b2d8 1729 }
74bdfecf 1730 else if ((given & 0x80) == 0x80)
aefd8a40 1731 func (stream, "\t; <illegal shifter operand>");
37b37b2d 1732 else if (print_shift)
8f06b2d8
PB
1733 func (stream, ", %s %s", arm_shift[(given & 0x60) >> 5],
1734 arm_regnames[(given & 0xf00) >> 8]);
37b37b2d
RE
1735 else
1736 func (stream, ", %s", arm_regnames[(given & 0xf00) >> 8]);
8f06b2d8
PB
1737 }
1738}
1739
c1e26897
NC
1740#define W_BIT 21
1741#define I_BIT 22
1742#define U_BIT 23
1743#define P_BIT 24
1744
1745#define WRITEBACK_BIT_SET (given & (1 << W_BIT))
1746#define IMMEDIATE_BIT_SET (given & (1 << I_BIT))
1747#define NEGATIVE_BIT_SET ((given & (1 << U_BIT)) == 0)
1748#define PRE_BIT_SET (given & (1 << P_BIT))
1749
8f06b2d8
PB
1750/* Print one coprocessor instruction on INFO->STREAM.
1751 Return TRUE if the instuction matched, FALSE if this is not a
1752 recognised coprocessor instruction. */
1753
1754static bfd_boolean
fe56b6ce
NC
1755print_insn_coprocessor (bfd_vma pc,
1756 struct disassemble_info *info,
1757 long given,
8f06b2d8
PB
1758 bfd_boolean thumb)
1759{
1760 const struct opcode32 *insn;
1761 void *stream = info->stream;
1762 fprintf_ftype func = info->fprintf_func;
1763 unsigned long mask;
2edcd244 1764 unsigned long value = 0;
b0e28b39
DJ
1765 struct arm_private_data *private_data = info->private_data;
1766 unsigned long allowed_arches = private_data->features.coproc;
c22aaad1 1767 int cond;
8f06b2d8
PB
1768
1769 for (insn = coprocessor_opcodes; insn->assembler; insn++)
1770 {
ff4a8d2b
NC
1771 unsigned long u_reg = 16;
1772 bfd_boolean is_unpredictable = FALSE;
05413229 1773 signed long value_in_comment = 0;
0313a2b8
NC
1774 const char *c;
1775
05413229
NC
1776 if (insn->arch == 0)
1777 switch (insn->value)
1778 {
1779 case SENTINEL_IWMMXT_START:
1780 if (info->mach != bfd_mach_arm_XScale
1781 && info->mach != bfd_mach_arm_iWMMXt
1782 && info->mach != bfd_mach_arm_iWMMXt2)
1783 do
1784 insn++;
1785 while (insn->arch != 0 && insn->value != SENTINEL_IWMMXT_END);
1786 continue;
1787
1788 case SENTINEL_IWMMXT_END:
1789 continue;
1790
1791 case SENTINEL_GENERIC_START:
b0e28b39 1792 allowed_arches = private_data->features.core;
05413229
NC
1793 continue;
1794
1795 default:
1796 abort ();
1797 }
8f06b2d8
PB
1798
1799 mask = insn->mask;
1800 value = insn->value;
1801 if (thumb)
1802 {
1803 /* The high 4 bits are 0xe for Arm conditional instructions, and
1804 0xe for arm unconditional instructions. The rest of the
1805 encoding is the same. */
1806 mask |= 0xf0000000;
1807 value |= 0xe0000000;
c22aaad1
PB
1808 if (ifthen_state)
1809 cond = IFTHEN_COND;
1810 else
1811 cond = 16;
8f06b2d8
PB
1812 }
1813 else
1814 {
1815 /* Only match unconditional instuctions against unconditional
1816 patterns. */
1817 if ((given & 0xf0000000) == 0xf0000000)
c22aaad1
PB
1818 {
1819 mask |= 0xf0000000;
1820 cond = 16;
1821 }
1822 else
1823 {
1824 cond = (given >> 28) & 0xf;
1825 if (cond == 0xe)
1826 cond = 16;
1827 }
8f06b2d8 1828 }
0313a2b8
NC
1829
1830 if ((given & mask) != value)
1831 continue;
8f06b2d8 1832
05413229 1833 if ((insn->arch & allowed_arches) == 0)
0313a2b8
NC
1834 continue;
1835
1836 for (c = insn->assembler; *c; c++)
1837 {
1838 if (*c == '%')
8f06b2d8 1839 {
0313a2b8 1840 switch (*++c)
8f06b2d8 1841 {
0313a2b8
NC
1842 case '%':
1843 func (stream, "%%");
1844 break;
1845
1846 case 'A':
05413229 1847 {
79862e45
DJ
1848 int rn = (given >> 16) & 0xf;
1849 int offset = given & 0xff;
0313a2b8 1850
05413229 1851 func (stream, "[%s", arm_regnames [(given >> 16) & 0xf]);
8f06b2d8 1852
79862e45
DJ
1853 if (PRE_BIT_SET || WRITEBACK_BIT_SET)
1854 {
1855 /* Not unindexed. The offset is scaled. */
1856 offset = offset * 4;
1857 if (NEGATIVE_BIT_SET)
1858 offset = - offset;
1859 if (rn != 15)
1860 value_in_comment = offset;
1861 }
1862
c1e26897 1863 if (PRE_BIT_SET)
05413229
NC
1864 {
1865 if (offset)
fe56b6ce 1866 func (stream, ", #%d]%s",
79862e45 1867 offset,
c1e26897 1868 WRITEBACK_BIT_SET ? "!" : "");
05413229
NC
1869 else
1870 func (stream, "]");
1871 }
1872 else
1873 {
0313a2b8 1874 func (stream, "]");
8f06b2d8 1875
c1e26897 1876 if (WRITEBACK_BIT_SET)
05413229
NC
1877 {
1878 if (offset)
79862e45 1879 func (stream, ", #%d", offset);
05413229
NC
1880 }
1881 else
fe56b6ce
NC
1882 {
1883 func (stream, ", {%d}", offset);
1884 value_in_comment = offset;
1885 }
05413229 1886 }
79862e45
DJ
1887 if (rn == 15 && (PRE_BIT_SET || WRITEBACK_BIT_SET))
1888 {
1889 func (stream, "\t; ");
1890 info->print_address_func (offset + pc
1891 + info->bytes_per_chunk * 2, info);
1892 }
05413229 1893 }
0313a2b8 1894 break;
8f06b2d8 1895
0313a2b8
NC
1896 case 'B':
1897 {
1898 int regno = ((given >> 12) & 0xf) | ((given >> (22 - 4)) & 0x10);
1899 int offset = (given >> 1) & 0x3f;
1900
1901 if (offset == 1)
1902 func (stream, "{d%d}", regno);
1903 else if (regno + offset > 32)
1904 func (stream, "{d%d-<overflow reg d%d>}", regno, regno + offset - 1);
1905 else
1906 func (stream, "{d%d-d%d}", regno, regno + offset - 1);
1907 }
1908 break;
8f06b2d8 1909
0313a2b8
NC
1910 case 'c':
1911 func (stream, "%s", arm_conditional[cond]);
1912 break;
8f06b2d8 1913
0313a2b8
NC
1914 case 'I':
1915 /* Print a Cirrus/DSP shift immediate. */
1916 /* Immediates are 7bit signed ints with bits 0..3 in
1917 bits 0..3 of opcode and bits 4..6 in bits 5..7
1918 of opcode. */
1919 {
1920 int imm;
8f06b2d8 1921
0313a2b8 1922 imm = (given & 0xf) | ((given & 0xe0) >> 1);
8f06b2d8 1923
0313a2b8
NC
1924 /* Is ``imm'' a negative number? */
1925 if (imm & 0x40)
1926 imm |= (-1 << 7);
8f06b2d8 1927
0313a2b8
NC
1928 func (stream, "%d", imm);
1929 }
1930
1931 break;
8f06b2d8 1932
0313a2b8
NC
1933 case 'F':
1934 switch (given & 0x00408000)
1935 {
1936 case 0:
1937 func (stream, "4");
1938 break;
1939 case 0x8000:
1940 func (stream, "1");
1941 break;
1942 case 0x00400000:
1943 func (stream, "2");
8f06b2d8 1944 break;
0313a2b8
NC
1945 default:
1946 func (stream, "3");
1947 }
1948 break;
8f06b2d8 1949
0313a2b8
NC
1950 case 'P':
1951 switch (given & 0x00080080)
1952 {
1953 case 0:
1954 func (stream, "s");
1955 break;
1956 case 0x80:
1957 func (stream, "d");
1958 break;
1959 case 0x00080000:
1960 func (stream, "e");
1961 break;
1962 default:
1963 func (stream, _("<illegal precision>"));
8f06b2d8 1964 break;
0313a2b8
NC
1965 }
1966 break;
8f06b2d8 1967
0313a2b8
NC
1968 case 'Q':
1969 switch (given & 0x00408000)
1970 {
1971 case 0:
1972 func (stream, "s");
8f06b2d8 1973 break;
0313a2b8
NC
1974 case 0x8000:
1975 func (stream, "d");
8f06b2d8 1976 break;
0313a2b8
NC
1977 case 0x00400000:
1978 func (stream, "e");
1979 break;
1980 default:
1981 func (stream, "p");
8f06b2d8 1982 break;
0313a2b8
NC
1983 }
1984 break;
8f06b2d8 1985
0313a2b8
NC
1986 case 'R':
1987 switch (given & 0x60)
1988 {
1989 case 0:
1990 break;
1991 case 0x20:
1992 func (stream, "p");
1993 break;
1994 case 0x40:
1995 func (stream, "m");
1996 break;
1997 default:
1998 func (stream, "z");
1999 break;
2000 }
2001 break;
16980d0b 2002
0313a2b8
NC
2003 case '0': case '1': case '2': case '3': case '4':
2004 case '5': case '6': case '7': case '8': case '9':
2005 {
2006 int width;
8f06b2d8 2007
0313a2b8 2008 c = arm_decode_bitfield (c, given, &value, &width);
8f06b2d8 2009
0313a2b8
NC
2010 switch (*c)
2011 {
ff4a8d2b
NC
2012 case 'R':
2013 if (value == 15)
2014 is_unpredictable = TRUE;
2015 /* Fall through. */
0313a2b8 2016 case 'r':
ff4a8d2b
NC
2017 if (c[1] == 'u')
2018 {
2019 /* Eat the 'u' character. */
2020 ++ c;
2021
2022 if (u_reg == value)
2023 is_unpredictable = TRUE;
2024 u_reg = value;
2025 }
0313a2b8
NC
2026 func (stream, "%s", arm_regnames[value]);
2027 break;
2028 case 'D':
2029 func (stream, "d%ld", value);
2030 break;
2031 case 'Q':
2032 if (value & 1)
2033 func (stream, "<illegal reg q%ld.5>", value >> 1);
2034 else
2035 func (stream, "q%ld", value >> 1);
2036 break;
2037 case 'd':
2038 func (stream, "%ld", value);
05413229 2039 value_in_comment = value;
0313a2b8
NC
2040 break;
2041 case 'k':
2042 {
2043 int from = (given & (1 << 7)) ? 32 : 16;
2044 func (stream, "%ld", from - value);
2045 }
2046 break;
8f06b2d8 2047
0313a2b8
NC
2048 case 'f':
2049 if (value > 7)
2050 func (stream, "#%s", arm_fp_const[value & 7]);
2051 else
2052 func (stream, "f%ld", value);
2053 break;
4146fd53 2054
0313a2b8
NC
2055 case 'w':
2056 if (width == 2)
2057 func (stream, "%s", iwmmxt_wwnames[value]);
2058 else
2059 func (stream, "%s", iwmmxt_wwssnames[value]);
2060 break;
4146fd53 2061
0313a2b8
NC
2062 case 'g':
2063 func (stream, "%s", iwmmxt_regnames[value]);
2064 break;
2065 case 'G':
2066 func (stream, "%s", iwmmxt_cregnames[value]);
16980d0b 2067 break;
8f06b2d8 2068
0313a2b8 2069 case 'x':
d1aaab3c 2070 func (stream, "0x%lx", (value & 0xffffffffUL));
0313a2b8 2071 break;
8f06b2d8 2072
0313a2b8
NC
2073 case '`':
2074 c++;
2075 if (value == 0)
2076 func (stream, "%c", *c);
2077 break;
2078 case '\'':
2079 c++;
2080 if (value == ((1ul << width) - 1))
2081 func (stream, "%c", *c);
2082 break;
2083 case '?':
fe56b6ce 2084 func (stream, "%c", c[(1 << width) - (int) value]);
0313a2b8
NC
2085 c += 1 << width;
2086 break;
2087 default:
2088 abort ();
2089 }
2090 break;
8f06b2d8 2091
0313a2b8
NC
2092 case 'y':
2093 case 'z':
2094 {
2095 int single = *c++ == 'y';
2096 int regno;
2097
2098 switch (*c)
2099 {
2100 case '4': /* Sm pair */
2101 case '0': /* Sm, Dm */
2102 regno = given & 0x0000000f;
2103 if (single)
2104 {
2105 regno <<= 1;
2106 regno += (given >> 5) & 1;
16980d0b 2107 }
0313a2b8
NC
2108 else
2109 regno += ((given >> 5) & 1) << 4;
2110 break;
8f06b2d8 2111
0313a2b8
NC
2112 case '1': /* Sd, Dd */
2113 regno = (given >> 12) & 0x0000000f;
2114 if (single)
2115 {
2116 regno <<= 1;
2117 regno += (given >> 22) & 1;
2118 }
2119 else
2120 regno += ((given >> 22) & 1) << 4;
2121 break;
8f06b2d8 2122
0313a2b8
NC
2123 case '2': /* Sn, Dn */
2124 regno = (given >> 16) & 0x0000000f;
2125 if (single)
8f06b2d8 2126 {
0313a2b8
NC
2127 regno <<= 1;
2128 regno += (given >> 7) & 1;
8f06b2d8 2129 }
0313a2b8
NC
2130 else
2131 regno += ((given >> 7) & 1) << 4;
2132 break;
7df76b80 2133
0313a2b8
NC
2134 case '3': /* List */
2135 func (stream, "{");
2136 regno = (given >> 12) & 0x0000000f;
2137 if (single)
2138 {
2139 regno <<= 1;
2140 regno += (given >> 22) & 1;
2141 }
2142 else
2143 regno += ((given >> 22) & 1) << 4;
2144 break;
a7f8487e 2145
0313a2b8
NC
2146 default:
2147 abort ();
8f06b2d8 2148 }
a7f8487e 2149
0313a2b8
NC
2150 func (stream, "%c%d", single ? 's' : 'd', regno);
2151
2152 if (*c == '3')
8f06b2d8 2153 {
0313a2b8 2154 int count = given & 0xff;
a7f8487e 2155
0313a2b8
NC
2156 if (single == 0)
2157 count >>= 1;
b34976b6 2158
0313a2b8 2159 if (--count)
8f06b2d8 2160 {
0313a2b8
NC
2161 func (stream, "-%c%d",
2162 single ? 's' : 'd',
2163 regno + count);
8f06b2d8 2164 }
0313a2b8
NC
2165
2166 func (stream, "}");
8f06b2d8 2167 }
0313a2b8
NC
2168 else if (*c == '4')
2169 func (stream, ", %c%d", single ? 's' : 'd',
2170 regno + 1);
2171 }
2172 break;
2173
2174 case 'L':
2175 switch (given & 0x00400100)
2176 {
2177 case 0x00000000: func (stream, "b"); break;
2178 case 0x00400000: func (stream, "h"); break;
2179 case 0x00000100: func (stream, "w"); break;
2180 case 0x00400100: func (stream, "d"); break;
2181 default:
8f06b2d8 2182 break;
0313a2b8
NC
2183 }
2184 break;
b34976b6 2185
0313a2b8
NC
2186 case 'Z':
2187 {
0313a2b8
NC
2188 /* given (20, 23) | given (0, 3) */
2189 value = ((given >> 16) & 0xf0) | (given & 0xf);
2190 func (stream, "%d", value);
2191 }
2192 break;
2d447fca 2193
0313a2b8
NC
2194 case 'l':
2195 /* This is like the 'A' operator, except that if
2196 the width field "M" is zero, then the offset is
2197 *not* multiplied by four. */
2198 {
2199 int offset = given & 0xff;
2200 int multiplier = (given & 0x00000100) ? 4 : 1;
2201
2202 func (stream, "[%s", arm_regnames [(given >> 16) & 0xf]);
2203
05413229
NC
2204 if (multiplier > 1)
2205 {
2206 value_in_comment = offset * multiplier;
c1e26897 2207 if (NEGATIVE_BIT_SET)
05413229
NC
2208 value_in_comment = - value_in_comment;
2209 }
2210
0313a2b8
NC
2211 if (offset)
2212 {
c1e26897 2213 if (PRE_BIT_SET)
0313a2b8 2214 func (stream, ", #%s%d]%s",
c1e26897 2215 NEGATIVE_BIT_SET ? "-" : "",
0313a2b8 2216 offset * multiplier,
c1e26897 2217 WRITEBACK_BIT_SET ? "!" : "");
0313a2b8
NC
2218 else
2219 func (stream, "], #%s%d",
c1e26897 2220 NEGATIVE_BIT_SET ? "-" : "",
0313a2b8 2221 offset * multiplier);
2d447fca 2222 }
0313a2b8
NC
2223 else
2224 func (stream, "]");
2225 }
2226 break;
2227
2228 case 'r':
2229 {
2230 int imm4 = (given >> 4) & 0xf;
c1e26897
NC
2231 int puw_bits = ((given >> 22) & 6) | ((given >> W_BIT) & 1);
2232 int ubit = ! NEGATIVE_BIT_SET;
0313a2b8
NC
2233 const char *rm = arm_regnames [given & 0xf];
2234 const char *rn = arm_regnames [(given >> 16) & 0xf];
2d447fca 2235
0313a2b8 2236 switch (puw_bits)
2d447fca 2237 {
0313a2b8
NC
2238 case 1:
2239 case 3:
2240 func (stream, "[%s], %c%s", rn, ubit ? '+' : '-', rm);
2241 if (imm4)
2242 func (stream, ", lsl #%d", imm4);
2243 break;
2244
2245 case 4:
2246 case 5:
2247 case 6:
2248 case 7:
2249 func (stream, "[%s, %c%s", rn, ubit ? '+' : '-', rm);
2250 if (imm4 > 0)
2251 func (stream, ", lsl #%d", imm4);
2252 func (stream, "]");
2253 if (puw_bits == 5 || puw_bits == 7)
2254 func (stream, "!");
2255 break;
2256
2257 default:
2258 func (stream, "INVALID");
2d447fca 2259 }
0313a2b8
NC
2260 }
2261 break;
2d447fca 2262
0313a2b8
NC
2263 case 'i':
2264 {
2265 long imm5;
2266 imm5 = ((given & 0x100) >> 4) | (given & 0xf);
2267 func (stream, "%ld", (imm5 == 0) ? 32 : imm5);
8f06b2d8 2268 }
0313a2b8
NC
2269 break;
2270
2271 default:
2272 abort ();
2273 }
252b5132 2274 }
252b5132 2275 }
0313a2b8
NC
2276 else
2277 func (stream, "%c", *c);
252b5132 2278 }
05413229
NC
2279
2280 if (value_in_comment > 32 || value_in_comment < -16)
d1aaab3c 2281 func (stream, "\t; 0x%lx", (value_in_comment & 0xffffffffUL));
05413229 2282
ff4a8d2b
NC
2283 if (is_unpredictable)
2284 func (stream, UNPREDICTABLE_INSTRUCTION);
2285
0313a2b8 2286 return TRUE;
252b5132 2287 }
8f06b2d8 2288 return FALSE;
252b5132
RH
2289}
2290
05413229
NC
2291/* Decodes and prints ARM addressing modes. Returns the offset
2292 used in the address, if any, if it is worthwhile printing the
2293 offset as a hexadecimal value in a comment at the end of the
2294 line of disassembly. */
2295
2296static signed long
62b3e311
PB
2297print_arm_address (bfd_vma pc, struct disassemble_info *info, long given)
2298{
2299 void *stream = info->stream;
2300 fprintf_ftype func = info->fprintf_func;
05413229 2301 int offset = 0;
62b3e311
PB
2302
2303 if (((given & 0x000f0000) == 0x000f0000)
2304 && ((given & 0x02000000) == 0))
2305 {
05413229 2306 offset = given & 0xfff;
62b3e311
PB
2307
2308 func (stream, "[pc");
2309
99ea83aa
NC
2310 if (NEGATIVE_BIT_SET)
2311 offset = - offset;
2312
c1e26897 2313 if (PRE_BIT_SET)
62b3e311 2314 {
62b3e311
PB
2315 /* Pre-indexed. */
2316 func (stream, ", #%d]", offset);
2317
2318 offset += pc + 8;
2319
2320 /* Cope with the possibility of write-back
2321 being used. Probably a very dangerous thing
2322 for the programmer to do, but who are we to
2323 argue ? */
c1e26897 2324 if (WRITEBACK_BIT_SET)
62b3e311
PB
2325 func (stream, "!");
2326 }
c1e26897 2327 else /* Post indexed. */
62b3e311 2328 {
62b3e311
PB
2329 func (stream, "], #%d", offset);
2330
c1e26897 2331 /* Ie ignore the offset. */
62b3e311
PB
2332 offset = pc + 8;
2333 }
2334
2335 func (stream, "\t; ");
2336 info->print_address_func (offset, info);
05413229 2337 offset = 0;
62b3e311
PB
2338 }
2339 else
2340 {
2341 func (stream, "[%s",
2342 arm_regnames[(given >> 16) & 0xf]);
c1e26897
NC
2343
2344 if (PRE_BIT_SET)
62b3e311
PB
2345 {
2346 if ((given & 0x02000000) == 0)
2347 {
05413229 2348 offset = given & 0xfff;
62b3e311
PB
2349 if (offset)
2350 func (stream, ", #%s%d",
c1e26897 2351 NEGATIVE_BIT_SET ? "-" : "", offset);
62b3e311
PB
2352 }
2353 else
2354 {
2355 func (stream, ", %s",
c1e26897 2356 NEGATIVE_BIT_SET ? "-" : "");
78c66db8 2357 arm_decode_shift (given, func, stream, TRUE);
62b3e311
PB
2358 }
2359
2360 func (stream, "]%s",
c1e26897 2361 WRITEBACK_BIT_SET ? "!" : "");
62b3e311
PB
2362 }
2363 else
2364 {
2365 if ((given & 0x02000000) == 0)
2366 {
05413229 2367 offset = given & 0xfff;
62b3e311
PB
2368 if (offset)
2369 func (stream, "], #%s%d",
c1e26897 2370 NEGATIVE_BIT_SET ? "-" : "", offset);
62b3e311
PB
2371 else
2372 func (stream, "]");
2373 }
2374 else
2375 {
2376 func (stream, "], %s",
c1e26897 2377 NEGATIVE_BIT_SET ? "-" : "");
78c66db8 2378 arm_decode_shift (given, func, stream, TRUE);
62b3e311
PB
2379 }
2380 }
2381 }
05413229
NC
2382
2383 return (signed long) offset;
62b3e311
PB
2384}
2385
16980d0b
JB
2386/* Print one neon instruction on INFO->STREAM.
2387 Return TRUE if the instuction matched, FALSE if this is not a
2388 recognised neon instruction. */
2389
2390static bfd_boolean
2391print_insn_neon (struct disassemble_info *info, long given, bfd_boolean thumb)
2392{
2393 const struct opcode32 *insn;
2394 void *stream = info->stream;
2395 fprintf_ftype func = info->fprintf_func;
2396
2397 if (thumb)
2398 {
2399 if ((given & 0xef000000) == 0xef000000)
2400 {
0313a2b8 2401 /* Move bit 28 to bit 24 to translate Thumb2 to ARM encoding. */
16980d0b
JB
2402 unsigned long bit28 = given & (1 << 28);
2403
2404 given &= 0x00ffffff;
2405 if (bit28)
2406 given |= 0xf3000000;
2407 else
2408 given |= 0xf2000000;
2409 }
2410 else if ((given & 0xff000000) == 0xf9000000)
2411 given ^= 0xf9000000 ^ 0xf4000000;
2412 else
2413 return FALSE;
2414 }
2415
2416 for (insn = neon_opcodes; insn->assembler; insn++)
2417 {
2418 if ((given & insn->mask) == insn->value)
2419 {
05413229 2420 signed long value_in_comment = 0;
16980d0b
JB
2421 const char *c;
2422
2423 for (c = insn->assembler; *c; c++)
2424 {
2425 if (*c == '%')
2426 {
2427 switch (*++c)
2428 {
2429 case '%':
2430 func (stream, "%%");
2431 break;
2432
c22aaad1
PB
2433 case 'c':
2434 if (thumb && ifthen_state)
2435 func (stream, "%s", arm_conditional[IFTHEN_COND]);
2436 break;
2437
16980d0b
JB
2438 case 'A':
2439 {
2440 static const unsigned char enc[16] =
2441 {
2442 0x4, 0x14, /* st4 0,1 */
2443 0x4, /* st1 2 */
2444 0x4, /* st2 3 */
2445 0x3, /* st3 4 */
2446 0x13, /* st3 5 */
2447 0x3, /* st1 6 */
2448 0x1, /* st1 7 */
2449 0x2, /* st2 8 */
2450 0x12, /* st2 9 */
2451 0x2, /* st1 10 */
2452 0, 0, 0, 0, 0
2453 };
2454 int rd = ((given >> 12) & 0xf) | (((given >> 22) & 1) << 4);
2455 int rn = ((given >> 16) & 0xf);
2456 int rm = ((given >> 0) & 0xf);
2457 int align = ((given >> 4) & 0x3);
2458 int type = ((given >> 8) & 0xf);
2459 int n = enc[type] & 0xf;
2460 int stride = (enc[type] >> 4) + 1;
2461 int ix;
2462
2463 func (stream, "{");
2464 if (stride > 1)
2465 for (ix = 0; ix != n; ix++)
2466 func (stream, "%sd%d", ix ? "," : "", rd + ix * stride);
2467 else if (n == 1)
2468 func (stream, "d%d", rd);
2469 else
2470 func (stream, "d%d-d%d", rd, rd + n - 1);
2471 func (stream, "}, [%s", arm_regnames[rn]);
2472 if (align)
8e560766 2473 func (stream, " :%d", 32 << align);
16980d0b
JB
2474 func (stream, "]");
2475 if (rm == 0xd)
2476 func (stream, "!");
2477 else if (rm != 0xf)
2478 func (stream, ", %s", arm_regnames[rm]);
2479 }
2480 break;
2481
2482 case 'B':
2483 {
2484 int rd = ((given >> 12) & 0xf) | (((given >> 22) & 1) << 4);
2485 int rn = ((given >> 16) & 0xf);
2486 int rm = ((given >> 0) & 0xf);
2487 int idx_align = ((given >> 4) & 0xf);
2488 int align = 0;
2489 int size = ((given >> 10) & 0x3);
2490 int idx = idx_align >> (size + 1);
2491 int length = ((given >> 8) & 3) + 1;
2492 int stride = 1;
2493 int i;
2494
2495 if (length > 1 && size > 0)
2496 stride = (idx_align & (1 << size)) ? 2 : 1;
2497
2498 switch (length)
2499 {
2500 case 1:
2501 {
2502 int amask = (1 << size) - 1;
2503 if ((idx_align & (1 << size)) != 0)
2504 return FALSE;
2505 if (size > 0)
2506 {
2507 if ((idx_align & amask) == amask)
2508 align = 8 << size;
2509 else if ((idx_align & amask) != 0)
2510 return FALSE;
2511 }
2512 }
2513 break;
2514
2515 case 2:
2516 if (size == 2 && (idx_align & 2) != 0)
2517 return FALSE;
2518 align = (idx_align & 1) ? 16 << size : 0;
2519 break;
2520
2521 case 3:
2522 if ((size == 2 && (idx_align & 3) != 0)
2523 || (idx_align & 1) != 0)
2524 return FALSE;
2525 break;
2526
2527 case 4:
2528 if (size == 2)
2529 {
2530 if ((idx_align & 3) == 3)
2531 return FALSE;
2532 align = (idx_align & 3) * 64;
2533 }
2534 else
2535 align = (idx_align & 1) ? 32 << size : 0;
2536 break;
2537
2538 default:
2539 abort ();
2540 }
2541
2542 func (stream, "{");
2543 for (i = 0; i < length; i++)
2544 func (stream, "%sd%d[%d]", (i == 0) ? "" : ",",
2545 rd + i * stride, idx);
2546 func (stream, "}, [%s", arm_regnames[rn]);
2547 if (align)
8e560766 2548 func (stream, " :%d", align);
16980d0b
JB
2549 func (stream, "]");
2550 if (rm == 0xd)
2551 func (stream, "!");
2552 else if (rm != 0xf)
2553 func (stream, ", %s", arm_regnames[rm]);
2554 }
2555 break;
2556
2557 case 'C':
2558 {
2559 int rd = ((given >> 12) & 0xf) | (((given >> 22) & 1) << 4);
2560 int rn = ((given >> 16) & 0xf);
2561 int rm = ((given >> 0) & 0xf);
2562 int align = ((given >> 4) & 0x1);
2563 int size = ((given >> 6) & 0x3);
2564 int type = ((given >> 8) & 0x3);
2565 int n = type + 1;
2566 int stride = ((given >> 5) & 0x1);
2567 int ix;
2568
2569 if (stride && (n == 1))
2570 n++;
2571 else
2572 stride++;
2573
2574 func (stream, "{");
2575 if (stride > 1)
2576 for (ix = 0; ix != n; ix++)
2577 func (stream, "%sd%d[]", ix ? "," : "", rd + ix * stride);
2578 else if (n == 1)
2579 func (stream, "d%d[]", rd);
2580 else
2581 func (stream, "d%d[]-d%d[]", rd, rd + n - 1);
2582 func (stream, "}, [%s", arm_regnames[rn]);
2583 if (align)
2584 {
91d6fa6a 2585 align = (8 * (type + 1)) << size;
16980d0b
JB
2586 if (type == 3)
2587 align = (size > 1) ? align >> 1 : align;
2588 if (type == 2 || (type == 0 && !size))
8e560766 2589 func (stream, " :<bad align %d>", align);
16980d0b 2590 else
8e560766 2591 func (stream, " :%d", align);
16980d0b
JB
2592 }
2593 func (stream, "]");
2594 if (rm == 0xd)
2595 func (stream, "!");
2596 else if (rm != 0xf)
2597 func (stream, ", %s", arm_regnames[rm]);
2598 }
2599 break;
2600
2601 case 'D':
2602 {
2603 int raw_reg = (given & 0xf) | ((given >> 1) & 0x10);
2604 int size = (given >> 20) & 3;
2605 int reg = raw_reg & ((4 << size) - 1);
2606 int ix = raw_reg >> size >> 2;
2607
2608 func (stream, "d%d[%d]", reg, ix);
2609 }
2610 break;
2611
2612 case 'E':
fe56b6ce 2613 /* Neon encoded constant for mov, mvn, vorr, vbic. */
16980d0b
JB
2614 {
2615 int bits = 0;
2616 int cmode = (given >> 8) & 0xf;
2617 int op = (given >> 5) & 0x1;
2618 unsigned long value = 0, hival = 0;
2619 unsigned shift;
2620 int size = 0;
0dbde4cf 2621 int isfloat = 0;
16980d0b
JB
2622
2623 bits |= ((given >> 24) & 1) << 7;
2624 bits |= ((given >> 16) & 7) << 4;
2625 bits |= ((given >> 0) & 15) << 0;
2626
2627 if (cmode < 8)
2628 {
2629 shift = (cmode >> 1) & 3;
fe56b6ce 2630 value = (unsigned long) bits << (8 * shift);
16980d0b
JB
2631 size = 32;
2632 }
2633 else if (cmode < 12)
2634 {
2635 shift = (cmode >> 1) & 1;
fe56b6ce 2636 value = (unsigned long) bits << (8 * shift);
16980d0b
JB
2637 size = 16;
2638 }
2639 else if (cmode < 14)
2640 {
2641 shift = (cmode & 1) + 1;
fe56b6ce 2642 value = (unsigned long) bits << (8 * shift);
16980d0b
JB
2643 value |= (1ul << (8 * shift)) - 1;
2644 size = 32;
2645 }
2646 else if (cmode == 14)
2647 {
2648 if (op)
2649 {
fe56b6ce 2650 /* Bit replication into bytes. */
16980d0b
JB
2651 int ix;
2652 unsigned long mask;
2653
2654 value = 0;
2655 hival = 0;
2656 for (ix = 7; ix >= 0; ix--)
2657 {
2658 mask = ((bits >> ix) & 1) ? 0xff : 0;
2659 if (ix <= 3)
2660 value = (value << 8) | mask;
2661 else
2662 hival = (hival << 8) | mask;
2663 }
2664 size = 64;
2665 }
2666 else
2667 {
fe56b6ce
NC
2668 /* Byte replication. */
2669 value = (unsigned long) bits;
16980d0b
JB
2670 size = 8;
2671 }
2672 }
2673 else if (!op)
2674 {
fe56b6ce 2675 /* Floating point encoding. */
16980d0b
JB
2676 int tmp;
2677
fe56b6ce
NC
2678 value = (unsigned long) (bits & 0x7f) << 19;
2679 value |= (unsigned long) (bits & 0x80) << 24;
16980d0b 2680 tmp = bits & 0x40 ? 0x3c : 0x40;
fe56b6ce 2681 value |= (unsigned long) tmp << 24;
16980d0b 2682 size = 32;
0dbde4cf 2683 isfloat = 1;
16980d0b
JB
2684 }
2685 else
2686 {
2687 func (stream, "<illegal constant %.8x:%x:%x>",
2688 bits, cmode, op);
2689 size = 32;
2690 break;
2691 }
2692 switch (size)
2693 {
2694 case 8:
2695 func (stream, "#%ld\t; 0x%.2lx", value, value);
2696 break;
2697
2698 case 16:
2699 func (stream, "#%ld\t; 0x%.4lx", value, value);
2700 break;
2701
2702 case 32:
0dbde4cf
JB
2703 if (isfloat)
2704 {
2705 unsigned char valbytes[4];
2706 double fvalue;
2707
2708 /* Do this a byte at a time so we don't have to
2709 worry about the host's endianness. */
2710 valbytes[0] = value & 0xff;
2711 valbytes[1] = (value >> 8) & 0xff;
2712 valbytes[2] = (value >> 16) & 0xff;
2713 valbytes[3] = (value >> 24) & 0xff;
2714
2715 floatformat_to_double
c1e26897
NC
2716 (& floatformat_ieee_single_little, valbytes,
2717 & fvalue);
0dbde4cf
JB
2718
2719 func (stream, "#%.7g\t; 0x%.8lx", fvalue,
2720 value);
2721 }
2722 else
4e9d3b81 2723 func (stream, "#%ld\t; 0x%.8lx",
9d82ec38
MGD
2724 (long) (((value & 0x80000000L) != 0)
2725 ? value | ~0xffffffffL : value),
c1e26897 2726 value);
16980d0b
JB
2727 break;
2728
2729 case 64:
2730 func (stream, "#0x%.8lx%.8lx", hival, value);
2731 break;
2732
2733 default:
2734 abort ();
2735 }
2736 }
2737 break;
2738
2739 case 'F':
2740 {
2741 int regno = ((given >> 16) & 0xf) | ((given >> (7 - 4)) & 0x10);
2742 int num = (given >> 8) & 0x3;
2743
2744 if (!num)
2745 func (stream, "{d%d}", regno);
2746 else if (num + regno >= 32)
2747 func (stream, "{d%d-<overflow reg d%d}", regno, regno + num);
2748 else
2749 func (stream, "{d%d-d%d}", regno, regno + num);
2750 }
2751 break;
2752
2753
2754 case '0': case '1': case '2': case '3': case '4':
2755 case '5': case '6': case '7': case '8': case '9':
2756 {
2757 int width;
2758 unsigned long value;
2759
2760 c = arm_decode_bitfield (c, given, &value, &width);
2761
2762 switch (*c)
2763 {
2764 case 'r':
2765 func (stream, "%s", arm_regnames[value]);
2766 break;
2767 case 'd':
2768 func (stream, "%ld", value);
05413229 2769 value_in_comment = value;
16980d0b
JB
2770 break;
2771 case 'e':
2772 func (stream, "%ld", (1ul << width) - value);
2773 break;
2774
2775 case 'S':
2776 case 'T':
2777 case 'U':
05413229 2778 /* Various width encodings. */
16980d0b
JB
2779 {
2780 int base = 8 << (*c - 'S'); /* 8,16 or 32 */
2781 int limit;
2782 unsigned low, high;
2783
2784 c++;
2785 if (*c >= '0' && *c <= '9')
2786 limit = *c - '0';
2787 else if (*c >= 'a' && *c <= 'f')
2788 limit = *c - 'a' + 10;
2789 else
2790 abort ();
2791 low = limit >> 2;
2792 high = limit & 3;
2793
2794 if (value < low || value > high)
2795 func (stream, "<illegal width %d>", base << value);
2796 else
2797 func (stream, "%d", base << value);
2798 }
2799 break;
2800 case 'R':
2801 if (given & (1 << 6))
2802 goto Q;
2803 /* FALLTHROUGH */
2804 case 'D':
2805 func (stream, "d%ld", value);
2806 break;
2807 case 'Q':
2808 Q:
2809 if (value & 1)
2810 func (stream, "<illegal reg q%ld.5>", value >> 1);
2811 else
2812 func (stream, "q%ld", value >> 1);
2813 break;
2814
2815 case '`':
2816 c++;
2817 if (value == 0)
2818 func (stream, "%c", *c);
2819 break;
2820 case '\'':
2821 c++;
2822 if (value == ((1ul << width) - 1))
2823 func (stream, "%c", *c);
2824 break;
2825 case '?':
fe56b6ce 2826 func (stream, "%c", c[(1 << width) - (int) value]);
16980d0b
JB
2827 c += 1 << width;
2828 break;
2829 default:
2830 abort ();
2831 }
2832 break;
2833
2834 default:
2835 abort ();
2836 }
2837 }
2838 }
2839 else
2840 func (stream, "%c", *c);
2841 }
05413229
NC
2842
2843 if (value_in_comment > 32 || value_in_comment < -16)
2844 func (stream, "\t; 0x%lx", value_in_comment);
2845
16980d0b
JB
2846 return TRUE;
2847 }
2848 }
2849 return FALSE;
2850}
2851
4a5329c6
ZW
2852/* Print one ARM instruction from PC on INFO->STREAM. */
2853
2854static void
2855print_insn_arm (bfd_vma pc, struct disassemble_info *info, long given)
252b5132 2856{
6b5d3a4d 2857 const struct opcode32 *insn;
6a51a8a8 2858 void *stream = info->stream;
6b5d3a4d 2859 fprintf_ftype func = info->fprintf_func;
b0e28b39 2860 struct arm_private_data *private_data = info->private_data;
252b5132 2861
16980d0b
JB
2862 if (print_insn_coprocessor (pc, info, given, FALSE))
2863 return;
2864
2865 if (print_insn_neon (info, given, FALSE))
8f06b2d8
PB
2866 return;
2867
252b5132
RH
2868 for (insn = arm_opcodes; insn->assembler; insn++)
2869 {
0313a2b8
NC
2870 if ((given & insn->mask) != insn->value)
2871 continue;
2872
b0e28b39 2873 if ((insn->arch & private_data->features.core) == 0)
0313a2b8
NC
2874 continue;
2875
2876 /* Special case: an instruction with all bits set in the condition field
2877 (0xFnnn_nnnn) is only matched if all those bits are set in insn->mask,
2878 or by the catchall at the end of the table. */
2879 if ((given & 0xF0000000) != 0xF0000000
2880 || (insn->mask & 0xF0000000) == 0xF0000000
2881 || (insn->mask == 0 && insn->value == 0))
252b5132 2882 {
ff4a8d2b
NC
2883 unsigned long u_reg = 16;
2884 unsigned long U_reg = 16;
ab8e2090 2885 bfd_boolean is_unpredictable = FALSE;
05413229 2886 signed long value_in_comment = 0;
6b5d3a4d 2887 const char *c;
b34976b6 2888
252b5132
RH
2889 for (c = insn->assembler; *c; c++)
2890 {
2891 if (*c == '%')
2892 {
c1e26897
NC
2893 bfd_boolean allow_unpredictable = FALSE;
2894
252b5132
RH
2895 switch (*++c)
2896 {
2897 case '%':
2898 func (stream, "%%");
2899 break;
2900
2901 case 'a':
05413229 2902 value_in_comment = print_arm_address (pc, info, given);
62b3e311 2903 break;
252b5132 2904
62b3e311
PB
2905 case 'P':
2906 /* Set P address bit and use normal address
2907 printing routine. */
c1e26897 2908 value_in_comment = print_arm_address (pc, info, given | (1 << P_BIT));
252b5132
RH
2909 break;
2910
c1e26897
NC
2911 case 'S':
2912 allow_unpredictable = TRUE;
252b5132
RH
2913 case 's':
2914 if ((given & 0x004f0000) == 0x004f0000)
2915 {
58efb6c0 2916 /* PC relative with immediate offset. */
252b5132 2917 int offset = ((given & 0xf00) >> 4) | (given & 0xf);
b34976b6 2918
c1e26897
NC
2919 if (NEGATIVE_BIT_SET)
2920 offset = - offset;
b34976b6 2921
aefd8a40
NC
2922 if (PRE_BIT_SET)
2923 {
945ee430
NC
2924 if (offset)
2925 func (stream, "[pc, #%d]\t; ", offset);
2926 else
2927 func (stream, "[pc]\t; ");
aefd8a40
NC
2928 info->print_address_func (offset + pc + 8, info);
2929 }
2930 else
2931 {
2932 func (stream, "[pc], #%d", offset);
ff4a8d2b
NC
2933 if (! allow_unpredictable)
2934 is_unpredictable = TRUE;
aefd8a40 2935 }
252b5132
RH
2936 }
2937 else
2938 {
fe56b6ce
NC
2939 int offset = ((given & 0xf00) >> 4) | (given & 0xf);
2940
c1e26897
NC
2941 if (NEGATIVE_BIT_SET)
2942 offset = - offset;
fe56b6ce 2943
b34976b6 2944 func (stream, "[%s",
252b5132 2945 arm_regnames[(given >> 16) & 0xf]);
fe56b6ce 2946
c1e26897 2947 if (PRE_BIT_SET)
252b5132 2948 {
c1e26897 2949 if (IMMEDIATE_BIT_SET)
252b5132 2950 {
945ee430
NC
2951 if (WRITEBACK_BIT_SET)
2952 /* Immediate Pre-indexed. */
2953 /* PR 10924: Offset must be printed, even if it is zero. */
2954 func (stream, ", #%d", offset);
2955 else if (offset)
2956 /* Immediate Offset: printing zero offset is optional. */
2957 func (stream, ", #%d", offset);
2958
fe56b6ce 2959 value_in_comment = offset;
252b5132 2960 }
945ee430 2961 else
ff4a8d2b
NC
2962 {
2963 /* Register Offset or Register Pre-Indexed. */
2964 func (stream, ", %s%s",
2965 NEGATIVE_BIT_SET ? "-" : "",
2966 arm_regnames[given & 0xf]);
2967
2968 /* Writing back to the register that is the source/
2969 destination of the load/store is unpredictable. */
2970 if (! allow_unpredictable
2971 && WRITEBACK_BIT_SET
2972 && ((given & 0xf) == ((given >> 12) & 0xf)))
2973 is_unpredictable = TRUE;
2974 }
252b5132 2975
b34976b6 2976 func (stream, "]%s",
c1e26897 2977 WRITEBACK_BIT_SET ? "!" : "");
252b5132 2978 }
945ee430 2979 else
252b5132 2980 {
c1e26897 2981 if (IMMEDIATE_BIT_SET)
252b5132 2982 {
945ee430 2983 /* Immediate Post-indexed. */
aefd8a40
NC
2984 /* PR 10924: Offset must be printed, even if it is zero. */
2985 func (stream, "], #%d", offset);
fe56b6ce 2986 value_in_comment = offset;
252b5132 2987 }
945ee430 2988 else
ff4a8d2b
NC
2989 {
2990 /* Register Post-indexed. */
2991 func (stream, "], %s%s",
2992 NEGATIVE_BIT_SET ? "-" : "",
2993 arm_regnames[given & 0xf]);
2994
2995 /* Writing back to the register that is the source/
2996 destination of the load/store is unpredictable. */
2997 if (! allow_unpredictable
2998 && (given & 0xf) == ((given >> 12) & 0xf))
2999 is_unpredictable = TRUE;
3000 }
c1e26897 3001
07a28fab
NC
3002 if (! allow_unpredictable)
3003 {
3004 /* Writeback is automatically implied by post- addressing.
3005 Setting the W bit is unnecessary and ARM specify it as
3006 being unpredictable. */
3007 if (WRITEBACK_BIT_SET
3008 /* Specifying the PC register as the post-indexed
3009 registers is also unpredictable. */
ab8e2090
NC
3010 || (! IMMEDIATE_BIT_SET && ((given & 0xf) == 0xf)))
3011 is_unpredictable = TRUE;
07a28fab 3012 }
252b5132
RH
3013 }
3014 }
3015 break;
b34976b6 3016
252b5132 3017 case 'b':
6b5d3a4d
ZW
3018 {
3019 int disp = (((given & 0xffffff) ^ 0x800000) - 0x800000);
05413229 3020 info->print_address_func (disp * 4 + pc + 8, info);
6b5d3a4d 3021 }
252b5132
RH
3022 break;
3023
3024 case 'c':
c22aaad1
PB
3025 if (((given >> 28) & 0xf) != 0xe)
3026 func (stream, "%s",
3027 arm_conditional [(given >> 28) & 0xf]);
252b5132
RH
3028 break;
3029
3030 case 'm':
3031 {
3032 int started = 0;
3033 int reg;
3034
3035 func (stream, "{");
3036 for (reg = 0; reg < 16; reg++)
3037 if ((given & (1 << reg)) != 0)
3038 {
3039 if (started)
3040 func (stream, ", ");
3041 started = 1;
3042 func (stream, "%s", arm_regnames[reg]);
3043 }
3044 func (stream, "}");
ab8e2090
NC
3045 if (! started)
3046 is_unpredictable = TRUE;
252b5132
RH
3047 }
3048 break;
3049
37b37b2d 3050 case 'q':
78c66db8 3051 arm_decode_shift (given, func, stream, FALSE);
37b37b2d
RE
3052 break;
3053
252b5132
RH
3054 case 'o':
3055 if ((given & 0x02000000) != 0)
3056 {
3057 int rotate = (given & 0xf00) >> 7;
3058 int immed = (given & 0xff);
fe56b6ce 3059
9f20bbfd
NC
3060 immed = (((immed << (32 - rotate))
3061 | (immed >> rotate)) & 0xffffffff);
fe56b6ce
NC
3062 func (stream, "#%d", immed);
3063 value_in_comment = immed;
252b5132
RH
3064 }
3065 else
78c66db8 3066 arm_decode_shift (given, func, stream, TRUE);
252b5132
RH
3067 break;
3068
3069 case 'p':
3070 if ((given & 0x0000f000) == 0x0000f000)
aefd8a40
NC
3071 {
3072 /* The p-variants of tst/cmp/cmn/teq are the pre-V6
3073 mechanism for setting PSR flag bits. They are
3074 obsolete in V6 onwards. */
b0e28b39 3075 if ((private_data->features.core & ARM_EXT_V6) == 0)
aefd8a40
NC
3076 func (stream, "p");
3077 }
252b5132
RH
3078 break;
3079
3080 case 't':
3081 if ((given & 0x01200000) == 0x00200000)
3082 func (stream, "t");
3083 break;
3084
252b5132 3085 case 'A':
05413229
NC
3086 {
3087 int offset = given & 0xff;
f02232aa 3088
05413229 3089 value_in_comment = offset * 4;
c1e26897 3090 if (NEGATIVE_BIT_SET)
05413229 3091 value_in_comment = - value_in_comment;
f02232aa 3092
05413229 3093 func (stream, "[%s", arm_regnames [(given >> 16) & 0xf]);
f02232aa 3094
c1e26897 3095 if (PRE_BIT_SET)
05413229
NC
3096 {
3097 if (offset)
fe56b6ce
NC
3098 func (stream, ", #%d]%s",
3099 value_in_comment,
c1e26897 3100 WRITEBACK_BIT_SET ? "!" : "");
05413229
NC
3101 else
3102 func (stream, "]");
3103 }
3104 else
3105 {
3106 func (stream, "]");
f02232aa 3107
c1e26897 3108 if (WRITEBACK_BIT_SET)
05413229
NC
3109 {
3110 if (offset)
fe56b6ce 3111 func (stream, ", #%d", value_in_comment);
05413229
NC
3112 }
3113 else
fe56b6ce
NC
3114 {
3115 func (stream, ", {%d}", offset);
3116 value_in_comment = offset;
3117 }
05413229
NC
3118 }
3119 }
252b5132
RH
3120 break;
3121
077b8428
NC
3122 case 'B':
3123 /* Print ARM V5 BLX(1) address: pc+25 bits. */
3124 {
3125 bfd_vma address;
3126 bfd_vma offset = 0;
b34976b6 3127
c1e26897 3128 if (! NEGATIVE_BIT_SET)
077b8428
NC
3129 /* Is signed, hi bits should be ones. */
3130 offset = (-1) ^ 0x00ffffff;
3131
3132 /* Offset is (SignExtend(offset field)<<2). */
3133 offset += given & 0x00ffffff;
3134 offset <<= 2;
3135 address = offset + pc + 8;
b34976b6 3136
8f06b2d8
PB
3137 if (given & 0x01000000)
3138 /* H bit allows addressing to 2-byte boundaries. */
3139 address += 2;
b1ee46c5 3140
8f06b2d8 3141 info->print_address_func (address, info);
b1ee46c5 3142 }
b1ee46c5
AH
3143 break;
3144
252b5132 3145 case 'C':
6eeeb4b4
AO
3146 func (stream, "_");
3147 if (given & 0x80000)
3148 func (stream, "f");
3149 if (given & 0x40000)
3150 func (stream, "s");
3151 if (given & 0x20000)
3152 func (stream, "x");
3153 if (given & 0x10000)
3154 func (stream, "c");
252b5132
RH
3155 break;
3156
62b3e311 3157 case 'U':
52e7f43d 3158 if ((given & 0xf0) == 0x60)
62b3e311 3159 {
52e7f43d
RE
3160 switch (given & 0xf)
3161 {
3162 case 0xf: func (stream, "sy"); break;
3163 default:
3164 func (stream, "#%d", (int) given & 0xf);
3165 break;
3166 }
3167 }
3168 else
3169 {
3170 switch (given & 0xf)
3171 {
3172 case 0xf: func (stream, "sy"); break;
3173 case 0x7: func (stream, "un"); break;
3174 case 0xe: func (stream, "st"); break;
3175 case 0x6: func (stream, "unst"); break;
3176 case 0xb: func (stream, "ish"); break;
3177 case 0xa: func (stream, "ishst"); break;
3178 case 0x3: func (stream, "osh"); break;
3179 case 0x2: func (stream, "oshst"); break;
3180 default:
3181 func (stream, "#%d", (int) given & 0xf);
3182 break;
3183 }
62b3e311
PB
3184 }
3185 break;
3186
b34976b6 3187 case '0': case '1': case '2': case '3': case '4':
252b5132
RH
3188 case '5': case '6': case '7': case '8': case '9':
3189 {
16980d0b
JB
3190 int width;
3191 unsigned long value;
252b5132 3192
16980d0b
JB
3193 c = arm_decode_bitfield (c, given, &value, &width);
3194
252b5132
RH
3195 switch (*c)
3196 {
ab8e2090
NC
3197 case 'R':
3198 if (value == 15)
3199 is_unpredictable = TRUE;
3200 /* Fall through. */
16980d0b 3201 case 'r':
ff4a8d2b
NC
3202 if (c[1] == 'u')
3203 {
3204 /* Eat the 'u' character. */
3205 ++ c;
3206
3207 if (u_reg == value)
3208 is_unpredictable = TRUE;
3209 u_reg = value;
3210 }
3211 if (c[1] == 'U')
3212 {
3213 /* Eat the 'U' character. */
3214 ++ c;
3215
3216 if (U_reg == value)
3217 is_unpredictable = TRUE;
3218 U_reg = value;
3219 }
16980d0b
JB
3220 func (stream, "%s", arm_regnames[value]);
3221 break;
3222 case 'd':
3223 func (stream, "%ld", value);
05413229 3224 value_in_comment = value;
16980d0b
JB
3225 break;
3226 case 'b':
3227 func (stream, "%ld", value * 8);
05413229 3228 value_in_comment = value * 8;
16980d0b
JB
3229 break;
3230 case 'W':
3231 func (stream, "%ld", value + 1);
05413229 3232 value_in_comment = value + 1;
16980d0b
JB
3233 break;
3234 case 'x':
3235 func (stream, "0x%08lx", value);
3236
3237 /* Some SWI instructions have special
3238 meanings. */
3239 if ((given & 0x0fffffff) == 0x0FF00000)
3240 func (stream, "\t; IMB");
3241 else if ((given & 0x0fffffff) == 0x0FF00001)
3242 func (stream, "\t; IMBRange");
3243 break;
3244 case 'X':
3245 func (stream, "%01lx", value & 0xf);
05413229 3246 value_in_comment = value;
252b5132
RH
3247 break;
3248 case '`':
3249 c++;
16980d0b 3250 if (value == 0)
252b5132
RH
3251 func (stream, "%c", *c);
3252 break;
3253 case '\'':
3254 c++;
16980d0b 3255 if (value == ((1ul << width) - 1))
252b5132
RH
3256 func (stream, "%c", *c);
3257 break;
3258 case '?':
fe56b6ce 3259 func (stream, "%c", c[(1 << width) - (int) value]);
16980d0b 3260 c += 1 << width;
252b5132
RH
3261 break;
3262 default:
3263 abort ();
3264 }
3265 break;
3266
0dd132b6
NC
3267 case 'e':
3268 {
3269 int imm;
3270
3271 imm = (given & 0xf) | ((given & 0xfff00) >> 4);
3272 func (stream, "%d", imm);
fe56b6ce 3273 value_in_comment = imm;
0dd132b6
NC
3274 }
3275 break;
3276
0a003adc
ZW
3277 case 'E':
3278 /* LSB and WIDTH fields of BFI or BFC. The machine-
3279 language instruction encodes LSB and MSB. */
3280 {
3281 long msb = (given & 0x001f0000) >> 16;
3282 long lsb = (given & 0x00000f80) >> 7;
91d6fa6a 3283 long w = msb - lsb + 1;
fe56b6ce 3284
91d6fa6a
NC
3285 if (w > 0)
3286 func (stream, "#%lu, #%lu", lsb, w);
0a003adc
ZW
3287 else
3288 func (stream, "(invalid: %lu:%lu)", lsb, msb);
3289 }
3290 break;
3291
3292 case 'V':
3293 /* 16-bit unsigned immediate from a MOVT or MOVW
3294 instruction, encoded in bits 0:11 and 15:19. */
3295 {
3296 long hi = (given & 0x000f0000) >> 4;
3297 long lo = (given & 0x00000fff);
3298 long imm16 = hi | lo;
fe56b6ce
NC
3299
3300 func (stream, "#%lu", imm16);
3301 value_in_comment = imm16;
0a003adc
ZW
3302 }
3303 break;
3304
252b5132
RH
3305 default:
3306 abort ();
3307 }
3308 }
3309 }
3310 else
3311 func (stream, "%c", *c);
3312 }
05413229
NC
3313
3314 if (value_in_comment > 32 || value_in_comment < -16)
d1aaab3c 3315 func (stream, "\t; 0x%lx", (value_in_comment & 0xffffffffUL));
ab8e2090
NC
3316
3317 if (is_unpredictable)
3318 func (stream, UNPREDICTABLE_INSTRUCTION);
ff4a8d2b 3319
4a5329c6 3320 return;
252b5132
RH
3321 }
3322 }
3323 abort ();
3324}
3325
4a5329c6 3326/* Print one 16-bit Thumb instruction from PC on INFO->STREAM. */
baf0cc5e 3327
4a5329c6
ZW
3328static void
3329print_insn_thumb16 (bfd_vma pc, struct disassemble_info *info, long given)
252b5132 3330{
6b5d3a4d 3331 const struct opcode16 *insn;
6a51a8a8
AM
3332 void *stream = info->stream;
3333 fprintf_ftype func = info->fprintf_func;
252b5132
RH
3334
3335 for (insn = thumb_opcodes; insn->assembler; insn++)
c19d1205
ZW
3336 if ((given & insn->mask) == insn->value)
3337 {
05413229 3338 signed long value_in_comment = 0;
6b5d3a4d 3339 const char *c = insn->assembler;
05413229 3340
c19d1205
ZW
3341 for (; *c; c++)
3342 {
3343 int domaskpc = 0;
3344 int domasklr = 0;
3345
3346 if (*c != '%')
3347 {
3348 func (stream, "%c", *c);
3349 continue;
3350 }
252b5132 3351
c19d1205
ZW
3352 switch (*++c)
3353 {
3354 case '%':
3355 func (stream, "%%");
3356 break;
b34976b6 3357
c22aaad1
PB
3358 case 'c':
3359 if (ifthen_state)
3360 func (stream, "%s", arm_conditional[IFTHEN_COND]);
3361 break;
3362
3363 case 'C':
3364 if (ifthen_state)
3365 func (stream, "%s", arm_conditional[IFTHEN_COND]);
3366 else
3367 func (stream, "s");
3368 break;
3369
3370 case 'I':
3371 {
3372 unsigned int tmp;
3373
3374 ifthen_next_state = given & 0xff;
3375 for (tmp = given << 1; tmp & 0xf; tmp <<= 1)
3376 func (stream, ((given ^ tmp) & 0x10) ? "e" : "t");
3377 func (stream, "\t%s", arm_conditional[(given >> 4) & 0xf]);
3378 }
3379 break;
3380
3381 case 'x':
3382 if (ifthen_next_state)
3383 func (stream, "\t; unpredictable branch in IT block\n");
3384 break;
3385
3386 case 'X':
3387 if (ifthen_state)
3388 func (stream, "\t; unpredictable <IT:%s>",
3389 arm_conditional[IFTHEN_COND]);
3390 break;
3391
c19d1205
ZW
3392 case 'S':
3393 {
3394 long reg;
3395
3396 reg = (given >> 3) & 0x7;
3397 if (given & (1 << 6))
3398 reg += 8;
4f3c3dbb 3399
c19d1205
ZW
3400 func (stream, "%s", arm_regnames[reg]);
3401 }
3402 break;
baf0cc5e 3403
c19d1205 3404 case 'D':
4f3c3dbb 3405 {
c19d1205
ZW
3406 long reg;
3407
3408 reg = given & 0x7;
3409 if (given & (1 << 7))
3410 reg += 8;
3411
3412 func (stream, "%s", arm_regnames[reg]);
4f3c3dbb 3413 }
c19d1205
ZW
3414 break;
3415
3416 case 'N':
3417 if (given & (1 << 8))
3418 domasklr = 1;
3419 /* Fall through. */
3420 case 'O':
3421 if (*c == 'O' && (given & (1 << 8)))
3422 domaskpc = 1;
3423 /* Fall through. */
3424 case 'M':
3425 {
3426 int started = 0;
3427 int reg;
3428
3429 func (stream, "{");
3430
3431 /* It would be nice if we could spot
3432 ranges, and generate the rS-rE format: */
3433 for (reg = 0; (reg < 8); reg++)
3434 if ((given & (1 << reg)) != 0)
3435 {
3436 if (started)
3437 func (stream, ", ");
3438 started = 1;
3439 func (stream, "%s", arm_regnames[reg]);
3440 }
3441
3442 if (domasklr)
3443 {
3444 if (started)
3445 func (stream, ", ");
3446 started = 1;
3447 func (stream, arm_regnames[14] /* "lr" */);
3448 }
3449
3450 if (domaskpc)
3451 {
3452 if (started)
3453 func (stream, ", ");
3454 func (stream, arm_regnames[15] /* "pc" */);
3455 }
3456
3457 func (stream, "}");
3458 }
3459 break;
3460
4547cb56
NC
3461 case 'W':
3462 /* Print writeback indicator for a LDMIA. We are doing a
3463 writeback if the base register is not in the register
3464 mask. */
3465 if ((given & (1 << ((given & 0x0700) >> 8))) == 0)
3466 func (stream, "!");
3467 break;
3468
c19d1205
ZW
3469 case 'b':
3470 /* Print ARM V6T2 CZB address: pc+4+6 bits. */
3471 {
3472 bfd_vma address = (pc + 4
3473 + ((given & 0x00f8) >> 2)
3474 + ((given & 0x0200) >> 3));
3475 info->print_address_func (address, info);
3476 }
3477 break;
3478
3479 case 's':
3480 /* Right shift immediate -- bits 6..10; 1-31 print
3481 as themselves, 0 prints as 32. */
3482 {
3483 long imm = (given & 0x07c0) >> 6;
3484 if (imm == 0)
3485 imm = 32;
0fd3a477 3486 func (stream, "#%ld", imm);
c19d1205
ZW
3487 }
3488 break;
3489
3490 case '0': case '1': case '2': case '3': case '4':
3491 case '5': case '6': case '7': case '8': case '9':
3492 {
3493 int bitstart = *c++ - '0';
3494 int bitend = 0;
3495
3496 while (*c >= '0' && *c <= '9')
3497 bitstart = (bitstart * 10) + *c++ - '0';
3498
3499 switch (*c)
3500 {
3501 case '-':
3502 {
3503 long reg;
3504
3505 c++;
3506 while (*c >= '0' && *c <= '9')
3507 bitend = (bitend * 10) + *c++ - '0';
3508 if (!bitend)
3509 abort ();
3510 reg = given >> bitstart;
3511 reg &= (2 << (bitend - bitstart)) - 1;
ff4a8d2b 3512
c19d1205
ZW
3513 switch (*c)
3514 {
3515 case 'r':
3516 func (stream, "%s", arm_regnames[reg]);
3517 break;
3518
3519 case 'd':
0fd3a477 3520 func (stream, "%ld", reg);
05413229 3521 value_in_comment = reg;
c19d1205
ZW
3522 break;
3523
3524 case 'H':
0fd3a477 3525 func (stream, "%ld", reg << 1);
05413229 3526 value_in_comment = reg << 1;
c19d1205
ZW
3527 break;
3528
3529 case 'W':
0fd3a477 3530 func (stream, "%ld", reg << 2);
05413229 3531 value_in_comment = reg << 2;
c19d1205
ZW
3532 break;
3533
3534 case 'a':
3535 /* PC-relative address -- the bottom two
3536 bits of the address are dropped
3537 before the calculation. */
3538 info->print_address_func
3539 (((pc + 4) & ~3) + (reg << 2), info);
05413229 3540 value_in_comment = 0;
c19d1205
ZW
3541 break;
3542
3543 case 'x':
0fd3a477 3544 func (stream, "0x%04lx", reg);
c19d1205
ZW
3545 break;
3546
c19d1205
ZW
3547 case 'B':
3548 reg = ((reg ^ (1 << bitend)) - (1 << bitend));
6b5d3a4d 3549 info->print_address_func (reg * 2 + pc + 4, info);
05413229 3550 value_in_comment = 0;
c19d1205
ZW
3551 break;
3552
3553 case 'c':
c22aaad1 3554 func (stream, "%s", arm_conditional [reg]);
c19d1205
ZW
3555 break;
3556
3557 default:
3558 abort ();
3559 }
3560 }
3561 break;
3562
3563 case '\'':
3564 c++;
3565 if ((given & (1 << bitstart)) != 0)
3566 func (stream, "%c", *c);
3567 break;
3568
3569 case '?':
3570 ++c;
3571 if ((given & (1 << bitstart)) != 0)
3572 func (stream, "%c", *c++);
3573 else
3574 func (stream, "%c", *++c);
3575 break;
3576
3577 default:
3578 abort ();
3579 }
3580 }
3581 break;
3582
3583 default:
3584 abort ();
3585 }
3586 }
05413229
NC
3587
3588 if (value_in_comment > 32 || value_in_comment < -16)
3589 func (stream, "\t; 0x%lx", value_in_comment);
4a5329c6 3590 return;
c19d1205
ZW
3591 }
3592
3593 /* No match. */
3594 abort ();
3595}
3596
62b3e311 3597/* Return the name of an V7M special register. */
fe56b6ce 3598
62b3e311
PB
3599static const char *
3600psr_name (int regno)
3601{
3602 switch (regno)
3603 {
3604 case 0: return "APSR";
3605 case 1: return "IAPSR";
3606 case 2: return "EAPSR";
3607 case 3: return "PSR";
3608 case 5: return "IPSR";
3609 case 6: return "EPSR";
3610 case 7: return "IEPSR";
3611 case 8: return "MSP";
3612 case 9: return "PSP";
3613 case 16: return "PRIMASK";
3614 case 17: return "BASEPRI";
3615 case 18: return "BASEPRI_MASK";
3616 case 19: return "FAULTMASK";
3617 case 20: return "CONTROL";
3618 default: return "<unknown>";
3619 }
3620}
3621
4a5329c6
ZW
3622/* Print one 32-bit Thumb instruction from PC on INFO->STREAM. */
3623
3624static void
3625print_insn_thumb32 (bfd_vma pc, struct disassemble_info *info, long given)
c19d1205 3626{
6b5d3a4d 3627 const struct opcode32 *insn;
c19d1205
ZW
3628 void *stream = info->stream;
3629 fprintf_ftype func = info->fprintf_func;
3630
16980d0b
JB
3631 if (print_insn_coprocessor (pc, info, given, TRUE))
3632 return;
3633
3634 if (print_insn_neon (info, given, TRUE))
8f06b2d8
PB
3635 return;
3636
c19d1205
ZW
3637 for (insn = thumb32_opcodes; insn->assembler; insn++)
3638 if ((given & insn->mask) == insn->value)
3639 {
ff4a8d2b 3640 bfd_boolean is_unpredictable = FALSE;
05413229 3641 signed long value_in_comment = 0;
6b5d3a4d 3642 const char *c = insn->assembler;
05413229 3643
c19d1205
ZW
3644 for (; *c; c++)
3645 {
3646 if (*c != '%')
3647 {
3648 func (stream, "%c", *c);
3649 continue;
3650 }
3651
3652 switch (*++c)
3653 {
3654 case '%':
3655 func (stream, "%%");
3656 break;
3657
c22aaad1
PB
3658 case 'c':
3659 if (ifthen_state)
3660 func (stream, "%s", arm_conditional[IFTHEN_COND]);
3661 break;
3662
3663 case 'x':
3664 if (ifthen_next_state)
3665 func (stream, "\t; unpredictable branch in IT block\n");
3666 break;
3667
3668 case 'X':
3669 if (ifthen_state)
3670 func (stream, "\t; unpredictable <IT:%s>",
3671 arm_conditional[IFTHEN_COND]);
3672 break;
3673
c19d1205
ZW
3674 case 'I':
3675 {
3676 unsigned int imm12 = 0;
fe56b6ce 3677
c19d1205
ZW
3678 imm12 |= (given & 0x000000ffu);
3679 imm12 |= (given & 0x00007000u) >> 4;
92e90b6e 3680 imm12 |= (given & 0x04000000u) >> 15;
fe56b6ce
NC
3681 func (stream, "#%u", imm12);
3682 value_in_comment = imm12;
c19d1205
ZW
3683 }
3684 break;
3685
3686 case 'M':
3687 {
3688 unsigned int bits = 0, imm, imm8, mod;
fe56b6ce 3689
c19d1205
ZW
3690 bits |= (given & 0x000000ffu);
3691 bits |= (given & 0x00007000u) >> 4;
3692 bits |= (given & 0x04000000u) >> 15;
3693 imm8 = (bits & 0x0ff);
3694 mod = (bits & 0xf00) >> 8;
3695 switch (mod)
3696 {
3697 case 0: imm = imm8; break;
c1e26897
NC
3698 case 1: imm = ((imm8 << 16) | imm8); break;
3699 case 2: imm = ((imm8 << 24) | (imm8 << 8)); break;
3700 case 3: imm = ((imm8 << 24) | (imm8 << 16) | (imm8 << 8) | imm8); break;
c19d1205
ZW
3701 default:
3702 mod = (bits & 0xf80) >> 7;
3703 imm8 = (bits & 0x07f) | 0x80;
3704 imm = (((imm8 << (32 - mod)) | (imm8 >> mod)) & 0xffffffff);
3705 }
fe56b6ce
NC
3706 func (stream, "#%u", imm);
3707 value_in_comment = imm;
c19d1205
ZW
3708 }
3709 break;
3710
3711 case 'J':
3712 {
3713 unsigned int imm = 0;
fe56b6ce 3714
c19d1205
ZW
3715 imm |= (given & 0x000000ffu);
3716 imm |= (given & 0x00007000u) >> 4;
3717 imm |= (given & 0x04000000u) >> 15;
3718 imm |= (given & 0x000f0000u) >> 4;
fe56b6ce
NC
3719 func (stream, "#%u", imm);
3720 value_in_comment = imm;
c19d1205
ZW
3721 }
3722 break;
3723
3724 case 'K':
3725 {
3726 unsigned int imm = 0;
fe56b6ce 3727
c19d1205
ZW
3728 imm |= (given & 0x000f0000u) >> 16;
3729 imm |= (given & 0x00000ff0u) >> 0;
3730 imm |= (given & 0x0000000fu) << 12;
fe56b6ce
NC
3731 func (stream, "#%u", imm);
3732 value_in_comment = imm;
c19d1205
ZW
3733 }
3734 break;
3735
3736 case 'S':
3737 {
3738 unsigned int reg = (given & 0x0000000fu);
3739 unsigned int stp = (given & 0x00000030u) >> 4;
3740 unsigned int imm = 0;
3741 imm |= (given & 0x000000c0u) >> 6;
3742 imm |= (given & 0x00007000u) >> 10;
3743
3744 func (stream, "%s", arm_regnames[reg]);
3745 switch (stp)
3746 {
3747 case 0:
3748 if (imm > 0)
3749 func (stream, ", lsl #%u", imm);
3750 break;
3751
3752 case 1:
3753 if (imm == 0)
3754 imm = 32;
3755 func (stream, ", lsr #%u", imm);
3756 break;
3757
3758 case 2:
3759 if (imm == 0)
3760 imm = 32;
3761 func (stream, ", asr #%u", imm);
3762 break;
3763
3764 case 3:
3765 if (imm == 0)
3766 func (stream, ", rrx");
3767 else
3768 func (stream, ", ror #%u", imm);
3769 }
3770 }
3771 break;
3772
3773 case 'a':
3774 {
3775 unsigned int Rn = (given & 0x000f0000) >> 16;
c1e26897 3776 unsigned int U = ! NEGATIVE_BIT_SET;
c19d1205
ZW
3777 unsigned int op = (given & 0x00000f00) >> 8;
3778 unsigned int i12 = (given & 0x00000fff);
3779 unsigned int i8 = (given & 0x000000ff);
3780 bfd_boolean writeback = FALSE, postind = FALSE;
3781 int offset = 0;
3782
3783 func (stream, "[%s", arm_regnames[Rn]);
05413229
NC
3784 if (U) /* 12-bit positive immediate offset. */
3785 {
3786 offset = i12;
3787 if (Rn != 15)
3788 value_in_comment = offset;
3789 }
3790 else if (Rn == 15) /* 12-bit negative immediate offset. */
3791 offset = - (int) i12;
3792 else if (op == 0x0) /* Shifted register offset. */
c19d1205
ZW
3793 {
3794 unsigned int Rm = (i8 & 0x0f);
3795 unsigned int sh = (i8 & 0x30) >> 4;
05413229 3796
c19d1205
ZW
3797 func (stream, ", %s", arm_regnames[Rm]);
3798 if (sh)
3799 func (stream, ", lsl #%u", sh);
3800 func (stream, "]");
3801 break;
3802 }
3803 else switch (op)
3804 {
05413229 3805 case 0xE: /* 8-bit positive immediate offset. */
c19d1205
ZW
3806 offset = i8;
3807 break;
3808
05413229 3809 case 0xC: /* 8-bit negative immediate offset. */
c19d1205
ZW
3810 offset = -i8;
3811 break;
3812
05413229 3813 case 0xF: /* 8-bit + preindex with wb. */
c19d1205
ZW
3814 offset = i8;
3815 writeback = TRUE;
3816 break;
3817
05413229 3818 case 0xD: /* 8-bit - preindex with wb. */
c19d1205
ZW
3819 offset = -i8;
3820 writeback = TRUE;
3821 break;
3822
05413229 3823 case 0xB: /* 8-bit + postindex. */
c19d1205
ZW
3824 offset = i8;
3825 postind = TRUE;
3826 break;
3827
05413229 3828 case 0x9: /* 8-bit - postindex. */
c19d1205
ZW
3829 offset = -i8;
3830 postind = TRUE;
3831 break;
3832
3833 default:
3834 func (stream, ", <undefined>]");
3835 goto skip;
3836 }
3837
3838 if (postind)
3839 func (stream, "], #%d", offset);
3840 else
3841 {
3842 if (offset)
3843 func (stream, ", #%d", offset);
3844 func (stream, writeback ? "]!" : "]");
3845 }
3846
3847 if (Rn == 15)
3848 {
3849 func (stream, "\t; ");
3850 info->print_address_func (((pc + 4) & ~3) + offset, info);
3851 }
3852 }
3853 skip:
3854 break;
3855
3856 case 'A':
3857 {
c1e26897
NC
3858 unsigned int U = ! NEGATIVE_BIT_SET;
3859 unsigned int W = WRITEBACK_BIT_SET;
c19d1205
ZW
3860 unsigned int Rn = (given & 0x000f0000) >> 16;
3861 unsigned int off = (given & 0x000000ff);
3862
3863 func (stream, "[%s", arm_regnames[Rn]);
c1e26897
NC
3864
3865 if (PRE_BIT_SET)
c19d1205
ZW
3866 {
3867 if (off || !U)
05413229
NC
3868 {
3869 func (stream, ", #%c%u", U ? '+' : '-', off * 4);
3870 value_in_comment = off * 4 * U ? 1 : -1;
3871 }
c19d1205
ZW
3872 func (stream, "]");
3873 if (W)
3874 func (stream, "!");
3875 }
3876 else
3877 {
3878 func (stream, "], ");
3879 if (W)
05413229
NC
3880 {
3881 func (stream, "#%c%u", U ? '+' : '-', off * 4);
3882 value_in_comment = off * 4 * U ? 1 : -1;
3883 }
c19d1205 3884 else
fe56b6ce
NC
3885 {
3886 func (stream, "{%u}", off);
3887 value_in_comment = off;
3888 }
c19d1205
ZW
3889 }
3890 }
3891 break;
3892
3893 case 'w':
3894 {
3895 unsigned int Sbit = (given & 0x01000000) >> 24;
3896 unsigned int type = (given & 0x00600000) >> 21;
05413229 3897
c19d1205
ZW
3898 switch (type)
3899 {
3900 case 0: func (stream, Sbit ? "sb" : "b"); break;
3901 case 1: func (stream, Sbit ? "sh" : "h"); break;
3902 case 2:
3903 if (Sbit)
3904 func (stream, "??");
3905 break;
3906 case 3:
3907 func (stream, "??");
3908 break;
3909 }
3910 }
3911 break;
3912
3913 case 'm':
3914 {
3915 int started = 0;
3916 int reg;
3917
3918 func (stream, "{");
3919 for (reg = 0; reg < 16; reg++)
3920 if ((given & (1 << reg)) != 0)
3921 {
3922 if (started)
3923 func (stream, ", ");
3924 started = 1;
3925 func (stream, "%s", arm_regnames[reg]);
3926 }
3927 func (stream, "}");
3928 }
3929 break;
3930
3931 case 'E':
3932 {
3933 unsigned int msb = (given & 0x0000001f);
3934 unsigned int lsb = 0;
fe56b6ce 3935
c19d1205
ZW
3936 lsb |= (given & 0x000000c0u) >> 6;
3937 lsb |= (given & 0x00007000u) >> 10;
3938 func (stream, "#%u, #%u", lsb, msb - lsb + 1);
3939 }
3940 break;
3941
3942 case 'F':
3943 {
3944 unsigned int width = (given & 0x0000001f) + 1;
3945 unsigned int lsb = 0;
fe56b6ce 3946
c19d1205
ZW
3947 lsb |= (given & 0x000000c0u) >> 6;
3948 lsb |= (given & 0x00007000u) >> 10;
3949 func (stream, "#%u, #%u", lsb, width);
3950 }
3951 break;
3952
3953 case 'b':
3954 {
3955 unsigned int S = (given & 0x04000000u) >> 26;
3956 unsigned int J1 = (given & 0x00002000u) >> 13;
3957 unsigned int J2 = (given & 0x00000800u) >> 11;
3958 int offset = 0;
3959
3960 offset |= !S << 20;
3961 offset |= J2 << 19;
3962 offset |= J1 << 18;
3963 offset |= (given & 0x003f0000) >> 4;
3964 offset |= (given & 0x000007ff) << 1;
3965 offset -= (1 << 20);
3966
3967 info->print_address_func (pc + 4 + offset, info);
3968 }
3969 break;
3970
3971 case 'B':
3972 {
3973 unsigned int S = (given & 0x04000000u) >> 26;
3974 unsigned int I1 = (given & 0x00002000u) >> 13;
3975 unsigned int I2 = (given & 0x00000800u) >> 11;
3976 int offset = 0;
3977
3978 offset |= !S << 24;
3979 offset |= !(I1 ^ S) << 23;
3980 offset |= !(I2 ^ S) << 22;
3981 offset |= (given & 0x03ff0000u) >> 4;
3982 offset |= (given & 0x000007ffu) << 1;
3983 offset -= (1 << 24);
36b0c57d 3984 offset += pc + 4;
c19d1205 3985
36b0c57d
PB
3986 /* BLX target addresses are always word aligned. */
3987 if ((given & 0x00001000u) == 0)
3988 offset &= ~2u;
3989
3990 info->print_address_func (offset, info);
c19d1205
ZW
3991 }
3992 break;
3993
3994 case 's':
3995 {
3996 unsigned int shift = 0;
fe56b6ce 3997
c19d1205
ZW
3998 shift |= (given & 0x000000c0u) >> 6;
3999 shift |= (given & 0x00007000u) >> 10;
c1e26897 4000 if (WRITEBACK_BIT_SET)
c19d1205
ZW
4001 func (stream, ", asr #%u", shift);
4002 else if (shift)
4003 func (stream, ", lsl #%u", shift);
4004 /* else print nothing - lsl #0 */
4005 }
4006 break;
4007
4008 case 'R':
4009 {
4010 unsigned int rot = (given & 0x00000030) >> 4;
fe56b6ce 4011
c19d1205
ZW
4012 if (rot)
4013 func (stream, ", ror #%u", rot * 8);
4014 }
4015 break;
4016
62b3e311 4017 case 'U':
52e7f43d 4018 if ((given & 0xf0) == 0x60)
62b3e311 4019 {
52e7f43d
RE
4020 switch (given & 0xf)
4021 {
4022 case 0xf: func (stream, "sy"); break;
4023 default:
4024 func (stream, "#%d", (int) given & 0xf);
4025 break;
4026 }
62b3e311 4027 }
52e7f43d
RE
4028 else
4029 {
4030 switch (given & 0xf)
4031 {
4032 case 0xf: func (stream, "sy"); break;
4033 case 0x7: func (stream, "un"); break;
4034 case 0xe: func (stream, "st"); break;
4035 case 0x6: func (stream, "unst"); break;
4036 case 0xb: func (stream, "ish"); break;
4037 case 0xa: func (stream, "ishst"); break;
4038 case 0x3: func (stream, "osh"); break;
4039 case 0x2: func (stream, "oshst"); break;
4040 default:
4041 func (stream, "#%d", (int) given & 0xf);
4042 break;
4043 }
4044 }
62b3e311
PB
4045 break;
4046
4047 case 'C':
4048 if ((given & 0xff) == 0)
4049 {
4050 func (stream, "%cPSR_", (given & 0x100000) ? 'S' : 'C');
4051 if (given & 0x800)
4052 func (stream, "f");
4053 if (given & 0x400)
4054 func (stream, "s");
4055 if (given & 0x200)
4056 func (stream, "x");
4057 if (given & 0x100)
4058 func (stream, "c");
4059 }
4060 else
4061 {
4062 func (stream, psr_name (given & 0xff));
4063 }
4064 break;
4065
4066 case 'D':
4067 if ((given & 0xff) == 0)
4068 func (stream, "%cPSR", (given & 0x100000) ? 'S' : 'C');
4069 else
4070 func (stream, psr_name (given & 0xff));
4071 break;
4072
c19d1205
ZW
4073 case '0': case '1': case '2': case '3': case '4':
4074 case '5': case '6': case '7': case '8': case '9':
4075 {
16980d0b
JB
4076 int width;
4077 unsigned long val;
c19d1205 4078
16980d0b
JB
4079 c = arm_decode_bitfield (c, given, &val, &width);
4080
c19d1205
ZW
4081 switch (*c)
4082 {
05413229
NC
4083 case 'd':
4084 func (stream, "%lu", val);
4085 value_in_comment = val;
4086 break;
ff4a8d2b 4087
05413229
NC
4088 case 'W':
4089 func (stream, "%lu", val * 4);
4090 value_in_comment = val * 4;
4091 break;
ff4a8d2b
NC
4092
4093 case 'R':
4094 if (val == 15)
4095 is_unpredictable = TRUE;
4096 /* Fall through. */
4097 case 'r':
4098 func (stream, "%s", arm_regnames[val]);
4099 break;
c19d1205
ZW
4100
4101 case 'c':
c22aaad1 4102 func (stream, "%s", arm_conditional[val]);
c19d1205
ZW
4103 break;
4104
4105 case '\'':
c19d1205 4106 c++;
16980d0b
JB
4107 if (val == ((1ul << width) - 1))
4108 func (stream, "%c", *c);
c19d1205
ZW
4109 break;
4110
4111 case '`':
c19d1205 4112 c++;
16980d0b
JB
4113 if (val == 0)
4114 func (stream, "%c", *c);
c19d1205
ZW
4115 break;
4116
4117 case '?':
fe56b6ce 4118 func (stream, "%c", c[(1 << width) - (int) val]);
16980d0b 4119 c += 1 << width;
c19d1205 4120 break;
0bb027fd
RR
4121
4122 case 'x':
4123 func (stream, "0x%lx", val & 0xffffffffUL);
4124 break;
c19d1205
ZW
4125
4126 default:
4127 abort ();
4128 }
4129 }
4130 break;
4131
4132 default:
4133 abort ();
4134 }
4135 }
05413229
NC
4136
4137 if (value_in_comment > 32 || value_in_comment < -16)
4138 func (stream, "\t; 0x%lx", value_in_comment);
ff4a8d2b
NC
4139
4140 if (is_unpredictable)
4141 func (stream, UNPREDICTABLE_INSTRUCTION);
4142
4a5329c6 4143 return;
c19d1205 4144 }
252b5132 4145
58efb6c0 4146 /* No match. */
252b5132
RH
4147 abort ();
4148}
4149
e821645d
DJ
4150/* Print data bytes on INFO->STREAM. */
4151
4152static void
fe56b6ce
NC
4153print_insn_data (bfd_vma pc ATTRIBUTE_UNUSED,
4154 struct disassemble_info *info,
e821645d
DJ
4155 long given)
4156{
4157 switch (info->bytes_per_chunk)
4158 {
4159 case 1:
4160 info->fprintf_func (info->stream, ".byte\t0x%02lx", given);
4161 break;
4162 case 2:
4163 info->fprintf_func (info->stream, ".short\t0x%04lx", given);
4164 break;
4165 case 4:
4166 info->fprintf_func (info->stream, ".word\t0x%08lx", given);
4167 break;
4168 default:
4169 abort ();
4170 }
4171}
4172
22a398e1
NC
4173/* Disallow mapping symbols ($a, $b, $d, $t etc) from
4174 being displayed in symbol relative addresses. */
4175
4176bfd_boolean
4177arm_symbol_is_valid (asymbol * sym,
4178 struct disassemble_info * info ATTRIBUTE_UNUSED)
4179{
4180 const char * name;
4181
4182 if (sym == NULL)
4183 return FALSE;
4184
4185 name = bfd_asymbol_name (sym);
4186
4187 return (name && *name != '$');
4188}
4189
58efb6c0 4190/* Parse an individual disassembler option. */
baf0cc5e 4191
a3d9c82d 4192void
4a5329c6 4193parse_arm_disassembler_option (char *option)
dd92f639 4194{
01c7f630 4195 if (option == NULL)
dd92f639 4196 return;
b34976b6 4197
0112cd26 4198 if (CONST_STRNEQ (option, "reg-names-"))
dd92f639 4199 {
58efb6c0 4200 int i;
b34976b6 4201
01c7f630 4202 option += 10;
58efb6c0
NC
4203
4204 for (i = NUM_ARM_REGNAMES; i--;)
31e0f3cd 4205 if (strneq (option, regnames[i].name, strlen (regnames[i].name)))
58efb6c0
NC
4206 {
4207 regname_selected = i;
4208 break;
4209 }
b34976b6 4210
58efb6c0 4211 if (i < 0)
31e0f3cd 4212 /* XXX - should break 'option' at following delimiter. */
58efb6c0 4213 fprintf (stderr, _("Unrecognised register name set: %s\n"), option);
dd92f639 4214 }
0112cd26 4215 else if (CONST_STRNEQ (option, "force-thumb"))
01c7f630 4216 force_thumb = 1;
0112cd26 4217 else if (CONST_STRNEQ (option, "no-force-thumb"))
01c7f630 4218 force_thumb = 0;
dd92f639 4219 else
31e0f3cd 4220 /* XXX - should break 'option' at following delimiter. */
58efb6c0 4221 fprintf (stderr, _("Unrecognised disassembler option: %s\n"), option);
b34976b6 4222
dd92f639
NC
4223 return;
4224}
4225
31e0f3cd
NC
4226/* Parse the string of disassembler options, spliting it at whitespaces
4227 or commas. (Whitespace separators supported for backwards compatibility). */
baf0cc5e 4228
01c7f630 4229static void
4a5329c6 4230parse_disassembler_options (char *options)
01c7f630 4231{
01c7f630
NC
4232 if (options == NULL)
4233 return;
4234
31e0f3cd 4235 while (*options)
01c7f630 4236 {
31e0f3cd
NC
4237 parse_arm_disassembler_option (options);
4238
4239 /* Skip forward to next seperator. */
4240 while ((*options) && (! ISSPACE (*options)) && (*options != ','))
4241 ++ options;
4242 /* Skip forward past seperators. */
4243 while (ISSPACE (*options) || (*options == ','))
4244 ++ options;
01c7f630 4245 }
01c7f630
NC
4246}
4247
c22aaad1
PB
4248/* Search back through the insn stream to determine if this instruction is
4249 conditionally executed. */
fe56b6ce 4250
c22aaad1 4251static void
fe56b6ce
NC
4252find_ifthen_state (bfd_vma pc,
4253 struct disassemble_info *info,
c22aaad1
PB
4254 bfd_boolean little)
4255{
4256 unsigned char b[2];
4257 unsigned int insn;
4258 int status;
4259 /* COUNT is twice the number of instructions seen. It will be odd if we
4260 just crossed an instruction boundary. */
4261 int count;
4262 int it_count;
4263 unsigned int seen_it;
4264 bfd_vma addr;
4265
4266 ifthen_address = pc;
4267 ifthen_state = 0;
4268
4269 addr = pc;
4270 count = 1;
4271 it_count = 0;
4272 seen_it = 0;
4273 /* Scan backwards looking for IT instructions, keeping track of where
4274 instruction boundaries are. We don't know if something is actually an
4275 IT instruction until we find a definite instruction boundary. */
4276 for (;;)
4277 {
fe56b6ce 4278 if (addr == 0 || info->symbol_at_address_func (addr, info))
c22aaad1
PB
4279 {
4280 /* A symbol must be on an instruction boundary, and will not
4281 be within an IT block. */
4282 if (seen_it && (count & 1))
4283 break;
4284
4285 return;
4286 }
4287 addr -= 2;
fe56b6ce 4288 status = info->read_memory_func (addr, (bfd_byte *) b, 2, info);
c22aaad1
PB
4289 if (status)
4290 return;
4291
4292 if (little)
4293 insn = (b[0]) | (b[1] << 8);
4294 else
4295 insn = (b[1]) | (b[0] << 8);
4296 if (seen_it)
4297 {
4298 if ((insn & 0xf800) < 0xe800)
4299 {
4300 /* Addr + 2 is an instruction boundary. See if this matches
4301 the expected boundary based on the position of the last
4302 IT candidate. */
4303 if (count & 1)
4304 break;
4305 seen_it = 0;
4306 }
4307 }
4308 if ((insn & 0xff00) == 0xbf00 && (insn & 0xf) != 0)
4309 {
4310 /* This could be an IT instruction. */
4311 seen_it = insn;
4312 it_count = count >> 1;
4313 }
4314 if ((insn & 0xf800) >= 0xe800)
4315 count++;
4316 else
4317 count = (count + 2) | 1;
4318 /* IT blocks contain at most 4 instructions. */
4319 if (count >= 8 && !seen_it)
4320 return;
4321 }
4322 /* We found an IT instruction. */
4323 ifthen_state = (seen_it & 0xe0) | ((seen_it << it_count) & 0x1f);
4324 if ((ifthen_state & 0xf) == 0)
4325 ifthen_state = 0;
4326}
4327
b0e28b39
DJ
4328/* Returns nonzero and sets *MAP_TYPE if the N'th symbol is a
4329 mapping symbol. */
4330
4331static int
4332is_mapping_symbol (struct disassemble_info *info, int n,
4333 enum map_type *map_type)
4334{
4335 const char *name;
4336
4337 name = bfd_asymbol_name (info->symtab[n]);
4338 if (name[0] == '$' && (name[1] == 'a' || name[1] == 't' || name[1] == 'd')
4339 && (name[2] == 0 || name[2] == '.'))
4340 {
4341 *map_type = ((name[1] == 'a') ? MAP_ARM
4342 : (name[1] == 't') ? MAP_THUMB
4343 : MAP_DATA);
4344 return TRUE;
4345 }
4346
4347 return FALSE;
4348}
4349
4350/* Try to infer the code type (ARM or Thumb) from a mapping symbol.
4351 Returns nonzero if *MAP_TYPE was set. */
4352
4353static int
4354get_map_sym_type (struct disassemble_info *info,
4355 int n,
4356 enum map_type *map_type)
4357{
4358 /* If the symbol is in a different section, ignore it. */
4359 if (info->section != NULL && info->section != info->symtab[n]->section)
4360 return FALSE;
4361
4362 return is_mapping_symbol (info, n, map_type);
4363}
4364
4365/* Try to infer the code type (ARM or Thumb) from a non-mapping symbol.
e821645d 4366 Returns nonzero if *MAP_TYPE was set. */
2087ad84
PB
4367
4368static int
fe56b6ce
NC
4369get_sym_code_type (struct disassemble_info *info,
4370 int n,
e821645d 4371 enum map_type *map_type)
2087ad84
PB
4372{
4373 elf_symbol_type *es;
4374 unsigned int type;
b0e28b39
DJ
4375
4376 /* If the symbol is in a different section, ignore it. */
4377 if (info->section != NULL && info->section != info->symtab[n]->section)
4378 return FALSE;
2087ad84 4379
e821645d 4380 es = *(elf_symbol_type **)(info->symtab + n);
2087ad84
PB
4381 type = ELF_ST_TYPE (es->internal_elf_sym.st_info);
4382
4383 /* If the symbol has function type then use that. */
4384 if (type == STT_FUNC || type == STT_ARM_TFUNC)
4385 {
e821645d 4386 *map_type = (type == STT_ARM_TFUNC) ? MAP_THUMB : MAP_ARM;
2087ad84
PB
4387 return TRUE;
4388 }
4389
2087ad84
PB
4390 return FALSE;
4391}
4392
0313a2b8
NC
4393/* Given a bfd_mach_arm_XXX value, this function fills in the fields
4394 of the supplied arm_feature_set structure with bitmasks indicating
4395 the support base architectures and coprocessor extensions.
4396
4397 FIXME: This could more efficiently implemented as a constant array,
4398 although it would also be less robust. */
4399
4400static void
4401select_arm_features (unsigned long mach,
4402 arm_feature_set * features)
4403{
4404#undef ARM_FEATURE
4405#define ARM_FEATURE(ARCH,CEXT) \
4406 features->core = (ARCH); \
4407 features->coproc = (CEXT) | FPU_FPA; \
4408 return
4409
4410 switch (mach)
4411 {
4412 case bfd_mach_arm_2: ARM_ARCH_V2;
4413 case bfd_mach_arm_2a: ARM_ARCH_V2S;
4414 case bfd_mach_arm_3: ARM_ARCH_V3;
4415 case bfd_mach_arm_3M: ARM_ARCH_V3M;
4416 case bfd_mach_arm_4: ARM_ARCH_V4;
4417 case bfd_mach_arm_4T: ARM_ARCH_V4T;
4418 case bfd_mach_arm_5: ARM_ARCH_V5;
4419 case bfd_mach_arm_5T: ARM_ARCH_V5T;
4420 case bfd_mach_arm_5TE: ARM_ARCH_V5TE;
4421 case bfd_mach_arm_XScale: ARM_ARCH_XSCALE;
4422 case bfd_mach_arm_ep9312: ARM_FEATURE (ARM_AEXT_V4T, ARM_CEXT_MAVERICK | FPU_MAVERICK);
4423 case bfd_mach_arm_iWMMXt: ARM_ARCH_IWMMXT;
4424 case bfd_mach_arm_iWMMXt2: ARM_ARCH_IWMMXT2;
4425 /* If the machine type is unknown allow all
4426 architecture types and all extensions. */
4427 case bfd_mach_arm_unknown: ARM_FEATURE (-1UL, -1UL);
4428 default:
4429 abort ();
4430 }
4431}
4432
4433
58efb6c0
NC
4434/* NOTE: There are no checks in these routines that
4435 the relevant number of data bytes exist. */
baf0cc5e 4436
58efb6c0 4437static int
4a5329c6 4438print_insn (bfd_vma pc, struct disassemble_info *info, bfd_boolean little)
252b5132 4439{
c19d1205
ZW
4440 unsigned char b[4];
4441 long given;
4442 int status;
e821645d 4443 int is_thumb = FALSE;
b0e28b39 4444 int is_data = FALSE;
bd2e2557 4445 int little_code;
e821645d 4446 unsigned int size = 4;
4a5329c6 4447 void (*printer) (bfd_vma, struct disassemble_info *, long);
e821645d 4448 bfd_boolean found = FALSE;
b0e28b39 4449 struct arm_private_data *private_data;
58efb6c0 4450
dd92f639
NC
4451 if (info->disassembler_options)
4452 {
4453 parse_disassembler_options (info->disassembler_options);
b34976b6 4454
58efb6c0 4455 /* To avoid repeated parsing of these options, we remove them here. */
dd92f639
NC
4456 info->disassembler_options = NULL;
4457 }
b34976b6 4458
0313a2b8
NC
4459 /* PR 10288: Control which instructions will be disassembled. */
4460 if (info->private_data == NULL)
4461 {
b0e28b39 4462 static struct arm_private_data private;
0313a2b8
NC
4463
4464 if ((info->flags & USER_SPECIFIED_MACHINE_TYPE) == 0)
4465 /* If the user did not use the -m command line switch then default to
4466 disassembling all types of ARM instruction.
4467
4468 The info->mach value has to be ignored as this will be based on
4469 the default archictecture for the target and/or hints in the notes
4470 section, but it will never be greater than the current largest arm
4471 machine value (iWMMXt2), which is only equivalent to the V5TE
4472 architecture. ARM architectures have advanced beyond the machine
4473 value encoding, and these newer architectures would be ignored if
4474 the machine value was used.
4475
4476 Ie the -m switch is used to restrict which instructions will be
4477 disassembled. If it is necessary to use the -m switch to tell
4478 objdump that an ARM binary is being disassembled, eg because the
4479 input is a raw binary file, but it is also desired to disassemble
4480 all ARM instructions then use "-marm". This will select the
4481 "unknown" arm architecture which is compatible with any ARM
4482 instruction. */
4483 info->mach = bfd_mach_arm_unknown;
4484
4485 /* Compute the architecture bitmask from the machine number.
4486 Note: This assumes that the machine number will not change
4487 during disassembly.... */
b0e28b39 4488 select_arm_features (info->mach, & private.features);
0313a2b8 4489
b0e28b39
DJ
4490 private.has_mapping_symbols = -1;
4491
4492 info->private_data = & private;
0313a2b8 4493 }
b0e28b39
DJ
4494
4495 private_data = info->private_data;
4496
bd2e2557
SS
4497 /* Decide if our code is going to be little-endian, despite what the
4498 function argument might say. */
4499 little_code = ((info->endian_code == BFD_ENDIAN_LITTLE) || little);
4500
b0e28b39
DJ
4501 /* For ELF, consult the symbol table to determine what kind of code
4502 or data we have. */
8977d4b2 4503 if (info->symtab_size != 0
e821645d
DJ
4504 && bfd_asymbol_flavour (*info->symtab) == bfd_target_elf_flavour)
4505 {
4506 bfd_vma addr;
b0e28b39 4507 int n, start;
e821645d 4508 int last_sym = -1;
b0e28b39 4509 enum map_type type = MAP_ARM;
e821645d 4510
e821645d
DJ
4511 /* Start scanning at the start of the function, or wherever
4512 we finished last time. */
b0e28b39
DJ
4513 start = info->symtab_pos + 1;
4514 if (start < last_mapping_sym)
4515 start = last_mapping_sym;
4516 found = FALSE;
e821645d 4517
b0e28b39
DJ
4518 /* First, look for mapping symbols. */
4519 if (private_data->has_mapping_symbols != 0)
e821645d 4520 {
b0e28b39
DJ
4521 /* Scan up to the location being disassembled. */
4522 for (n = start; n < info->symtab_size; n++)
4523 {
4524 addr = bfd_asymbol_value (info->symtab[n]);
4525 if (addr > pc)
4526 break;
4527 if (get_map_sym_type (info, n, &type))
4528 {
4529 last_sym = n;
4530 found = TRUE;
4531 }
4532 }
4533
4534 if (!found)
4535 {
4536 /* No mapping symbol found at this address. Look backwards
4537 for a preceeding one. */
4538 for (n = start - 1; n >= 0; n--)
4539 {
4540 if (get_map_sym_type (info, n, &type))
4541 {
4542 last_sym = n;
4543 found = TRUE;
4544 break;
4545 }
4546 }
4547 }
4548
4549 if (found)
4550 private_data->has_mapping_symbols = 1;
4551
4552 /* No mapping symbols were found. A leading $d may be
4553 omitted for sections which start with data; but for
4554 compatibility with legacy and stripped binaries, only
4555 assume the leading $d if there is at least one mapping
4556 symbol in the file. */
4557 if (!found && private_data->has_mapping_symbols == -1)
e821645d 4558 {
b0e28b39
DJ
4559 /* Look for mapping symbols, in any section. */
4560 for (n = 0; n < info->symtab_size; n++)
4561 if (is_mapping_symbol (info, n, &type))
4562 {
4563 private_data->has_mapping_symbols = 1;
4564 break;
4565 }
4566 if (private_data->has_mapping_symbols == -1)
4567 private_data->has_mapping_symbols = 0;
4568 }
4569
4570 if (!found && private_data->has_mapping_symbols == 1)
4571 {
4572 type = MAP_DATA;
e821645d
DJ
4573 found = TRUE;
4574 }
4575 }
4576
b0e28b39
DJ
4577 /* Next search for function symbols to separate ARM from Thumb
4578 in binaries without mapping symbols. */
e821645d
DJ
4579 if (!found)
4580 {
b0e28b39
DJ
4581 /* Scan up to the location being disassembled. */
4582 for (n = start; n < info->symtab_size; n++)
e821645d 4583 {
b0e28b39
DJ
4584 addr = bfd_asymbol_value (info->symtab[n]);
4585 if (addr > pc)
4586 break;
4587 if (get_sym_code_type (info, n, &type))
e821645d
DJ
4588 {
4589 last_sym = n;
4590 found = TRUE;
b0e28b39
DJ
4591 }
4592 }
4593
4594 if (!found)
4595 {
4596 /* No mapping symbol found at this address. Look backwards
4597 for a preceeding one. */
4598 for (n = start - 1; n >= 0; n--)
4599 {
4600 if (get_sym_code_type (info, n, &type))
4601 {
4602 last_sym = n;
4603 found = TRUE;
4604 break;
4605 }
e821645d
DJ
4606 }
4607 }
4608 }
4609
4610 last_mapping_sym = last_sym;
4611 last_type = type;
4612 is_thumb = (last_type == MAP_THUMB);
4613 is_data = (last_type == MAP_DATA);
b34976b6 4614
e821645d
DJ
4615 /* Look a little bit ahead to see if we should print out
4616 two or four bytes of data. If there's a symbol,
4617 mapping or otherwise, after two bytes then don't
4618 print more. */
4619 if (is_data)
4620 {
4621 size = 4 - (pc & 3);
4622 for (n = last_sym + 1; n < info->symtab_size; n++)
4623 {
4624 addr = bfd_asymbol_value (info->symtab[n]);
e3e535bc
NC
4625 if (addr > pc
4626 && (info->section == NULL
4627 || info->section == info->symtab[n]->section))
e821645d
DJ
4628 {
4629 if (addr - pc < size)
4630 size = addr - pc;
4631 break;
4632 }
4633 }
4634 /* If the next symbol is after three bytes, we need to
4635 print only part of the data, so that we can use either
4636 .byte or .short. */
4637 if (size == 3)
4638 size = (pc & 1) ? 1 : 2;
4639 }
4640 }
4641
4642 if (info->symbols != NULL)
252b5132 4643 {
5876e06d
NC
4644 if (bfd_asymbol_flavour (*info->symbols) == bfd_target_coff_flavour)
4645 {
2f0ca46a 4646 coff_symbol_type * cs;
b34976b6 4647
5876e06d
NC
4648 cs = coffsymbol (*info->symbols);
4649 is_thumb = ( cs->native->u.syment.n_sclass == C_THUMBEXT
4650 || cs->native->u.syment.n_sclass == C_THUMBSTAT
4651 || cs->native->u.syment.n_sclass == C_THUMBLABEL
4652 || cs->native->u.syment.n_sclass == C_THUMBEXTFUNC
4653 || cs->native->u.syment.n_sclass == C_THUMBSTATFUNC);
4654 }
e821645d
DJ
4655 else if (bfd_asymbol_flavour (*info->symbols) == bfd_target_elf_flavour
4656 && !found)
5876e06d 4657 {
2087ad84
PB
4658 /* If no mapping symbol has been found then fall back to the type
4659 of the function symbol. */
e821645d
DJ
4660 elf_symbol_type * es;
4661 unsigned int type;
2087ad84 4662
e821645d
DJ
4663 es = *(elf_symbol_type **)(info->symbols);
4664 type = ELF_ST_TYPE (es->internal_elf_sym.st_info);
2087ad84 4665
e821645d 4666 is_thumb = (type == STT_ARM_TFUNC) || (type == STT_ARM_16BIT);
5876e06d
NC
4667 }
4668 }
b34976b6 4669
e821645d
DJ
4670 if (force_thumb)
4671 is_thumb = TRUE;
4672
b8f9ee44
CL
4673 if (is_data)
4674 info->display_endian = little ? BFD_ENDIAN_LITTLE : BFD_ENDIAN_BIG;
4675 else
4676 info->display_endian = little_code ? BFD_ENDIAN_LITTLE : BFD_ENDIAN_BIG;
4677
c19d1205 4678 info->bytes_per_line = 4;
252b5132 4679
1316c8b3
NC
4680 /* PR 10263: Disassemble data if requested to do so by the user. */
4681 if (is_data && ((info->flags & DISASSEMBLE_DATA) == 0))
e821645d
DJ
4682 {
4683 int i;
4684
1316c8b3 4685 /* Size was already set above. */
e821645d
DJ
4686 info->bytes_per_chunk = size;
4687 printer = print_insn_data;
4688
fe56b6ce 4689 status = info->read_memory_func (pc, (bfd_byte *) b, size, info);
e821645d
DJ
4690 given = 0;
4691 if (little)
4692 for (i = size - 1; i >= 0; i--)
4693 given = b[i] | (given << 8);
4694 else
4695 for (i = 0; i < (int) size; i++)
4696 given = b[i] | (given << 8);
4697 }
4698 else if (!is_thumb)
252b5132 4699 {
c19d1205
ZW
4700 /* In ARM mode endianness is a straightforward issue: the instruction
4701 is four bytes long and is either ordered 0123 or 3210. */
4702 printer = print_insn_arm;
4703 info->bytes_per_chunk = 4;
4a5329c6 4704 size = 4;
c19d1205 4705
0313a2b8 4706 status = info->read_memory_func (pc, (bfd_byte *) b, 4, info);
bd2e2557 4707 if (little_code)
c19d1205
ZW
4708 given = (b[0]) | (b[1] << 8) | (b[2] << 16) | (b[3] << 24);
4709 else
4710 given = (b[3]) | (b[2] << 8) | (b[1] << 16) | (b[0] << 24);
252b5132 4711 }
58efb6c0 4712 else
252b5132 4713 {
c19d1205
ZW
4714 /* In Thumb mode we have the additional wrinkle of two
4715 instruction lengths. Fortunately, the bits that determine
4716 the length of the current instruction are always to be found
4717 in the first two bytes. */
4a5329c6 4718 printer = print_insn_thumb16;
c19d1205 4719 info->bytes_per_chunk = 2;
4a5329c6
ZW
4720 size = 2;
4721
fe56b6ce 4722 status = info->read_memory_func (pc, (bfd_byte *) b, 2, info);
bd2e2557 4723 if (little_code)
9a2ff3f5
AM
4724 given = (b[0]) | (b[1] << 8);
4725 else
4726 given = (b[1]) | (b[0] << 8);
4727
c19d1205 4728 if (!status)
252b5132 4729 {
c19d1205
ZW
4730 /* These bit patterns signal a four-byte Thumb
4731 instruction. */
4732 if ((given & 0xF800) == 0xF800
4733 || (given & 0xF800) == 0xF000
4734 || (given & 0xF800) == 0xE800)
252b5132 4735 {
0313a2b8 4736 status = info->read_memory_func (pc + 2, (bfd_byte *) b, 2, info);
bd2e2557 4737 if (little_code)
c19d1205 4738 given = (b[0]) | (b[1] << 8) | (given << 16);
b7693d02 4739 else
c19d1205
ZW
4740 given = (b[1]) | (b[0] << 8) | (given << 16);
4741
4742 printer = print_insn_thumb32;
4a5329c6 4743 size = 4;
252b5132 4744 }
252b5132 4745 }
c22aaad1
PB
4746
4747 if (ifthen_address != pc)
0313a2b8 4748 find_ifthen_state (pc, info, little_code);
c22aaad1
PB
4749
4750 if (ifthen_state)
4751 {
4752 if ((ifthen_state & 0xf) == 0x8)
4753 ifthen_next_state = 0;
4754 else
4755 ifthen_next_state = (ifthen_state & 0xe0)
4756 | ((ifthen_state & 0xf) << 1);
4757 }
252b5132 4758 }
b34976b6 4759
c19d1205
ZW
4760 if (status)
4761 {
4762 info->memory_error_func (status, pc, info);
4763 return -1;
4764 }
6a56ec7e
NC
4765 if (info->flags & INSN_HAS_RELOC)
4766 /* If the instruction has a reloc associated with it, then
4767 the offset field in the instruction will actually be the
4768 addend for the reloc. (We are using REL type relocs).
4769 In such cases, we can ignore the pc when computing
4770 addresses, since the addend is not currently pc-relative. */
4771 pc = 0;
b34976b6 4772
4a5329c6 4773 printer (pc, info, given);
c22aaad1
PB
4774
4775 if (is_thumb)
4776 {
4777 ifthen_state = ifthen_next_state;
4778 ifthen_address += size;
4779 }
4a5329c6 4780 return size;
252b5132
RH
4781}
4782
4783int
4a5329c6 4784print_insn_big_arm (bfd_vma pc, struct disassemble_info *info)
252b5132 4785{
bd2e2557
SS
4786 /* Detect BE8-ness and record it in the disassembler info. */
4787 if (info->flavour == bfd_target_elf_flavour
4788 && info->section != NULL
4789 && (elf_elfheader (info->section->owner)->e_flags & EF_ARM_BE8))
4790 info->endian_code = BFD_ENDIAN_LITTLE;
4791
b34976b6 4792 return print_insn (pc, info, FALSE);
58efb6c0 4793}
01c7f630 4794
58efb6c0 4795int
4a5329c6 4796print_insn_little_arm (bfd_vma pc, struct disassemble_info *info)
58efb6c0 4797{
b34976b6 4798 return print_insn (pc, info, TRUE);
58efb6c0 4799}
252b5132 4800
58efb6c0 4801void
4a5329c6 4802print_arm_disassembler_options (FILE *stream)
58efb6c0
NC
4803{
4804 int i;
252b5132 4805
58efb6c0
NC
4806 fprintf (stream, _("\n\
4807The following ARM specific disassembler options are supported for use with\n\
4808the -M switch:\n"));
b34976b6 4809
58efb6c0
NC
4810 for (i = NUM_ARM_REGNAMES; i--;)
4811 fprintf (stream, " reg-names-%s %*c%s\n",
4812 regnames[i].name,
d5b2f4d6 4813 (int)(14 - strlen (regnames[i].name)), ' ',
58efb6c0
NC
4814 regnames[i].description);
4815
4816 fprintf (stream, " force-thumb Assume all insns are Thumb insns\n");
4817 fprintf (stream, " no-force-thumb Examine preceeding label to determine an insn's type\n\n");
252b5132 4818}
This page took 0.754219 seconds and 4 git commands to generate.