* gas/config/tc-arm.c (arm_ext_mp): Add.
[deliverable/binutils-gdb.git] / opcodes / arm-dis.c
CommitLineData
252b5132 1/* Instruction printing code for the ARM
1316c8b3 2 Copyright 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002, 2003,
c060226a 3 2004, 2005, 2006, 2007, 2008, 2009, 2010 Free Software Foundation, Inc.
252b5132
RH
4 Contributed by Richard Earnshaw (rwe@pegasus.esprit.ec.org)
5 Modification by James G. Smith (jsmith@cygnus.co.uk)
6
e16bb312 7 This file is part of libopcodes.
252b5132 8
9b201bb5
NC
9 This library is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 3 of the License, or
12 (at your option) any later version.
252b5132 13
9b201bb5
NC
14 It is distributed in the hope that it will be useful, but WITHOUT
15 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
17 License for more details.
252b5132 18
e16bb312
NC
19 You should have received a copy of the GNU General Public License
20 along with this program; if not, write to the Free Software
9b201bb5
NC
21 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
22 MA 02110-1301, USA. */
252b5132 23
cb6a5892 24#include "sysdep.h"
2fbad815 25
252b5132 26#include "dis-asm.h"
2fbad815 27#include "opcode/arm.h"
252b5132 28#include "opintl.h"
31e0f3cd 29#include "safe-ctype.h"
0dbde4cf 30#include "floatformat.h"
252b5132 31
baf0cc5e 32/* FIXME: This shouldn't be done here. */
6b5d3a4d
ZW
33#include "coff/internal.h"
34#include "libcoff.h"
252b5132
RH
35#include "elf-bfd.h"
36#include "elf/internal.h"
37#include "elf/arm.h"
38
6b5d3a4d 39/* FIXME: Belongs in global header. */
01c7f630 40#ifndef strneq
58efb6c0
NC
41#define strneq(a,b,n) (strncmp ((a), (b), (n)) == 0)
42#endif
43
44#ifndef NUM_ELEM
45#define NUM_ELEM(a) (sizeof (a) / sizeof (a)[0])
01c7f630
NC
46#endif
47
b0e28b39
DJ
48struct arm_private_data
49{
50 /* The features to use when disassembling optional instructions. */
51 arm_feature_set features;
52
53 /* Whether any mapping symbols are present in the provided symbol
54 table. -1 if we do not know yet, otherwise 0 or 1. */
55 int has_mapping_symbols;
56};
57
6b5d3a4d
ZW
58struct opcode32
59{
60 unsigned long arch; /* Architecture defining this insn. */
fe56b6ce
NC
61 unsigned long value; /* If arch == 0 then value is a sentinel. */
62 unsigned long mask; /* Recognise insn if (op & mask) == value. */
05413229 63 const char * assembler; /* How to disassemble this insn. */
6b5d3a4d
ZW
64};
65
66struct opcode16
67{
68 unsigned long arch; /* Architecture defining this insn. */
aefd8a40 69 unsigned short value, mask; /* Recognise insn if (op & mask) == value. */
6b5d3a4d
ZW
70 const char *assembler; /* How to disassemble this insn. */
71};
b7693d02 72
8f06b2d8 73/* print_insn_coprocessor recognizes the following format control codes:
4a5329c6 74
2fbad815 75 %% %
4a5329c6 76
c22aaad1 77 %c print condition code (always bits 28-31 in ARM mode)
37b37b2d 78 %q print shifter argument
c22aaad1 79 %u print condition code (unconditional in ARM mode)
4a5329c6 80 %A print address for ldc/stc/ldf/stf instruction
16980d0b 81 %B print vstm/vldm register list
4a5329c6 82 %I print cirrus signed shift immediate: bits 0..3|4..6
4a5329c6
ZW
83 %F print the COUNT field of a LFM/SFM instruction.
84 %P print floating point precision in arithmetic insn
85 %Q print floating point precision in ldf/stf insn
86 %R print floating point rounding mode
87
88 %<bitfield>r print as an ARM register
ff4a8d2b
NC
89 %<bitfield>R as %<>r but r15 is UNPREDICTABLE
90 %<bitfield>ru as %<>r but each u register must be unique.
2fbad815 91 %<bitfield>d print the bitfield in decimal
16980d0b 92 %<bitfield>k print immediate for VFPv3 conversion instruction
2fbad815
RE
93 %<bitfield>x print the bitfield in hex
94 %<bitfield>X print the bitfield as 1 hex digit without leading "0x"
2fbad815
RE
95 %<bitfield>f print a floating point constant if >7 else a
96 floating point register
4a5329c6
ZW
97 %<bitfield>w print as an iWMMXt width field - [bhwd]ss/us
98 %<bitfield>g print as an iWMMXt 64-bit register
99 %<bitfield>G print as an iWMMXt general purpose or control register
16980d0b
JB
100 %<bitfield>D print as a NEON D register
101 %<bitfield>Q print as a NEON Q register
4a5329c6 102
16980d0b 103 %y<code> print a single precision VFP reg.
2fbad815 104 Codes: 0=>Sm, 1=>Sd, 2=>Sn, 3=>multi-list, 4=>Sm pair
16980d0b 105 %z<code> print a double precision VFP reg
2fbad815 106 Codes: 0=>Dm, 1=>Dd, 2=>Dn, 3=>multi-list
4a5329c6 107
16980d0b
JB
108 %<bitfield>'c print specified char iff bitfield is all ones
109 %<bitfield>`c print specified char iff bitfield is all zeroes
110 %<bitfield>?ab... select from array of values in big endian order
111
2fbad815 112 %L print as an iWMMXt N/M width field.
4a5329c6 113 %Z print the Immediate of a WSHUFH instruction.
8f06b2d8 114 %l like 'A' except use byte offsets for 'B' & 'H'
2d447fca
JM
115 versions.
116 %i print 5-bit immediate in bits 8,3..0
117 (print "32" when 0)
fe56b6ce 118 %r print register offset address for wldt/wstr instruction. */
2fbad815 119
21d799b5 120enum opcode_sentinel_enum
05413229
NC
121{
122 SENTINEL_IWMMXT_START = 1,
123 SENTINEL_IWMMXT_END,
124 SENTINEL_GENERIC_START
125} opcode_sentinels;
126
aefd8a40 127#define UNDEFINED_INSTRUCTION "\t\t; <UNDEFINED> instruction: %0-31x"
c1e26897 128#define UNPREDICTABLE_INSTRUCTION "\t; <UNPREDICTABLE>"
05413229 129
8f06b2d8 130/* Common coprocessor opcodes shared between Arm and Thumb-2. */
2fbad815 131
8f06b2d8 132static const struct opcode32 coprocessor_opcodes[] =
2fbad815 133{
2fbad815
RE
134 /* XScale instructions. */
135 {ARM_CEXT_XSCALE, 0x0e200010, 0x0fff0ff0, "mia%c\tacc0, %0-3r, %12-15r"},
136 {ARM_CEXT_XSCALE, 0x0e280010, 0x0fff0ff0, "miaph%c\tacc0, %0-3r, %12-15r"},
137 {ARM_CEXT_XSCALE, 0x0e2c0010, 0x0ffc0ff0, "mia%17'T%17`B%16'T%16`B%c\tacc0, %0-3r, %12-15r"},
138 {ARM_CEXT_XSCALE, 0x0c400000, 0x0ff00fff, "mar%c\tacc0, %12-15r, %16-19r"},
139 {ARM_CEXT_XSCALE, 0x0c500000, 0x0ff00fff, "mra%c\t%12-15r, %16-19r, acc0"},
05413229 140
2fbad815 141 /* Intel Wireless MMX technology instructions. */
05413229 142 { 0, SENTINEL_IWMMXT_START, 0, "" },
2fbad815
RE
143 {ARM_CEXT_IWMMXT, 0x0e130130, 0x0f3f0fff, "tandc%22-23w%c\t%12-15r"},
144 {ARM_CEXT_XSCALE, 0x0e400010, 0x0ff00f3f, "tbcst%6-7w%c\t%16-19g, %12-15r"},
145 {ARM_CEXT_XSCALE, 0x0e130170, 0x0f3f0ff8, "textrc%22-23w%c\t%12-15r, #%0-2d"},
146 {ARM_CEXT_XSCALE, 0x0e100070, 0x0f300ff0, "textrm%3?su%22-23w%c\t%12-15r, %16-19g, #%0-2d"},
147 {ARM_CEXT_XSCALE, 0x0e600010, 0x0ff00f38, "tinsr%6-7w%c\t%16-19g, %12-15r, #%0-2d"},
148 {ARM_CEXT_XSCALE, 0x0e000110, 0x0ff00fff, "tmcr%c\t%16-19G, %12-15r"},
149 {ARM_CEXT_XSCALE, 0x0c400000, 0x0ff00ff0, "tmcrr%c\t%0-3g, %12-15r, %16-19r"},
150 {ARM_CEXT_XSCALE, 0x0e2c0010, 0x0ffc0e10, "tmia%17?tb%16?tb%c\t%5-8g, %0-3r, %12-15r"},
151 {ARM_CEXT_XSCALE, 0x0e200010, 0x0fff0e10, "tmia%c\t%5-8g, %0-3r, %12-15r"},
152 {ARM_CEXT_XSCALE, 0x0e280010, 0x0fff0e10, "tmiaph%c\t%5-8g, %0-3r, %12-15r"},
153 {ARM_CEXT_XSCALE, 0x0e100030, 0x0f300fff, "tmovmsk%22-23w%c\t%12-15r, %16-19g"},
154 {ARM_CEXT_XSCALE, 0x0e100110, 0x0ff00ff0, "tmrc%c\t%12-15r, %16-19G"},
155 {ARM_CEXT_XSCALE, 0x0c500000, 0x0ff00ff0, "tmrrc%c\t%12-15r, %16-19r, %0-3g"},
156 {ARM_CEXT_XSCALE, 0x0e130150, 0x0f3f0fff, "torc%22-23w%c\t%12-15r"},
1103f72c 157 {ARM_CEXT_XSCALE, 0x0e120190, 0x0f3f0fff, "torvsc%22-23w%c\t%12-15r"},
2d447fca 158 {ARM_CEXT_XSCALE, 0x0e2001c0, 0x0f300fff, "wabs%22-23w%c\t%12-15g, %16-19g"},
2fbad815
RE
159 {ARM_CEXT_XSCALE, 0x0e0001c0, 0x0f300fff, "wacc%22-23w%c\t%12-15g, %16-19g"},
160 {ARM_CEXT_XSCALE, 0x0e000180, 0x0f000ff0, "wadd%20-23w%c\t%12-15g, %16-19g, %0-3g"},
1103f72c 161 {ARM_CEXT_XSCALE, 0x0e2001a0, 0x0fb00ff0, "waddbhus%22?ml%c\t%12-15g, %16-19g, %0-3g"},
2d447fca 162 {ARM_CEXT_XSCALE, 0x0ea001a0, 0x0ff00ff0, "waddsubhx%c\t%12-15g, %16-19g, %0-3g"},
2fbad815
RE
163 {ARM_CEXT_XSCALE, 0x0e000020, 0x0f800ff0, "waligni%c\t%12-15g, %16-19g, %0-3g, #%20-22d"},
164 {ARM_CEXT_XSCALE, 0x0e800020, 0x0fc00ff0, "walignr%20-21d%c\t%12-15g, %16-19g, %0-3g"},
165 {ARM_CEXT_XSCALE, 0x0e200000, 0x0fe00ff0, "wand%20'n%c\t%12-15g, %16-19g, %0-3g"},
166 {ARM_CEXT_XSCALE, 0x0e800000, 0x0fa00ff0, "wavg2%22?hb%20'r%c\t%12-15g, %16-19g, %0-3g"},
2d447fca 167 {ARM_CEXT_XSCALE, 0x0e400000, 0x0fe00ff0, "wavg4%20'r%c\t%12-15g, %16-19g, %0-3g"},
2fbad815
RE
168 {ARM_CEXT_XSCALE, 0x0e000060, 0x0f300ff0, "wcmpeq%22-23w%c\t%12-15g, %16-19g, %0-3g"},
169 {ARM_CEXT_XSCALE, 0x0e100060, 0x0f100ff0, "wcmpgt%21?su%22-23w%c\t%12-15g, %16-19g, %0-3g"},
2d447fca 170 {ARM_CEXT_XSCALE, 0xfc500100, 0xfe500f00, "wldrd\t%12-15g, %r"},
2fbad815
RE
171 {ARM_CEXT_XSCALE, 0xfc100100, 0xfe500f00, "wldrw\t%12-15G, %A"},
172 {ARM_CEXT_XSCALE, 0x0c100000, 0x0e100e00, "wldr%L%c\t%12-15g, %l"},
173 {ARM_CEXT_XSCALE, 0x0e400100, 0x0fc00ff0, "wmac%21?su%20'z%c\t%12-15g, %16-19g, %0-3g"},
2d447fca
JM
174 {ARM_CEXT_XSCALE, 0x0e800100, 0x0fc00ff0, "wmadd%21?su%20'x%c\t%12-15g, %16-19g, %0-3g"},
175 {ARM_CEXT_XSCALE, 0x0ec00100, 0x0fd00ff0, "wmadd%21?sun%c\t%12-15g, %16-19g, %0-3g"},
2fbad815 176 {ARM_CEXT_XSCALE, 0x0e000160, 0x0f100ff0, "wmax%21?su%22-23w%c\t%12-15g, %16-19g, %0-3g"},
2d447fca
JM
177 {ARM_CEXT_XSCALE, 0x0e000080, 0x0f100fe0, "wmerge%c\t%12-15g, %16-19g, %0-3g, #%21-23d"},
178 {ARM_CEXT_XSCALE, 0x0e0000a0, 0x0f800ff0, "wmia%21?tb%20?tb%22'n%c\t%12-15g, %16-19g, %0-3g"},
179 {ARM_CEXT_XSCALE, 0x0e800120, 0x0f800ff0, "wmiaw%21?tb%20?tb%22'n%c\t%12-15g, %16-19g, %0-3g"},
2fbad815 180 {ARM_CEXT_XSCALE, 0x0e100160, 0x0f100ff0, "wmin%21?su%22-23w%c\t%12-15g, %16-19g, %0-3g"},
2d447fca
JM
181 {ARM_CEXT_XSCALE, 0x0e000100, 0x0fc00ff0, "wmul%21?su%20?ml%23'r%c\t%12-15g, %16-19g, %0-3g"},
182 {ARM_CEXT_XSCALE, 0x0ed00100, 0x0fd00ff0, "wmul%21?sumr%c\t%12-15g, %16-19g, %0-3g"},
183 {ARM_CEXT_XSCALE, 0x0ee000c0, 0x0fe00ff0, "wmulwsm%20`r%c\t%12-15g, %16-19g, %0-3g"},
184 {ARM_CEXT_XSCALE, 0x0ec000c0, 0x0fe00ff0, "wmulwum%20`r%c\t%12-15g, %16-19g, %0-3g"},
185 {ARM_CEXT_XSCALE, 0x0eb000c0, 0x0ff00ff0, "wmulwl%c\t%12-15g, %16-19g, %0-3g"},
186 {ARM_CEXT_XSCALE, 0x0e8000a0, 0x0f800ff0, "wqmia%21?tb%20?tb%22'n%c\t%12-15g, %16-19g, %0-3g"},
187 {ARM_CEXT_XSCALE, 0x0e100080, 0x0fd00ff0, "wqmulm%21'r%c\t%12-15g, %16-19g, %0-3g"},
188 {ARM_CEXT_XSCALE, 0x0ec000e0, 0x0fd00ff0, "wqmulwm%21'r%c\t%12-15g, %16-19g, %0-3g"},
2fbad815
RE
189 {ARM_CEXT_XSCALE, 0x0e000000, 0x0ff00ff0, "wor%c\t%12-15g, %16-19g, %0-3g"},
190 {ARM_CEXT_XSCALE, 0x0e000080, 0x0f000ff0, "wpack%20-23w%c\t%12-15g, %16-19g, %0-3g"},
2d447fca
JM
191 {ARM_CEXT_XSCALE, 0xfe300040, 0xff300ef0, "wror%22-23w\t%12-15g, %16-19g, #%i"},
192 {ARM_CEXT_XSCALE, 0x0e300040, 0x0f300ff0, "wror%22-23w%c\t%12-15g, %16-19g, %0-3g"},
193 {ARM_CEXT_XSCALE, 0x0e300140, 0x0f300ff0, "wror%22-23wg%c\t%12-15g, %16-19g, %0-3G"},
2fbad815
RE
194 {ARM_CEXT_XSCALE, 0x0e000120, 0x0fa00ff0, "wsad%22?hb%20'z%c\t%12-15g, %16-19g, %0-3g"},
195 {ARM_CEXT_XSCALE, 0x0e0001e0, 0x0f000ff0, "wshufh%c\t%12-15g, %16-19g, #%Z"},
2d447fca 196 {ARM_CEXT_XSCALE, 0xfe100040, 0xff300ef0, "wsll%22-23w\t%12-15g, %16-19g, #%i"},
2fbad815
RE
197 {ARM_CEXT_XSCALE, 0x0e100040, 0x0f300ff0, "wsll%22-23w%8'g%c\t%12-15g, %16-19g, %0-3g"},
198 {ARM_CEXT_XSCALE, 0x0e100148, 0x0f300ffc, "wsll%22-23w%8'g%c\t%12-15g, %16-19g, %0-3G"},
2d447fca 199 {ARM_CEXT_XSCALE, 0xfe000040, 0xff300ef0, "wsra%22-23w\t%12-15g, %16-19g, #%i"},
2fbad815
RE
200 {ARM_CEXT_XSCALE, 0x0e000040, 0x0f300ff0, "wsra%22-23w%8'g%c\t%12-15g, %16-19g, %0-3g"},
201 {ARM_CEXT_XSCALE, 0x0e000148, 0x0f300ffc, "wsra%22-23w%8'g%c\t%12-15g, %16-19g, %0-3G"},
2d447fca 202 {ARM_CEXT_XSCALE, 0xfe200040, 0xff300ef0, "wsrl%22-23w\t%12-15g, %16-19g, #%i"},
2fbad815
RE
203 {ARM_CEXT_XSCALE, 0x0e200040, 0x0f300ff0, "wsrl%22-23w%8'g%c\t%12-15g, %16-19g, %0-3g"},
204 {ARM_CEXT_XSCALE, 0x0e200148, 0x0f300ffc, "wsrl%22-23w%8'g%c\t%12-15g, %16-19g, %0-3G"},
2d447fca 205 {ARM_CEXT_XSCALE, 0xfc400100, 0xfe500f00, "wstrd\t%12-15g, %r"},
2fbad815
RE
206 {ARM_CEXT_XSCALE, 0xfc000100, 0xfe500f00, "wstrw\t%12-15G, %A"},
207 {ARM_CEXT_XSCALE, 0x0c000000, 0x0e100e00, "wstr%L%c\t%12-15g, %l"},
208 {ARM_CEXT_XSCALE, 0x0e0001a0, 0x0f000ff0, "wsub%20-23w%c\t%12-15g, %16-19g, %0-3g"},
2d447fca
JM
209 {ARM_CEXT_XSCALE, 0x0ed001c0, 0x0ff00ff0, "wsubaddhx%c\t%12-15g, %16-19g, %0-3g"},
210 {ARM_CEXT_XSCALE, 0x0e1001c0, 0x0f300ff0, "wabsdiff%22-23w%c\t%12-15g, %16-19g, %0-3g"},
211 {ARM_CEXT_XSCALE, 0x0e0000c0, 0x0fd00fff, "wunpckeh%21?sub%c\t%12-15g, %16-19g"},
212 {ARM_CEXT_XSCALE, 0x0e4000c0, 0x0fd00fff, "wunpckeh%21?suh%c\t%12-15g, %16-19g"},
213 {ARM_CEXT_XSCALE, 0x0e8000c0, 0x0fd00fff, "wunpckeh%21?suw%c\t%12-15g, %16-19g"},
2fbad815
RE
214 {ARM_CEXT_XSCALE, 0x0e0000e0, 0x0f100fff, "wunpckel%21?su%22-23w%c\t%12-15g, %16-19g"},
215 {ARM_CEXT_XSCALE, 0x0e1000c0, 0x0f300ff0, "wunpckih%22-23w%c\t%12-15g, %16-19g, %0-3g"},
216 {ARM_CEXT_XSCALE, 0x0e1000e0, 0x0f300ff0, "wunpckil%22-23w%c\t%12-15g, %16-19g, %0-3g"},
217 {ARM_CEXT_XSCALE, 0x0e100000, 0x0ff00ff0, "wxor%c\t%12-15g, %16-19g, %0-3g"},
05413229 218 { 0, SENTINEL_IWMMXT_END, 0, "" },
2fbad815 219
fe56b6ce 220 /* Floating point coprocessor (FPA) instructions. */
8f06b2d8
PB
221 {FPU_FPA_EXT_V1, 0x0e000100, 0x0ff08f10, "adf%c%P%R\t%12-14f, %16-18f, %0-3f"},
222 {FPU_FPA_EXT_V1, 0x0e100100, 0x0ff08f10, "muf%c%P%R\t%12-14f, %16-18f, %0-3f"},
223 {FPU_FPA_EXT_V1, 0x0e200100, 0x0ff08f10, "suf%c%P%R\t%12-14f, %16-18f, %0-3f"},
224 {FPU_FPA_EXT_V1, 0x0e300100, 0x0ff08f10, "rsf%c%P%R\t%12-14f, %16-18f, %0-3f"},
225 {FPU_FPA_EXT_V1, 0x0e400100, 0x0ff08f10, "dvf%c%P%R\t%12-14f, %16-18f, %0-3f"},
226 {FPU_FPA_EXT_V1, 0x0e500100, 0x0ff08f10, "rdf%c%P%R\t%12-14f, %16-18f, %0-3f"},
227 {FPU_FPA_EXT_V1, 0x0e600100, 0x0ff08f10, "pow%c%P%R\t%12-14f, %16-18f, %0-3f"},
228 {FPU_FPA_EXT_V1, 0x0e700100, 0x0ff08f10, "rpw%c%P%R\t%12-14f, %16-18f, %0-3f"},
229 {FPU_FPA_EXT_V1, 0x0e800100, 0x0ff08f10, "rmf%c%P%R\t%12-14f, %16-18f, %0-3f"},
230 {FPU_FPA_EXT_V1, 0x0e900100, 0x0ff08f10, "fml%c%P%R\t%12-14f, %16-18f, %0-3f"},
231 {FPU_FPA_EXT_V1, 0x0ea00100, 0x0ff08f10, "fdv%c%P%R\t%12-14f, %16-18f, %0-3f"},
232 {FPU_FPA_EXT_V1, 0x0eb00100, 0x0ff08f10, "frd%c%P%R\t%12-14f, %16-18f, %0-3f"},
233 {FPU_FPA_EXT_V1, 0x0ec00100, 0x0ff08f10, "pol%c%P%R\t%12-14f, %16-18f, %0-3f"},
234 {FPU_FPA_EXT_V1, 0x0e008100, 0x0ff08f10, "mvf%c%P%R\t%12-14f, %0-3f"},
235 {FPU_FPA_EXT_V1, 0x0e108100, 0x0ff08f10, "mnf%c%P%R\t%12-14f, %0-3f"},
236 {FPU_FPA_EXT_V1, 0x0e208100, 0x0ff08f10, "abs%c%P%R\t%12-14f, %0-3f"},
237 {FPU_FPA_EXT_V1, 0x0e308100, 0x0ff08f10, "rnd%c%P%R\t%12-14f, %0-3f"},
238 {FPU_FPA_EXT_V1, 0x0e408100, 0x0ff08f10, "sqt%c%P%R\t%12-14f, %0-3f"},
239 {FPU_FPA_EXT_V1, 0x0e508100, 0x0ff08f10, "log%c%P%R\t%12-14f, %0-3f"},
240 {FPU_FPA_EXT_V1, 0x0e608100, 0x0ff08f10, "lgn%c%P%R\t%12-14f, %0-3f"},
241 {FPU_FPA_EXT_V1, 0x0e708100, 0x0ff08f10, "exp%c%P%R\t%12-14f, %0-3f"},
242 {FPU_FPA_EXT_V1, 0x0e808100, 0x0ff08f10, "sin%c%P%R\t%12-14f, %0-3f"},
243 {FPU_FPA_EXT_V1, 0x0e908100, 0x0ff08f10, "cos%c%P%R\t%12-14f, %0-3f"},
244 {FPU_FPA_EXT_V1, 0x0ea08100, 0x0ff08f10, "tan%c%P%R\t%12-14f, %0-3f"},
245 {FPU_FPA_EXT_V1, 0x0eb08100, 0x0ff08f10, "asn%c%P%R\t%12-14f, %0-3f"},
246 {FPU_FPA_EXT_V1, 0x0ec08100, 0x0ff08f10, "acs%c%P%R\t%12-14f, %0-3f"},
247 {FPU_FPA_EXT_V1, 0x0ed08100, 0x0ff08f10, "atn%c%P%R\t%12-14f, %0-3f"},
248 {FPU_FPA_EXT_V1, 0x0ee08100, 0x0ff08f10, "urd%c%P%R\t%12-14f, %0-3f"},
249 {FPU_FPA_EXT_V1, 0x0ef08100, 0x0ff08f10, "nrm%c%P%R\t%12-14f, %0-3f"},
250 {FPU_FPA_EXT_V1, 0x0e000110, 0x0ff00f1f, "flt%c%P%R\t%16-18f, %12-15r"},
251 {FPU_FPA_EXT_V1, 0x0e100110, 0x0fff0f98, "fix%c%R\t%12-15r, %0-2f"},
252 {FPU_FPA_EXT_V1, 0x0e200110, 0x0fff0fff, "wfs%c\t%12-15r"},
253 {FPU_FPA_EXT_V1, 0x0e300110, 0x0fff0fff, "rfs%c\t%12-15r"},
254 {FPU_FPA_EXT_V1, 0x0e400110, 0x0fff0fff, "wfc%c\t%12-15r"},
255 {FPU_FPA_EXT_V1, 0x0e500110, 0x0fff0fff, "rfc%c\t%12-15r"},
256 {FPU_FPA_EXT_V1, 0x0e90f110, 0x0ff8fff0, "cmf%c\t%16-18f, %0-3f"},
257 {FPU_FPA_EXT_V1, 0x0eb0f110, 0x0ff8fff0, "cnf%c\t%16-18f, %0-3f"},
258 {FPU_FPA_EXT_V1, 0x0ed0f110, 0x0ff8fff0, "cmfe%c\t%16-18f, %0-3f"},
259 {FPU_FPA_EXT_V1, 0x0ef0f110, 0x0ff8fff0, "cnfe%c\t%16-18f, %0-3f"},
260 {FPU_FPA_EXT_V1, 0x0c000100, 0x0e100f00, "stf%c%Q\t%12-14f, %A"},
261 {FPU_FPA_EXT_V1, 0x0c100100, 0x0e100f00, "ldf%c%Q\t%12-14f, %A"},
79862e45
DJ
262 {FPU_FPA_EXT_V2, 0x0c000200, 0x0e100f00, "sfm%c\t%12-14f, %F, %A"},
263 {FPU_FPA_EXT_V2, 0x0c100200, 0x0e100f00, "lfm%c\t%12-14f, %F, %A"},
2fbad815 264
fe56b6ce 265 /* Register load/store. */
7df76b80
RE
266 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0d2d0b00, 0x0fbf0f01, "vpush%c\t%B"},
267 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0d200b00, 0x0fb00f01, "vstmdb%c\t%16-19r!, %B"},
268 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0d300b00, 0x0fb00f01, "vldmdb%c\t%16-19r!, %B"},
269 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0c800b00, 0x0f900f01, "vstmia%c\t%16-19r%21'!, %B"},
270 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0cbd0b00, 0x0fbf0f01, "vpop%c\t%B"},
271 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0c900b00, 0x0f900f01, "vldmia%c\t%16-19r%21'!, %B"},
79862e45
DJ
272 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0d000b00, 0x0f300f00, "vstr%c\t%12-15,22D, %A"},
273 {FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1, 0x0d100b00, 0x0f300f00, "vldr%c\t%12-15,22D, %A"},
7df76b80
RE
274 {FPU_VFP_EXT_V1xD, 0x0d2d0a00, 0x0fbf0f00, "vpush%c\t%y3"},
275 {FPU_VFP_EXT_V1xD, 0x0d200a00, 0x0fb00f00, "vstmdb%c\t%16-19r!, %y3"},
276 {FPU_VFP_EXT_V1xD, 0x0d300a00, 0x0fb00f00, "vldmdb%c\t%16-19r!, %y3"},
277 {FPU_VFP_EXT_V1xD, 0x0c800a00, 0x0f900f00, "vstmia%c\t%16-19r%21'!, %y3"},
278 {FPU_VFP_EXT_V1xD, 0x0cbd0a00, 0x0fbf0f00, "vpop%c\t%y3"},
279 {FPU_VFP_EXT_V1xD, 0x0c900a00, 0x0f900f00, "vldmia%c\t%16-19r%21'!, %y3"},
280 {FPU_VFP_EXT_V1xD, 0x0d000a00, 0x0f300f00, "vstr%c\t%y1, %A"},
281 {FPU_VFP_EXT_V1xD, 0x0d100a00, 0x0f300f00, "vldr%c\t%y1, %A"},
282
283 {FPU_VFP_EXT_V1xD, 0x0d200b01, 0x0fb00f01, "fstmdbx%c\t%16-19r!, %z3\t;@ Deprecated"},
284 {FPU_VFP_EXT_V1xD, 0x0d300b01, 0x0fb00f01, "fldmdbx%c\t%16-19r!, %z3\t;@ Deprecated"},
285 {FPU_VFP_EXT_V1xD, 0x0c800b01, 0x0f900f01, "fstmiax%c\t%16-19r%21'!, %z3\t;@ Deprecated"},
286 {FPU_VFP_EXT_V1xD, 0x0c900b01, 0x0f900f01, "fldmiax%c\t%16-19r%21'!, %z3\t;@ Deprecated"},
16980d0b 287
fe56b6ce 288 /* Data transfer between ARM and NEON registers. */
16980d0b
JB
289 {FPU_NEON_EXT_V1, 0x0e800b10, 0x0ff00f70, "vdup%c.32\t%16-19,7D, %12-15r"},
290 {FPU_NEON_EXT_V1, 0x0e800b30, 0x0ff00f70, "vdup%c.16\t%16-19,7D, %12-15r"},
291 {FPU_NEON_EXT_V1, 0x0ea00b10, 0x0ff00f70, "vdup%c.32\t%16-19,7Q, %12-15r"},
292 {FPU_NEON_EXT_V1, 0x0ea00b30, 0x0ff00f70, "vdup%c.16\t%16-19,7Q, %12-15r"},
293 {FPU_NEON_EXT_V1, 0x0ec00b10, 0x0ff00f70, "vdup%c.8\t%16-19,7D, %12-15r"},
294 {FPU_NEON_EXT_V1, 0x0ee00b10, 0x0ff00f70, "vdup%c.8\t%16-19,7Q, %12-15r"},
295 {FPU_NEON_EXT_V1, 0x0c400b10, 0x0ff00fd0, "vmov%c\t%0-3,5D, %12-15r, %16-19r"},
296 {FPU_NEON_EXT_V1, 0x0c500b10, 0x0ff00fd0, "vmov%c\t%12-15r, %16-19r, %0-3,5D"},
297 {FPU_NEON_EXT_V1, 0x0e000b10, 0x0fd00f70, "vmov%c.32\t%16-19,7D[%21d], %12-15r"},
298 {FPU_NEON_EXT_V1, 0x0e100b10, 0x0f500f70, "vmov%c.32\t%12-15r, %16-19,7D[%21d]"},
299 {FPU_NEON_EXT_V1, 0x0e000b30, 0x0fd00f30, "vmov%c.16\t%16-19,7D[%6,21d], %12-15r"},
300 {FPU_NEON_EXT_V1, 0x0e100b30, 0x0f500f30, "vmov%c.%23?us16\t%12-15r, %16-19,7D[%6,21d]"},
301 {FPU_NEON_EXT_V1, 0x0e400b10, 0x0fd00f10, "vmov%c.8\t%16-19,7D[%5,6,21d], %12-15r"},
302 {FPU_NEON_EXT_V1, 0x0e500b10, 0x0f500f10, "vmov%c.%23?us8\t%12-15r, %16-19,7D[%5,6,21d]"},
8e79c3df 303 /* Half-precision conversion instructions. */
62f3b8c8
PB
304 {FPU_VFP_EXT_FP16, 0x0eb20a40, 0x0fbf0f50, "vcvt%7?tb%c.f32.f16\t%y1, %y0"},
305 {FPU_VFP_EXT_FP16, 0x0eb30a40, 0x0fbf0f50, "vcvt%7?tb%c.f16.f32\t%y1, %y0"},
16980d0b 306
fe56b6ce 307 /* Floating point coprocessor (VFP) instructions. */
7df76b80
RE
308 {FPU_VFP_EXT_V1xD, 0x0ee00a10, 0x0fff0fff, "vmsr%c\tfpsid, %12-15r"},
309 {FPU_VFP_EXT_V1xD, 0x0ee10a10, 0x0fff0fff, "vmsr%c\tfpscr, %12-15r"},
310 {FPU_VFP_EXT_V1xD, 0x0ee60a10, 0x0fff0fff, "vmsr%c\tmvfr1, %12-15r"},
311 {FPU_VFP_EXT_V1xD, 0x0ee70a10, 0x0fff0fff, "vmsr%c\tmvfr0, %12-15r"},
312 {FPU_VFP_EXT_V1xD, 0x0ee80a10, 0x0fff0fff, "vmsr%c\tfpexc, %12-15r"},
313 {FPU_VFP_EXT_V1xD, 0x0ee90a10, 0x0fff0fff, "vmsr%c\tfpinst, %12-15r\t@ Impl def"},
314 {FPU_VFP_EXT_V1xD, 0x0eea0a10, 0x0fff0fff, "vmsr%c\tfpinst2, %12-15r\t@ Impl def"},
315 {FPU_VFP_EXT_V1xD, 0x0ef00a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpsid"},
316 {FPU_VFP_EXT_V1xD, 0x0ef1fa10, 0x0fffffff, "vmrs%c\tAPSR_nzcv, fpscr"},
317 {FPU_VFP_EXT_V1xD, 0x0ef10a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpscr"},
318 {FPU_VFP_EXT_V1xD, 0x0ef60a10, 0x0fff0fff, "vmrs%c\t%12-15r, mvfr1"},
319 {FPU_VFP_EXT_V1xD, 0x0ef70a10, 0x0fff0fff, "vmrs%c\t%12-15r, mvfr0"},
320 {FPU_VFP_EXT_V1xD, 0x0ef80a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpexc"},
321 {FPU_VFP_EXT_V1xD, 0x0ef90a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpinst\t@ Impl def"},
322 {FPU_VFP_EXT_V1xD, 0x0efa0a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpinst2\t@ Impl def"},
323 {FPU_VFP_EXT_V1, 0x0e000b10, 0x0fd00fff, "vmov%c.32\t%z2[%21d], %12-15r"},
324 {FPU_VFP_EXT_V1, 0x0e100b10, 0x0fd00fff, "vmov%c.32\t%12-15r, %z2[%21d]"},
325 {FPU_VFP_EXT_V1xD, 0x0ee00a10, 0x0ff00fff, "vmsr%c\t<impl def %16-19x>, %12-15r"},
326 {FPU_VFP_EXT_V1xD, 0x0ef00a10, 0x0ff00fff, "vmrs%c\t%12-15r, <impl def %16-19x>"},
327 {FPU_VFP_EXT_V1xD, 0x0e000a10, 0x0ff00f7f, "vmov%c\t%y2, %12-15r"},
328 {FPU_VFP_EXT_V1xD, 0x0e100a10, 0x0ff00f7f, "vmov%c\t%12-15r, %y2"},
329 {FPU_VFP_EXT_V1xD, 0x0eb50a40, 0x0fbf0f70, "vcmp%7'e%c.f32\t%y1, #0.0"},
330 {FPU_VFP_EXT_V1, 0x0eb50b40, 0x0fbf0f70, "vcmp%7'e%c.f64\t%z1, #0.0"},
331 {FPU_VFP_EXT_V1xD, 0x0eb00a40, 0x0fbf0fd0, "vmov%c.f32\t%y1, %y0"},
332 {FPU_VFP_EXT_V1xD, 0x0eb00ac0, 0x0fbf0fd0, "vabs%c.f32\t%y1, %y0"},
333 {FPU_VFP_EXT_V1, 0x0eb00b40, 0x0fbf0fd0, "vmov%c.f64\t%z1, %z0"},
334 {FPU_VFP_EXT_V1, 0x0eb00bc0, 0x0fbf0fd0, "vabs%c.f64\t%z1, %z0"},
335 {FPU_VFP_EXT_V1xD, 0x0eb10a40, 0x0fbf0fd0, "vneg%c.f32\t%y1, %y0"},
336 {FPU_VFP_EXT_V1xD, 0x0eb10ac0, 0x0fbf0fd0, "vsqrt%c.f32\t%y1, %y0"},
337 {FPU_VFP_EXT_V1, 0x0eb10b40, 0x0fbf0fd0, "vneg%c.f64\t%z1, %z0"},
338 {FPU_VFP_EXT_V1, 0x0eb10bc0, 0x0fbf0fd0, "vsqrt%c.f64\t%z1, %z0"},
339 {FPU_VFP_EXT_V1, 0x0eb70ac0, 0x0fbf0fd0, "vcvt%c.f64.f32\t%z1, %y0"},
340 {FPU_VFP_EXT_V1, 0x0eb70bc0, 0x0fbf0fd0, "vcvt%c.f32.f64\t%y1, %z0"},
341 {FPU_VFP_EXT_V1xD, 0x0eb80a40, 0x0fbf0f50, "vcvt%c.f32.%7?su32\t%y1, %y0"},
342 {FPU_VFP_EXT_V1, 0x0eb80b40, 0x0fbf0f50, "vcvt%c.f64.%7?su32\t%z1, %y0"},
343 {FPU_VFP_EXT_V1xD, 0x0eb40a40, 0x0fbf0f50, "vcmp%7'e%c.f32\t%y1, %y0"},
344 {FPU_VFP_EXT_V1, 0x0eb40b40, 0x0fbf0f50, "vcmp%7'e%c.f64\t%z1, %z0"},
62f3b8c8 345 {FPU_VFP_EXT_V3xD, 0x0eba0a40, 0x0fbe0f50, "vcvt%c.f32.%16?us%7?31%7?26\t%y1, %y1, #%5,0-3k"},
7df76b80
RE
346 {FPU_VFP_EXT_V3, 0x0eba0b40, 0x0fbe0f50, "vcvt%c.f64.%16?us%7?31%7?26\t%z1, %z1, #%5,0-3k"},
347 {FPU_VFP_EXT_V1xD, 0x0ebc0a40, 0x0fbe0f50, "vcvt%7`r%c.%16?su32.f32\t%y1, %y0"},
348 {FPU_VFP_EXT_V1, 0x0ebc0b40, 0x0fbe0f50, "vcvt%7`r%c.%16?su32.f64\t%y1, %z0"},
62f3b8c8 349 {FPU_VFP_EXT_V3xD, 0x0ebe0a40, 0x0fbe0f50, "vcvt%c.%16?us%7?31%7?26.f32\t%y1, %y1, #%5,0-3k"},
7df76b80
RE
350 {FPU_VFP_EXT_V3, 0x0ebe0b40, 0x0fbe0f50, "vcvt%c.%16?us%7?31%7?26.f64\t%z1, %z1, #%5,0-3k"},
351 {FPU_VFP_EXT_V1, 0x0c500b10, 0x0fb00ff0, "vmov%c\t%12-15r, %16-19r, %z0"},
62f3b8c8 352 {FPU_VFP_EXT_V3xD, 0x0eb00a00, 0x0fb00ff0, "vmov%c.f32\t%y1, #%0-3,16-19d"},
7df76b80
RE
353 {FPU_VFP_EXT_V3, 0x0eb00b00, 0x0fb00ff0, "vmov%c.f64\t%z1, #%0-3,16-19d"},
354 {FPU_VFP_EXT_V2, 0x0c400a10, 0x0ff00fd0, "vmov%c\t%y4, %12-15r, %16-19r"},
355 {FPU_VFP_EXT_V2, 0x0c400b10, 0x0ff00fd0, "vmov%c\t%z0, %12-15r, %16-19r"},
356 {FPU_VFP_EXT_V2, 0x0c500a10, 0x0ff00fd0, "vmov%c\t%12-15r, %16-19r, %y4"},
357 {FPU_VFP_EXT_V1xD, 0x0e000a00, 0x0fb00f50, "vmla%c.f32\t%y1, %y2, %y0"},
358 {FPU_VFP_EXT_V1xD, 0x0e000a40, 0x0fb00f50, "vmls%c.f32\t%y1, %y2, %y0"},
359 {FPU_VFP_EXT_V1, 0x0e000b00, 0x0fb00f50, "vmla%c.f64\t%z1, %z2, %z0"},
360 {FPU_VFP_EXT_V1, 0x0e000b40, 0x0fb00f50, "vmls%c.f64\t%z1, %z2, %z0"},
361 {FPU_VFP_EXT_V1xD, 0x0e100a00, 0x0fb00f50, "vnmls%c.f32\t%y1, %y2, %y0"},
362 {FPU_VFP_EXT_V1xD, 0x0e100a40, 0x0fb00f50, "vnmla%c.f32\t%y1, %y2, %y0"},
363 {FPU_VFP_EXT_V1, 0x0e100b00, 0x0fb00f50, "vnmls%c.f64\t%z1, %z2, %z0"},
364 {FPU_VFP_EXT_V1, 0x0e100b40, 0x0fb00f50, "vnmla%c.f64\t%z1, %z2, %z0"},
365 {FPU_VFP_EXT_V1xD, 0x0e200a00, 0x0fb00f50, "vmul%c.f32\t%y1, %y2, %y0"},
366 {FPU_VFP_EXT_V1xD, 0x0e200a40, 0x0fb00f50, "vnmul%c.f32\t%y1, %y2, %y0"},
367 {FPU_VFP_EXT_V1, 0x0e200b00, 0x0fb00f50, "vmul%c.f64\t%z1, %z2, %z0"},
368 {FPU_VFP_EXT_V1, 0x0e200b40, 0x0fb00f50, "vnmul%c.f64\t%z1, %z2, %z0"},
369 {FPU_VFP_EXT_V1xD, 0x0e300a00, 0x0fb00f50, "vadd%c.f32\t%y1, %y2, %y0"},
370 {FPU_VFP_EXT_V1xD, 0x0e300a40, 0x0fb00f50, "vsub%c.f32\t%y1, %y2, %y0"},
371 {FPU_VFP_EXT_V1, 0x0e300b00, 0x0fb00f50, "vadd%c.f64\t%z1, %z2, %z0"},
372 {FPU_VFP_EXT_V1, 0x0e300b40, 0x0fb00f50, "vsub%c.f64\t%z1, %z2, %z0"},
373 {FPU_VFP_EXT_V1xD, 0x0e800a00, 0x0fb00f50, "vdiv%c.f32\t%y1, %y2, %y0"},
374 {FPU_VFP_EXT_V1, 0x0e800b00, 0x0fb00f50, "vdiv%c.f64\t%z1, %z2, %z0"},
2fbad815
RE
375
376 /* Cirrus coprocessor instructions. */
377 {ARM_CEXT_MAVERICK, 0x0d100400, 0x0f500f00, "cfldrs%c\tmvf%12-15d, %A"},
378 {ARM_CEXT_MAVERICK, 0x0c100400, 0x0f500f00, "cfldrs%c\tmvf%12-15d, %A"},
379 {ARM_CEXT_MAVERICK, 0x0d500400, 0x0f500f00, "cfldrd%c\tmvd%12-15d, %A"},
380 {ARM_CEXT_MAVERICK, 0x0c500400, 0x0f500f00, "cfldrd%c\tmvd%12-15d, %A"},
381 {ARM_CEXT_MAVERICK, 0x0d100500, 0x0f500f00, "cfldr32%c\tmvfx%12-15d, %A"},
382 {ARM_CEXT_MAVERICK, 0x0c100500, 0x0f500f00, "cfldr32%c\tmvfx%12-15d, %A"},
383 {ARM_CEXT_MAVERICK, 0x0d500500, 0x0f500f00, "cfldr64%c\tmvdx%12-15d, %A"},
384 {ARM_CEXT_MAVERICK, 0x0c500500, 0x0f500f00, "cfldr64%c\tmvdx%12-15d, %A"},
385 {ARM_CEXT_MAVERICK, 0x0d000400, 0x0f500f00, "cfstrs%c\tmvf%12-15d, %A"},
386 {ARM_CEXT_MAVERICK, 0x0c000400, 0x0f500f00, "cfstrs%c\tmvf%12-15d, %A"},
387 {ARM_CEXT_MAVERICK, 0x0d400400, 0x0f500f00, "cfstrd%c\tmvd%12-15d, %A"},
388 {ARM_CEXT_MAVERICK, 0x0c400400, 0x0f500f00, "cfstrd%c\tmvd%12-15d, %A"},
389 {ARM_CEXT_MAVERICK, 0x0d000500, 0x0f500f00, "cfstr32%c\tmvfx%12-15d, %A"},
390 {ARM_CEXT_MAVERICK, 0x0c000500, 0x0f500f00, "cfstr32%c\tmvfx%12-15d, %A"},
391 {ARM_CEXT_MAVERICK, 0x0d400500, 0x0f500f00, "cfstr64%c\tmvdx%12-15d, %A"},
392 {ARM_CEXT_MAVERICK, 0x0c400500, 0x0f500f00, "cfstr64%c\tmvdx%12-15d, %A"},
393 {ARM_CEXT_MAVERICK, 0x0e000450, 0x0ff00ff0, "cfmvsr%c\tmvf%16-19d, %12-15r"},
394 {ARM_CEXT_MAVERICK, 0x0e100450, 0x0ff00ff0, "cfmvrs%c\t%12-15r, mvf%16-19d"},
395 {ARM_CEXT_MAVERICK, 0x0e000410, 0x0ff00ff0, "cfmvdlr%c\tmvd%16-19d, %12-15r"},
396 {ARM_CEXT_MAVERICK, 0x0e100410, 0x0ff00ff0, "cfmvrdl%c\t%12-15r, mvd%16-19d"},
397 {ARM_CEXT_MAVERICK, 0x0e000430, 0x0ff00ff0, "cfmvdhr%c\tmvd%16-19d, %12-15r"},
398 {ARM_CEXT_MAVERICK, 0x0e100430, 0x0ff00fff, "cfmvrdh%c\t%12-15r, mvd%16-19d"},
399 {ARM_CEXT_MAVERICK, 0x0e000510, 0x0ff00fff, "cfmv64lr%c\tmvdx%16-19d, %12-15r"},
400 {ARM_CEXT_MAVERICK, 0x0e100510, 0x0ff00fff, "cfmvr64l%c\t%12-15r, mvdx%16-19d"},
401 {ARM_CEXT_MAVERICK, 0x0e000530, 0x0ff00fff, "cfmv64hr%c\tmvdx%16-19d, %12-15r"},
402 {ARM_CEXT_MAVERICK, 0x0e100530, 0x0ff00fff, "cfmvr64h%c\t%12-15r, mvdx%16-19d"},
403 {ARM_CEXT_MAVERICK, 0x0e200440, 0x0ff00fff, "cfmval32%c\tmvax%12-15d, mvfx%16-19d"},
404 {ARM_CEXT_MAVERICK, 0x0e100440, 0x0ff00fff, "cfmv32al%c\tmvfx%12-15d, mvax%16-19d"},
405 {ARM_CEXT_MAVERICK, 0x0e200460, 0x0ff00fff, "cfmvam32%c\tmvax%12-15d, mvfx%16-19d"},
406 {ARM_CEXT_MAVERICK, 0x0e100460, 0x0ff00fff, "cfmv32am%c\tmvfx%12-15d, mvax%16-19d"},
407 {ARM_CEXT_MAVERICK, 0x0e200480, 0x0ff00fff, "cfmvah32%c\tmvax%12-15d, mvfx%16-19d"},
408 {ARM_CEXT_MAVERICK, 0x0e100480, 0x0ff00fff, "cfmv32ah%c\tmvfx%12-15d, mvax%16-19d"},
409 {ARM_CEXT_MAVERICK, 0x0e2004a0, 0x0ff00fff, "cfmva32%c\tmvax%12-15d, mvfx%16-19d"},
410 {ARM_CEXT_MAVERICK, 0x0e1004a0, 0x0ff00fff, "cfmv32a%c\tmvfx%12-15d, mvax%16-19d"},
411 {ARM_CEXT_MAVERICK, 0x0e2004c0, 0x0ff00fff, "cfmva64%c\tmvax%12-15d, mvdx%16-19d"},
412 {ARM_CEXT_MAVERICK, 0x0e1004c0, 0x0ff00fff, "cfmv64a%c\tmvdx%12-15d, mvax%16-19d"},
413 {ARM_CEXT_MAVERICK, 0x0e2004e0, 0x0fff0fff, "cfmvsc32%c\tdspsc, mvdx%12-15d"},
414 {ARM_CEXT_MAVERICK, 0x0e1004e0, 0x0fff0fff, "cfmv32sc%c\tmvdx%12-15d, dspsc"},
415 {ARM_CEXT_MAVERICK, 0x0e000400, 0x0ff00fff, "cfcpys%c\tmvf%12-15d, mvf%16-19d"},
416 {ARM_CEXT_MAVERICK, 0x0e000420, 0x0ff00fff, "cfcpyd%c\tmvd%12-15d, mvd%16-19d"},
417 {ARM_CEXT_MAVERICK, 0x0e000460, 0x0ff00fff, "cfcvtsd%c\tmvd%12-15d, mvf%16-19d"},
418 {ARM_CEXT_MAVERICK, 0x0e000440, 0x0ff00fff, "cfcvtds%c\tmvf%12-15d, mvd%16-19d"},
419 {ARM_CEXT_MAVERICK, 0x0e000480, 0x0ff00fff, "cfcvt32s%c\tmvf%12-15d, mvfx%16-19d"},
420 {ARM_CEXT_MAVERICK, 0x0e0004a0, 0x0ff00fff, "cfcvt32d%c\tmvd%12-15d, mvfx%16-19d"},
421 {ARM_CEXT_MAVERICK, 0x0e0004c0, 0x0ff00fff, "cfcvt64s%c\tmvf%12-15d, mvdx%16-19d"},
422 {ARM_CEXT_MAVERICK, 0x0e0004e0, 0x0ff00fff, "cfcvt64d%c\tmvd%12-15d, mvdx%16-19d"},
423 {ARM_CEXT_MAVERICK, 0x0e100580, 0x0ff00fff, "cfcvts32%c\tmvfx%12-15d, mvf%16-19d"},
424 {ARM_CEXT_MAVERICK, 0x0e1005a0, 0x0ff00fff, "cfcvtd32%c\tmvfx%12-15d, mvd%16-19d"},
425 {ARM_CEXT_MAVERICK, 0x0e1005c0, 0x0ff00fff, "cftruncs32%c\tmvfx%12-15d, mvf%16-19d"},
426 {ARM_CEXT_MAVERICK, 0x0e1005e0, 0x0ff00fff, "cftruncd32%c\tmvfx%12-15d, mvd%16-19d"},
427 {ARM_CEXT_MAVERICK, 0x0e000550, 0x0ff00ff0, "cfrshl32%c\tmvfx%16-19d, mvfx%0-3d, %12-15r"},
428 {ARM_CEXT_MAVERICK, 0x0e000570, 0x0ff00ff0, "cfrshl64%c\tmvdx%16-19d, mvdx%0-3d, %12-15r"},
19590ef7
RE
429 {ARM_CEXT_MAVERICK, 0x0e000500, 0x0ff00f10, "cfsh32%c\tmvfx%12-15d, mvfx%16-19d, #%I"},
430 {ARM_CEXT_MAVERICK, 0x0e200500, 0x0ff00f10, "cfsh64%c\tmvdx%12-15d, mvdx%16-19d, #%I"},
2fbad815
RE
431 {ARM_CEXT_MAVERICK, 0x0e100490, 0x0ff00ff0, "cfcmps%c\t%12-15r, mvf%16-19d, mvf%0-3d"},
432 {ARM_CEXT_MAVERICK, 0x0e1004b0, 0x0ff00ff0, "cfcmpd%c\t%12-15r, mvd%16-19d, mvd%0-3d"},
433 {ARM_CEXT_MAVERICK, 0x0e100590, 0x0ff00ff0, "cfcmp32%c\t%12-15r, mvfx%16-19d, mvfx%0-3d"},
434 {ARM_CEXT_MAVERICK, 0x0e1005b0, 0x0ff00ff0, "cfcmp64%c\t%12-15r, mvdx%16-19d, mvdx%0-3d"},
435 {ARM_CEXT_MAVERICK, 0x0e300400, 0x0ff00fff, "cfabss%c\tmvf%12-15d, mvf%16-19d"},
436 {ARM_CEXT_MAVERICK, 0x0e300420, 0x0ff00fff, "cfabsd%c\tmvd%12-15d, mvd%16-19d"},
437 {ARM_CEXT_MAVERICK, 0x0e300440, 0x0ff00fff, "cfnegs%c\tmvf%12-15d, mvf%16-19d"},
438 {ARM_CEXT_MAVERICK, 0x0e300460, 0x0ff00fff, "cfnegd%c\tmvd%12-15d, mvd%16-19d"},
439 {ARM_CEXT_MAVERICK, 0x0e300480, 0x0ff00ff0, "cfadds%c\tmvf%12-15d, mvf%16-19d, mvf%0-3d"},
440 {ARM_CEXT_MAVERICK, 0x0e3004a0, 0x0ff00ff0, "cfaddd%c\tmvd%12-15d, mvd%16-19d, mvd%0-3d"},
441 {ARM_CEXT_MAVERICK, 0x0e3004c0, 0x0ff00ff0, "cfsubs%c\tmvf%12-15d, mvf%16-19d, mvf%0-3d"},
442 {ARM_CEXT_MAVERICK, 0x0e3004e0, 0x0ff00ff0, "cfsubd%c\tmvd%12-15d, mvd%16-19d, mvd%0-3d"},
443 {ARM_CEXT_MAVERICK, 0x0e100400, 0x0ff00ff0, "cfmuls%c\tmvf%12-15d, mvf%16-19d, mvf%0-3d"},
444 {ARM_CEXT_MAVERICK, 0x0e100420, 0x0ff00ff0, "cfmuld%c\tmvd%12-15d, mvd%16-19d, mvd%0-3d"},
445 {ARM_CEXT_MAVERICK, 0x0e300500, 0x0ff00fff, "cfabs32%c\tmvfx%12-15d, mvfx%16-19d"},
446 {ARM_CEXT_MAVERICK, 0x0e300520, 0x0ff00fff, "cfabs64%c\tmvdx%12-15d, mvdx%16-19d"},
447 {ARM_CEXT_MAVERICK, 0x0e300540, 0x0ff00fff, "cfneg32%c\tmvfx%12-15d, mvfx%16-19d"},
448 {ARM_CEXT_MAVERICK, 0x0e300560, 0x0ff00fff, "cfneg64%c\tmvdx%12-15d, mvdx%16-19d"},
449 {ARM_CEXT_MAVERICK, 0x0e300580, 0x0ff00ff0, "cfadd32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
450 {ARM_CEXT_MAVERICK, 0x0e3005a0, 0x0ff00ff0, "cfadd64%c\tmvdx%12-15d, mvdx%16-19d, mvdx%0-3d"},
451 {ARM_CEXT_MAVERICK, 0x0e3005c0, 0x0ff00ff0, "cfsub32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
452 {ARM_CEXT_MAVERICK, 0x0e3005e0, 0x0ff00ff0, "cfsub64%c\tmvdx%12-15d, mvdx%16-19d, mvdx%0-3d"},
453 {ARM_CEXT_MAVERICK, 0x0e100500, 0x0ff00ff0, "cfmul32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
454 {ARM_CEXT_MAVERICK, 0x0e100520, 0x0ff00ff0, "cfmul64%c\tmvdx%12-15d, mvdx%16-19d, mvdx%0-3d"},
455 {ARM_CEXT_MAVERICK, 0x0e100540, 0x0ff00ff0, "cfmac32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
456 {ARM_CEXT_MAVERICK, 0x0e100560, 0x0ff00ff0, "cfmsc32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
19590ef7
RE
457 {ARM_CEXT_MAVERICK, 0x0e000600, 0x0ff00f10, "cfmadd32%c\tmvax%5-7d, mvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
458 {ARM_CEXT_MAVERICK, 0x0e100600, 0x0ff00f10, "cfmsub32%c\tmvax%5-7d, mvfx%12-15d, mvfx%16-19d, mvfx%0-3d"},
459 {ARM_CEXT_MAVERICK, 0x0e200600, 0x0ff00f10, "cfmadda32%c\tmvax%5-7d, mvax%12-15d, mvfx%16-19d, mvfx%0-3d"},
460 {ARM_CEXT_MAVERICK, 0x0e300600, 0x0ff00f10, "cfmsuba32%c\tmvax%5-7d, mvax%12-15d, mvfx%16-19d, mvfx%0-3d"},
2fbad815 461
62f3b8c8
PB
462 /* VFP Fused multiply add instructions. */
463 {FPU_VFP_EXT_FMA, 0x0ea00a00, 0x0fb00f50, "vfma%c.f32\t%y1, %y2, %y0"},
464 {FPU_VFP_EXT_FMA, 0x0ea00b00, 0x0fb00f50, "vfma%c.f64\t%z1, %z2, %z0"},
465 {FPU_VFP_EXT_FMA, 0x0ea00a40, 0x0fb00f50, "vfms%c.f32\t%y1, %y2, %y0"},
466 {FPU_VFP_EXT_FMA, 0x0ea00b40, 0x0fb00f50, "vfms%c.f64\t%z1, %z2, %z0"},
467 {FPU_VFP_EXT_FMA, 0x0e900a40, 0x0fb00f50, "vfnma%c.f32\t%y1, %y2, %y0"},
468 {FPU_VFP_EXT_FMA, 0x0e900b40, 0x0fb00f50, "vfnma%c.f64\t%z1, %z2, %z0"},
469 {FPU_VFP_EXT_FMA, 0x0e900a00, 0x0fb00f50, "vfnms%c.f32\t%y1, %y2, %y0"},
470 {FPU_VFP_EXT_FMA, 0x0e900b00, 0x0fb00f50, "vfnms%c.f64\t%z1, %z2, %z0"},
471
05413229
NC
472 /* Generic coprocessor instructions. */
473 { 0, SENTINEL_GENERIC_START, 0, "" },
ff4a8d2b
NC
474 {ARM_EXT_V5E, 0x0c400000, 0x0ff00000, "mcrr%c\t%8-11d, %4-7d, %12-15R, %16-19r, cr%0-3d"},
475 {ARM_EXT_V5E, 0x0c500000, 0x0ff00000, "mrrc%c\t%8-11d, %4-7d, %12-15Ru, %16-19Ru, cr%0-3d"},
2fbad815 476 {ARM_EXT_V2, 0x0e000000, 0x0f000010, "cdp%c\t%8-11d, %20-23d, cr%12-15d, cr%16-19d, cr%0-3d, {%5-7d}"},
db472d6f 477 {ARM_EXT_V2, 0x0e10f010, 0x0f10f010, "mrc%c\t%8-11d, %21-23d, APSR_nzcv, cr%16-19d, cr%0-3d, {%5-7d}"},
2fbad815 478 {ARM_EXT_V2, 0x0e100010, 0x0f100010, "mrc%c\t%8-11d, %21-23d, %12-15r, cr%16-19d, cr%0-3d, {%5-7d}"},
ff4a8d2b 479 {ARM_EXT_V2, 0x0e000010, 0x0f100010, "mcr%c\t%8-11d, %21-23d, %12-15R, cr%16-19d, cr%0-3d, {%5-7d}"},
37b37b2d
RE
480 {ARM_EXT_V2, 0x0c000000, 0x0e100000, "stc%22'l%c\t%8-11d, cr%12-15d, %A"},
481 {ARM_EXT_V2, 0x0c100000, 0x0e100000, "ldc%22'l%c\t%8-11d, cr%12-15d, %A"},
2fbad815 482
05413229 483 /* V6 coprocessor instructions. */
ff4a8d2b
NC
484 {ARM_EXT_V6, 0xfc500000, 0xfff00000, "mrrc2%c\t%8-11d, %4-7d, %12-15Ru, %16-19Ru, cr%0-3d"},
485 {ARM_EXT_V6, 0xfc400000, 0xfff00000, "mcrr2%c\t%8-11d, %4-7d, %12-15R, %16-19R, cr%0-3d"},
8f06b2d8 486
05413229 487 /* V5 coprocessor instructions. */
c22aaad1
PB
488 {ARM_EXT_V5, 0xfc100000, 0xfe100000, "ldc2%22'l%c\t%8-11d, cr%12-15d, %A"},
489 {ARM_EXT_V5, 0xfc000000, 0xfe100000, "stc2%22'l%c\t%8-11d, cr%12-15d, %A"},
490 {ARM_EXT_V5, 0xfe000000, 0xff000010, "cdp2%c\t%8-11d, %20-23d, cr%12-15d, cr%16-19d, cr%0-3d, {%5-7d}"},
ff4a8d2b 491 {ARM_EXT_V5, 0xfe000010, 0xff100010, "mcr2%c\t%8-11d, %21-23d, %12-15R, cr%16-19d, cr%0-3d, {%5-7d}"},
c22aaad1 492 {ARM_EXT_V5, 0xfe100010, 0xff100010, "mrc2%c\t%8-11d, %21-23d, %12-15r, cr%16-19d, cr%0-3d, {%5-7d}"},
16980d0b 493
b13dd07a 494 {0, 0, 0, 0}
2fbad815
RE
495};
496
16980d0b
JB
497/* Neon opcode table: This does not encode the top byte -- that is
498 checked by the print_insn_neon routine, as it depends on whether we are
499 doing thumb32 or arm32 disassembly. */
500
501/* print_insn_neon recognizes the following format control codes:
502
503 %% %
504
c22aaad1 505 %c print condition code
16980d0b
JB
506 %A print v{st,ld}[1234] operands
507 %B print v{st,ld}[1234] any one operands
508 %C print v{st,ld}[1234] single->all operands
509 %D print scalar
510 %E print vmov, vmvn, vorr, vbic encoded constant
511 %F print vtbl,vtbx register list
512
513 %<bitfield>r print as an ARM register
514 %<bitfield>d print the bitfield in decimal
515 %<bitfield>e print the 2^N - bitfield in decimal
516 %<bitfield>D print as a NEON D register
517 %<bitfield>Q print as a NEON Q register
518 %<bitfield>R print as a NEON D or Q register
519 %<bitfield>Sn print byte scaled width limited by n
520 %<bitfield>Tn print short scaled width limited by n
521 %<bitfield>Un print long scaled width limited by n
522
523 %<bitfield>'c print specified char iff bitfield is all ones
524 %<bitfield>`c print specified char iff bitfield is all zeroes
fe56b6ce 525 %<bitfield>?ab... select from array of values in big endian order. */
16980d0b
JB
526
527static const struct opcode32 neon_opcodes[] =
528{
fe56b6ce 529 /* Extract. */
c22aaad1
PB
530 {FPU_NEON_EXT_V1, 0xf2b00840, 0xffb00850, "vext%c.8\t%12-15,22R, %16-19,7R, %0-3,5R, #%8-11d"},
531 {FPU_NEON_EXT_V1, 0xf2b00000, 0xffb00810, "vext%c.8\t%12-15,22R, %16-19,7R, %0-3,5R, #%8-11d"},
16980d0b 532
fe56b6ce 533 /* Move data element to all lanes. */
c22aaad1
PB
534 {FPU_NEON_EXT_V1, 0xf3b40c00, 0xffb70f90, "vdup%c.32\t%12-15,22R, %0-3,5D[%19d]"},
535 {FPU_NEON_EXT_V1, 0xf3b20c00, 0xffb30f90, "vdup%c.16\t%12-15,22R, %0-3,5D[%18-19d]"},
536 {FPU_NEON_EXT_V1, 0xf3b10c00, 0xffb10f90, "vdup%c.8\t%12-15,22R, %0-3,5D[%17-19d]"},
16980d0b 537
fe56b6ce 538 /* Table lookup. */
c22aaad1
PB
539 {FPU_NEON_EXT_V1, 0xf3b00800, 0xffb00c50, "vtbl%c.8\t%12-15,22D, %F, %0-3,5D"},
540 {FPU_NEON_EXT_V1, 0xf3b00840, 0xffb00c50, "vtbx%c.8\t%12-15,22D, %F, %0-3,5D"},
16980d0b 541
8e79c3df 542 /* Half-precision conversions. */
62f3b8c8
PB
543 {FPU_VFP_EXT_FP16, 0xf3b60600, 0xffbf0fd0, "vcvt%c.f16.f32\t%12-15,22D, %0-3,5Q"},
544 {FPU_VFP_EXT_FP16, 0xf3b60700, 0xffbf0fd0, "vcvt%c.f32.f16\t%12-15,22Q, %0-3,5D"},
545
546 /* NEON fused multiply add instructions. */
547 {FPU_NEON_EXT_FMA, 0xf2000c10, 0xffa00f10, "vfma%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
548 {FPU_NEON_EXT_FMA, 0xf2200c10, 0xffa00f10, "vfms%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
8e79c3df 549
fe56b6ce 550 /* Two registers, miscellaneous. */
c22aaad1
PB
551 {FPU_NEON_EXT_V1, 0xf2880a10, 0xfebf0fd0, "vmovl%c.%24?us8\t%12-15,22Q, %0-3,5D"},
552 {FPU_NEON_EXT_V1, 0xf2900a10, 0xfebf0fd0, "vmovl%c.%24?us16\t%12-15,22Q, %0-3,5D"},
553 {FPU_NEON_EXT_V1, 0xf2a00a10, 0xfebf0fd0, "vmovl%c.%24?us32\t%12-15,22Q, %0-3,5D"},
554 {FPU_NEON_EXT_V1, 0xf3b00500, 0xffbf0f90, "vcnt%c.8\t%12-15,22R, %0-3,5R"},
555 {FPU_NEON_EXT_V1, 0xf3b00580, 0xffbf0f90, "vmvn%c\t%12-15,22R, %0-3,5R"},
556 {FPU_NEON_EXT_V1, 0xf3b20000, 0xffbf0f90, "vswp%c\t%12-15,22R, %0-3,5R"},
428e3f1f 557 {FPU_NEON_EXT_V1, 0xf3b20200, 0xffb30fd0, "vmovn%c.i%18-19T2\t%12-15,22D, %0-3,5Q"},
c22aaad1
PB
558 {FPU_NEON_EXT_V1, 0xf3b20240, 0xffb30fd0, "vqmovun%c.s%18-19T2\t%12-15,22D, %0-3,5Q"},
559 {FPU_NEON_EXT_V1, 0xf3b20280, 0xffb30fd0, "vqmovn%c.s%18-19T2\t%12-15,22D, %0-3,5Q"},
560 {FPU_NEON_EXT_V1, 0xf3b202c0, 0xffb30fd0, "vqmovn%c.u%18-19T2\t%12-15,22D, %0-3,5Q"},
561 {FPU_NEON_EXT_V1, 0xf3b20300, 0xffb30fd0, "vshll%c.i%18-19S2\t%12-15,22Q, %0-3,5D, #%18-19S2"},
562 {FPU_NEON_EXT_V1, 0xf3bb0400, 0xffbf0e90, "vrecpe%c.%8?fu%18-19S2\t%12-15,22R, %0-3,5R"},
563 {FPU_NEON_EXT_V1, 0xf3bb0480, 0xffbf0e90, "vrsqrte%c.%8?fu%18-19S2\t%12-15,22R, %0-3,5R"},
564 {FPU_NEON_EXT_V1, 0xf3b00000, 0xffb30f90, "vrev64%c.%18-19S2\t%12-15,22R, %0-3,5R"},
565 {FPU_NEON_EXT_V1, 0xf3b00080, 0xffb30f90, "vrev32%c.%18-19S2\t%12-15,22R, %0-3,5R"},
566 {FPU_NEON_EXT_V1, 0xf3b00100, 0xffb30f90, "vrev16%c.%18-19S2\t%12-15,22R, %0-3,5R"},
567 {FPU_NEON_EXT_V1, 0xf3b00400, 0xffb30f90, "vcls%c.s%18-19S2\t%12-15,22R, %0-3,5R"},
568 {FPU_NEON_EXT_V1, 0xf3b00480, 0xffb30f90, "vclz%c.i%18-19S2\t%12-15,22R, %0-3,5R"},
569 {FPU_NEON_EXT_V1, 0xf3b00700, 0xffb30f90, "vqabs%c.s%18-19S2\t%12-15,22R, %0-3,5R"},
570 {FPU_NEON_EXT_V1, 0xf3b00780, 0xffb30f90, "vqneg%c.s%18-19S2\t%12-15,22R, %0-3,5R"},
571 {FPU_NEON_EXT_V1, 0xf3b20080, 0xffb30f90, "vtrn%c.%18-19S2\t%12-15,22R, %0-3,5R"},
572 {FPU_NEON_EXT_V1, 0xf3b20100, 0xffb30f90, "vuzp%c.%18-19S2\t%12-15,22R, %0-3,5R"},
573 {FPU_NEON_EXT_V1, 0xf3b20180, 0xffb30f90, "vzip%c.%18-19S2\t%12-15,22R, %0-3,5R"},
574 {FPU_NEON_EXT_V1, 0xf3b10000, 0xffb30b90, "vcgt%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"},
575 {FPU_NEON_EXT_V1, 0xf3b10080, 0xffb30b90, "vcge%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"},
576 {FPU_NEON_EXT_V1, 0xf3b10100, 0xffb30b90, "vceq%c.%10?fi%18-19S2\t%12-15,22R, %0-3,5R, #0"},
577 {FPU_NEON_EXT_V1, 0xf3b10180, 0xffb30b90, "vcle%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"},
578 {FPU_NEON_EXT_V1, 0xf3b10200, 0xffb30b90, "vclt%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"},
579 {FPU_NEON_EXT_V1, 0xf3b10300, 0xffb30b90, "vabs%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R"},
580 {FPU_NEON_EXT_V1, 0xf3b10380, 0xffb30b90, "vneg%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R"},
581 {FPU_NEON_EXT_V1, 0xf3b00200, 0xffb30f10, "vpaddl%c.%7?us%18-19S2\t%12-15,22R, %0-3,5R"},
582 {FPU_NEON_EXT_V1, 0xf3b00600, 0xffb30f10, "vpadal%c.%7?us%18-19S2\t%12-15,22R, %0-3,5R"},
583 {FPU_NEON_EXT_V1, 0xf3b30600, 0xffb30e10, "vcvt%c.%7-8?usff%18-19Sa.%7-8?ffus%18-19Sa\t%12-15,22R, %0-3,5R"},
16980d0b 584
fe56b6ce 585 /* Three registers of the same length. */
c22aaad1
PB
586 {FPU_NEON_EXT_V1, 0xf2000110, 0xffb00f10, "vand%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
587 {FPU_NEON_EXT_V1, 0xf2100110, 0xffb00f10, "vbic%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
588 {FPU_NEON_EXT_V1, 0xf2200110, 0xffb00f10, "vorr%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
589 {FPU_NEON_EXT_V1, 0xf2300110, 0xffb00f10, "vorn%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
590 {FPU_NEON_EXT_V1, 0xf3000110, 0xffb00f10, "veor%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
591 {FPU_NEON_EXT_V1, 0xf3100110, 0xffb00f10, "vbsl%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
592 {FPU_NEON_EXT_V1, 0xf3200110, 0xffb00f10, "vbit%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
593 {FPU_NEON_EXT_V1, 0xf3300110, 0xffb00f10, "vbif%c\t%12-15,22R, %16-19,7R, %0-3,5R"},
594 {FPU_NEON_EXT_V1, 0xf2000d00, 0xffa00f10, "vadd%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
595 {FPU_NEON_EXT_V1, 0xf2000d10, 0xffa00f10, "vmla%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
596 {FPU_NEON_EXT_V1, 0xf2000e00, 0xffa00f10, "vceq%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
597 {FPU_NEON_EXT_V1, 0xf2000f00, 0xffa00f10, "vmax%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
598 {FPU_NEON_EXT_V1, 0xf2000f10, 0xffa00f10, "vrecps%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
599 {FPU_NEON_EXT_V1, 0xf2200d00, 0xffa00f10, "vsub%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
600 {FPU_NEON_EXT_V1, 0xf2200d10, 0xffa00f10, "vmls%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
601 {FPU_NEON_EXT_V1, 0xf2200f00, 0xffa00f10, "vmin%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
602 {FPU_NEON_EXT_V1, 0xf2200f10, 0xffa00f10, "vrsqrts%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
603 {FPU_NEON_EXT_V1, 0xf3000d00, 0xffa00f10, "vpadd%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
604 {FPU_NEON_EXT_V1, 0xf3000d10, 0xffa00f10, "vmul%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
605 {FPU_NEON_EXT_V1, 0xf3000e00, 0xffa00f10, "vcge%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
606 {FPU_NEON_EXT_V1, 0xf3000e10, 0xffa00f10, "vacge%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
607 {FPU_NEON_EXT_V1, 0xf3000f00, 0xffa00f10, "vpmax%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
608 {FPU_NEON_EXT_V1, 0xf3200d00, 0xffa00f10, "vabd%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
609 {FPU_NEON_EXT_V1, 0xf3200e00, 0xffa00f10, "vcgt%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
610 {FPU_NEON_EXT_V1, 0xf3200e10, 0xffa00f10, "vacgt%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
611 {FPU_NEON_EXT_V1, 0xf3200f00, 0xffa00f10, "vpmin%c.f%20U0\t%12-15,22R, %16-19,7R, %0-3,5R"},
612 {FPU_NEON_EXT_V1, 0xf2000800, 0xff800f10, "vadd%c.i%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"},
613 {FPU_NEON_EXT_V1, 0xf2000810, 0xff800f10, "vtst%c.%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
614 {FPU_NEON_EXT_V1, 0xf2000900, 0xff800f10, "vmla%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
615 {FPU_NEON_EXT_V1, 0xf2000b00, 0xff800f10, "vqdmulh%c.s%20-21S6\t%12-15,22R, %16-19,7R, %0-3,5R"},
616 {FPU_NEON_EXT_V1, 0xf2000b10, 0xff800f10, "vpadd%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
617 {FPU_NEON_EXT_V1, 0xf3000800, 0xff800f10, "vsub%c.i%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"},
618 {FPU_NEON_EXT_V1, 0xf3000810, 0xff800f10, "vceq%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
619 {FPU_NEON_EXT_V1, 0xf3000900, 0xff800f10, "vmls%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
620 {FPU_NEON_EXT_V1, 0xf3000b00, 0xff800f10, "vqrdmulh%c.s%20-21S6\t%12-15,22R, %16-19,7R, %0-3,5R"},
621 {FPU_NEON_EXT_V1, 0xf2000000, 0xfe800f10, "vhadd%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
622 {FPU_NEON_EXT_V1, 0xf2000010, 0xfe800f10, "vqadd%c.%24?us%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"},
623 {FPU_NEON_EXT_V1, 0xf2000100, 0xfe800f10, "vrhadd%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
624 {FPU_NEON_EXT_V1, 0xf2000200, 0xfe800f10, "vhsub%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
625 {FPU_NEON_EXT_V1, 0xf2000210, 0xfe800f10, "vqsub%c.%24?us%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"},
626 {FPU_NEON_EXT_V1, 0xf2000300, 0xfe800f10, "vcgt%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
627 {FPU_NEON_EXT_V1, 0xf2000310, 0xfe800f10, "vcge%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
62ac925e
JB
628 {FPU_NEON_EXT_V1, 0xf2000400, 0xfe800f10, "vshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"},
629 {FPU_NEON_EXT_V1, 0xf2000410, 0xfe800f10, "vqshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"},
630 {FPU_NEON_EXT_V1, 0xf2000500, 0xfe800f10, "vrshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"},
631 {FPU_NEON_EXT_V1, 0xf2000510, 0xfe800f10, "vqrshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"},
c22aaad1
PB
632 {FPU_NEON_EXT_V1, 0xf2000600, 0xfe800f10, "vmax%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
633 {FPU_NEON_EXT_V1, 0xf2000610, 0xfe800f10, "vmin%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
634 {FPU_NEON_EXT_V1, 0xf2000700, 0xfe800f10, "vabd%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
635 {FPU_NEON_EXT_V1, 0xf2000710, 0xfe800f10, "vaba%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
636 {FPU_NEON_EXT_V1, 0xf2000910, 0xfe800f10, "vmul%c.%24?pi%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
637 {FPU_NEON_EXT_V1, 0xf2000a00, 0xfe800f10, "vpmax%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
638 {FPU_NEON_EXT_V1, 0xf2000a10, 0xfe800f10, "vpmin%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"},
16980d0b 639
fe56b6ce 640 /* One register and an immediate value. */
c22aaad1
PB
641 {FPU_NEON_EXT_V1, 0xf2800e10, 0xfeb80fb0, "vmov%c.i8\t%12-15,22R, %E"},
642 {FPU_NEON_EXT_V1, 0xf2800e30, 0xfeb80fb0, "vmov%c.i64\t%12-15,22R, %E"},
643 {FPU_NEON_EXT_V1, 0xf2800f10, 0xfeb80fb0, "vmov%c.f32\t%12-15,22R, %E"},
644 {FPU_NEON_EXT_V1, 0xf2800810, 0xfeb80db0, "vmov%c.i16\t%12-15,22R, %E"},
645 {FPU_NEON_EXT_V1, 0xf2800830, 0xfeb80db0, "vmvn%c.i16\t%12-15,22R, %E"},
646 {FPU_NEON_EXT_V1, 0xf2800910, 0xfeb80db0, "vorr%c.i16\t%12-15,22R, %E"},
647 {FPU_NEON_EXT_V1, 0xf2800930, 0xfeb80db0, "vbic%c.i16\t%12-15,22R, %E"},
648 {FPU_NEON_EXT_V1, 0xf2800c10, 0xfeb80eb0, "vmov%c.i32\t%12-15,22R, %E"},
649 {FPU_NEON_EXT_V1, 0xf2800c30, 0xfeb80eb0, "vmvn%c.i32\t%12-15,22R, %E"},
650 {FPU_NEON_EXT_V1, 0xf2800110, 0xfeb809b0, "vorr%c.i32\t%12-15,22R, %E"},
651 {FPU_NEON_EXT_V1, 0xf2800130, 0xfeb809b0, "vbic%c.i32\t%12-15,22R, %E"},
652 {FPU_NEON_EXT_V1, 0xf2800010, 0xfeb808b0, "vmov%c.i32\t%12-15,22R, %E"},
653 {FPU_NEON_EXT_V1, 0xf2800030, 0xfeb808b0, "vmvn%c.i32\t%12-15,22R, %E"},
16980d0b 654
fe56b6ce 655 /* Two registers and a shift amount. */
c22aaad1
PB
656 {FPU_NEON_EXT_V1, 0xf2880810, 0xffb80fd0, "vshrn%c.i16\t%12-15,22D, %0-3,5Q, #%16-18e"},
657 {FPU_NEON_EXT_V1, 0xf2880850, 0xffb80fd0, "vrshrn%c.i16\t%12-15,22D, %0-3,5Q, #%16-18e"},
658 {FPU_NEON_EXT_V1, 0xf2880810, 0xfeb80fd0, "vqshrun%c.s16\t%12-15,22D, %0-3,5Q, #%16-18e"},
659 {FPU_NEON_EXT_V1, 0xf2880850, 0xfeb80fd0, "vqrshrun%c.s16\t%12-15,22D, %0-3,5Q, #%16-18e"},
660 {FPU_NEON_EXT_V1, 0xf2880910, 0xfeb80fd0, "vqshrn%c.%24?us16\t%12-15,22D, %0-3,5Q, #%16-18e"},
661 {FPU_NEON_EXT_V1, 0xf2880950, 0xfeb80fd0, "vqrshrn%c.%24?us16\t%12-15,22D, %0-3,5Q, #%16-18e"},
662 {FPU_NEON_EXT_V1, 0xf2880a10, 0xfeb80fd0, "vshll%c.%24?us8\t%12-15,22D, %0-3,5Q, #%16-18d"},
663 {FPU_NEON_EXT_V1, 0xf2900810, 0xffb00fd0, "vshrn%c.i32\t%12-15,22D, %0-3,5Q, #%16-19e"},
664 {FPU_NEON_EXT_V1, 0xf2900850, 0xffb00fd0, "vrshrn%c.i32\t%12-15,22D, %0-3,5Q, #%16-19e"},
665 {FPU_NEON_EXT_V1, 0xf2880510, 0xffb80f90, "vshl%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18d"},
666 {FPU_NEON_EXT_V1, 0xf3880410, 0xffb80f90, "vsri%c.8\t%12-15,22R, %0-3,5R, #%16-18e"},
667 {FPU_NEON_EXT_V1, 0xf3880510, 0xffb80f90, "vsli%c.8\t%12-15,22R, %0-3,5R, #%16-18d"},
668 {FPU_NEON_EXT_V1, 0xf3880610, 0xffb80f90, "vqshlu%c.s8\t%12-15,22R, %0-3,5R, #%16-18d"},
669 {FPU_NEON_EXT_V1, 0xf2900810, 0xfeb00fd0, "vqshrun%c.s32\t%12-15,22D, %0-3,5Q, #%16-19e"},
670 {FPU_NEON_EXT_V1, 0xf2900850, 0xfeb00fd0, "vqrshrun%c.s32\t%12-15,22D, %0-3,5Q, #%16-19e"},
671 {FPU_NEON_EXT_V1, 0xf2900910, 0xfeb00fd0, "vqshrn%c.%24?us32\t%12-15,22D, %0-3,5Q, #%16-19e"},
672 {FPU_NEON_EXT_V1, 0xf2900950, 0xfeb00fd0, "vqrshrn%c.%24?us32\t%12-15,22D, %0-3,5Q, #%16-19e"},
673 {FPU_NEON_EXT_V1, 0xf2900a10, 0xfeb00fd0, "vshll%c.%24?us16\t%12-15,22D, %0-3,5Q, #%16-19d"},
674 {FPU_NEON_EXT_V1, 0xf2880010, 0xfeb80f90, "vshr%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"},
675 {FPU_NEON_EXT_V1, 0xf2880110, 0xfeb80f90, "vsra%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"},
676 {FPU_NEON_EXT_V1, 0xf2880210, 0xfeb80f90, "vrshr%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"},
677 {FPU_NEON_EXT_V1, 0xf2880310, 0xfeb80f90, "vrsra%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"},
678 {FPU_NEON_EXT_V1, 0xf2880710, 0xfeb80f90, "vqshl%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18d"},
679 {FPU_NEON_EXT_V1, 0xf2a00810, 0xffa00fd0, "vshrn%c.i64\t%12-15,22D, %0-3,5Q, #%16-20e"},
680 {FPU_NEON_EXT_V1, 0xf2a00850, 0xffa00fd0, "vrshrn%c.i64\t%12-15,22D, %0-3,5Q, #%16-20e"},
681 {FPU_NEON_EXT_V1, 0xf2900510, 0xffb00f90, "vshl%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19d"},
682 {FPU_NEON_EXT_V1, 0xf3900410, 0xffb00f90, "vsri%c.16\t%12-15,22R, %0-3,5R, #%16-19e"},
683 {FPU_NEON_EXT_V1, 0xf3900510, 0xffb00f90, "vsli%c.16\t%12-15,22R, %0-3,5R, #%16-19d"},
684 {FPU_NEON_EXT_V1, 0xf3900610, 0xffb00f90, "vqshlu%c.s16\t%12-15,22R, %0-3,5R, #%16-19d"},
685 {FPU_NEON_EXT_V1, 0xf2a00a10, 0xfea00fd0, "vshll%c.%24?us32\t%12-15,22D, %0-3,5Q, #%16-20d"},
686 {FPU_NEON_EXT_V1, 0xf2900010, 0xfeb00f90, "vshr%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"},
687 {FPU_NEON_EXT_V1, 0xf2900110, 0xfeb00f90, "vsra%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"},
688 {FPU_NEON_EXT_V1, 0xf2900210, 0xfeb00f90, "vrshr%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"},
689 {FPU_NEON_EXT_V1, 0xf2900310, 0xfeb00f90, "vrsra%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"},
690 {FPU_NEON_EXT_V1, 0xf2900710, 0xfeb00f90, "vqshl%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19d"},
4ce8808b
RE
691 {FPU_NEON_EXT_V1, 0xf2a00810, 0xfea00fd0, "vqshrun%c.s64\t%12-15,22D, %0-3,5Q, #%16-20e"},
692 {FPU_NEON_EXT_V1, 0xf2a00850, 0xfea00fd0, "vqrshrun%c.s64\t%12-15,22D, %0-3,5Q, #%16-20e"},
693 {FPU_NEON_EXT_V1, 0xf2a00910, 0xfea00fd0, "vqshrn%c.%24?us64\t%12-15,22D, %0-3,5Q, #%16-20e"},
694 {FPU_NEON_EXT_V1, 0xf2a00950, 0xfea00fd0, "vqrshrn%c.%24?us64\t%12-15,22D, %0-3,5Q, #%16-20e"},
c22aaad1
PB
695 {FPU_NEON_EXT_V1, 0xf2a00510, 0xffa00f90, "vshl%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20d"},
696 {FPU_NEON_EXT_V1, 0xf3a00410, 0xffa00f90, "vsri%c.32\t%12-15,22R, %0-3,5R, #%16-20e"},
697 {FPU_NEON_EXT_V1, 0xf3a00510, 0xffa00f90, "vsli%c.32\t%12-15,22R, %0-3,5R, #%16-20d"},
698 {FPU_NEON_EXT_V1, 0xf3a00610, 0xffa00f90, "vqshlu%c.s32\t%12-15,22R, %0-3,5R, #%16-20d"},
699 {FPU_NEON_EXT_V1, 0xf2a00010, 0xfea00f90, "vshr%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"},
700 {FPU_NEON_EXT_V1, 0xf2a00110, 0xfea00f90, "vsra%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"},
701 {FPU_NEON_EXT_V1, 0xf2a00210, 0xfea00f90, "vrshr%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"},
702 {FPU_NEON_EXT_V1, 0xf2a00310, 0xfea00f90, "vrsra%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"},
703 {FPU_NEON_EXT_V1, 0xf2a00710, 0xfea00f90, "vqshl%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20d"},
704 {FPU_NEON_EXT_V1, 0xf2800590, 0xff800f90, "vshl%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21d"},
705 {FPU_NEON_EXT_V1, 0xf3800490, 0xff800f90, "vsri%c.64\t%12-15,22R, %0-3,5R, #%16-21e"},
706 {FPU_NEON_EXT_V1, 0xf3800590, 0xff800f90, "vsli%c.64\t%12-15,22R, %0-3,5R, #%16-21d"},
707 {FPU_NEON_EXT_V1, 0xf3800690, 0xff800f90, "vqshlu%c.s64\t%12-15,22R, %0-3,5R, #%16-21d"},
708 {FPU_NEON_EXT_V1, 0xf2800090, 0xfe800f90, "vshr%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"},
709 {FPU_NEON_EXT_V1, 0xf2800190, 0xfe800f90, "vsra%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"},
710 {FPU_NEON_EXT_V1, 0xf2800290, 0xfe800f90, "vrshr%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"},
711 {FPU_NEON_EXT_V1, 0xf2800390, 0xfe800f90, "vrsra%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"},
712 {FPU_NEON_EXT_V1, 0xf2800790, 0xfe800f90, "vqshl%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21d"},
713 {FPU_NEON_EXT_V1, 0xf2a00e10, 0xfea00e90, "vcvt%c.%24,8?usff32.%24,8?ffus32\t%12-15,22R, %0-3,5R, #%16-20e"},
16980d0b 714
fe56b6ce 715 /* Three registers of different lengths. */
c22aaad1
PB
716 {FPU_NEON_EXT_V1, 0xf2800e00, 0xfea00f50, "vmull%c.p%20S0\t%12-15,22Q, %16-19,7D, %0-3,5D"},
717 {FPU_NEON_EXT_V1, 0xf2800400, 0xff800f50, "vaddhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"},
718 {FPU_NEON_EXT_V1, 0xf2800600, 0xff800f50, "vsubhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"},
719 {FPU_NEON_EXT_V1, 0xf2800900, 0xff800f50, "vqdmlal%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %0-3,5D"},
720 {FPU_NEON_EXT_V1, 0xf2800b00, 0xff800f50, "vqdmlsl%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %0-3,5D"},
721 {FPU_NEON_EXT_V1, 0xf2800d00, 0xff800f50, "vqdmull%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %0-3,5D"},
722 {FPU_NEON_EXT_V1, 0xf3800400, 0xff800f50, "vraddhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"},
723 {FPU_NEON_EXT_V1, 0xf3800600, 0xff800f50, "vrsubhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"},
724 {FPU_NEON_EXT_V1, 0xf2800000, 0xfe800f50, "vaddl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
725 {FPU_NEON_EXT_V1, 0xf2800100, 0xfe800f50, "vaddw%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7Q, %0-3,5D"},
726 {FPU_NEON_EXT_V1, 0xf2800200, 0xfe800f50, "vsubl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
727 {FPU_NEON_EXT_V1, 0xf2800300, 0xfe800f50, "vsubw%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7Q, %0-3,5D"},
728 {FPU_NEON_EXT_V1, 0xf2800500, 0xfe800f50, "vabal%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
729 {FPU_NEON_EXT_V1, 0xf2800700, 0xfe800f50, "vabdl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
730 {FPU_NEON_EXT_V1, 0xf2800800, 0xfe800f50, "vmlal%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
731 {FPU_NEON_EXT_V1, 0xf2800a00, 0xfe800f50, "vmlsl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
732 {FPU_NEON_EXT_V1, 0xf2800c00, 0xfe800f50, "vmull%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"},
16980d0b 733
fe56b6ce 734 /* Two registers and a scalar. */
c22aaad1
PB
735 {FPU_NEON_EXT_V1, 0xf2800040, 0xff800f50, "vmla%c.i%20-21S6\t%12-15,22D, %16-19,7D, %D"},
736 {FPU_NEON_EXT_V1, 0xf2800140, 0xff800f50, "vmla%c.f%20-21Sa\t%12-15,22D, %16-19,7D, %D"},
737 {FPU_NEON_EXT_V1, 0xf2800340, 0xff800f50, "vqdmlal%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
738 {FPU_NEON_EXT_V1, 0xf2800440, 0xff800f50, "vmls%c.i%20-21S6\t%12-15,22D, %16-19,7D, %D"},
739 {FPU_NEON_EXT_V1, 0xf2800540, 0xff800f50, "vmls%c.f%20-21S6\t%12-15,22D, %16-19,7D, %D"},
740 {FPU_NEON_EXT_V1, 0xf2800740, 0xff800f50, "vqdmlsl%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
741 {FPU_NEON_EXT_V1, 0xf2800840, 0xff800f50, "vmul%c.i%20-21S6\t%12-15,22D, %16-19,7D, %D"},
742 {FPU_NEON_EXT_V1, 0xf2800940, 0xff800f50, "vmul%c.f%20-21Sa\t%12-15,22D, %16-19,7D, %D"},
743 {FPU_NEON_EXT_V1, 0xf2800b40, 0xff800f50, "vqdmull%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
744 {FPU_NEON_EXT_V1, 0xf2800c40, 0xff800f50, "vqdmulh%c.s%20-21S6\t%12-15,22D, %16-19,7D, %D"},
745 {FPU_NEON_EXT_V1, 0xf2800d40, 0xff800f50, "vqrdmulh%c.s%20-21S6\t%12-15,22D, %16-19,7D, %D"},
746 {FPU_NEON_EXT_V1, 0xf3800040, 0xff800f50, "vmla%c.i%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
747 {FPU_NEON_EXT_V1, 0xf3800140, 0xff800f50, "vmla%c.f%20-21Sa\t%12-15,22Q, %16-19,7Q, %D"},
748 {FPU_NEON_EXT_V1, 0xf3800440, 0xff800f50, "vmls%c.i%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
749 {FPU_NEON_EXT_V1, 0xf3800540, 0xff800f50, "vmls%c.f%20-21Sa\t%12-15,22Q, %16-19,7Q, %D"},
750 {FPU_NEON_EXT_V1, 0xf3800840, 0xff800f50, "vmul%c.i%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
751 {FPU_NEON_EXT_V1, 0xf3800940, 0xff800f50, "vmul%c.f%20-21Sa\t%12-15,22Q, %16-19,7Q, %D"},
752 {FPU_NEON_EXT_V1, 0xf3800c40, 0xff800f50, "vqdmulh%c.s%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
753 {FPU_NEON_EXT_V1, 0xf3800d40, 0xff800f50, "vqrdmulh%c.s%20-21S6\t%12-15,22Q, %16-19,7Q, %D"},
754 {FPU_NEON_EXT_V1, 0xf2800240, 0xfe800f50, "vmlal%c.%24?us%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
755 {FPU_NEON_EXT_V1, 0xf2800640, 0xfe800f50, "vmlsl%c.%24?us%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
756 {FPU_NEON_EXT_V1, 0xf2800a40, 0xfe800f50, "vmull%c.%24?us%20-21S6\t%12-15,22Q, %16-19,7D, %D"},
16980d0b 757
fe56b6ce 758 /* Element and structure load/store. */
c22aaad1
PB
759 {FPU_NEON_EXT_V1, 0xf4a00fc0, 0xffb00fc0, "vld4%c.32\t%C"},
760 {FPU_NEON_EXT_V1, 0xf4a00c00, 0xffb00f00, "vld1%c.%6-7S2\t%C"},
761 {FPU_NEON_EXT_V1, 0xf4a00d00, 0xffb00f00, "vld2%c.%6-7S2\t%C"},
762 {FPU_NEON_EXT_V1, 0xf4a00e00, 0xffb00f00, "vld3%c.%6-7S2\t%C"},
763 {FPU_NEON_EXT_V1, 0xf4a00f00, 0xffb00f00, "vld4%c.%6-7S2\t%C"},
764 {FPU_NEON_EXT_V1, 0xf4000200, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"},
765 {FPU_NEON_EXT_V1, 0xf4000300, 0xff900f00, "v%21?ls%21?dt2%c.%6-7S2\t%A"},
766 {FPU_NEON_EXT_V1, 0xf4000400, 0xff900f00, "v%21?ls%21?dt3%c.%6-7S2\t%A"},
767 {FPU_NEON_EXT_V1, 0xf4000500, 0xff900f00, "v%21?ls%21?dt3%c.%6-7S2\t%A"},
768 {FPU_NEON_EXT_V1, 0xf4000600, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"},
769 {FPU_NEON_EXT_V1, 0xf4000700, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"},
770 {FPU_NEON_EXT_V1, 0xf4000800, 0xff900f00, "v%21?ls%21?dt2%c.%6-7S2\t%A"},
771 {FPU_NEON_EXT_V1, 0xf4000900, 0xff900f00, "v%21?ls%21?dt2%c.%6-7S2\t%A"},
772 {FPU_NEON_EXT_V1, 0xf4000a00, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"},
773 {FPU_NEON_EXT_V1, 0xf4000000, 0xff900e00, "v%21?ls%21?dt4%c.%6-7S2\t%A"},
774 {FPU_NEON_EXT_V1, 0xf4800000, 0xff900300, "v%21?ls%21?dt1%c.%10-11S2\t%B"},
775 {FPU_NEON_EXT_V1, 0xf4800100, 0xff900300, "v%21?ls%21?dt2%c.%10-11S2\t%B"},
776 {FPU_NEON_EXT_V1, 0xf4800200, 0xff900300, "v%21?ls%21?dt3%c.%10-11S2\t%B"},
777 {FPU_NEON_EXT_V1, 0xf4800300, 0xff900300, "v%21?ls%21?dt4%c.%10-11S2\t%B"},
16980d0b
JB
778
779 {0,0 ,0, 0}
780};
781
8f06b2d8
PB
782/* Opcode tables: ARM, 16-bit Thumb, 32-bit Thumb. All three are partially
783 ordered: they must be searched linearly from the top to obtain a correct
784 match. */
785
786/* print_insn_arm recognizes the following format control codes:
787
788 %% %
789
790 %a print address for ldr/str instruction
791 %s print address for ldr/str halfword/signextend instruction
c1e26897 792 %S like %s but allow UNPREDICTABLE addressing
8f06b2d8
PB
793 %b print branch destination
794 %c print condition code (always bits 28-31)
795 %m print register mask for ldm/stm instruction
796 %o print operand2 (immediate or register + shift)
797 %p print 'p' iff bits 12-15 are 15
798 %t print 't' iff bit 21 set and bit 24 clear
799 %B print arm BLX(1) destination
800 %C print the PSR sub type.
62b3e311
PB
801 %U print barrier type.
802 %P print address for pli instruction.
8f06b2d8
PB
803
804 %<bitfield>r print as an ARM register
ff4a8d2b
NC
805 %<bitfield>R as %r but r15 is UNPREDICTABLE
806 %<bitfield>{r|R}u as %{r|R} but if matches the other %u field then is UNPREDICTABLE
807 %<bitfield>{r|R}U as %{r|R} but if matches the other %U field then is UNPREDICTABLE
8f06b2d8
PB
808 %<bitfield>d print the bitfield in decimal
809 %<bitfield>W print the bitfield plus one in decimal
810 %<bitfield>x print the bitfield in hex
811 %<bitfield>X print the bitfield as 1 hex digit without leading "0x"
16980d0b
JB
812
813 %<bitfield>'c print specified char iff bitfield is all ones
814 %<bitfield>`c print specified char iff bitfield is all zeroes
815 %<bitfield>?ab... select from array of values in big endian order
4a5329c6 816
8f06b2d8
PB
817 %e print arm SMI operand (bits 0..7,8..19).
818 %E print the LSB and WIDTH fields of a BFI or BFC instruction.
819 %V print the 16-bit immediate field of a MOVT or MOVW instruction. */
2fbad815 820
8f06b2d8
PB
821static const struct opcode32 arm_opcodes[] =
822{
823 /* ARM instructions. */
fe56b6ce 824 {ARM_EXT_V1, 0xe1a00000, 0xffffffff, "nop\t\t\t; (mov r0, r0)"},
8f06b2d8 825 {ARM_EXT_V4T | ARM_EXT_V5, 0x012FFF10, 0x0ffffff0, "bx%c\t%0-3r"},
ab8e2090
NC
826 {ARM_EXT_V2, 0x00000090, 0x0fe000f0, "mul%20's%c\t%16-19R, %0-3R, %8-11R"},
827 {ARM_EXT_V2, 0x00200090, 0x0fe000f0, "mla%20's%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
ff4a8d2b
NC
828 {ARM_EXT_V2S, 0x01000090, 0x0fb00ff0, "swp%22'b%c\t%12-15RU, %0-3Ru, [%16-19RuU]"},
829 {ARM_EXT_V3M, 0x00800090, 0x0fa000f0, "%22?sumull%20's%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
830 {ARM_EXT_V3M, 0x00a00090, 0x0fa000f0, "%22?sumlal%20's%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
c19d1205 831
60e5ef9f
MGD
832 /* MP Extension instructions. */
833 {ARM_EXT_MP, 0xf410f000, 0xfc70f000, "pldw\t%a"},
834
62b3e311
PB
835 /* V7 instructions. */
836 {ARM_EXT_V7, 0xf450f000, 0xfd70f000, "pli\t%P"},
837 {ARM_EXT_V7, 0x0320f0f0, 0x0ffffff0, "dbg%c\t#%0-3d"},
838 {ARM_EXT_V7, 0xf57ff050, 0xfffffff0, "dmb\t%U"},
839 {ARM_EXT_V7, 0xf57ff040, 0xfffffff0, "dsb\t%U"},
840 {ARM_EXT_V7, 0xf57ff060, 0xfffffff0, "isb\t%U"},
841
c19d1205 842 /* ARM V6T2 instructions. */
ff4a8d2b
NC
843 {ARM_EXT_V6T2, 0x07c0001f, 0x0fe0007f, "bfc%c\t%12-15R, %E"},
844 {ARM_EXT_V6T2, 0x07c00010, 0x0fe00070, "bfi%c\t%12-15R, %0-3r, %E"},
845 {ARM_EXT_V6T2, 0x00600090, 0x0ff000f0, "mls%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
846 {ARM_EXT_V6T2, 0x006000b0, 0x0f7000f0, "strht%c\t%12-15R, %S"},
aefd8a40
NC
847
848 {ARM_EXT_V6T2, 0x00300090, 0x0f3000f0, UNDEFINED_INSTRUCTION },
ff4a8d2b 849 {ARM_EXT_V6T2, 0x00300090, 0x0f300090, "ldr%6's%5?hbt%c\t%12-15R, %S"},
aefd8a40 850
ff4a8d2b
NC
851 {ARM_EXT_V6T2, 0x03000000, 0x0ff00000, "movw%c\t%12-15R, %V"},
852 {ARM_EXT_V6T2, 0x03400000, 0x0ff00000, "movt%c\t%12-15R, %V"},
853 {ARM_EXT_V6T2, 0x06ff0f30, 0x0fff0ff0, "rbit%c\t%12-15R, %0-3R"},
8f06b2d8 854 {ARM_EXT_V6T2, 0x07a00050, 0x0fa00070, "%22?usbfx%c\t%12-15r, %0-3r, #%7-11d, #%16-20W"},
885fc257 855
8f06b2d8 856 /* ARM V6Z instructions. */
3eb17e6b 857 {ARM_EXT_V6Z, 0x01600070, 0x0ff000f0, "smc%c\t%e"},
2fbad815 858
8f06b2d8
PB
859 /* ARM V6K instructions. */
860 {ARM_EXT_V6K, 0xf57ff01f, 0xffffffff, "clrex"},
ff4a8d2b
NC
861 {ARM_EXT_V6K, 0x01d00f9f, 0x0ff00fff, "ldrexb%c\t%12-15R, [%16-19R]"},
862 {ARM_EXT_V6K, 0x01b00f9f, 0x0ff00fff, "ldrexd%c\t%12-15r, [%16-19R]"},
863 {ARM_EXT_V6K, 0x01f00f9f, 0x0ff00fff, "ldrexh%c\t%12-15R, [%16-19R]"},
864 {ARM_EXT_V6K, 0x01c00f90, 0x0ff00ff0, "strexb%c\t%12-15R, %0-3R, [%16-19R]"},
865 {ARM_EXT_V6K, 0x01a00f90, 0x0ff00ff0, "strexd%c\t%12-15R, %0-3r, [%16-19R]"},
866 {ARM_EXT_V6K, 0x01e00f90, 0x0ff00ff0, "strexh%c\t%12-15R, %0-3R, [%16-19R]"},
c19d1205 867
8f06b2d8
PB
868 /* ARM V6K NOP hints. */
869 {ARM_EXT_V6K, 0x0320f001, 0x0fffffff, "yield%c"},
870 {ARM_EXT_V6K, 0x0320f002, 0x0fffffff, "wfe%c"},
871 {ARM_EXT_V6K, 0x0320f003, 0x0fffffff, "wfi%c"},
872 {ARM_EXT_V6K, 0x0320f004, 0x0fffffff, "sev%c"},
873 {ARM_EXT_V6K, 0x0320f000, 0x0fffff00, "nop%c\t{%0-7d}"},
c19d1205 874
fe56b6ce 875 /* ARM V6 instructions. */
a028a6f5
PB
876 {ARM_EXT_V6, 0xf1080000, 0xfffffe3f, "cpsie\t%8'a%7'i%6'f"},
877 {ARM_EXT_V6, 0xf10a0000, 0xfffffe20, "cpsie\t%8'a%7'i%6'f,#%0-4d"},
878 {ARM_EXT_V6, 0xf10C0000, 0xfffffe3f, "cpsid\t%8'a%7'i%6'f"},
879 {ARM_EXT_V6, 0xf10e0000, 0xfffffe20, "cpsid\t%8'a%7'i%6'f,#%0-4d"},
8f06b2d8 880 {ARM_EXT_V6, 0xf1000000, 0xfff1fe20, "cps\t#%0-4d"},
ff4a8d2b
NC
881 {ARM_EXT_V6, 0x06800010, 0x0ff00ff0, "pkhbt%c\t%12-15R, %16-19R, %0-3R"},
882 {ARM_EXT_V6, 0x06800010, 0x0ff00070, "pkhbt%c\t%12-15R, %16-19R, %0-3R, lsl #%7-11d"},
883 {ARM_EXT_V6, 0x06800050, 0x0ff00ff0, "pkhtb%c\t%12-15R, %16-19R, %0-3R, asr #32"},
884 {ARM_EXT_V6, 0x06800050, 0x0ff00070, "pkhtb%c\t%12-15R, %16-19R, %0-3R, asr #%7-11d"},
885 {ARM_EXT_V6, 0x01900f9f, 0x0ff00fff, "ldrex%c\tr%12-15d, [%16-19R]"},
886 {ARM_EXT_V6, 0x06200f10, 0x0ff00ff0, "qadd16%c\t%12-15R, %16-19R, %0-3R"},
887 {ARM_EXT_V6, 0x06200f90, 0x0ff00ff0, "qadd8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 888 {ARM_EXT_V6, 0x06200f30, 0x0ff00ff0, "qasx%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
889 {ARM_EXT_V6, 0x06200f70, 0x0ff00ff0, "qsub16%c\t%12-15R, %16-19R, %0-3R"},
890 {ARM_EXT_V6, 0x06200ff0, 0x0ff00ff0, "qsub8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 891 {ARM_EXT_V6, 0x06200f50, 0x0ff00ff0, "qsax%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
892 {ARM_EXT_V6, 0x06100f10, 0x0ff00ff0, "sadd16%c\t%12-15R, %16-19R, %0-3R"},
893 {ARM_EXT_V6, 0x06100f90, 0x0ff00ff0, "sadd8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 894 {ARM_EXT_V6, 0x06100f30, 0x0ff00ff0, "sasx%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
895 {ARM_EXT_V6, 0x06300f10, 0x0ff00ff0, "shadd16%c\t%12-15R, %16-19R, %0-3R"},
896 {ARM_EXT_V6, 0x06300f90, 0x0ff00ff0, "shadd8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 897 {ARM_EXT_V6, 0x06300f30, 0x0ff00ff0, "shasx%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
898 {ARM_EXT_V6, 0x06300f70, 0x0ff00ff0, "shsub16%c\t%12-15R, %16-19R, %0-3R"},
899 {ARM_EXT_V6, 0x06300ff0, 0x0ff00ff0, "shsub8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 900 {ARM_EXT_V6, 0x06300f50, 0x0ff00ff0, "shsax%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
901 {ARM_EXT_V6, 0x06100f70, 0x0ff00ff0, "ssub16%c\t%12-15R, %16-19R, %0-3R"},
902 {ARM_EXT_V6, 0x06100ff0, 0x0ff00ff0, "ssub8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 903 {ARM_EXT_V6, 0x06100f50, 0x0ff00ff0, "ssax%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
904 {ARM_EXT_V6, 0x06500f10, 0x0ff00ff0, "uadd16%c\t%12-15R, %16-19R, %0-3R"},
905 {ARM_EXT_V6, 0x06500f90, 0x0ff00ff0, "uadd8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 906 {ARM_EXT_V6, 0x06500f30, 0x0ff00ff0, "uasx%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
907 {ARM_EXT_V6, 0x06700f10, 0x0ff00ff0, "uhadd16%c\t%12-15R, %16-19R, %0-3R"},
908 {ARM_EXT_V6, 0x06700f90, 0x0ff00ff0, "uhadd8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 909 {ARM_EXT_V6, 0x06700f30, 0x0ff00ff0, "uhasx%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
910 {ARM_EXT_V6, 0x06700f70, 0x0ff00ff0, "uhsub16%c\t%12-15R, %16-19R, %0-3R"},
911 {ARM_EXT_V6, 0x06700ff0, 0x0ff00ff0, "uhsub8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 912 {ARM_EXT_V6, 0x06700f50, 0x0ff00ff0, "uhsax%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
913 {ARM_EXT_V6, 0x06600f10, 0x0ff00ff0, "uqadd16%c\t%12-15R, %16-19R, %0-3R"},
914 {ARM_EXT_V6, 0x06600f90, 0x0ff00ff0, "uqadd8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 915 {ARM_EXT_V6, 0x06600f30, 0x0ff00ff0, "uqasx%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
916 {ARM_EXT_V6, 0x06600f70, 0x0ff00ff0, "uqsub16%c\t%12-15R, %16-19R, %0-3R"},
917 {ARM_EXT_V6, 0x06600ff0, 0x0ff00ff0, "uqsub8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 918 {ARM_EXT_V6, 0x06600f50, 0x0ff00ff0, "uqsax%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
919 {ARM_EXT_V6, 0x06500f70, 0x0ff00ff0, "usub16%c\t%12-15R, %16-19R, %0-3R"},
920 {ARM_EXT_V6, 0x06500ff0, 0x0ff00ff0, "usub8%c\t%12-15R, %16-19R, %0-3R"},
c060226a 921 {ARM_EXT_V6, 0x06500f50, 0x0ff00ff0, "usax%c\t%12-15R, %16-19R, %0-3R"},
ff4a8d2b
NC
922 {ARM_EXT_V6, 0x06bf0f30, 0x0fff0ff0, "rev%c\t%12-15R, %0-3R"},
923 {ARM_EXT_V6, 0x06bf0fb0, 0x0fff0ff0, "rev16%c\t%12-15R, %0-3R"},
924 {ARM_EXT_V6, 0x06ff0fb0, 0x0fff0ff0, "revsh%c\t%12-15R, %0-3R"},
92c8bd79 925 {ARM_EXT_V6, 0xf8100a00, 0xfe50ffff, "rfe%23?id%24?ba\t%16-19r%21'!"},
ff4a8d2b
NC
926 {ARM_EXT_V6, 0x06bf0070, 0x0fff0ff0, "sxth%c\t%12-15R, %0-3R"},
927 {ARM_EXT_V6, 0x06bf0470, 0x0fff0ff0, "sxth%c\t%12-15R, %0-3R, ror #8"},
928 {ARM_EXT_V6, 0x06bf0870, 0x0fff0ff0, "sxth%c\t%12-15R, %0-3R, ror #16"},
929 {ARM_EXT_V6, 0x06bf0c70, 0x0fff0ff0, "sxth%c\t%12-15R, %0-3R, ror #24"},
930 {ARM_EXT_V6, 0x068f0070, 0x0fff0ff0, "sxtb16%c\t%12-15R, %0-3R"},
931 {ARM_EXT_V6, 0x068f0470, 0x0fff0ff0, "sxtb16%c\t%12-15R, %0-3R, ror #8"},
932 {ARM_EXT_V6, 0x068f0870, 0x0fff0ff0, "sxtb16%c\t%12-15R, %0-3R, ror #16"},
933 {ARM_EXT_V6, 0x068f0c70, 0x0fff0ff0, "sxtb16%c\t%12-15R, %0-3R, ror #24"},
934 {ARM_EXT_V6, 0x06af0070, 0x0fff0ff0, "sxtb%c\t%12-15R, %0-3R"},
935 {ARM_EXT_V6, 0x06af0470, 0x0fff0ff0, "sxtb%c\t%12-15R, %0-3R, ror #8"},
936 {ARM_EXT_V6, 0x06af0870, 0x0fff0ff0, "sxtb%c\t%12-15R, %0-3R, ror #16"},
937 {ARM_EXT_V6, 0x06af0c70, 0x0fff0ff0, "sxtb%c\t%12-15R, %0-3R, ror #24"},
938 {ARM_EXT_V6, 0x06ff0070, 0x0fff0ff0, "uxth%c\t%12-15R, %0-3R"},
939 {ARM_EXT_V6, 0x06ff0470, 0x0fff0ff0, "uxth%c\t%12-15R, %0-3R, ror #8"},
940 {ARM_EXT_V6, 0x06ff0870, 0x0fff0ff0, "uxth%c\t%12-15R, %0-3R, ror #16"},
941 {ARM_EXT_V6, 0x06ff0c70, 0x0fff0ff0, "uxth%c\t%12-15R, %0-3R, ror #24"},
942 {ARM_EXT_V6, 0x06cf0070, 0x0fff0ff0, "uxtb16%c\t%12-15R, %0-3R"},
943 {ARM_EXT_V6, 0x06cf0470, 0x0fff0ff0, "uxtb16%c\t%12-15R, %0-3R, ror #8"},
944 {ARM_EXT_V6, 0x06cf0870, 0x0fff0ff0, "uxtb16%c\t%12-15R, %0-3R, ror #16"},
945 {ARM_EXT_V6, 0x06cf0c70, 0x0fff0ff0, "uxtb16%c\t%12-15R, %0-3R, ror #24"},
946 {ARM_EXT_V6, 0x06ef0070, 0x0fff0ff0, "uxtb%c\t%12-15R, %0-3R"},
947 {ARM_EXT_V6, 0x06ef0470, 0x0fff0ff0, "uxtb%c\t%12-15R, %0-3R, ror #8"},
948 {ARM_EXT_V6, 0x06ef0870, 0x0fff0ff0, "uxtb%c\t%12-15R, %0-3R, ror #16"},
949 {ARM_EXT_V6, 0x06ef0c70, 0x0fff0ff0, "uxtb%c\t%12-15R, %0-3R, ror #24"},
950 {ARM_EXT_V6, 0x06b00070, 0x0ff00ff0, "sxtah%c\t%12-15R, %16-19r, %0-3R"},
951 {ARM_EXT_V6, 0x06b00470, 0x0ff00ff0, "sxtah%c\t%12-15R, %16-19r, %0-3R, ror #8"},
952 {ARM_EXT_V6, 0x06b00870, 0x0ff00ff0, "sxtah%c\t%12-15R, %16-19r, %0-3R, ror #16"},
953 {ARM_EXT_V6, 0x06b00c70, 0x0ff00ff0, "sxtah%c\t%12-15R, %16-19r, %0-3R, ror #24"},
954 {ARM_EXT_V6, 0x06800070, 0x0ff00ff0, "sxtab16%c\t%12-15R, %16-19r, %0-3R"},
955 {ARM_EXT_V6, 0x06800470, 0x0ff00ff0, "sxtab16%c\t%12-15R, %16-19r, %0-3R, ror #8"},
956 {ARM_EXT_V6, 0x06800870, 0x0ff00ff0, "sxtab16%c\t%12-15R, %16-19r, %0-3R, ror #16"},
957 {ARM_EXT_V6, 0x06800c70, 0x0ff00ff0, "sxtab16%c\t%12-15R, %16-19r, %0-3R, ror #24"},
958 {ARM_EXT_V6, 0x06a00070, 0x0ff00ff0, "sxtab%c\t%12-15R, %16-19r, %0-3R"},
959 {ARM_EXT_V6, 0x06a00470, 0x0ff00ff0, "sxtab%c\t%12-15R, %16-19r, %0-3R, ror #8"},
960 {ARM_EXT_V6, 0x06a00870, 0x0ff00ff0, "sxtab%c\t%12-15R, %16-19r, %0-3R, ror #16"},
961 {ARM_EXT_V6, 0x06a00c70, 0x0ff00ff0, "sxtab%c\t%12-15R, %16-19r, %0-3R, ror #24"},
962 {ARM_EXT_V6, 0x06f00070, 0x0ff00ff0, "uxtah%c\t%12-15R, %16-19r, %0-3R"},
963 {ARM_EXT_V6, 0x06f00470, 0x0ff00ff0, "uxtah%c\t%12-15R, %16-19r, %0-3R, ror #8"},
964 {ARM_EXT_V6, 0x06f00870, 0x0ff00ff0, "uxtah%c\t%12-15R, %16-19r, %0-3R, ror #16"},
965 {ARM_EXT_V6, 0x06f00c70, 0x0ff00ff0, "uxtah%c\t%12-15R, %16-19r, %0-3R, ror #24"},
966 {ARM_EXT_V6, 0x06c00070, 0x0ff00ff0, "uxtab16%c\t%12-15R, %16-19r, %0-3R"},
967 {ARM_EXT_V6, 0x06c00470, 0x0ff00ff0, "uxtab16%c\t%12-15R, %16-19r, %0-3R, ror #8"},
968 {ARM_EXT_V6, 0x06c00870, 0x0ff00ff0, "uxtab16%c\t%12-15R, %16-19r, %0-3R, ror #16"},
969 {ARM_EXT_V6, 0x06c00c70, 0x0ff00ff0, "uxtab16%c\t%12-15R, %16-19r, %0-3R, ROR #24"},
970 {ARM_EXT_V6, 0x06e00070, 0x0ff00ff0, "uxtab%c\t%12-15R, %16-19r, %0-3R"},
971 {ARM_EXT_V6, 0x06e00470, 0x0ff00ff0, "uxtab%c\t%12-15R, %16-19r, %0-3R, ror #8"},
972 {ARM_EXT_V6, 0x06e00870, 0x0ff00ff0, "uxtab%c\t%12-15R, %16-19r, %0-3R, ror #16"},
973 {ARM_EXT_V6, 0x06e00c70, 0x0ff00ff0, "uxtab%c\t%12-15R, %16-19r, %0-3R, ror #24"},
974 {ARM_EXT_V6, 0x06800fb0, 0x0ff00ff0, "sel%c\t%12-15R, %16-19R, %0-3R"},
8f06b2d8 975 {ARM_EXT_V6, 0xf1010000, 0xfffffc00, "setend\t%9?ble"},
ff4a8d2b
NC
976 {ARM_EXT_V6, 0x0700f010, 0x0ff0f0d0, "smuad%5'x%c\t%16-19R, %0-3R, %8-11R"},
977 {ARM_EXT_V6, 0x0700f050, 0x0ff0f0d0, "smusd%5'x%c\t%16-19R, %0-3R, %8-11R"},
978 {ARM_EXT_V6, 0x07000010, 0x0ff000d0, "smlad%5'x%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
979 {ARM_EXT_V6, 0x07400010, 0x0ff000d0, "smlald%5'x%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
980 {ARM_EXT_V6, 0x07000050, 0x0ff000d0, "smlsd%5'x%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
981 {ARM_EXT_V6, 0x07400050, 0x0ff000d0, "smlsld%5'x%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
982 {ARM_EXT_V6, 0x0750f010, 0x0ff0f0d0, "smmul%5'r%c\t%16-19R, %0-3R, %8-11R"},
983 {ARM_EXT_V6, 0x07500010, 0x0ff000d0, "smmla%5'r%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
984 {ARM_EXT_V6, 0x075000d0, 0x0ff000d0, "smmls%5'r%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
b6702015 985 {ARM_EXT_V6, 0xf84d0500, 0xfe5fffe0, "srs%23?id%24?ba\t%16-19r%21'!, #%0-4d"},
ff4a8d2b
NC
986 {ARM_EXT_V6, 0x06a00010, 0x0fe00ff0, "ssat%c\t%12-15R, #%16-20W, %0-3R"},
987 {ARM_EXT_V6, 0x06a00010, 0x0fe00070, "ssat%c\t%12-15R, #%16-20W, %0-3R, lsl #%7-11d"},
988 {ARM_EXT_V6, 0x06a00050, 0x0fe00070, "ssat%c\t%12-15R, #%16-20W, %0-3R, asr #%7-11d"},
8f06b2d8 989 {ARM_EXT_V6, 0x06a00f30, 0x0ff00ff0, "ssat16%c\t%12-15r, #%16-19W, %0-3r"},
ff4a8d2b
NC
990 {ARM_EXT_V6, 0x01800f90, 0x0ff00ff0, "strex%c\t%12-15R, %0-3R, [%16-19R]"},
991 {ARM_EXT_V6, 0x00400090, 0x0ff000f0, "umaal%c\t%12-15R, %16-19R, %0-3R, %8-11R"},
992 {ARM_EXT_V6, 0x0780f010, 0x0ff0f0f0, "usad8%c\t%16-19R, %0-3R, %8-11R"},
993 {ARM_EXT_V6, 0x07800010, 0x0ff000f0, "usada8%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
994 {ARM_EXT_V6, 0x06e00010, 0x0fe00ff0, "usat%c\t%12-15R, #%16-20d, %0-3R"},
995 {ARM_EXT_V6, 0x06e00010, 0x0fe00070, "usat%c\t%12-15R, #%16-20d, %0-3R, lsl #%7-11d"},
996 {ARM_EXT_V6, 0x06e00050, 0x0fe00070, "usat%c\t%12-15R, #%16-20d, %0-3R, asr #%7-11d"},
997 {ARM_EXT_V6, 0x06e00f30, 0x0ff00ff0, "usat16%c\t%12-15R, #%16-19d, %0-3R"},
c19d1205 998
8f06b2d8 999 /* V5J instruction. */
ff4a8d2b 1000 {ARM_EXT_V5J, 0x012fff20, 0x0ffffff0, "bxj%c\t%0-3R"},
c19d1205 1001
8f06b2d8
PB
1002 /* V5 Instructions. */
1003 {ARM_EXT_V5, 0xe1200070, 0xfff000f0, "bkpt\t0x%16-19X%12-15X%8-11X%0-3X"},
1004 {ARM_EXT_V5, 0xfa000000, 0xfe000000, "blx\t%B"},
ff4a8d2b 1005 {ARM_EXT_V5, 0x012fff30, 0x0ffffff0, "blx%c\t%0-3R"},
ab8e2090 1006 {ARM_EXT_V5, 0x016f0f10, 0x0fff0ff0, "clz%c\t%12-15R, %0-3R"},
c19d1205 1007
8f06b2d8 1008 /* V5E "El Segundo" Instructions. */
37b37b2d
RE
1009 {ARM_EXT_V5E, 0x000000d0, 0x0e1000f0, "ldrd%c\t%12-15r, %s"},
1010 {ARM_EXT_V5E, 0x000000f0, 0x0e1000f0, "strd%c\t%12-15r, %s"},
8f06b2d8 1011 {ARM_EXT_V5E, 0xf450f000, 0xfc70f000, "pld\t%a"},
ff4a8d2b
NC
1012 {ARM_EXT_V5ExP, 0x01000080, 0x0ff000f0, "smlabb%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
1013 {ARM_EXT_V5ExP, 0x010000a0, 0x0ff000f0, "smlatb%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
1014 {ARM_EXT_V5ExP, 0x010000c0, 0x0ff000f0, "smlabt%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
1015 {ARM_EXT_V5ExP, 0x010000e0, 0x0ff000f0, "smlatt%c\t%16-19r, %0-3r, %8-11R, %12-15R"},
c19d1205 1016
ff4a8d2b
NC
1017 {ARM_EXT_V5ExP, 0x01200080, 0x0ff000f0, "smlawb%c\t%16-19R, %0-3R, %8-11R, %12-15R"},
1018 {ARM_EXT_V5ExP, 0x012000c0, 0x0ff000f0, "smlawt%c\t%16-19R, %0-3r, %8-11R, %12-15R"},
c19d1205 1019
ff4a8d2b
NC
1020 {ARM_EXT_V5ExP, 0x01400080, 0x0ff000f0, "smlalbb%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
1021 {ARM_EXT_V5ExP, 0x014000a0, 0x0ff000f0, "smlaltb%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
1022 {ARM_EXT_V5ExP, 0x014000c0, 0x0ff000f0, "smlalbt%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
1023 {ARM_EXT_V5ExP, 0x014000e0, 0x0ff000f0, "smlaltt%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"},
c19d1205 1024
ff4a8d2b
NC
1025 {ARM_EXT_V5ExP, 0x01600080, 0x0ff0f0f0, "smulbb%c\t%16-19R, %0-3R, %8-11R"},
1026 {ARM_EXT_V5ExP, 0x016000a0, 0x0ff0f0f0, "smultb%c\t%16-19R, %0-3R, %8-11R"},
1027 {ARM_EXT_V5ExP, 0x016000c0, 0x0ff0f0f0, "smulbt%c\t%16-19R, %0-3R, %8-11R"},
1028 {ARM_EXT_V5ExP, 0x016000e0, 0x0ff0f0f0, "smultt%c\t%16-19R, %0-3R, %8-11R"},
4a5329c6 1029
ff4a8d2b
NC
1030 {ARM_EXT_V5ExP, 0x012000a0, 0x0ff0f0f0, "smulwb%c\t%16-19R, %0-3R, %8-11R"},
1031 {ARM_EXT_V5ExP, 0x012000e0, 0x0ff0f0f0, "smulwt%c\t%16-19R, %0-3R, %8-11R"},
4a5329c6 1032
ff4a8d2b
NC
1033 {ARM_EXT_V5ExP, 0x01000050, 0x0ff00ff0, "qadd%c\t%12-15R, %0-3R, %16-19R"},
1034 {ARM_EXT_V5ExP, 0x01400050, 0x0ff00ff0, "qdadd%c\t%12-15R, %0-3R, %16-19R"},
1035 {ARM_EXT_V5ExP, 0x01200050, 0x0ff00ff0, "qsub%c\t%12-15R, %0-3R, %16-19R"},
1036 {ARM_EXT_V5ExP, 0x01600050, 0x0ff00ff0, "qdsub%c\t%12-15R, %0-3R, %16-19R"},
c19d1205 1037
8f06b2d8 1038 /* ARM Instructions. */
05413229 1039 {ARM_EXT_V1, 0x052d0004, 0x0fff0fff, "push%c\t{%12-15r}\t\t; (str%c %12-15r, %a)"},
ab8e2090
NC
1040
1041 {ARM_EXT_V1, 0x04400000, 0x0e500000, "strb%t%c\t%12-15R, %a"},
1042 {ARM_EXT_V1, 0x04000000, 0x0e500000, "str%t%c\t%12-15r, %a"},
1043 {ARM_EXT_V1, 0x06400000, 0x0e500ff0, "strb%t%c\t%12-15R, %a"},
1044 {ARM_EXT_V1, 0x06000000, 0x0e500ff0, "str%t%c\t%12-15r, %a"},
1045 {ARM_EXT_V1, 0x04400000, 0x0c500010, "strb%t%c\t%12-15R, %a"},
1046 {ARM_EXT_V1, 0x04000000, 0x0c500010, "str%t%c\t%12-15r, %a"},
1047
1048 {ARM_EXT_V1, 0x04400000, 0x0e500000, "strb%c\t%12-15R, %a"},
1049 {ARM_EXT_V1, 0x06400000, 0x0e500010, "strb%c\t%12-15R, %a"},
1050 {ARM_EXT_V1, 0x004000b0, 0x0e5000f0, "strh%c\t%12-15R, %s"},
1051 {ARM_EXT_V1, 0x000000b0, 0x0e500ff0, "strh%c\t%12-15R, %s"},
aefd8a40
NC
1052
1053 {ARM_EXT_V1, 0x00500090, 0x0e5000f0, UNDEFINED_INSTRUCTION},
ab8e2090 1054 {ARM_EXT_V1, 0x00500090, 0x0e500090, "ldr%6's%5?hb%c\t%12-15R, %s"},
aefd8a40 1055 {ARM_EXT_V1, 0x00100090, 0x0e500ff0, UNDEFINED_INSTRUCTION},
ab8e2090 1056 {ARM_EXT_V1, 0x00100090, 0x0e500f90, "ldr%6's%5?hb%c\t%12-15R, %s"},
74bdfecf
NC
1057
1058 {ARM_EXT_V1, 0x02000000, 0x0fe00000, "and%20's%c\t%12-15r, %16-19r, %o"},
1059 {ARM_EXT_V1, 0x00000000, 0x0fe00010, "and%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1060 {ARM_EXT_V1, 0x00000010, 0x0fe00090, "and%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1061
1062 {ARM_EXT_V1, 0x02200000, 0x0fe00000, "eor%20's%c\t%12-15r, %16-19r, %o"},
1063 {ARM_EXT_V1, 0x00200000, 0x0fe00010, "eor%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1064 {ARM_EXT_V1, 0x00200010, 0x0fe00090, "eor%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1065
1066 {ARM_EXT_V1, 0x02400000, 0x0fe00000, "sub%20's%c\t%12-15r, %16-19r, %o"},
1067 {ARM_EXT_V1, 0x00400000, 0x0fe00010, "sub%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1068 {ARM_EXT_V1, 0x00400010, 0x0fe00090, "sub%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1069
1070 {ARM_EXT_V1, 0x02600000, 0x0fe00000, "rsb%20's%c\t%12-15r, %16-19r, %o"},
1071 {ARM_EXT_V1, 0x00600000, 0x0fe00010, "rsb%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1072 {ARM_EXT_V1, 0x00600010, 0x0fe00090, "rsb%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1073
1074 {ARM_EXT_V1, 0x02800000, 0x0fe00000, "add%20's%c\t%12-15r, %16-19r, %o"},
1075 {ARM_EXT_V1, 0x00800000, 0x0fe00010, "add%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1076 {ARM_EXT_V1, 0x00800010, 0x0fe00090, "add%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1077
1078 {ARM_EXT_V1, 0x02a00000, 0x0fe00000, "adc%20's%c\t%12-15r, %16-19r, %o"},
1079 {ARM_EXT_V1, 0x00a00000, 0x0fe00010, "adc%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1080 {ARM_EXT_V1, 0x00a00010, 0x0fe00090, "adc%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1081
1082 {ARM_EXT_V1, 0x02c00000, 0x0fe00000, "sbc%20's%c\t%12-15r, %16-19r, %o"},
1083 {ARM_EXT_V1, 0x00c00000, 0x0fe00010, "sbc%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1084 {ARM_EXT_V1, 0x00c00010, 0x0fe00090, "sbc%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1085
1086 {ARM_EXT_V1, 0x02e00000, 0x0fe00000, "rsc%20's%c\t%12-15r, %16-19r, %o"},
1087 {ARM_EXT_V1, 0x00e00000, 0x0fe00010, "rsc%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1088 {ARM_EXT_V1, 0x00e00010, 0x0fe00090, "rsc%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf 1089
8f06b2d8 1090 {ARM_EXT_V3, 0x0120f000, 0x0db0f000, "msr%c\t%22?SCPSR%C, %o"},
ab8e2090 1091 {ARM_EXT_V3, 0x010f0000, 0x0fbf0fff, "mrs%c\t%12-15R, %22?SCPSR"},
74bdfecf
NC
1092
1093 {ARM_EXT_V1, 0x03000000, 0x0fe00000, "tst%p%c\t%16-19r, %o"},
1094 {ARM_EXT_V1, 0x01000000, 0x0fe00010, "tst%p%c\t%16-19r, %o"},
ff4a8d2b 1095 {ARM_EXT_V1, 0x01000010, 0x0fe00090, "tst%p%c\t%16-19R, %o"},
74bdfecf
NC
1096
1097 {ARM_EXT_V1, 0x03200000, 0x0fe00000, "teq%p%c\t%16-19r, %o"},
1098 {ARM_EXT_V1, 0x01200000, 0x0fe00010, "teq%p%c\t%16-19r, %o"},
ff4a8d2b 1099 {ARM_EXT_V1, 0x01200010, 0x0fe00090, "teq%p%c\t%16-19R, %o"},
74bdfecf
NC
1100
1101 {ARM_EXT_V1, 0x03400000, 0x0fe00000, "cmp%p%c\t%16-19r, %o"},
ff4a8d2b 1102 {ARM_EXT_V3, 0x01400000, 0x0ff00010, "mrs%c\t%12-15R, %22?SCPSR"},
74bdfecf 1103 {ARM_EXT_V1, 0x01400000, 0x0fe00010, "cmp%p%c\t%16-19r, %o"},
ff4a8d2b 1104 {ARM_EXT_V1, 0x01400010, 0x0fe00090, "cmp%p%c\t%16-19R, %o"},
74bdfecf
NC
1105
1106 {ARM_EXT_V1, 0x03600000, 0x0fe00000, "cmn%p%c\t%16-19r, %o"},
1107 {ARM_EXT_V1, 0x01600000, 0x0fe00010, "cmn%p%c\t%16-19r, %o"},
ff4a8d2b 1108 {ARM_EXT_V1, 0x01600010, 0x0fe00090, "cmn%p%c\t%16-19R, %o"},
74bdfecf
NC
1109
1110 {ARM_EXT_V1, 0x03800000, 0x0fe00000, "orr%20's%c\t%12-15r, %16-19r, %o"},
1111 {ARM_EXT_V1, 0x01800000, 0x0fe00010, "orr%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1112 {ARM_EXT_V1, 0x01800010, 0x0fe00090, "orr%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf 1113
37b37b2d
RE
1114 {ARM_EXT_V1, 0x03a00000, 0x0fef0000, "mov%20's%c\t%12-15r, %o"},
1115 {ARM_EXT_V1, 0x01a00000, 0x0def0ff0, "mov%20's%c\t%12-15r, %0-3r"},
ff4a8d2b
NC
1116 {ARM_EXT_V1, 0x01a00000, 0x0def0060, "lsl%20's%c\t%12-15R, %q"},
1117 {ARM_EXT_V1, 0x01a00020, 0x0def0060, "lsr%20's%c\t%12-15R, %q"},
1118 {ARM_EXT_V1, 0x01a00040, 0x0def0060, "asr%20's%c\t%12-15R, %q"},
37b37b2d 1119 {ARM_EXT_V1, 0x01a00060, 0x0def0ff0, "rrx%20's%c\t%12-15r, %0-3r"},
ff4a8d2b 1120 {ARM_EXT_V1, 0x01a00060, 0x0def0060, "ror%20's%c\t%12-15R, %q"},
74bdfecf
NC
1121
1122 {ARM_EXT_V1, 0x03c00000, 0x0fe00000, "bic%20's%c\t%12-15r, %16-19r, %o"},
1123 {ARM_EXT_V1, 0x01c00000, 0x0fe00010, "bic%20's%c\t%12-15r, %16-19r, %o"},
ff4a8d2b 1124 {ARM_EXT_V1, 0x01c00010, 0x0fe00090, "bic%20's%c\t%12-15R, %16-19R, %o"},
74bdfecf
NC
1125
1126 {ARM_EXT_V1, 0x03e00000, 0x0fe00000, "mvn%20's%c\t%12-15r, %o"},
1127 {ARM_EXT_V1, 0x01e00000, 0x0fe00010, "mvn%20's%c\t%12-15r, %o"},
ff4a8d2b 1128 {ARM_EXT_V1, 0x01e00010, 0x0fe00090, "mvn%20's%c\t%12-15R, %o"},
74bdfecf 1129
05413229 1130 {ARM_EXT_V1, 0x06000010, 0x0e000010, UNDEFINED_INSTRUCTION},
37b37b2d 1131 {ARM_EXT_V1, 0x049d0004, 0x0fff0fff, "pop%c\t{%12-15r}\t\t; (ldr%c %12-15r, %a)"},
ab8e2090
NC
1132
1133 {ARM_EXT_V1, 0x04500000, 0x0c500000, "ldrb%t%c\t%12-15R, %a"},
1134
1135 {ARM_EXT_V1, 0x04300000, 0x0d700000, "ldrt%c\t%12-15R, %a"},
1136 {ARM_EXT_V1, 0x04100000, 0x0c500000, "ldr%c\t%12-15r, %a"},
1137
37b37b2d 1138 {ARM_EXT_V1, 0x092d0000, 0x0fff0000, "push%c\t%m"},
ab8e2090
NC
1139 {ARM_EXT_V1, 0x08800000, 0x0ff00000, "stm%c\t%16-19R%21'!, %m%22'^"},
1140 {ARM_EXT_V1, 0x08000000, 0x0e100000, "stm%23?id%24?ba%c\t%16-19R%21'!, %m%22'^"},
37b37b2d 1141 {ARM_EXT_V1, 0x08bd0000, 0x0fff0000, "pop%c\t%m"},
ab8e2090
NC
1142 {ARM_EXT_V1, 0x08900000, 0x0f900000, "ldm%c\t%16-19R%21'!, %m%22'^"},
1143 {ARM_EXT_V1, 0x08100000, 0x0e100000, "ldm%23?id%24?ba%c\t%16-19R%21'!, %m%22'^"},
8f06b2d8 1144 {ARM_EXT_V1, 0x0a000000, 0x0e000000, "b%24'l%c\t%b"},
c16d2bf0 1145 {ARM_EXT_V1, 0x0f000000, 0x0f000000, "svc%c\t%0-23x"},
8f06b2d8
PB
1146
1147 /* The rest. */
05413229 1148 {ARM_EXT_V1, 0x00000000, 0x00000000, UNDEFINED_INSTRUCTION},
8f06b2d8
PB
1149 {0, 0x00000000, 0x00000000, 0}
1150};
1151
1152/* print_insn_thumb16 recognizes the following format control codes:
1153
1154 %S print Thumb register (bits 3..5 as high number if bit 6 set)
1155 %D print Thumb register (bits 0..2 as high number if bit 7 set)
1156 %<bitfield>I print bitfield as a signed decimal
1157 (top bit of range being the sign bit)
1158 %N print Thumb register mask (with LR)
1159 %O print Thumb register mask (with PC)
1160 %M print Thumb register mask
1161 %b print CZB's 6-bit unsigned branch destination
1162 %s print Thumb right-shift immediate (6..10; 0 == 32).
c22aaad1
PB
1163 %c print the condition code
1164 %C print the condition code, or "s" if not conditional
1165 %x print warning if conditional an not at end of IT block"
1166 %X print "\t; unpredictable <IT:code>" if conditional
1167 %I print IT instruction suffix and operands
4547cb56 1168 %W print Thumb Writeback indicator for LDMIA
8f06b2d8
PB
1169 %<bitfield>r print bitfield as an ARM register
1170 %<bitfield>d print bitfield as a decimal
1171 %<bitfield>H print (bitfield * 2) as a decimal
1172 %<bitfield>W print (bitfield * 4) as a decimal
1173 %<bitfield>a print (bitfield * 4) as a pc-rel offset + decoded symbol
1174 %<bitfield>B print Thumb branch destination (signed displacement)
1175 %<bitfield>c print bitfield as a condition code
1176 %<bitnum>'c print specified char iff bit is one
1177 %<bitnum>?ab print a if bit is one else print b. */
1178
1179static const struct opcode16 thumb_opcodes[] =
1180{
1181 /* Thumb instructions. */
1182
1183 /* ARM V6K no-argument instructions. */
c22aaad1
PB
1184 {ARM_EXT_V6K, 0xbf00, 0xffff, "nop%c"},
1185 {ARM_EXT_V6K, 0xbf10, 0xffff, "yield%c"},
1186 {ARM_EXT_V6K, 0xbf20, 0xffff, "wfe%c"},
1187 {ARM_EXT_V6K, 0xbf30, 0xffff, "wfi%c"},
1188 {ARM_EXT_V6K, 0xbf40, 0xffff, "sev%c"},
1189 {ARM_EXT_V6K, 0xbf00, 0xff0f, "nop%c\t{%4-7d}"},
8f06b2d8
PB
1190
1191 /* ARM V6T2 instructions. */
c22aaad1
PB
1192 {ARM_EXT_V6T2, 0xb900, 0xfd00, "cbnz\t%0-2r, %b%X"},
1193 {ARM_EXT_V6T2, 0xb100, 0xfd00, "cbz\t%0-2r, %b%X"},
1194 {ARM_EXT_V6T2, 0xbf00, 0xff00, "it%I%X"},
8f06b2d8
PB
1195
1196 /* ARM V6. */
c22aaad1
PB
1197 {ARM_EXT_V6, 0xb660, 0xfff8, "cpsie\t%2'a%1'i%0'f%X"},
1198 {ARM_EXT_V6, 0xb670, 0xfff8, "cpsid\t%2'a%1'i%0'f%X"},
1199 {ARM_EXT_V6, 0x4600, 0xffc0, "mov%c\t%0-2r, %3-5r"},
1200 {ARM_EXT_V6, 0xba00, 0xffc0, "rev%c\t%0-2r, %3-5r"},
1201 {ARM_EXT_V6, 0xba40, 0xffc0, "rev16%c\t%0-2r, %3-5r"},
1202 {ARM_EXT_V6, 0xbac0, 0xffc0, "revsh%c\t%0-2r, %3-5r"},
1203 {ARM_EXT_V6, 0xb650, 0xfff7, "setend\t%3?ble%X"},
1204 {ARM_EXT_V6, 0xb200, 0xffc0, "sxth%c\t%0-2r, %3-5r"},
1205 {ARM_EXT_V6, 0xb240, 0xffc0, "sxtb%c\t%0-2r, %3-5r"},
1206 {ARM_EXT_V6, 0xb280, 0xffc0, "uxth%c\t%0-2r, %3-5r"},
1207 {ARM_EXT_V6, 0xb2c0, 0xffc0, "uxtb%c\t%0-2r, %3-5r"},
8f06b2d8
PB
1208
1209 /* ARM V5 ISA extends Thumb. */
c22aaad1 1210 {ARM_EXT_V5T, 0xbe00, 0xff00, "bkpt\t%0-7x"}, /* Is always unconditional. */
8f06b2d8 1211 /* This is BLX(2). BLX(1) is a 32-bit instruction. */
c22aaad1 1212 {ARM_EXT_V5T, 0x4780, 0xff87, "blx%c\t%3-6r%x"}, /* note: 4 bit register number. */
8f06b2d8 1213 /* ARM V4T ISA (Thumb v1). */
fe56b6ce 1214 {ARM_EXT_V4T, 0x46C0, 0xFFFF, "nop%c\t\t\t; (mov r8, r8)"},
8f06b2d8 1215 /* Format 4. */
c22aaad1
PB
1216 {ARM_EXT_V4T, 0x4000, 0xFFC0, "and%C\t%0-2r, %3-5r"},
1217 {ARM_EXT_V4T, 0x4040, 0xFFC0, "eor%C\t%0-2r, %3-5r"},
1218 {ARM_EXT_V4T, 0x4080, 0xFFC0, "lsl%C\t%0-2r, %3-5r"},
1219 {ARM_EXT_V4T, 0x40C0, 0xFFC0, "lsr%C\t%0-2r, %3-5r"},
1220 {ARM_EXT_V4T, 0x4100, 0xFFC0, "asr%C\t%0-2r, %3-5r"},
1221 {ARM_EXT_V4T, 0x4140, 0xFFC0, "adc%C\t%0-2r, %3-5r"},
1222 {ARM_EXT_V4T, 0x4180, 0xFFC0, "sbc%C\t%0-2r, %3-5r"},
1223 {ARM_EXT_V4T, 0x41C0, 0xFFC0, "ror%C\t%0-2r, %3-5r"},
1224 {ARM_EXT_V4T, 0x4200, 0xFFC0, "tst%c\t%0-2r, %3-5r"},
1225 {ARM_EXT_V4T, 0x4240, 0xFFC0, "neg%C\t%0-2r, %3-5r"},
1226 {ARM_EXT_V4T, 0x4280, 0xFFC0, "cmp%c\t%0-2r, %3-5r"},
1227 {ARM_EXT_V4T, 0x42C0, 0xFFC0, "cmn%c\t%0-2r, %3-5r"},
1228 {ARM_EXT_V4T, 0x4300, 0xFFC0, "orr%C\t%0-2r, %3-5r"},
1229 {ARM_EXT_V4T, 0x4340, 0xFFC0, "mul%C\t%0-2r, %3-5r"},
1230 {ARM_EXT_V4T, 0x4380, 0xFFC0, "bic%C\t%0-2r, %3-5r"},
1231 {ARM_EXT_V4T, 0x43C0, 0xFFC0, "mvn%C\t%0-2r, %3-5r"},
8f06b2d8 1232 /* format 13 */
c22aaad1
PB
1233 {ARM_EXT_V4T, 0xB000, 0xFF80, "add%c\tsp, #%0-6W"},
1234 {ARM_EXT_V4T, 0xB080, 0xFF80, "sub%c\tsp, #%0-6W"},
8f06b2d8 1235 /* format 5 */
c22aaad1
PB
1236 {ARM_EXT_V4T, 0x4700, 0xFF80, "bx%c\t%S%x"},
1237 {ARM_EXT_V4T, 0x4400, 0xFF00, "add%c\t%D, %S"},
1238 {ARM_EXT_V4T, 0x4500, 0xFF00, "cmp%c\t%D, %S"},
1239 {ARM_EXT_V4T, 0x4600, 0xFF00, "mov%c\t%D, %S"},
8f06b2d8 1240 /* format 14 */
c22aaad1
PB
1241 {ARM_EXT_V4T, 0xB400, 0xFE00, "push%c\t%N"},
1242 {ARM_EXT_V4T, 0xBC00, 0xFE00, "pop%c\t%O"},
8f06b2d8 1243 /* format 2 */
c22aaad1
PB
1244 {ARM_EXT_V4T, 0x1800, 0xFE00, "add%C\t%0-2r, %3-5r, %6-8r"},
1245 {ARM_EXT_V4T, 0x1A00, 0xFE00, "sub%C\t%0-2r, %3-5r, %6-8r"},
1246 {ARM_EXT_V4T, 0x1C00, 0xFE00, "add%C\t%0-2r, %3-5r, #%6-8d"},
1247 {ARM_EXT_V4T, 0x1E00, 0xFE00, "sub%C\t%0-2r, %3-5r, #%6-8d"},
8f06b2d8 1248 /* format 8 */
c22aaad1
PB
1249 {ARM_EXT_V4T, 0x5200, 0xFE00, "strh%c\t%0-2r, [%3-5r, %6-8r]"},
1250 {ARM_EXT_V4T, 0x5A00, 0xFE00, "ldrh%c\t%0-2r, [%3-5r, %6-8r]"},
1251 {ARM_EXT_V4T, 0x5600, 0xF600, "ldrs%11?hb%c\t%0-2r, [%3-5r, %6-8r]"},
8f06b2d8 1252 /* format 7 */
c22aaad1
PB
1253 {ARM_EXT_V4T, 0x5000, 0xFA00, "str%10'b%c\t%0-2r, [%3-5r, %6-8r]"},
1254 {ARM_EXT_V4T, 0x5800, 0xFA00, "ldr%10'b%c\t%0-2r, [%3-5r, %6-8r]"},
8f06b2d8 1255 /* format 1 */
1f4e4950 1256 {ARM_EXT_V4T, 0x0000, 0xFFC0, "mov%C\t%0-2r, %3-5r"},
c22aaad1
PB
1257 {ARM_EXT_V4T, 0x0000, 0xF800, "lsl%C\t%0-2r, %3-5r, #%6-10d"},
1258 {ARM_EXT_V4T, 0x0800, 0xF800, "lsr%C\t%0-2r, %3-5r, %s"},
1259 {ARM_EXT_V4T, 0x1000, 0xF800, "asr%C\t%0-2r, %3-5r, %s"},
8f06b2d8 1260 /* format 3 */
c22aaad1
PB
1261 {ARM_EXT_V4T, 0x2000, 0xF800, "mov%C\t%8-10r, #%0-7d"},
1262 {ARM_EXT_V4T, 0x2800, 0xF800, "cmp%c\t%8-10r, #%0-7d"},
1263 {ARM_EXT_V4T, 0x3000, 0xF800, "add%C\t%8-10r, #%0-7d"},
1264 {ARM_EXT_V4T, 0x3800, 0xF800, "sub%C\t%8-10r, #%0-7d"},
8f06b2d8 1265 /* format 6 */
fe56b6ce 1266 {ARM_EXT_V4T, 0x4800, 0xF800, "ldr%c\t%8-10r, [pc, #%0-7W]\t; (%0-7a)"}, /* TODO: Disassemble PC relative "LDR rD,=<symbolic>" */
8f06b2d8 1267 /* format 9 */
c22aaad1
PB
1268 {ARM_EXT_V4T, 0x6000, 0xF800, "str%c\t%0-2r, [%3-5r, #%6-10W]"},
1269 {ARM_EXT_V4T, 0x6800, 0xF800, "ldr%c\t%0-2r, [%3-5r, #%6-10W]"},
1270 {ARM_EXT_V4T, 0x7000, 0xF800, "strb%c\t%0-2r, [%3-5r, #%6-10d]"},
1271 {ARM_EXT_V4T, 0x7800, 0xF800, "ldrb%c\t%0-2r, [%3-5r, #%6-10d]"},
8f06b2d8 1272 /* format 10 */
c22aaad1
PB
1273 {ARM_EXT_V4T, 0x8000, 0xF800, "strh%c\t%0-2r, [%3-5r, #%6-10H]"},
1274 {ARM_EXT_V4T, 0x8800, 0xF800, "ldrh%c\t%0-2r, [%3-5r, #%6-10H]"},
8f06b2d8 1275 /* format 11 */
c22aaad1
PB
1276 {ARM_EXT_V4T, 0x9000, 0xF800, "str%c\t%8-10r, [sp, #%0-7W]"},
1277 {ARM_EXT_V4T, 0x9800, 0xF800, "ldr%c\t%8-10r, [sp, #%0-7W]"},
8f06b2d8 1278 /* format 12 */
fe56b6ce 1279 {ARM_EXT_V4T, 0xA000, 0xF800, "add%c\t%8-10r, pc, #%0-7W\t; (adr %8-10r, %0-7a)"},
c22aaad1 1280 {ARM_EXT_V4T, 0xA800, 0xF800, "add%c\t%8-10r, sp, #%0-7W"},
8f06b2d8 1281 /* format 15 */
c22aaad1 1282 {ARM_EXT_V4T, 0xC000, 0xF800, "stmia%c\t%8-10r!, %M"},
4547cb56 1283 {ARM_EXT_V4T, 0xC800, 0xF800, "ldmia%c\t%8-10r%W, %M"},
8f06b2d8 1284 /* format 17 */
c22aaad1 1285 {ARM_EXT_V4T, 0xDF00, 0xFF00, "svc%c\t%0-7d"},
8f06b2d8 1286 /* format 16 */
05413229 1287 {ARM_EXT_V4T, 0xDE00, 0xFE00, UNDEFINED_INSTRUCTION},
c22aaad1 1288 {ARM_EXT_V4T, 0xD000, 0xF000, "b%8-11c.n\t%0-7B%X"},
8f06b2d8 1289 /* format 18 */
c22aaad1 1290 {ARM_EXT_V4T, 0xE000, 0xF800, "b%c.n\t%0-10B%x"},
8f06b2d8
PB
1291
1292 /* The E800 .. FFFF range is unconditionally redirected to the
1293 32-bit table, because even in pre-V6T2 ISAs, BL and BLX(1) pairs
1294 are processed via that table. Thus, we can never encounter a
1295 bare "second half of BL/BLX(1)" instruction here. */
05413229 1296 {ARM_EXT_V1, 0x0000, 0x0000, UNDEFINED_INSTRUCTION},
8f06b2d8
PB
1297 {0, 0, 0, 0}
1298};
1299
1300/* Thumb32 opcodes use the same table structure as the ARM opcodes.
1301 We adopt the convention that hw1 is the high 16 bits of .value and
1302 .mask, hw2 the low 16 bits.
1303
1304 print_insn_thumb32 recognizes the following format control codes:
1305
1306 %% %
1307
1308 %I print a 12-bit immediate from hw1[10],hw2[14:12,7:0]
1309 %M print a modified 12-bit immediate (same location)
1310 %J print a 16-bit immediate from hw1[3:0,10],hw2[14:12,7:0]
1311 %K print a 16-bit immediate from hw2[3:0],hw1[3:0],hw2[11:4]
1312 %S print a possibly-shifted Rm
1313
1314 %a print the address of a plain load/store
1315 %w print the width and signedness of a core load/store
1316 %m print register mask for ldm/stm
1317
1318 %E print the lsb and width fields of a bfc/bfi instruction
1319 %F print the lsb and width fields of a sbfx/ubfx instruction
1320 %b print a conditional branch offset
1321 %B print an unconditional branch offset
1322 %s print the shift field of an SSAT instruction
1323 %R print the rotation field of an SXT instruction
62b3e311
PB
1324 %U print barrier type.
1325 %P print address for pli instruction.
c22aaad1
PB
1326 %c print the condition code
1327 %x print warning if conditional an not at end of IT block"
1328 %X print "\t; unpredictable <IT:code>" if conditional
8f06b2d8
PB
1329
1330 %<bitfield>d print bitfield in decimal
1331 %<bitfield>W print bitfield*4 in decimal
1332 %<bitfield>r print bitfield as an ARM register
ff4a8d2b 1333 %<bitfield>R as %<>r bit r15 is UNPREDICTABLE
8f06b2d8
PB
1334 %<bitfield>c print bitfield as a condition code
1335
16980d0b
JB
1336 %<bitfield>'c print specified char iff bitfield is all ones
1337 %<bitfield>`c print specified char iff bitfield is all zeroes
1338 %<bitfield>?ab... select from array of values in big endian order
8f06b2d8
PB
1339
1340 With one exception at the bottom (done because BL and BLX(1) need
1341 to come dead last), this table was machine-sorted first in
1342 decreasing order of number of bits set in the mask, then in
1343 increasing numeric order of mask, then in increasing numeric order
1344 of opcode. This order is not the clearest for a human reader, but
1345 is guaranteed never to catch a special-case bit pattern with a more
1346 general mask, which is important, because this instruction encoding
1347 makes heavy use of special-case bit patterns. */
1348static const struct opcode32 thumb32_opcodes[] =
1349{
62b3e311 1350 /* V7 instructions. */
c22aaad1
PB
1351 {ARM_EXT_V7, 0xf910f000, 0xff70f000, "pli%c\t%a"},
1352 {ARM_EXT_V7, 0xf3af80f0, 0xfffffff0, "dbg%c\t#%0-3d"},
1353 {ARM_EXT_V7, 0xf3bf8f50, 0xfffffff0, "dmb%c\t%U"},
1354 {ARM_EXT_V7, 0xf3bf8f40, 0xfffffff0, "dsb%c\t%U"},
1355 {ARM_EXT_V7, 0xf3bf8f60, 0xfffffff0, "isb%c\t%U"},
1356 {ARM_EXT_DIV, 0xfb90f0f0, 0xfff0f0f0, "sdiv%c\t%8-11r, %16-19r, %0-3r"},
1357 {ARM_EXT_DIV, 0xfbb0f0f0, 0xfff0f0f0, "udiv%c\t%8-11r, %16-19r, %0-3r"},
62b3e311 1358
60e5ef9f
MGD
1359 /* MP Extension instructions. */
1360 {ARM_EXT_MP, 0xf830f000, 0xff70f000, "pldw%c\t%a"},
1361
8f06b2d8 1362 /* Instructions defined in the basic V6T2 set. */
c22aaad1
PB
1363 {ARM_EXT_V6T2, 0xf3af8000, 0xffffffff, "nop%c.w"},
1364 {ARM_EXT_V6T2, 0xf3af8001, 0xffffffff, "yield%c.w"},
1365 {ARM_EXT_V6T2, 0xf3af8002, 0xffffffff, "wfe%c.w"},
1366 {ARM_EXT_V6T2, 0xf3af8003, 0xffffffff, "wfi%c.w"},
fe2ceba1 1367 {ARM_EXT_V6T2, 0xf3af8004, 0xffffffff, "sev%c.w"},
c22aaad1
PB
1368 {ARM_EXT_V6T2, 0xf3af8000, 0xffffff00, "nop%c.w\t{%0-7d}"},
1369
1370 {ARM_EXT_V6T2, 0xf3bf8f2f, 0xffffffff, "clrex%c"},
1371 {ARM_EXT_V6T2, 0xf3af8400, 0xffffff1f, "cpsie.w\t%7'a%6'i%5'f%X"},
1372 {ARM_EXT_V6T2, 0xf3af8600, 0xffffff1f, "cpsid.w\t%7'a%6'i%5'f%X"},
1373 {ARM_EXT_V6T2, 0xf3c08f00, 0xfff0ffff, "bxj%c\t%16-19r%x"},
1374 {ARM_EXT_V6T2, 0xe810c000, 0xffd0ffff, "rfedb%c\t%16-19r%21'!"},
1375 {ARM_EXT_V6T2, 0xe990c000, 0xffd0ffff, "rfeia%c\t%16-19r%21'!"},
1376 {ARM_EXT_V6T2, 0xf3ef8000, 0xffeff000, "mrs%c\t%8-11r, %D"},
1377 {ARM_EXT_V6T2, 0xf3af8100, 0xffffffe0, "cps\t#%0-4d%X"},
1378 {ARM_EXT_V6T2, 0xe8d0f000, 0xfff0fff0, "tbb%c\t[%16-19r, %0-3r]%x"},
1379 {ARM_EXT_V6T2, 0xe8d0f010, 0xfff0fff0, "tbh%c\t[%16-19r, %0-3r, lsl #1]%x"},
1380 {ARM_EXT_V6T2, 0xf3af8500, 0xffffff00, "cpsie\t%7'a%6'i%5'f, #%0-4d%X"},
1381 {ARM_EXT_V6T2, 0xf3af8700, 0xffffff00, "cpsid\t%7'a%6'i%5'f, #%0-4d%X"},
1382 {ARM_EXT_V6T2, 0xf3de8f00, 0xffffff00, "subs%c\tpc, lr, #%0-7d"},
1383 {ARM_EXT_V6T2, 0xf3808000, 0xffe0f000, "msr%c\t%C, %16-19r"},
1384 {ARM_EXT_V6T2, 0xe8500f00, 0xfff00fff, "ldrex%c\t%12-15r, [%16-19r]"},
1385 {ARM_EXT_V6T2, 0xe8d00f4f, 0xfff00fef, "ldrex%4?hb%c\t%12-15r, [%16-19r]"},
b6702015
PB
1386 {ARM_EXT_V6T2, 0xe800c000, 0xffd0ffe0, "srsdb%c\t%16-19r%21'!, #%0-4d"},
1387 {ARM_EXT_V6T2, 0xe980c000, 0xffd0ffe0, "srsia%c\t%16-19r%21'!, #%0-4d"},
c22aaad1
PB
1388 {ARM_EXT_V6T2, 0xfa0ff080, 0xfffff0c0, "sxth%c.w\t%8-11r, %0-3r%R"},
1389 {ARM_EXT_V6T2, 0xfa1ff080, 0xfffff0c0, "uxth%c.w\t%8-11r, %0-3r%R"},
1390 {ARM_EXT_V6T2, 0xfa2ff080, 0xfffff0c0, "sxtb16%c\t%8-11r, %0-3r%R"},
1391 {ARM_EXT_V6T2, 0xfa3ff080, 0xfffff0c0, "uxtb16%c\t%8-11r, %0-3r%R"},
1392 {ARM_EXT_V6T2, 0xfa4ff080, 0xfffff0c0, "sxtb%c.w\t%8-11r, %0-3r%R"},
1393 {ARM_EXT_V6T2, 0xfa5ff080, 0xfffff0c0, "uxtb%c.w\t%8-11r, %0-3r%R"},
1394 {ARM_EXT_V6T2, 0xe8400000, 0xfff000ff, "strex%c\t%8-11r, %12-15r, [%16-19r]"},
1395 {ARM_EXT_V6T2, 0xe8d0007f, 0xfff000ff, "ldrexd%c\t%12-15r, %8-11r, [%16-19r]"},
1396 {ARM_EXT_V6T2, 0xfa80f000, 0xfff0f0f0, "sadd8%c\t%8-11r, %16-19r, %0-3r"},
1397 {ARM_EXT_V6T2, 0xfa80f010, 0xfff0f0f0, "qadd8%c\t%8-11r, %16-19r, %0-3r"},
1398 {ARM_EXT_V6T2, 0xfa80f020, 0xfff0f0f0, "shadd8%c\t%8-11r, %16-19r, %0-3r"},
1399 {ARM_EXT_V6T2, 0xfa80f040, 0xfff0f0f0, "uadd8%c\t%8-11r, %16-19r, %0-3r"},
1400 {ARM_EXT_V6T2, 0xfa80f050, 0xfff0f0f0, "uqadd8%c\t%8-11r, %16-19r, %0-3r"},
1401 {ARM_EXT_V6T2, 0xfa80f060, 0xfff0f0f0, "uhadd8%c\t%8-11r, %16-19r, %0-3r"},
03ee1b7f
NC
1402 {ARM_EXT_V6T2, 0xfa80f080, 0xfff0f0f0, "qadd%c\t%8-11r, %0-3r, %16-19r"},
1403 {ARM_EXT_V6T2, 0xfa80f090, 0xfff0f0f0, "qdadd%c\t%8-11r, %0-3r, %16-19r"},
1404 {ARM_EXT_V6T2, 0xfa80f0a0, 0xfff0f0f0, "qsub%c\t%8-11r, %0-3r, %16-19r"},
1405 {ARM_EXT_V6T2, 0xfa80f0b0, 0xfff0f0f0, "qdsub%c\t%8-11r, %0-3r, %16-19r"},
c22aaad1
PB
1406 {ARM_EXT_V6T2, 0xfa90f000, 0xfff0f0f0, "sadd16%c\t%8-11r, %16-19r, %0-3r"},
1407 {ARM_EXT_V6T2, 0xfa90f010, 0xfff0f0f0, "qadd16%c\t%8-11r, %16-19r, %0-3r"},
1408 {ARM_EXT_V6T2, 0xfa90f020, 0xfff0f0f0, "shadd16%c\t%8-11r, %16-19r, %0-3r"},
1409 {ARM_EXT_V6T2, 0xfa90f040, 0xfff0f0f0, "uadd16%c\t%8-11r, %16-19r, %0-3r"},
1410 {ARM_EXT_V6T2, 0xfa90f050, 0xfff0f0f0, "uqadd16%c\t%8-11r, %16-19r, %0-3r"},
1411 {ARM_EXT_V6T2, 0xfa90f060, 0xfff0f0f0, "uhadd16%c\t%8-11r, %16-19r, %0-3r"},
1412 {ARM_EXT_V6T2, 0xfa90f080, 0xfff0f0f0, "rev%c.w\t%8-11r, %16-19r"},
1413 {ARM_EXT_V6T2, 0xfa90f090, 0xfff0f0f0, "rev16%c.w\t%8-11r, %16-19r"},
1414 {ARM_EXT_V6T2, 0xfa90f0a0, 0xfff0f0f0, "rbit%c\t%8-11r, %16-19r"},
1415 {ARM_EXT_V6T2, 0xfa90f0b0, 0xfff0f0f0, "revsh%c.w\t%8-11r, %16-19r"},
c060226a
NC
1416 {ARM_EXT_V6T2, 0xfaa0f000, 0xfff0f0f0, "sasx%c\t%8-11r, %16-19r, %0-3r"},
1417 {ARM_EXT_V6T2, 0xfaa0f010, 0xfff0f0f0, "qasx%c\t%8-11r, %16-19r, %0-3r"},
1418 {ARM_EXT_V6T2, 0xfaa0f020, 0xfff0f0f0, "shasx%c\t%8-11r, %16-19r, %0-3r"},
1419 {ARM_EXT_V6T2, 0xfaa0f040, 0xfff0f0f0, "uasx%c\t%8-11r, %16-19r, %0-3r"},
1420 {ARM_EXT_V6T2, 0xfaa0f050, 0xfff0f0f0, "uqasx%c\t%8-11r, %16-19r, %0-3r"},
1421 {ARM_EXT_V6T2, 0xfaa0f060, 0xfff0f0f0, "uhasx%c\t%8-11r, %16-19r, %0-3r"},
c22aaad1
PB
1422 {ARM_EXT_V6T2, 0xfaa0f080, 0xfff0f0f0, "sel%c\t%8-11r, %16-19r, %0-3r"},
1423 {ARM_EXT_V6T2, 0xfab0f080, 0xfff0f0f0, "clz%c\t%8-11r, %16-19r"},
1424 {ARM_EXT_V6T2, 0xfac0f000, 0xfff0f0f0, "ssub8%c\t%8-11r, %16-19r, %0-3r"},
1425 {ARM_EXT_V6T2, 0xfac0f010, 0xfff0f0f0, "qsub8%c\t%8-11r, %16-19r, %0-3r"},
1426 {ARM_EXT_V6T2, 0xfac0f020, 0xfff0f0f0, "shsub8%c\t%8-11r, %16-19r, %0-3r"},
1427 {ARM_EXT_V6T2, 0xfac0f040, 0xfff0f0f0, "usub8%c\t%8-11r, %16-19r, %0-3r"},
1428 {ARM_EXT_V6T2, 0xfac0f050, 0xfff0f0f0, "uqsub8%c\t%8-11r, %16-19r, %0-3r"},
1429 {ARM_EXT_V6T2, 0xfac0f060, 0xfff0f0f0, "uhsub8%c\t%8-11r, %16-19r, %0-3r"},
1430 {ARM_EXT_V6T2, 0xfad0f000, 0xfff0f0f0, "ssub16%c\t%8-11r, %16-19r, %0-3r"},
1431 {ARM_EXT_V6T2, 0xfad0f010, 0xfff0f0f0, "qsub16%c\t%8-11r, %16-19r, %0-3r"},
1432 {ARM_EXT_V6T2, 0xfad0f020, 0xfff0f0f0, "shsub16%c\t%8-11r, %16-19r, %0-3r"},
1433 {ARM_EXT_V6T2, 0xfad0f040, 0xfff0f0f0, "usub16%c\t%8-11r, %16-19r, %0-3r"},
1434 {ARM_EXT_V6T2, 0xfad0f050, 0xfff0f0f0, "uqsub16%c\t%8-11r, %16-19r, %0-3r"},
1435 {ARM_EXT_V6T2, 0xfad0f060, 0xfff0f0f0, "uhsub16%c\t%8-11r, %16-19r, %0-3r"},
c060226a
NC
1436 {ARM_EXT_V6T2, 0xfae0f000, 0xfff0f0f0, "ssax%c\t%8-11r, %16-19r, %0-3r"},
1437 {ARM_EXT_V6T2, 0xfae0f010, 0xfff0f0f0, "qsax%c\t%8-11r, %16-19r, %0-3r"},
1438 {ARM_EXT_V6T2, 0xfae0f020, 0xfff0f0f0, "shsax%c\t%8-11r, %16-19r, %0-3r"},
1439 {ARM_EXT_V6T2, 0xfae0f040, 0xfff0f0f0, "usax%c\t%8-11r, %16-19r, %0-3r"},
1440 {ARM_EXT_V6T2, 0xfae0f050, 0xfff0f0f0, "uqsax%c\t%8-11r, %16-19r, %0-3r"},
1441 {ARM_EXT_V6T2, 0xfae0f060, 0xfff0f0f0, "uhsax%c\t%8-11r, %16-19r, %0-3r"},
c22aaad1
PB
1442 {ARM_EXT_V6T2, 0xfb00f000, 0xfff0f0f0, "mul%c.w\t%8-11r, %16-19r, %0-3r"},
1443 {ARM_EXT_V6T2, 0xfb70f000, 0xfff0f0f0, "usad8%c\t%8-11r, %16-19r, %0-3r"},
ff4a8d2b
NC
1444 {ARM_EXT_V6T2, 0xfa00f000, 0xffe0f0f0, "lsl%20's%c.w\t%8-11R, %16-19R, %0-3R"},
1445 {ARM_EXT_V6T2, 0xfa20f000, 0xffe0f0f0, "lsr%20's%c.w\t%8-11R, %16-19R, %0-3R"},
1446 {ARM_EXT_V6T2, 0xfa40f000, 0xffe0f0f0, "asr%20's%c.w\t%8-11R, %16-19R, %0-3R"},
c22aaad1
PB
1447 {ARM_EXT_V6T2, 0xfa60f000, 0xffe0f0f0, "ror%20's%c.w\t%8-11r, %16-19r, %0-3r"},
1448 {ARM_EXT_V6T2, 0xe8c00f40, 0xfff00fe0, "strex%4?hb%c\t%0-3r, %12-15r, [%16-19r]"},
1449 {ARM_EXT_V6T2, 0xf3200000, 0xfff0f0e0, "ssat16%c\t%8-11r, #%0-4d, %16-19r"},
1450 {ARM_EXT_V6T2, 0xf3a00000, 0xfff0f0e0, "usat16%c\t%8-11r, #%0-4d, %16-19r"},
1451 {ARM_EXT_V6T2, 0xfb20f000, 0xfff0f0e0, "smuad%4'x%c\t%8-11r, %16-19r, %0-3r"},
1452 {ARM_EXT_V6T2, 0xfb30f000, 0xfff0f0e0, "smulw%4?tb%c\t%8-11r, %16-19r, %0-3r"},
1453 {ARM_EXT_V6T2, 0xfb40f000, 0xfff0f0e0, "smusd%4'x%c\t%8-11r, %16-19r, %0-3r"},
1454 {ARM_EXT_V6T2, 0xfb50f000, 0xfff0f0e0, "smmul%4'r%c\t%8-11r, %16-19r, %0-3r"},
1455 {ARM_EXT_V6T2, 0xfa00f080, 0xfff0f0c0, "sxtah%c\t%8-11r, %16-19r, %0-3r%R"},
1456 {ARM_EXT_V6T2, 0xfa10f080, 0xfff0f0c0, "uxtah%c\t%8-11r, %16-19r, %0-3r%R"},
1457 {ARM_EXT_V6T2, 0xfa20f080, 0xfff0f0c0, "sxtab16%c\t%8-11r, %16-19r, %0-3r%R"},
1458 {ARM_EXT_V6T2, 0xfa30f080, 0xfff0f0c0, "uxtab16%c\t%8-11r, %16-19r, %0-3r%R"},
1459 {ARM_EXT_V6T2, 0xfa40f080, 0xfff0f0c0, "sxtab%c\t%8-11r, %16-19r, %0-3r%R"},
1460 {ARM_EXT_V6T2, 0xfa50f080, 0xfff0f0c0, "uxtab%c\t%8-11r, %16-19r, %0-3r%R"},
1461 {ARM_EXT_V6T2, 0xfb10f000, 0xfff0f0c0, "smul%5?tb%4?tb%c\t%8-11r, %16-19r, %0-3r"},
1462 {ARM_EXT_V6T2, 0xf36f0000, 0xffff8020, "bfc%c\t%8-11r, %E"},
1463 {ARM_EXT_V6T2, 0xea100f00, 0xfff08f00, "tst%c.w\t%16-19r, %S"},
1464 {ARM_EXT_V6T2, 0xea900f00, 0xfff08f00, "teq%c\t%16-19r, %S"},
1465 {ARM_EXT_V6T2, 0xeb100f00, 0xfff08f00, "cmn%c.w\t%16-19r, %S"},
1466 {ARM_EXT_V6T2, 0xebb00f00, 0xfff08f00, "cmp%c.w\t%16-19r, %S"},
1467 {ARM_EXT_V6T2, 0xf0100f00, 0xfbf08f00, "tst%c.w\t%16-19r, %M"},
1468 {ARM_EXT_V6T2, 0xf0900f00, 0xfbf08f00, "teq%c\t%16-19r, %M"},
1469 {ARM_EXT_V6T2, 0xf1100f00, 0xfbf08f00, "cmn%c.w\t%16-19r, %M"},
1470 {ARM_EXT_V6T2, 0xf1b00f00, 0xfbf08f00, "cmp%c.w\t%16-19r, %M"},
1471 {ARM_EXT_V6T2, 0xea4f0000, 0xffef8000, "mov%20's%c.w\t%8-11r, %S"},
1472 {ARM_EXT_V6T2, 0xea6f0000, 0xffef8000, "mvn%20's%c.w\t%8-11r, %S"},
1473 {ARM_EXT_V6T2, 0xe8c00070, 0xfff000f0, "strexd%c\t%0-3r, %12-15r, %8-11r, [%16-19r]"},
1474 {ARM_EXT_V6T2, 0xfb000000, 0xfff000f0, "mla%c\t%8-11r, %16-19r, %0-3r, %12-15r"},
1475 {ARM_EXT_V6T2, 0xfb000010, 0xfff000f0, "mls%c\t%8-11r, %16-19r, %0-3r, %12-15r"},
ff4a8d2b
NC
1476 {ARM_EXT_V6T2, 0xfb700000, 0xfff000f0, "usada8%c\t%8-11R, %16-19R, %0-3R, %12-15R"},
1477 {ARM_EXT_V6T2, 0xfb800000, 0xfff000f0, "smull%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
1478 {ARM_EXT_V6T2, 0xfba00000, 0xfff000f0, "umull%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
1479 {ARM_EXT_V6T2, 0xfbc00000, 0xfff000f0, "smlal%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
1480 {ARM_EXT_V6T2, 0xfbe00000, 0xfff000f0, "umlal%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
1481 {ARM_EXT_V6T2, 0xfbe00060, 0xfff000f0, "umaal%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
c22aaad1
PB
1482 {ARM_EXT_V6T2, 0xe8500f00, 0xfff00f00, "ldrex%c\t%12-15r, [%16-19r, #%0-7W]"},
1483 {ARM_EXT_V6T2, 0xf7f08000, 0xfff0f000, "smc%c\t%K"},
1484 {ARM_EXT_V6T2, 0xf04f0000, 0xfbef8000, "mov%20's%c.w\t%8-11r, %M"},
1485 {ARM_EXT_V6T2, 0xf06f0000, 0xfbef8000, "mvn%20's%c.w\t%8-11r, %M"},
1486 {ARM_EXT_V6T2, 0xf810f000, 0xff70f000, "pld%c\t%a"},
ff4a8d2b
NC
1487 {ARM_EXT_V6T2, 0xfb200000, 0xfff000e0, "smlad%4'x%c\t%8-11R, %16-19R, %0-3R, %12-15R"},
1488 {ARM_EXT_V6T2, 0xfb300000, 0xfff000e0, "smlaw%4?tb%c\t%8-11R, %16-19R, %0-3R, %12-15R"},
1489 {ARM_EXT_V6T2, 0xfb400000, 0xfff000e0, "smlsd%4'x%c\t%8-11R, %16-19R, %0-3R, %12-15R"},
1490 {ARM_EXT_V6T2, 0xfb500000, 0xfff000e0, "smmla%4'r%c\t%8-11R, %16-19R, %0-3R, %12-15R"},
1491 {ARM_EXT_V6T2, 0xfb600000, 0xfff000e0, "smmls%4'r%c\t%8-11R, %16-19R, %0-3R, %12-15R"},
1492 {ARM_EXT_V6T2, 0xfbc000c0, 0xfff000e0, "smlald%4'x%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
1493 {ARM_EXT_V6T2, 0xfbd000c0, 0xfff000e0, "smlsld%4'x%c\t%12-15R, %8-11R, %16-19R, %0-3R"},
c22aaad1
PB
1494 {ARM_EXT_V6T2, 0xeac00000, 0xfff08030, "pkhbt%c\t%8-11r, %16-19r, %S"},
1495 {ARM_EXT_V6T2, 0xeac00020, 0xfff08030, "pkhtb%c\t%8-11r, %16-19r, %S"},
1496 {ARM_EXT_V6T2, 0xf3400000, 0xfff08020, "sbfx%c\t%8-11r, %16-19r, %F"},
1497 {ARM_EXT_V6T2, 0xf3c00000, 0xfff08020, "ubfx%c\t%8-11r, %16-19r, %F"},
1498 {ARM_EXT_V6T2, 0xf8000e00, 0xff900f00, "str%wt%c\t%12-15r, %a"},
1499 {ARM_EXT_V6T2, 0xfb100000, 0xfff000c0, "smla%5?tb%4?tb%c\t%8-11r, %16-19r, %0-3r, %12-15r"},
1500 {ARM_EXT_V6T2, 0xfbc00080, 0xfff000c0, "smlal%5?tb%4?tb%c\t%12-15r, %8-11r, %16-19r, %0-3r"},
1501 {ARM_EXT_V6T2, 0xf3600000, 0xfff08020, "bfi%c\t%8-11r, %16-19r, %E"},
1502 {ARM_EXT_V6T2, 0xf8100e00, 0xfe900f00, "ldr%wt%c\t%12-15r, %a"},
1503 {ARM_EXT_V6T2, 0xf3000000, 0xffd08020, "ssat%c\t%8-11r, #%0-4d, %16-19r%s"},
1504 {ARM_EXT_V6T2, 0xf3800000, 0xffd08020, "usat%c\t%8-11r, #%0-4d, %16-19r%s"},
1505 {ARM_EXT_V6T2, 0xf2000000, 0xfbf08000, "addw%c\t%8-11r, %16-19r, %I"},
1506 {ARM_EXT_V6T2, 0xf2400000, 0xfbf08000, "movw%c\t%8-11r, %J"},
1507 {ARM_EXT_V6T2, 0xf2a00000, 0xfbf08000, "subw%c\t%8-11r, %16-19r, %I"},
1508 {ARM_EXT_V6T2, 0xf2c00000, 0xfbf08000, "movt%c\t%8-11r, %J"},
1509 {ARM_EXT_V6T2, 0xea000000, 0xffe08000, "and%20's%c.w\t%8-11r, %16-19r, %S"},
1510 {ARM_EXT_V6T2, 0xea200000, 0xffe08000, "bic%20's%c.w\t%8-11r, %16-19r, %S"},
1511 {ARM_EXT_V6T2, 0xea400000, 0xffe08000, "orr%20's%c.w\t%8-11r, %16-19r, %S"},
1512 {ARM_EXT_V6T2, 0xea600000, 0xffe08000, "orn%20's%c\t%8-11r, %16-19r, %S"},
1513 {ARM_EXT_V6T2, 0xea800000, 0xffe08000, "eor%20's%c.w\t%8-11r, %16-19r, %S"},
1514 {ARM_EXT_V6T2, 0xeb000000, 0xffe08000, "add%20's%c.w\t%8-11r, %16-19r, %S"},
1515 {ARM_EXT_V6T2, 0xeb400000, 0xffe08000, "adc%20's%c.w\t%8-11r, %16-19r, %S"},
1516 {ARM_EXT_V6T2, 0xeb600000, 0xffe08000, "sbc%20's%c.w\t%8-11r, %16-19r, %S"},
1517 {ARM_EXT_V6T2, 0xeba00000, 0xffe08000, "sub%20's%c.w\t%8-11r, %16-19r, %S"},
1518 {ARM_EXT_V6T2, 0xebc00000, 0xffe08000, "rsb%20's%c\t%8-11r, %16-19r, %S"},
1519 {ARM_EXT_V6T2, 0xe8400000, 0xfff00000, "strex%c\t%8-11r, %12-15r, [%16-19r, #%0-7W]"},
1520 {ARM_EXT_V6T2, 0xf0000000, 0xfbe08000, "and%20's%c.w\t%8-11r, %16-19r, %M"},
1521 {ARM_EXT_V6T2, 0xf0200000, 0xfbe08000, "bic%20's%c.w\t%8-11r, %16-19r, %M"},
1522 {ARM_EXT_V6T2, 0xf0400000, 0xfbe08000, "orr%20's%c.w\t%8-11r, %16-19r, %M"},
1523 {ARM_EXT_V6T2, 0xf0600000, 0xfbe08000, "orn%20's%c\t%8-11r, %16-19r, %M"},
1524 {ARM_EXT_V6T2, 0xf0800000, 0xfbe08000, "eor%20's%c.w\t%8-11r, %16-19r, %M"},
1525 {ARM_EXT_V6T2, 0xf1000000, 0xfbe08000, "add%20's%c.w\t%8-11r, %16-19r, %M"},
1526 {ARM_EXT_V6T2, 0xf1400000, 0xfbe08000, "adc%20's%c.w\t%8-11r, %16-19r, %M"},
1527 {ARM_EXT_V6T2, 0xf1600000, 0xfbe08000, "sbc%20's%c.w\t%8-11r, %16-19r, %M"},
1528 {ARM_EXT_V6T2, 0xf1a00000, 0xfbe08000, "sub%20's%c.w\t%8-11r, %16-19r, %M"},
1529 {ARM_EXT_V6T2, 0xf1c00000, 0xfbe08000, "rsb%20's%c\t%8-11r, %16-19r, %M"},
1530 {ARM_EXT_V6T2, 0xe8800000, 0xffd00000, "stmia%c.w\t%16-19r%21'!, %m"},
1531 {ARM_EXT_V6T2, 0xe8900000, 0xffd00000, "ldmia%c.w\t%16-19r%21'!, %m"},
1532 {ARM_EXT_V6T2, 0xe9000000, 0xffd00000, "stmdb%c\t%16-19r%21'!, %m"},
1533 {ARM_EXT_V6T2, 0xe9100000, 0xffd00000, "ldmdb%c\t%16-19r%21'!, %m"},
1534 {ARM_EXT_V6T2, 0xe9c00000, 0xffd000ff, "strd%c\t%12-15r, %8-11r, [%16-19r]"},
1535 {ARM_EXT_V6T2, 0xe9d00000, 0xffd000ff, "ldrd%c\t%12-15r, %8-11r, [%16-19r]"},
79d49516
PB
1536 {ARM_EXT_V6T2, 0xe9400000, 0xff500000, "strd%c\t%12-15r, %8-11r, [%16-19r, #%23`-%0-7W]%21'!"},
1537 {ARM_EXT_V6T2, 0xe9500000, 0xff500000, "ldrd%c\t%12-15r, %8-11r, [%16-19r, #%23`-%0-7W]%21'!"},
1538 {ARM_EXT_V6T2, 0xe8600000, 0xff700000, "strd%c\t%12-15r, %8-11r, [%16-19r], #%23`-%0-7W"},
1539 {ARM_EXT_V6T2, 0xe8700000, 0xff700000, "ldrd%c\t%12-15r, %8-11r, [%16-19r], #%23`-%0-7W"},
c22aaad1
PB
1540 {ARM_EXT_V6T2, 0xf8000000, 0xff100000, "str%w%c.w\t%12-15r, %a"},
1541 {ARM_EXT_V6T2, 0xf8100000, 0xfe100000, "ldr%w%c.w\t%12-15r, %a"},
c19d1205
ZW
1542
1543 /* Filter out Bcc with cond=E or F, which are used for other instructions. */
1544 {ARM_EXT_V6T2, 0xf3c08000, 0xfbc0d000, "undefined (bcc, cond=0xF)"},
1545 {ARM_EXT_V6T2, 0xf3808000, 0xfbc0d000, "undefined (bcc, cond=0xE)"},
c22aaad1
PB
1546 {ARM_EXT_V6T2, 0xf0008000, 0xf800d000, "b%22-25c.w\t%b%X"},
1547 {ARM_EXT_V6T2, 0xf0009000, 0xf800d000, "b%c.w\t%B%x"},
c19d1205 1548
8f06b2d8 1549 /* These have been 32-bit since the invention of Thumb. */
c22aaad1
PB
1550 {ARM_EXT_V4T, 0xf000c000, 0xf800d000, "blx%c\t%B%x"},
1551 {ARM_EXT_V4T, 0xf000d000, 0xf800d000, "bl%c\t%B%x"},
8f06b2d8
PB
1552
1553 /* Fallback. */
05413229 1554 {ARM_EXT_V1, 0x00000000, 0x00000000, UNDEFINED_INSTRUCTION},
8f06b2d8
PB
1555 {0, 0, 0, 0}
1556};
ff4a8d2b 1557
8f06b2d8
PB
1558static const char *const arm_conditional[] =
1559{"eq", "ne", "cs", "cc", "mi", "pl", "vs", "vc",
c22aaad1 1560 "hi", "ls", "ge", "lt", "gt", "le", "al", "<und>", ""};
8f06b2d8
PB
1561
1562static const char *const arm_fp_const[] =
1563{"0.0", "1.0", "2.0", "3.0", "4.0", "5.0", "0.5", "10.0"};
1564
1565static const char *const arm_shift[] =
1566{"lsl", "lsr", "asr", "ror"};
1567
1568typedef struct
1569{
1570 const char *name;
1571 const char *description;
1572 const char *reg_names[16];
1573}
1574arm_regname;
1575
1576static const arm_regname regnames[] =
1577{
1578 { "raw" , "Select raw register names",
1579 { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"}},
1580 { "gcc", "Select register names used by GCC",
1581 { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "sl", "fp", "ip", "sp", "lr", "pc" }},
1582 { "std", "Select register names used in ARM's ISA documentation",
1583 { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10", "r11", "r12", "sp", "lr", "pc" }},
1584 { "apcs", "Select register names used in the APCS",
1585 { "a1", "a2", "a3", "a4", "v1", "v2", "v3", "v4", "v5", "v6", "sl", "fp", "ip", "sp", "lr", "pc" }},
1586 { "atpcs", "Select register names used in the ATPCS",
1587 { "a1", "a2", "a3", "a4", "v1", "v2", "v3", "v4", "v5", "v6", "v7", "v8", "IP", "SP", "LR", "PC" }},
1588 { "special-atpcs", "Select special register names used in the ATPCS",
1589 { "a1", "a2", "a3", "a4", "v1", "v2", "v3", "WR", "v5", "SB", "SL", "FP", "IP", "SP", "LR", "PC" }},
1590};
1591
1592static const char *const iwmmxt_wwnames[] =
1593{"b", "h", "w", "d"};
1594
1595static const char *const iwmmxt_wwssnames[] =
2d447fca
JM
1596{"b", "bus", "bc", "bss",
1597 "h", "hus", "hc", "hss",
1598 "w", "wus", "wc", "wss",
1599 "d", "dus", "dc", "dss"
8f06b2d8
PB
1600};
1601
1602static const char *const iwmmxt_regnames[] =
1603{ "wr0", "wr1", "wr2", "wr3", "wr4", "wr5", "wr6", "wr7",
1604 "wr8", "wr9", "wr10", "wr11", "wr12", "wr13", "wr14", "wr15"
1605};
1606
1607static const char *const iwmmxt_cregnames[] =
1608{ "wcid", "wcon", "wcssf", "wcasf", "reserved", "reserved", "reserved", "reserved",
1609 "wcgr0", "wcgr1", "wcgr2", "wcgr3", "reserved", "reserved", "reserved", "reserved"
1610};
1611
1612/* Default to GCC register name set. */
1613static unsigned int regname_selected = 1;
1614
1615#define NUM_ARM_REGNAMES NUM_ELEM (regnames)
1616#define arm_regnames regnames[regname_selected].reg_names
1617
1618static bfd_boolean force_thumb = FALSE;
1619
c22aaad1
PB
1620/* Current IT instruction state. This contains the same state as the IT
1621 bits in the CPSR. */
1622static unsigned int ifthen_state;
1623/* IT state for the next instruction. */
1624static unsigned int ifthen_next_state;
1625/* The address of the insn for which the IT state is valid. */
1626static bfd_vma ifthen_address;
1627#define IFTHEN_COND ((ifthen_state >> 4) & 0xf)
1628
e821645d 1629/* Cached mapping symbol state. */
fe56b6ce
NC
1630enum map_type
1631{
e821645d
DJ
1632 MAP_ARM,
1633 MAP_THUMB,
1634 MAP_DATA
1635};
1636
1637enum map_type last_type;
2087ad84
PB
1638int last_mapping_sym = -1;
1639bfd_vma last_mapping_addr = 0;
1640
8f06b2d8
PB
1641\f
1642/* Functions. */
1643int
1644get_arm_regname_num_options (void)
1645{
1646 return NUM_ARM_REGNAMES;
1647}
1648
1649int
1650set_arm_regname_option (int option)
1651{
1652 int old = regname_selected;
1653 regname_selected = option;
1654 return old;
1655}
1656
1657int
fe56b6ce
NC
1658get_arm_regnames (int option,
1659 const char **setname,
1660 const char **setdescription,
8f06b2d8
PB
1661 const char *const **register_names)
1662{
1663 *setname = regnames[option].name;
1664 *setdescription = regnames[option].description;
1665 *register_names = regnames[option].reg_names;
1666 return 16;
1667}
1668
16980d0b
JB
1669/* Decode a bitfield of the form matching regexp (N(-N)?,)*N(-N)?.
1670 Returns pointer to following character of the format string and
1671 fills in *VALUEP and *WIDTHP with the extracted value and number of
fe56b6ce 1672 bits extracted. WIDTHP can be NULL. */
16980d0b
JB
1673
1674static const char *
fe56b6ce
NC
1675arm_decode_bitfield (const char *ptr,
1676 unsigned long insn,
1677 unsigned long *valuep,
1678 int *widthp)
16980d0b
JB
1679{
1680 unsigned long value = 0;
1681 int width = 0;
1682
1683 do
1684 {
1685 int start, end;
1686 int bits;
1687
1688 for (start = 0; *ptr >= '0' && *ptr <= '9'; ptr++)
1689 start = start * 10 + *ptr - '0';
1690 if (*ptr == '-')
1691 for (end = 0, ptr++; *ptr >= '0' && *ptr <= '9'; ptr++)
1692 end = end * 10 + *ptr - '0';
1693 else
1694 end = start;
1695 bits = end - start;
1696 if (bits < 0)
1697 abort ();
1698 value |= ((insn >> start) & ((2ul << bits) - 1)) << width;
1699 width += bits + 1;
1700 }
1701 while (*ptr++ == ',');
1702 *valuep = value;
1703 if (widthp)
1704 *widthp = width;
1705 return ptr - 1;
1706}
1707
8f06b2d8 1708static void
37b37b2d 1709arm_decode_shift (long given, fprintf_ftype func, void *stream,
78c66db8 1710 bfd_boolean print_shift)
8f06b2d8
PB
1711{
1712 func (stream, "%s", arm_regnames[given & 0xf]);
1713
1714 if ((given & 0xff0) != 0)
1715 {
1716 if ((given & 0x10) == 0)
1717 {
1718 int amount = (given & 0xf80) >> 7;
1719 int shift = (given & 0x60) >> 5;
1720
1721 if (amount == 0)
1722 {
1723 if (shift == 3)
1724 {
1725 func (stream, ", rrx");
1726 return;
1727 }
1728
1729 amount = 32;
1730 }
1731
37b37b2d
RE
1732 if (print_shift)
1733 func (stream, ", %s #%d", arm_shift[shift], amount);
1734 else
1735 func (stream, ", #%d", amount);
8f06b2d8 1736 }
74bdfecf 1737 else if ((given & 0x80) == 0x80)
aefd8a40 1738 func (stream, "\t; <illegal shifter operand>");
37b37b2d 1739 else if (print_shift)
8f06b2d8
PB
1740 func (stream, ", %s %s", arm_shift[(given & 0x60) >> 5],
1741 arm_regnames[(given & 0xf00) >> 8]);
37b37b2d
RE
1742 else
1743 func (stream, ", %s", arm_regnames[(given & 0xf00) >> 8]);
8f06b2d8
PB
1744 }
1745}
1746
c1e26897
NC
1747#define W_BIT 21
1748#define I_BIT 22
1749#define U_BIT 23
1750#define P_BIT 24
1751
1752#define WRITEBACK_BIT_SET (given & (1 << W_BIT))
1753#define IMMEDIATE_BIT_SET (given & (1 << I_BIT))
1754#define NEGATIVE_BIT_SET ((given & (1 << U_BIT)) == 0)
1755#define PRE_BIT_SET (given & (1 << P_BIT))
1756
8f06b2d8
PB
1757/* Print one coprocessor instruction on INFO->STREAM.
1758 Return TRUE if the instuction matched, FALSE if this is not a
1759 recognised coprocessor instruction. */
1760
1761static bfd_boolean
fe56b6ce
NC
1762print_insn_coprocessor (bfd_vma pc,
1763 struct disassemble_info *info,
1764 long given,
8f06b2d8
PB
1765 bfd_boolean thumb)
1766{
1767 const struct opcode32 *insn;
1768 void *stream = info->stream;
1769 fprintf_ftype func = info->fprintf_func;
1770 unsigned long mask;
2edcd244 1771 unsigned long value = 0;
b0e28b39
DJ
1772 struct arm_private_data *private_data = info->private_data;
1773 unsigned long allowed_arches = private_data->features.coproc;
c22aaad1 1774 int cond;
8f06b2d8
PB
1775
1776 for (insn = coprocessor_opcodes; insn->assembler; insn++)
1777 {
ff4a8d2b
NC
1778 unsigned long u_reg = 16;
1779 bfd_boolean is_unpredictable = FALSE;
05413229 1780 signed long value_in_comment = 0;
0313a2b8
NC
1781 const char *c;
1782
05413229
NC
1783 if (insn->arch == 0)
1784 switch (insn->value)
1785 {
1786 case SENTINEL_IWMMXT_START:
1787 if (info->mach != bfd_mach_arm_XScale
1788 && info->mach != bfd_mach_arm_iWMMXt
1789 && info->mach != bfd_mach_arm_iWMMXt2)
1790 do
1791 insn++;
1792 while (insn->arch != 0 && insn->value != SENTINEL_IWMMXT_END);
1793 continue;
1794
1795 case SENTINEL_IWMMXT_END:
1796 continue;
1797
1798 case SENTINEL_GENERIC_START:
b0e28b39 1799 allowed_arches = private_data->features.core;
05413229
NC
1800 continue;
1801
1802 default:
1803 abort ();
1804 }
8f06b2d8
PB
1805
1806 mask = insn->mask;
1807 value = insn->value;
1808 if (thumb)
1809 {
1810 /* The high 4 bits are 0xe for Arm conditional instructions, and
1811 0xe for arm unconditional instructions. The rest of the
1812 encoding is the same. */
1813 mask |= 0xf0000000;
1814 value |= 0xe0000000;
c22aaad1
PB
1815 if (ifthen_state)
1816 cond = IFTHEN_COND;
1817 else
1818 cond = 16;
8f06b2d8
PB
1819 }
1820 else
1821 {
1822 /* Only match unconditional instuctions against unconditional
1823 patterns. */
1824 if ((given & 0xf0000000) == 0xf0000000)
c22aaad1
PB
1825 {
1826 mask |= 0xf0000000;
1827 cond = 16;
1828 }
1829 else
1830 {
1831 cond = (given >> 28) & 0xf;
1832 if (cond == 0xe)
1833 cond = 16;
1834 }
8f06b2d8 1835 }
0313a2b8
NC
1836
1837 if ((given & mask) != value)
1838 continue;
8f06b2d8 1839
05413229 1840 if ((insn->arch & allowed_arches) == 0)
0313a2b8
NC
1841 continue;
1842
1843 for (c = insn->assembler; *c; c++)
1844 {
1845 if (*c == '%')
8f06b2d8 1846 {
0313a2b8 1847 switch (*++c)
8f06b2d8 1848 {
0313a2b8
NC
1849 case '%':
1850 func (stream, "%%");
1851 break;
1852
1853 case 'A':
05413229 1854 {
79862e45
DJ
1855 int rn = (given >> 16) & 0xf;
1856 int offset = given & 0xff;
0313a2b8 1857
05413229 1858 func (stream, "[%s", arm_regnames [(given >> 16) & 0xf]);
8f06b2d8 1859
79862e45
DJ
1860 if (PRE_BIT_SET || WRITEBACK_BIT_SET)
1861 {
1862 /* Not unindexed. The offset is scaled. */
1863 offset = offset * 4;
1864 if (NEGATIVE_BIT_SET)
1865 offset = - offset;
1866 if (rn != 15)
1867 value_in_comment = offset;
1868 }
1869
c1e26897 1870 if (PRE_BIT_SET)
05413229
NC
1871 {
1872 if (offset)
fe56b6ce 1873 func (stream, ", #%d]%s",
79862e45 1874 offset,
c1e26897 1875 WRITEBACK_BIT_SET ? "!" : "");
05413229
NC
1876 else
1877 func (stream, "]");
1878 }
1879 else
1880 {
0313a2b8 1881 func (stream, "]");
8f06b2d8 1882
c1e26897 1883 if (WRITEBACK_BIT_SET)
05413229
NC
1884 {
1885 if (offset)
79862e45 1886 func (stream, ", #%d", offset);
05413229
NC
1887 }
1888 else
fe56b6ce
NC
1889 {
1890 func (stream, ", {%d}", offset);
1891 value_in_comment = offset;
1892 }
05413229 1893 }
79862e45
DJ
1894 if (rn == 15 && (PRE_BIT_SET || WRITEBACK_BIT_SET))
1895 {
1896 func (stream, "\t; ");
1897 info->print_address_func (offset + pc
1898 + info->bytes_per_chunk * 2, info);
1899 }
05413229 1900 }
0313a2b8 1901 break;
8f06b2d8 1902
0313a2b8
NC
1903 case 'B':
1904 {
1905 int regno = ((given >> 12) & 0xf) | ((given >> (22 - 4)) & 0x10);
1906 int offset = (given >> 1) & 0x3f;
1907
1908 if (offset == 1)
1909 func (stream, "{d%d}", regno);
1910 else if (regno + offset > 32)
1911 func (stream, "{d%d-<overflow reg d%d>}", regno, regno + offset - 1);
1912 else
1913 func (stream, "{d%d-d%d}", regno, regno + offset - 1);
1914 }
1915 break;
8f06b2d8 1916
0313a2b8
NC
1917 case 'c':
1918 func (stream, "%s", arm_conditional[cond]);
1919 break;
8f06b2d8 1920
0313a2b8
NC
1921 case 'I':
1922 /* Print a Cirrus/DSP shift immediate. */
1923 /* Immediates are 7bit signed ints with bits 0..3 in
1924 bits 0..3 of opcode and bits 4..6 in bits 5..7
1925 of opcode. */
1926 {
1927 int imm;
8f06b2d8 1928
0313a2b8 1929 imm = (given & 0xf) | ((given & 0xe0) >> 1);
8f06b2d8 1930
0313a2b8
NC
1931 /* Is ``imm'' a negative number? */
1932 if (imm & 0x40)
1933 imm |= (-1 << 7);
8f06b2d8 1934
0313a2b8
NC
1935 func (stream, "%d", imm);
1936 }
1937
1938 break;
8f06b2d8 1939
0313a2b8
NC
1940 case 'F':
1941 switch (given & 0x00408000)
1942 {
1943 case 0:
1944 func (stream, "4");
1945 break;
1946 case 0x8000:
1947 func (stream, "1");
1948 break;
1949 case 0x00400000:
1950 func (stream, "2");
8f06b2d8 1951 break;
0313a2b8
NC
1952 default:
1953 func (stream, "3");
1954 }
1955 break;
8f06b2d8 1956
0313a2b8
NC
1957 case 'P':
1958 switch (given & 0x00080080)
1959 {
1960 case 0:
1961 func (stream, "s");
1962 break;
1963 case 0x80:
1964 func (stream, "d");
1965 break;
1966 case 0x00080000:
1967 func (stream, "e");
1968 break;
1969 default:
1970 func (stream, _("<illegal precision>"));
8f06b2d8 1971 break;
0313a2b8
NC
1972 }
1973 break;
8f06b2d8 1974
0313a2b8
NC
1975 case 'Q':
1976 switch (given & 0x00408000)
1977 {
1978 case 0:
1979 func (stream, "s");
8f06b2d8 1980 break;
0313a2b8
NC
1981 case 0x8000:
1982 func (stream, "d");
8f06b2d8 1983 break;
0313a2b8
NC
1984 case 0x00400000:
1985 func (stream, "e");
1986 break;
1987 default:
1988 func (stream, "p");
8f06b2d8 1989 break;
0313a2b8
NC
1990 }
1991 break;
8f06b2d8 1992
0313a2b8
NC
1993 case 'R':
1994 switch (given & 0x60)
1995 {
1996 case 0:
1997 break;
1998 case 0x20:
1999 func (stream, "p");
2000 break;
2001 case 0x40:
2002 func (stream, "m");
2003 break;
2004 default:
2005 func (stream, "z");
2006 break;
2007 }
2008 break;
16980d0b 2009
0313a2b8
NC
2010 case '0': case '1': case '2': case '3': case '4':
2011 case '5': case '6': case '7': case '8': case '9':
2012 {
2013 int width;
8f06b2d8 2014
0313a2b8 2015 c = arm_decode_bitfield (c, given, &value, &width);
8f06b2d8 2016
0313a2b8
NC
2017 switch (*c)
2018 {
ff4a8d2b
NC
2019 case 'R':
2020 if (value == 15)
2021 is_unpredictable = TRUE;
2022 /* Fall through. */
0313a2b8 2023 case 'r':
ff4a8d2b
NC
2024 if (c[1] == 'u')
2025 {
2026 /* Eat the 'u' character. */
2027 ++ c;
2028
2029 if (u_reg == value)
2030 is_unpredictable = TRUE;
2031 u_reg = value;
2032 }
0313a2b8
NC
2033 func (stream, "%s", arm_regnames[value]);
2034 break;
2035 case 'D':
2036 func (stream, "d%ld", value);
2037 break;
2038 case 'Q':
2039 if (value & 1)
2040 func (stream, "<illegal reg q%ld.5>", value >> 1);
2041 else
2042 func (stream, "q%ld", value >> 1);
2043 break;
2044 case 'd':
2045 func (stream, "%ld", value);
05413229 2046 value_in_comment = value;
0313a2b8
NC
2047 break;
2048 case 'k':
2049 {
2050 int from = (given & (1 << 7)) ? 32 : 16;
2051 func (stream, "%ld", from - value);
2052 }
2053 break;
8f06b2d8 2054
0313a2b8
NC
2055 case 'f':
2056 if (value > 7)
2057 func (stream, "#%s", arm_fp_const[value & 7]);
2058 else
2059 func (stream, "f%ld", value);
2060 break;
4146fd53 2061
0313a2b8
NC
2062 case 'w':
2063 if (width == 2)
2064 func (stream, "%s", iwmmxt_wwnames[value]);
2065 else
2066 func (stream, "%s", iwmmxt_wwssnames[value]);
2067 break;
4146fd53 2068
0313a2b8
NC
2069 case 'g':
2070 func (stream, "%s", iwmmxt_regnames[value]);
2071 break;
2072 case 'G':
2073 func (stream, "%s", iwmmxt_cregnames[value]);
16980d0b 2074 break;
8f06b2d8 2075
0313a2b8 2076 case 'x':
d1aaab3c 2077 func (stream, "0x%lx", (value & 0xffffffffUL));
0313a2b8 2078 break;
8f06b2d8 2079
0313a2b8
NC
2080 case '`':
2081 c++;
2082 if (value == 0)
2083 func (stream, "%c", *c);
2084 break;
2085 case '\'':
2086 c++;
2087 if (value == ((1ul << width) - 1))
2088 func (stream, "%c", *c);
2089 break;
2090 case '?':
fe56b6ce 2091 func (stream, "%c", c[(1 << width) - (int) value]);
0313a2b8
NC
2092 c += 1 << width;
2093 break;
2094 default:
2095 abort ();
2096 }
2097 break;
8f06b2d8 2098
0313a2b8
NC
2099 case 'y':
2100 case 'z':
2101 {
2102 int single = *c++ == 'y';
2103 int regno;
2104
2105 switch (*c)
2106 {
2107 case '4': /* Sm pair */
2108 case '0': /* Sm, Dm */
2109 regno = given & 0x0000000f;
2110 if (single)
2111 {
2112 regno <<= 1;
2113 regno += (given >> 5) & 1;
16980d0b 2114 }
0313a2b8
NC
2115 else
2116 regno += ((given >> 5) & 1) << 4;
2117 break;
8f06b2d8 2118
0313a2b8
NC
2119 case '1': /* Sd, Dd */
2120 regno = (given >> 12) & 0x0000000f;
2121 if (single)
2122 {
2123 regno <<= 1;
2124 regno += (given >> 22) & 1;
2125 }
2126 else
2127 regno += ((given >> 22) & 1) << 4;
2128 break;
8f06b2d8 2129
0313a2b8
NC
2130 case '2': /* Sn, Dn */
2131 regno = (given >> 16) & 0x0000000f;
2132 if (single)
8f06b2d8 2133 {
0313a2b8
NC
2134 regno <<= 1;
2135 regno += (given >> 7) & 1;
8f06b2d8 2136 }
0313a2b8
NC
2137 else
2138 regno += ((given >> 7) & 1) << 4;
2139 break;
7df76b80 2140
0313a2b8
NC
2141 case '3': /* List */
2142 func (stream, "{");
2143 regno = (given >> 12) & 0x0000000f;
2144 if (single)
2145 {
2146 regno <<= 1;
2147 regno += (given >> 22) & 1;
2148 }
2149 else
2150 regno += ((given >> 22) & 1) << 4;
2151 break;
a7f8487e 2152
0313a2b8
NC
2153 default:
2154 abort ();
8f06b2d8 2155 }
a7f8487e 2156
0313a2b8
NC
2157 func (stream, "%c%d", single ? 's' : 'd', regno);
2158
2159 if (*c == '3')
8f06b2d8 2160 {
0313a2b8 2161 int count = given & 0xff;
a7f8487e 2162
0313a2b8
NC
2163 if (single == 0)
2164 count >>= 1;
b34976b6 2165
0313a2b8 2166 if (--count)
8f06b2d8 2167 {
0313a2b8
NC
2168 func (stream, "-%c%d",
2169 single ? 's' : 'd',
2170 regno + count);
8f06b2d8 2171 }
0313a2b8
NC
2172
2173 func (stream, "}");
8f06b2d8 2174 }
0313a2b8
NC
2175 else if (*c == '4')
2176 func (stream, ", %c%d", single ? 's' : 'd',
2177 regno + 1);
2178 }
2179 break;
2180
2181 case 'L':
2182 switch (given & 0x00400100)
2183 {
2184 case 0x00000000: func (stream, "b"); break;
2185 case 0x00400000: func (stream, "h"); break;
2186 case 0x00000100: func (stream, "w"); break;
2187 case 0x00400100: func (stream, "d"); break;
2188 default:
8f06b2d8 2189 break;
0313a2b8
NC
2190 }
2191 break;
b34976b6 2192
0313a2b8
NC
2193 case 'Z':
2194 {
0313a2b8
NC
2195 /* given (20, 23) | given (0, 3) */
2196 value = ((given >> 16) & 0xf0) | (given & 0xf);
2197 func (stream, "%d", value);
2198 }
2199 break;
2d447fca 2200
0313a2b8
NC
2201 case 'l':
2202 /* This is like the 'A' operator, except that if
2203 the width field "M" is zero, then the offset is
2204 *not* multiplied by four. */
2205 {
2206 int offset = given & 0xff;
2207 int multiplier = (given & 0x00000100) ? 4 : 1;
2208
2209 func (stream, "[%s", arm_regnames [(given >> 16) & 0xf]);
2210
05413229
NC
2211 if (multiplier > 1)
2212 {
2213 value_in_comment = offset * multiplier;
c1e26897 2214 if (NEGATIVE_BIT_SET)
05413229
NC
2215 value_in_comment = - value_in_comment;
2216 }
2217
0313a2b8
NC
2218 if (offset)
2219 {
c1e26897 2220 if (PRE_BIT_SET)
0313a2b8 2221 func (stream, ", #%s%d]%s",
c1e26897 2222 NEGATIVE_BIT_SET ? "-" : "",
0313a2b8 2223 offset * multiplier,
c1e26897 2224 WRITEBACK_BIT_SET ? "!" : "");
0313a2b8
NC
2225 else
2226 func (stream, "], #%s%d",
c1e26897 2227 NEGATIVE_BIT_SET ? "-" : "",
0313a2b8 2228 offset * multiplier);
2d447fca 2229 }
0313a2b8
NC
2230 else
2231 func (stream, "]");
2232 }
2233 break;
2234
2235 case 'r':
2236 {
2237 int imm4 = (given >> 4) & 0xf;
c1e26897
NC
2238 int puw_bits = ((given >> 22) & 6) | ((given >> W_BIT) & 1);
2239 int ubit = ! NEGATIVE_BIT_SET;
0313a2b8
NC
2240 const char *rm = arm_regnames [given & 0xf];
2241 const char *rn = arm_regnames [(given >> 16) & 0xf];
2d447fca 2242
0313a2b8 2243 switch (puw_bits)
2d447fca 2244 {
0313a2b8
NC
2245 case 1:
2246 case 3:
2247 func (stream, "[%s], %c%s", rn, ubit ? '+' : '-', rm);
2248 if (imm4)
2249 func (stream, ", lsl #%d", imm4);
2250 break;
2251
2252 case 4:
2253 case 5:
2254 case 6:
2255 case 7:
2256 func (stream, "[%s, %c%s", rn, ubit ? '+' : '-', rm);
2257 if (imm4 > 0)
2258 func (stream, ", lsl #%d", imm4);
2259 func (stream, "]");
2260 if (puw_bits == 5 || puw_bits == 7)
2261 func (stream, "!");
2262 break;
2263
2264 default:
2265 func (stream, "INVALID");
2d447fca 2266 }
0313a2b8
NC
2267 }
2268 break;
2d447fca 2269
0313a2b8
NC
2270 case 'i':
2271 {
2272 long imm5;
2273 imm5 = ((given & 0x100) >> 4) | (given & 0xf);
2274 func (stream, "%ld", (imm5 == 0) ? 32 : imm5);
8f06b2d8 2275 }
0313a2b8
NC
2276 break;
2277
2278 default:
2279 abort ();
2280 }
252b5132 2281 }
252b5132 2282 }
0313a2b8
NC
2283 else
2284 func (stream, "%c", *c);
252b5132 2285 }
05413229
NC
2286
2287 if (value_in_comment > 32 || value_in_comment < -16)
d1aaab3c 2288 func (stream, "\t; 0x%lx", (value_in_comment & 0xffffffffUL));
05413229 2289
ff4a8d2b
NC
2290 if (is_unpredictable)
2291 func (stream, UNPREDICTABLE_INSTRUCTION);
2292
0313a2b8 2293 return TRUE;
252b5132 2294 }
8f06b2d8 2295 return FALSE;
252b5132
RH
2296}
2297
05413229
NC
2298/* Decodes and prints ARM addressing modes. Returns the offset
2299 used in the address, if any, if it is worthwhile printing the
2300 offset as a hexadecimal value in a comment at the end of the
2301 line of disassembly. */
2302
2303static signed long
62b3e311
PB
2304print_arm_address (bfd_vma pc, struct disassemble_info *info, long given)
2305{
2306 void *stream = info->stream;
2307 fprintf_ftype func = info->fprintf_func;
05413229 2308 int offset = 0;
62b3e311
PB
2309
2310 if (((given & 0x000f0000) == 0x000f0000)
2311 && ((given & 0x02000000) == 0))
2312 {
05413229 2313 offset = given & 0xfff;
62b3e311
PB
2314
2315 func (stream, "[pc");
2316
99ea83aa
NC
2317 if (NEGATIVE_BIT_SET)
2318 offset = - offset;
2319
c1e26897 2320 if (PRE_BIT_SET)
62b3e311 2321 {
62b3e311
PB
2322 /* Pre-indexed. */
2323 func (stream, ", #%d]", offset);
2324
2325 offset += pc + 8;
2326
2327 /* Cope with the possibility of write-back
2328 being used. Probably a very dangerous thing
2329 for the programmer to do, but who are we to
2330 argue ? */
c1e26897 2331 if (WRITEBACK_BIT_SET)
62b3e311
PB
2332 func (stream, "!");
2333 }
c1e26897 2334 else /* Post indexed. */
62b3e311 2335 {
62b3e311
PB
2336 func (stream, "], #%d", offset);
2337
c1e26897 2338 /* Ie ignore the offset. */
62b3e311
PB
2339 offset = pc + 8;
2340 }
2341
2342 func (stream, "\t; ");
2343 info->print_address_func (offset, info);
05413229 2344 offset = 0;
62b3e311
PB
2345 }
2346 else
2347 {
2348 func (stream, "[%s",
2349 arm_regnames[(given >> 16) & 0xf]);
c1e26897
NC
2350
2351 if (PRE_BIT_SET)
62b3e311
PB
2352 {
2353 if ((given & 0x02000000) == 0)
2354 {
05413229 2355 offset = given & 0xfff;
62b3e311
PB
2356 if (offset)
2357 func (stream, ", #%s%d",
c1e26897 2358 NEGATIVE_BIT_SET ? "-" : "", offset);
62b3e311
PB
2359 }
2360 else
2361 {
2362 func (stream, ", %s",
c1e26897 2363 NEGATIVE_BIT_SET ? "-" : "");
78c66db8 2364 arm_decode_shift (given, func, stream, TRUE);
62b3e311
PB
2365 }
2366
2367 func (stream, "]%s",
c1e26897 2368 WRITEBACK_BIT_SET ? "!" : "");
62b3e311
PB
2369 }
2370 else
2371 {
2372 if ((given & 0x02000000) == 0)
2373 {
05413229 2374 offset = given & 0xfff;
62b3e311
PB
2375 if (offset)
2376 func (stream, "], #%s%d",
c1e26897 2377 NEGATIVE_BIT_SET ? "-" : "", offset);
62b3e311
PB
2378 else
2379 func (stream, "]");
2380 }
2381 else
2382 {
2383 func (stream, "], %s",
c1e26897 2384 NEGATIVE_BIT_SET ? "-" : "");
78c66db8 2385 arm_decode_shift (given, func, stream, TRUE);
62b3e311
PB
2386 }
2387 }
2388 }
05413229
NC
2389
2390 return (signed long) offset;
62b3e311
PB
2391}
2392
16980d0b
JB
2393/* Print one neon instruction on INFO->STREAM.
2394 Return TRUE if the instuction matched, FALSE if this is not a
2395 recognised neon instruction. */
2396
2397static bfd_boolean
2398print_insn_neon (struct disassemble_info *info, long given, bfd_boolean thumb)
2399{
2400 const struct opcode32 *insn;
2401 void *stream = info->stream;
2402 fprintf_ftype func = info->fprintf_func;
2403
2404 if (thumb)
2405 {
2406 if ((given & 0xef000000) == 0xef000000)
2407 {
0313a2b8 2408 /* Move bit 28 to bit 24 to translate Thumb2 to ARM encoding. */
16980d0b
JB
2409 unsigned long bit28 = given & (1 << 28);
2410
2411 given &= 0x00ffffff;
2412 if (bit28)
2413 given |= 0xf3000000;
2414 else
2415 given |= 0xf2000000;
2416 }
2417 else if ((given & 0xff000000) == 0xf9000000)
2418 given ^= 0xf9000000 ^ 0xf4000000;
2419 else
2420 return FALSE;
2421 }
2422
2423 for (insn = neon_opcodes; insn->assembler; insn++)
2424 {
2425 if ((given & insn->mask) == insn->value)
2426 {
05413229 2427 signed long value_in_comment = 0;
16980d0b
JB
2428 const char *c;
2429
2430 for (c = insn->assembler; *c; c++)
2431 {
2432 if (*c == '%')
2433 {
2434 switch (*++c)
2435 {
2436 case '%':
2437 func (stream, "%%");
2438 break;
2439
c22aaad1
PB
2440 case 'c':
2441 if (thumb && ifthen_state)
2442 func (stream, "%s", arm_conditional[IFTHEN_COND]);
2443 break;
2444
16980d0b
JB
2445 case 'A':
2446 {
2447 static const unsigned char enc[16] =
2448 {
2449 0x4, 0x14, /* st4 0,1 */
2450 0x4, /* st1 2 */
2451 0x4, /* st2 3 */
2452 0x3, /* st3 4 */
2453 0x13, /* st3 5 */
2454 0x3, /* st1 6 */
2455 0x1, /* st1 7 */
2456 0x2, /* st2 8 */
2457 0x12, /* st2 9 */
2458 0x2, /* st1 10 */
2459 0, 0, 0, 0, 0
2460 };
2461 int rd = ((given >> 12) & 0xf) | (((given >> 22) & 1) << 4);
2462 int rn = ((given >> 16) & 0xf);
2463 int rm = ((given >> 0) & 0xf);
2464 int align = ((given >> 4) & 0x3);
2465 int type = ((given >> 8) & 0xf);
2466 int n = enc[type] & 0xf;
2467 int stride = (enc[type] >> 4) + 1;
2468 int ix;
2469
2470 func (stream, "{");
2471 if (stride > 1)
2472 for (ix = 0; ix != n; ix++)
2473 func (stream, "%sd%d", ix ? "," : "", rd + ix * stride);
2474 else if (n == 1)
2475 func (stream, "d%d", rd);
2476 else
2477 func (stream, "d%d-d%d", rd, rd + n - 1);
2478 func (stream, "}, [%s", arm_regnames[rn]);
2479 if (align)
8e560766 2480 func (stream, " :%d", 32 << align);
16980d0b
JB
2481 func (stream, "]");
2482 if (rm == 0xd)
2483 func (stream, "!");
2484 else if (rm != 0xf)
2485 func (stream, ", %s", arm_regnames[rm]);
2486 }
2487 break;
2488
2489 case 'B':
2490 {
2491 int rd = ((given >> 12) & 0xf) | (((given >> 22) & 1) << 4);
2492 int rn = ((given >> 16) & 0xf);
2493 int rm = ((given >> 0) & 0xf);
2494 int idx_align = ((given >> 4) & 0xf);
2495 int align = 0;
2496 int size = ((given >> 10) & 0x3);
2497 int idx = idx_align >> (size + 1);
2498 int length = ((given >> 8) & 3) + 1;
2499 int stride = 1;
2500 int i;
2501
2502 if (length > 1 && size > 0)
2503 stride = (idx_align & (1 << size)) ? 2 : 1;
2504
2505 switch (length)
2506 {
2507 case 1:
2508 {
2509 int amask = (1 << size) - 1;
2510 if ((idx_align & (1 << size)) != 0)
2511 return FALSE;
2512 if (size > 0)
2513 {
2514 if ((idx_align & amask) == amask)
2515 align = 8 << size;
2516 else if ((idx_align & amask) != 0)
2517 return FALSE;
2518 }
2519 }
2520 break;
2521
2522 case 2:
2523 if (size == 2 && (idx_align & 2) != 0)
2524 return FALSE;
2525 align = (idx_align & 1) ? 16 << size : 0;
2526 break;
2527
2528 case 3:
2529 if ((size == 2 && (idx_align & 3) != 0)
2530 || (idx_align & 1) != 0)
2531 return FALSE;
2532 break;
2533
2534 case 4:
2535 if (size == 2)
2536 {
2537 if ((idx_align & 3) == 3)
2538 return FALSE;
2539 align = (idx_align & 3) * 64;
2540 }
2541 else
2542 align = (idx_align & 1) ? 32 << size : 0;
2543 break;
2544
2545 default:
2546 abort ();
2547 }
2548
2549 func (stream, "{");
2550 for (i = 0; i < length; i++)
2551 func (stream, "%sd%d[%d]", (i == 0) ? "" : ",",
2552 rd + i * stride, idx);
2553 func (stream, "}, [%s", arm_regnames[rn]);
2554 if (align)
8e560766 2555 func (stream, " :%d", align);
16980d0b
JB
2556 func (stream, "]");
2557 if (rm == 0xd)
2558 func (stream, "!");
2559 else if (rm != 0xf)
2560 func (stream, ", %s", arm_regnames[rm]);
2561 }
2562 break;
2563
2564 case 'C':
2565 {
2566 int rd = ((given >> 12) & 0xf) | (((given >> 22) & 1) << 4);
2567 int rn = ((given >> 16) & 0xf);
2568 int rm = ((given >> 0) & 0xf);
2569 int align = ((given >> 4) & 0x1);
2570 int size = ((given >> 6) & 0x3);
2571 int type = ((given >> 8) & 0x3);
2572 int n = type + 1;
2573 int stride = ((given >> 5) & 0x1);
2574 int ix;
2575
2576 if (stride && (n == 1))
2577 n++;
2578 else
2579 stride++;
2580
2581 func (stream, "{");
2582 if (stride > 1)
2583 for (ix = 0; ix != n; ix++)
2584 func (stream, "%sd%d[]", ix ? "," : "", rd + ix * stride);
2585 else if (n == 1)
2586 func (stream, "d%d[]", rd);
2587 else
2588 func (stream, "d%d[]-d%d[]", rd, rd + n - 1);
2589 func (stream, "}, [%s", arm_regnames[rn]);
2590 if (align)
2591 {
91d6fa6a 2592 align = (8 * (type + 1)) << size;
16980d0b
JB
2593 if (type == 3)
2594 align = (size > 1) ? align >> 1 : align;
2595 if (type == 2 || (type == 0 && !size))
8e560766 2596 func (stream, " :<bad align %d>", align);
16980d0b 2597 else
8e560766 2598 func (stream, " :%d", align);
16980d0b
JB
2599 }
2600 func (stream, "]");
2601 if (rm == 0xd)
2602 func (stream, "!");
2603 else if (rm != 0xf)
2604 func (stream, ", %s", arm_regnames[rm]);
2605 }
2606 break;
2607
2608 case 'D':
2609 {
2610 int raw_reg = (given & 0xf) | ((given >> 1) & 0x10);
2611 int size = (given >> 20) & 3;
2612 int reg = raw_reg & ((4 << size) - 1);
2613 int ix = raw_reg >> size >> 2;
2614
2615 func (stream, "d%d[%d]", reg, ix);
2616 }
2617 break;
2618
2619 case 'E':
fe56b6ce 2620 /* Neon encoded constant for mov, mvn, vorr, vbic. */
16980d0b
JB
2621 {
2622 int bits = 0;
2623 int cmode = (given >> 8) & 0xf;
2624 int op = (given >> 5) & 0x1;
2625 unsigned long value = 0, hival = 0;
2626 unsigned shift;
2627 int size = 0;
0dbde4cf 2628 int isfloat = 0;
16980d0b
JB
2629
2630 bits |= ((given >> 24) & 1) << 7;
2631 bits |= ((given >> 16) & 7) << 4;
2632 bits |= ((given >> 0) & 15) << 0;
2633
2634 if (cmode < 8)
2635 {
2636 shift = (cmode >> 1) & 3;
fe56b6ce 2637 value = (unsigned long) bits << (8 * shift);
16980d0b
JB
2638 size = 32;
2639 }
2640 else if (cmode < 12)
2641 {
2642 shift = (cmode >> 1) & 1;
fe56b6ce 2643 value = (unsigned long) bits << (8 * shift);
16980d0b
JB
2644 size = 16;
2645 }
2646 else if (cmode < 14)
2647 {
2648 shift = (cmode & 1) + 1;
fe56b6ce 2649 value = (unsigned long) bits << (8 * shift);
16980d0b
JB
2650 value |= (1ul << (8 * shift)) - 1;
2651 size = 32;
2652 }
2653 else if (cmode == 14)
2654 {
2655 if (op)
2656 {
fe56b6ce 2657 /* Bit replication into bytes. */
16980d0b
JB
2658 int ix;
2659 unsigned long mask;
2660
2661 value = 0;
2662 hival = 0;
2663 for (ix = 7; ix >= 0; ix--)
2664 {
2665 mask = ((bits >> ix) & 1) ? 0xff : 0;
2666 if (ix <= 3)
2667 value = (value << 8) | mask;
2668 else
2669 hival = (hival << 8) | mask;
2670 }
2671 size = 64;
2672 }
2673 else
2674 {
fe56b6ce
NC
2675 /* Byte replication. */
2676 value = (unsigned long) bits;
16980d0b
JB
2677 size = 8;
2678 }
2679 }
2680 else if (!op)
2681 {
fe56b6ce 2682 /* Floating point encoding. */
16980d0b
JB
2683 int tmp;
2684
fe56b6ce
NC
2685 value = (unsigned long) (bits & 0x7f) << 19;
2686 value |= (unsigned long) (bits & 0x80) << 24;
16980d0b 2687 tmp = bits & 0x40 ? 0x3c : 0x40;
fe56b6ce 2688 value |= (unsigned long) tmp << 24;
16980d0b 2689 size = 32;
0dbde4cf 2690 isfloat = 1;
16980d0b
JB
2691 }
2692 else
2693 {
2694 func (stream, "<illegal constant %.8x:%x:%x>",
2695 bits, cmode, op);
2696 size = 32;
2697 break;
2698 }
2699 switch (size)
2700 {
2701 case 8:
2702 func (stream, "#%ld\t; 0x%.2lx", value, value);
2703 break;
2704
2705 case 16:
2706 func (stream, "#%ld\t; 0x%.4lx", value, value);
2707 break;
2708
2709 case 32:
0dbde4cf
JB
2710 if (isfloat)
2711 {
2712 unsigned char valbytes[4];
2713 double fvalue;
2714
2715 /* Do this a byte at a time so we don't have to
2716 worry about the host's endianness. */
2717 valbytes[0] = value & 0xff;
2718 valbytes[1] = (value >> 8) & 0xff;
2719 valbytes[2] = (value >> 16) & 0xff;
2720 valbytes[3] = (value >> 24) & 0xff;
2721
2722 floatformat_to_double
c1e26897
NC
2723 (& floatformat_ieee_single_little, valbytes,
2724 & fvalue);
0dbde4cf
JB
2725
2726 func (stream, "#%.7g\t; 0x%.8lx", fvalue,
2727 value);
2728 }
2729 else
4e9d3b81 2730 func (stream, "#%ld\t; 0x%.8lx",
9d82ec38
MGD
2731 (long) (((value & 0x80000000L) != 0)
2732 ? value | ~0xffffffffL : value),
c1e26897 2733 value);
16980d0b
JB
2734 break;
2735
2736 case 64:
2737 func (stream, "#0x%.8lx%.8lx", hival, value);
2738 break;
2739
2740 default:
2741 abort ();
2742 }
2743 }
2744 break;
2745
2746 case 'F':
2747 {
2748 int regno = ((given >> 16) & 0xf) | ((given >> (7 - 4)) & 0x10);
2749 int num = (given >> 8) & 0x3;
2750
2751 if (!num)
2752 func (stream, "{d%d}", regno);
2753 else if (num + regno >= 32)
2754 func (stream, "{d%d-<overflow reg d%d}", regno, regno + num);
2755 else
2756 func (stream, "{d%d-d%d}", regno, regno + num);
2757 }
2758 break;
2759
2760
2761 case '0': case '1': case '2': case '3': case '4':
2762 case '5': case '6': case '7': case '8': case '9':
2763 {
2764 int width;
2765 unsigned long value;
2766
2767 c = arm_decode_bitfield (c, given, &value, &width);
2768
2769 switch (*c)
2770 {
2771 case 'r':
2772 func (stream, "%s", arm_regnames[value]);
2773 break;
2774 case 'd':
2775 func (stream, "%ld", value);
05413229 2776 value_in_comment = value;
16980d0b
JB
2777 break;
2778 case 'e':
2779 func (stream, "%ld", (1ul << width) - value);
2780 break;
2781
2782 case 'S':
2783 case 'T':
2784 case 'U':
05413229 2785 /* Various width encodings. */
16980d0b
JB
2786 {
2787 int base = 8 << (*c - 'S'); /* 8,16 or 32 */
2788 int limit;
2789 unsigned low, high;
2790
2791 c++;
2792 if (*c >= '0' && *c <= '9')
2793 limit = *c - '0';
2794 else if (*c >= 'a' && *c <= 'f')
2795 limit = *c - 'a' + 10;
2796 else
2797 abort ();
2798 low = limit >> 2;
2799 high = limit & 3;
2800
2801 if (value < low || value > high)
2802 func (stream, "<illegal width %d>", base << value);
2803 else
2804 func (stream, "%d", base << value);
2805 }
2806 break;
2807 case 'R':
2808 if (given & (1 << 6))
2809 goto Q;
2810 /* FALLTHROUGH */
2811 case 'D':
2812 func (stream, "d%ld", value);
2813 break;
2814 case 'Q':
2815 Q:
2816 if (value & 1)
2817 func (stream, "<illegal reg q%ld.5>", value >> 1);
2818 else
2819 func (stream, "q%ld", value >> 1);
2820 break;
2821
2822 case '`':
2823 c++;
2824 if (value == 0)
2825 func (stream, "%c", *c);
2826 break;
2827 case '\'':
2828 c++;
2829 if (value == ((1ul << width) - 1))
2830 func (stream, "%c", *c);
2831 break;
2832 case '?':
fe56b6ce 2833 func (stream, "%c", c[(1 << width) - (int) value]);
16980d0b
JB
2834 c += 1 << width;
2835 break;
2836 default:
2837 abort ();
2838 }
2839 break;
2840
2841 default:
2842 abort ();
2843 }
2844 }
2845 }
2846 else
2847 func (stream, "%c", *c);
2848 }
05413229
NC
2849
2850 if (value_in_comment > 32 || value_in_comment < -16)
2851 func (stream, "\t; 0x%lx", value_in_comment);
2852
16980d0b
JB
2853 return TRUE;
2854 }
2855 }
2856 return FALSE;
2857}
2858
4a5329c6
ZW
2859/* Print one ARM instruction from PC on INFO->STREAM. */
2860
2861static void
2862print_insn_arm (bfd_vma pc, struct disassemble_info *info, long given)
252b5132 2863{
6b5d3a4d 2864 const struct opcode32 *insn;
6a51a8a8 2865 void *stream = info->stream;
6b5d3a4d 2866 fprintf_ftype func = info->fprintf_func;
b0e28b39 2867 struct arm_private_data *private_data = info->private_data;
252b5132 2868
16980d0b
JB
2869 if (print_insn_coprocessor (pc, info, given, FALSE))
2870 return;
2871
2872 if (print_insn_neon (info, given, FALSE))
8f06b2d8
PB
2873 return;
2874
252b5132
RH
2875 for (insn = arm_opcodes; insn->assembler; insn++)
2876 {
0313a2b8
NC
2877 if ((given & insn->mask) != insn->value)
2878 continue;
2879
b0e28b39 2880 if ((insn->arch & private_data->features.core) == 0)
0313a2b8
NC
2881 continue;
2882
2883 /* Special case: an instruction with all bits set in the condition field
2884 (0xFnnn_nnnn) is only matched if all those bits are set in insn->mask,
2885 or by the catchall at the end of the table. */
2886 if ((given & 0xF0000000) != 0xF0000000
2887 || (insn->mask & 0xF0000000) == 0xF0000000
2888 || (insn->mask == 0 && insn->value == 0))
252b5132 2889 {
ff4a8d2b
NC
2890 unsigned long u_reg = 16;
2891 unsigned long U_reg = 16;
ab8e2090 2892 bfd_boolean is_unpredictable = FALSE;
05413229 2893 signed long value_in_comment = 0;
6b5d3a4d 2894 const char *c;
b34976b6 2895
252b5132
RH
2896 for (c = insn->assembler; *c; c++)
2897 {
2898 if (*c == '%')
2899 {
c1e26897
NC
2900 bfd_boolean allow_unpredictable = FALSE;
2901
252b5132
RH
2902 switch (*++c)
2903 {
2904 case '%':
2905 func (stream, "%%");
2906 break;
2907
2908 case 'a':
05413229 2909 value_in_comment = print_arm_address (pc, info, given);
62b3e311 2910 break;
252b5132 2911
62b3e311
PB
2912 case 'P':
2913 /* Set P address bit and use normal address
2914 printing routine. */
c1e26897 2915 value_in_comment = print_arm_address (pc, info, given | (1 << P_BIT));
252b5132
RH
2916 break;
2917
c1e26897
NC
2918 case 'S':
2919 allow_unpredictable = TRUE;
252b5132
RH
2920 case 's':
2921 if ((given & 0x004f0000) == 0x004f0000)
2922 {
58efb6c0 2923 /* PC relative with immediate offset. */
252b5132 2924 int offset = ((given & 0xf00) >> 4) | (given & 0xf);
b34976b6 2925
c1e26897
NC
2926 if (NEGATIVE_BIT_SET)
2927 offset = - offset;
b34976b6 2928
aefd8a40
NC
2929 if (PRE_BIT_SET)
2930 {
945ee430
NC
2931 if (offset)
2932 func (stream, "[pc, #%d]\t; ", offset);
2933 else
2934 func (stream, "[pc]\t; ");
aefd8a40
NC
2935 info->print_address_func (offset + pc + 8, info);
2936 }
2937 else
2938 {
2939 func (stream, "[pc], #%d", offset);
ff4a8d2b
NC
2940 if (! allow_unpredictable)
2941 is_unpredictable = TRUE;
aefd8a40 2942 }
252b5132
RH
2943 }
2944 else
2945 {
fe56b6ce
NC
2946 int offset = ((given & 0xf00) >> 4) | (given & 0xf);
2947
c1e26897
NC
2948 if (NEGATIVE_BIT_SET)
2949 offset = - offset;
fe56b6ce 2950
b34976b6 2951 func (stream, "[%s",
252b5132 2952 arm_regnames[(given >> 16) & 0xf]);
fe56b6ce 2953
c1e26897 2954 if (PRE_BIT_SET)
252b5132 2955 {
c1e26897 2956 if (IMMEDIATE_BIT_SET)
252b5132 2957 {
945ee430
NC
2958 if (WRITEBACK_BIT_SET)
2959 /* Immediate Pre-indexed. */
2960 /* PR 10924: Offset must be printed, even if it is zero. */
2961 func (stream, ", #%d", offset);
2962 else if (offset)
2963 /* Immediate Offset: printing zero offset is optional. */
2964 func (stream, ", #%d", offset);
2965
fe56b6ce 2966 value_in_comment = offset;
252b5132 2967 }
945ee430 2968 else
ff4a8d2b
NC
2969 {
2970 /* Register Offset or Register Pre-Indexed. */
2971 func (stream, ", %s%s",
2972 NEGATIVE_BIT_SET ? "-" : "",
2973 arm_regnames[given & 0xf]);
2974
2975 /* Writing back to the register that is the source/
2976 destination of the load/store is unpredictable. */
2977 if (! allow_unpredictable
2978 && WRITEBACK_BIT_SET
2979 && ((given & 0xf) == ((given >> 12) & 0xf)))
2980 is_unpredictable = TRUE;
2981 }
252b5132 2982
b34976b6 2983 func (stream, "]%s",
c1e26897 2984 WRITEBACK_BIT_SET ? "!" : "");
252b5132 2985 }
945ee430 2986 else
252b5132 2987 {
c1e26897 2988 if (IMMEDIATE_BIT_SET)
252b5132 2989 {
945ee430 2990 /* Immediate Post-indexed. */
aefd8a40
NC
2991 /* PR 10924: Offset must be printed, even if it is zero. */
2992 func (stream, "], #%d", offset);
fe56b6ce 2993 value_in_comment = offset;
252b5132 2994 }
945ee430 2995 else
ff4a8d2b
NC
2996 {
2997 /* Register Post-indexed. */
2998 func (stream, "], %s%s",
2999 NEGATIVE_BIT_SET ? "-" : "",
3000 arm_regnames[given & 0xf]);
3001
3002 /* Writing back to the register that is the source/
3003 destination of the load/store is unpredictable. */
3004 if (! allow_unpredictable
3005 && (given & 0xf) == ((given >> 12) & 0xf))
3006 is_unpredictable = TRUE;
3007 }
c1e26897 3008
07a28fab
NC
3009 if (! allow_unpredictable)
3010 {
3011 /* Writeback is automatically implied by post- addressing.
3012 Setting the W bit is unnecessary and ARM specify it as
3013 being unpredictable. */
3014 if (WRITEBACK_BIT_SET
3015 /* Specifying the PC register as the post-indexed
3016 registers is also unpredictable. */
ab8e2090
NC
3017 || (! IMMEDIATE_BIT_SET && ((given & 0xf) == 0xf)))
3018 is_unpredictable = TRUE;
07a28fab 3019 }
252b5132
RH
3020 }
3021 }
3022 break;
b34976b6 3023
252b5132 3024 case 'b':
6b5d3a4d
ZW
3025 {
3026 int disp = (((given & 0xffffff) ^ 0x800000) - 0x800000);
05413229 3027 info->print_address_func (disp * 4 + pc + 8, info);
6b5d3a4d 3028 }
252b5132
RH
3029 break;
3030
3031 case 'c':
c22aaad1
PB
3032 if (((given >> 28) & 0xf) != 0xe)
3033 func (stream, "%s",
3034 arm_conditional [(given >> 28) & 0xf]);
252b5132
RH
3035 break;
3036
3037 case 'm':
3038 {
3039 int started = 0;
3040 int reg;
3041
3042 func (stream, "{");
3043 for (reg = 0; reg < 16; reg++)
3044 if ((given & (1 << reg)) != 0)
3045 {
3046 if (started)
3047 func (stream, ", ");
3048 started = 1;
3049 func (stream, "%s", arm_regnames[reg]);
3050 }
3051 func (stream, "}");
ab8e2090
NC
3052 if (! started)
3053 is_unpredictable = TRUE;
252b5132
RH
3054 }
3055 break;
3056
37b37b2d 3057 case 'q':
78c66db8 3058 arm_decode_shift (given, func, stream, FALSE);
37b37b2d
RE
3059 break;
3060
252b5132
RH
3061 case 'o':
3062 if ((given & 0x02000000) != 0)
3063 {
3064 int rotate = (given & 0xf00) >> 7;
3065 int immed = (given & 0xff);
fe56b6ce 3066
9f20bbfd
NC
3067 immed = (((immed << (32 - rotate))
3068 | (immed >> rotate)) & 0xffffffff);
fe56b6ce
NC
3069 func (stream, "#%d", immed);
3070 value_in_comment = immed;
252b5132
RH
3071 }
3072 else
78c66db8 3073 arm_decode_shift (given, func, stream, TRUE);
252b5132
RH
3074 break;
3075
3076 case 'p':
3077 if ((given & 0x0000f000) == 0x0000f000)
aefd8a40
NC
3078 {
3079 /* The p-variants of tst/cmp/cmn/teq are the pre-V6
3080 mechanism for setting PSR flag bits. They are
3081 obsolete in V6 onwards. */
b0e28b39 3082 if ((private_data->features.core & ARM_EXT_V6) == 0)
aefd8a40
NC
3083 func (stream, "p");
3084 }
252b5132
RH
3085 break;
3086
3087 case 't':
3088 if ((given & 0x01200000) == 0x00200000)
3089 func (stream, "t");
3090 break;
3091
252b5132 3092 case 'A':
05413229
NC
3093 {
3094 int offset = given & 0xff;
f02232aa 3095
05413229 3096 value_in_comment = offset * 4;
c1e26897 3097 if (NEGATIVE_BIT_SET)
05413229 3098 value_in_comment = - value_in_comment;
f02232aa 3099
05413229 3100 func (stream, "[%s", arm_regnames [(given >> 16) & 0xf]);
f02232aa 3101
c1e26897 3102 if (PRE_BIT_SET)
05413229
NC
3103 {
3104 if (offset)
fe56b6ce
NC
3105 func (stream, ", #%d]%s",
3106 value_in_comment,
c1e26897 3107 WRITEBACK_BIT_SET ? "!" : "");
05413229
NC
3108 else
3109 func (stream, "]");
3110 }
3111 else
3112 {
3113 func (stream, "]");
f02232aa 3114
c1e26897 3115 if (WRITEBACK_BIT_SET)
05413229
NC
3116 {
3117 if (offset)
fe56b6ce 3118 func (stream, ", #%d", value_in_comment);
05413229
NC
3119 }
3120 else
fe56b6ce
NC
3121 {
3122 func (stream, ", {%d}", offset);
3123 value_in_comment = offset;
3124 }
05413229
NC
3125 }
3126 }
252b5132
RH
3127 break;
3128
077b8428
NC
3129 case 'B':
3130 /* Print ARM V5 BLX(1) address: pc+25 bits. */
3131 {
3132 bfd_vma address;
3133 bfd_vma offset = 0;
b34976b6 3134
c1e26897 3135 if (! NEGATIVE_BIT_SET)
077b8428
NC
3136 /* Is signed, hi bits should be ones. */
3137 offset = (-1) ^ 0x00ffffff;
3138
3139 /* Offset is (SignExtend(offset field)<<2). */
3140 offset += given & 0x00ffffff;
3141 offset <<= 2;
3142 address = offset + pc + 8;
b34976b6 3143
8f06b2d8
PB
3144 if (given & 0x01000000)
3145 /* H bit allows addressing to 2-byte boundaries. */
3146 address += 2;
b1ee46c5 3147
8f06b2d8 3148 info->print_address_func (address, info);
b1ee46c5 3149 }
b1ee46c5
AH
3150 break;
3151
252b5132 3152 case 'C':
6eeeb4b4
AO
3153 func (stream, "_");
3154 if (given & 0x80000)
3155 func (stream, "f");
3156 if (given & 0x40000)
3157 func (stream, "s");
3158 if (given & 0x20000)
3159 func (stream, "x");
3160 if (given & 0x10000)
3161 func (stream, "c");
252b5132
RH
3162 break;
3163
62b3e311 3164 case 'U':
52e7f43d 3165 if ((given & 0xf0) == 0x60)
62b3e311 3166 {
52e7f43d
RE
3167 switch (given & 0xf)
3168 {
3169 case 0xf: func (stream, "sy"); break;
3170 default:
3171 func (stream, "#%d", (int) given & 0xf);
3172 break;
3173 }
3174 }
3175 else
3176 {
3177 switch (given & 0xf)
3178 {
3179 case 0xf: func (stream, "sy"); break;
3180 case 0x7: func (stream, "un"); break;
3181 case 0xe: func (stream, "st"); break;
3182 case 0x6: func (stream, "unst"); break;
3183 case 0xb: func (stream, "ish"); break;
3184 case 0xa: func (stream, "ishst"); break;
3185 case 0x3: func (stream, "osh"); break;
3186 case 0x2: func (stream, "oshst"); break;
3187 default:
3188 func (stream, "#%d", (int) given & 0xf);
3189 break;
3190 }
62b3e311
PB
3191 }
3192 break;
3193
b34976b6 3194 case '0': case '1': case '2': case '3': case '4':
252b5132
RH
3195 case '5': case '6': case '7': case '8': case '9':
3196 {
16980d0b
JB
3197 int width;
3198 unsigned long value;
252b5132 3199
16980d0b
JB
3200 c = arm_decode_bitfield (c, given, &value, &width);
3201
252b5132
RH
3202 switch (*c)
3203 {
ab8e2090
NC
3204 case 'R':
3205 if (value == 15)
3206 is_unpredictable = TRUE;
3207 /* Fall through. */
16980d0b 3208 case 'r':
ff4a8d2b
NC
3209 if (c[1] == 'u')
3210 {
3211 /* Eat the 'u' character. */
3212 ++ c;
3213
3214 if (u_reg == value)
3215 is_unpredictable = TRUE;
3216 u_reg = value;
3217 }
3218 if (c[1] == 'U')
3219 {
3220 /* Eat the 'U' character. */
3221 ++ c;
3222
3223 if (U_reg == value)
3224 is_unpredictable = TRUE;
3225 U_reg = value;
3226 }
16980d0b
JB
3227 func (stream, "%s", arm_regnames[value]);
3228 break;
3229 case 'd':
3230 func (stream, "%ld", value);
05413229 3231 value_in_comment = value;
16980d0b
JB
3232 break;
3233 case 'b':
3234 func (stream, "%ld", value * 8);
05413229 3235 value_in_comment = value * 8;
16980d0b
JB
3236 break;
3237 case 'W':
3238 func (stream, "%ld", value + 1);
05413229 3239 value_in_comment = value + 1;
16980d0b
JB
3240 break;
3241 case 'x':
3242 func (stream, "0x%08lx", value);
3243
3244 /* Some SWI instructions have special
3245 meanings. */
3246 if ((given & 0x0fffffff) == 0x0FF00000)
3247 func (stream, "\t; IMB");
3248 else if ((given & 0x0fffffff) == 0x0FF00001)
3249 func (stream, "\t; IMBRange");
3250 break;
3251 case 'X':
3252 func (stream, "%01lx", value & 0xf);
05413229 3253 value_in_comment = value;
252b5132
RH
3254 break;
3255 case '`':
3256 c++;
16980d0b 3257 if (value == 0)
252b5132
RH
3258 func (stream, "%c", *c);
3259 break;
3260 case '\'':
3261 c++;
16980d0b 3262 if (value == ((1ul << width) - 1))
252b5132
RH
3263 func (stream, "%c", *c);
3264 break;
3265 case '?':
fe56b6ce 3266 func (stream, "%c", c[(1 << width) - (int) value]);
16980d0b 3267 c += 1 << width;
252b5132
RH
3268 break;
3269 default:
3270 abort ();
3271 }
3272 break;
3273
0dd132b6
NC
3274 case 'e':
3275 {
3276 int imm;
3277
3278 imm = (given & 0xf) | ((given & 0xfff00) >> 4);
3279 func (stream, "%d", imm);
fe56b6ce 3280 value_in_comment = imm;
0dd132b6
NC
3281 }
3282 break;
3283
0a003adc
ZW
3284 case 'E':
3285 /* LSB and WIDTH fields of BFI or BFC. The machine-
3286 language instruction encodes LSB and MSB. */
3287 {
3288 long msb = (given & 0x001f0000) >> 16;
3289 long lsb = (given & 0x00000f80) >> 7;
91d6fa6a 3290 long w = msb - lsb + 1;
fe56b6ce 3291
91d6fa6a
NC
3292 if (w > 0)
3293 func (stream, "#%lu, #%lu", lsb, w);
0a003adc
ZW
3294 else
3295 func (stream, "(invalid: %lu:%lu)", lsb, msb);
3296 }
3297 break;
3298
3299 case 'V':
3300 /* 16-bit unsigned immediate from a MOVT or MOVW
3301 instruction, encoded in bits 0:11 and 15:19. */
3302 {
3303 long hi = (given & 0x000f0000) >> 4;
3304 long lo = (given & 0x00000fff);
3305 long imm16 = hi | lo;
fe56b6ce
NC
3306
3307 func (stream, "#%lu", imm16);
3308 value_in_comment = imm16;
0a003adc
ZW
3309 }
3310 break;
3311
252b5132
RH
3312 default:
3313 abort ();
3314 }
3315 }
3316 }
3317 else
3318 func (stream, "%c", *c);
3319 }
05413229
NC
3320
3321 if (value_in_comment > 32 || value_in_comment < -16)
d1aaab3c 3322 func (stream, "\t; 0x%lx", (value_in_comment & 0xffffffffUL));
ab8e2090
NC
3323
3324 if (is_unpredictable)
3325 func (stream, UNPREDICTABLE_INSTRUCTION);
ff4a8d2b 3326
4a5329c6 3327 return;
252b5132
RH
3328 }
3329 }
3330 abort ();
3331}
3332
4a5329c6 3333/* Print one 16-bit Thumb instruction from PC on INFO->STREAM. */
baf0cc5e 3334
4a5329c6
ZW
3335static void
3336print_insn_thumb16 (bfd_vma pc, struct disassemble_info *info, long given)
252b5132 3337{
6b5d3a4d 3338 const struct opcode16 *insn;
6a51a8a8
AM
3339 void *stream = info->stream;
3340 fprintf_ftype func = info->fprintf_func;
252b5132
RH
3341
3342 for (insn = thumb_opcodes; insn->assembler; insn++)
c19d1205
ZW
3343 if ((given & insn->mask) == insn->value)
3344 {
05413229 3345 signed long value_in_comment = 0;
6b5d3a4d 3346 const char *c = insn->assembler;
05413229 3347
c19d1205
ZW
3348 for (; *c; c++)
3349 {
3350 int domaskpc = 0;
3351 int domasklr = 0;
3352
3353 if (*c != '%')
3354 {
3355 func (stream, "%c", *c);
3356 continue;
3357 }
252b5132 3358
c19d1205
ZW
3359 switch (*++c)
3360 {
3361 case '%':
3362 func (stream, "%%");
3363 break;
b34976b6 3364
c22aaad1
PB
3365 case 'c':
3366 if (ifthen_state)
3367 func (stream, "%s", arm_conditional[IFTHEN_COND]);
3368 break;
3369
3370 case 'C':
3371 if (ifthen_state)
3372 func (stream, "%s", arm_conditional[IFTHEN_COND]);
3373 else
3374 func (stream, "s");
3375 break;
3376
3377 case 'I':
3378 {
3379 unsigned int tmp;
3380
3381 ifthen_next_state = given & 0xff;
3382 for (tmp = given << 1; tmp & 0xf; tmp <<= 1)
3383 func (stream, ((given ^ tmp) & 0x10) ? "e" : "t");
3384 func (stream, "\t%s", arm_conditional[(given >> 4) & 0xf]);
3385 }
3386 break;
3387
3388 case 'x':
3389 if (ifthen_next_state)
3390 func (stream, "\t; unpredictable branch in IT block\n");
3391 break;
3392
3393 case 'X':
3394 if (ifthen_state)
3395 func (stream, "\t; unpredictable <IT:%s>",
3396 arm_conditional[IFTHEN_COND]);
3397 break;
3398
c19d1205
ZW
3399 case 'S':
3400 {
3401 long reg;
3402
3403 reg = (given >> 3) & 0x7;
3404 if (given & (1 << 6))
3405 reg += 8;
4f3c3dbb 3406
c19d1205
ZW
3407 func (stream, "%s", arm_regnames[reg]);
3408 }
3409 break;
baf0cc5e 3410
c19d1205 3411 case 'D':
4f3c3dbb 3412 {
c19d1205
ZW
3413 long reg;
3414
3415 reg = given & 0x7;
3416 if (given & (1 << 7))
3417 reg += 8;
3418
3419 func (stream, "%s", arm_regnames[reg]);
4f3c3dbb 3420 }
c19d1205
ZW
3421 break;
3422
3423 case 'N':
3424 if (given & (1 << 8))
3425 domasklr = 1;
3426 /* Fall through. */
3427 case 'O':
3428 if (*c == 'O' && (given & (1 << 8)))
3429 domaskpc = 1;
3430 /* Fall through. */
3431 case 'M':
3432 {
3433 int started = 0;
3434 int reg;
3435
3436 func (stream, "{");
3437
3438 /* It would be nice if we could spot
3439 ranges, and generate the rS-rE format: */
3440 for (reg = 0; (reg < 8); reg++)
3441 if ((given & (1 << reg)) != 0)
3442 {
3443 if (started)
3444 func (stream, ", ");
3445 started = 1;
3446 func (stream, "%s", arm_regnames[reg]);
3447 }
3448
3449 if (domasklr)
3450 {
3451 if (started)
3452 func (stream, ", ");
3453 started = 1;
3454 func (stream, arm_regnames[14] /* "lr" */);
3455 }
3456
3457 if (domaskpc)
3458 {
3459 if (started)
3460 func (stream, ", ");
3461 func (stream, arm_regnames[15] /* "pc" */);
3462 }
3463
3464 func (stream, "}");
3465 }
3466 break;
3467
4547cb56
NC
3468 case 'W':
3469 /* Print writeback indicator for a LDMIA. We are doing a
3470 writeback if the base register is not in the register
3471 mask. */
3472 if ((given & (1 << ((given & 0x0700) >> 8))) == 0)
3473 func (stream, "!");
3474 break;
3475
c19d1205
ZW
3476 case 'b':
3477 /* Print ARM V6T2 CZB address: pc+4+6 bits. */
3478 {
3479 bfd_vma address = (pc + 4
3480 + ((given & 0x00f8) >> 2)
3481 + ((given & 0x0200) >> 3));
3482 info->print_address_func (address, info);
3483 }
3484 break;
3485
3486 case 's':
3487 /* Right shift immediate -- bits 6..10; 1-31 print
3488 as themselves, 0 prints as 32. */
3489 {
3490 long imm = (given & 0x07c0) >> 6;
3491 if (imm == 0)
3492 imm = 32;
0fd3a477 3493 func (stream, "#%ld", imm);
c19d1205
ZW
3494 }
3495 break;
3496
3497 case '0': case '1': case '2': case '3': case '4':
3498 case '5': case '6': case '7': case '8': case '9':
3499 {
3500 int bitstart = *c++ - '0';
3501 int bitend = 0;
3502
3503 while (*c >= '0' && *c <= '9')
3504 bitstart = (bitstart * 10) + *c++ - '0';
3505
3506 switch (*c)
3507 {
3508 case '-':
3509 {
3510 long reg;
3511
3512 c++;
3513 while (*c >= '0' && *c <= '9')
3514 bitend = (bitend * 10) + *c++ - '0';
3515 if (!bitend)
3516 abort ();
3517 reg = given >> bitstart;
3518 reg &= (2 << (bitend - bitstart)) - 1;
ff4a8d2b 3519
c19d1205
ZW
3520 switch (*c)
3521 {
3522 case 'r':
3523 func (stream, "%s", arm_regnames[reg]);
3524 break;
3525
3526 case 'd':
0fd3a477 3527 func (stream, "%ld", reg);
05413229 3528 value_in_comment = reg;
c19d1205
ZW
3529 break;
3530
3531 case 'H':
0fd3a477 3532 func (stream, "%ld", reg << 1);
05413229 3533 value_in_comment = reg << 1;
c19d1205
ZW
3534 break;
3535
3536 case 'W':
0fd3a477 3537 func (stream, "%ld", reg << 2);
05413229 3538 value_in_comment = reg << 2;
c19d1205
ZW
3539 break;
3540
3541 case 'a':
3542 /* PC-relative address -- the bottom two
3543 bits of the address are dropped
3544 before the calculation. */
3545 info->print_address_func
3546 (((pc + 4) & ~3) + (reg << 2), info);
05413229 3547 value_in_comment = 0;
c19d1205
ZW
3548 break;
3549
3550 case 'x':
0fd3a477 3551 func (stream, "0x%04lx", reg);
c19d1205
ZW
3552 break;
3553
c19d1205
ZW
3554 case 'B':
3555 reg = ((reg ^ (1 << bitend)) - (1 << bitend));
6b5d3a4d 3556 info->print_address_func (reg * 2 + pc + 4, info);
05413229 3557 value_in_comment = 0;
c19d1205
ZW
3558 break;
3559
3560 case 'c':
c22aaad1 3561 func (stream, "%s", arm_conditional [reg]);
c19d1205
ZW
3562 break;
3563
3564 default:
3565 abort ();
3566 }
3567 }
3568 break;
3569
3570 case '\'':
3571 c++;
3572 if ((given & (1 << bitstart)) != 0)
3573 func (stream, "%c", *c);
3574 break;
3575
3576 case '?':
3577 ++c;
3578 if ((given & (1 << bitstart)) != 0)
3579 func (stream, "%c", *c++);
3580 else
3581 func (stream, "%c", *++c);
3582 break;
3583
3584 default:
3585 abort ();
3586 }
3587 }
3588 break;
3589
3590 default:
3591 abort ();
3592 }
3593 }
05413229
NC
3594
3595 if (value_in_comment > 32 || value_in_comment < -16)
3596 func (stream, "\t; 0x%lx", value_in_comment);
4a5329c6 3597 return;
c19d1205
ZW
3598 }
3599
3600 /* No match. */
3601 abort ();
3602}
3603
62b3e311 3604/* Return the name of an V7M special register. */
fe56b6ce 3605
62b3e311
PB
3606static const char *
3607psr_name (int regno)
3608{
3609 switch (regno)
3610 {
3611 case 0: return "APSR";
3612 case 1: return "IAPSR";
3613 case 2: return "EAPSR";
3614 case 3: return "PSR";
3615 case 5: return "IPSR";
3616 case 6: return "EPSR";
3617 case 7: return "IEPSR";
3618 case 8: return "MSP";
3619 case 9: return "PSP";
3620 case 16: return "PRIMASK";
3621 case 17: return "BASEPRI";
3622 case 18: return "BASEPRI_MASK";
3623 case 19: return "FAULTMASK";
3624 case 20: return "CONTROL";
3625 default: return "<unknown>";
3626 }
3627}
3628
4a5329c6
ZW
3629/* Print one 32-bit Thumb instruction from PC on INFO->STREAM. */
3630
3631static void
3632print_insn_thumb32 (bfd_vma pc, struct disassemble_info *info, long given)
c19d1205 3633{
6b5d3a4d 3634 const struct opcode32 *insn;
c19d1205
ZW
3635 void *stream = info->stream;
3636 fprintf_ftype func = info->fprintf_func;
3637
16980d0b
JB
3638 if (print_insn_coprocessor (pc, info, given, TRUE))
3639 return;
3640
3641 if (print_insn_neon (info, given, TRUE))
8f06b2d8
PB
3642 return;
3643
c19d1205
ZW
3644 for (insn = thumb32_opcodes; insn->assembler; insn++)
3645 if ((given & insn->mask) == insn->value)
3646 {
ff4a8d2b 3647 bfd_boolean is_unpredictable = FALSE;
05413229 3648 signed long value_in_comment = 0;
6b5d3a4d 3649 const char *c = insn->assembler;
05413229 3650
c19d1205
ZW
3651 for (; *c; c++)
3652 {
3653 if (*c != '%')
3654 {
3655 func (stream, "%c", *c);
3656 continue;
3657 }
3658
3659 switch (*++c)
3660 {
3661 case '%':
3662 func (stream, "%%");
3663 break;
3664
c22aaad1
PB
3665 case 'c':
3666 if (ifthen_state)
3667 func (stream, "%s", arm_conditional[IFTHEN_COND]);
3668 break;
3669
3670 case 'x':
3671 if (ifthen_next_state)
3672 func (stream, "\t; unpredictable branch in IT block\n");
3673 break;
3674
3675 case 'X':
3676 if (ifthen_state)
3677 func (stream, "\t; unpredictable <IT:%s>",
3678 arm_conditional[IFTHEN_COND]);
3679 break;
3680
c19d1205
ZW
3681 case 'I':
3682 {
3683 unsigned int imm12 = 0;
fe56b6ce 3684
c19d1205
ZW
3685 imm12 |= (given & 0x000000ffu);
3686 imm12 |= (given & 0x00007000u) >> 4;
92e90b6e 3687 imm12 |= (given & 0x04000000u) >> 15;
fe56b6ce
NC
3688 func (stream, "#%u", imm12);
3689 value_in_comment = imm12;
c19d1205
ZW
3690 }
3691 break;
3692
3693 case 'M':
3694 {
3695 unsigned int bits = 0, imm, imm8, mod;
fe56b6ce 3696
c19d1205
ZW
3697 bits |= (given & 0x000000ffu);
3698 bits |= (given & 0x00007000u) >> 4;
3699 bits |= (given & 0x04000000u) >> 15;
3700 imm8 = (bits & 0x0ff);
3701 mod = (bits & 0xf00) >> 8;
3702 switch (mod)
3703 {
3704 case 0: imm = imm8; break;
c1e26897
NC
3705 case 1: imm = ((imm8 << 16) | imm8); break;
3706 case 2: imm = ((imm8 << 24) | (imm8 << 8)); break;
3707 case 3: imm = ((imm8 << 24) | (imm8 << 16) | (imm8 << 8) | imm8); break;
c19d1205
ZW
3708 default:
3709 mod = (bits & 0xf80) >> 7;
3710 imm8 = (bits & 0x07f) | 0x80;
3711 imm = (((imm8 << (32 - mod)) | (imm8 >> mod)) & 0xffffffff);
3712 }
fe56b6ce
NC
3713 func (stream, "#%u", imm);
3714 value_in_comment = imm;
c19d1205
ZW
3715 }
3716 break;
3717
3718 case 'J':
3719 {
3720 unsigned int imm = 0;
fe56b6ce 3721
c19d1205
ZW
3722 imm |= (given & 0x000000ffu);
3723 imm |= (given & 0x00007000u) >> 4;
3724 imm |= (given & 0x04000000u) >> 15;
3725 imm |= (given & 0x000f0000u) >> 4;
fe56b6ce
NC
3726 func (stream, "#%u", imm);
3727 value_in_comment = imm;
c19d1205
ZW
3728 }
3729 break;
3730
3731 case 'K':
3732 {
3733 unsigned int imm = 0;
fe56b6ce 3734
c19d1205
ZW
3735 imm |= (given & 0x000f0000u) >> 16;
3736 imm |= (given & 0x00000ff0u) >> 0;
3737 imm |= (given & 0x0000000fu) << 12;
fe56b6ce
NC
3738 func (stream, "#%u", imm);
3739 value_in_comment = imm;
c19d1205
ZW
3740 }
3741 break;
3742
3743 case 'S':
3744 {
3745 unsigned int reg = (given & 0x0000000fu);
3746 unsigned int stp = (given & 0x00000030u) >> 4;
3747 unsigned int imm = 0;
3748 imm |= (given & 0x000000c0u) >> 6;
3749 imm |= (given & 0x00007000u) >> 10;
3750
3751 func (stream, "%s", arm_regnames[reg]);
3752 switch (stp)
3753 {
3754 case 0:
3755 if (imm > 0)
3756 func (stream, ", lsl #%u", imm);
3757 break;
3758
3759 case 1:
3760 if (imm == 0)
3761 imm = 32;
3762 func (stream, ", lsr #%u", imm);
3763 break;
3764
3765 case 2:
3766 if (imm == 0)
3767 imm = 32;
3768 func (stream, ", asr #%u", imm);
3769 break;
3770
3771 case 3:
3772 if (imm == 0)
3773 func (stream, ", rrx");
3774 else
3775 func (stream, ", ror #%u", imm);
3776 }
3777 }
3778 break;
3779
3780 case 'a':
3781 {
3782 unsigned int Rn = (given & 0x000f0000) >> 16;
c1e26897 3783 unsigned int U = ! NEGATIVE_BIT_SET;
c19d1205
ZW
3784 unsigned int op = (given & 0x00000f00) >> 8;
3785 unsigned int i12 = (given & 0x00000fff);
3786 unsigned int i8 = (given & 0x000000ff);
3787 bfd_boolean writeback = FALSE, postind = FALSE;
3788 int offset = 0;
3789
3790 func (stream, "[%s", arm_regnames[Rn]);
05413229
NC
3791 if (U) /* 12-bit positive immediate offset. */
3792 {
3793 offset = i12;
3794 if (Rn != 15)
3795 value_in_comment = offset;
3796 }
3797 else if (Rn == 15) /* 12-bit negative immediate offset. */
3798 offset = - (int) i12;
3799 else if (op == 0x0) /* Shifted register offset. */
c19d1205
ZW
3800 {
3801 unsigned int Rm = (i8 & 0x0f);
3802 unsigned int sh = (i8 & 0x30) >> 4;
05413229 3803
c19d1205
ZW
3804 func (stream, ", %s", arm_regnames[Rm]);
3805 if (sh)
3806 func (stream, ", lsl #%u", sh);
3807 func (stream, "]");
3808 break;
3809 }
3810 else switch (op)
3811 {
05413229 3812 case 0xE: /* 8-bit positive immediate offset. */
c19d1205
ZW
3813 offset = i8;
3814 break;
3815
05413229 3816 case 0xC: /* 8-bit negative immediate offset. */
c19d1205
ZW
3817 offset = -i8;
3818 break;
3819
05413229 3820 case 0xF: /* 8-bit + preindex with wb. */
c19d1205
ZW
3821 offset = i8;
3822 writeback = TRUE;
3823 break;
3824
05413229 3825 case 0xD: /* 8-bit - preindex with wb. */
c19d1205
ZW
3826 offset = -i8;
3827 writeback = TRUE;
3828 break;
3829
05413229 3830 case 0xB: /* 8-bit + postindex. */
c19d1205
ZW
3831 offset = i8;
3832 postind = TRUE;
3833 break;
3834
05413229 3835 case 0x9: /* 8-bit - postindex. */
c19d1205
ZW
3836 offset = -i8;
3837 postind = TRUE;
3838 break;
3839
3840 default:
3841 func (stream, ", <undefined>]");
3842 goto skip;
3843 }
3844
3845 if (postind)
3846 func (stream, "], #%d", offset);
3847 else
3848 {
3849 if (offset)
3850 func (stream, ", #%d", offset);
3851 func (stream, writeback ? "]!" : "]");
3852 }
3853
3854 if (Rn == 15)
3855 {
3856 func (stream, "\t; ");
3857 info->print_address_func (((pc + 4) & ~3) + offset, info);
3858 }
3859 }
3860 skip:
3861 break;
3862
3863 case 'A':
3864 {
c1e26897
NC
3865 unsigned int U = ! NEGATIVE_BIT_SET;
3866 unsigned int W = WRITEBACK_BIT_SET;
c19d1205
ZW
3867 unsigned int Rn = (given & 0x000f0000) >> 16;
3868 unsigned int off = (given & 0x000000ff);
3869
3870 func (stream, "[%s", arm_regnames[Rn]);
c1e26897
NC
3871
3872 if (PRE_BIT_SET)
c19d1205
ZW
3873 {
3874 if (off || !U)
05413229
NC
3875 {
3876 func (stream, ", #%c%u", U ? '+' : '-', off * 4);
3877 value_in_comment = off * 4 * U ? 1 : -1;
3878 }
c19d1205
ZW
3879 func (stream, "]");
3880 if (W)
3881 func (stream, "!");
3882 }
3883 else
3884 {
3885 func (stream, "], ");
3886 if (W)
05413229
NC
3887 {
3888 func (stream, "#%c%u", U ? '+' : '-', off * 4);
3889 value_in_comment = off * 4 * U ? 1 : -1;
3890 }
c19d1205 3891 else
fe56b6ce
NC
3892 {
3893 func (stream, "{%u}", off);
3894 value_in_comment = off;
3895 }
c19d1205
ZW
3896 }
3897 }
3898 break;
3899
3900 case 'w':
3901 {
3902 unsigned int Sbit = (given & 0x01000000) >> 24;
3903 unsigned int type = (given & 0x00600000) >> 21;
05413229 3904
c19d1205
ZW
3905 switch (type)
3906 {
3907 case 0: func (stream, Sbit ? "sb" : "b"); break;
3908 case 1: func (stream, Sbit ? "sh" : "h"); break;
3909 case 2:
3910 if (Sbit)
3911 func (stream, "??");
3912 break;
3913 case 3:
3914 func (stream, "??");
3915 break;
3916 }
3917 }
3918 break;
3919
3920 case 'm':
3921 {
3922 int started = 0;
3923 int reg;
3924
3925 func (stream, "{");
3926 for (reg = 0; reg < 16; reg++)
3927 if ((given & (1 << reg)) != 0)
3928 {
3929 if (started)
3930 func (stream, ", ");
3931 started = 1;
3932 func (stream, "%s", arm_regnames[reg]);
3933 }
3934 func (stream, "}");
3935 }
3936 break;
3937
3938 case 'E':
3939 {
3940 unsigned int msb = (given & 0x0000001f);
3941 unsigned int lsb = 0;
fe56b6ce 3942
c19d1205
ZW
3943 lsb |= (given & 0x000000c0u) >> 6;
3944 lsb |= (given & 0x00007000u) >> 10;
3945 func (stream, "#%u, #%u", lsb, msb - lsb + 1);
3946 }
3947 break;
3948
3949 case 'F':
3950 {
3951 unsigned int width = (given & 0x0000001f) + 1;
3952 unsigned int lsb = 0;
fe56b6ce 3953
c19d1205
ZW
3954 lsb |= (given & 0x000000c0u) >> 6;
3955 lsb |= (given & 0x00007000u) >> 10;
3956 func (stream, "#%u, #%u", lsb, width);
3957 }
3958 break;
3959
3960 case 'b':
3961 {
3962 unsigned int S = (given & 0x04000000u) >> 26;
3963 unsigned int J1 = (given & 0x00002000u) >> 13;
3964 unsigned int J2 = (given & 0x00000800u) >> 11;
3965 int offset = 0;
3966
3967 offset |= !S << 20;
3968 offset |= J2 << 19;
3969 offset |= J1 << 18;
3970 offset |= (given & 0x003f0000) >> 4;
3971 offset |= (given & 0x000007ff) << 1;
3972 offset -= (1 << 20);
3973
3974 info->print_address_func (pc + 4 + offset, info);
3975 }
3976 break;
3977
3978 case 'B':
3979 {
3980 unsigned int S = (given & 0x04000000u) >> 26;
3981 unsigned int I1 = (given & 0x00002000u) >> 13;
3982 unsigned int I2 = (given & 0x00000800u) >> 11;
3983 int offset = 0;
3984
3985 offset |= !S << 24;
3986 offset |= !(I1 ^ S) << 23;
3987 offset |= !(I2 ^ S) << 22;
3988 offset |= (given & 0x03ff0000u) >> 4;
3989 offset |= (given & 0x000007ffu) << 1;
3990 offset -= (1 << 24);
36b0c57d 3991 offset += pc + 4;
c19d1205 3992
36b0c57d
PB
3993 /* BLX target addresses are always word aligned. */
3994 if ((given & 0x00001000u) == 0)
3995 offset &= ~2u;
3996
3997 info->print_address_func (offset, info);
c19d1205
ZW
3998 }
3999 break;
4000
4001 case 's':
4002 {
4003 unsigned int shift = 0;
fe56b6ce 4004
c19d1205
ZW
4005 shift |= (given & 0x000000c0u) >> 6;
4006 shift |= (given & 0x00007000u) >> 10;
c1e26897 4007 if (WRITEBACK_BIT_SET)
c19d1205
ZW
4008 func (stream, ", asr #%u", shift);
4009 else if (shift)
4010 func (stream, ", lsl #%u", shift);
4011 /* else print nothing - lsl #0 */
4012 }
4013 break;
4014
4015 case 'R':
4016 {
4017 unsigned int rot = (given & 0x00000030) >> 4;
fe56b6ce 4018
c19d1205
ZW
4019 if (rot)
4020 func (stream, ", ror #%u", rot * 8);
4021 }
4022 break;
4023
62b3e311 4024 case 'U':
52e7f43d 4025 if ((given & 0xf0) == 0x60)
62b3e311 4026 {
52e7f43d
RE
4027 switch (given & 0xf)
4028 {
4029 case 0xf: func (stream, "sy"); break;
4030 default:
4031 func (stream, "#%d", (int) given & 0xf);
4032 break;
4033 }
62b3e311 4034 }
52e7f43d
RE
4035 else
4036 {
4037 switch (given & 0xf)
4038 {
4039 case 0xf: func (stream, "sy"); break;
4040 case 0x7: func (stream, "un"); break;
4041 case 0xe: func (stream, "st"); break;
4042 case 0x6: func (stream, "unst"); break;
4043 case 0xb: func (stream, "ish"); break;
4044 case 0xa: func (stream, "ishst"); break;
4045 case 0x3: func (stream, "osh"); break;
4046 case 0x2: func (stream, "oshst"); break;
4047 default:
4048 func (stream, "#%d", (int) given & 0xf);
4049 break;
4050 }
4051 }
62b3e311
PB
4052 break;
4053
4054 case 'C':
4055 if ((given & 0xff) == 0)
4056 {
4057 func (stream, "%cPSR_", (given & 0x100000) ? 'S' : 'C');
4058 if (given & 0x800)
4059 func (stream, "f");
4060 if (given & 0x400)
4061 func (stream, "s");
4062 if (given & 0x200)
4063 func (stream, "x");
4064 if (given & 0x100)
4065 func (stream, "c");
4066 }
4067 else
4068 {
4069 func (stream, psr_name (given & 0xff));
4070 }
4071 break;
4072
4073 case 'D':
4074 if ((given & 0xff) == 0)
4075 func (stream, "%cPSR", (given & 0x100000) ? 'S' : 'C');
4076 else
4077 func (stream, psr_name (given & 0xff));
4078 break;
4079
c19d1205
ZW
4080 case '0': case '1': case '2': case '3': case '4':
4081 case '5': case '6': case '7': case '8': case '9':
4082 {
16980d0b
JB
4083 int width;
4084 unsigned long val;
c19d1205 4085
16980d0b
JB
4086 c = arm_decode_bitfield (c, given, &val, &width);
4087
c19d1205
ZW
4088 switch (*c)
4089 {
05413229
NC
4090 case 'd':
4091 func (stream, "%lu", val);
4092 value_in_comment = val;
4093 break;
ff4a8d2b 4094
05413229
NC
4095 case 'W':
4096 func (stream, "%lu", val * 4);
4097 value_in_comment = val * 4;
4098 break;
ff4a8d2b
NC
4099
4100 case 'R':
4101 if (val == 15)
4102 is_unpredictable = TRUE;
4103 /* Fall through. */
4104 case 'r':
4105 func (stream, "%s", arm_regnames[val]);
4106 break;
c19d1205
ZW
4107
4108 case 'c':
c22aaad1 4109 func (stream, "%s", arm_conditional[val]);
c19d1205
ZW
4110 break;
4111
4112 case '\'':
c19d1205 4113 c++;
16980d0b
JB
4114 if (val == ((1ul << width) - 1))
4115 func (stream, "%c", *c);
c19d1205
ZW
4116 break;
4117
4118 case '`':
c19d1205 4119 c++;
16980d0b
JB
4120 if (val == 0)
4121 func (stream, "%c", *c);
c19d1205
ZW
4122 break;
4123
4124 case '?':
fe56b6ce 4125 func (stream, "%c", c[(1 << width) - (int) val]);
16980d0b 4126 c += 1 << width;
c19d1205 4127 break;
0bb027fd
RR
4128
4129 case 'x':
4130 func (stream, "0x%lx", val & 0xffffffffUL);
4131 break;
c19d1205
ZW
4132
4133 default:
4134 abort ();
4135 }
4136 }
4137 break;
4138
4139 default:
4140 abort ();
4141 }
4142 }
05413229
NC
4143
4144 if (value_in_comment > 32 || value_in_comment < -16)
4145 func (stream, "\t; 0x%lx", value_in_comment);
ff4a8d2b
NC
4146
4147 if (is_unpredictable)
4148 func (stream, UNPREDICTABLE_INSTRUCTION);
4149
4a5329c6 4150 return;
c19d1205 4151 }
252b5132 4152
58efb6c0 4153 /* No match. */
252b5132
RH
4154 abort ();
4155}
4156
e821645d
DJ
4157/* Print data bytes on INFO->STREAM. */
4158
4159static void
fe56b6ce
NC
4160print_insn_data (bfd_vma pc ATTRIBUTE_UNUSED,
4161 struct disassemble_info *info,
e821645d
DJ
4162 long given)
4163{
4164 switch (info->bytes_per_chunk)
4165 {
4166 case 1:
4167 info->fprintf_func (info->stream, ".byte\t0x%02lx", given);
4168 break;
4169 case 2:
4170 info->fprintf_func (info->stream, ".short\t0x%04lx", given);
4171 break;
4172 case 4:
4173 info->fprintf_func (info->stream, ".word\t0x%08lx", given);
4174 break;
4175 default:
4176 abort ();
4177 }
4178}
4179
22a398e1
NC
4180/* Disallow mapping symbols ($a, $b, $d, $t etc) from
4181 being displayed in symbol relative addresses. */
4182
4183bfd_boolean
4184arm_symbol_is_valid (asymbol * sym,
4185 struct disassemble_info * info ATTRIBUTE_UNUSED)
4186{
4187 const char * name;
4188
4189 if (sym == NULL)
4190 return FALSE;
4191
4192 name = bfd_asymbol_name (sym);
4193
4194 return (name && *name != '$');
4195}
4196
58efb6c0 4197/* Parse an individual disassembler option. */
baf0cc5e 4198
a3d9c82d 4199void
4a5329c6 4200parse_arm_disassembler_option (char *option)
dd92f639 4201{
01c7f630 4202 if (option == NULL)
dd92f639 4203 return;
b34976b6 4204
0112cd26 4205 if (CONST_STRNEQ (option, "reg-names-"))
dd92f639 4206 {
58efb6c0 4207 int i;
b34976b6 4208
01c7f630 4209 option += 10;
58efb6c0
NC
4210
4211 for (i = NUM_ARM_REGNAMES; i--;)
31e0f3cd 4212 if (strneq (option, regnames[i].name, strlen (regnames[i].name)))
58efb6c0
NC
4213 {
4214 regname_selected = i;
4215 break;
4216 }
b34976b6 4217
58efb6c0 4218 if (i < 0)
31e0f3cd 4219 /* XXX - should break 'option' at following delimiter. */
58efb6c0 4220 fprintf (stderr, _("Unrecognised register name set: %s\n"), option);
dd92f639 4221 }
0112cd26 4222 else if (CONST_STRNEQ (option, "force-thumb"))
01c7f630 4223 force_thumb = 1;
0112cd26 4224 else if (CONST_STRNEQ (option, "no-force-thumb"))
01c7f630 4225 force_thumb = 0;
dd92f639 4226 else
31e0f3cd 4227 /* XXX - should break 'option' at following delimiter. */
58efb6c0 4228 fprintf (stderr, _("Unrecognised disassembler option: %s\n"), option);
b34976b6 4229
dd92f639
NC
4230 return;
4231}
4232
31e0f3cd
NC
4233/* Parse the string of disassembler options, spliting it at whitespaces
4234 or commas. (Whitespace separators supported for backwards compatibility). */
baf0cc5e 4235
01c7f630 4236static void
4a5329c6 4237parse_disassembler_options (char *options)
01c7f630 4238{
01c7f630
NC
4239 if (options == NULL)
4240 return;
4241
31e0f3cd 4242 while (*options)
01c7f630 4243 {
31e0f3cd
NC
4244 parse_arm_disassembler_option (options);
4245
4246 /* Skip forward to next seperator. */
4247 while ((*options) && (! ISSPACE (*options)) && (*options != ','))
4248 ++ options;
4249 /* Skip forward past seperators. */
4250 while (ISSPACE (*options) || (*options == ','))
4251 ++ options;
01c7f630 4252 }
01c7f630
NC
4253}
4254
c22aaad1
PB
4255/* Search back through the insn stream to determine if this instruction is
4256 conditionally executed. */
fe56b6ce 4257
c22aaad1 4258static void
fe56b6ce
NC
4259find_ifthen_state (bfd_vma pc,
4260 struct disassemble_info *info,
c22aaad1
PB
4261 bfd_boolean little)
4262{
4263 unsigned char b[2];
4264 unsigned int insn;
4265 int status;
4266 /* COUNT is twice the number of instructions seen. It will be odd if we
4267 just crossed an instruction boundary. */
4268 int count;
4269 int it_count;
4270 unsigned int seen_it;
4271 bfd_vma addr;
4272
4273 ifthen_address = pc;
4274 ifthen_state = 0;
4275
4276 addr = pc;
4277 count = 1;
4278 it_count = 0;
4279 seen_it = 0;
4280 /* Scan backwards looking for IT instructions, keeping track of where
4281 instruction boundaries are. We don't know if something is actually an
4282 IT instruction until we find a definite instruction boundary. */
4283 for (;;)
4284 {
fe56b6ce 4285 if (addr == 0 || info->symbol_at_address_func (addr, info))
c22aaad1
PB
4286 {
4287 /* A symbol must be on an instruction boundary, and will not
4288 be within an IT block. */
4289 if (seen_it && (count & 1))
4290 break;
4291
4292 return;
4293 }
4294 addr -= 2;
fe56b6ce 4295 status = info->read_memory_func (addr, (bfd_byte *) b, 2, info);
c22aaad1
PB
4296 if (status)
4297 return;
4298
4299 if (little)
4300 insn = (b[0]) | (b[1] << 8);
4301 else
4302 insn = (b[1]) | (b[0] << 8);
4303 if (seen_it)
4304 {
4305 if ((insn & 0xf800) < 0xe800)
4306 {
4307 /* Addr + 2 is an instruction boundary. See if this matches
4308 the expected boundary based on the position of the last
4309 IT candidate. */
4310 if (count & 1)
4311 break;
4312 seen_it = 0;
4313 }
4314 }
4315 if ((insn & 0xff00) == 0xbf00 && (insn & 0xf) != 0)
4316 {
4317 /* This could be an IT instruction. */
4318 seen_it = insn;
4319 it_count = count >> 1;
4320 }
4321 if ((insn & 0xf800) >= 0xe800)
4322 count++;
4323 else
4324 count = (count + 2) | 1;
4325 /* IT blocks contain at most 4 instructions. */
4326 if (count >= 8 && !seen_it)
4327 return;
4328 }
4329 /* We found an IT instruction. */
4330 ifthen_state = (seen_it & 0xe0) | ((seen_it << it_count) & 0x1f);
4331 if ((ifthen_state & 0xf) == 0)
4332 ifthen_state = 0;
4333}
4334
b0e28b39
DJ
4335/* Returns nonzero and sets *MAP_TYPE if the N'th symbol is a
4336 mapping symbol. */
4337
4338static int
4339is_mapping_symbol (struct disassemble_info *info, int n,
4340 enum map_type *map_type)
4341{
4342 const char *name;
4343
4344 name = bfd_asymbol_name (info->symtab[n]);
4345 if (name[0] == '$' && (name[1] == 'a' || name[1] == 't' || name[1] == 'd')
4346 && (name[2] == 0 || name[2] == '.'))
4347 {
4348 *map_type = ((name[1] == 'a') ? MAP_ARM
4349 : (name[1] == 't') ? MAP_THUMB
4350 : MAP_DATA);
4351 return TRUE;
4352 }
4353
4354 return FALSE;
4355}
4356
4357/* Try to infer the code type (ARM or Thumb) from a mapping symbol.
4358 Returns nonzero if *MAP_TYPE was set. */
4359
4360static int
4361get_map_sym_type (struct disassemble_info *info,
4362 int n,
4363 enum map_type *map_type)
4364{
4365 /* If the symbol is in a different section, ignore it. */
4366 if (info->section != NULL && info->section != info->symtab[n]->section)
4367 return FALSE;
4368
4369 return is_mapping_symbol (info, n, map_type);
4370}
4371
4372/* Try to infer the code type (ARM or Thumb) from a non-mapping symbol.
e821645d 4373 Returns nonzero if *MAP_TYPE was set. */
2087ad84
PB
4374
4375static int
fe56b6ce
NC
4376get_sym_code_type (struct disassemble_info *info,
4377 int n,
e821645d 4378 enum map_type *map_type)
2087ad84
PB
4379{
4380 elf_symbol_type *es;
4381 unsigned int type;
b0e28b39
DJ
4382
4383 /* If the symbol is in a different section, ignore it. */
4384 if (info->section != NULL && info->section != info->symtab[n]->section)
4385 return FALSE;
2087ad84 4386
e821645d 4387 es = *(elf_symbol_type **)(info->symtab + n);
2087ad84
PB
4388 type = ELF_ST_TYPE (es->internal_elf_sym.st_info);
4389
4390 /* If the symbol has function type then use that. */
4391 if (type == STT_FUNC || type == STT_ARM_TFUNC)
4392 {
e821645d 4393 *map_type = (type == STT_ARM_TFUNC) ? MAP_THUMB : MAP_ARM;
2087ad84
PB
4394 return TRUE;
4395 }
4396
2087ad84
PB
4397 return FALSE;
4398}
4399
0313a2b8
NC
4400/* Given a bfd_mach_arm_XXX value, this function fills in the fields
4401 of the supplied arm_feature_set structure with bitmasks indicating
4402 the support base architectures and coprocessor extensions.
4403
4404 FIXME: This could more efficiently implemented as a constant array,
4405 although it would also be less robust. */
4406
4407static void
4408select_arm_features (unsigned long mach,
4409 arm_feature_set * features)
4410{
4411#undef ARM_FEATURE
4412#define ARM_FEATURE(ARCH,CEXT) \
4413 features->core = (ARCH); \
4414 features->coproc = (CEXT) | FPU_FPA; \
4415 return
4416
4417 switch (mach)
4418 {
4419 case bfd_mach_arm_2: ARM_ARCH_V2;
4420 case bfd_mach_arm_2a: ARM_ARCH_V2S;
4421 case bfd_mach_arm_3: ARM_ARCH_V3;
4422 case bfd_mach_arm_3M: ARM_ARCH_V3M;
4423 case bfd_mach_arm_4: ARM_ARCH_V4;
4424 case bfd_mach_arm_4T: ARM_ARCH_V4T;
4425 case bfd_mach_arm_5: ARM_ARCH_V5;
4426 case bfd_mach_arm_5T: ARM_ARCH_V5T;
4427 case bfd_mach_arm_5TE: ARM_ARCH_V5TE;
4428 case bfd_mach_arm_XScale: ARM_ARCH_XSCALE;
4429 case bfd_mach_arm_ep9312: ARM_FEATURE (ARM_AEXT_V4T, ARM_CEXT_MAVERICK | FPU_MAVERICK);
4430 case bfd_mach_arm_iWMMXt: ARM_ARCH_IWMMXT;
4431 case bfd_mach_arm_iWMMXt2: ARM_ARCH_IWMMXT2;
4432 /* If the machine type is unknown allow all
4433 architecture types and all extensions. */
4434 case bfd_mach_arm_unknown: ARM_FEATURE (-1UL, -1UL);
4435 default:
4436 abort ();
4437 }
4438}
4439
4440
58efb6c0
NC
4441/* NOTE: There are no checks in these routines that
4442 the relevant number of data bytes exist. */
baf0cc5e 4443
58efb6c0 4444static int
4a5329c6 4445print_insn (bfd_vma pc, struct disassemble_info *info, bfd_boolean little)
252b5132 4446{
c19d1205
ZW
4447 unsigned char b[4];
4448 long given;
4449 int status;
e821645d 4450 int is_thumb = FALSE;
b0e28b39 4451 int is_data = FALSE;
bd2e2557 4452 int little_code;
e821645d 4453 unsigned int size = 4;
4a5329c6 4454 void (*printer) (bfd_vma, struct disassemble_info *, long);
e821645d 4455 bfd_boolean found = FALSE;
b0e28b39 4456 struct arm_private_data *private_data;
58efb6c0 4457
dd92f639
NC
4458 if (info->disassembler_options)
4459 {
4460 parse_disassembler_options (info->disassembler_options);
b34976b6 4461
58efb6c0 4462 /* To avoid repeated parsing of these options, we remove them here. */
dd92f639
NC
4463 info->disassembler_options = NULL;
4464 }
b34976b6 4465
0313a2b8
NC
4466 /* PR 10288: Control which instructions will be disassembled. */
4467 if (info->private_data == NULL)
4468 {
b0e28b39 4469 static struct arm_private_data private;
0313a2b8
NC
4470
4471 if ((info->flags & USER_SPECIFIED_MACHINE_TYPE) == 0)
4472 /* If the user did not use the -m command line switch then default to
4473 disassembling all types of ARM instruction.
4474
4475 The info->mach value has to be ignored as this will be based on
4476 the default archictecture for the target and/or hints in the notes
4477 section, but it will never be greater than the current largest arm
4478 machine value (iWMMXt2), which is only equivalent to the V5TE
4479 architecture. ARM architectures have advanced beyond the machine
4480 value encoding, and these newer architectures would be ignored if
4481 the machine value was used.
4482
4483 Ie the -m switch is used to restrict which instructions will be
4484 disassembled. If it is necessary to use the -m switch to tell
4485 objdump that an ARM binary is being disassembled, eg because the
4486 input is a raw binary file, but it is also desired to disassemble
4487 all ARM instructions then use "-marm". This will select the
4488 "unknown" arm architecture which is compatible with any ARM
4489 instruction. */
4490 info->mach = bfd_mach_arm_unknown;
4491
4492 /* Compute the architecture bitmask from the machine number.
4493 Note: This assumes that the machine number will not change
4494 during disassembly.... */
b0e28b39 4495 select_arm_features (info->mach, & private.features);
0313a2b8 4496
b0e28b39
DJ
4497 private.has_mapping_symbols = -1;
4498
4499 info->private_data = & private;
0313a2b8 4500 }
b0e28b39
DJ
4501
4502 private_data = info->private_data;
4503
bd2e2557
SS
4504 /* Decide if our code is going to be little-endian, despite what the
4505 function argument might say. */
4506 little_code = ((info->endian_code == BFD_ENDIAN_LITTLE) || little);
4507
b0e28b39
DJ
4508 /* For ELF, consult the symbol table to determine what kind of code
4509 or data we have. */
8977d4b2 4510 if (info->symtab_size != 0
e821645d
DJ
4511 && bfd_asymbol_flavour (*info->symtab) == bfd_target_elf_flavour)
4512 {
4513 bfd_vma addr;
b0e28b39 4514 int n, start;
e821645d 4515 int last_sym = -1;
b0e28b39 4516 enum map_type type = MAP_ARM;
e821645d 4517
e821645d
DJ
4518 /* Start scanning at the start of the function, or wherever
4519 we finished last time. */
b0e28b39
DJ
4520 start = info->symtab_pos + 1;
4521 if (start < last_mapping_sym)
4522 start = last_mapping_sym;
4523 found = FALSE;
e821645d 4524
b0e28b39
DJ
4525 /* First, look for mapping symbols. */
4526 if (private_data->has_mapping_symbols != 0)
e821645d 4527 {
b0e28b39
DJ
4528 /* Scan up to the location being disassembled. */
4529 for (n = start; n < info->symtab_size; n++)
4530 {
4531 addr = bfd_asymbol_value (info->symtab[n]);
4532 if (addr > pc)
4533 break;
4534 if (get_map_sym_type (info, n, &type))
4535 {
4536 last_sym = n;
4537 found = TRUE;
4538 }
4539 }
4540
4541 if (!found)
4542 {
4543 /* No mapping symbol found at this address. Look backwards
4544 for a preceeding one. */
4545 for (n = start - 1; n >= 0; n--)
4546 {
4547 if (get_map_sym_type (info, n, &type))
4548 {
4549 last_sym = n;
4550 found = TRUE;
4551 break;
4552 }
4553 }
4554 }
4555
4556 if (found)
4557 private_data->has_mapping_symbols = 1;
4558
4559 /* No mapping symbols were found. A leading $d may be
4560 omitted for sections which start with data; but for
4561 compatibility with legacy and stripped binaries, only
4562 assume the leading $d if there is at least one mapping
4563 symbol in the file. */
4564 if (!found && private_data->has_mapping_symbols == -1)
e821645d 4565 {
b0e28b39
DJ
4566 /* Look for mapping symbols, in any section. */
4567 for (n = 0; n < info->symtab_size; n++)
4568 if (is_mapping_symbol (info, n, &type))
4569 {
4570 private_data->has_mapping_symbols = 1;
4571 break;
4572 }
4573 if (private_data->has_mapping_symbols == -1)
4574 private_data->has_mapping_symbols = 0;
4575 }
4576
4577 if (!found && private_data->has_mapping_symbols == 1)
4578 {
4579 type = MAP_DATA;
e821645d
DJ
4580 found = TRUE;
4581 }
4582 }
4583
b0e28b39
DJ
4584 /* Next search for function symbols to separate ARM from Thumb
4585 in binaries without mapping symbols. */
e821645d
DJ
4586 if (!found)
4587 {
b0e28b39
DJ
4588 /* Scan up to the location being disassembled. */
4589 for (n = start; n < info->symtab_size; n++)
e821645d 4590 {
b0e28b39
DJ
4591 addr = bfd_asymbol_value (info->symtab[n]);
4592 if (addr > pc)
4593 break;
4594 if (get_sym_code_type (info, n, &type))
e821645d
DJ
4595 {
4596 last_sym = n;
4597 found = TRUE;
b0e28b39
DJ
4598 }
4599 }
4600
4601 if (!found)
4602 {
4603 /* No mapping symbol found at this address. Look backwards
4604 for a preceeding one. */
4605 for (n = start - 1; n >= 0; n--)
4606 {
4607 if (get_sym_code_type (info, n, &type))
4608 {
4609 last_sym = n;
4610 found = TRUE;
4611 break;
4612 }
e821645d
DJ
4613 }
4614 }
4615 }
4616
4617 last_mapping_sym = last_sym;
4618 last_type = type;
4619 is_thumb = (last_type == MAP_THUMB);
4620 is_data = (last_type == MAP_DATA);
b34976b6 4621
e821645d
DJ
4622 /* Look a little bit ahead to see if we should print out
4623 two or four bytes of data. If there's a symbol,
4624 mapping or otherwise, after two bytes then don't
4625 print more. */
4626 if (is_data)
4627 {
4628 size = 4 - (pc & 3);
4629 for (n = last_sym + 1; n < info->symtab_size; n++)
4630 {
4631 addr = bfd_asymbol_value (info->symtab[n]);
e3e535bc
NC
4632 if (addr > pc
4633 && (info->section == NULL
4634 || info->section == info->symtab[n]->section))
e821645d
DJ
4635 {
4636 if (addr - pc < size)
4637 size = addr - pc;
4638 break;
4639 }
4640 }
4641 /* If the next symbol is after three bytes, we need to
4642 print only part of the data, so that we can use either
4643 .byte or .short. */
4644 if (size == 3)
4645 size = (pc & 1) ? 1 : 2;
4646 }
4647 }
4648
4649 if (info->symbols != NULL)
252b5132 4650 {
5876e06d
NC
4651 if (bfd_asymbol_flavour (*info->symbols) == bfd_target_coff_flavour)
4652 {
2f0ca46a 4653 coff_symbol_type * cs;
b34976b6 4654
5876e06d
NC
4655 cs = coffsymbol (*info->symbols);
4656 is_thumb = ( cs->native->u.syment.n_sclass == C_THUMBEXT
4657 || cs->native->u.syment.n_sclass == C_THUMBSTAT
4658 || cs->native->u.syment.n_sclass == C_THUMBLABEL
4659 || cs->native->u.syment.n_sclass == C_THUMBEXTFUNC
4660 || cs->native->u.syment.n_sclass == C_THUMBSTATFUNC);
4661 }
e821645d
DJ
4662 else if (bfd_asymbol_flavour (*info->symbols) == bfd_target_elf_flavour
4663 && !found)
5876e06d 4664 {
2087ad84
PB
4665 /* If no mapping symbol has been found then fall back to the type
4666 of the function symbol. */
e821645d
DJ
4667 elf_symbol_type * es;
4668 unsigned int type;
2087ad84 4669
e821645d
DJ
4670 es = *(elf_symbol_type **)(info->symbols);
4671 type = ELF_ST_TYPE (es->internal_elf_sym.st_info);
2087ad84 4672
e821645d 4673 is_thumb = (type == STT_ARM_TFUNC) || (type == STT_ARM_16BIT);
5876e06d
NC
4674 }
4675 }
b34976b6 4676
e821645d
DJ
4677 if (force_thumb)
4678 is_thumb = TRUE;
4679
b8f9ee44
CL
4680 if (is_data)
4681 info->display_endian = little ? BFD_ENDIAN_LITTLE : BFD_ENDIAN_BIG;
4682 else
4683 info->display_endian = little_code ? BFD_ENDIAN_LITTLE : BFD_ENDIAN_BIG;
4684
c19d1205 4685 info->bytes_per_line = 4;
252b5132 4686
1316c8b3
NC
4687 /* PR 10263: Disassemble data if requested to do so by the user. */
4688 if (is_data && ((info->flags & DISASSEMBLE_DATA) == 0))
e821645d
DJ
4689 {
4690 int i;
4691
1316c8b3 4692 /* Size was already set above. */
e821645d
DJ
4693 info->bytes_per_chunk = size;
4694 printer = print_insn_data;
4695
fe56b6ce 4696 status = info->read_memory_func (pc, (bfd_byte *) b, size, info);
e821645d
DJ
4697 given = 0;
4698 if (little)
4699 for (i = size - 1; i >= 0; i--)
4700 given = b[i] | (given << 8);
4701 else
4702 for (i = 0; i < (int) size; i++)
4703 given = b[i] | (given << 8);
4704 }
4705 else if (!is_thumb)
252b5132 4706 {
c19d1205
ZW
4707 /* In ARM mode endianness is a straightforward issue: the instruction
4708 is four bytes long and is either ordered 0123 or 3210. */
4709 printer = print_insn_arm;
4710 info->bytes_per_chunk = 4;
4a5329c6 4711 size = 4;
c19d1205 4712
0313a2b8 4713 status = info->read_memory_func (pc, (bfd_byte *) b, 4, info);
bd2e2557 4714 if (little_code)
c19d1205
ZW
4715 given = (b[0]) | (b[1] << 8) | (b[2] << 16) | (b[3] << 24);
4716 else
4717 given = (b[3]) | (b[2] << 8) | (b[1] << 16) | (b[0] << 24);
252b5132 4718 }
58efb6c0 4719 else
252b5132 4720 {
c19d1205
ZW
4721 /* In Thumb mode we have the additional wrinkle of two
4722 instruction lengths. Fortunately, the bits that determine
4723 the length of the current instruction are always to be found
4724 in the first two bytes. */
4a5329c6 4725 printer = print_insn_thumb16;
c19d1205 4726 info->bytes_per_chunk = 2;
4a5329c6
ZW
4727 size = 2;
4728
fe56b6ce 4729 status = info->read_memory_func (pc, (bfd_byte *) b, 2, info);
bd2e2557 4730 if (little_code)
9a2ff3f5
AM
4731 given = (b[0]) | (b[1] << 8);
4732 else
4733 given = (b[1]) | (b[0] << 8);
4734
c19d1205 4735 if (!status)
252b5132 4736 {
c19d1205
ZW
4737 /* These bit patterns signal a four-byte Thumb
4738 instruction. */
4739 if ((given & 0xF800) == 0xF800
4740 || (given & 0xF800) == 0xF000
4741 || (given & 0xF800) == 0xE800)
252b5132 4742 {
0313a2b8 4743 status = info->read_memory_func (pc + 2, (bfd_byte *) b, 2, info);
bd2e2557 4744 if (little_code)
c19d1205 4745 given = (b[0]) | (b[1] << 8) | (given << 16);
b7693d02 4746 else
c19d1205
ZW
4747 given = (b[1]) | (b[0] << 8) | (given << 16);
4748
4749 printer = print_insn_thumb32;
4a5329c6 4750 size = 4;
252b5132 4751 }
252b5132 4752 }
c22aaad1
PB
4753
4754 if (ifthen_address != pc)
0313a2b8 4755 find_ifthen_state (pc, info, little_code);
c22aaad1
PB
4756
4757 if (ifthen_state)
4758 {
4759 if ((ifthen_state & 0xf) == 0x8)
4760 ifthen_next_state = 0;
4761 else
4762 ifthen_next_state = (ifthen_state & 0xe0)
4763 | ((ifthen_state & 0xf) << 1);
4764 }
252b5132 4765 }
b34976b6 4766
c19d1205
ZW
4767 if (status)
4768 {
4769 info->memory_error_func (status, pc, info);
4770 return -1;
4771 }
6a56ec7e
NC
4772 if (info->flags & INSN_HAS_RELOC)
4773 /* If the instruction has a reloc associated with it, then
4774 the offset field in the instruction will actually be the
4775 addend for the reloc. (We are using REL type relocs).
4776 In such cases, we can ignore the pc when computing
4777 addresses, since the addend is not currently pc-relative. */
4778 pc = 0;
b34976b6 4779
4a5329c6 4780 printer (pc, info, given);
c22aaad1
PB
4781
4782 if (is_thumb)
4783 {
4784 ifthen_state = ifthen_next_state;
4785 ifthen_address += size;
4786 }
4a5329c6 4787 return size;
252b5132
RH
4788}
4789
4790int
4a5329c6 4791print_insn_big_arm (bfd_vma pc, struct disassemble_info *info)
252b5132 4792{
bd2e2557
SS
4793 /* Detect BE8-ness and record it in the disassembler info. */
4794 if (info->flavour == bfd_target_elf_flavour
4795 && info->section != NULL
4796 && (elf_elfheader (info->section->owner)->e_flags & EF_ARM_BE8))
4797 info->endian_code = BFD_ENDIAN_LITTLE;
4798
b34976b6 4799 return print_insn (pc, info, FALSE);
58efb6c0 4800}
01c7f630 4801
58efb6c0 4802int
4a5329c6 4803print_insn_little_arm (bfd_vma pc, struct disassemble_info *info)
58efb6c0 4804{
b34976b6 4805 return print_insn (pc, info, TRUE);
58efb6c0 4806}
252b5132 4807
58efb6c0 4808void
4a5329c6 4809print_arm_disassembler_options (FILE *stream)
58efb6c0
NC
4810{
4811 int i;
252b5132 4812
58efb6c0
NC
4813 fprintf (stream, _("\n\
4814The following ARM specific disassembler options are supported for use with\n\
4815the -M switch:\n"));
b34976b6 4816
58efb6c0
NC
4817 for (i = NUM_ARM_REGNAMES; i--;)
4818 fprintf (stream, " reg-names-%s %*c%s\n",
4819 regnames[i].name,
d5b2f4d6 4820 (int)(14 - strlen (regnames[i].name)), ' ',
58efb6c0
NC
4821 regnames[i].description);
4822
4823 fprintf (stream, " force-thumb Assume all insns are Thumb insns\n");
4824 fprintf (stream, " no-force-thumb Examine preceeding label to determine an insn's type\n\n");
252b5132 4825}
This page took 1.19759 seconds and 4 git commands to generate.