Move pending obsolete targets onto the definitely obsolete list
[deliverable/binutils-gdb.git] / opcodes / i386-dis.c
CommitLineData
252b5132 1/* Print i386 instructions for GDB, the GNU debugger.
b3adc24a 2 Copyright (C) 1988-2020 Free Software Foundation, Inc.
252b5132 3
9b201bb5 4 This file is part of the GNU opcodes library.
20f0a1fc 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
20f0a1fc 7 it under the terms of the GNU General Public License as published by
9b201bb5
NC
8 the Free Software Foundation; either version 3, or (at your option)
9 any later version.
20f0a1fc 10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
20f0a1fc
NC
15
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
9b201bb5
NC
18 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
19 MA 02110-1301, USA. */
20
20f0a1fc
NC
21
22/* 80386 instruction printer by Pace Willisson (pace@prep.ai.mit.edu)
23 July 1988
24 modified by John Hassey (hassey@dg-rtp.dg.com)
25 x86-64 support added by Jan Hubicka (jh@suse.cz)
26 VIA PadLock support by Michal Ludvig (mludvig@suse.cz). */
27
28/* The main tables describing the instructions is essentially a copy
29 of the "Opcode Map" chapter (Appendix A) of the Intel 80386
30 Programmers Manual. Usually, there is a capital letter, followed
31 by a small letter. The capital letter tell the addressing mode,
32 and the small letter tells about the operand size. Refer to
33 the Intel manual for details. */
252b5132 34
252b5132 35#include "sysdep.h"
88c1242d 36#include "disassemble.h"
252b5132 37#include "opintl.h"
0b1cf022 38#include "opcode/i386.h"
85f10a01 39#include "libiberty.h"
252b5132
RH
40
41#include <setjmp.h>
42
26ca5450
AJ
43static int print_insn (bfd_vma, disassemble_info *);
44static void dofloat (int);
45static void OP_ST (int, int);
46static void OP_STi (int, int);
47static int putop (const char *, int);
48static void oappend (const char *);
49static void append_seg (void);
50static void OP_indirE (int, int);
51static void print_operand_value (char *, int, bfd_vma);
c0f3af97 52static void OP_E_register (int, int);
c1e679ec 53static void OP_E_memory (int, int);
5d669648 54static void print_displacement (char *, bfd_vma);
26ca5450
AJ
55static void OP_E (int, int);
56static void OP_G (int, int);
57static bfd_vma get64 (void);
58static bfd_signed_vma get32 (void);
59static bfd_signed_vma get32s (void);
60static int get16 (void);
61static void set_op (bfd_vma, int);
b844680a 62static void OP_Skip_MODRM (int, int);
26ca5450
AJ
63static void OP_REG (int, int);
64static void OP_IMREG (int, int);
65static void OP_I (int, int);
66static void OP_I64 (int, int);
67static void OP_sI (int, int);
68static void OP_J (int, int);
69static void OP_SEG (int, int);
70static void OP_DIR (int, int);
71static void OP_OFF (int, int);
72static void OP_OFF64 (int, int);
73static void ptr_reg (int, int);
74static void OP_ESreg (int, int);
75static void OP_DSreg (int, int);
76static void OP_C (int, int);
77static void OP_D (int, int);
78static void OP_T (int, int);
6f74c397 79static void OP_R (int, int);
26ca5450
AJ
80static void OP_MMX (int, int);
81static void OP_XMM (int, int);
82static void OP_EM (int, int);
83static void OP_EX (int, int);
4d9567e0
MM
84static void OP_EMC (int,int);
85static void OP_MXC (int,int);
26ca5450
AJ
86static void OP_MS (int, int);
87static void OP_XS (int, int);
cc0ec051 88static void OP_M (int, int);
c0f3af97
L
89static void OP_VEX (int, int);
90static void OP_EX_Vex (int, int);
922d8de8 91static void OP_EX_VexW (int, int);
a683cc34 92static void OP_EX_VexImmW (int, int);
c0f3af97 93static void OP_XMM_Vex (int, int);
922d8de8 94static void OP_XMM_VexW (int, int);
43234a1e 95static void OP_Rounding (int, int);
c0f3af97
L
96static void OP_REG_VexI4 (int, int);
97static void PCLMUL_Fixup (int, int);
c0f3af97 98static void VCMP_Fixup (int, int);
43234a1e 99static void VPCMP_Fixup (int, int);
be92cb14 100static void VPCOM_Fixup (int, int);
cc0ec051 101static void OP_0f07 (int, int);
b844680a
L
102static void OP_Monitor (int, int);
103static void OP_Mwait (int, int);
46e883c5
L
104static void NOP_Fixup1 (int, int);
105static void NOP_Fixup2 (int, int);
26ca5450 106static void OP_3DNowSuffix (int, int);
ad19981d 107static void CMP_Fixup (int, int);
26ca5450 108static void BadOp (void);
35c52694 109static void REP_Fixup (int, int);
d835a58b 110static void SEP_Fixup (int, int);
7e8b059b 111static void BND_Fixup (int, int);
04ef582a 112static void NOTRACK_Fixup (int, int);
42164a71
L
113static void HLE_Fixup1 (int, int);
114static void HLE_Fixup2 (int, int);
115static void HLE_Fixup3 (int, int);
f5804c90 116static void CMPXCHG8B_Fixup (int, int);
42903f7f 117static void XMM_Fixup (int, int);
381d071f 118static void CRC32_Fixup (int, int);
eacc9c89 119static void FXSAVE_Fixup (int, int);
15c7c1d8 120static void PCMPESTR_Fixup (int, int);
f88c9eb0
SP
121static void OP_LWPCB_E (int, int);
122static void OP_LWP_E (int, int);
5dd85c99
SP
123static void OP_Vex_2src_1 (int, int);
124static void OP_Vex_2src_2 (int, int);
c1e679ec 125
f1f8f695 126static void MOVBE_Fixup (int, int);
bc31405e 127static void MOVSXD_Fixup (int, int);
252b5132 128
43234a1e
L
129static void OP_Mask (int, int);
130
6608db57 131struct dis_private {
252b5132
RH
132 /* Points to first byte not fetched. */
133 bfd_byte *max_fetched;
0b1cf022 134 bfd_byte the_buffer[MAX_MNEM_SIZE];
252b5132 135 bfd_vma insn_start;
e396998b 136 int orig_sizeflag;
8df14d78 137 OPCODES_SIGJMP_BUF bailout;
252b5132
RH
138};
139
cb712a9e
L
140enum address_mode
141{
142 mode_16bit,
143 mode_32bit,
144 mode_64bit
145};
146
147enum address_mode address_mode;
52b15da3 148
5076851f
ILT
149/* Flags for the prefixes for the current instruction. See below. */
150static int prefixes;
151
52b15da3
JH
152/* REX prefix the current instruction. See below. */
153static int rex;
154/* Bits of REX we've already used. */
155static int rex_used;
d869730d 156/* REX bits in original REX prefix ignored. */
c0f3af97 157static int rex_ignored;
52b15da3
JH
158/* Mark parts used in the REX prefix. When we are testing for
159 empty prefix (for 8bit register REX extension), just mask it
160 out. Otherwise test for REX bit is excuse for existence of REX
161 only in case value is nonzero. */
162#define USED_REX(value) \
163 { \
164 if (value) \
161a04f6
L
165 { \
166 if ((rex & value)) \
167 rex_used |= (value) | REX_OPCODE; \
168 } \
52b15da3 169 else \
161a04f6 170 rex_used |= REX_OPCODE; \
52b15da3
JH
171 }
172
7d421014
ILT
173/* Flags for prefixes which we somehow handled when printing the
174 current instruction. */
175static int used_prefixes;
176
5076851f
ILT
177/* Flags stored in PREFIXES. */
178#define PREFIX_REPZ 1
179#define PREFIX_REPNZ 2
180#define PREFIX_LOCK 4
181#define PREFIX_CS 8
182#define PREFIX_SS 0x10
183#define PREFIX_DS 0x20
184#define PREFIX_ES 0x40
185#define PREFIX_FS 0x80
186#define PREFIX_GS 0x100
187#define PREFIX_DATA 0x200
188#define PREFIX_ADDR 0x400
189#define PREFIX_FWAIT 0x800
190
252b5132
RH
191/* Make sure that bytes from INFO->PRIVATE_DATA->BUFFER (inclusive)
192 to ADDR (exclusive) are valid. Returns 1 for success, longjmps
193 on error. */
194#define FETCH_DATA(info, addr) \
6608db57 195 ((addr) <= ((struct dis_private *) (info->private_data))->max_fetched \
252b5132
RH
196 ? 1 : fetch_data ((info), (addr)))
197
198static int
26ca5450 199fetch_data (struct disassemble_info *info, bfd_byte *addr)
252b5132
RH
200{
201 int status;
6608db57 202 struct dis_private *priv = (struct dis_private *) info->private_data;
252b5132
RH
203 bfd_vma start = priv->insn_start + (priv->max_fetched - priv->the_buffer);
204
0b1cf022 205 if (addr <= priv->the_buffer + MAX_MNEM_SIZE)
272c9217
JB
206 status = (*info->read_memory_func) (start,
207 priv->max_fetched,
208 addr - priv->max_fetched,
209 info);
210 else
211 status = -1;
252b5132
RH
212 if (status != 0)
213 {
7d421014 214 /* If we did manage to read at least one byte, then
db6eb5be
AM
215 print_insn_i386 will do something sensible. Otherwise, print
216 an error. We do that here because this is where we know
217 STATUS. */
7d421014 218 if (priv->max_fetched == priv->the_buffer)
5076851f 219 (*info->memory_error_func) (status, start, info);
8df14d78 220 OPCODES_SIGLONGJMP (priv->bailout, 1);
252b5132
RH
221 }
222 else
223 priv->max_fetched = addr;
224 return 1;
225}
226
bf890a93 227/* Possible values for prefix requirement. */
507bd325
L
228#define PREFIX_IGNORED_SHIFT 16
229#define PREFIX_IGNORED_REPZ (PREFIX_REPZ << PREFIX_IGNORED_SHIFT)
230#define PREFIX_IGNORED_REPNZ (PREFIX_REPNZ << PREFIX_IGNORED_SHIFT)
231#define PREFIX_IGNORED_DATA (PREFIX_DATA << PREFIX_IGNORED_SHIFT)
232#define PREFIX_IGNORED_ADDR (PREFIX_ADDR << PREFIX_IGNORED_SHIFT)
233#define PREFIX_IGNORED_LOCK (PREFIX_LOCK << PREFIX_IGNORED_SHIFT)
234
235/* Opcode prefixes. */
236#define PREFIX_OPCODE (PREFIX_REPZ \
237 | PREFIX_REPNZ \
238 | PREFIX_DATA)
239
240/* Prefixes ignored. */
241#define PREFIX_IGNORED (PREFIX_IGNORED_REPZ \
242 | PREFIX_IGNORED_REPNZ \
243 | PREFIX_IGNORED_DATA)
bf890a93 244
ce518a5f 245#define XX { NULL, 0 }
507bd325 246#define Bad_Opcode NULL, { { NULL, 0 } }, 0
ce518a5f
L
247
248#define Eb { OP_E, b_mode }
7e8b059b 249#define Ebnd { OP_E, bnd_mode }
b6169b20 250#define EbS { OP_E, b_swap_mode }
9f79e886 251#define EbndS { OP_E, bnd_swap_mode }
ce518a5f 252#define Ev { OP_E, v_mode }
de89d0a3 253#define Eva { OP_E, va_mode }
7e8b059b 254#define Ev_bnd { OP_E, v_bnd_mode }
b6169b20 255#define EvS { OP_E, v_swap_mode }
ce518a5f
L
256#define Ed { OP_E, d_mode }
257#define Edq { OP_E, dq_mode }
258#define Edqw { OP_E, dqw_mode }
42903f7f 259#define Edqb { OP_E, dqb_mode }
1ba585e8
IT
260#define Edb { OP_E, db_mode }
261#define Edw { OP_E, dw_mode }
42903f7f 262#define Edqd { OP_E, dqd_mode }
09335d05 263#define Eq { OP_E, q_mode }
07f5af7d 264#define indirEv { OP_indirE, indir_v_mode }
ce518a5f
L
265#define indirEp { OP_indirE, f_mode }
266#define stackEv { OP_E, stack_v_mode }
267#define Em { OP_E, m_mode }
268#define Ew { OP_E, w_mode }
269#define M { OP_M, 0 } /* lea, lgdt, etc. */
34b772a6 270#define Ma { OP_M, a_mode }
b844680a 271#define Mb { OP_M, b_mode }
d9a5e5e5 272#define Md { OP_M, d_mode }
f1f8f695 273#define Mo { OP_M, o_mode }
ce518a5f
L
274#define Mp { OP_M, f_mode } /* 32 or 48 bit memory operand for LDS, LES etc */
275#define Mq { OP_M, q_mode }
d276ec69 276#define Mv_bnd { OP_M, v_bndmk_mode }
4ee52178 277#define Mx { OP_M, x_mode }
c0f3af97 278#define Mxmm { OP_M, xmm_mode }
ce518a5f 279#define Gb { OP_G, b_mode }
7e8b059b 280#define Gbnd { OP_G, bnd_mode }
ce518a5f
L
281#define Gv { OP_G, v_mode }
282#define Gd { OP_G, d_mode }
283#define Gdq { OP_G, dq_mode }
284#define Gm { OP_G, m_mode }
c0a30a9f 285#define Gva { OP_G, va_mode }
ce518a5f 286#define Gw { OP_G, w_mode }
6f74c397 287#define Rd { OP_R, d_mode }
43234a1e 288#define Rdq { OP_R, dq_mode }
6f74c397 289#define Rm { OP_R, m_mode }
ce518a5f
L
290#define Ib { OP_I, b_mode }
291#define sIb { OP_sI, b_mode } /* sign extened byte */
e3949f17 292#define sIbT { OP_sI, b_T_mode } /* sign extened byte like 'T' */
ce518a5f 293#define Iv { OP_I, v_mode }
7bb15c6f 294#define sIv { OP_sI, v_mode }
ce518a5f 295#define Iv64 { OP_I64, v_mode }
c1dc7af5 296#define Id { OP_I, d_mode }
ce518a5f
L
297#define Iw { OP_I, w_mode }
298#define I1 { OP_I, const_1_mode }
299#define Jb { OP_J, b_mode }
300#define Jv { OP_J, v_mode }
376cd056 301#define Jdqw { OP_J, dqw_mode }
ce518a5f
L
302#define Cm { OP_C, m_mode }
303#define Dm { OP_D, m_mode }
304#define Td { OP_T, d_mode }
b844680a 305#define Skip_MODRM { OP_Skip_MODRM, 0 }
ce518a5f
L
306
307#define RMeAX { OP_REG, eAX_reg }
308#define RMeBX { OP_REG, eBX_reg }
309#define RMeCX { OP_REG, eCX_reg }
310#define RMeDX { OP_REG, eDX_reg }
311#define RMeSP { OP_REG, eSP_reg }
312#define RMeBP { OP_REG, eBP_reg }
313#define RMeSI { OP_REG, eSI_reg }
314#define RMeDI { OP_REG, eDI_reg }
315#define RMrAX { OP_REG, rAX_reg }
316#define RMrBX { OP_REG, rBX_reg }
317#define RMrCX { OP_REG, rCX_reg }
318#define RMrDX { OP_REG, rDX_reg }
319#define RMrSP { OP_REG, rSP_reg }
320#define RMrBP { OP_REG, rBP_reg }
321#define RMrSI { OP_REG, rSI_reg }
322#define RMrDI { OP_REG, rDI_reg }
323#define RMAL { OP_REG, al_reg }
ce518a5f
L
324#define RMCL { OP_REG, cl_reg }
325#define RMDL { OP_REG, dl_reg }
326#define RMBL { OP_REG, bl_reg }
327#define RMAH { OP_REG, ah_reg }
328#define RMCH { OP_REG, ch_reg }
329#define RMDH { OP_REG, dh_reg }
330#define RMBH { OP_REG, bh_reg }
331#define RMAX { OP_REG, ax_reg }
332#define RMDX { OP_REG, dx_reg }
333
334#define eAX { OP_IMREG, eAX_reg }
335#define eBX { OP_IMREG, eBX_reg }
336#define eCX { OP_IMREG, eCX_reg }
337#define eDX { OP_IMREG, eDX_reg }
338#define eSP { OP_IMREG, eSP_reg }
339#define eBP { OP_IMREG, eBP_reg }
340#define eSI { OP_IMREG, eSI_reg }
341#define eDI { OP_IMREG, eDI_reg }
342#define AL { OP_IMREG, al_reg }
343#define CL { OP_IMREG, cl_reg }
344#define DL { OP_IMREG, dl_reg }
345#define BL { OP_IMREG, bl_reg }
346#define AH { OP_IMREG, ah_reg }
347#define CH { OP_IMREG, ch_reg }
348#define DH { OP_IMREG, dh_reg }
349#define BH { OP_IMREG, bh_reg }
350#define AX { OP_IMREG, ax_reg }
351#define DX { OP_IMREG, dx_reg }
352#define zAX { OP_IMREG, z_mode_ax_reg }
353#define indirDX { OP_IMREG, indir_dx_reg }
354
355#define Sw { OP_SEG, w_mode }
356#define Sv { OP_SEG, v_mode }
357#define Ap { OP_DIR, 0 }
358#define Ob { OP_OFF64, b_mode }
359#define Ov { OP_OFF64, v_mode }
360#define Xb { OP_DSreg, eSI_reg }
361#define Xv { OP_DSreg, eSI_reg }
362#define Xz { OP_DSreg, eSI_reg }
363#define Yb { OP_ESreg, eDI_reg }
364#define Yv { OP_ESreg, eDI_reg }
365#define DSBX { OP_DSreg, eBX_reg }
366
367#define es { OP_REG, es_reg }
368#define ss { OP_REG, ss_reg }
369#define cs { OP_REG, cs_reg }
370#define ds { OP_REG, ds_reg }
371#define fs { OP_REG, fs_reg }
372#define gs { OP_REG, gs_reg }
373
374#define MX { OP_MMX, 0 }
375#define XM { OP_XMM, 0 }
539f890d 376#define XMScalar { OP_XMM, scalar_mode }
6c30d220 377#define XMGatherQ { OP_XMM, vex_vsib_q_w_dq_mode }
c0f3af97 378#define XMM { OP_XMM, xmm_mode }
43234a1e 379#define XMxmmq { OP_XMM, xmmq_mode }
ce518a5f 380#define EM { OP_EM, v_mode }
b6169b20 381#define EMS { OP_EM, v_swap_mode }
09a2c6cf 382#define EMd { OP_EM, d_mode }
14051056 383#define EMx { OP_EM, x_mode }
53467f57 384#define EXbScalar { OP_EX, b_scalar_mode }
8976381e 385#define EXw { OP_EX, w_mode }
53467f57 386#define EXwScalar { OP_EX, w_scalar_mode }
09a2c6cf 387#define EXd { OP_EX, d_mode }
539f890d 388#define EXdScalar { OP_EX, d_scalar_mode }
fa99fab2 389#define EXdS { OP_EX, d_swap_mode }
09a2c6cf 390#define EXq { OP_EX, q_mode }
539f890d
L
391#define EXqScalar { OP_EX, q_scalar_mode }
392#define EXqScalarS { OP_EX, q_scalar_swap_mode }
b6169b20 393#define EXqS { OP_EX, q_swap_mode }
09a2c6cf 394#define EXx { OP_EX, x_mode }
b6169b20 395#define EXxS { OP_EX, x_swap_mode }
c0f3af97 396#define EXxmm { OP_EX, xmm_mode }
43234a1e 397#define EXymm { OP_EX, ymm_mode }
c0f3af97 398#define EXxmmq { OP_EX, xmmq_mode }
43234a1e 399#define EXEvexHalfBcstXmmq { OP_EX, evex_half_bcst_xmmq_mode }
6c30d220
L
400#define EXxmm_mb { OP_EX, xmm_mb_mode }
401#define EXxmm_mw { OP_EX, xmm_mw_mode }
402#define EXxmm_md { OP_EX, xmm_md_mode }
403#define EXxmm_mq { OP_EX, xmm_mq_mode }
404#define EXxmmdw { OP_EX, xmmdw_mode }
405#define EXxmmqd { OP_EX, xmmqd_mode }
c0f3af97 406#define EXymmq { OP_EX, ymmq_mode }
1c480963 407#define EXVexWdqScalar { OP_EX, vex_scalar_w_dq_mode }
43234a1e
L
408#define EXEvexXGscat { OP_EX, evex_x_gscat_mode }
409#define EXEvexXNoBcst { OP_EX, evex_x_nobcst_mode }
ce518a5f
L
410#define MS { OP_MS, v_mode }
411#define XS { OP_XS, v_mode }
09335d05 412#define EMCq { OP_EMC, q_mode }
ce518a5f 413#define MXC { OP_MXC, 0 }
ce518a5f 414#define OPSUF { OP_3DNowSuffix, 0 }
d835a58b 415#define SEP { SEP_Fixup, 0 }
ad19981d 416#define CMP { CMP_Fixup, 0 }
42903f7f 417#define XMM0 { XMM_Fixup, 0 }
eacc9c89 418#define FXSAVE { FXSAVE_Fixup, 0 }
5dd85c99
SP
419#define Vex_2src_1 { OP_Vex_2src_1, 0 }
420#define Vex_2src_2 { OP_Vex_2src_2, 0 }
252b5132 421
c0f3af97 422#define Vex { OP_VEX, vex_mode }
539f890d 423#define VexScalar { OP_VEX, vex_scalar_mode }
6c30d220 424#define VexGatherQ { OP_VEX, vex_vsib_q_w_dq_mode }
c0f3af97
L
425#define Vex128 { OP_VEX, vex128_mode }
426#define Vex256 { OP_VEX, vex256_mode }
cb21baef 427#define VexGdq { OP_VEX, dq_mode }
539f890d 428#define EXdVexScalarS { OP_EX_Vex, d_scalar_swap_mode }
539f890d 429#define EXqVexScalarS { OP_EX_Vex, q_scalar_swap_mode }
922d8de8
DR
430#define EXVexW { OP_EX_VexW, x_mode }
431#define EXdVexW { OP_EX_VexW, d_mode }
432#define EXqVexW { OP_EX_VexW, q_mode }
a683cc34 433#define EXVexImmW { OP_EX_VexImmW, x_mode }
539f890d 434#define XMVexScalar { OP_XMM_Vex, scalar_mode }
922d8de8 435#define XMVexW { OP_XMM_VexW, 0 }
c0f3af97
L
436#define XMVexI4 { OP_REG_VexI4, x_mode }
437#define PCLMUL { PCLMUL_Fixup, 0 }
c0f3af97 438#define VCMP { VCMP_Fixup, 0 }
43234a1e 439#define VPCMP { VPCMP_Fixup, 0 }
be92cb14 440#define VPCOM { VPCOM_Fixup, 0 }
43234a1e
L
441
442#define EXxEVexR { OP_Rounding, evex_rounding_mode }
70df6fc9 443#define EXxEVexR64 { OP_Rounding, evex_rounding_64_mode }
43234a1e
L
444#define EXxEVexS { OP_Rounding, evex_sae_mode }
445
446#define XMask { OP_Mask, mask_mode }
447#define MaskG { OP_G, mask_mode }
448#define MaskE { OP_E, mask_mode }
1ba585e8 449#define MaskBDE { OP_E, mask_bd_mode }
43234a1e
L
450#define MaskR { OP_R, mask_mode }
451#define MaskVex { OP_VEX, mask_mode }
c0f3af97 452
6c30d220 453#define MVexVSIBDWpX { OP_M, vex_vsib_d_w_dq_mode }
5fc35d96 454#define MVexVSIBDQWpX { OP_M, vex_vsib_d_w_d_mode }
6c30d220 455#define MVexVSIBQWpX { OP_M, vex_vsib_q_w_dq_mode }
5fc35d96 456#define MVexVSIBQDWpX { OP_M, vex_vsib_q_w_d_mode }
6c30d220 457
35c52694 458/* Used handle "rep" prefix for string instructions. */
ce518a5f
L
459#define Xbr { REP_Fixup, eSI_reg }
460#define Xvr { REP_Fixup, eSI_reg }
461#define Ybr { REP_Fixup, eDI_reg }
462#define Yvr { REP_Fixup, eDI_reg }
463#define Yzr { REP_Fixup, eDI_reg }
464#define indirDXr { REP_Fixup, indir_dx_reg }
465#define ALr { REP_Fixup, al_reg }
466#define eAXr { REP_Fixup, eAX_reg }
467
42164a71
L
468/* Used handle HLE prefix for lockable instructions. */
469#define Ebh1 { HLE_Fixup1, b_mode }
470#define Evh1 { HLE_Fixup1, v_mode }
471#define Ebh2 { HLE_Fixup2, b_mode }
472#define Evh2 { HLE_Fixup2, v_mode }
473#define Ebh3 { HLE_Fixup3, b_mode }
474#define Evh3 { HLE_Fixup3, v_mode }
475
7e8b059b 476#define BND { BND_Fixup, 0 }
04ef582a 477#define NOTRACK { NOTRACK_Fixup, 0 }
7e8b059b 478
ce518a5f
L
479#define cond_jump_flag { NULL, cond_jump_mode }
480#define loop_jcxz_flag { NULL, loop_jcxz_mode }
3ffd33cf 481
252b5132 482/* bits in sizeflag */
252b5132 483#define SUFFIX_ALWAYS 4
252b5132
RH
484#define AFLAG 2
485#define DFLAG 1
486
51e7da1b
L
487enum
488{
489 /* byte operand */
490 b_mode = 1,
491 /* byte operand with operand swapped */
3873ba12 492 b_swap_mode,
e3949f17
L
493 /* byte operand, sign extend like 'T' suffix */
494 b_T_mode,
51e7da1b 495 /* operand size depends on prefixes */
3873ba12 496 v_mode,
51e7da1b 497 /* operand size depends on prefixes with operand swapped */
3873ba12 498 v_swap_mode,
de89d0a3
IT
499 /* operand size depends on address prefix */
500 va_mode,
51e7da1b 501 /* word operand */
3873ba12 502 w_mode,
51e7da1b 503 /* double word operand */
3873ba12 504 d_mode,
51e7da1b 505 /* double word operand with operand swapped */
3873ba12 506 d_swap_mode,
51e7da1b 507 /* quad word operand */
3873ba12 508 q_mode,
51e7da1b 509 /* quad word operand with operand swapped */
3873ba12 510 q_swap_mode,
51e7da1b 511 /* ten-byte operand */
3873ba12 512 t_mode,
43234a1e
L
513 /* 16-byte XMM, 32-byte YMM or 64-byte ZMM operand. In EVEX with
514 broadcast enabled. */
3873ba12 515 x_mode,
43234a1e
L
516 /* Similar to x_mode, but with different EVEX mem shifts. */
517 evex_x_gscat_mode,
518 /* Similar to x_mode, but with disabled broadcast. */
519 evex_x_nobcst_mode,
520 /* Similar to x_mode, but with operands swapped and disabled broadcast
521 in EVEX. */
3873ba12 522 x_swap_mode,
51e7da1b 523 /* 16-byte XMM operand */
3873ba12 524 xmm_mode,
43234a1e
L
525 /* XMM, XMM or YMM register operand, or quad word, xmmword or ymmword
526 memory operand (depending on vector length). Broadcast isn't
527 allowed. */
3873ba12 528 xmmq_mode,
43234a1e
L
529 /* Same as xmmq_mode, but broadcast is allowed. */
530 evex_half_bcst_xmmq_mode,
6c30d220
L
531 /* XMM register or byte memory operand */
532 xmm_mb_mode,
533 /* XMM register or word memory operand */
534 xmm_mw_mode,
535 /* XMM register or double word memory operand */
536 xmm_md_mode,
537 /* XMM register or quad word memory operand */
538 xmm_mq_mode,
43234a1e 539 /* 16-byte XMM, word, double word or quad word operand. */
6c30d220 540 xmmdw_mode,
43234a1e 541 /* 16-byte XMM, double word, quad word operand or xmm word operand. */
6c30d220 542 xmmqd_mode,
43234a1e
L
543 /* 32-byte YMM operand */
544 ymm_mode,
545 /* quad word, ymmword or zmmword memory operand. */
3873ba12 546 ymmq_mode,
6c30d220
L
547 /* 32-byte YMM or 16-byte word operand */
548 ymmxmm_mode,
51e7da1b 549 /* d_mode in 32bit, q_mode in 64bit mode. */
3873ba12 550 m_mode,
51e7da1b 551 /* pair of v_mode operands */
3873ba12
L
552 a_mode,
553 cond_jump_mode,
554 loop_jcxz_mode,
bc31405e 555 movsxd_mode,
7e8b059b 556 v_bnd_mode,
d276ec69
JB
557 /* like v_bnd_mode in 32bit, no RIP-rel in 64bit mode. */
558 v_bndmk_mode,
51e7da1b 559 /* operand size depends on REX prefixes. */
3873ba12 560 dq_mode,
376cd056
JB
561 /* registers like dq_mode, memory like w_mode, displacements like
562 v_mode without considering Intel64 ISA. */
3873ba12 563 dqw_mode,
9f79e886 564 /* bounds operand */
7e8b059b 565 bnd_mode,
9f79e886
JB
566 /* bounds operand with operand swapped */
567 bnd_swap_mode,
51e7da1b 568 /* 4- or 6-byte pointer operand */
3873ba12
L
569 f_mode,
570 const_1_mode,
07f5af7d
L
571 /* v_mode for indirect branch opcodes. */
572 indir_v_mode,
51e7da1b 573 /* v_mode for stack-related opcodes. */
3873ba12 574 stack_v_mode,
51e7da1b 575 /* non-quad operand size depends on prefixes */
3873ba12 576 z_mode,
51e7da1b 577 /* 16-byte operand */
3873ba12 578 o_mode,
51e7da1b 579 /* registers like dq_mode, memory like b_mode. */
3873ba12 580 dqb_mode,
1ba585e8
IT
581 /* registers like d_mode, memory like b_mode. */
582 db_mode,
583 /* registers like d_mode, memory like w_mode. */
584 dw_mode,
51e7da1b 585 /* registers like dq_mode, memory like d_mode. */
3873ba12 586 dqd_mode,
51e7da1b 587 /* normal vex mode */
3873ba12 588 vex_mode,
51e7da1b 589 /* 128bit vex mode */
3873ba12 590 vex128_mode,
51e7da1b 591 /* 256bit vex mode */
3873ba12 592 vex256_mode,
d55ee72f 593
825bd36c 594 /* Operand size depends on the VEX.W bit, with VSIB dword indices. */
6c30d220 595 vex_vsib_d_w_dq_mode,
5fc35d96
IT
596 /* Similar to vex_vsib_d_w_dq_mode, with smaller memory. */
597 vex_vsib_d_w_d_mode,
825bd36c 598 /* Operand size depends on the VEX.W bit, with VSIB qword indices. */
6c30d220 599 vex_vsib_q_w_dq_mode,
5fc35d96
IT
600 /* Similar to vex_vsib_q_w_dq_mode, with smaller memory. */
601 vex_vsib_q_w_d_mode,
6c30d220 602
539f890d
L
603 /* scalar, ignore vector length. */
604 scalar_mode,
53467f57
IT
605 /* like b_mode, ignore vector length. */
606 b_scalar_mode,
607 /* like w_mode, ignore vector length. */
608 w_scalar_mode,
539f890d
L
609 /* like d_mode, ignore vector length. */
610 d_scalar_mode,
611 /* like d_swap_mode, ignore vector length. */
612 d_scalar_swap_mode,
613 /* like q_mode, ignore vector length. */
614 q_scalar_mode,
615 /* like q_swap_mode, ignore vector length. */
616 q_scalar_swap_mode,
617 /* like vex_mode, ignore vector length. */
618 vex_scalar_mode,
825bd36c 619 /* Operand size depends on the VEX.W bit, ignore vector length. */
1c480963 620 vex_scalar_w_dq_mode,
539f890d 621
43234a1e
L
622 /* Static rounding. */
623 evex_rounding_mode,
70df6fc9
L
624 /* Static rounding, 64-bit mode only. */
625 evex_rounding_64_mode,
43234a1e
L
626 /* Supress all exceptions. */
627 evex_sae_mode,
628
629 /* Mask register operand. */
630 mask_mode,
1ba585e8
IT
631 /* Mask register operand. */
632 mask_bd_mode,
43234a1e 633
3873ba12
L
634 es_reg,
635 cs_reg,
636 ss_reg,
637 ds_reg,
638 fs_reg,
639 gs_reg,
d55ee72f 640
3873ba12
L
641 eAX_reg,
642 eCX_reg,
643 eDX_reg,
644 eBX_reg,
645 eSP_reg,
646 eBP_reg,
647 eSI_reg,
648 eDI_reg,
d55ee72f 649
3873ba12
L
650 al_reg,
651 cl_reg,
652 dl_reg,
653 bl_reg,
654 ah_reg,
655 ch_reg,
656 dh_reg,
657 bh_reg,
d55ee72f 658
3873ba12
L
659 ax_reg,
660 cx_reg,
661 dx_reg,
662 bx_reg,
663 sp_reg,
664 bp_reg,
665 si_reg,
666 di_reg,
d55ee72f 667
3873ba12
L
668 rAX_reg,
669 rCX_reg,
670 rDX_reg,
671 rBX_reg,
672 rSP_reg,
673 rBP_reg,
674 rSI_reg,
675 rDI_reg,
d55ee72f 676
3873ba12
L
677 z_mode_ax_reg,
678 indir_dx_reg
51e7da1b 679};
252b5132 680
51e7da1b
L
681enum
682{
683 FLOATCODE = 1,
3873ba12
L
684 USE_REG_TABLE,
685 USE_MOD_TABLE,
686 USE_RM_TABLE,
687 USE_PREFIX_TABLE,
688 USE_X86_64_TABLE,
689 USE_3BYTE_TABLE,
f88c9eb0 690 USE_XOP_8F_TABLE,
3873ba12
L
691 USE_VEX_C4_TABLE,
692 USE_VEX_C5_TABLE,
9e30b8e0 693 USE_VEX_LEN_TABLE,
43234a1e 694 USE_VEX_W_TABLE,
04e2a182
L
695 USE_EVEX_TABLE,
696 USE_EVEX_LEN_TABLE
51e7da1b 697};
6439fc28 698
bf890a93 699#define FLOAT NULL, { { NULL, FLOATCODE } }, 0
4efba78c 700
bf890a93
IT
701#define DIS386(T, I) NULL, { { NULL, (T)}, { NULL, (I) } }, 0
702#define DIS386_PREFIX(T, I, P) NULL, { { NULL, (T)}, { NULL, (I) } }, P
1ceb70f8
L
703#define REG_TABLE(I) DIS386 (USE_REG_TABLE, (I))
704#define MOD_TABLE(I) DIS386 (USE_MOD_TABLE, (I))
705#define RM_TABLE(I) DIS386 (USE_RM_TABLE, (I))
706#define PREFIX_TABLE(I) DIS386 (USE_PREFIX_TABLE, (I))
4e7d34a6
L
707#define X86_64_TABLE(I) DIS386 (USE_X86_64_TABLE, (I))
708#define THREE_BYTE_TABLE(I) DIS386 (USE_3BYTE_TABLE, (I))
bf890a93 709#define THREE_BYTE_TABLE_PREFIX(I, P) DIS386_PREFIX (USE_3BYTE_TABLE, (I), P)
f88c9eb0 710#define XOP_8F_TABLE(I) DIS386 (USE_XOP_8F_TABLE, (I))
c0f3af97
L
711#define VEX_C4_TABLE(I) DIS386 (USE_VEX_C4_TABLE, (I))
712#define VEX_C5_TABLE(I) DIS386 (USE_VEX_C5_TABLE, (I))
713#define VEX_LEN_TABLE(I) DIS386 (USE_VEX_LEN_TABLE, (I))
9e30b8e0 714#define VEX_W_TABLE(I) DIS386 (USE_VEX_W_TABLE, (I))
43234a1e 715#define EVEX_TABLE(I) DIS386 (USE_EVEX_TABLE, (I))
04e2a182 716#define EVEX_LEN_TABLE(I) DIS386 (USE_EVEX_LEN_TABLE, (I))
1ceb70f8 717
51e7da1b
L
718enum
719{
720 REG_80 = 0,
3873ba12 721 REG_81,
7148c369 722 REG_83,
3873ba12
L
723 REG_8F,
724 REG_C0,
725 REG_C1,
726 REG_C6,
727 REG_C7,
728 REG_D0,
729 REG_D1,
730 REG_D2,
731 REG_D3,
732 REG_F6,
733 REG_F7,
734 REG_FE,
735 REG_FF,
736 REG_0F00,
737 REG_0F01,
738 REG_0F0D,
739 REG_0F18,
f8687e93
JB
740 REG_0F1C_P_0_MOD_0,
741 REG_0F1E_P_1_MOD_3,
3873ba12
L
742 REG_0F71,
743 REG_0F72,
744 REG_0F73,
745 REG_0FA6,
746 REG_0FA7,
747 REG_0FAE,
748 REG_0FBA,
749 REG_0FC7,
592a252b
L
750 REG_VEX_0F71,
751 REG_VEX_0F72,
752 REG_VEX_0F73,
753 REG_VEX_0FAE,
f12dc422 754 REG_VEX_0F38F3,
f88c9eb0 755 REG_XOP_LWPCB,
2a2a0f38
QN
756 REG_XOP_LWP,
757 REG_XOP_TBM_01,
43234a1e
L
758 REG_XOP_TBM_02,
759
1ba585e8 760 REG_EVEX_0F71,
43234a1e
L
761 REG_EVEX_0F72,
762 REG_EVEX_0F73,
763 REG_EVEX_0F38C6,
764 REG_EVEX_0F38C7
51e7da1b 765};
1ceb70f8 766
51e7da1b
L
767enum
768{
769 MOD_8D = 0,
42164a71
L
770 MOD_C6_REG_7,
771 MOD_C7_REG_7,
4a357820
MZ
772 MOD_FF_REG_3,
773 MOD_FF_REG_5,
3873ba12
L
774 MOD_0F01_REG_0,
775 MOD_0F01_REG_1,
776 MOD_0F01_REG_2,
777 MOD_0F01_REG_3,
8eab4136 778 MOD_0F01_REG_5,
3873ba12
L
779 MOD_0F01_REG_7,
780 MOD_0F12_PREFIX_0,
781 MOD_0F13,
782 MOD_0F16_PREFIX_0,
783 MOD_0F17,
784 MOD_0F18_REG_0,
785 MOD_0F18_REG_1,
786 MOD_0F18_REG_2,
787 MOD_0F18_REG_3,
d7189fa5
RM
788 MOD_0F18_REG_4,
789 MOD_0F18_REG_5,
790 MOD_0F18_REG_6,
791 MOD_0F18_REG_7,
7e8b059b
L
792 MOD_0F1A_PREFIX_0,
793 MOD_0F1B_PREFIX_0,
794 MOD_0F1B_PREFIX_1,
c48935d7 795 MOD_0F1C_PREFIX_0,
603555e5 796 MOD_0F1E_PREFIX_1,
3873ba12
L
797 MOD_0F24,
798 MOD_0F26,
799 MOD_0F2B_PREFIX_0,
800 MOD_0F2B_PREFIX_1,
801 MOD_0F2B_PREFIX_2,
802 MOD_0F2B_PREFIX_3,
803 MOD_0F51,
804 MOD_0F71_REG_2,
805 MOD_0F71_REG_4,
806 MOD_0F71_REG_6,
807 MOD_0F72_REG_2,
808 MOD_0F72_REG_4,
809 MOD_0F72_REG_6,
810 MOD_0F73_REG_2,
811 MOD_0F73_REG_3,
812 MOD_0F73_REG_6,
813 MOD_0F73_REG_7,
814 MOD_0FAE_REG_0,
815 MOD_0FAE_REG_1,
816 MOD_0FAE_REG_2,
817 MOD_0FAE_REG_3,
818 MOD_0FAE_REG_4,
819 MOD_0FAE_REG_5,
820 MOD_0FAE_REG_6,
821 MOD_0FAE_REG_7,
822 MOD_0FB2,
823 MOD_0FB4,
824 MOD_0FB5,
a8484f96 825 MOD_0FC3,
963f3586
IT
826 MOD_0FC7_REG_3,
827 MOD_0FC7_REG_4,
828 MOD_0FC7_REG_5,
3873ba12
L
829 MOD_0FC7_REG_6,
830 MOD_0FC7_REG_7,
831 MOD_0FD7,
832 MOD_0FE7_PREFIX_2,
833 MOD_0FF0_PREFIX_3,
834 MOD_0F382A_PREFIX_2,
603555e5
L
835 MOD_0F38F5_PREFIX_2,
836 MOD_0F38F6_PREFIX_0,
5d79adc4 837 MOD_0F38F8_PREFIX_1,
c0a30a9f 838 MOD_0F38F8_PREFIX_2,
5d79adc4 839 MOD_0F38F8_PREFIX_3,
c0a30a9f 840 MOD_0F38F9_PREFIX_0,
3873ba12
L
841 MOD_62_32BIT,
842 MOD_C4_32BIT,
843 MOD_C5_32BIT,
592a252b
L
844 MOD_VEX_0F12_PREFIX_0,
845 MOD_VEX_0F13,
846 MOD_VEX_0F16_PREFIX_0,
847 MOD_VEX_0F17,
848 MOD_VEX_0F2B,
ab4e4ed5
AF
849 MOD_VEX_W_0_0F41_P_0_LEN_1,
850 MOD_VEX_W_1_0F41_P_0_LEN_1,
851 MOD_VEX_W_0_0F41_P_2_LEN_1,
852 MOD_VEX_W_1_0F41_P_2_LEN_1,
853 MOD_VEX_W_0_0F42_P_0_LEN_1,
854 MOD_VEX_W_1_0F42_P_0_LEN_1,
855 MOD_VEX_W_0_0F42_P_2_LEN_1,
856 MOD_VEX_W_1_0F42_P_2_LEN_1,
857 MOD_VEX_W_0_0F44_P_0_LEN_1,
858 MOD_VEX_W_1_0F44_P_0_LEN_1,
859 MOD_VEX_W_0_0F44_P_2_LEN_1,
860 MOD_VEX_W_1_0F44_P_2_LEN_1,
861 MOD_VEX_W_0_0F45_P_0_LEN_1,
862 MOD_VEX_W_1_0F45_P_0_LEN_1,
863 MOD_VEX_W_0_0F45_P_2_LEN_1,
864 MOD_VEX_W_1_0F45_P_2_LEN_1,
865 MOD_VEX_W_0_0F46_P_0_LEN_1,
866 MOD_VEX_W_1_0F46_P_0_LEN_1,
867 MOD_VEX_W_0_0F46_P_2_LEN_1,
868 MOD_VEX_W_1_0F46_P_2_LEN_1,
869 MOD_VEX_W_0_0F47_P_0_LEN_1,
870 MOD_VEX_W_1_0F47_P_0_LEN_1,
871 MOD_VEX_W_0_0F47_P_2_LEN_1,
872 MOD_VEX_W_1_0F47_P_2_LEN_1,
873 MOD_VEX_W_0_0F4A_P_0_LEN_1,
874 MOD_VEX_W_1_0F4A_P_0_LEN_1,
875 MOD_VEX_W_0_0F4A_P_2_LEN_1,
876 MOD_VEX_W_1_0F4A_P_2_LEN_1,
877 MOD_VEX_W_0_0F4B_P_0_LEN_1,
878 MOD_VEX_W_1_0F4B_P_0_LEN_1,
879 MOD_VEX_W_0_0F4B_P_2_LEN_1,
592a252b
L
880 MOD_VEX_0F50,
881 MOD_VEX_0F71_REG_2,
882 MOD_VEX_0F71_REG_4,
883 MOD_VEX_0F71_REG_6,
884 MOD_VEX_0F72_REG_2,
885 MOD_VEX_0F72_REG_4,
886 MOD_VEX_0F72_REG_6,
887 MOD_VEX_0F73_REG_2,
888 MOD_VEX_0F73_REG_3,
889 MOD_VEX_0F73_REG_6,
890 MOD_VEX_0F73_REG_7,
ab4e4ed5
AF
891 MOD_VEX_W_0_0F91_P_0_LEN_0,
892 MOD_VEX_W_1_0F91_P_0_LEN_0,
893 MOD_VEX_W_0_0F91_P_2_LEN_0,
894 MOD_VEX_W_1_0F91_P_2_LEN_0,
895 MOD_VEX_W_0_0F92_P_0_LEN_0,
896 MOD_VEX_W_0_0F92_P_2_LEN_0,
58a211d2 897 MOD_VEX_0F92_P_3_LEN_0,
ab4e4ed5
AF
898 MOD_VEX_W_0_0F93_P_0_LEN_0,
899 MOD_VEX_W_0_0F93_P_2_LEN_0,
58a211d2 900 MOD_VEX_0F93_P_3_LEN_0,
ab4e4ed5
AF
901 MOD_VEX_W_0_0F98_P_0_LEN_0,
902 MOD_VEX_W_1_0F98_P_0_LEN_0,
903 MOD_VEX_W_0_0F98_P_2_LEN_0,
904 MOD_VEX_W_1_0F98_P_2_LEN_0,
905 MOD_VEX_W_0_0F99_P_0_LEN_0,
906 MOD_VEX_W_1_0F99_P_0_LEN_0,
907 MOD_VEX_W_0_0F99_P_2_LEN_0,
908 MOD_VEX_W_1_0F99_P_2_LEN_0,
592a252b
L
909 MOD_VEX_0FAE_REG_2,
910 MOD_VEX_0FAE_REG_3,
911 MOD_VEX_0FD7_PREFIX_2,
912 MOD_VEX_0FE7_PREFIX_2,
913 MOD_VEX_0FF0_PREFIX_3,
592a252b
L
914 MOD_VEX_0F381A_PREFIX_2,
915 MOD_VEX_0F382A_PREFIX_2,
916 MOD_VEX_0F382C_PREFIX_2,
917 MOD_VEX_0F382D_PREFIX_2,
918 MOD_VEX_0F382E_PREFIX_2,
6c30d220
L
919 MOD_VEX_0F382F_PREFIX_2,
920 MOD_VEX_0F385A_PREFIX_2,
921 MOD_VEX_0F388C_PREFIX_2,
922 MOD_VEX_0F388E_PREFIX_2,
ab4e4ed5
AF
923 MOD_VEX_W_0_0F3A30_P_2_LEN_0,
924 MOD_VEX_W_1_0F3A30_P_2_LEN_0,
925 MOD_VEX_W_0_0F3A31_P_2_LEN_0,
926 MOD_VEX_W_1_0F3A31_P_2_LEN_0,
927 MOD_VEX_W_0_0F3A32_P_2_LEN_0,
928 MOD_VEX_W_1_0F3A32_P_2_LEN_0,
929 MOD_VEX_W_0_0F3A33_P_2_LEN_0,
930 MOD_VEX_W_1_0F3A33_P_2_LEN_0,
43234a1e 931
43234a1e
L
932 MOD_EVEX_0F12_PREFIX_0,
933 MOD_EVEX_0F16_PREFIX_0,
934 MOD_EVEX_0F38C6_REG_1,
935 MOD_EVEX_0F38C6_REG_2,
936 MOD_EVEX_0F38C6_REG_5,
937 MOD_EVEX_0F38C6_REG_6,
938 MOD_EVEX_0F38C7_REG_1,
939 MOD_EVEX_0F38C7_REG_2,
940 MOD_EVEX_0F38C7_REG_5,
941 MOD_EVEX_0F38C7_REG_6
51e7da1b 942};
1ceb70f8 943
51e7da1b
L
944enum
945{
42164a71
L
946 RM_C6_REG_7 = 0,
947 RM_C7_REG_7,
948 RM_0F01_REG_0,
3873ba12
L
949 RM_0F01_REG_1,
950 RM_0F01_REG_2,
951 RM_0F01_REG_3,
f8687e93
JB
952 RM_0F01_REG_5_MOD_3,
953 RM_0F01_REG_7_MOD_3,
954 RM_0F1E_P_1_MOD_3_REG_7,
955 RM_0FAE_REG_6_MOD_3_P_0,
956 RM_0FAE_REG_7_MOD_3,
51e7da1b 957};
1ceb70f8 958
51e7da1b
L
959enum
960{
961 PREFIX_90 = 0,
f8687e93
JB
962 PREFIX_0F01_REG_5_MOD_0,
963 PREFIX_0F01_REG_5_MOD_3_RM_0,
964 PREFIX_0F01_REG_5_MOD_3_RM_2,
267b8516
JB
965 PREFIX_0F01_REG_7_MOD_3_RM_2,
966 PREFIX_0F01_REG_7_MOD_3_RM_3,
3233d7d0 967 PREFIX_0F09,
3873ba12
L
968 PREFIX_0F10,
969 PREFIX_0F11,
970 PREFIX_0F12,
971 PREFIX_0F16,
7e8b059b
L
972 PREFIX_0F1A,
973 PREFIX_0F1B,
c48935d7 974 PREFIX_0F1C,
603555e5 975 PREFIX_0F1E,
3873ba12
L
976 PREFIX_0F2A,
977 PREFIX_0F2B,
978 PREFIX_0F2C,
979 PREFIX_0F2D,
980 PREFIX_0F2E,
981 PREFIX_0F2F,
982 PREFIX_0F51,
983 PREFIX_0F52,
984 PREFIX_0F53,
985 PREFIX_0F58,
986 PREFIX_0F59,
987 PREFIX_0F5A,
988 PREFIX_0F5B,
989 PREFIX_0F5C,
990 PREFIX_0F5D,
991 PREFIX_0F5E,
992 PREFIX_0F5F,
993 PREFIX_0F60,
994 PREFIX_0F61,
995 PREFIX_0F62,
996 PREFIX_0F6C,
997 PREFIX_0F6D,
998 PREFIX_0F6F,
999 PREFIX_0F70,
1000 PREFIX_0F73_REG_3,
1001 PREFIX_0F73_REG_7,
1002 PREFIX_0F78,
1003 PREFIX_0F79,
1004 PREFIX_0F7C,
1005 PREFIX_0F7D,
1006 PREFIX_0F7E,
1007 PREFIX_0F7F,
f8687e93
JB
1008 PREFIX_0FAE_REG_0_MOD_3,
1009 PREFIX_0FAE_REG_1_MOD_3,
1010 PREFIX_0FAE_REG_2_MOD_3,
1011 PREFIX_0FAE_REG_3_MOD_3,
1012 PREFIX_0FAE_REG_4_MOD_0,
1013 PREFIX_0FAE_REG_4_MOD_3,
1014 PREFIX_0FAE_REG_5_MOD_0,
1015 PREFIX_0FAE_REG_5_MOD_3,
1016 PREFIX_0FAE_REG_6_MOD_0,
1017 PREFIX_0FAE_REG_6_MOD_3,
1018 PREFIX_0FAE_REG_7_MOD_0,
3873ba12 1019 PREFIX_0FB8,
f12dc422 1020 PREFIX_0FBC,
3873ba12
L
1021 PREFIX_0FBD,
1022 PREFIX_0FC2,
f8687e93
JB
1023 PREFIX_0FC3_MOD_0,
1024 PREFIX_0FC7_REG_6_MOD_0,
1025 PREFIX_0FC7_REG_6_MOD_3,
1026 PREFIX_0FC7_REG_7_MOD_3,
3873ba12
L
1027 PREFIX_0FD0,
1028 PREFIX_0FD6,
1029 PREFIX_0FE6,
1030 PREFIX_0FE7,
1031 PREFIX_0FF0,
1032 PREFIX_0FF7,
1033 PREFIX_0F3810,
1034 PREFIX_0F3814,
1035 PREFIX_0F3815,
1036 PREFIX_0F3817,
1037 PREFIX_0F3820,
1038 PREFIX_0F3821,
1039 PREFIX_0F3822,
1040 PREFIX_0F3823,
1041 PREFIX_0F3824,
1042 PREFIX_0F3825,
1043 PREFIX_0F3828,
1044 PREFIX_0F3829,
1045 PREFIX_0F382A,
1046 PREFIX_0F382B,
1047 PREFIX_0F3830,
1048 PREFIX_0F3831,
1049 PREFIX_0F3832,
1050 PREFIX_0F3833,
1051 PREFIX_0F3834,
1052 PREFIX_0F3835,
1053 PREFIX_0F3837,
1054 PREFIX_0F3838,
1055 PREFIX_0F3839,
1056 PREFIX_0F383A,
1057 PREFIX_0F383B,
1058 PREFIX_0F383C,
1059 PREFIX_0F383D,
1060 PREFIX_0F383E,
1061 PREFIX_0F383F,
1062 PREFIX_0F3840,
1063 PREFIX_0F3841,
1064 PREFIX_0F3880,
1065 PREFIX_0F3881,
6c30d220 1066 PREFIX_0F3882,
a0046408
L
1067 PREFIX_0F38C8,
1068 PREFIX_0F38C9,
1069 PREFIX_0F38CA,
1070 PREFIX_0F38CB,
1071 PREFIX_0F38CC,
1072 PREFIX_0F38CD,
48521003 1073 PREFIX_0F38CF,
3873ba12
L
1074 PREFIX_0F38DB,
1075 PREFIX_0F38DC,
1076 PREFIX_0F38DD,
1077 PREFIX_0F38DE,
1078 PREFIX_0F38DF,
1079 PREFIX_0F38F0,
1080 PREFIX_0F38F1,
603555e5 1081 PREFIX_0F38F5,
e2e1fcde 1082 PREFIX_0F38F6,
c0a30a9f
L
1083 PREFIX_0F38F8,
1084 PREFIX_0F38F9,
3873ba12
L
1085 PREFIX_0F3A08,
1086 PREFIX_0F3A09,
1087 PREFIX_0F3A0A,
1088 PREFIX_0F3A0B,
1089 PREFIX_0F3A0C,
1090 PREFIX_0F3A0D,
1091 PREFIX_0F3A0E,
1092 PREFIX_0F3A14,
1093 PREFIX_0F3A15,
1094 PREFIX_0F3A16,
1095 PREFIX_0F3A17,
1096 PREFIX_0F3A20,
1097 PREFIX_0F3A21,
1098 PREFIX_0F3A22,
1099 PREFIX_0F3A40,
1100 PREFIX_0F3A41,
1101 PREFIX_0F3A42,
1102 PREFIX_0F3A44,
1103 PREFIX_0F3A60,
1104 PREFIX_0F3A61,
1105 PREFIX_0F3A62,
1106 PREFIX_0F3A63,
a0046408 1107 PREFIX_0F3ACC,
48521003
IT
1108 PREFIX_0F3ACE,
1109 PREFIX_0F3ACF,
3873ba12 1110 PREFIX_0F3ADF,
592a252b
L
1111 PREFIX_VEX_0F10,
1112 PREFIX_VEX_0F11,
1113 PREFIX_VEX_0F12,
1114 PREFIX_VEX_0F16,
1115 PREFIX_VEX_0F2A,
1116 PREFIX_VEX_0F2C,
1117 PREFIX_VEX_0F2D,
1118 PREFIX_VEX_0F2E,
1119 PREFIX_VEX_0F2F,
43234a1e
L
1120 PREFIX_VEX_0F41,
1121 PREFIX_VEX_0F42,
1122 PREFIX_VEX_0F44,
1123 PREFIX_VEX_0F45,
1124 PREFIX_VEX_0F46,
1125 PREFIX_VEX_0F47,
1ba585e8 1126 PREFIX_VEX_0F4A,
43234a1e 1127 PREFIX_VEX_0F4B,
592a252b
L
1128 PREFIX_VEX_0F51,
1129 PREFIX_VEX_0F52,
1130 PREFIX_VEX_0F53,
1131 PREFIX_VEX_0F58,
1132 PREFIX_VEX_0F59,
1133 PREFIX_VEX_0F5A,
1134 PREFIX_VEX_0F5B,
1135 PREFIX_VEX_0F5C,
1136 PREFIX_VEX_0F5D,
1137 PREFIX_VEX_0F5E,
1138 PREFIX_VEX_0F5F,
1139 PREFIX_VEX_0F60,
1140 PREFIX_VEX_0F61,
1141 PREFIX_VEX_0F62,
1142 PREFIX_VEX_0F63,
1143 PREFIX_VEX_0F64,
1144 PREFIX_VEX_0F65,
1145 PREFIX_VEX_0F66,
1146 PREFIX_VEX_0F67,
1147 PREFIX_VEX_0F68,
1148 PREFIX_VEX_0F69,
1149 PREFIX_VEX_0F6A,
1150 PREFIX_VEX_0F6B,
1151 PREFIX_VEX_0F6C,
1152 PREFIX_VEX_0F6D,
1153 PREFIX_VEX_0F6E,
1154 PREFIX_VEX_0F6F,
1155 PREFIX_VEX_0F70,
1156 PREFIX_VEX_0F71_REG_2,
1157 PREFIX_VEX_0F71_REG_4,
1158 PREFIX_VEX_0F71_REG_6,
1159 PREFIX_VEX_0F72_REG_2,
1160 PREFIX_VEX_0F72_REG_4,
1161 PREFIX_VEX_0F72_REG_6,
1162 PREFIX_VEX_0F73_REG_2,
1163 PREFIX_VEX_0F73_REG_3,
1164 PREFIX_VEX_0F73_REG_6,
1165 PREFIX_VEX_0F73_REG_7,
1166 PREFIX_VEX_0F74,
1167 PREFIX_VEX_0F75,
1168 PREFIX_VEX_0F76,
1169 PREFIX_VEX_0F77,
1170 PREFIX_VEX_0F7C,
1171 PREFIX_VEX_0F7D,
1172 PREFIX_VEX_0F7E,
1173 PREFIX_VEX_0F7F,
43234a1e
L
1174 PREFIX_VEX_0F90,
1175 PREFIX_VEX_0F91,
1176 PREFIX_VEX_0F92,
1177 PREFIX_VEX_0F93,
1178 PREFIX_VEX_0F98,
1ba585e8 1179 PREFIX_VEX_0F99,
592a252b
L
1180 PREFIX_VEX_0FC2,
1181 PREFIX_VEX_0FC4,
1182 PREFIX_VEX_0FC5,
1183 PREFIX_VEX_0FD0,
1184 PREFIX_VEX_0FD1,
1185 PREFIX_VEX_0FD2,
1186 PREFIX_VEX_0FD3,
1187 PREFIX_VEX_0FD4,
1188 PREFIX_VEX_0FD5,
1189 PREFIX_VEX_0FD6,
1190 PREFIX_VEX_0FD7,
1191 PREFIX_VEX_0FD8,
1192 PREFIX_VEX_0FD9,
1193 PREFIX_VEX_0FDA,
1194 PREFIX_VEX_0FDB,
1195 PREFIX_VEX_0FDC,
1196 PREFIX_VEX_0FDD,
1197 PREFIX_VEX_0FDE,
1198 PREFIX_VEX_0FDF,
1199 PREFIX_VEX_0FE0,
1200 PREFIX_VEX_0FE1,
1201 PREFIX_VEX_0FE2,
1202 PREFIX_VEX_0FE3,
1203 PREFIX_VEX_0FE4,
1204 PREFIX_VEX_0FE5,
1205 PREFIX_VEX_0FE6,
1206 PREFIX_VEX_0FE7,
1207 PREFIX_VEX_0FE8,
1208 PREFIX_VEX_0FE9,
1209 PREFIX_VEX_0FEA,
1210 PREFIX_VEX_0FEB,
1211 PREFIX_VEX_0FEC,
1212 PREFIX_VEX_0FED,
1213 PREFIX_VEX_0FEE,
1214 PREFIX_VEX_0FEF,
1215 PREFIX_VEX_0FF0,
1216 PREFIX_VEX_0FF1,
1217 PREFIX_VEX_0FF2,
1218 PREFIX_VEX_0FF3,
1219 PREFIX_VEX_0FF4,
1220 PREFIX_VEX_0FF5,
1221 PREFIX_VEX_0FF6,
1222 PREFIX_VEX_0FF7,
1223 PREFIX_VEX_0FF8,
1224 PREFIX_VEX_0FF9,
1225 PREFIX_VEX_0FFA,
1226 PREFIX_VEX_0FFB,
1227 PREFIX_VEX_0FFC,
1228 PREFIX_VEX_0FFD,
1229 PREFIX_VEX_0FFE,
1230 PREFIX_VEX_0F3800,
1231 PREFIX_VEX_0F3801,
1232 PREFIX_VEX_0F3802,
1233 PREFIX_VEX_0F3803,
1234 PREFIX_VEX_0F3804,
1235 PREFIX_VEX_0F3805,
1236 PREFIX_VEX_0F3806,
1237 PREFIX_VEX_0F3807,
1238 PREFIX_VEX_0F3808,
1239 PREFIX_VEX_0F3809,
1240 PREFIX_VEX_0F380A,
1241 PREFIX_VEX_0F380B,
1242 PREFIX_VEX_0F380C,
1243 PREFIX_VEX_0F380D,
1244 PREFIX_VEX_0F380E,
1245 PREFIX_VEX_0F380F,
1246 PREFIX_VEX_0F3813,
6c30d220 1247 PREFIX_VEX_0F3816,
592a252b
L
1248 PREFIX_VEX_0F3817,
1249 PREFIX_VEX_0F3818,
1250 PREFIX_VEX_0F3819,
1251 PREFIX_VEX_0F381A,
1252 PREFIX_VEX_0F381C,
1253 PREFIX_VEX_0F381D,
1254 PREFIX_VEX_0F381E,
1255 PREFIX_VEX_0F3820,
1256 PREFIX_VEX_0F3821,
1257 PREFIX_VEX_0F3822,
1258 PREFIX_VEX_0F3823,
1259 PREFIX_VEX_0F3824,
1260 PREFIX_VEX_0F3825,
1261 PREFIX_VEX_0F3828,
1262 PREFIX_VEX_0F3829,
1263 PREFIX_VEX_0F382A,
1264 PREFIX_VEX_0F382B,
1265 PREFIX_VEX_0F382C,
1266 PREFIX_VEX_0F382D,
1267 PREFIX_VEX_0F382E,
1268 PREFIX_VEX_0F382F,
1269 PREFIX_VEX_0F3830,
1270 PREFIX_VEX_0F3831,
1271 PREFIX_VEX_0F3832,
1272 PREFIX_VEX_0F3833,
1273 PREFIX_VEX_0F3834,
1274 PREFIX_VEX_0F3835,
6c30d220 1275 PREFIX_VEX_0F3836,
592a252b
L
1276 PREFIX_VEX_0F3837,
1277 PREFIX_VEX_0F3838,
1278 PREFIX_VEX_0F3839,
1279 PREFIX_VEX_0F383A,
1280 PREFIX_VEX_0F383B,
1281 PREFIX_VEX_0F383C,
1282 PREFIX_VEX_0F383D,
1283 PREFIX_VEX_0F383E,
1284 PREFIX_VEX_0F383F,
1285 PREFIX_VEX_0F3840,
1286 PREFIX_VEX_0F3841,
6c30d220
L
1287 PREFIX_VEX_0F3845,
1288 PREFIX_VEX_0F3846,
1289 PREFIX_VEX_0F3847,
1290 PREFIX_VEX_0F3858,
1291 PREFIX_VEX_0F3859,
1292 PREFIX_VEX_0F385A,
1293 PREFIX_VEX_0F3878,
1294 PREFIX_VEX_0F3879,
1295 PREFIX_VEX_0F388C,
1296 PREFIX_VEX_0F388E,
1297 PREFIX_VEX_0F3890,
1298 PREFIX_VEX_0F3891,
1299 PREFIX_VEX_0F3892,
1300 PREFIX_VEX_0F3893,
592a252b
L
1301 PREFIX_VEX_0F3896,
1302 PREFIX_VEX_0F3897,
1303 PREFIX_VEX_0F3898,
1304 PREFIX_VEX_0F3899,
1305 PREFIX_VEX_0F389A,
1306 PREFIX_VEX_0F389B,
1307 PREFIX_VEX_0F389C,
1308 PREFIX_VEX_0F389D,
1309 PREFIX_VEX_0F389E,
1310 PREFIX_VEX_0F389F,
1311 PREFIX_VEX_0F38A6,
1312 PREFIX_VEX_0F38A7,
1313 PREFIX_VEX_0F38A8,
1314 PREFIX_VEX_0F38A9,
1315 PREFIX_VEX_0F38AA,
1316 PREFIX_VEX_0F38AB,
1317 PREFIX_VEX_0F38AC,
1318 PREFIX_VEX_0F38AD,
1319 PREFIX_VEX_0F38AE,
1320 PREFIX_VEX_0F38AF,
1321 PREFIX_VEX_0F38B6,
1322 PREFIX_VEX_0F38B7,
1323 PREFIX_VEX_0F38B8,
1324 PREFIX_VEX_0F38B9,
1325 PREFIX_VEX_0F38BA,
1326 PREFIX_VEX_0F38BB,
1327 PREFIX_VEX_0F38BC,
1328 PREFIX_VEX_0F38BD,
1329 PREFIX_VEX_0F38BE,
1330 PREFIX_VEX_0F38BF,
48521003 1331 PREFIX_VEX_0F38CF,
592a252b
L
1332 PREFIX_VEX_0F38DB,
1333 PREFIX_VEX_0F38DC,
1334 PREFIX_VEX_0F38DD,
1335 PREFIX_VEX_0F38DE,
1336 PREFIX_VEX_0F38DF,
f12dc422
L
1337 PREFIX_VEX_0F38F2,
1338 PREFIX_VEX_0F38F3_REG_1,
1339 PREFIX_VEX_0F38F3_REG_2,
1340 PREFIX_VEX_0F38F3_REG_3,
6c30d220
L
1341 PREFIX_VEX_0F38F5,
1342 PREFIX_VEX_0F38F6,
f12dc422 1343 PREFIX_VEX_0F38F7,
6c30d220
L
1344 PREFIX_VEX_0F3A00,
1345 PREFIX_VEX_0F3A01,
1346 PREFIX_VEX_0F3A02,
592a252b
L
1347 PREFIX_VEX_0F3A04,
1348 PREFIX_VEX_0F3A05,
1349 PREFIX_VEX_0F3A06,
1350 PREFIX_VEX_0F3A08,
1351 PREFIX_VEX_0F3A09,
1352 PREFIX_VEX_0F3A0A,
1353 PREFIX_VEX_0F3A0B,
1354 PREFIX_VEX_0F3A0C,
1355 PREFIX_VEX_0F3A0D,
1356 PREFIX_VEX_0F3A0E,
1357 PREFIX_VEX_0F3A0F,
1358 PREFIX_VEX_0F3A14,
1359 PREFIX_VEX_0F3A15,
1360 PREFIX_VEX_0F3A16,
1361 PREFIX_VEX_0F3A17,
1362 PREFIX_VEX_0F3A18,
1363 PREFIX_VEX_0F3A19,
1364 PREFIX_VEX_0F3A1D,
1365 PREFIX_VEX_0F3A20,
1366 PREFIX_VEX_0F3A21,
1367 PREFIX_VEX_0F3A22,
43234a1e 1368 PREFIX_VEX_0F3A30,
1ba585e8 1369 PREFIX_VEX_0F3A31,
43234a1e 1370 PREFIX_VEX_0F3A32,
1ba585e8 1371 PREFIX_VEX_0F3A33,
6c30d220
L
1372 PREFIX_VEX_0F3A38,
1373 PREFIX_VEX_0F3A39,
592a252b
L
1374 PREFIX_VEX_0F3A40,
1375 PREFIX_VEX_0F3A41,
1376 PREFIX_VEX_0F3A42,
1377 PREFIX_VEX_0F3A44,
6c30d220 1378 PREFIX_VEX_0F3A46,
592a252b
L
1379 PREFIX_VEX_0F3A48,
1380 PREFIX_VEX_0F3A49,
1381 PREFIX_VEX_0F3A4A,
1382 PREFIX_VEX_0F3A4B,
1383 PREFIX_VEX_0F3A4C,
1384 PREFIX_VEX_0F3A5C,
1385 PREFIX_VEX_0F3A5D,
1386 PREFIX_VEX_0F3A5E,
1387 PREFIX_VEX_0F3A5F,
1388 PREFIX_VEX_0F3A60,
1389 PREFIX_VEX_0F3A61,
1390 PREFIX_VEX_0F3A62,
1391 PREFIX_VEX_0F3A63,
1392 PREFIX_VEX_0F3A68,
1393 PREFIX_VEX_0F3A69,
1394 PREFIX_VEX_0F3A6A,
1395 PREFIX_VEX_0F3A6B,
1396 PREFIX_VEX_0F3A6C,
1397 PREFIX_VEX_0F3A6D,
1398 PREFIX_VEX_0F3A6E,
1399 PREFIX_VEX_0F3A6F,
1400 PREFIX_VEX_0F3A78,
1401 PREFIX_VEX_0F3A79,
1402 PREFIX_VEX_0F3A7A,
1403 PREFIX_VEX_0F3A7B,
1404 PREFIX_VEX_0F3A7C,
1405 PREFIX_VEX_0F3A7D,
1406 PREFIX_VEX_0F3A7E,
1407 PREFIX_VEX_0F3A7F,
48521003
IT
1408 PREFIX_VEX_0F3ACE,
1409 PREFIX_VEX_0F3ACF,
6c30d220 1410 PREFIX_VEX_0F3ADF,
43234a1e
L
1411 PREFIX_VEX_0F3AF0,
1412
1413 PREFIX_EVEX_0F10,
1414 PREFIX_EVEX_0F11,
1415 PREFIX_EVEX_0F12,
1416 PREFIX_EVEX_0F13,
1417 PREFIX_EVEX_0F14,
1418 PREFIX_EVEX_0F15,
1419 PREFIX_EVEX_0F16,
1420 PREFIX_EVEX_0F17,
1421 PREFIX_EVEX_0F28,
1422 PREFIX_EVEX_0F29,
1423 PREFIX_EVEX_0F2A,
1424 PREFIX_EVEX_0F2B,
1425 PREFIX_EVEX_0F2C,
1426 PREFIX_EVEX_0F2D,
1427 PREFIX_EVEX_0F2E,
1428 PREFIX_EVEX_0F2F,
1429 PREFIX_EVEX_0F51,
90a915bf
IT
1430 PREFIX_EVEX_0F54,
1431 PREFIX_EVEX_0F55,
1432 PREFIX_EVEX_0F56,
1433 PREFIX_EVEX_0F57,
43234a1e
L
1434 PREFIX_EVEX_0F58,
1435 PREFIX_EVEX_0F59,
1436 PREFIX_EVEX_0F5A,
1437 PREFIX_EVEX_0F5B,
1438 PREFIX_EVEX_0F5C,
1439 PREFIX_EVEX_0F5D,
1440 PREFIX_EVEX_0F5E,
1441 PREFIX_EVEX_0F5F,
1ba585e8
IT
1442 PREFIX_EVEX_0F60,
1443 PREFIX_EVEX_0F61,
43234a1e 1444 PREFIX_EVEX_0F62,
1ba585e8
IT
1445 PREFIX_EVEX_0F63,
1446 PREFIX_EVEX_0F64,
1447 PREFIX_EVEX_0F65,
43234a1e 1448 PREFIX_EVEX_0F66,
1ba585e8
IT
1449 PREFIX_EVEX_0F67,
1450 PREFIX_EVEX_0F68,
1451 PREFIX_EVEX_0F69,
43234a1e 1452 PREFIX_EVEX_0F6A,
1ba585e8 1453 PREFIX_EVEX_0F6B,
43234a1e
L
1454 PREFIX_EVEX_0F6C,
1455 PREFIX_EVEX_0F6D,
1456 PREFIX_EVEX_0F6E,
1457 PREFIX_EVEX_0F6F,
1458 PREFIX_EVEX_0F70,
1ba585e8
IT
1459 PREFIX_EVEX_0F71_REG_2,
1460 PREFIX_EVEX_0F71_REG_4,
1461 PREFIX_EVEX_0F71_REG_6,
43234a1e
L
1462 PREFIX_EVEX_0F72_REG_0,
1463 PREFIX_EVEX_0F72_REG_1,
1464 PREFIX_EVEX_0F72_REG_2,
1465 PREFIX_EVEX_0F72_REG_4,
1466 PREFIX_EVEX_0F72_REG_6,
1467 PREFIX_EVEX_0F73_REG_2,
1ba585e8 1468 PREFIX_EVEX_0F73_REG_3,
43234a1e 1469 PREFIX_EVEX_0F73_REG_6,
1ba585e8
IT
1470 PREFIX_EVEX_0F73_REG_7,
1471 PREFIX_EVEX_0F74,
1472 PREFIX_EVEX_0F75,
43234a1e
L
1473 PREFIX_EVEX_0F76,
1474 PREFIX_EVEX_0F78,
1475 PREFIX_EVEX_0F79,
1476 PREFIX_EVEX_0F7A,
1477 PREFIX_EVEX_0F7B,
1478 PREFIX_EVEX_0F7E,
1479 PREFIX_EVEX_0F7F,
1480 PREFIX_EVEX_0FC2,
1ba585e8
IT
1481 PREFIX_EVEX_0FC4,
1482 PREFIX_EVEX_0FC5,
43234a1e 1483 PREFIX_EVEX_0FC6,
1ba585e8 1484 PREFIX_EVEX_0FD1,
43234a1e
L
1485 PREFIX_EVEX_0FD2,
1486 PREFIX_EVEX_0FD3,
1487 PREFIX_EVEX_0FD4,
1ba585e8 1488 PREFIX_EVEX_0FD5,
43234a1e 1489 PREFIX_EVEX_0FD6,
1ba585e8
IT
1490 PREFIX_EVEX_0FD8,
1491 PREFIX_EVEX_0FD9,
1492 PREFIX_EVEX_0FDA,
43234a1e 1493 PREFIX_EVEX_0FDB,
1ba585e8
IT
1494 PREFIX_EVEX_0FDC,
1495 PREFIX_EVEX_0FDD,
1496 PREFIX_EVEX_0FDE,
43234a1e 1497 PREFIX_EVEX_0FDF,
1ba585e8
IT
1498 PREFIX_EVEX_0FE0,
1499 PREFIX_EVEX_0FE1,
43234a1e 1500 PREFIX_EVEX_0FE2,
1ba585e8
IT
1501 PREFIX_EVEX_0FE3,
1502 PREFIX_EVEX_0FE4,
1503 PREFIX_EVEX_0FE5,
43234a1e
L
1504 PREFIX_EVEX_0FE6,
1505 PREFIX_EVEX_0FE7,
1ba585e8
IT
1506 PREFIX_EVEX_0FE8,
1507 PREFIX_EVEX_0FE9,
1508 PREFIX_EVEX_0FEA,
43234a1e 1509 PREFIX_EVEX_0FEB,
1ba585e8
IT
1510 PREFIX_EVEX_0FEC,
1511 PREFIX_EVEX_0FED,
1512 PREFIX_EVEX_0FEE,
43234a1e 1513 PREFIX_EVEX_0FEF,
1ba585e8 1514 PREFIX_EVEX_0FF1,
43234a1e
L
1515 PREFIX_EVEX_0FF2,
1516 PREFIX_EVEX_0FF3,
1517 PREFIX_EVEX_0FF4,
1ba585e8
IT
1518 PREFIX_EVEX_0FF5,
1519 PREFIX_EVEX_0FF6,
1520 PREFIX_EVEX_0FF8,
1521 PREFIX_EVEX_0FF9,
43234a1e
L
1522 PREFIX_EVEX_0FFA,
1523 PREFIX_EVEX_0FFB,
1ba585e8
IT
1524 PREFIX_EVEX_0FFC,
1525 PREFIX_EVEX_0FFD,
43234a1e 1526 PREFIX_EVEX_0FFE,
1ba585e8
IT
1527 PREFIX_EVEX_0F3800,
1528 PREFIX_EVEX_0F3804,
1529 PREFIX_EVEX_0F380B,
43234a1e
L
1530 PREFIX_EVEX_0F380C,
1531 PREFIX_EVEX_0F380D,
1ba585e8 1532 PREFIX_EVEX_0F3810,
43234a1e
L
1533 PREFIX_EVEX_0F3811,
1534 PREFIX_EVEX_0F3812,
1535 PREFIX_EVEX_0F3813,
1536 PREFIX_EVEX_0F3814,
1537 PREFIX_EVEX_0F3815,
1538 PREFIX_EVEX_0F3816,
1539 PREFIX_EVEX_0F3818,
1540 PREFIX_EVEX_0F3819,
1541 PREFIX_EVEX_0F381A,
1542 PREFIX_EVEX_0F381B,
1ba585e8
IT
1543 PREFIX_EVEX_0F381C,
1544 PREFIX_EVEX_0F381D,
43234a1e
L
1545 PREFIX_EVEX_0F381E,
1546 PREFIX_EVEX_0F381F,
1ba585e8 1547 PREFIX_EVEX_0F3820,
43234a1e
L
1548 PREFIX_EVEX_0F3821,
1549 PREFIX_EVEX_0F3822,
1550 PREFIX_EVEX_0F3823,
1551 PREFIX_EVEX_0F3824,
1552 PREFIX_EVEX_0F3825,
1ba585e8 1553 PREFIX_EVEX_0F3826,
43234a1e
L
1554 PREFIX_EVEX_0F3827,
1555 PREFIX_EVEX_0F3828,
1556 PREFIX_EVEX_0F3829,
1557 PREFIX_EVEX_0F382A,
1ba585e8 1558 PREFIX_EVEX_0F382B,
43234a1e
L
1559 PREFIX_EVEX_0F382C,
1560 PREFIX_EVEX_0F382D,
1ba585e8 1561 PREFIX_EVEX_0F3830,
43234a1e
L
1562 PREFIX_EVEX_0F3831,
1563 PREFIX_EVEX_0F3832,
1564 PREFIX_EVEX_0F3833,
1565 PREFIX_EVEX_0F3834,
1566 PREFIX_EVEX_0F3835,
1567 PREFIX_EVEX_0F3836,
1568 PREFIX_EVEX_0F3837,
1ba585e8 1569 PREFIX_EVEX_0F3838,
43234a1e
L
1570 PREFIX_EVEX_0F3839,
1571 PREFIX_EVEX_0F383A,
1572 PREFIX_EVEX_0F383B,
1ba585e8 1573 PREFIX_EVEX_0F383C,
43234a1e 1574 PREFIX_EVEX_0F383D,
1ba585e8 1575 PREFIX_EVEX_0F383E,
43234a1e
L
1576 PREFIX_EVEX_0F383F,
1577 PREFIX_EVEX_0F3840,
1578 PREFIX_EVEX_0F3842,
1579 PREFIX_EVEX_0F3843,
1580 PREFIX_EVEX_0F3844,
1581 PREFIX_EVEX_0F3845,
1582 PREFIX_EVEX_0F3846,
1583 PREFIX_EVEX_0F3847,
1584 PREFIX_EVEX_0F384C,
1585 PREFIX_EVEX_0F384D,
1586 PREFIX_EVEX_0F384E,
1587 PREFIX_EVEX_0F384F,
8cfcb765
IT
1588 PREFIX_EVEX_0F3850,
1589 PREFIX_EVEX_0F3851,
47acf0bd
IT
1590 PREFIX_EVEX_0F3852,
1591 PREFIX_EVEX_0F3853,
ee6872be 1592 PREFIX_EVEX_0F3854,
620214f7 1593 PREFIX_EVEX_0F3855,
43234a1e
L
1594 PREFIX_EVEX_0F3858,
1595 PREFIX_EVEX_0F3859,
1596 PREFIX_EVEX_0F385A,
1597 PREFIX_EVEX_0F385B,
53467f57
IT
1598 PREFIX_EVEX_0F3862,
1599 PREFIX_EVEX_0F3863,
43234a1e
L
1600 PREFIX_EVEX_0F3864,
1601 PREFIX_EVEX_0F3865,
1ba585e8 1602 PREFIX_EVEX_0F3866,
9186c494 1603 PREFIX_EVEX_0F3868,
53467f57
IT
1604 PREFIX_EVEX_0F3870,
1605 PREFIX_EVEX_0F3871,
1606 PREFIX_EVEX_0F3872,
1607 PREFIX_EVEX_0F3873,
1ba585e8 1608 PREFIX_EVEX_0F3875,
43234a1e
L
1609 PREFIX_EVEX_0F3876,
1610 PREFIX_EVEX_0F3877,
1ba585e8
IT
1611 PREFIX_EVEX_0F3878,
1612 PREFIX_EVEX_0F3879,
1613 PREFIX_EVEX_0F387A,
1614 PREFIX_EVEX_0F387B,
43234a1e 1615 PREFIX_EVEX_0F387C,
1ba585e8 1616 PREFIX_EVEX_0F387D,
43234a1e
L
1617 PREFIX_EVEX_0F387E,
1618 PREFIX_EVEX_0F387F,
14f195c9 1619 PREFIX_EVEX_0F3883,
43234a1e
L
1620 PREFIX_EVEX_0F3888,
1621 PREFIX_EVEX_0F3889,
1622 PREFIX_EVEX_0F388A,
1623 PREFIX_EVEX_0F388B,
1ba585e8 1624 PREFIX_EVEX_0F388D,
ee6872be 1625 PREFIX_EVEX_0F388F,
43234a1e
L
1626 PREFIX_EVEX_0F3890,
1627 PREFIX_EVEX_0F3891,
1628 PREFIX_EVEX_0F3892,
1629 PREFIX_EVEX_0F3893,
1630 PREFIX_EVEX_0F3896,
1631 PREFIX_EVEX_0F3897,
1632 PREFIX_EVEX_0F3898,
1633 PREFIX_EVEX_0F3899,
1634 PREFIX_EVEX_0F389A,
1635 PREFIX_EVEX_0F389B,
1636 PREFIX_EVEX_0F389C,
1637 PREFIX_EVEX_0F389D,
1638 PREFIX_EVEX_0F389E,
1639 PREFIX_EVEX_0F389F,
1640 PREFIX_EVEX_0F38A0,
1641 PREFIX_EVEX_0F38A1,
1642 PREFIX_EVEX_0F38A2,
1643 PREFIX_EVEX_0F38A3,
1644 PREFIX_EVEX_0F38A6,
1645 PREFIX_EVEX_0F38A7,
1646 PREFIX_EVEX_0F38A8,
1647 PREFIX_EVEX_0F38A9,
1648 PREFIX_EVEX_0F38AA,
1649 PREFIX_EVEX_0F38AB,
1650 PREFIX_EVEX_0F38AC,
1651 PREFIX_EVEX_0F38AD,
1652 PREFIX_EVEX_0F38AE,
1653 PREFIX_EVEX_0F38AF,
2cc1b5aa
IT
1654 PREFIX_EVEX_0F38B4,
1655 PREFIX_EVEX_0F38B5,
43234a1e
L
1656 PREFIX_EVEX_0F38B6,
1657 PREFIX_EVEX_0F38B7,
1658 PREFIX_EVEX_0F38B8,
1659 PREFIX_EVEX_0F38B9,
1660 PREFIX_EVEX_0F38BA,
1661 PREFIX_EVEX_0F38BB,
1662 PREFIX_EVEX_0F38BC,
1663 PREFIX_EVEX_0F38BD,
1664 PREFIX_EVEX_0F38BE,
1665 PREFIX_EVEX_0F38BF,
1666 PREFIX_EVEX_0F38C4,
1667 PREFIX_EVEX_0F38C6_REG_1,
1668 PREFIX_EVEX_0F38C6_REG_2,
1669 PREFIX_EVEX_0F38C6_REG_5,
1670 PREFIX_EVEX_0F38C6_REG_6,
1671 PREFIX_EVEX_0F38C7_REG_1,
1672 PREFIX_EVEX_0F38C7_REG_2,
1673 PREFIX_EVEX_0F38C7_REG_5,
1674 PREFIX_EVEX_0F38C7_REG_6,
1675 PREFIX_EVEX_0F38C8,
1676 PREFIX_EVEX_0F38CA,
1677 PREFIX_EVEX_0F38CB,
1678 PREFIX_EVEX_0F38CC,
1679 PREFIX_EVEX_0F38CD,
48521003 1680 PREFIX_EVEX_0F38CF,
8dcf1fad
IT
1681 PREFIX_EVEX_0F38DC,
1682 PREFIX_EVEX_0F38DD,
1683 PREFIX_EVEX_0F38DE,
1684 PREFIX_EVEX_0F38DF,
43234a1e
L
1685
1686 PREFIX_EVEX_0F3A00,
1687 PREFIX_EVEX_0F3A01,
1688 PREFIX_EVEX_0F3A03,
1689 PREFIX_EVEX_0F3A04,
1690 PREFIX_EVEX_0F3A05,
1691 PREFIX_EVEX_0F3A08,
1692 PREFIX_EVEX_0F3A09,
1693 PREFIX_EVEX_0F3A0A,
1694 PREFIX_EVEX_0F3A0B,
1ba585e8
IT
1695 PREFIX_EVEX_0F3A0F,
1696 PREFIX_EVEX_0F3A14,
1697 PREFIX_EVEX_0F3A15,
90a915bf 1698 PREFIX_EVEX_0F3A16,
43234a1e
L
1699 PREFIX_EVEX_0F3A17,
1700 PREFIX_EVEX_0F3A18,
1701 PREFIX_EVEX_0F3A19,
1702 PREFIX_EVEX_0F3A1A,
1703 PREFIX_EVEX_0F3A1B,
1704 PREFIX_EVEX_0F3A1D,
1705 PREFIX_EVEX_0F3A1E,
1706 PREFIX_EVEX_0F3A1F,
1ba585e8 1707 PREFIX_EVEX_0F3A20,
43234a1e 1708 PREFIX_EVEX_0F3A21,
90a915bf 1709 PREFIX_EVEX_0F3A22,
43234a1e
L
1710 PREFIX_EVEX_0F3A23,
1711 PREFIX_EVEX_0F3A25,
1712 PREFIX_EVEX_0F3A26,
1713 PREFIX_EVEX_0F3A27,
1714 PREFIX_EVEX_0F3A38,
1715 PREFIX_EVEX_0F3A39,
1716 PREFIX_EVEX_0F3A3A,
1717 PREFIX_EVEX_0F3A3B,
1ba585e8
IT
1718 PREFIX_EVEX_0F3A3E,
1719 PREFIX_EVEX_0F3A3F,
1720 PREFIX_EVEX_0F3A42,
43234a1e 1721 PREFIX_EVEX_0F3A43,
ff1982d5 1722 PREFIX_EVEX_0F3A44,
90a915bf
IT
1723 PREFIX_EVEX_0F3A50,
1724 PREFIX_EVEX_0F3A51,
43234a1e 1725 PREFIX_EVEX_0F3A54,
90a915bf
IT
1726 PREFIX_EVEX_0F3A55,
1727 PREFIX_EVEX_0F3A56,
1728 PREFIX_EVEX_0F3A57,
1729 PREFIX_EVEX_0F3A66,
53467f57
IT
1730 PREFIX_EVEX_0F3A67,
1731 PREFIX_EVEX_0F3A70,
1732 PREFIX_EVEX_0F3A71,
1733 PREFIX_EVEX_0F3A72,
48521003
IT
1734 PREFIX_EVEX_0F3A73,
1735 PREFIX_EVEX_0F3ACE,
1736 PREFIX_EVEX_0F3ACF
51e7da1b 1737};
4e7d34a6 1738
51e7da1b
L
1739enum
1740{
1741 X86_64_06 = 0,
3873ba12
L
1742 X86_64_07,
1743 X86_64_0D,
1744 X86_64_16,
1745 X86_64_17,
1746 X86_64_1E,
1747 X86_64_1F,
1748 X86_64_27,
1749 X86_64_2F,
1750 X86_64_37,
1751 X86_64_3F,
1752 X86_64_60,
1753 X86_64_61,
1754 X86_64_62,
1755 X86_64_63,
1756 X86_64_6D,
1757 X86_64_6F,
d039fef3 1758 X86_64_82,
3873ba12 1759 X86_64_9A,
aeab2b26
JB
1760 X86_64_C2,
1761 X86_64_C3,
3873ba12
L
1762 X86_64_C4,
1763 X86_64_C5,
1764 X86_64_CE,
1765 X86_64_D4,
1766 X86_64_D5,
a72d2af2
L
1767 X86_64_E8,
1768 X86_64_E9,
3873ba12
L
1769 X86_64_EA,
1770 X86_64_0F01_REG_0,
1771 X86_64_0F01_REG_1,
1772 X86_64_0F01_REG_2,
1773 X86_64_0F01_REG_3
51e7da1b 1774};
4e7d34a6 1775
51e7da1b
L
1776enum
1777{
1778 THREE_BYTE_0F38 = 0,
1f334aeb 1779 THREE_BYTE_0F3A
51e7da1b 1780};
4e7d34a6 1781
f88c9eb0
SP
1782enum
1783{
5dd85c99
SP
1784 XOP_08 = 0,
1785 XOP_09,
f88c9eb0
SP
1786 XOP_0A
1787};
1788
51e7da1b
L
1789enum
1790{
1791 VEX_0F = 0,
3873ba12
L
1792 VEX_0F38,
1793 VEX_0F3A
51e7da1b 1794};
c0f3af97 1795
43234a1e
L
1796enum
1797{
1798 EVEX_0F = 0,
1799 EVEX_0F38,
1800 EVEX_0F3A
1801};
1802
51e7da1b
L
1803enum
1804{
ec6f095a 1805 VEX_LEN_0F12_P_0_M_0 = 0,
592a252b
L
1806 VEX_LEN_0F12_P_0_M_1,
1807 VEX_LEN_0F12_P_2,
1808 VEX_LEN_0F13_M_0,
1809 VEX_LEN_0F16_P_0_M_0,
1810 VEX_LEN_0F16_P_0_M_1,
1811 VEX_LEN_0F16_P_2,
1812 VEX_LEN_0F17_M_0,
43234a1e 1813 VEX_LEN_0F41_P_0,
1ba585e8 1814 VEX_LEN_0F41_P_2,
43234a1e 1815 VEX_LEN_0F42_P_0,
1ba585e8 1816 VEX_LEN_0F42_P_2,
43234a1e 1817 VEX_LEN_0F44_P_0,
1ba585e8 1818 VEX_LEN_0F44_P_2,
43234a1e 1819 VEX_LEN_0F45_P_0,
1ba585e8 1820 VEX_LEN_0F45_P_2,
43234a1e 1821 VEX_LEN_0F46_P_0,
1ba585e8 1822 VEX_LEN_0F46_P_2,
43234a1e 1823 VEX_LEN_0F47_P_0,
1ba585e8
IT
1824 VEX_LEN_0F47_P_2,
1825 VEX_LEN_0F4A_P_0,
1826 VEX_LEN_0F4A_P_2,
1827 VEX_LEN_0F4B_P_0,
43234a1e 1828 VEX_LEN_0F4B_P_2,
592a252b 1829 VEX_LEN_0F6E_P_2,
ec6f095a 1830 VEX_LEN_0F77_P_0,
592a252b
L
1831 VEX_LEN_0F7E_P_1,
1832 VEX_LEN_0F7E_P_2,
43234a1e 1833 VEX_LEN_0F90_P_0,
1ba585e8 1834 VEX_LEN_0F90_P_2,
43234a1e 1835 VEX_LEN_0F91_P_0,
1ba585e8 1836 VEX_LEN_0F91_P_2,
43234a1e 1837 VEX_LEN_0F92_P_0,
90a915bf 1838 VEX_LEN_0F92_P_2,
1ba585e8 1839 VEX_LEN_0F92_P_3,
43234a1e 1840 VEX_LEN_0F93_P_0,
90a915bf 1841 VEX_LEN_0F93_P_2,
1ba585e8 1842 VEX_LEN_0F93_P_3,
43234a1e 1843 VEX_LEN_0F98_P_0,
1ba585e8
IT
1844 VEX_LEN_0F98_P_2,
1845 VEX_LEN_0F99_P_0,
1846 VEX_LEN_0F99_P_2,
592a252b
L
1847 VEX_LEN_0FAE_R_2_M_0,
1848 VEX_LEN_0FAE_R_3_M_0,
592a252b
L
1849 VEX_LEN_0FC4_P_2,
1850 VEX_LEN_0FC5_P_2,
592a252b 1851 VEX_LEN_0FD6_P_2,
592a252b 1852 VEX_LEN_0FF7_P_2,
6c30d220
L
1853 VEX_LEN_0F3816_P_2,
1854 VEX_LEN_0F3819_P_2,
592a252b 1855 VEX_LEN_0F381A_P_2_M_0,
6c30d220 1856 VEX_LEN_0F3836_P_2,
592a252b 1857 VEX_LEN_0F3841_P_2,
6c30d220 1858 VEX_LEN_0F385A_P_2_M_0,
592a252b 1859 VEX_LEN_0F38DB_P_2,
f12dc422
L
1860 VEX_LEN_0F38F2_P_0,
1861 VEX_LEN_0F38F3_R_1_P_0,
1862 VEX_LEN_0F38F3_R_2_P_0,
1863 VEX_LEN_0F38F3_R_3_P_0,
6c30d220
L
1864 VEX_LEN_0F38F5_P_0,
1865 VEX_LEN_0F38F5_P_1,
1866 VEX_LEN_0F38F5_P_3,
1867 VEX_LEN_0F38F6_P_3,
f12dc422 1868 VEX_LEN_0F38F7_P_0,
6c30d220
L
1869 VEX_LEN_0F38F7_P_1,
1870 VEX_LEN_0F38F7_P_2,
1871 VEX_LEN_0F38F7_P_3,
1872 VEX_LEN_0F3A00_P_2,
1873 VEX_LEN_0F3A01_P_2,
592a252b 1874 VEX_LEN_0F3A06_P_2,
592a252b
L
1875 VEX_LEN_0F3A14_P_2,
1876 VEX_LEN_0F3A15_P_2,
1877 VEX_LEN_0F3A16_P_2,
1878 VEX_LEN_0F3A17_P_2,
1879 VEX_LEN_0F3A18_P_2,
1880 VEX_LEN_0F3A19_P_2,
1881 VEX_LEN_0F3A20_P_2,
1882 VEX_LEN_0F3A21_P_2,
1883 VEX_LEN_0F3A22_P_2,
43234a1e 1884 VEX_LEN_0F3A30_P_2,
1ba585e8 1885 VEX_LEN_0F3A31_P_2,
43234a1e 1886 VEX_LEN_0F3A32_P_2,
1ba585e8 1887 VEX_LEN_0F3A33_P_2,
6c30d220
L
1888 VEX_LEN_0F3A38_P_2,
1889 VEX_LEN_0F3A39_P_2,
592a252b 1890 VEX_LEN_0F3A41_P_2,
6c30d220 1891 VEX_LEN_0F3A46_P_2,
592a252b
L
1892 VEX_LEN_0F3A60_P_2,
1893 VEX_LEN_0F3A61_P_2,
1894 VEX_LEN_0F3A62_P_2,
1895 VEX_LEN_0F3A63_P_2,
1896 VEX_LEN_0F3A6A_P_2,
1897 VEX_LEN_0F3A6B_P_2,
1898 VEX_LEN_0F3A6E_P_2,
1899 VEX_LEN_0F3A6F_P_2,
1900 VEX_LEN_0F3A7A_P_2,
1901 VEX_LEN_0F3A7B_P_2,
1902 VEX_LEN_0F3A7E_P_2,
1903 VEX_LEN_0F3A7F_P_2,
1904 VEX_LEN_0F3ADF_P_2,
6c30d220 1905 VEX_LEN_0F3AF0_P_3,
ff688e1f
L
1906 VEX_LEN_0FXOP_08_CC,
1907 VEX_LEN_0FXOP_08_CD,
1908 VEX_LEN_0FXOP_08_CE,
1909 VEX_LEN_0FXOP_08_CF,
1910 VEX_LEN_0FXOP_08_EC,
1911 VEX_LEN_0FXOP_08_ED,
1912 VEX_LEN_0FXOP_08_EE,
1913 VEX_LEN_0FXOP_08_EF,
592a252b
L
1914 VEX_LEN_0FXOP_09_80,
1915 VEX_LEN_0FXOP_09_81
51e7da1b 1916};
c0f3af97 1917
04e2a182
L
1918enum
1919{
1920 EVEX_LEN_0F6E_P_2 = 0,
1921 EVEX_LEN_0F7E_P_1,
1922 EVEX_LEN_0F7E_P_2,
12efd68d 1923 EVEX_LEN_0FD6_P_2,
f0a6222e
L
1924 EVEX_LEN_0F3819_P_2_W_0,
1925 EVEX_LEN_0F3819_P_2_W_1,
1926 EVEX_LEN_0F381A_P_2_W_0,
1927 EVEX_LEN_0F381A_P_2_W_1,
1928 EVEX_LEN_0F381B_P_2_W_0,
1929 EVEX_LEN_0F381B_P_2_W_1,
1930 EVEX_LEN_0F385A_P_2_W_0,
1931 EVEX_LEN_0F385A_P_2_W_1,
1932 EVEX_LEN_0F385B_P_2_W_0,
1933 EVEX_LEN_0F385B_P_2_W_1,
e395f487
L
1934 EVEX_LEN_0F38C6_REG_1_PREFIX_2,
1935 EVEX_LEN_0F38C6_REG_2_PREFIX_2,
1936 EVEX_LEN_0F38C6_REG_5_PREFIX_2,
1937 EVEX_LEN_0F38C6_REG_6_PREFIX_2,
1938 EVEX_LEN_0F38C7_R_1_P_2_W_0,
1939 EVEX_LEN_0F38C7_R_1_P_2_W_1,
1940 EVEX_LEN_0F38C7_R_2_P_2_W_0,
1941 EVEX_LEN_0F38C7_R_2_P_2_W_1,
1942 EVEX_LEN_0F38C7_R_5_P_2_W_0,
1943 EVEX_LEN_0F38C7_R_5_P_2_W_1,
1944 EVEX_LEN_0F38C7_R_6_P_2_W_0,
1945 EVEX_LEN_0F38C7_R_6_P_2_W_1,
12efd68d
L
1946 EVEX_LEN_0F3A18_P_2_W_0,
1947 EVEX_LEN_0F3A18_P_2_W_1,
1948 EVEX_LEN_0F3A19_P_2_W_0,
1949 EVEX_LEN_0F3A19_P_2_W_1,
1950 EVEX_LEN_0F3A1A_P_2_W_0,
1951 EVEX_LEN_0F3A1A_P_2_W_1,
1952 EVEX_LEN_0F3A1B_P_2_W_0,
6e1c90b7
L
1953 EVEX_LEN_0F3A1B_P_2_W_1,
1954 EVEX_LEN_0F3A23_P_2_W_0,
1955 EVEX_LEN_0F3A23_P_2_W_1,
1956 EVEX_LEN_0F3A38_P_2_W_0,
1957 EVEX_LEN_0F3A38_P_2_W_1,
1958 EVEX_LEN_0F3A39_P_2_W_0,
1959 EVEX_LEN_0F3A39_P_2_W_1,
1960 EVEX_LEN_0F3A3A_P_2_W_0,
1961 EVEX_LEN_0F3A3A_P_2_W_1,
1962 EVEX_LEN_0F3A3B_P_2_W_0,
1963 EVEX_LEN_0F3A3B_P_2_W_1,
1964 EVEX_LEN_0F3A43_P_2_W_0,
1965 EVEX_LEN_0F3A43_P_2_W_1
04e2a182
L
1966};
1967
9e30b8e0
L
1968enum
1969{
ec6f095a 1970 VEX_W_0F41_P_0_LEN_1 = 0,
1ba585e8 1971 VEX_W_0F41_P_2_LEN_1,
43234a1e 1972 VEX_W_0F42_P_0_LEN_1,
1ba585e8 1973 VEX_W_0F42_P_2_LEN_1,
43234a1e 1974 VEX_W_0F44_P_0_LEN_0,
1ba585e8 1975 VEX_W_0F44_P_2_LEN_0,
43234a1e 1976 VEX_W_0F45_P_0_LEN_1,
1ba585e8 1977 VEX_W_0F45_P_2_LEN_1,
43234a1e 1978 VEX_W_0F46_P_0_LEN_1,
1ba585e8 1979 VEX_W_0F46_P_2_LEN_1,
43234a1e 1980 VEX_W_0F47_P_0_LEN_1,
1ba585e8
IT
1981 VEX_W_0F47_P_2_LEN_1,
1982 VEX_W_0F4A_P_0_LEN_1,
1983 VEX_W_0F4A_P_2_LEN_1,
1984 VEX_W_0F4B_P_0_LEN_1,
43234a1e 1985 VEX_W_0F4B_P_2_LEN_1,
43234a1e 1986 VEX_W_0F90_P_0_LEN_0,
1ba585e8 1987 VEX_W_0F90_P_2_LEN_0,
43234a1e 1988 VEX_W_0F91_P_0_LEN_0,
1ba585e8 1989 VEX_W_0F91_P_2_LEN_0,
43234a1e 1990 VEX_W_0F92_P_0_LEN_0,
90a915bf 1991 VEX_W_0F92_P_2_LEN_0,
43234a1e 1992 VEX_W_0F93_P_0_LEN_0,
90a915bf 1993 VEX_W_0F93_P_2_LEN_0,
43234a1e 1994 VEX_W_0F98_P_0_LEN_0,
1ba585e8
IT
1995 VEX_W_0F98_P_2_LEN_0,
1996 VEX_W_0F99_P_0_LEN_0,
1997 VEX_W_0F99_P_2_LEN_0,
592a252b
L
1998 VEX_W_0F380C_P_2,
1999 VEX_W_0F380D_P_2,
2000 VEX_W_0F380E_P_2,
2001 VEX_W_0F380F_P_2,
6c30d220 2002 VEX_W_0F3816_P_2,
6c30d220
L
2003 VEX_W_0F3818_P_2,
2004 VEX_W_0F3819_P_2,
592a252b 2005 VEX_W_0F381A_P_2_M_0,
592a252b
L
2006 VEX_W_0F382C_P_2_M_0,
2007 VEX_W_0F382D_P_2_M_0,
2008 VEX_W_0F382E_P_2_M_0,
2009 VEX_W_0F382F_P_2_M_0,
6c30d220 2010 VEX_W_0F3836_P_2,
6c30d220
L
2011 VEX_W_0F3846_P_2,
2012 VEX_W_0F3858_P_2,
2013 VEX_W_0F3859_P_2,
2014 VEX_W_0F385A_P_2_M_0,
2015 VEX_W_0F3878_P_2,
2016 VEX_W_0F3879_P_2,
48521003 2017 VEX_W_0F38CF_P_2,
6c30d220
L
2018 VEX_W_0F3A00_P_2,
2019 VEX_W_0F3A01_P_2,
2020 VEX_W_0F3A02_P_2,
592a252b
L
2021 VEX_W_0F3A04_P_2,
2022 VEX_W_0F3A05_P_2,
2023 VEX_W_0F3A06_P_2,
592a252b
L
2024 VEX_W_0F3A18_P_2,
2025 VEX_W_0F3A19_P_2,
43234a1e 2026 VEX_W_0F3A30_P_2_LEN_0,
1ba585e8 2027 VEX_W_0F3A31_P_2_LEN_0,
43234a1e 2028 VEX_W_0F3A32_P_2_LEN_0,
1ba585e8 2029 VEX_W_0F3A33_P_2_LEN_0,
6c30d220
L
2030 VEX_W_0F3A38_P_2,
2031 VEX_W_0F3A39_P_2,
6c30d220 2032 VEX_W_0F3A46_P_2,
592a252b
L
2033 VEX_W_0F3A48_P_2,
2034 VEX_W_0F3A49_P_2,
2035 VEX_W_0F3A4A_P_2,
2036 VEX_W_0F3A4B_P_2,
2037 VEX_W_0F3A4C_P_2,
48521003
IT
2038 VEX_W_0F3ACE_P_2,
2039 VEX_W_0F3ACF_P_2,
43234a1e
L
2040
2041 EVEX_W_0F10_P_0,
36cc073e 2042 EVEX_W_0F10_P_1,
43234a1e 2043 EVEX_W_0F10_P_2,
36cc073e 2044 EVEX_W_0F10_P_3,
43234a1e 2045 EVEX_W_0F11_P_0,
36cc073e 2046 EVEX_W_0F11_P_1,
43234a1e 2047 EVEX_W_0F11_P_2,
36cc073e 2048 EVEX_W_0F11_P_3,
43234a1e
L
2049 EVEX_W_0F12_P_0_M_0,
2050 EVEX_W_0F12_P_0_M_1,
2051 EVEX_W_0F12_P_1,
2052 EVEX_W_0F12_P_2,
2053 EVEX_W_0F12_P_3,
2054 EVEX_W_0F13_P_0,
2055 EVEX_W_0F13_P_2,
2056 EVEX_W_0F14_P_0,
2057 EVEX_W_0F14_P_2,
2058 EVEX_W_0F15_P_0,
2059 EVEX_W_0F15_P_2,
2060 EVEX_W_0F16_P_0_M_0,
2061 EVEX_W_0F16_P_0_M_1,
2062 EVEX_W_0F16_P_1,
2063 EVEX_W_0F16_P_2,
2064 EVEX_W_0F17_P_0,
2065 EVEX_W_0F17_P_2,
2066 EVEX_W_0F28_P_0,
2067 EVEX_W_0F28_P_2,
2068 EVEX_W_0F29_P_0,
2069 EVEX_W_0F29_P_2,
43234a1e
L
2070 EVEX_W_0F2A_P_3,
2071 EVEX_W_0F2B_P_0,
2072 EVEX_W_0F2B_P_2,
2073 EVEX_W_0F2E_P_0,
2074 EVEX_W_0F2E_P_2,
2075 EVEX_W_0F2F_P_0,
2076 EVEX_W_0F2F_P_2,
2077 EVEX_W_0F51_P_0,
2078 EVEX_W_0F51_P_1,
2079 EVEX_W_0F51_P_2,
2080 EVEX_W_0F51_P_3,
90a915bf
IT
2081 EVEX_W_0F54_P_0,
2082 EVEX_W_0F54_P_2,
2083 EVEX_W_0F55_P_0,
2084 EVEX_W_0F55_P_2,
2085 EVEX_W_0F56_P_0,
2086 EVEX_W_0F56_P_2,
2087 EVEX_W_0F57_P_0,
2088 EVEX_W_0F57_P_2,
43234a1e
L
2089 EVEX_W_0F58_P_0,
2090 EVEX_W_0F58_P_1,
2091 EVEX_W_0F58_P_2,
2092 EVEX_W_0F58_P_3,
2093 EVEX_W_0F59_P_0,
2094 EVEX_W_0F59_P_1,
2095 EVEX_W_0F59_P_2,
2096 EVEX_W_0F59_P_3,
2097 EVEX_W_0F5A_P_0,
2098 EVEX_W_0F5A_P_1,
2099 EVEX_W_0F5A_P_2,
2100 EVEX_W_0F5A_P_3,
2101 EVEX_W_0F5B_P_0,
2102 EVEX_W_0F5B_P_1,
2103 EVEX_W_0F5B_P_2,
2104 EVEX_W_0F5C_P_0,
2105 EVEX_W_0F5C_P_1,
2106 EVEX_W_0F5C_P_2,
2107 EVEX_W_0F5C_P_3,
2108 EVEX_W_0F5D_P_0,
2109 EVEX_W_0F5D_P_1,
2110 EVEX_W_0F5D_P_2,
2111 EVEX_W_0F5D_P_3,
2112 EVEX_W_0F5E_P_0,
2113 EVEX_W_0F5E_P_1,
2114 EVEX_W_0F5E_P_2,
2115 EVEX_W_0F5E_P_3,
2116 EVEX_W_0F5F_P_0,
2117 EVEX_W_0F5F_P_1,
2118 EVEX_W_0F5F_P_2,
2119 EVEX_W_0F5F_P_3,
2120 EVEX_W_0F62_P_2,
2121 EVEX_W_0F66_P_2,
2122 EVEX_W_0F6A_P_2,
1ba585e8 2123 EVEX_W_0F6B_P_2,
43234a1e
L
2124 EVEX_W_0F6C_P_2,
2125 EVEX_W_0F6D_P_2,
43234a1e
L
2126 EVEX_W_0F6F_P_1,
2127 EVEX_W_0F6F_P_2,
1ba585e8 2128 EVEX_W_0F6F_P_3,
43234a1e
L
2129 EVEX_W_0F70_P_2,
2130 EVEX_W_0F72_R_2_P_2,
2131 EVEX_W_0F72_R_6_P_2,
2132 EVEX_W_0F73_R_2_P_2,
2133 EVEX_W_0F73_R_6_P_2,
2134 EVEX_W_0F76_P_2,
2135 EVEX_W_0F78_P_0,
90a915bf 2136 EVEX_W_0F78_P_2,
43234a1e 2137 EVEX_W_0F79_P_0,
90a915bf 2138 EVEX_W_0F79_P_2,
43234a1e 2139 EVEX_W_0F7A_P_1,
90a915bf 2140 EVEX_W_0F7A_P_2,
43234a1e 2141 EVEX_W_0F7A_P_3,
90a915bf 2142 EVEX_W_0F7B_P_2,
43234a1e
L
2143 EVEX_W_0F7B_P_3,
2144 EVEX_W_0F7E_P_1,
43234a1e
L
2145 EVEX_W_0F7F_P_1,
2146 EVEX_W_0F7F_P_2,
1ba585e8 2147 EVEX_W_0F7F_P_3,
43234a1e
L
2148 EVEX_W_0FC2_P_0,
2149 EVEX_W_0FC2_P_1,
2150 EVEX_W_0FC2_P_2,
2151 EVEX_W_0FC2_P_3,
2152 EVEX_W_0FC6_P_0,
2153 EVEX_W_0FC6_P_2,
2154 EVEX_W_0FD2_P_2,
2155 EVEX_W_0FD3_P_2,
2156 EVEX_W_0FD4_P_2,
2157 EVEX_W_0FD6_P_2,
2158 EVEX_W_0FE6_P_1,
2159 EVEX_W_0FE6_P_2,
2160 EVEX_W_0FE6_P_3,
2161 EVEX_W_0FE7_P_2,
2162 EVEX_W_0FF2_P_2,
2163 EVEX_W_0FF3_P_2,
2164 EVEX_W_0FF4_P_2,
2165 EVEX_W_0FFA_P_2,
2166 EVEX_W_0FFB_P_2,
2167 EVEX_W_0FFE_P_2,
2168 EVEX_W_0F380C_P_2,
2169 EVEX_W_0F380D_P_2,
1ba585e8
IT
2170 EVEX_W_0F3810_P_1,
2171 EVEX_W_0F3810_P_2,
43234a1e 2172 EVEX_W_0F3811_P_1,
1ba585e8 2173 EVEX_W_0F3811_P_2,
43234a1e 2174 EVEX_W_0F3812_P_1,
1ba585e8 2175 EVEX_W_0F3812_P_2,
43234a1e
L
2176 EVEX_W_0F3813_P_1,
2177 EVEX_W_0F3813_P_2,
2178 EVEX_W_0F3814_P_1,
2179 EVEX_W_0F3815_P_1,
2180 EVEX_W_0F3818_P_2,
2181 EVEX_W_0F3819_P_2,
2182 EVEX_W_0F381A_P_2,
2183 EVEX_W_0F381B_P_2,
2184 EVEX_W_0F381E_P_2,
2185 EVEX_W_0F381F_P_2,
1ba585e8 2186 EVEX_W_0F3820_P_1,
43234a1e
L
2187 EVEX_W_0F3821_P_1,
2188 EVEX_W_0F3822_P_1,
2189 EVEX_W_0F3823_P_1,
2190 EVEX_W_0F3824_P_1,
2191 EVEX_W_0F3825_P_1,
2192 EVEX_W_0F3825_P_2,
1ba585e8
IT
2193 EVEX_W_0F3826_P_1,
2194 EVEX_W_0F3826_P_2,
2195 EVEX_W_0F3828_P_1,
43234a1e 2196 EVEX_W_0F3828_P_2,
1ba585e8 2197 EVEX_W_0F3829_P_1,
43234a1e
L
2198 EVEX_W_0F3829_P_2,
2199 EVEX_W_0F382A_P_1,
2200 EVEX_W_0F382A_P_2,
1ba585e8
IT
2201 EVEX_W_0F382B_P_2,
2202 EVEX_W_0F3830_P_1,
43234a1e
L
2203 EVEX_W_0F3831_P_1,
2204 EVEX_W_0F3832_P_1,
2205 EVEX_W_0F3833_P_1,
2206 EVEX_W_0F3834_P_1,
2207 EVEX_W_0F3835_P_1,
2208 EVEX_W_0F3835_P_2,
2209 EVEX_W_0F3837_P_2,
90a915bf
IT
2210 EVEX_W_0F3838_P_1,
2211 EVEX_W_0F3839_P_1,
43234a1e
L
2212 EVEX_W_0F383A_P_1,
2213 EVEX_W_0F3840_P_2,
d6aab7a1 2214 EVEX_W_0F3852_P_1,
ee6872be 2215 EVEX_W_0F3854_P_2,
620214f7 2216 EVEX_W_0F3855_P_2,
43234a1e
L
2217 EVEX_W_0F3858_P_2,
2218 EVEX_W_0F3859_P_2,
2219 EVEX_W_0F385A_P_2,
2220 EVEX_W_0F385B_P_2,
53467f57
IT
2221 EVEX_W_0F3862_P_2,
2222 EVEX_W_0F3863_P_2,
1ba585e8 2223 EVEX_W_0F3866_P_2,
9186c494 2224 EVEX_W_0F3868_P_3,
53467f57
IT
2225 EVEX_W_0F3870_P_2,
2226 EVEX_W_0F3871_P_2,
d6aab7a1 2227 EVEX_W_0F3872_P_1,
53467f57 2228 EVEX_W_0F3872_P_2,
d6aab7a1 2229 EVEX_W_0F3872_P_3,
53467f57 2230 EVEX_W_0F3873_P_2,
1ba585e8
IT
2231 EVEX_W_0F3875_P_2,
2232 EVEX_W_0F3878_P_2,
2233 EVEX_W_0F3879_P_2,
2234 EVEX_W_0F387A_P_2,
2235 EVEX_W_0F387B_P_2,
2236 EVEX_W_0F387D_P_2,
14f195c9 2237 EVEX_W_0F3883_P_2,
1ba585e8 2238 EVEX_W_0F388D_P_2,
43234a1e
L
2239 EVEX_W_0F3891_P_2,
2240 EVEX_W_0F3893_P_2,
2241 EVEX_W_0F38A1_P_2,
2242 EVEX_W_0F38A3_P_2,
2243 EVEX_W_0F38C7_R_1_P_2,
2244 EVEX_W_0F38C7_R_2_P_2,
2245 EVEX_W_0F38C7_R_5_P_2,
2246 EVEX_W_0F38C7_R_6_P_2,
2247
2248 EVEX_W_0F3A00_P_2,
2249 EVEX_W_0F3A01_P_2,
2250 EVEX_W_0F3A04_P_2,
2251 EVEX_W_0F3A05_P_2,
2252 EVEX_W_0F3A08_P_2,
2253 EVEX_W_0F3A09_P_2,
2254 EVEX_W_0F3A0A_P_2,
2255 EVEX_W_0F3A0B_P_2,
2256 EVEX_W_0F3A18_P_2,
2257 EVEX_W_0F3A19_P_2,
2258 EVEX_W_0F3A1A_P_2,
2259 EVEX_W_0F3A1B_P_2,
2260 EVEX_W_0F3A1D_P_2,
2261 EVEX_W_0F3A21_P_2,
2262 EVEX_W_0F3A23_P_2,
2263 EVEX_W_0F3A38_P_2,
2264 EVEX_W_0F3A39_P_2,
2265 EVEX_W_0F3A3A_P_2,
2266 EVEX_W_0F3A3B_P_2,
1ba585e8
IT
2267 EVEX_W_0F3A3E_P_2,
2268 EVEX_W_0F3A3F_P_2,
2269 EVEX_W_0F3A42_P_2,
90a915bf
IT
2270 EVEX_W_0F3A43_P_2,
2271 EVEX_W_0F3A50_P_2,
2272 EVEX_W_0F3A51_P_2,
2273 EVEX_W_0F3A56_P_2,
2274 EVEX_W_0F3A57_P_2,
2275 EVEX_W_0F3A66_P_2,
53467f57
IT
2276 EVEX_W_0F3A67_P_2,
2277 EVEX_W_0F3A70_P_2,
2278 EVEX_W_0F3A71_P_2,
2279 EVEX_W_0F3A72_P_2,
48521003
IT
2280 EVEX_W_0F3A73_P_2,
2281 EVEX_W_0F3ACE_P_2,
2282 EVEX_W_0F3ACF_P_2
9e30b8e0
L
2283};
2284
26ca5450 2285typedef void (*op_rtn) (int bytemode, int sizeflag);
252b5132
RH
2286
2287struct dis386 {
2da11e11 2288 const char *name;
ce518a5f
L
2289 struct
2290 {
2291 op_rtn rtn;
2292 int bytemode;
2293 } op[MAX_OPERANDS];
bf890a93 2294 unsigned int prefix_requirement;
252b5132
RH
2295};
2296
2297/* Upper case letters in the instruction names here are macros.
2298 'A' => print 'b' if no register operands or suffix_always is true
2299 'B' => print 'b' if suffix_always is true
9306ca4a 2300 'C' => print 's' or 'l' ('w' or 'd' in Intel mode) depending on operand
98b528ac 2301 size prefix
ed7841b3 2302 'D' => print 'w' if no register operands or 'w', 'l' or 'q', if
98b528ac 2303 suffix_always is true
252b5132 2304 'E' => print 'e' if 32-bit form of jcxz
3ffd33cf 2305 'F' => print 'w' or 'l' depending on address size prefix (loop insns)
52fd6d94 2306 'G' => print 'w' or 'l' depending on operand size prefix (i/o insns)
5dd0794d 2307 'H' => print ",pt" or ",pn" branch hint
9306ca4a 2308 'I' => honor following macro letter even in Intel mode (implemented only
98b528ac 2309 for some of the macro letters)
9306ca4a 2310 'J' => print 'l'
42903f7f 2311 'K' => print 'd' or 'q' if rex prefix is present.
252b5132 2312 'L' => print 'l' if suffix_always is true
9d141669 2313 'M' => print 'r' if intel_mnemonic is false.
252b5132 2314 'N' => print 'n' if instruction has no wait "prefix"
a35ca55a 2315 'O' => print 'd' or 'o' (or 'q' in Intel mode)
52b15da3 2316 'P' => print 'w', 'l' or 'q' if instruction has an operand size prefix,
98b528ac
L
2317 or suffix_always is true. print 'q' if rex prefix is present.
2318 'Q' => print 'w', 'l' or 'q' for memory operand or suffix_always
2319 is true
a35ca55a 2320 'R' => print 'w', 'l' or 'q' ('d' for 'l' and 'e' in Intel mode)
52b15da3 2321 'S' => print 'w', 'l' or 'q' if suffix_always is true
a72d2af2
L
2322 'T' => print 'q' in 64bit mode if instruction has no operand size
2323 prefix and behave as 'P' otherwise
2324 'U' => print 'q' in 64bit mode if instruction has no operand size
2325 prefix and behave as 'Q' otherwise
2326 'V' => print 'q' in 64bit mode if instruction has no operand size
2327 prefix and behave as 'S' otherwise
a35ca55a 2328 'W' => print 'b', 'w' or 'l' ('d' in Intel mode)
9306ca4a 2329 'X' => print 's', 'd' depending on data16 prefix (for XMM)
9646c87b 2330 'Y' unused.
6dd5059a 2331 'Z' => print 'q' in 64bit mode and behave as 'L' otherwise
9d141669 2332 '!' => change condition from true to false or from false to true.
98b528ac 2333 '%' => add 1 upper case letter to the macro.
a72d2af2
L
2334 '^' => print 'w' or 'l' depending on operand size prefix or
2335 suffix_always is true (lcall/ljmp).
5db04b09
L
2336 '@' => print 'q' for Intel64 ISA, 'w' or 'q' for AMD64 ISA depending
2337 on operand size prefix.
07f5af7d
L
2338 '&' => print 'q' in 64bit mode for Intel64 ISA or if instruction
2339 has no operand size prefix for AMD64 ISA, behave as 'P'
2340 otherwise
98b528ac
L
2341
2342 2 upper case letter macros:
04d824a4
JB
2343 "XY" => print 'x' or 'y' if suffix_always is true or no register
2344 operands and no broadcast.
2345 "XZ" => print 'x', 'y', or 'z' if suffix_always is true or no
2346 register operands and no broadcast.
4b06377f
L
2347 "XW" => print 's', 'd' depending on the VEX.W bit (for FMA)
2348 "LQ" => print 'l' ('d' in Intel mode) or 'q' for memory operand
98b528ac 2349 or suffix_always is true
4b06377f
L
2350 "LB" => print "abs" in 64bit mode and behave as 'B' otherwise
2351 "LS" => print "abs" in 64bit mode and behave as 'S' otherwise
2352 "LV" => print "abs" for 64bit operand and behave as 'S' otherwise
6c30d220 2353 "LW" => print 'd', 'q' depending on the VEX.W bit
4b4c407a
L
2354 "LP" => print 'w' or 'l' ('d' in Intel mode) if instruction has
2355 an operand size prefix, or suffix_always is true. print
2356 'q' if rex prefix is present.
52b15da3 2357
6439fc28
AM
2358 Many of the above letters print nothing in Intel mode. See "putop"
2359 for the details.
52b15da3 2360
6439fc28 2361 Braces '{' and '}', and vertical bars '|', indicate alternative
7c52e0e8 2362 mnemonic strings for AT&T and Intel. */
252b5132 2363
6439fc28 2364static const struct dis386 dis386[] = {
252b5132 2365 /* 00 */
bf890a93
IT
2366 { "addB", { Ebh1, Gb }, 0 },
2367 { "addS", { Evh1, Gv }, 0 },
2368 { "addB", { Gb, EbS }, 0 },
2369 { "addS", { Gv, EvS }, 0 },
2370 { "addB", { AL, Ib }, 0 },
2371 { "addS", { eAX, Iv }, 0 },
4e7d34a6
L
2372 { X86_64_TABLE (X86_64_06) },
2373 { X86_64_TABLE (X86_64_07) },
252b5132 2374 /* 08 */
bf890a93
IT
2375 { "orB", { Ebh1, Gb }, 0 },
2376 { "orS", { Evh1, Gv }, 0 },
2377 { "orB", { Gb, EbS }, 0 },
2378 { "orS", { Gv, EvS }, 0 },
2379 { "orB", { AL, Ib }, 0 },
2380 { "orS", { eAX, Iv }, 0 },
4e7d34a6 2381 { X86_64_TABLE (X86_64_0D) },
592d1631 2382 { Bad_Opcode }, /* 0x0f extended opcode escape */
252b5132 2383 /* 10 */
bf890a93
IT
2384 { "adcB", { Ebh1, Gb }, 0 },
2385 { "adcS", { Evh1, Gv }, 0 },
2386 { "adcB", { Gb, EbS }, 0 },
2387 { "adcS", { Gv, EvS }, 0 },
2388 { "adcB", { AL, Ib }, 0 },
2389 { "adcS", { eAX, Iv }, 0 },
4e7d34a6
L
2390 { X86_64_TABLE (X86_64_16) },
2391 { X86_64_TABLE (X86_64_17) },
252b5132 2392 /* 18 */
bf890a93
IT
2393 { "sbbB", { Ebh1, Gb }, 0 },
2394 { "sbbS", { Evh1, Gv }, 0 },
2395 { "sbbB", { Gb, EbS }, 0 },
2396 { "sbbS", { Gv, EvS }, 0 },
2397 { "sbbB", { AL, Ib }, 0 },
2398 { "sbbS", { eAX, Iv }, 0 },
4e7d34a6
L
2399 { X86_64_TABLE (X86_64_1E) },
2400 { X86_64_TABLE (X86_64_1F) },
252b5132 2401 /* 20 */
bf890a93
IT
2402 { "andB", { Ebh1, Gb }, 0 },
2403 { "andS", { Evh1, Gv }, 0 },
2404 { "andB", { Gb, EbS }, 0 },
2405 { "andS", { Gv, EvS }, 0 },
2406 { "andB", { AL, Ib }, 0 },
2407 { "andS", { eAX, Iv }, 0 },
592d1631 2408 { Bad_Opcode }, /* SEG ES prefix */
4e7d34a6 2409 { X86_64_TABLE (X86_64_27) },
252b5132 2410 /* 28 */
bf890a93
IT
2411 { "subB", { Ebh1, Gb }, 0 },
2412 { "subS", { Evh1, Gv }, 0 },
2413 { "subB", { Gb, EbS }, 0 },
2414 { "subS", { Gv, EvS }, 0 },
2415 { "subB", { AL, Ib }, 0 },
2416 { "subS", { eAX, Iv }, 0 },
592d1631 2417 { Bad_Opcode }, /* SEG CS prefix */
4e7d34a6 2418 { X86_64_TABLE (X86_64_2F) },
252b5132 2419 /* 30 */
bf890a93
IT
2420 { "xorB", { Ebh1, Gb }, 0 },
2421 { "xorS", { Evh1, Gv }, 0 },
2422 { "xorB", { Gb, EbS }, 0 },
2423 { "xorS", { Gv, EvS }, 0 },
2424 { "xorB", { AL, Ib }, 0 },
2425 { "xorS", { eAX, Iv }, 0 },
592d1631 2426 { Bad_Opcode }, /* SEG SS prefix */
4e7d34a6 2427 { X86_64_TABLE (X86_64_37) },
252b5132 2428 /* 38 */
bf890a93
IT
2429 { "cmpB", { Eb, Gb }, 0 },
2430 { "cmpS", { Ev, Gv }, 0 },
2431 { "cmpB", { Gb, EbS }, 0 },
2432 { "cmpS", { Gv, EvS }, 0 },
2433 { "cmpB", { AL, Ib }, 0 },
2434 { "cmpS", { eAX, Iv }, 0 },
592d1631 2435 { Bad_Opcode }, /* SEG DS prefix */
4e7d34a6 2436 { X86_64_TABLE (X86_64_3F) },
252b5132 2437 /* 40 */
bf890a93
IT
2438 { "inc{S|}", { RMeAX }, 0 },
2439 { "inc{S|}", { RMeCX }, 0 },
2440 { "inc{S|}", { RMeDX }, 0 },
2441 { "inc{S|}", { RMeBX }, 0 },
2442 { "inc{S|}", { RMeSP }, 0 },
2443 { "inc{S|}", { RMeBP }, 0 },
2444 { "inc{S|}", { RMeSI }, 0 },
2445 { "inc{S|}", { RMeDI }, 0 },
252b5132 2446 /* 48 */
bf890a93
IT
2447 { "dec{S|}", { RMeAX }, 0 },
2448 { "dec{S|}", { RMeCX }, 0 },
2449 { "dec{S|}", { RMeDX }, 0 },
2450 { "dec{S|}", { RMeBX }, 0 },
2451 { "dec{S|}", { RMeSP }, 0 },
2452 { "dec{S|}", { RMeBP }, 0 },
2453 { "dec{S|}", { RMeSI }, 0 },
2454 { "dec{S|}", { RMeDI }, 0 },
252b5132 2455 /* 50 */
bf890a93
IT
2456 { "pushV", { RMrAX }, 0 },
2457 { "pushV", { RMrCX }, 0 },
2458 { "pushV", { RMrDX }, 0 },
2459 { "pushV", { RMrBX }, 0 },
2460 { "pushV", { RMrSP }, 0 },
2461 { "pushV", { RMrBP }, 0 },
2462 { "pushV", { RMrSI }, 0 },
2463 { "pushV", { RMrDI }, 0 },
252b5132 2464 /* 58 */
bf890a93
IT
2465 { "popV", { RMrAX }, 0 },
2466 { "popV", { RMrCX }, 0 },
2467 { "popV", { RMrDX }, 0 },
2468 { "popV", { RMrBX }, 0 },
2469 { "popV", { RMrSP }, 0 },
2470 { "popV", { RMrBP }, 0 },
2471 { "popV", { RMrSI }, 0 },
2472 { "popV", { RMrDI }, 0 },
252b5132 2473 /* 60 */
4e7d34a6
L
2474 { X86_64_TABLE (X86_64_60) },
2475 { X86_64_TABLE (X86_64_61) },
2476 { X86_64_TABLE (X86_64_62) },
2477 { X86_64_TABLE (X86_64_63) },
592d1631
L
2478 { Bad_Opcode }, /* seg fs */
2479 { Bad_Opcode }, /* seg gs */
2480 { Bad_Opcode }, /* op size prefix */
2481 { Bad_Opcode }, /* adr size prefix */
252b5132 2482 /* 68 */
bf890a93
IT
2483 { "pushT", { sIv }, 0 },
2484 { "imulS", { Gv, Ev, Iv }, 0 },
2485 { "pushT", { sIbT }, 0 },
2486 { "imulS", { Gv, Ev, sIb }, 0 },
2487 { "ins{b|}", { Ybr, indirDX }, 0 },
4e7d34a6 2488 { X86_64_TABLE (X86_64_6D) },
bf890a93 2489 { "outs{b|}", { indirDXr, Xb }, 0 },
4e7d34a6 2490 { X86_64_TABLE (X86_64_6F) },
252b5132 2491 /* 70 */
bf890a93
IT
2492 { "joH", { Jb, BND, cond_jump_flag }, 0 },
2493 { "jnoH", { Jb, BND, cond_jump_flag }, 0 },
2494 { "jbH", { Jb, BND, cond_jump_flag }, 0 },
2495 { "jaeH", { Jb, BND, cond_jump_flag }, 0 },
2496 { "jeH", { Jb, BND, cond_jump_flag }, 0 },
2497 { "jneH", { Jb, BND, cond_jump_flag }, 0 },
2498 { "jbeH", { Jb, BND, cond_jump_flag }, 0 },
2499 { "jaH", { Jb, BND, cond_jump_flag }, 0 },
252b5132 2500 /* 78 */
bf890a93
IT
2501 { "jsH", { Jb, BND, cond_jump_flag }, 0 },
2502 { "jnsH", { Jb, BND, cond_jump_flag }, 0 },
2503 { "jpH", { Jb, BND, cond_jump_flag }, 0 },
2504 { "jnpH", { Jb, BND, cond_jump_flag }, 0 },
2505 { "jlH", { Jb, BND, cond_jump_flag }, 0 },
2506 { "jgeH", { Jb, BND, cond_jump_flag }, 0 },
2507 { "jleH", { Jb, BND, cond_jump_flag }, 0 },
2508 { "jgH", { Jb, BND, cond_jump_flag }, 0 },
252b5132 2509 /* 80 */
1ceb70f8
L
2510 { REG_TABLE (REG_80) },
2511 { REG_TABLE (REG_81) },
d039fef3 2512 { X86_64_TABLE (X86_64_82) },
7148c369 2513 { REG_TABLE (REG_83) },
bf890a93
IT
2514 { "testB", { Eb, Gb }, 0 },
2515 { "testS", { Ev, Gv }, 0 },
2516 { "xchgB", { Ebh2, Gb }, 0 },
2517 { "xchgS", { Evh2, Gv }, 0 },
252b5132 2518 /* 88 */
bf890a93
IT
2519 { "movB", { Ebh3, Gb }, 0 },
2520 { "movS", { Evh3, Gv }, 0 },
2521 { "movB", { Gb, EbS }, 0 },
2522 { "movS", { Gv, EvS }, 0 },
2523 { "movD", { Sv, Sw }, 0 },
1ceb70f8 2524 { MOD_TABLE (MOD_8D) },
bf890a93 2525 { "movD", { Sw, Sv }, 0 },
1ceb70f8 2526 { REG_TABLE (REG_8F) },
252b5132 2527 /* 90 */
1ceb70f8 2528 { PREFIX_TABLE (PREFIX_90) },
bf890a93
IT
2529 { "xchgS", { RMeCX, eAX }, 0 },
2530 { "xchgS", { RMeDX, eAX }, 0 },
2531 { "xchgS", { RMeBX, eAX }, 0 },
2532 { "xchgS", { RMeSP, eAX }, 0 },
2533 { "xchgS", { RMeBP, eAX }, 0 },
2534 { "xchgS", { RMeSI, eAX }, 0 },
2535 { "xchgS", { RMeDI, eAX }, 0 },
252b5132 2536 /* 98 */
bf890a93
IT
2537 { "cW{t|}R", { XX }, 0 },
2538 { "cR{t|}O", { XX }, 0 },
4e7d34a6 2539 { X86_64_TABLE (X86_64_9A) },
592d1631 2540 { Bad_Opcode }, /* fwait */
bf890a93
IT
2541 { "pushfT", { XX }, 0 },
2542 { "popfT", { XX }, 0 },
2543 { "sahf", { XX }, 0 },
2544 { "lahf", { XX }, 0 },
252b5132 2545 /* a0 */
bf890a93
IT
2546 { "mov%LB", { AL, Ob }, 0 },
2547 { "mov%LS", { eAX, Ov }, 0 },
2548 { "mov%LB", { Ob, AL }, 0 },
2549 { "mov%LS", { Ov, eAX }, 0 },
2550 { "movs{b|}", { Ybr, Xb }, 0 },
2551 { "movs{R|}", { Yvr, Xv }, 0 },
2552 { "cmps{b|}", { Xb, Yb }, 0 },
2553 { "cmps{R|}", { Xv, Yv }, 0 },
252b5132 2554 /* a8 */
bf890a93
IT
2555 { "testB", { AL, Ib }, 0 },
2556 { "testS", { eAX, Iv }, 0 },
2557 { "stosB", { Ybr, AL }, 0 },
2558 { "stosS", { Yvr, eAX }, 0 },
2559 { "lodsB", { ALr, Xb }, 0 },
2560 { "lodsS", { eAXr, Xv }, 0 },
2561 { "scasB", { AL, Yb }, 0 },
2562 { "scasS", { eAX, Yv }, 0 },
252b5132 2563 /* b0 */
bf890a93
IT
2564 { "movB", { RMAL, Ib }, 0 },
2565 { "movB", { RMCL, Ib }, 0 },
2566 { "movB", { RMDL, Ib }, 0 },
2567 { "movB", { RMBL, Ib }, 0 },
2568 { "movB", { RMAH, Ib }, 0 },
2569 { "movB", { RMCH, Ib }, 0 },
2570 { "movB", { RMDH, Ib }, 0 },
2571 { "movB", { RMBH, Ib }, 0 },
252b5132 2572 /* b8 */
bf890a93
IT
2573 { "mov%LV", { RMeAX, Iv64 }, 0 },
2574 { "mov%LV", { RMeCX, Iv64 }, 0 },
2575 { "mov%LV", { RMeDX, Iv64 }, 0 },
2576 { "mov%LV", { RMeBX, Iv64 }, 0 },
2577 { "mov%LV", { RMeSP, Iv64 }, 0 },
2578 { "mov%LV", { RMeBP, Iv64 }, 0 },
2579 { "mov%LV", { RMeSI, Iv64 }, 0 },
2580 { "mov%LV", { RMeDI, Iv64 }, 0 },
252b5132 2581 /* c0 */
1ceb70f8
L
2582 { REG_TABLE (REG_C0) },
2583 { REG_TABLE (REG_C1) },
aeab2b26
JB
2584 { X86_64_TABLE (X86_64_C2) },
2585 { X86_64_TABLE (X86_64_C3) },
4e7d34a6
L
2586 { X86_64_TABLE (X86_64_C4) },
2587 { X86_64_TABLE (X86_64_C5) },
1ceb70f8
L
2588 { REG_TABLE (REG_C6) },
2589 { REG_TABLE (REG_C7) },
252b5132 2590 /* c8 */
bf890a93
IT
2591 { "enterT", { Iw, Ib }, 0 },
2592 { "leaveT", { XX }, 0 },
2593 { "Jret{|f}P", { Iw }, 0 },
2594 { "Jret{|f}P", { XX }, 0 },
2595 { "int3", { XX }, 0 },
2596 { "int", { Ib }, 0 },
4e7d34a6 2597 { X86_64_TABLE (X86_64_CE) },
bf890a93 2598 { "iret%LP", { XX }, 0 },
252b5132 2599 /* d0 */
1ceb70f8
L
2600 { REG_TABLE (REG_D0) },
2601 { REG_TABLE (REG_D1) },
2602 { REG_TABLE (REG_D2) },
2603 { REG_TABLE (REG_D3) },
4e7d34a6
L
2604 { X86_64_TABLE (X86_64_D4) },
2605 { X86_64_TABLE (X86_64_D5) },
592d1631 2606 { Bad_Opcode },
bf890a93 2607 { "xlat", { DSBX }, 0 },
252b5132
RH
2608 /* d8 */
2609 { FLOAT },
2610 { FLOAT },
2611 { FLOAT },
2612 { FLOAT },
2613 { FLOAT },
2614 { FLOAT },
2615 { FLOAT },
2616 { FLOAT },
2617 /* e0 */
bf890a93
IT
2618 { "loopneFH", { Jb, XX, loop_jcxz_flag }, 0 },
2619 { "loopeFH", { Jb, XX, loop_jcxz_flag }, 0 },
2620 { "loopFH", { Jb, XX, loop_jcxz_flag }, 0 },
2621 { "jEcxzH", { Jb, XX, loop_jcxz_flag }, 0 },
2622 { "inB", { AL, Ib }, 0 },
2623 { "inG", { zAX, Ib }, 0 },
2624 { "outB", { Ib, AL }, 0 },
2625 { "outG", { Ib, zAX }, 0 },
252b5132 2626 /* e8 */
a72d2af2
L
2627 { X86_64_TABLE (X86_64_E8) },
2628 { X86_64_TABLE (X86_64_E9) },
4e7d34a6 2629 { X86_64_TABLE (X86_64_EA) },
bf890a93
IT
2630 { "jmp", { Jb, BND }, 0 },
2631 { "inB", { AL, indirDX }, 0 },
2632 { "inG", { zAX, indirDX }, 0 },
2633 { "outB", { indirDX, AL }, 0 },
2634 { "outG", { indirDX, zAX }, 0 },
252b5132 2635 /* f0 */
592d1631 2636 { Bad_Opcode }, /* lock prefix */
bf890a93 2637 { "icebp", { XX }, 0 },
592d1631
L
2638 { Bad_Opcode }, /* repne */
2639 { Bad_Opcode }, /* repz */
bf890a93
IT
2640 { "hlt", { XX }, 0 },
2641 { "cmc", { XX }, 0 },
1ceb70f8
L
2642 { REG_TABLE (REG_F6) },
2643 { REG_TABLE (REG_F7) },
252b5132 2644 /* f8 */
bf890a93
IT
2645 { "clc", { XX }, 0 },
2646 { "stc", { XX }, 0 },
2647 { "cli", { XX }, 0 },
2648 { "sti", { XX }, 0 },
2649 { "cld", { XX }, 0 },
2650 { "std", { XX }, 0 },
1ceb70f8
L
2651 { REG_TABLE (REG_FE) },
2652 { REG_TABLE (REG_FF) },
252b5132
RH
2653};
2654
6439fc28 2655static const struct dis386 dis386_twobyte[] = {
252b5132 2656 /* 00 */
1ceb70f8
L
2657 { REG_TABLE (REG_0F00 ) },
2658 { REG_TABLE (REG_0F01 ) },
bf890a93
IT
2659 { "larS", { Gv, Ew }, 0 },
2660 { "lslS", { Gv, Ew }, 0 },
592d1631 2661 { Bad_Opcode },
bf890a93
IT
2662 { "syscall", { XX }, 0 },
2663 { "clts", { XX }, 0 },
2664 { "sysret%LP", { XX }, 0 },
252b5132 2665 /* 08 */
bf890a93 2666 { "invd", { XX }, 0 },
3233d7d0 2667 { PREFIX_TABLE (PREFIX_0F09) },
592d1631 2668 { Bad_Opcode },
bf890a93 2669 { "ud2", { XX }, 0 },
592d1631 2670 { Bad_Opcode },
b5b1fc4f 2671 { REG_TABLE (REG_0F0D) },
bf890a93
IT
2672 { "femms", { XX }, 0 },
2673 { "", { MX, EM, OPSUF }, 0 }, /* See OP_3DNowSuffix. */
252b5132 2674 /* 10 */
1ceb70f8
L
2675 { PREFIX_TABLE (PREFIX_0F10) },
2676 { PREFIX_TABLE (PREFIX_0F11) },
2677 { PREFIX_TABLE (PREFIX_0F12) },
2678 { MOD_TABLE (MOD_0F13) },
507bd325
L
2679 { "unpcklpX", { XM, EXx }, PREFIX_OPCODE },
2680 { "unpckhpX", { XM, EXx }, PREFIX_OPCODE },
1ceb70f8
L
2681 { PREFIX_TABLE (PREFIX_0F16) },
2682 { MOD_TABLE (MOD_0F17) },
252b5132 2683 /* 18 */
1ceb70f8 2684 { REG_TABLE (REG_0F18) },
bf890a93 2685 { "nopQ", { Ev }, 0 },
7e8b059b
L
2686 { PREFIX_TABLE (PREFIX_0F1A) },
2687 { PREFIX_TABLE (PREFIX_0F1B) },
c48935d7 2688 { PREFIX_TABLE (PREFIX_0F1C) },
bf890a93 2689 { "nopQ", { Ev }, 0 },
603555e5 2690 { PREFIX_TABLE (PREFIX_0F1E) },
bf890a93 2691 { "nopQ", { Ev }, 0 },
252b5132 2692 /* 20 */
bf890a93
IT
2693 { "movZ", { Rm, Cm }, 0 },
2694 { "movZ", { Rm, Dm }, 0 },
2695 { "movZ", { Cm, Rm }, 0 },
2696 { "movZ", { Dm, Rm }, 0 },
1ceb70f8 2697 { MOD_TABLE (MOD_0F24) },
592d1631 2698 { Bad_Opcode },
1ceb70f8 2699 { MOD_TABLE (MOD_0F26) },
592d1631 2700 { Bad_Opcode },
252b5132 2701 /* 28 */
507bd325
L
2702 { "movapX", { XM, EXx }, PREFIX_OPCODE },
2703 { "movapX", { EXxS, XM }, PREFIX_OPCODE },
1ceb70f8
L
2704 { PREFIX_TABLE (PREFIX_0F2A) },
2705 { PREFIX_TABLE (PREFIX_0F2B) },
2706 { PREFIX_TABLE (PREFIX_0F2C) },
2707 { PREFIX_TABLE (PREFIX_0F2D) },
2708 { PREFIX_TABLE (PREFIX_0F2E) },
2709 { PREFIX_TABLE (PREFIX_0F2F) },
252b5132 2710 /* 30 */
bf890a93
IT
2711 { "wrmsr", { XX }, 0 },
2712 { "rdtsc", { XX }, 0 },
2713 { "rdmsr", { XX }, 0 },
2714 { "rdpmc", { XX }, 0 },
d835a58b
JB
2715 { "sysenter", { SEP }, 0 },
2716 { "sysexit", { SEP }, 0 },
592d1631 2717 { Bad_Opcode },
bf890a93 2718 { "getsec", { XX }, 0 },
252b5132 2719 /* 38 */
507bd325 2720 { THREE_BYTE_TABLE_PREFIX (THREE_BYTE_0F38, PREFIX_OPCODE) },
592d1631 2721 { Bad_Opcode },
507bd325 2722 { THREE_BYTE_TABLE_PREFIX (THREE_BYTE_0F3A, PREFIX_OPCODE) },
592d1631
L
2723 { Bad_Opcode },
2724 { Bad_Opcode },
2725 { Bad_Opcode },
2726 { Bad_Opcode },
2727 { Bad_Opcode },
252b5132 2728 /* 40 */
bf890a93
IT
2729 { "cmovoS", { Gv, Ev }, 0 },
2730 { "cmovnoS", { Gv, Ev }, 0 },
2731 { "cmovbS", { Gv, Ev }, 0 },
2732 { "cmovaeS", { Gv, Ev }, 0 },
2733 { "cmoveS", { Gv, Ev }, 0 },
2734 { "cmovneS", { Gv, Ev }, 0 },
2735 { "cmovbeS", { Gv, Ev }, 0 },
2736 { "cmovaS", { Gv, Ev }, 0 },
252b5132 2737 /* 48 */
bf890a93
IT
2738 { "cmovsS", { Gv, Ev }, 0 },
2739 { "cmovnsS", { Gv, Ev }, 0 },
2740 { "cmovpS", { Gv, Ev }, 0 },
2741 { "cmovnpS", { Gv, Ev }, 0 },
2742 { "cmovlS", { Gv, Ev }, 0 },
2743 { "cmovgeS", { Gv, Ev }, 0 },
2744 { "cmovleS", { Gv, Ev }, 0 },
2745 { "cmovgS", { Gv, Ev }, 0 },
252b5132 2746 /* 50 */
75c135a8 2747 { MOD_TABLE (MOD_0F51) },
1ceb70f8
L
2748 { PREFIX_TABLE (PREFIX_0F51) },
2749 { PREFIX_TABLE (PREFIX_0F52) },
2750 { PREFIX_TABLE (PREFIX_0F53) },
507bd325
L
2751 { "andpX", { XM, EXx }, PREFIX_OPCODE },
2752 { "andnpX", { XM, EXx }, PREFIX_OPCODE },
2753 { "orpX", { XM, EXx }, PREFIX_OPCODE },
2754 { "xorpX", { XM, EXx }, PREFIX_OPCODE },
252b5132 2755 /* 58 */
1ceb70f8
L
2756 { PREFIX_TABLE (PREFIX_0F58) },
2757 { PREFIX_TABLE (PREFIX_0F59) },
2758 { PREFIX_TABLE (PREFIX_0F5A) },
2759 { PREFIX_TABLE (PREFIX_0F5B) },
2760 { PREFIX_TABLE (PREFIX_0F5C) },
2761 { PREFIX_TABLE (PREFIX_0F5D) },
2762 { PREFIX_TABLE (PREFIX_0F5E) },
2763 { PREFIX_TABLE (PREFIX_0F5F) },
252b5132 2764 /* 60 */
1ceb70f8
L
2765 { PREFIX_TABLE (PREFIX_0F60) },
2766 { PREFIX_TABLE (PREFIX_0F61) },
2767 { PREFIX_TABLE (PREFIX_0F62) },
507bd325
L
2768 { "packsswb", { MX, EM }, PREFIX_OPCODE },
2769 { "pcmpgtb", { MX, EM }, PREFIX_OPCODE },
2770 { "pcmpgtw", { MX, EM }, PREFIX_OPCODE },
2771 { "pcmpgtd", { MX, EM }, PREFIX_OPCODE },
2772 { "packuswb", { MX, EM }, PREFIX_OPCODE },
252b5132 2773 /* 68 */
507bd325
L
2774 { "punpckhbw", { MX, EM }, PREFIX_OPCODE },
2775 { "punpckhwd", { MX, EM }, PREFIX_OPCODE },
2776 { "punpckhdq", { MX, EM }, PREFIX_OPCODE },
2777 { "packssdw", { MX, EM }, PREFIX_OPCODE },
1ceb70f8
L
2778 { PREFIX_TABLE (PREFIX_0F6C) },
2779 { PREFIX_TABLE (PREFIX_0F6D) },
507bd325 2780 { "movK", { MX, Edq }, PREFIX_OPCODE },
1ceb70f8 2781 { PREFIX_TABLE (PREFIX_0F6F) },
252b5132 2782 /* 70 */
1ceb70f8
L
2783 { PREFIX_TABLE (PREFIX_0F70) },
2784 { REG_TABLE (REG_0F71) },
2785 { REG_TABLE (REG_0F72) },
2786 { REG_TABLE (REG_0F73) },
507bd325
L
2787 { "pcmpeqb", { MX, EM }, PREFIX_OPCODE },
2788 { "pcmpeqw", { MX, EM }, PREFIX_OPCODE },
2789 { "pcmpeqd", { MX, EM }, PREFIX_OPCODE },
2790 { "emms", { XX }, PREFIX_OPCODE },
252b5132 2791 /* 78 */
1ceb70f8
L
2792 { PREFIX_TABLE (PREFIX_0F78) },
2793 { PREFIX_TABLE (PREFIX_0F79) },
1f334aeb 2794 { Bad_Opcode },
592d1631 2795 { Bad_Opcode },
1ceb70f8
L
2796 { PREFIX_TABLE (PREFIX_0F7C) },
2797 { PREFIX_TABLE (PREFIX_0F7D) },
2798 { PREFIX_TABLE (PREFIX_0F7E) },
2799 { PREFIX_TABLE (PREFIX_0F7F) },
252b5132 2800 /* 80 */
bf890a93
IT
2801 { "joH", { Jv, BND, cond_jump_flag }, 0 },
2802 { "jnoH", { Jv, BND, cond_jump_flag }, 0 },
2803 { "jbH", { Jv, BND, cond_jump_flag }, 0 },
2804 { "jaeH", { Jv, BND, cond_jump_flag }, 0 },
2805 { "jeH", { Jv, BND, cond_jump_flag }, 0 },
2806 { "jneH", { Jv, BND, cond_jump_flag }, 0 },
2807 { "jbeH", { Jv, BND, cond_jump_flag }, 0 },
2808 { "jaH", { Jv, BND, cond_jump_flag }, 0 },
252b5132 2809 /* 88 */
bf890a93
IT
2810 { "jsH", { Jv, BND, cond_jump_flag }, 0 },
2811 { "jnsH", { Jv, BND, cond_jump_flag }, 0 },
2812 { "jpH", { Jv, BND, cond_jump_flag }, 0 },
2813 { "jnpH", { Jv, BND, cond_jump_flag }, 0 },
2814 { "jlH", { Jv, BND, cond_jump_flag }, 0 },
2815 { "jgeH", { Jv, BND, cond_jump_flag }, 0 },
2816 { "jleH", { Jv, BND, cond_jump_flag }, 0 },
2817 { "jgH", { Jv, BND, cond_jump_flag }, 0 },
252b5132 2818 /* 90 */
bf890a93
IT
2819 { "seto", { Eb }, 0 },
2820 { "setno", { Eb }, 0 },
2821 { "setb", { Eb }, 0 },
2822 { "setae", { Eb }, 0 },
2823 { "sete", { Eb }, 0 },
2824 { "setne", { Eb }, 0 },
2825 { "setbe", { Eb }, 0 },
2826 { "seta", { Eb }, 0 },
252b5132 2827 /* 98 */
bf890a93
IT
2828 { "sets", { Eb }, 0 },
2829 { "setns", { Eb }, 0 },
2830 { "setp", { Eb }, 0 },
2831 { "setnp", { Eb }, 0 },
2832 { "setl", { Eb }, 0 },
2833 { "setge", { Eb }, 0 },
2834 { "setle", { Eb }, 0 },
2835 { "setg", { Eb }, 0 },
252b5132 2836 /* a0 */
bf890a93
IT
2837 { "pushT", { fs }, 0 },
2838 { "popT", { fs }, 0 },
2839 { "cpuid", { XX }, 0 },
2840 { "btS", { Ev, Gv }, 0 },
2841 { "shldS", { Ev, Gv, Ib }, 0 },
2842 { "shldS", { Ev, Gv, CL }, 0 },
1ceb70f8
L
2843 { REG_TABLE (REG_0FA6) },
2844 { REG_TABLE (REG_0FA7) },
252b5132 2845 /* a8 */
bf890a93
IT
2846 { "pushT", { gs }, 0 },
2847 { "popT", { gs }, 0 },
2848 { "rsm", { XX }, 0 },
2849 { "btsS", { Evh1, Gv }, 0 },
2850 { "shrdS", { Ev, Gv, Ib }, 0 },
2851 { "shrdS", { Ev, Gv, CL }, 0 },
1ceb70f8 2852 { REG_TABLE (REG_0FAE) },
bf890a93 2853 { "imulS", { Gv, Ev }, 0 },
252b5132 2854 /* b0 */
bf890a93
IT
2855 { "cmpxchgB", { Ebh1, Gb }, 0 },
2856 { "cmpxchgS", { Evh1, Gv }, 0 },
1ceb70f8 2857 { MOD_TABLE (MOD_0FB2) },
bf890a93 2858 { "btrS", { Evh1, Gv }, 0 },
1ceb70f8
L
2859 { MOD_TABLE (MOD_0FB4) },
2860 { MOD_TABLE (MOD_0FB5) },
bf890a93
IT
2861 { "movz{bR|x}", { Gv, Eb }, 0 },
2862 { "movz{wR|x}", { Gv, Ew }, 0 }, /* yes, there really is movzww ! */
252b5132 2863 /* b8 */
1ceb70f8 2864 { PREFIX_TABLE (PREFIX_0FB8) },
66f1eba0 2865 { "ud1S", { Gv, Ev }, 0 },
1ceb70f8 2866 { REG_TABLE (REG_0FBA) },
bf890a93 2867 { "btcS", { Evh1, Gv }, 0 },
f12dc422 2868 { PREFIX_TABLE (PREFIX_0FBC) },
1ceb70f8 2869 { PREFIX_TABLE (PREFIX_0FBD) },
bf890a93
IT
2870 { "movs{bR|x}", { Gv, Eb }, 0 },
2871 { "movs{wR|x}", { Gv, Ew }, 0 }, /* yes, there really is movsww ! */
252b5132 2872 /* c0 */
bf890a93
IT
2873 { "xaddB", { Ebh1, Gb }, 0 },
2874 { "xaddS", { Evh1, Gv }, 0 },
1ceb70f8 2875 { PREFIX_TABLE (PREFIX_0FC2) },
a8484f96 2876 { MOD_TABLE (MOD_0FC3) },
507bd325
L
2877 { "pinsrw", { MX, Edqw, Ib }, PREFIX_OPCODE },
2878 { "pextrw", { Gdq, MS, Ib }, PREFIX_OPCODE },
2879 { "shufpX", { XM, EXx, Ib }, PREFIX_OPCODE },
1ceb70f8 2880 { REG_TABLE (REG_0FC7) },
252b5132 2881 /* c8 */
bf890a93
IT
2882 { "bswap", { RMeAX }, 0 },
2883 { "bswap", { RMeCX }, 0 },
2884 { "bswap", { RMeDX }, 0 },
2885 { "bswap", { RMeBX }, 0 },
2886 { "bswap", { RMeSP }, 0 },
2887 { "bswap", { RMeBP }, 0 },
2888 { "bswap", { RMeSI }, 0 },
2889 { "bswap", { RMeDI }, 0 },
252b5132 2890 /* d0 */
1ceb70f8 2891 { PREFIX_TABLE (PREFIX_0FD0) },
507bd325
L
2892 { "psrlw", { MX, EM }, PREFIX_OPCODE },
2893 { "psrld", { MX, EM }, PREFIX_OPCODE },
2894 { "psrlq", { MX, EM }, PREFIX_OPCODE },
2895 { "paddq", { MX, EM }, PREFIX_OPCODE },
2896 { "pmullw", { MX, EM }, PREFIX_OPCODE },
1ceb70f8 2897 { PREFIX_TABLE (PREFIX_0FD6) },
75c135a8 2898 { MOD_TABLE (MOD_0FD7) },
252b5132 2899 /* d8 */
507bd325
L
2900 { "psubusb", { MX, EM }, PREFIX_OPCODE },
2901 { "psubusw", { MX, EM }, PREFIX_OPCODE },
2902 { "pminub", { MX, EM }, PREFIX_OPCODE },
2903 { "pand", { MX, EM }, PREFIX_OPCODE },
2904 { "paddusb", { MX, EM }, PREFIX_OPCODE },
2905 { "paddusw", { MX, EM }, PREFIX_OPCODE },
2906 { "pmaxub", { MX, EM }, PREFIX_OPCODE },
2907 { "pandn", { MX, EM }, PREFIX_OPCODE },
252b5132 2908 /* e0 */
507bd325
L
2909 { "pavgb", { MX, EM }, PREFIX_OPCODE },
2910 { "psraw", { MX, EM }, PREFIX_OPCODE },
2911 { "psrad", { MX, EM }, PREFIX_OPCODE },
2912 { "pavgw", { MX, EM }, PREFIX_OPCODE },
2913 { "pmulhuw", { MX, EM }, PREFIX_OPCODE },
2914 { "pmulhw", { MX, EM }, PREFIX_OPCODE },
1ceb70f8
L
2915 { PREFIX_TABLE (PREFIX_0FE6) },
2916 { PREFIX_TABLE (PREFIX_0FE7) },
252b5132 2917 /* e8 */
507bd325
L
2918 { "psubsb", { MX, EM }, PREFIX_OPCODE },
2919 { "psubsw", { MX, EM }, PREFIX_OPCODE },
2920 { "pminsw", { MX, EM }, PREFIX_OPCODE },
2921 { "por", { MX, EM }, PREFIX_OPCODE },
2922 { "paddsb", { MX, EM }, PREFIX_OPCODE },
2923 { "paddsw", { MX, EM }, PREFIX_OPCODE },
2924 { "pmaxsw", { MX, EM }, PREFIX_OPCODE },
2925 { "pxor", { MX, EM }, PREFIX_OPCODE },
252b5132 2926 /* f0 */
1ceb70f8 2927 { PREFIX_TABLE (PREFIX_0FF0) },
507bd325
L
2928 { "psllw", { MX, EM }, PREFIX_OPCODE },
2929 { "pslld", { MX, EM }, PREFIX_OPCODE },
2930 { "psllq", { MX, EM }, PREFIX_OPCODE },
2931 { "pmuludq", { MX, EM }, PREFIX_OPCODE },
2932 { "pmaddwd", { MX, EM }, PREFIX_OPCODE },
2933 { "psadbw", { MX, EM }, PREFIX_OPCODE },
1ceb70f8 2934 { PREFIX_TABLE (PREFIX_0FF7) },
252b5132 2935 /* f8 */
507bd325
L
2936 { "psubb", { MX, EM }, PREFIX_OPCODE },
2937 { "psubw", { MX, EM }, PREFIX_OPCODE },
2938 { "psubd", { MX, EM }, PREFIX_OPCODE },
2939 { "psubq", { MX, EM }, PREFIX_OPCODE },
2940 { "paddb", { MX, EM }, PREFIX_OPCODE },
2941 { "paddw", { MX, EM }, PREFIX_OPCODE },
2942 { "paddd", { MX, EM }, PREFIX_OPCODE },
66f1eba0 2943 { "ud0S", { Gv, Ev }, 0 },
252b5132
RH
2944};
2945
2946static const unsigned char onebyte_has_modrm[256] = {
c608c12e
AM
2947 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
2948 /* ------------------------------- */
2949 /* 00 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 00 */
2950 /* 10 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 10 */
2951 /* 20 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 20 */
2952 /* 30 */ 1,1,1,1,0,0,0,0,1,1,1,1,0,0,0,0, /* 30 */
2953 /* 40 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 40 */
2954 /* 50 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 50 */
2955 /* 60 */ 0,0,1,1,0,0,0,0,0,1,0,1,0,0,0,0, /* 60 */
2956 /* 70 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 70 */
2957 /* 80 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 80 */
2958 /* 90 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 90 */
2959 /* a0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* a0 */
2960 /* b0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* b0 */
2961 /* c0 */ 1,1,0,0,1,1,1,1,0,0,0,0,0,0,0,0, /* c0 */
2962 /* d0 */ 1,1,1,1,0,0,0,0,1,1,1,1,1,1,1,1, /* d0 */
2963 /* e0 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* e0 */
2964 /* f0 */ 0,0,0,0,0,0,1,1,0,0,0,0,0,0,1,1 /* f0 */
2965 /* ------------------------------- */
2966 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
252b5132
RH
2967};
2968
2969static const unsigned char twobyte_has_modrm[256] = {
c608c12e
AM
2970 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
2971 /* ------------------------------- */
252b5132 2972 /* 00 */ 1,1,1,1,0,0,0,0,0,0,0,0,0,1,0,1, /* 0f */
b5b1fc4f 2973 /* 10 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 1f */
85f10a01 2974 /* 20 */ 1,1,1,1,1,1,1,0,1,1,1,1,1,1,1,1, /* 2f */
331d2d0d 2975 /* 30 */ 0,0,0,0,0,0,0,0,1,0,1,0,0,0,0,0, /* 3f */
252b5132 2976 /* 40 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 4f */
4bba6815
AM
2977 /* 50 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 5f */
2978 /* 60 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 6f */
85f10a01 2979 /* 70 */ 1,1,1,1,1,1,1,0,1,1,1,1,1,1,1,1, /* 7f */
252b5132
RH
2980 /* 80 */ 0,0,0,0,0,0,0,0,0,0,0,0,0,0,0,0, /* 8f */
2981 /* 90 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* 9f */
30d1c836 2982 /* a0 */ 0,0,0,1,1,1,1,1,0,0,0,1,1,1,1,1, /* af */
66f1eba0 2983 /* b0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* bf */
252b5132 2984 /* c0 */ 1,1,1,1,1,1,1,1,0,0,0,0,0,0,0,0, /* cf */
ca164297 2985 /* d0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* df */
4bba6815 2986 /* e0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1, /* ef */
66f1eba0 2987 /* f0 */ 1,1,1,1,1,1,1,1,1,1,1,1,1,1,1,1 /* ff */
c608c12e
AM
2988 /* ------------------------------- */
2989 /* 0 1 2 3 4 5 6 7 8 9 a b c d e f */
2990};
2991
252b5132
RH
2992static char obuf[100];
2993static char *obufp;
ea397f5b 2994static char *mnemonicendp;
252b5132
RH
2995static char scratchbuf[100];
2996static unsigned char *start_codep;
2997static unsigned char *insn_codep;
2998static unsigned char *codep;
285ca992 2999static unsigned char *end_codep;
f16cd0d5
L
3000static int last_lock_prefix;
3001static int last_repz_prefix;
3002static int last_repnz_prefix;
3003static int last_data_prefix;
3004static int last_addr_prefix;
3005static int last_rex_prefix;
3006static int last_seg_prefix;
d9949a36 3007static int fwait_prefix;
285ca992
L
3008/* The active segment register prefix. */
3009static int active_seg_prefix;
f16cd0d5
L
3010#define MAX_CODE_LENGTH 15
3011/* We can up to 14 prefixes since the maximum instruction length is
3012 15bytes. */
3013static int all_prefixes[MAX_CODE_LENGTH - 1];
252b5132 3014static disassemble_info *the_info;
7967e09e
L
3015static struct
3016 {
3017 int mod;
7967e09e 3018 int reg;
484c222e 3019 int rm;
7967e09e
L
3020 }
3021modrm;
4bba6815 3022static unsigned char need_modrm;
dfc8cf43
L
3023static struct
3024 {
3025 int scale;
3026 int index;
3027 int base;
3028 }
3029sib;
c0f3af97
L
3030static struct
3031 {
3032 int register_specifier;
3033 int length;
3034 int prefix;
3035 int w;
43234a1e
L
3036 int evex;
3037 int r;
3038 int v;
3039 int mask_register_specifier;
3040 int zeroing;
3041 int ll;
3042 int b;
c0f3af97
L
3043 }
3044vex;
3045static unsigned char need_vex;
3046static unsigned char need_vex_reg;
dae39acc 3047static unsigned char vex_w_done;
252b5132 3048
ea397f5b
L
3049struct op
3050 {
3051 const char *name;
3052 unsigned int len;
3053 };
3054
4bba6815
AM
3055/* If we are accessing mod/rm/reg without need_modrm set, then the
3056 values are stale. Hitting this abort likely indicates that you
3057 need to update onebyte_has_modrm or twobyte_has_modrm. */
3058#define MODRM_CHECK if (!need_modrm) abort ()
3059
d708bcba
AM
3060static const char **names64;
3061static const char **names32;
3062static const char **names16;
3063static const char **names8;
3064static const char **names8rex;
3065static const char **names_seg;
db51cc60
L
3066static const char *index64;
3067static const char *index32;
d708bcba 3068static const char **index16;
7e8b059b 3069static const char **names_bnd;
d708bcba
AM
3070
3071static const char *intel_names64[] = {
3072 "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi",
3073 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
3074};
3075static const char *intel_names32[] = {
3076 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi",
3077 "r8d", "r9d", "r10d", "r11d", "r12d", "r13d", "r14d", "r15d"
3078};
3079static const char *intel_names16[] = {
3080 "ax", "cx", "dx", "bx", "sp", "bp", "si", "di",
3081 "r8w", "r9w", "r10w", "r11w", "r12w", "r13w", "r14w", "r15w"
3082};
3083static const char *intel_names8[] = {
3084 "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh",
3085};
3086static const char *intel_names8rex[] = {
3087 "al", "cl", "dl", "bl", "spl", "bpl", "sil", "dil",
3088 "r8b", "r9b", "r10b", "r11b", "r12b", "r13b", "r14b", "r15b"
3089};
3090static const char *intel_names_seg[] = {
3091 "es", "cs", "ss", "ds", "fs", "gs", "?", "?",
3092};
db51cc60
L
3093static const char *intel_index64 = "riz";
3094static const char *intel_index32 = "eiz";
d708bcba
AM
3095static const char *intel_index16[] = {
3096 "bx+si", "bx+di", "bp+si", "bp+di", "si", "di", "bp", "bx"
3097};
3098
3099static const char *att_names64[] = {
3100 "%rax", "%rcx", "%rdx", "%rbx", "%rsp", "%rbp", "%rsi", "%rdi",
52b15da3
JH
3101 "%r8", "%r9", "%r10", "%r11", "%r12", "%r13", "%r14", "%r15"
3102};
d708bcba
AM
3103static const char *att_names32[] = {
3104 "%eax", "%ecx", "%edx", "%ebx", "%esp", "%ebp", "%esi", "%edi",
52b15da3 3105 "%r8d", "%r9d", "%r10d", "%r11d", "%r12d", "%r13d", "%r14d", "%r15d"
252b5132 3106};
d708bcba
AM
3107static const char *att_names16[] = {
3108 "%ax", "%cx", "%dx", "%bx", "%sp", "%bp", "%si", "%di",
52b15da3 3109 "%r8w", "%r9w", "%r10w", "%r11w", "%r12w", "%r13w", "%r14w", "%r15w"
252b5132 3110};
d708bcba
AM
3111static const char *att_names8[] = {
3112 "%al", "%cl", "%dl", "%bl", "%ah", "%ch", "%dh", "%bh",
252b5132 3113};
d708bcba
AM
3114static const char *att_names8rex[] = {
3115 "%al", "%cl", "%dl", "%bl", "%spl", "%bpl", "%sil", "%dil",
52b15da3
JH
3116 "%r8b", "%r9b", "%r10b", "%r11b", "%r12b", "%r13b", "%r14b", "%r15b"
3117};
d708bcba
AM
3118static const char *att_names_seg[] = {
3119 "%es", "%cs", "%ss", "%ds", "%fs", "%gs", "%?", "%?",
252b5132 3120};
db51cc60
L
3121static const char *att_index64 = "%riz";
3122static const char *att_index32 = "%eiz";
d708bcba
AM
3123static const char *att_index16[] = {
3124 "%bx,%si", "%bx,%di", "%bp,%si", "%bp,%di", "%si", "%di", "%bp", "%bx"
252b5132
RH
3125};
3126
b9733481
L
3127static const char **names_mm;
3128static const char *intel_names_mm[] = {
3129 "mm0", "mm1", "mm2", "mm3",
3130 "mm4", "mm5", "mm6", "mm7"
3131};
3132static const char *att_names_mm[] = {
3133 "%mm0", "%mm1", "%mm2", "%mm3",
3134 "%mm4", "%mm5", "%mm6", "%mm7"
3135};
3136
7e8b059b
L
3137static const char *intel_names_bnd[] = {
3138 "bnd0", "bnd1", "bnd2", "bnd3"
3139};
3140
3141static const char *att_names_bnd[] = {
3142 "%bnd0", "%bnd1", "%bnd2", "%bnd3"
3143};
3144
b9733481
L
3145static const char **names_xmm;
3146static const char *intel_names_xmm[] = {
3147 "xmm0", "xmm1", "xmm2", "xmm3",
3148 "xmm4", "xmm5", "xmm6", "xmm7",
3149 "xmm8", "xmm9", "xmm10", "xmm11",
43234a1e
L
3150 "xmm12", "xmm13", "xmm14", "xmm15",
3151 "xmm16", "xmm17", "xmm18", "xmm19",
3152 "xmm20", "xmm21", "xmm22", "xmm23",
3153 "xmm24", "xmm25", "xmm26", "xmm27",
3154 "xmm28", "xmm29", "xmm30", "xmm31"
b9733481
L
3155};
3156static const char *att_names_xmm[] = {
3157 "%xmm0", "%xmm1", "%xmm2", "%xmm3",
3158 "%xmm4", "%xmm5", "%xmm6", "%xmm7",
3159 "%xmm8", "%xmm9", "%xmm10", "%xmm11",
43234a1e
L
3160 "%xmm12", "%xmm13", "%xmm14", "%xmm15",
3161 "%xmm16", "%xmm17", "%xmm18", "%xmm19",
3162 "%xmm20", "%xmm21", "%xmm22", "%xmm23",
3163 "%xmm24", "%xmm25", "%xmm26", "%xmm27",
3164 "%xmm28", "%xmm29", "%xmm30", "%xmm31"
b9733481
L
3165};
3166
3167static const char **names_ymm;
3168static const char *intel_names_ymm[] = {
3169 "ymm0", "ymm1", "ymm2", "ymm3",
3170 "ymm4", "ymm5", "ymm6", "ymm7",
3171 "ymm8", "ymm9", "ymm10", "ymm11",
43234a1e
L
3172 "ymm12", "ymm13", "ymm14", "ymm15",
3173 "ymm16", "ymm17", "ymm18", "ymm19",
3174 "ymm20", "ymm21", "ymm22", "ymm23",
3175 "ymm24", "ymm25", "ymm26", "ymm27",
3176 "ymm28", "ymm29", "ymm30", "ymm31"
b9733481
L
3177};
3178static const char *att_names_ymm[] = {
3179 "%ymm0", "%ymm1", "%ymm2", "%ymm3",
3180 "%ymm4", "%ymm5", "%ymm6", "%ymm7",
3181 "%ymm8", "%ymm9", "%ymm10", "%ymm11",
43234a1e
L
3182 "%ymm12", "%ymm13", "%ymm14", "%ymm15",
3183 "%ymm16", "%ymm17", "%ymm18", "%ymm19",
3184 "%ymm20", "%ymm21", "%ymm22", "%ymm23",
3185 "%ymm24", "%ymm25", "%ymm26", "%ymm27",
3186 "%ymm28", "%ymm29", "%ymm30", "%ymm31"
3187};
3188
3189static const char **names_zmm;
3190static const char *intel_names_zmm[] = {
3191 "zmm0", "zmm1", "zmm2", "zmm3",
3192 "zmm4", "zmm5", "zmm6", "zmm7",
3193 "zmm8", "zmm9", "zmm10", "zmm11",
3194 "zmm12", "zmm13", "zmm14", "zmm15",
3195 "zmm16", "zmm17", "zmm18", "zmm19",
3196 "zmm20", "zmm21", "zmm22", "zmm23",
3197 "zmm24", "zmm25", "zmm26", "zmm27",
3198 "zmm28", "zmm29", "zmm30", "zmm31"
3199};
3200static const char *att_names_zmm[] = {
3201 "%zmm0", "%zmm1", "%zmm2", "%zmm3",
3202 "%zmm4", "%zmm5", "%zmm6", "%zmm7",
3203 "%zmm8", "%zmm9", "%zmm10", "%zmm11",
3204 "%zmm12", "%zmm13", "%zmm14", "%zmm15",
3205 "%zmm16", "%zmm17", "%zmm18", "%zmm19",
3206 "%zmm20", "%zmm21", "%zmm22", "%zmm23",
3207 "%zmm24", "%zmm25", "%zmm26", "%zmm27",
3208 "%zmm28", "%zmm29", "%zmm30", "%zmm31"
3209};
3210
3211static const char **names_mask;
3212static const char *intel_names_mask[] = {
3213 "k0", "k1", "k2", "k3", "k4", "k5", "k6", "k7"
3214};
3215static const char *att_names_mask[] = {
3216 "%k0", "%k1", "%k2", "%k3", "%k4", "%k5", "%k6", "%k7"
3217};
3218
3219static const char *names_rounding[] =
3220{
3221 "{rn-sae}",
3222 "{rd-sae}",
3223 "{ru-sae}",
3224 "{rz-sae}"
b9733481
L
3225};
3226
1ceb70f8
L
3227static const struct dis386 reg_table[][8] = {
3228 /* REG_80 */
252b5132 3229 {
bf890a93
IT
3230 { "addA", { Ebh1, Ib }, 0 },
3231 { "orA", { Ebh1, Ib }, 0 },
3232 { "adcA", { Ebh1, Ib }, 0 },
3233 { "sbbA", { Ebh1, Ib }, 0 },
3234 { "andA", { Ebh1, Ib }, 0 },
3235 { "subA", { Ebh1, Ib }, 0 },
3236 { "xorA", { Ebh1, Ib }, 0 },
3237 { "cmpA", { Eb, Ib }, 0 },
252b5132 3238 },
1ceb70f8 3239 /* REG_81 */
252b5132 3240 {
bf890a93
IT
3241 { "addQ", { Evh1, Iv }, 0 },
3242 { "orQ", { Evh1, Iv }, 0 },
3243 { "adcQ", { Evh1, Iv }, 0 },
3244 { "sbbQ", { Evh1, Iv }, 0 },
3245 { "andQ", { Evh1, Iv }, 0 },
3246 { "subQ", { Evh1, Iv }, 0 },
3247 { "xorQ", { Evh1, Iv }, 0 },
3248 { "cmpQ", { Ev, Iv }, 0 },
252b5132 3249 },
7148c369 3250 /* REG_83 */
252b5132 3251 {
bf890a93
IT
3252 { "addQ", { Evh1, sIb }, 0 },
3253 { "orQ", { Evh1, sIb }, 0 },
3254 { "adcQ", { Evh1, sIb }, 0 },
3255 { "sbbQ", { Evh1, sIb }, 0 },
3256 { "andQ", { Evh1, sIb }, 0 },
3257 { "subQ", { Evh1, sIb }, 0 },
3258 { "xorQ", { Evh1, sIb }, 0 },
3259 { "cmpQ", { Ev, sIb }, 0 },
252b5132 3260 },
1ceb70f8 3261 /* REG_8F */
4e7d34a6 3262 {
bf890a93 3263 { "popU", { stackEv }, 0 },
c48244a5 3264 { XOP_8F_TABLE (XOP_09) },
592d1631
L
3265 { Bad_Opcode },
3266 { Bad_Opcode },
3267 { Bad_Opcode },
f88c9eb0 3268 { XOP_8F_TABLE (XOP_09) },
4e7d34a6 3269 },
1ceb70f8 3270 /* REG_C0 */
252b5132 3271 {
bf890a93
IT
3272 { "rolA", { Eb, Ib }, 0 },
3273 { "rorA", { Eb, Ib }, 0 },
3274 { "rclA", { Eb, Ib }, 0 },
3275 { "rcrA", { Eb, Ib }, 0 },
3276 { "shlA", { Eb, Ib }, 0 },
3277 { "shrA", { Eb, Ib }, 0 },
e4bdd679 3278 { "shlA", { Eb, Ib }, 0 },
bf890a93 3279 { "sarA", { Eb, Ib }, 0 },
252b5132 3280 },
1ceb70f8 3281 /* REG_C1 */
252b5132 3282 {
bf890a93
IT
3283 { "rolQ", { Ev, Ib }, 0 },
3284 { "rorQ", { Ev, Ib }, 0 },
3285 { "rclQ", { Ev, Ib }, 0 },
3286 { "rcrQ", { Ev, Ib }, 0 },
3287 { "shlQ", { Ev, Ib }, 0 },
3288 { "shrQ", { Ev, Ib }, 0 },
e4bdd679 3289 { "shlQ", { Ev, Ib }, 0 },
bf890a93 3290 { "sarQ", { Ev, Ib }, 0 },
252b5132 3291 },
1ceb70f8 3292 /* REG_C6 */
4e7d34a6 3293 {
bf890a93 3294 { "movA", { Ebh3, Ib }, 0 },
42164a71
L
3295 { Bad_Opcode },
3296 { Bad_Opcode },
3297 { Bad_Opcode },
3298 { Bad_Opcode },
3299 { Bad_Opcode },
3300 { Bad_Opcode },
3301 { MOD_TABLE (MOD_C6_REG_7) },
4e7d34a6 3302 },
1ceb70f8 3303 /* REG_C7 */
4e7d34a6 3304 {
bf890a93 3305 { "movQ", { Evh3, Iv }, 0 },
42164a71
L
3306 { Bad_Opcode },
3307 { Bad_Opcode },
3308 { Bad_Opcode },
3309 { Bad_Opcode },
3310 { Bad_Opcode },
3311 { Bad_Opcode },
3312 { MOD_TABLE (MOD_C7_REG_7) },
4e7d34a6 3313 },
1ceb70f8 3314 /* REG_D0 */
252b5132 3315 {
bf890a93
IT
3316 { "rolA", { Eb, I1 }, 0 },
3317 { "rorA", { Eb, I1 }, 0 },
3318 { "rclA", { Eb, I1 }, 0 },
3319 { "rcrA", { Eb, I1 }, 0 },
3320 { "shlA", { Eb, I1 }, 0 },
3321 { "shrA", { Eb, I1 }, 0 },
e4bdd679 3322 { "shlA", { Eb, I1 }, 0 },
bf890a93 3323 { "sarA", { Eb, I1 }, 0 },
252b5132 3324 },
1ceb70f8 3325 /* REG_D1 */
252b5132 3326 {
bf890a93
IT
3327 { "rolQ", { Ev, I1 }, 0 },
3328 { "rorQ", { Ev, I1 }, 0 },
3329 { "rclQ", { Ev, I1 }, 0 },
3330 { "rcrQ", { Ev, I1 }, 0 },
3331 { "shlQ", { Ev, I1 }, 0 },
3332 { "shrQ", { Ev, I1 }, 0 },
e4bdd679 3333 { "shlQ", { Ev, I1 }, 0 },
bf890a93 3334 { "sarQ", { Ev, I1 }, 0 },
252b5132 3335 },
1ceb70f8 3336 /* REG_D2 */
252b5132 3337 {
bf890a93
IT
3338 { "rolA", { Eb, CL }, 0 },
3339 { "rorA", { Eb, CL }, 0 },
3340 { "rclA", { Eb, CL }, 0 },
3341 { "rcrA", { Eb, CL }, 0 },
3342 { "shlA", { Eb, CL }, 0 },
3343 { "shrA", { Eb, CL }, 0 },
e4bdd679 3344 { "shlA", { Eb, CL }, 0 },
bf890a93 3345 { "sarA", { Eb, CL }, 0 },
252b5132 3346 },
1ceb70f8 3347 /* REG_D3 */
252b5132 3348 {
bf890a93
IT
3349 { "rolQ", { Ev, CL }, 0 },
3350 { "rorQ", { Ev, CL }, 0 },
3351 { "rclQ", { Ev, CL }, 0 },
3352 { "rcrQ", { Ev, CL }, 0 },
3353 { "shlQ", { Ev, CL }, 0 },
3354 { "shrQ", { Ev, CL }, 0 },
e4bdd679 3355 { "shlQ", { Ev, CL }, 0 },
bf890a93 3356 { "sarQ", { Ev, CL }, 0 },
252b5132 3357 },
1ceb70f8 3358 /* REG_F6 */
252b5132 3359 {
bf890a93 3360 { "testA", { Eb, Ib }, 0 },
7db2c588 3361 { "testA", { Eb, Ib }, 0 },
bf890a93
IT
3362 { "notA", { Ebh1 }, 0 },
3363 { "negA", { Ebh1 }, 0 },
3364 { "mulA", { Eb }, 0 }, /* Don't print the implicit %al register, */
3365 { "imulA", { Eb }, 0 }, /* to distinguish these opcodes from other */
3366 { "divA", { Eb }, 0 }, /* mul/imul opcodes. Do the same for div */
3367 { "idivA", { Eb }, 0 }, /* and idiv for consistency. */
252b5132 3368 },
1ceb70f8 3369 /* REG_F7 */
252b5132 3370 {
bf890a93 3371 { "testQ", { Ev, Iv }, 0 },
7db2c588 3372 { "testQ", { Ev, Iv }, 0 },
bf890a93
IT
3373 { "notQ", { Evh1 }, 0 },
3374 { "negQ", { Evh1 }, 0 },
3375 { "mulQ", { Ev }, 0 }, /* Don't print the implicit register. */
3376 { "imulQ", { Ev }, 0 },
3377 { "divQ", { Ev }, 0 },
3378 { "idivQ", { Ev }, 0 },
252b5132 3379 },
1ceb70f8 3380 /* REG_FE */
252b5132 3381 {
bf890a93
IT
3382 { "incA", { Ebh1 }, 0 },
3383 { "decA", { Ebh1 }, 0 },
252b5132 3384 },
1ceb70f8 3385 /* REG_FF */
252b5132 3386 {
bf890a93
IT
3387 { "incQ", { Evh1 }, 0 },
3388 { "decQ", { Evh1 }, 0 },
9fef80d6 3389 { "call{&|}", { NOTRACK, indirEv, BND }, 0 },
4a357820 3390 { MOD_TABLE (MOD_FF_REG_3) },
9fef80d6 3391 { "jmp{&|}", { NOTRACK, indirEv, BND }, 0 },
4a357820 3392 { MOD_TABLE (MOD_FF_REG_5) },
bf890a93 3393 { "pushU", { stackEv }, 0 },
592d1631 3394 { Bad_Opcode },
252b5132 3395 },
1ceb70f8 3396 /* REG_0F00 */
252b5132 3397 {
bf890a93
IT
3398 { "sldtD", { Sv }, 0 },
3399 { "strD", { Sv }, 0 },
3400 { "lldt", { Ew }, 0 },
3401 { "ltr", { Ew }, 0 },
3402 { "verr", { Ew }, 0 },
3403 { "verw", { Ew }, 0 },
592d1631
L
3404 { Bad_Opcode },
3405 { Bad_Opcode },
252b5132 3406 },
1ceb70f8 3407 /* REG_0F01 */
252b5132 3408 {
1ceb70f8
L
3409 { MOD_TABLE (MOD_0F01_REG_0) },
3410 { MOD_TABLE (MOD_0F01_REG_1) },
3411 { MOD_TABLE (MOD_0F01_REG_2) },
3412 { MOD_TABLE (MOD_0F01_REG_3) },
bf890a93 3413 { "smswD", { Sv }, 0 },
8eab4136 3414 { MOD_TABLE (MOD_0F01_REG_5) },
bf890a93 3415 { "lmsw", { Ew }, 0 },
1ceb70f8 3416 { MOD_TABLE (MOD_0F01_REG_7) },
252b5132 3417 },
b5b1fc4f 3418 /* REG_0F0D */
252b5132 3419 {
bf890a93
IT
3420 { "prefetch", { Mb }, 0 },
3421 { "prefetchw", { Mb }, 0 },
3422 { "prefetchwt1", { Mb }, 0 },
3423 { "prefetch", { Mb }, 0 },
3424 { "prefetch", { Mb }, 0 },
3425 { "prefetch", { Mb }, 0 },
3426 { "prefetch", { Mb }, 0 },
3427 { "prefetch", { Mb }, 0 },
252b5132 3428 },
1ceb70f8 3429 /* REG_0F18 */
252b5132 3430 {
1ceb70f8
L
3431 { MOD_TABLE (MOD_0F18_REG_0) },
3432 { MOD_TABLE (MOD_0F18_REG_1) },
3433 { MOD_TABLE (MOD_0F18_REG_2) },
3434 { MOD_TABLE (MOD_0F18_REG_3) },
d7189fa5
RM
3435 { MOD_TABLE (MOD_0F18_REG_4) },
3436 { MOD_TABLE (MOD_0F18_REG_5) },
3437 { MOD_TABLE (MOD_0F18_REG_6) },
3438 { MOD_TABLE (MOD_0F18_REG_7) },
252b5132 3439 },
f8687e93 3440 /* REG_0F1C_P_0_MOD_0 */
c48935d7
IT
3441 {
3442 { "cldemote", { Mb }, 0 },
3443 { "nopQ", { Ev }, 0 },
3444 { "nopQ", { Ev }, 0 },
3445 { "nopQ", { Ev }, 0 },
3446 { "nopQ", { Ev }, 0 },
3447 { "nopQ", { Ev }, 0 },
3448 { "nopQ", { Ev }, 0 },
3449 { "nopQ", { Ev }, 0 },
3450 },
f8687e93 3451 /* REG_0F1E_P_1_MOD_3 */
603555e5
L
3452 {
3453 { "nopQ", { Ev }, 0 },
3454 { "rdsspK", { Rdq }, PREFIX_OPCODE },
3455 { "nopQ", { Ev }, 0 },
3456 { "nopQ", { Ev }, 0 },
3457 { "nopQ", { Ev }, 0 },
3458 { "nopQ", { Ev }, 0 },
3459 { "nopQ", { Ev }, 0 },
f8687e93 3460 { RM_TABLE (RM_0F1E_P_1_MOD_3_REG_7) },
603555e5 3461 },
1ceb70f8 3462 /* REG_0F71 */
a6bd098c 3463 {
592d1631
L
3464 { Bad_Opcode },
3465 { Bad_Opcode },
1ceb70f8 3466 { MOD_TABLE (MOD_0F71_REG_2) },
592d1631 3467 { Bad_Opcode },
1ceb70f8 3468 { MOD_TABLE (MOD_0F71_REG_4) },
592d1631 3469 { Bad_Opcode },
1ceb70f8 3470 { MOD_TABLE (MOD_0F71_REG_6) },
a6bd098c 3471 },
1ceb70f8 3472 /* REG_0F72 */
a6bd098c 3473 {
592d1631
L
3474 { Bad_Opcode },
3475 { Bad_Opcode },
1ceb70f8 3476 { MOD_TABLE (MOD_0F72_REG_2) },
592d1631 3477 { Bad_Opcode },
1ceb70f8 3478 { MOD_TABLE (MOD_0F72_REG_4) },
592d1631 3479 { Bad_Opcode },
1ceb70f8 3480 { MOD_TABLE (MOD_0F72_REG_6) },
a6bd098c 3481 },
1ceb70f8 3482 /* REG_0F73 */
252b5132 3483 {
592d1631
L
3484 { Bad_Opcode },
3485 { Bad_Opcode },
1ceb70f8
L
3486 { MOD_TABLE (MOD_0F73_REG_2) },
3487 { MOD_TABLE (MOD_0F73_REG_3) },
592d1631
L
3488 { Bad_Opcode },
3489 { Bad_Opcode },
1ceb70f8
L
3490 { MOD_TABLE (MOD_0F73_REG_6) },
3491 { MOD_TABLE (MOD_0F73_REG_7) },
252b5132 3492 },
1ceb70f8 3493 /* REG_0FA6 */
252b5132 3494 {
bf890a93
IT
3495 { "montmul", { { OP_0f07, 0 } }, 0 },
3496 { "xsha1", { { OP_0f07, 0 } }, 0 },
3497 { "xsha256", { { OP_0f07, 0 } }, 0 },
4e7d34a6 3498 },
1ceb70f8 3499 /* REG_0FA7 */
4e7d34a6 3500 {
bf890a93
IT
3501 { "xstore-rng", { { OP_0f07, 0 } }, 0 },
3502 { "xcrypt-ecb", { { OP_0f07, 0 } }, 0 },
3503 { "xcrypt-cbc", { { OP_0f07, 0 } }, 0 },
3504 { "xcrypt-ctr", { { OP_0f07, 0 } }, 0 },
3505 { "xcrypt-cfb", { { OP_0f07, 0 } }, 0 },
3506 { "xcrypt-ofb", { { OP_0f07, 0 } }, 0 },
4e7d34a6 3507 },
1ceb70f8 3508 /* REG_0FAE */
4e7d34a6 3509 {
1ceb70f8
L
3510 { MOD_TABLE (MOD_0FAE_REG_0) },
3511 { MOD_TABLE (MOD_0FAE_REG_1) },
3512 { MOD_TABLE (MOD_0FAE_REG_2) },
3513 { MOD_TABLE (MOD_0FAE_REG_3) },
475a2301 3514 { MOD_TABLE (MOD_0FAE_REG_4) },
1ceb70f8
L
3515 { MOD_TABLE (MOD_0FAE_REG_5) },
3516 { MOD_TABLE (MOD_0FAE_REG_6) },
3517 { MOD_TABLE (MOD_0FAE_REG_7) },
252b5132 3518 },
1ceb70f8 3519 /* REG_0FBA */
252b5132 3520 {
592d1631
L
3521 { Bad_Opcode },
3522 { Bad_Opcode },
3523 { Bad_Opcode },
3524 { Bad_Opcode },
bf890a93
IT
3525 { "btQ", { Ev, Ib }, 0 },
3526 { "btsQ", { Evh1, Ib }, 0 },
3527 { "btrQ", { Evh1, Ib }, 0 },
3528 { "btcQ", { Evh1, Ib }, 0 },
c608c12e 3529 },
1ceb70f8 3530 /* REG_0FC7 */
c608c12e 3531 {
592d1631 3532 { Bad_Opcode },
bf890a93 3533 { "cmpxchg8b", { { CMPXCHG8B_Fixup, q_mode } }, 0 },
592d1631 3534 { Bad_Opcode },
963f3586
IT
3535 { MOD_TABLE (MOD_0FC7_REG_3) },
3536 { MOD_TABLE (MOD_0FC7_REG_4) },
3537 { MOD_TABLE (MOD_0FC7_REG_5) },
1ceb70f8
L
3538 { MOD_TABLE (MOD_0FC7_REG_6) },
3539 { MOD_TABLE (MOD_0FC7_REG_7) },
252b5132 3540 },
592a252b 3541 /* REG_VEX_0F71 */
c0f3af97 3542 {
592d1631
L
3543 { Bad_Opcode },
3544 { Bad_Opcode },
592a252b 3545 { MOD_TABLE (MOD_VEX_0F71_REG_2) },
592d1631 3546 { Bad_Opcode },
592a252b 3547 { MOD_TABLE (MOD_VEX_0F71_REG_4) },
592d1631 3548 { Bad_Opcode },
592a252b 3549 { MOD_TABLE (MOD_VEX_0F71_REG_6) },
c0f3af97 3550 },
592a252b 3551 /* REG_VEX_0F72 */
c0f3af97 3552 {
592d1631
L
3553 { Bad_Opcode },
3554 { Bad_Opcode },
592a252b 3555 { MOD_TABLE (MOD_VEX_0F72_REG_2) },
592d1631 3556 { Bad_Opcode },
592a252b 3557 { MOD_TABLE (MOD_VEX_0F72_REG_4) },
592d1631 3558 { Bad_Opcode },
592a252b 3559 { MOD_TABLE (MOD_VEX_0F72_REG_6) },
c0f3af97 3560 },
592a252b 3561 /* REG_VEX_0F73 */
c0f3af97 3562 {
592d1631
L
3563 { Bad_Opcode },
3564 { Bad_Opcode },
592a252b
L
3565 { MOD_TABLE (MOD_VEX_0F73_REG_2) },
3566 { MOD_TABLE (MOD_VEX_0F73_REG_3) },
592d1631
L
3567 { Bad_Opcode },
3568 { Bad_Opcode },
592a252b
L
3569 { MOD_TABLE (MOD_VEX_0F73_REG_6) },
3570 { MOD_TABLE (MOD_VEX_0F73_REG_7) },
c0f3af97 3571 },
592a252b 3572 /* REG_VEX_0FAE */
c0f3af97 3573 {
592d1631
L
3574 { Bad_Opcode },
3575 { Bad_Opcode },
592a252b
L
3576 { MOD_TABLE (MOD_VEX_0FAE_REG_2) },
3577 { MOD_TABLE (MOD_VEX_0FAE_REG_3) },
c0f3af97 3578 },
f12dc422
L
3579 /* REG_VEX_0F38F3 */
3580 {
3581 { Bad_Opcode },
3582 { PREFIX_TABLE (PREFIX_VEX_0F38F3_REG_1) },
3583 { PREFIX_TABLE (PREFIX_VEX_0F38F3_REG_2) },
3584 { PREFIX_TABLE (PREFIX_VEX_0F38F3_REG_3) },
3585 },
f88c9eb0
SP
3586 /* REG_XOP_LWPCB */
3587 {
bf890a93
IT
3588 { "llwpcb", { { OP_LWPCB_E, 0 } }, 0 },
3589 { "slwpcb", { { OP_LWPCB_E, 0 } }, 0 },
f88c9eb0
SP
3590 },
3591 /* REG_XOP_LWP */
3592 {
c1dc7af5
JB
3593 { "lwpins", { { OP_LWP_E, 0 }, Ed, Id }, 0 },
3594 { "lwpval", { { OP_LWP_E, 0 }, Ed, Id }, 0 },
f88c9eb0 3595 },
2a2a0f38
QN
3596 /* REG_XOP_TBM_01 */
3597 {
3598 { Bad_Opcode },
c1dc7af5
JB
3599 { "blcfill", { { OP_LWP_E, 0 }, Edq }, 0 },
3600 { "blsfill", { { OP_LWP_E, 0 }, Edq }, 0 },
3601 { "blcs", { { OP_LWP_E, 0 }, Edq }, 0 },
3602 { "tzmsk", { { OP_LWP_E, 0 }, Edq }, 0 },
3603 { "blcic", { { OP_LWP_E, 0 }, Edq }, 0 },
3604 { "blsic", { { OP_LWP_E, 0 }, Edq }, 0 },
3605 { "t1mskc", { { OP_LWP_E, 0 }, Edq }, 0 },
2a2a0f38
QN
3606 },
3607 /* REG_XOP_TBM_02 */
3608 {
3609 { Bad_Opcode },
c1dc7af5 3610 { "blcmsk", { { OP_LWP_E, 0 }, Edq }, 0 },
2a2a0f38
QN
3611 { Bad_Opcode },
3612 { Bad_Opcode },
3613 { Bad_Opcode },
3614 { Bad_Opcode },
c1dc7af5 3615 { "blci", { { OP_LWP_E, 0 }, Edq }, 0 },
2a2a0f38 3616 },
ad692897
L
3617
3618#include "i386-dis-evex-reg.h"
4e7d34a6
L
3619};
3620
1ceb70f8
L
3621static const struct dis386 prefix_table[][4] = {
3622 /* PREFIX_90 */
252b5132 3623 {
bf890a93
IT
3624 { "xchgS", { { NOP_Fixup1, eAX_reg }, { NOP_Fixup2, eAX_reg } }, 0 },
3625 { "pause", { XX }, 0 },
3626 { "xchgS", { { NOP_Fixup1, eAX_reg }, { NOP_Fixup2, eAX_reg } }, 0 },
507bd325 3627 { NULL, { { NULL, 0 } }, PREFIX_IGNORED }
0f10071e 3628 },
4e7d34a6 3629
f8687e93 3630 /* PREFIX_0F01_REG_5_MOD_0 */
603555e5
L
3631 {
3632 { Bad_Opcode },
3633 { "rstorssp", { Mq }, PREFIX_OPCODE },
3634 },
3635
f8687e93 3636 /* PREFIX_0F01_REG_5_MOD_3_RM_0 */
603555e5
L
3637 {
3638 { Bad_Opcode },
2234eee6 3639 { "setssbsy", { Skip_MODRM }, PREFIX_OPCODE },
603555e5
L
3640 },
3641
f8687e93 3642 /* PREFIX_0F01_REG_5_MOD_3_RM_2 */
603555e5
L
3643 {
3644 { Bad_Opcode },
c2f76402 3645 { "saveprevssp", { Skip_MODRM }, PREFIX_OPCODE },
603555e5
L
3646 },
3647
267b8516
JB
3648 /* PREFIX_0F01_REG_7_MOD_3_RM_2 */
3649 {
3650 { "monitorx", { { OP_Monitor, 0 } }, 0 },
142861df 3651 { "mcommit", { Skip_MODRM }, 0 },
267b8516
JB
3652 },
3653
3654 /* PREFIX_0F01_REG_7_MOD_3_RM_3 */
3655 {
7abb8d81 3656 { "mwaitx", { { OP_Mwait, eBX_reg } }, 0 },
267b8516
JB
3657 },
3658
3233d7d0
IT
3659 /* PREFIX_0F09 */
3660 {
3661 { "wbinvd", { XX }, 0 },
3662 { "wbnoinvd", { XX }, 0 },
3663 },
3664
1ceb70f8 3665 /* PREFIX_0F10 */
cc0ec051 3666 {
507bd325
L
3667 { "movups", { XM, EXx }, PREFIX_OPCODE },
3668 { "movss", { XM, EXd }, PREFIX_OPCODE },
3669 { "movupd", { XM, EXx }, PREFIX_OPCODE },
3670 { "movsd", { XM, EXq }, PREFIX_OPCODE },
30d1c836 3671 },
4e7d34a6 3672
1ceb70f8 3673 /* PREFIX_0F11 */
30d1c836 3674 {
507bd325
L
3675 { "movups", { EXxS, XM }, PREFIX_OPCODE },
3676 { "movss", { EXdS, XM }, PREFIX_OPCODE },
3677 { "movupd", { EXxS, XM }, PREFIX_OPCODE },
3678 { "movsd", { EXqS, XM }, PREFIX_OPCODE },
4e7d34a6 3679 },
252b5132 3680
1ceb70f8 3681 /* PREFIX_0F12 */
c608c12e 3682 {
1ceb70f8 3683 { MOD_TABLE (MOD_0F12_PREFIX_0) },
507bd325
L
3684 { "movsldup", { XM, EXx }, PREFIX_OPCODE },
3685 { "movlpd", { XM, EXq }, PREFIX_OPCODE },
3686 { "movddup", { XM, EXq }, PREFIX_OPCODE },
c608c12e 3687 },
4e7d34a6 3688
1ceb70f8 3689 /* PREFIX_0F16 */
c608c12e 3690 {
1ceb70f8 3691 { MOD_TABLE (MOD_0F16_PREFIX_0) },
507bd325
L
3692 { "movshdup", { XM, EXx }, PREFIX_OPCODE },
3693 { "movhpd", { XM, EXq }, PREFIX_OPCODE },
c608c12e 3694 },
4e7d34a6 3695
7e8b059b
L
3696 /* PREFIX_0F1A */
3697 {
3698 { MOD_TABLE (MOD_0F1A_PREFIX_0) },
bf890a93
IT
3699 { "bndcl", { Gbnd, Ev_bnd }, 0 },
3700 { "bndmov", { Gbnd, Ebnd }, 0 },
3701 { "bndcu", { Gbnd, Ev_bnd }, 0 },
7e8b059b
L
3702 },
3703
3704 /* PREFIX_0F1B */
3705 {
3706 { MOD_TABLE (MOD_0F1B_PREFIX_0) },
3707 { MOD_TABLE (MOD_0F1B_PREFIX_1) },
9f79e886 3708 { "bndmov", { EbndS, Gbnd }, 0 },
bf890a93 3709 { "bndcn", { Gbnd, Ev_bnd }, 0 },
7e8b059b
L
3710 },
3711
c48935d7
IT
3712 /* PREFIX_0F1C */
3713 {
3714 { MOD_TABLE (MOD_0F1C_PREFIX_0) },
3715 { "nopQ", { Ev }, PREFIX_OPCODE },
3716 { "nopQ", { Ev }, PREFIX_OPCODE },
3717 { "nopQ", { Ev }, PREFIX_OPCODE },
3718 },
3719
603555e5
L
3720 /* PREFIX_0F1E */
3721 {
3722 { "nopQ", { Ev }, PREFIX_OPCODE },
3723 { MOD_TABLE (MOD_0F1E_PREFIX_1) },
3724 { "nopQ", { Ev }, PREFIX_OPCODE },
3725 { "nopQ", { Ev }, PREFIX_OPCODE },
3726 },
3727
1ceb70f8 3728 /* PREFIX_0F2A */
c608c12e 3729 {
507bd325 3730 { "cvtpi2ps", { XM, EMCq }, PREFIX_OPCODE },
e1a1babd 3731 { "cvtsi2ss%LQ", { XM, Edq }, PREFIX_OPCODE },
507bd325 3732 { "cvtpi2pd", { XM, EMCq }, PREFIX_OPCODE },
e1a1babd 3733 { "cvtsi2sd%LQ", { XM, Edq }, 0 },
c608c12e 3734 },
4e7d34a6 3735
1ceb70f8 3736 /* PREFIX_0F2B */
c608c12e 3737 {
75c135a8
L
3738 { MOD_TABLE (MOD_0F2B_PREFIX_0) },
3739 { MOD_TABLE (MOD_0F2B_PREFIX_1) },
3740 { MOD_TABLE (MOD_0F2B_PREFIX_2) },
3741 { MOD_TABLE (MOD_0F2B_PREFIX_3) },
c608c12e 3742 },
4e7d34a6 3743
1ceb70f8 3744 /* PREFIX_0F2C */
c608c12e 3745 {
507bd325 3746 { "cvttps2pi", { MXC, EXq }, PREFIX_OPCODE },
e1a1babd 3747 { "cvttss2si", { Gdq, EXd }, PREFIX_OPCODE },
507bd325 3748 { "cvttpd2pi", { MXC, EXx }, PREFIX_OPCODE },
e1a1babd 3749 { "cvttsd2si", { Gdq, EXq }, PREFIX_OPCODE },
c608c12e 3750 },
4e7d34a6 3751
1ceb70f8 3752 /* PREFIX_0F2D */
c608c12e 3753 {
507bd325 3754 { "cvtps2pi", { MXC, EXq }, PREFIX_OPCODE },
e1a1babd 3755 { "cvtss2si", { Gdq, EXd }, PREFIX_OPCODE },
507bd325 3756 { "cvtpd2pi", { MXC, EXx }, PREFIX_OPCODE },
e1a1babd 3757 { "cvtsd2si", { Gdq, EXq }, PREFIX_OPCODE },
c608c12e 3758 },
4e7d34a6 3759
1ceb70f8 3760 /* PREFIX_0F2E */
c608c12e 3761 {
bf890a93 3762 { "ucomiss",{ XM, EXd }, 0 },
592d1631 3763 { Bad_Opcode },
bf890a93 3764 { "ucomisd",{ XM, EXq }, 0 },
c608c12e 3765 },
4e7d34a6 3766
1ceb70f8 3767 /* PREFIX_0F2F */
c608c12e 3768 {
bf890a93 3769 { "comiss", { XM, EXd }, 0 },
592d1631 3770 { Bad_Opcode },
bf890a93 3771 { "comisd", { XM, EXq }, 0 },
c608c12e 3772 },
4e7d34a6 3773
1ceb70f8 3774 /* PREFIX_0F51 */
c608c12e 3775 {
507bd325
L
3776 { "sqrtps", { XM, EXx }, PREFIX_OPCODE },
3777 { "sqrtss", { XM, EXd }, PREFIX_OPCODE },
3778 { "sqrtpd", { XM, EXx }, PREFIX_OPCODE },
3779 { "sqrtsd", { XM, EXq }, PREFIX_OPCODE },
c608c12e 3780 },
4e7d34a6 3781
1ceb70f8 3782 /* PREFIX_0F52 */
c608c12e 3783 {
507bd325
L
3784 { "rsqrtps",{ XM, EXx }, PREFIX_OPCODE },
3785 { "rsqrtss",{ XM, EXd }, PREFIX_OPCODE },
c608c12e 3786 },
4e7d34a6 3787
1ceb70f8 3788 /* PREFIX_0F53 */
c608c12e 3789 {
507bd325
L
3790 { "rcpps", { XM, EXx }, PREFIX_OPCODE },
3791 { "rcpss", { XM, EXd }, PREFIX_OPCODE },
c608c12e 3792 },
4e7d34a6 3793
1ceb70f8 3794 /* PREFIX_0F58 */
c608c12e 3795 {
507bd325
L
3796 { "addps", { XM, EXx }, PREFIX_OPCODE },
3797 { "addss", { XM, EXd }, PREFIX_OPCODE },
3798 { "addpd", { XM, EXx }, PREFIX_OPCODE },
3799 { "addsd", { XM, EXq }, PREFIX_OPCODE },
c608c12e 3800 },
4e7d34a6 3801
1ceb70f8 3802 /* PREFIX_0F59 */
c608c12e 3803 {
507bd325
L
3804 { "mulps", { XM, EXx }, PREFIX_OPCODE },
3805 { "mulss", { XM, EXd }, PREFIX_OPCODE },
3806 { "mulpd", { XM, EXx }, PREFIX_OPCODE },
3807 { "mulsd", { XM, EXq }, PREFIX_OPCODE },
041bd2e0 3808 },
4e7d34a6 3809
1ceb70f8 3810 /* PREFIX_0F5A */
041bd2e0 3811 {
507bd325
L
3812 { "cvtps2pd", { XM, EXq }, PREFIX_OPCODE },
3813 { "cvtss2sd", { XM, EXd }, PREFIX_OPCODE },
3814 { "cvtpd2ps", { XM, EXx }, PREFIX_OPCODE },
3815 { "cvtsd2ss", { XM, EXq }, PREFIX_OPCODE },
041bd2e0 3816 },
4e7d34a6 3817
1ceb70f8 3818 /* PREFIX_0F5B */
041bd2e0 3819 {
507bd325
L
3820 { "cvtdq2ps", { XM, EXx }, PREFIX_OPCODE },
3821 { "cvttps2dq", { XM, EXx }, PREFIX_OPCODE },
3822 { "cvtps2dq", { XM, EXx }, PREFIX_OPCODE },
041bd2e0 3823 },
4e7d34a6 3824
1ceb70f8 3825 /* PREFIX_0F5C */
041bd2e0 3826 {
507bd325
L
3827 { "subps", { XM, EXx }, PREFIX_OPCODE },
3828 { "subss", { XM, EXd }, PREFIX_OPCODE },
3829 { "subpd", { XM, EXx }, PREFIX_OPCODE },
3830 { "subsd", { XM, EXq }, PREFIX_OPCODE },
041bd2e0 3831 },
4e7d34a6 3832
1ceb70f8 3833 /* PREFIX_0F5D */
041bd2e0 3834 {
507bd325
L
3835 { "minps", { XM, EXx }, PREFIX_OPCODE },
3836 { "minss", { XM, EXd }, PREFIX_OPCODE },
3837 { "minpd", { XM, EXx }, PREFIX_OPCODE },
3838 { "minsd", { XM, EXq }, PREFIX_OPCODE },
041bd2e0 3839 },
4e7d34a6 3840
1ceb70f8 3841 /* PREFIX_0F5E */
041bd2e0 3842 {
507bd325
L
3843 { "divps", { XM, EXx }, PREFIX_OPCODE },
3844 { "divss", { XM, EXd }, PREFIX_OPCODE },
3845 { "divpd", { XM, EXx }, PREFIX_OPCODE },
3846 { "divsd", { XM, EXq }, PREFIX_OPCODE },
041bd2e0 3847 },
4e7d34a6 3848
1ceb70f8 3849 /* PREFIX_0F5F */
041bd2e0 3850 {
507bd325
L
3851 { "maxps", { XM, EXx }, PREFIX_OPCODE },
3852 { "maxss", { XM, EXd }, PREFIX_OPCODE },
3853 { "maxpd", { XM, EXx }, PREFIX_OPCODE },
3854 { "maxsd", { XM, EXq }, PREFIX_OPCODE },
041bd2e0 3855 },
4e7d34a6 3856
1ceb70f8 3857 /* PREFIX_0F60 */
041bd2e0 3858 {
507bd325 3859 { "punpcklbw",{ MX, EMd }, PREFIX_OPCODE },
592d1631 3860 { Bad_Opcode },
507bd325 3861 { "punpcklbw",{ MX, EMx }, PREFIX_OPCODE },
041bd2e0 3862 },
4e7d34a6 3863
1ceb70f8 3864 /* PREFIX_0F61 */
041bd2e0 3865 {
507bd325 3866 { "punpcklwd",{ MX, EMd }, PREFIX_OPCODE },
592d1631 3867 { Bad_Opcode },
507bd325 3868 { "punpcklwd",{ MX, EMx }, PREFIX_OPCODE },
041bd2e0 3869 },
4e7d34a6 3870
1ceb70f8 3871 /* PREFIX_0F62 */
041bd2e0 3872 {
507bd325 3873 { "punpckldq",{ MX, EMd }, PREFIX_OPCODE },
592d1631 3874 { Bad_Opcode },
507bd325 3875 { "punpckldq",{ MX, EMx }, PREFIX_OPCODE },
041bd2e0 3876 },
4e7d34a6 3877
1ceb70f8 3878 /* PREFIX_0F6C */
041bd2e0 3879 {
592d1631
L
3880 { Bad_Opcode },
3881 { Bad_Opcode },
507bd325 3882 { "punpcklqdq", { XM, EXx }, PREFIX_OPCODE },
0f17484f 3883 },
4e7d34a6 3884
1ceb70f8 3885 /* PREFIX_0F6D */
0f17484f 3886 {
592d1631
L
3887 { Bad_Opcode },
3888 { Bad_Opcode },
507bd325 3889 { "punpckhqdq", { XM, EXx }, PREFIX_OPCODE },
041bd2e0 3890 },
4e7d34a6 3891
1ceb70f8 3892 /* PREFIX_0F6F */
ca164297 3893 {
507bd325
L
3894 { "movq", { MX, EM }, PREFIX_OPCODE },
3895 { "movdqu", { XM, EXx }, PREFIX_OPCODE },
3896 { "movdqa", { XM, EXx }, PREFIX_OPCODE },
ca164297 3897 },
4e7d34a6 3898
1ceb70f8 3899 /* PREFIX_0F70 */
4e7d34a6 3900 {
507bd325
L
3901 { "pshufw", { MX, EM, Ib }, PREFIX_OPCODE },
3902 { "pshufhw",{ XM, EXx, Ib }, PREFIX_OPCODE },
3903 { "pshufd", { XM, EXx, Ib }, PREFIX_OPCODE },
3904 { "pshuflw",{ XM, EXx, Ib }, PREFIX_OPCODE },
4e7d34a6
L
3905 },
3906
92fddf8e
L
3907 /* PREFIX_0F73_REG_3 */
3908 {
592d1631
L
3909 { Bad_Opcode },
3910 { Bad_Opcode },
bf890a93 3911 { "psrldq", { XS, Ib }, 0 },
92fddf8e
L
3912 },
3913
3914 /* PREFIX_0F73_REG_7 */
3915 {
592d1631
L
3916 { Bad_Opcode },
3917 { Bad_Opcode },
bf890a93 3918 { "pslldq", { XS, Ib }, 0 },
92fddf8e
L
3919 },
3920
1ceb70f8 3921 /* PREFIX_0F78 */
4e7d34a6 3922 {
bf890a93 3923 {"vmread", { Em, Gm }, 0 },
592d1631 3924 { Bad_Opcode },
bf890a93
IT
3925 {"extrq", { XS, Ib, Ib }, 0 },
3926 {"insertq", { XM, XS, Ib, Ib }, 0 },
4e7d34a6
L
3927 },
3928
1ceb70f8 3929 /* PREFIX_0F79 */
4e7d34a6 3930 {
bf890a93 3931 {"vmwrite", { Gm, Em }, 0 },
592d1631 3932 { Bad_Opcode },
bf890a93
IT
3933 {"extrq", { XM, XS }, 0 },
3934 {"insertq", { XM, XS }, 0 },
4e7d34a6
L
3935 },
3936
1ceb70f8 3937 /* PREFIX_0F7C */
ca164297 3938 {
592d1631
L
3939 { Bad_Opcode },
3940 { Bad_Opcode },
507bd325
L
3941 { "haddpd", { XM, EXx }, PREFIX_OPCODE },
3942 { "haddps", { XM, EXx }, PREFIX_OPCODE },
ca164297 3943 },
4e7d34a6 3944
1ceb70f8 3945 /* PREFIX_0F7D */
ca164297 3946 {
592d1631
L
3947 { Bad_Opcode },
3948 { Bad_Opcode },
507bd325
L
3949 { "hsubpd", { XM, EXx }, PREFIX_OPCODE },
3950 { "hsubps", { XM, EXx }, PREFIX_OPCODE },
ca164297 3951 },
4e7d34a6 3952
1ceb70f8 3953 /* PREFIX_0F7E */
ca164297 3954 {
507bd325
L
3955 { "movK", { Edq, MX }, PREFIX_OPCODE },
3956 { "movq", { XM, EXq }, PREFIX_OPCODE },
3957 { "movK", { Edq, XM }, PREFIX_OPCODE },
ca164297 3958 },
4e7d34a6 3959
1ceb70f8 3960 /* PREFIX_0F7F */
ca164297 3961 {
507bd325
L
3962 { "movq", { EMS, MX }, PREFIX_OPCODE },
3963 { "movdqu", { EXxS, XM }, PREFIX_OPCODE },
3964 { "movdqa", { EXxS, XM }, PREFIX_OPCODE },
ca164297 3965 },
4e7d34a6 3966
f8687e93 3967 /* PREFIX_0FAE_REG_0_MOD_3 */
c7b8aa3a
L
3968 {
3969 { Bad_Opcode },
bf890a93 3970 { "rdfsbase", { Ev }, 0 },
c7b8aa3a
L
3971 },
3972
f8687e93 3973 /* PREFIX_0FAE_REG_1_MOD_3 */
c7b8aa3a
L
3974 {
3975 { Bad_Opcode },
bf890a93 3976 { "rdgsbase", { Ev }, 0 },
c7b8aa3a
L
3977 },
3978
f8687e93 3979 /* PREFIX_0FAE_REG_2_MOD_3 */
c7b8aa3a
L
3980 {
3981 { Bad_Opcode },
bf890a93 3982 { "wrfsbase", { Ev }, 0 },
c7b8aa3a
L
3983 },
3984
f8687e93 3985 /* PREFIX_0FAE_REG_3_MOD_3 */
c7b8aa3a
L
3986 {
3987 { Bad_Opcode },
bf890a93 3988 { "wrgsbase", { Ev }, 0 },
c7b8aa3a
L
3989 },
3990
f8687e93 3991 /* PREFIX_0FAE_REG_4_MOD_0 */
6b40c462
L
3992 {
3993 { "xsave", { FXSAVE }, 0 },
3994 { "ptwrite%LQ", { Edq }, 0 },
3995 },
3996
f8687e93 3997 /* PREFIX_0FAE_REG_4_MOD_3 */
6b40c462
L
3998 {
3999 { Bad_Opcode },
4000 { "ptwrite%LQ", { Edq }, 0 },
4001 },
4002
f8687e93 4003 /* PREFIX_0FAE_REG_5_MOD_0 */
603555e5
L
4004 {
4005 { "xrstor", { FXSAVE }, PREFIX_OPCODE },
2234eee6
L
4006 },
4007
f8687e93 4008 /* PREFIX_0FAE_REG_5_MOD_3 */
2234eee6
L
4009 {
4010 { "lfence", { Skip_MODRM }, 0 },
4011 { "incsspK", { Rdq }, PREFIX_OPCODE },
603555e5
L
4012 },
4013
f8687e93 4014 /* PREFIX_0FAE_REG_6_MOD_0 */
c5e7287a 4015 {
603555e5
L
4016 { "xsaveopt", { FXSAVE }, PREFIX_OPCODE },
4017 { "clrssbsy", { Mq }, PREFIX_OPCODE },
4018 { "clwb", { Mb }, PREFIX_OPCODE },
c5e7287a
IT
4019 },
4020
f8687e93 4021 /* PREFIX_0FAE_REG_6_MOD_3 */
de89d0a3 4022 {
f8687e93 4023 { RM_TABLE (RM_0FAE_REG_6_MOD_3_P_0) },
de89d0a3 4024 { "umonitor", { Eva }, PREFIX_OPCODE },
ae1d3843
L
4025 { "tpause", { Edq }, PREFIX_OPCODE },
4026 { "umwait", { Edq }, PREFIX_OPCODE },
de89d0a3
IT
4027 },
4028
f8687e93 4029 /* PREFIX_0FAE_REG_7_MOD_0 */
963f3586 4030 {
bf890a93 4031 { "clflush", { Mb }, 0 },
963f3586 4032 { Bad_Opcode },
bf890a93 4033 { "clflushopt", { Mb }, 0 },
963f3586
IT
4034 },
4035
1ceb70f8 4036 /* PREFIX_0FB8 */
ca164297 4037 {
592d1631 4038 { Bad_Opcode },
bf890a93 4039 { "popcntS", { Gv, Ev }, 0 },
ca164297 4040 },
4e7d34a6 4041
f12dc422
L
4042 /* PREFIX_0FBC */
4043 {
bf890a93
IT
4044 { "bsfS", { Gv, Ev }, 0 },
4045 { "tzcntS", { Gv, Ev }, 0 },
4046 { "bsfS", { Gv, Ev }, 0 },
f12dc422
L
4047 },
4048
1ceb70f8 4049 /* PREFIX_0FBD */
050dfa73 4050 {
bf890a93
IT
4051 { "bsrS", { Gv, Ev }, 0 },
4052 { "lzcntS", { Gv, Ev }, 0 },
4053 { "bsrS", { Gv, Ev }, 0 },
050dfa73
MM
4054 },
4055
1ceb70f8 4056 /* PREFIX_0FC2 */
050dfa73 4057 {
507bd325
L
4058 { "cmpps", { XM, EXx, CMP }, PREFIX_OPCODE },
4059 { "cmpss", { XM, EXd, CMP }, PREFIX_OPCODE },
4060 { "cmppd", { XM, EXx, CMP }, PREFIX_OPCODE },
4061 { "cmpsd", { XM, EXq, CMP }, PREFIX_OPCODE },
050dfa73 4062 },
246c51aa 4063
f8687e93 4064 /* PREFIX_0FC3_MOD_0 */
4ee52178 4065 {
e1a1babd 4066 { "movntiS", { Edq, Gdq }, PREFIX_OPCODE },
4ee52178
L
4067 },
4068
f8687e93 4069 /* PREFIX_0FC7_REG_6_MOD_0 */
92fddf8e 4070 {
bf890a93
IT
4071 { "vmptrld",{ Mq }, 0 },
4072 { "vmxon", { Mq }, 0 },
4073 { "vmclear",{ Mq }, 0 },
92fddf8e
L
4074 },
4075
f8687e93 4076 /* PREFIX_0FC7_REG_6_MOD_3 */
f24bcbaa
L
4077 {
4078 { "rdrand", { Ev }, 0 },
4079 { Bad_Opcode },
4080 { "rdrand", { Ev }, 0 }
4081 },
4082
f8687e93 4083 /* PREFIX_0FC7_REG_7_MOD_3 */
f24bcbaa
L
4084 {
4085 { "rdseed", { Ev }, 0 },
8bc52696 4086 { "rdpid", { Em }, 0 },
f24bcbaa
L
4087 { "rdseed", { Ev }, 0 },
4088 },
4089
1ceb70f8 4090 /* PREFIX_0FD0 */
050dfa73 4091 {
592d1631
L
4092 { Bad_Opcode },
4093 { Bad_Opcode },
bf890a93
IT
4094 { "addsubpd", { XM, EXx }, 0 },
4095 { "addsubps", { XM, EXx }, 0 },
246c51aa 4096 },
050dfa73 4097
1ceb70f8 4098 /* PREFIX_0FD6 */
050dfa73 4099 {
592d1631 4100 { Bad_Opcode },
bf890a93
IT
4101 { "movq2dq",{ XM, MS }, 0 },
4102 { "movq", { EXqS, XM }, 0 },
4103 { "movdq2q",{ MX, XS }, 0 },
050dfa73
MM
4104 },
4105
1ceb70f8 4106 /* PREFIX_0FE6 */
7918206c 4107 {
592d1631 4108 { Bad_Opcode },
507bd325
L
4109 { "cvtdq2pd", { XM, EXq }, PREFIX_OPCODE },
4110 { "cvttpd2dq", { XM, EXx }, PREFIX_OPCODE },
4111 { "cvtpd2dq", { XM, EXx }, PREFIX_OPCODE },
7918206c 4112 },
8b38ad71 4113
1ceb70f8 4114 /* PREFIX_0FE7 */
8b38ad71 4115 {
507bd325 4116 { "movntq", { Mq, MX }, PREFIX_OPCODE },
592d1631 4117 { Bad_Opcode },
75c135a8 4118 { MOD_TABLE (MOD_0FE7_PREFIX_2) },
4e7d34a6
L
4119 },
4120
1ceb70f8 4121 /* PREFIX_0FF0 */
4e7d34a6 4122 {
592d1631
L
4123 { Bad_Opcode },
4124 { Bad_Opcode },
4125 { Bad_Opcode },
1ceb70f8 4126 { MOD_TABLE (MOD_0FF0_PREFIX_3) },
4e7d34a6
L
4127 },
4128
1ceb70f8 4129 /* PREFIX_0FF7 */
4e7d34a6 4130 {
507bd325 4131 { "maskmovq", { MX, MS }, PREFIX_OPCODE },
592d1631 4132 { Bad_Opcode },
507bd325 4133 { "maskmovdqu", { XM, XS }, PREFIX_OPCODE },
8b38ad71 4134 },
42903f7f 4135
1ceb70f8 4136 /* PREFIX_0F3810 */
42903f7f 4137 {
592d1631
L
4138 { Bad_Opcode },
4139 { Bad_Opcode },
507bd325 4140 { "pblendvb", { XM, EXx, XMM0 }, PREFIX_OPCODE },
42903f7f
L
4141 },
4142
1ceb70f8 4143 /* PREFIX_0F3814 */
42903f7f 4144 {
592d1631
L
4145 { Bad_Opcode },
4146 { Bad_Opcode },
507bd325 4147 { "blendvps", { XM, EXx, XMM0 }, PREFIX_OPCODE },
42903f7f
L
4148 },
4149
1ceb70f8 4150 /* PREFIX_0F3815 */
42903f7f 4151 {
592d1631
L
4152 { Bad_Opcode },
4153 { Bad_Opcode },
507bd325 4154 { "blendvpd", { XM, EXx, XMM0 }, PREFIX_OPCODE },
42903f7f
L
4155 },
4156
1ceb70f8 4157 /* PREFIX_0F3817 */
42903f7f 4158 {
592d1631
L
4159 { Bad_Opcode },
4160 { Bad_Opcode },
507bd325 4161 { "ptest", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4162 },
4163
1ceb70f8 4164 /* PREFIX_0F3820 */
42903f7f 4165 {
592d1631
L
4166 { Bad_Opcode },
4167 { Bad_Opcode },
507bd325 4168 { "pmovsxbw", { XM, EXq }, PREFIX_OPCODE },
42903f7f
L
4169 },
4170
1ceb70f8 4171 /* PREFIX_0F3821 */
42903f7f 4172 {
592d1631
L
4173 { Bad_Opcode },
4174 { Bad_Opcode },
507bd325 4175 { "pmovsxbd", { XM, EXd }, PREFIX_OPCODE },
42903f7f
L
4176 },
4177
1ceb70f8 4178 /* PREFIX_0F3822 */
42903f7f 4179 {
592d1631
L
4180 { Bad_Opcode },
4181 { Bad_Opcode },
507bd325 4182 { "pmovsxbq", { XM, EXw }, PREFIX_OPCODE },
42903f7f
L
4183 },
4184
1ceb70f8 4185 /* PREFIX_0F3823 */
42903f7f 4186 {
592d1631
L
4187 { Bad_Opcode },
4188 { Bad_Opcode },
507bd325 4189 { "pmovsxwd", { XM, EXq }, PREFIX_OPCODE },
42903f7f
L
4190 },
4191
1ceb70f8 4192 /* PREFIX_0F3824 */
42903f7f 4193 {
592d1631
L
4194 { Bad_Opcode },
4195 { Bad_Opcode },
507bd325 4196 { "pmovsxwq", { XM, EXd }, PREFIX_OPCODE },
42903f7f
L
4197 },
4198
1ceb70f8 4199 /* PREFIX_0F3825 */
42903f7f 4200 {
592d1631
L
4201 { Bad_Opcode },
4202 { Bad_Opcode },
507bd325 4203 { "pmovsxdq", { XM, EXq }, PREFIX_OPCODE },
42903f7f
L
4204 },
4205
1ceb70f8 4206 /* PREFIX_0F3828 */
42903f7f 4207 {
592d1631
L
4208 { Bad_Opcode },
4209 { Bad_Opcode },
507bd325 4210 { "pmuldq", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4211 },
4212
1ceb70f8 4213 /* PREFIX_0F3829 */
42903f7f 4214 {
592d1631
L
4215 { Bad_Opcode },
4216 { Bad_Opcode },
507bd325 4217 { "pcmpeqq", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4218 },
4219
1ceb70f8 4220 /* PREFIX_0F382A */
42903f7f 4221 {
592d1631
L
4222 { Bad_Opcode },
4223 { Bad_Opcode },
75c135a8 4224 { MOD_TABLE (MOD_0F382A_PREFIX_2) },
42903f7f
L
4225 },
4226
1ceb70f8 4227 /* PREFIX_0F382B */
42903f7f 4228 {
592d1631
L
4229 { Bad_Opcode },
4230 { Bad_Opcode },
507bd325 4231 { "packusdw", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4232 },
4233
1ceb70f8 4234 /* PREFIX_0F3830 */
42903f7f 4235 {
592d1631
L
4236 { Bad_Opcode },
4237 { Bad_Opcode },
507bd325 4238 { "pmovzxbw", { XM, EXq }, PREFIX_OPCODE },
42903f7f
L
4239 },
4240
1ceb70f8 4241 /* PREFIX_0F3831 */
42903f7f 4242 {
592d1631
L
4243 { Bad_Opcode },
4244 { Bad_Opcode },
507bd325 4245 { "pmovzxbd", { XM, EXd }, PREFIX_OPCODE },
42903f7f
L
4246 },
4247
1ceb70f8 4248 /* PREFIX_0F3832 */
42903f7f 4249 {
592d1631
L
4250 { Bad_Opcode },
4251 { Bad_Opcode },
507bd325 4252 { "pmovzxbq", { XM, EXw }, PREFIX_OPCODE },
42903f7f
L
4253 },
4254
1ceb70f8 4255 /* PREFIX_0F3833 */
42903f7f 4256 {
592d1631
L
4257 { Bad_Opcode },
4258 { Bad_Opcode },
507bd325 4259 { "pmovzxwd", { XM, EXq }, PREFIX_OPCODE },
42903f7f
L
4260 },
4261
1ceb70f8 4262 /* PREFIX_0F3834 */
42903f7f 4263 {
592d1631
L
4264 { Bad_Opcode },
4265 { Bad_Opcode },
507bd325 4266 { "pmovzxwq", { XM, EXd }, PREFIX_OPCODE },
42903f7f
L
4267 },
4268
1ceb70f8 4269 /* PREFIX_0F3835 */
42903f7f 4270 {
592d1631
L
4271 { Bad_Opcode },
4272 { Bad_Opcode },
507bd325 4273 { "pmovzxdq", { XM, EXq }, PREFIX_OPCODE },
42903f7f
L
4274 },
4275
1ceb70f8 4276 /* PREFIX_0F3837 */
4e7d34a6 4277 {
592d1631
L
4278 { Bad_Opcode },
4279 { Bad_Opcode },
507bd325 4280 { "pcmpgtq", { XM, EXx }, PREFIX_OPCODE },
4e7d34a6
L
4281 },
4282
1ceb70f8 4283 /* PREFIX_0F3838 */
42903f7f 4284 {
592d1631
L
4285 { Bad_Opcode },
4286 { Bad_Opcode },
507bd325 4287 { "pminsb", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4288 },
4289
1ceb70f8 4290 /* PREFIX_0F3839 */
42903f7f 4291 {
592d1631
L
4292 { Bad_Opcode },
4293 { Bad_Opcode },
507bd325 4294 { "pminsd", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4295 },
4296
1ceb70f8 4297 /* PREFIX_0F383A */
42903f7f 4298 {
592d1631
L
4299 { Bad_Opcode },
4300 { Bad_Opcode },
507bd325 4301 { "pminuw", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4302 },
4303
1ceb70f8 4304 /* PREFIX_0F383B */
42903f7f 4305 {
592d1631
L
4306 { Bad_Opcode },
4307 { Bad_Opcode },
507bd325 4308 { "pminud", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4309 },
4310
1ceb70f8 4311 /* PREFIX_0F383C */
42903f7f 4312 {
592d1631
L
4313 { Bad_Opcode },
4314 { Bad_Opcode },
507bd325 4315 { "pmaxsb", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4316 },
4317
1ceb70f8 4318 /* PREFIX_0F383D */
42903f7f 4319 {
592d1631
L
4320 { Bad_Opcode },
4321 { Bad_Opcode },
507bd325 4322 { "pmaxsd", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4323 },
4324
1ceb70f8 4325 /* PREFIX_0F383E */
42903f7f 4326 {
592d1631
L
4327 { Bad_Opcode },
4328 { Bad_Opcode },
507bd325 4329 { "pmaxuw", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4330 },
4331
1ceb70f8 4332 /* PREFIX_0F383F */
42903f7f 4333 {
592d1631
L
4334 { Bad_Opcode },
4335 { Bad_Opcode },
507bd325 4336 { "pmaxud", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4337 },
4338
1ceb70f8 4339 /* PREFIX_0F3840 */
42903f7f 4340 {
592d1631
L
4341 { Bad_Opcode },
4342 { Bad_Opcode },
507bd325 4343 { "pmulld", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4344 },
4345
1ceb70f8 4346 /* PREFIX_0F3841 */
42903f7f 4347 {
592d1631
L
4348 { Bad_Opcode },
4349 { Bad_Opcode },
507bd325 4350 { "phminposuw", { XM, EXx }, PREFIX_OPCODE },
42903f7f
L
4351 },
4352
f1f8f695
L
4353 /* PREFIX_0F3880 */
4354 {
592d1631
L
4355 { Bad_Opcode },
4356 { Bad_Opcode },
507bd325 4357 { "invept", { Gm, Mo }, PREFIX_OPCODE },
f1f8f695
L
4358 },
4359
4360 /* PREFIX_0F3881 */
4361 {
592d1631
L
4362 { Bad_Opcode },
4363 { Bad_Opcode },
507bd325 4364 { "invvpid", { Gm, Mo }, PREFIX_OPCODE },
f1f8f695
L
4365 },
4366
6c30d220
L
4367 /* PREFIX_0F3882 */
4368 {
4369 { Bad_Opcode },
4370 { Bad_Opcode },
507bd325 4371 { "invpcid", { Gm, M }, PREFIX_OPCODE },
6c30d220
L
4372 },
4373
a0046408
L
4374 /* PREFIX_0F38C8 */
4375 {
507bd325 4376 { "sha1nexte", { XM, EXxmm }, PREFIX_OPCODE },
a0046408
L
4377 },
4378
4379 /* PREFIX_0F38C9 */
4380 {
507bd325 4381 { "sha1msg1", { XM, EXxmm }, PREFIX_OPCODE },
a0046408
L
4382 },
4383
4384 /* PREFIX_0F38CA */
4385 {
507bd325 4386 { "sha1msg2", { XM, EXxmm }, PREFIX_OPCODE },
a0046408
L
4387 },
4388
4389 /* PREFIX_0F38CB */
4390 {
507bd325 4391 { "sha256rnds2", { XM, EXxmm, XMM0 }, PREFIX_OPCODE },
a0046408
L
4392 },
4393
4394 /* PREFIX_0F38CC */
4395 {
507bd325 4396 { "sha256msg1", { XM, EXxmm }, PREFIX_OPCODE },
a0046408
L
4397 },
4398
4399 /* PREFIX_0F38CD */
4400 {
507bd325 4401 { "sha256msg2", { XM, EXxmm }, PREFIX_OPCODE },
a0046408
L
4402 },
4403
48521003
IT
4404 /* PREFIX_0F38CF */
4405 {
4406 { Bad_Opcode },
4407 { Bad_Opcode },
4408 { "gf2p8mulb", { XM, EXxmm }, PREFIX_OPCODE },
4409 },
4410
c0f3af97
L
4411 /* PREFIX_0F38DB */
4412 {
592d1631
L
4413 { Bad_Opcode },
4414 { Bad_Opcode },
507bd325 4415 { "aesimc", { XM, EXx }, PREFIX_OPCODE },
c0f3af97
L
4416 },
4417
4418 /* PREFIX_0F38DC */
4419 {
592d1631
L
4420 { Bad_Opcode },
4421 { Bad_Opcode },
507bd325 4422 { "aesenc", { XM, EXx }, PREFIX_OPCODE },
c0f3af97
L
4423 },
4424
4425 /* PREFIX_0F38DD */
4426 {
592d1631
L
4427 { Bad_Opcode },
4428 { Bad_Opcode },
507bd325 4429 { "aesenclast", { XM, EXx }, PREFIX_OPCODE },
c0f3af97
L
4430 },
4431
4432 /* PREFIX_0F38DE */
4433 {
592d1631
L
4434 { Bad_Opcode },
4435 { Bad_Opcode },
507bd325 4436 { "aesdec", { XM, EXx }, PREFIX_OPCODE },
c0f3af97
L
4437 },
4438
4439 /* PREFIX_0F38DF */
4440 {
592d1631
L
4441 { Bad_Opcode },
4442 { Bad_Opcode },
507bd325 4443 { "aesdeclast", { XM, EXx }, PREFIX_OPCODE },
c0f3af97
L
4444 },
4445
1ceb70f8 4446 /* PREFIX_0F38F0 */
4e7d34a6 4447 {
507bd325 4448 { "movbeS", { Gv, { MOVBE_Fixup, v_mode } }, PREFIX_OPCODE },
592d1631 4449 { Bad_Opcode },
507bd325
L
4450 { "movbeS", { Gv, { MOVBE_Fixup, v_mode } }, PREFIX_OPCODE },
4451 { "crc32", { Gdq, { CRC32_Fixup, b_mode } }, PREFIX_OPCODE },
4e7d34a6
L
4452 },
4453
1ceb70f8 4454 /* PREFIX_0F38F1 */
4e7d34a6 4455 {
507bd325 4456 { "movbeS", { { MOVBE_Fixup, v_mode }, Gv }, PREFIX_OPCODE },
592d1631 4457 { Bad_Opcode },
507bd325
L
4458 { "movbeS", { { MOVBE_Fixup, v_mode }, Gv }, PREFIX_OPCODE },
4459 { "crc32", { Gdq, { CRC32_Fixup, v_mode } }, PREFIX_OPCODE },
4e7d34a6
L
4460 },
4461
603555e5 4462 /* PREFIX_0F38F5 */
e2e1fcde
L
4463 {
4464 { Bad_Opcode },
603555e5
L
4465 { Bad_Opcode },
4466 { MOD_TABLE (MOD_0F38F5_PREFIX_2) },
4467 },
4468
4469 /* PREFIX_0F38F6 */
4470 {
4471 { MOD_TABLE (MOD_0F38F6_PREFIX_0) },
507bd325
L
4472 { "adoxS", { Gdq, Edq}, PREFIX_OPCODE },
4473 { "adcxS", { Gdq, Edq}, PREFIX_OPCODE },
e2e1fcde
L
4474 { Bad_Opcode },
4475 },
4476
c0a30a9f
L
4477 /* PREFIX_0F38F8 */
4478 {
4479 { Bad_Opcode },
5d79adc4 4480 { MOD_TABLE (MOD_0F38F8_PREFIX_1) },
c0a30a9f 4481 { MOD_TABLE (MOD_0F38F8_PREFIX_2) },
5d79adc4 4482 { MOD_TABLE (MOD_0F38F8_PREFIX_3) },
c0a30a9f
L
4483 },
4484
4485 /* PREFIX_0F38F9 */
4486 {
4487 { MOD_TABLE (MOD_0F38F9_PREFIX_0) },
4488 },
4489
1ceb70f8 4490 /* PREFIX_0F3A08 */
42903f7f 4491 {
592d1631
L
4492 { Bad_Opcode },
4493 { Bad_Opcode },
507bd325 4494 { "roundps", { XM, EXx, Ib }, PREFIX_OPCODE },
42903f7f
L
4495 },
4496
1ceb70f8 4497 /* PREFIX_0F3A09 */
42903f7f 4498 {
592d1631
L
4499 { Bad_Opcode },
4500 { Bad_Opcode },
507bd325 4501 { "roundpd", { XM, EXx, Ib }, PREFIX_OPCODE },
42903f7f
L
4502 },
4503
1ceb70f8 4504 /* PREFIX_0F3A0A */
42903f7f 4505 {
592d1631
L
4506 { Bad_Opcode },
4507 { Bad_Opcode },
507bd325 4508 { "roundss", { XM, EXd, Ib }, PREFIX_OPCODE },
42903f7f
L
4509 },
4510
1ceb70f8 4511 /* PREFIX_0F3A0B */
42903f7f 4512 {
592d1631
L
4513 { Bad_Opcode },
4514 { Bad_Opcode },
507bd325 4515 { "roundsd", { XM, EXq, Ib }, PREFIX_OPCODE },
42903f7f
L
4516 },
4517
1ceb70f8 4518 /* PREFIX_0F3A0C */
42903f7f 4519 {
592d1631
L
4520 { Bad_Opcode },
4521 { Bad_Opcode },
507bd325 4522 { "blendps", { XM, EXx, Ib }, PREFIX_OPCODE },
42903f7f
L
4523 },
4524
1ceb70f8 4525 /* PREFIX_0F3A0D */
42903f7f 4526 {
592d1631
L
4527 { Bad_Opcode },
4528 { Bad_Opcode },
507bd325 4529 { "blendpd", { XM, EXx, Ib }, PREFIX_OPCODE },
42903f7f
L
4530 },
4531
1ceb70f8 4532 /* PREFIX_0F3A0E */
42903f7f 4533 {
592d1631
L
4534 { Bad_Opcode },
4535 { Bad_Opcode },
507bd325 4536 { "pblendw", { XM, EXx, Ib }, PREFIX_OPCODE },
42903f7f
L
4537 },
4538
1ceb70f8 4539 /* PREFIX_0F3A14 */
42903f7f 4540 {
592d1631
L
4541 { Bad_Opcode },
4542 { Bad_Opcode },
507bd325 4543 { "pextrb", { Edqb, XM, Ib }, PREFIX_OPCODE },
42903f7f
L
4544 },
4545
1ceb70f8 4546 /* PREFIX_0F3A15 */
42903f7f 4547 {
592d1631
L
4548 { Bad_Opcode },
4549 { Bad_Opcode },
507bd325 4550 { "pextrw", { Edqw, XM, Ib }, PREFIX_OPCODE },
42903f7f
L
4551 },
4552
1ceb70f8 4553 /* PREFIX_0F3A16 */
42903f7f 4554 {
592d1631
L
4555 { Bad_Opcode },
4556 { Bad_Opcode },
507bd325 4557 { "pextrK", { Edq, XM, Ib }, PREFIX_OPCODE },
42903f7f
L
4558 },
4559
1ceb70f8 4560 /* PREFIX_0F3A17 */
42903f7f 4561 {
592d1631
L
4562 { Bad_Opcode },
4563 { Bad_Opcode },
507bd325 4564 { "extractps", { Edqd, XM, Ib }, PREFIX_OPCODE },
42903f7f
L
4565 },
4566
1ceb70f8 4567 /* PREFIX_0F3A20 */
42903f7f 4568 {
592d1631
L
4569 { Bad_Opcode },
4570 { Bad_Opcode },
507bd325 4571 { "pinsrb", { XM, Edqb, Ib }, PREFIX_OPCODE },
42903f7f
L
4572 },
4573
1ceb70f8 4574 /* PREFIX_0F3A21 */
42903f7f 4575 {
592d1631
L
4576 { Bad_Opcode },
4577 { Bad_Opcode },
507bd325 4578 { "insertps", { XM, EXd, Ib }, PREFIX_OPCODE },
42903f7f
L
4579 },
4580
1ceb70f8 4581 /* PREFIX_0F3A22 */
42903f7f 4582 {
592d1631
L
4583 { Bad_Opcode },
4584 { Bad_Opcode },
507bd325 4585 { "pinsrK", { XM, Edq, Ib }, PREFIX_OPCODE },
42903f7f
L
4586 },
4587
1ceb70f8 4588 /* PREFIX_0F3A40 */
42903f7f 4589 {
592d1631
L
4590 { Bad_Opcode },
4591 { Bad_Opcode },
507bd325 4592 { "dpps", { XM, EXx, Ib }, PREFIX_OPCODE },
42903f7f
L
4593 },
4594
1ceb70f8 4595 /* PREFIX_0F3A41 */
42903f7f 4596 {
592d1631
L
4597 { Bad_Opcode },
4598 { Bad_Opcode },
507bd325 4599 { "dppd", { XM, EXx, Ib }, PREFIX_OPCODE },
42903f7f
L
4600 },
4601
1ceb70f8 4602 /* PREFIX_0F3A42 */
42903f7f 4603 {
592d1631
L
4604 { Bad_Opcode },
4605 { Bad_Opcode },
507bd325 4606 { "mpsadbw", { XM, EXx, Ib }, PREFIX_OPCODE },
42903f7f 4607 },
381d071f 4608
c0f3af97
L
4609 /* PREFIX_0F3A44 */
4610 {
592d1631
L
4611 { Bad_Opcode },
4612 { Bad_Opcode },
507bd325 4613 { "pclmulqdq", { XM, EXx, PCLMUL }, PREFIX_OPCODE },
c0f3af97
L
4614 },
4615
1ceb70f8 4616 /* PREFIX_0F3A60 */
381d071f 4617 {
592d1631
L
4618 { Bad_Opcode },
4619 { Bad_Opcode },
15c7c1d8 4620 { "pcmpestrm", { XM, { PCMPESTR_Fixup, x_mode }, Ib }, PREFIX_OPCODE },
381d071f
L
4621 },
4622
1ceb70f8 4623 /* PREFIX_0F3A61 */
381d071f 4624 {
592d1631
L
4625 { Bad_Opcode },
4626 { Bad_Opcode },
15c7c1d8 4627 { "pcmpestri", { XM, { PCMPESTR_Fixup, x_mode }, Ib }, PREFIX_OPCODE },
381d071f
L
4628 },
4629
1ceb70f8 4630 /* PREFIX_0F3A62 */
381d071f 4631 {
592d1631
L
4632 { Bad_Opcode },
4633 { Bad_Opcode },
507bd325 4634 { "pcmpistrm", { XM, EXx, Ib }, PREFIX_OPCODE },
381d071f
L
4635 },
4636
1ceb70f8 4637 /* PREFIX_0F3A63 */
381d071f 4638 {
592d1631
L
4639 { Bad_Opcode },
4640 { Bad_Opcode },
507bd325 4641 { "pcmpistri", { XM, EXx, Ib }, PREFIX_OPCODE },
381d071f 4642 },
09a2c6cf 4643
a0046408
L
4644 /* PREFIX_0F3ACC */
4645 {
507bd325 4646 { "sha1rnds4", { XM, EXxmm, Ib }, PREFIX_OPCODE },
a0046408
L
4647 },
4648
48521003
IT
4649 /* PREFIX_0F3ACE */
4650 {
4651 { Bad_Opcode },
4652 { Bad_Opcode },
4653 { "gf2p8affineqb", { XM, EXxmm, Ib }, PREFIX_OPCODE },
4654 },
4655
4656 /* PREFIX_0F3ACF */
4657 {
4658 { Bad_Opcode },
4659 { Bad_Opcode },
4660 { "gf2p8affineinvqb", { XM, EXxmm, Ib }, PREFIX_OPCODE },
4661 },
4662
c0f3af97 4663 /* PREFIX_0F3ADF */
09a2c6cf 4664 {
592d1631
L
4665 { Bad_Opcode },
4666 { Bad_Opcode },
507bd325 4667 { "aeskeygenassist", { XM, EXx, Ib }, PREFIX_OPCODE },
09a2c6cf
L
4668 },
4669
592a252b 4670 /* PREFIX_VEX_0F10 */
09a2c6cf 4671 {
ec6f095a
L
4672 { "vmovups", { XM, EXx }, 0 },
4673 { "vmovss", { XMVexScalar, VexScalar, EXdScalar }, 0 },
4674 { "vmovupd", { XM, EXx }, 0 },
4675 { "vmovsd", { XMVexScalar, VexScalar, EXqScalar }, 0 },
09a2c6cf
L
4676 },
4677
592a252b 4678 /* PREFIX_VEX_0F11 */
09a2c6cf 4679 {
ec6f095a
L
4680 { "vmovups", { EXxS, XM }, 0 },
4681 { "vmovss", { EXdVexScalarS, VexScalar, XMScalar }, 0 },
4682 { "vmovupd", { EXxS, XM }, 0 },
4683 { "vmovsd", { EXqVexScalarS, VexScalar, XMScalar }, 0 },
09a2c6cf
L
4684 },
4685
592a252b 4686 /* PREFIX_VEX_0F12 */
09a2c6cf 4687 {
592a252b 4688 { MOD_TABLE (MOD_VEX_0F12_PREFIX_0) },
ec6f095a 4689 { "vmovsldup", { XM, EXx }, 0 },
592a252b 4690 { VEX_LEN_TABLE (VEX_LEN_0F12_P_2) },
ec6f095a 4691 { "vmovddup", { XM, EXymmq }, 0 },
09a2c6cf
L
4692 },
4693
592a252b 4694 /* PREFIX_VEX_0F16 */
09a2c6cf 4695 {
592a252b 4696 { MOD_TABLE (MOD_VEX_0F16_PREFIX_0) },
ec6f095a 4697 { "vmovshdup", { XM, EXx }, 0 },
592a252b 4698 { VEX_LEN_TABLE (VEX_LEN_0F16_P_2) },
5f754f58 4699 },
7c52e0e8 4700
592a252b 4701 /* PREFIX_VEX_0F2A */
5f754f58 4702 {
592d1631 4703 { Bad_Opcode },
2b7bcc87 4704 { "vcvtsi2ss%LQ", { XMScalar, VexScalar, Edq }, 0 },
592d1631 4705 { Bad_Opcode },
2b7bcc87 4706 { "vcvtsi2sd%LQ", { XMScalar, VexScalar, Edq }, 0 },
5f754f58 4707 },
7c52e0e8 4708
592a252b 4709 /* PREFIX_VEX_0F2C */
5f754f58 4710 {
592d1631 4711 { Bad_Opcode },
2b7bcc87 4712 { "vcvttss2si", { Gdq, EXdScalar }, 0 },
592d1631 4713 { Bad_Opcode },
2b7bcc87 4714 { "vcvttsd2si", { Gdq, EXqScalar }, 0 },
5f754f58 4715 },
7c52e0e8 4716
592a252b 4717 /* PREFIX_VEX_0F2D */
7c52e0e8 4718 {
592d1631 4719 { Bad_Opcode },
2b7bcc87 4720 { "vcvtss2si", { Gdq, EXdScalar }, 0 },
592d1631 4721 { Bad_Opcode },
2b7bcc87 4722 { "vcvtsd2si", { Gdq, EXqScalar }, 0 },
7c52e0e8
L
4723 },
4724
592a252b 4725 /* PREFIX_VEX_0F2E */
7c52e0e8 4726 {
ec6f095a 4727 { "vucomiss", { XMScalar, EXdScalar }, 0 },
592d1631 4728 { Bad_Opcode },
ec6f095a 4729 { "vucomisd", { XMScalar, EXqScalar }, 0 },
7c52e0e8
L
4730 },
4731
592a252b 4732 /* PREFIX_VEX_0F2F */
7c52e0e8 4733 {
ec6f095a 4734 { "vcomiss", { XMScalar, EXdScalar }, 0 },
592d1631 4735 { Bad_Opcode },
ec6f095a 4736 { "vcomisd", { XMScalar, EXqScalar }, 0 },
7c52e0e8
L
4737 },
4738
43234a1e
L
4739 /* PREFIX_VEX_0F41 */
4740 {
4741 { VEX_LEN_TABLE (VEX_LEN_0F41_P_0) },
1ba585e8
IT
4742 { Bad_Opcode },
4743 { VEX_LEN_TABLE (VEX_LEN_0F41_P_2) },
43234a1e
L
4744 },
4745
4746 /* PREFIX_VEX_0F42 */
4747 {
4748 { VEX_LEN_TABLE (VEX_LEN_0F42_P_0) },
1ba585e8
IT
4749 { Bad_Opcode },
4750 { VEX_LEN_TABLE (VEX_LEN_0F42_P_2) },
43234a1e
L
4751 },
4752
4753 /* PREFIX_VEX_0F44 */
4754 {
4755 { VEX_LEN_TABLE (VEX_LEN_0F44_P_0) },
1ba585e8
IT
4756 { Bad_Opcode },
4757 { VEX_LEN_TABLE (VEX_LEN_0F44_P_2) },
43234a1e
L
4758 },
4759
4760 /* PREFIX_VEX_0F45 */
4761 {
4762 { VEX_LEN_TABLE (VEX_LEN_0F45_P_0) },
1ba585e8
IT
4763 { Bad_Opcode },
4764 { VEX_LEN_TABLE (VEX_LEN_0F45_P_2) },
43234a1e
L
4765 },
4766
4767 /* PREFIX_VEX_0F46 */
4768 {
4769 { VEX_LEN_TABLE (VEX_LEN_0F46_P_0) },
1ba585e8
IT
4770 { Bad_Opcode },
4771 { VEX_LEN_TABLE (VEX_LEN_0F46_P_2) },
43234a1e
L
4772 },
4773
4774 /* PREFIX_VEX_0F47 */
4775 {
4776 { VEX_LEN_TABLE (VEX_LEN_0F47_P_0) },
1ba585e8
IT
4777 { Bad_Opcode },
4778 { VEX_LEN_TABLE (VEX_LEN_0F47_P_2) },
43234a1e
L
4779 },
4780
1ba585e8 4781 /* PREFIX_VEX_0F4A */
43234a1e 4782 {
1ba585e8 4783 { VEX_LEN_TABLE (VEX_LEN_0F4A_P_0) },
43234a1e 4784 { Bad_Opcode },
1ba585e8
IT
4785 { VEX_LEN_TABLE (VEX_LEN_0F4A_P_2) },
4786 },
4787
4788 /* PREFIX_VEX_0F4B */
4789 {
4790 { VEX_LEN_TABLE (VEX_LEN_0F4B_P_0) },
43234a1e
L
4791 { Bad_Opcode },
4792 { VEX_LEN_TABLE (VEX_LEN_0F4B_P_2) },
4793 },
4794
592a252b 4795 /* PREFIX_VEX_0F51 */
7c52e0e8 4796 {
ec6f095a
L
4797 { "vsqrtps", { XM, EXx }, 0 },
4798 { "vsqrtss", { XMScalar, VexScalar, EXdScalar }, 0 },
4799 { "vsqrtpd", { XM, EXx }, 0 },
4800 { "vsqrtsd", { XMScalar, VexScalar, EXqScalar }, 0 },
7c52e0e8
L
4801 },
4802
592a252b 4803 /* PREFIX_VEX_0F52 */
7c52e0e8 4804 {
ec6f095a
L
4805 { "vrsqrtps", { XM, EXx }, 0 },
4806 { "vrsqrtss", { XMScalar, VexScalar, EXdScalar }, 0 },
7c52e0e8
L
4807 },
4808
592a252b 4809 /* PREFIX_VEX_0F53 */
7c52e0e8 4810 {
ec6f095a
L
4811 { "vrcpps", { XM, EXx }, 0 },
4812 { "vrcpss", { XMScalar, VexScalar, EXdScalar }, 0 },
7c52e0e8
L
4813 },
4814
592a252b 4815 /* PREFIX_VEX_0F58 */
7c52e0e8 4816 {
ec6f095a
L
4817 { "vaddps", { XM, Vex, EXx }, 0 },
4818 { "vaddss", { XMScalar, VexScalar, EXdScalar }, 0 },
4819 { "vaddpd", { XM, Vex, EXx }, 0 },
4820 { "vaddsd", { XMScalar, VexScalar, EXqScalar }, 0 },
7c52e0e8
L
4821 },
4822
592a252b 4823 /* PREFIX_VEX_0F59 */
7c52e0e8 4824 {
ec6f095a
L
4825 { "vmulps", { XM, Vex, EXx }, 0 },
4826 { "vmulss", { XMScalar, VexScalar, EXdScalar }, 0 },
4827 { "vmulpd", { XM, Vex, EXx }, 0 },
4828 { "vmulsd", { XMScalar, VexScalar, EXqScalar }, 0 },
7c52e0e8
L
4829 },
4830
592a252b 4831 /* PREFIX_VEX_0F5A */
7c52e0e8 4832 {
ec6f095a
L
4833 { "vcvtps2pd", { XM, EXxmmq }, 0 },
4834 { "vcvtss2sd", { XMScalar, VexScalar, EXdScalar }, 0 },
4835 { "vcvtpd2ps%XY",{ XMM, EXx }, 0 },
4836 { "vcvtsd2ss", { XMScalar, VexScalar, EXqScalar }, 0 },
7c52e0e8
L
4837 },
4838
592a252b 4839 /* PREFIX_VEX_0F5B */
7c52e0e8 4840 {
ec6f095a
L
4841 { "vcvtdq2ps", { XM, EXx }, 0 },
4842 { "vcvttps2dq", { XM, EXx }, 0 },
4843 { "vcvtps2dq", { XM, EXx }, 0 },
7c52e0e8
L
4844 },
4845
592a252b 4846 /* PREFIX_VEX_0F5C */
7c52e0e8 4847 {
ec6f095a
L
4848 { "vsubps", { XM, Vex, EXx }, 0 },
4849 { "vsubss", { XMScalar, VexScalar, EXdScalar }, 0 },
4850 { "vsubpd", { XM, Vex, EXx }, 0 },
4851 { "vsubsd", { XMScalar, VexScalar, EXqScalar }, 0 },
7c52e0e8
L
4852 },
4853
592a252b 4854 /* PREFIX_VEX_0F5D */
7c52e0e8 4855 {
ec6f095a
L
4856 { "vminps", { XM, Vex, EXx }, 0 },
4857 { "vminss", { XMScalar, VexScalar, EXdScalar }, 0 },
4858 { "vminpd", { XM, Vex, EXx }, 0 },
4859 { "vminsd", { XMScalar, VexScalar, EXqScalar }, 0 },
7c52e0e8
L
4860 },
4861
592a252b 4862 /* PREFIX_VEX_0F5E */
7c52e0e8 4863 {
ec6f095a
L
4864 { "vdivps", { XM, Vex, EXx }, 0 },
4865 { "vdivss", { XMScalar, VexScalar, EXdScalar }, 0 },
4866 { "vdivpd", { XM, Vex, EXx }, 0 },
4867 { "vdivsd", { XMScalar, VexScalar, EXqScalar }, 0 },
7c52e0e8
L
4868 },
4869
592a252b 4870 /* PREFIX_VEX_0F5F */
7c52e0e8 4871 {
ec6f095a
L
4872 { "vmaxps", { XM, Vex, EXx }, 0 },
4873 { "vmaxss", { XMScalar, VexScalar, EXdScalar }, 0 },
4874 { "vmaxpd", { XM, Vex, EXx }, 0 },
4875 { "vmaxsd", { XMScalar, VexScalar, EXqScalar }, 0 },
7c52e0e8
L
4876 },
4877
592a252b 4878 /* PREFIX_VEX_0F60 */
7c52e0e8 4879 {
592d1631
L
4880 { Bad_Opcode },
4881 { Bad_Opcode },
ec6f095a 4882 { "vpunpcklbw", { XM, Vex, EXx }, 0 },
7c52e0e8
L
4883 },
4884
592a252b 4885 /* PREFIX_VEX_0F61 */
7c52e0e8 4886 {
592d1631
L
4887 { Bad_Opcode },
4888 { Bad_Opcode },
ec6f095a 4889 { "vpunpcklwd", { XM, Vex, EXx }, 0 },
7c52e0e8
L
4890 },
4891
592a252b 4892 /* PREFIX_VEX_0F62 */
7c52e0e8 4893 {
592d1631
L
4894 { Bad_Opcode },
4895 { Bad_Opcode },
ec6f095a 4896 { "vpunpckldq", { XM, Vex, EXx }, 0 },
7c52e0e8
L
4897 },
4898
592a252b 4899 /* PREFIX_VEX_0F63 */
7c52e0e8 4900 {
592d1631
L
4901 { Bad_Opcode },
4902 { Bad_Opcode },
ec6f095a 4903 { "vpacksswb", { XM, Vex, EXx }, 0 },
7c52e0e8
L
4904 },
4905
592a252b 4906 /* PREFIX_VEX_0F64 */
7c52e0e8 4907 {
592d1631
L
4908 { Bad_Opcode },
4909 { Bad_Opcode },
ec6f095a 4910 { "vpcmpgtb", { XM, Vex, EXx }, 0 },
7c52e0e8
L
4911 },
4912
592a252b 4913 /* PREFIX_VEX_0F65 */
7c52e0e8 4914 {
592d1631
L
4915 { Bad_Opcode },
4916 { Bad_Opcode },
ec6f095a 4917 { "vpcmpgtw", { XM, Vex, EXx }, 0 },
7c52e0e8
L
4918 },
4919
592a252b 4920 /* PREFIX_VEX_0F66 */
7c52e0e8 4921 {
592d1631
L
4922 { Bad_Opcode },
4923 { Bad_Opcode },
ec6f095a 4924 { "vpcmpgtd", { XM, Vex, EXx }, 0 },
7c52e0e8 4925 },
6439fc28 4926
592a252b 4927 /* PREFIX_VEX_0F67 */
331d2d0d 4928 {
592d1631
L
4929 { Bad_Opcode },
4930 { Bad_Opcode },
ec6f095a 4931 { "vpackuswb", { XM, Vex, EXx }, 0 },
c0f3af97
L
4932 },
4933
592a252b 4934 /* PREFIX_VEX_0F68 */
c0f3af97 4935 {
592d1631
L
4936 { Bad_Opcode },
4937 { Bad_Opcode },
ec6f095a 4938 { "vpunpckhbw", { XM, Vex, EXx }, 0 },
c0f3af97
L
4939 },
4940
592a252b 4941 /* PREFIX_VEX_0F69 */
c0f3af97 4942 {
592d1631
L
4943 { Bad_Opcode },
4944 { Bad_Opcode },
ec6f095a 4945 { "vpunpckhwd", { XM, Vex, EXx }, 0 },
c0f3af97
L
4946 },
4947
592a252b 4948 /* PREFIX_VEX_0F6A */
c0f3af97 4949 {
592d1631
L
4950 { Bad_Opcode },
4951 { Bad_Opcode },
ec6f095a 4952 { "vpunpckhdq", { XM, Vex, EXx }, 0 },
c0f3af97
L
4953 },
4954
592a252b 4955 /* PREFIX_VEX_0F6B */
c0f3af97 4956 {
592d1631
L
4957 { Bad_Opcode },
4958 { Bad_Opcode },
ec6f095a 4959 { "vpackssdw", { XM, Vex, EXx }, 0 },
c0f3af97
L
4960 },
4961
592a252b 4962 /* PREFIX_VEX_0F6C */
c0f3af97 4963 {
592d1631
L
4964 { Bad_Opcode },
4965 { Bad_Opcode },
ec6f095a 4966 { "vpunpcklqdq", { XM, Vex, EXx }, 0 },
c0f3af97
L
4967 },
4968
592a252b 4969 /* PREFIX_VEX_0F6D */
c0f3af97 4970 {
592d1631
L
4971 { Bad_Opcode },
4972 { Bad_Opcode },
ec6f095a 4973 { "vpunpckhqdq", { XM, Vex, EXx }, 0 },
c0f3af97
L
4974 },
4975
592a252b 4976 /* PREFIX_VEX_0F6E */
c0f3af97 4977 {
592d1631
L
4978 { Bad_Opcode },
4979 { Bad_Opcode },
592a252b 4980 { VEX_LEN_TABLE (VEX_LEN_0F6E_P_2) },
c0f3af97
L
4981 },
4982
592a252b 4983 /* PREFIX_VEX_0F6F */
c0f3af97 4984 {
592d1631 4985 { Bad_Opcode },
ec6f095a
L
4986 { "vmovdqu", { XM, EXx }, 0 },
4987 { "vmovdqa", { XM, EXx }, 0 },
c0f3af97
L
4988 },
4989
592a252b 4990 /* PREFIX_VEX_0F70 */
c0f3af97 4991 {
592d1631 4992 { Bad_Opcode },
ec6f095a
L
4993 { "vpshufhw", { XM, EXx, Ib }, 0 },
4994 { "vpshufd", { XM, EXx, Ib }, 0 },
4995 { "vpshuflw", { XM, EXx, Ib }, 0 },
c0f3af97
L
4996 },
4997
592a252b 4998 /* PREFIX_VEX_0F71_REG_2 */
c0f3af97 4999 {
592d1631
L
5000 { Bad_Opcode },
5001 { Bad_Opcode },
ec6f095a 5002 { "vpsrlw", { Vex, XS, Ib }, 0 },
c0f3af97
L
5003 },
5004
592a252b 5005 /* PREFIX_VEX_0F71_REG_4 */
c0f3af97 5006 {
592d1631
L
5007 { Bad_Opcode },
5008 { Bad_Opcode },
ec6f095a 5009 { "vpsraw", { Vex, XS, Ib }, 0 },
c0f3af97
L
5010 },
5011
592a252b 5012 /* PREFIX_VEX_0F71_REG_6 */
c0f3af97 5013 {
592d1631
L
5014 { Bad_Opcode },
5015 { Bad_Opcode },
ec6f095a 5016 { "vpsllw", { Vex, XS, Ib }, 0 },
c0f3af97
L
5017 },
5018
592a252b 5019 /* PREFIX_VEX_0F72_REG_2 */
c0f3af97 5020 {
592d1631
L
5021 { Bad_Opcode },
5022 { Bad_Opcode },
ec6f095a 5023 { "vpsrld", { Vex, XS, Ib }, 0 },
c0f3af97
L
5024 },
5025
592a252b 5026 /* PREFIX_VEX_0F72_REG_4 */
c0f3af97 5027 {
592d1631
L
5028 { Bad_Opcode },
5029 { Bad_Opcode },
ec6f095a 5030 { "vpsrad", { Vex, XS, Ib }, 0 },
c0f3af97
L
5031 },
5032
592a252b 5033 /* PREFIX_VEX_0F72_REG_6 */
c0f3af97 5034 {
592d1631
L
5035 { Bad_Opcode },
5036 { Bad_Opcode },
ec6f095a 5037 { "vpslld", { Vex, XS, Ib }, 0 },
c0f3af97
L
5038 },
5039
592a252b 5040 /* PREFIX_VEX_0F73_REG_2 */
c0f3af97 5041 {
592d1631
L
5042 { Bad_Opcode },
5043 { Bad_Opcode },
ec6f095a 5044 { "vpsrlq", { Vex, XS, Ib }, 0 },
c0f3af97
L
5045 },
5046
592a252b 5047 /* PREFIX_VEX_0F73_REG_3 */
c0f3af97 5048 {
592d1631
L
5049 { Bad_Opcode },
5050 { Bad_Opcode },
ec6f095a 5051 { "vpsrldq", { Vex, XS, Ib }, 0 },
c0f3af97
L
5052 },
5053
592a252b 5054 /* PREFIX_VEX_0F73_REG_6 */
c0f3af97 5055 {
592d1631
L
5056 { Bad_Opcode },
5057 { Bad_Opcode },
ec6f095a 5058 { "vpsllq", { Vex, XS, Ib }, 0 },
c0f3af97
L
5059 },
5060
592a252b 5061 /* PREFIX_VEX_0F73_REG_7 */
c0f3af97 5062 {
592d1631
L
5063 { Bad_Opcode },
5064 { Bad_Opcode },
ec6f095a 5065 { "vpslldq", { Vex, XS, Ib }, 0 },
c0f3af97
L
5066 },
5067
592a252b 5068 /* PREFIX_VEX_0F74 */
c0f3af97 5069 {
592d1631
L
5070 { Bad_Opcode },
5071 { Bad_Opcode },
ec6f095a 5072 { "vpcmpeqb", { XM, Vex, EXx }, 0 },
c0f3af97
L
5073 },
5074
592a252b 5075 /* PREFIX_VEX_0F75 */
c0f3af97 5076 {
592d1631
L
5077 { Bad_Opcode },
5078 { Bad_Opcode },
ec6f095a 5079 { "vpcmpeqw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5080 },
5081
592a252b 5082 /* PREFIX_VEX_0F76 */
c0f3af97 5083 {
592d1631
L
5084 { Bad_Opcode },
5085 { Bad_Opcode },
ec6f095a 5086 { "vpcmpeqd", { XM, Vex, EXx }, 0 },
c0f3af97
L
5087 },
5088
592a252b 5089 /* PREFIX_VEX_0F77 */
c0f3af97 5090 {
ec6f095a 5091 { VEX_LEN_TABLE (VEX_LEN_0F77_P_0) },
c0f3af97
L
5092 },
5093
592a252b 5094 /* PREFIX_VEX_0F7C */
c0f3af97 5095 {
592d1631
L
5096 { Bad_Opcode },
5097 { Bad_Opcode },
ec6f095a
L
5098 { "vhaddpd", { XM, Vex, EXx }, 0 },
5099 { "vhaddps", { XM, Vex, EXx }, 0 },
c0f3af97
L
5100 },
5101
592a252b 5102 /* PREFIX_VEX_0F7D */
c0f3af97 5103 {
592d1631
L
5104 { Bad_Opcode },
5105 { Bad_Opcode },
ec6f095a
L
5106 { "vhsubpd", { XM, Vex, EXx }, 0 },
5107 { "vhsubps", { XM, Vex, EXx }, 0 },
c0f3af97
L
5108 },
5109
592a252b 5110 /* PREFIX_VEX_0F7E */
c0f3af97 5111 {
592d1631 5112 { Bad_Opcode },
592a252b
L
5113 { VEX_LEN_TABLE (VEX_LEN_0F7E_P_1) },
5114 { VEX_LEN_TABLE (VEX_LEN_0F7E_P_2) },
c0f3af97
L
5115 },
5116
592a252b 5117 /* PREFIX_VEX_0F7F */
c0f3af97 5118 {
592d1631 5119 { Bad_Opcode },
ec6f095a
L
5120 { "vmovdqu", { EXxS, XM }, 0 },
5121 { "vmovdqa", { EXxS, XM }, 0 },
c0f3af97
L
5122 },
5123
43234a1e
L
5124 /* PREFIX_VEX_0F90 */
5125 {
5126 { VEX_LEN_TABLE (VEX_LEN_0F90_P_0) },
1ba585e8
IT
5127 { Bad_Opcode },
5128 { VEX_LEN_TABLE (VEX_LEN_0F90_P_2) },
43234a1e
L
5129 },
5130
5131 /* PREFIX_VEX_0F91 */
5132 {
5133 { VEX_LEN_TABLE (VEX_LEN_0F91_P_0) },
1ba585e8
IT
5134 { Bad_Opcode },
5135 { VEX_LEN_TABLE (VEX_LEN_0F91_P_2) },
43234a1e
L
5136 },
5137
5138 /* PREFIX_VEX_0F92 */
5139 {
5140 { VEX_LEN_TABLE (VEX_LEN_0F92_P_0) },
1ba585e8 5141 { Bad_Opcode },
90a915bf 5142 { VEX_LEN_TABLE (VEX_LEN_0F92_P_2) },
1ba585e8 5143 { VEX_LEN_TABLE (VEX_LEN_0F92_P_3) },
43234a1e
L
5144 },
5145
5146 /* PREFIX_VEX_0F93 */
5147 {
5148 { VEX_LEN_TABLE (VEX_LEN_0F93_P_0) },
1ba585e8 5149 { Bad_Opcode },
90a915bf 5150 { VEX_LEN_TABLE (VEX_LEN_0F93_P_2) },
1ba585e8 5151 { VEX_LEN_TABLE (VEX_LEN_0F93_P_3) },
43234a1e
L
5152 },
5153
5154 /* PREFIX_VEX_0F98 */
5155 {
5156 { VEX_LEN_TABLE (VEX_LEN_0F98_P_0) },
1ba585e8
IT
5157 { Bad_Opcode },
5158 { VEX_LEN_TABLE (VEX_LEN_0F98_P_2) },
5159 },
5160
5161 /* PREFIX_VEX_0F99 */
5162 {
5163 { VEX_LEN_TABLE (VEX_LEN_0F99_P_0) },
5164 { Bad_Opcode },
5165 { VEX_LEN_TABLE (VEX_LEN_0F99_P_2) },
43234a1e
L
5166 },
5167
592a252b 5168 /* PREFIX_VEX_0FC2 */
c0f3af97 5169 {
ec6f095a
L
5170 { "vcmpps", { XM, Vex, EXx, VCMP }, 0 },
5171 { "vcmpss", { XMScalar, VexScalar, EXdScalar, VCMP }, 0 },
5172 { "vcmppd", { XM, Vex, EXx, VCMP }, 0 },
5173 { "vcmpsd", { XMScalar, VexScalar, EXqScalar, VCMP }, 0 },
c0f3af97
L
5174 },
5175
592a252b 5176 /* PREFIX_VEX_0FC4 */
c0f3af97 5177 {
592d1631
L
5178 { Bad_Opcode },
5179 { Bad_Opcode },
592a252b 5180 { VEX_LEN_TABLE (VEX_LEN_0FC4_P_2) },
c0f3af97
L
5181 },
5182
592a252b 5183 /* PREFIX_VEX_0FC5 */
c0f3af97 5184 {
592d1631
L
5185 { Bad_Opcode },
5186 { Bad_Opcode },
592a252b 5187 { VEX_LEN_TABLE (VEX_LEN_0FC5_P_2) },
c0f3af97
L
5188 },
5189
592a252b 5190 /* PREFIX_VEX_0FD0 */
c0f3af97 5191 {
592d1631
L
5192 { Bad_Opcode },
5193 { Bad_Opcode },
ec6f095a
L
5194 { "vaddsubpd", { XM, Vex, EXx }, 0 },
5195 { "vaddsubps", { XM, Vex, EXx }, 0 },
c0f3af97
L
5196 },
5197
592a252b 5198 /* PREFIX_VEX_0FD1 */
c0f3af97 5199 {
592d1631
L
5200 { Bad_Opcode },
5201 { Bad_Opcode },
ec6f095a 5202 { "vpsrlw", { XM, Vex, EXxmm }, 0 },
c0f3af97
L
5203 },
5204
592a252b 5205 /* PREFIX_VEX_0FD2 */
c0f3af97 5206 {
592d1631
L
5207 { Bad_Opcode },
5208 { Bad_Opcode },
ec6f095a 5209 { "vpsrld", { XM, Vex, EXxmm }, 0 },
c0f3af97
L
5210 },
5211
592a252b 5212 /* PREFIX_VEX_0FD3 */
c0f3af97 5213 {
592d1631
L
5214 { Bad_Opcode },
5215 { Bad_Opcode },
ec6f095a 5216 { "vpsrlq", { XM, Vex, EXxmm }, 0 },
c0f3af97
L
5217 },
5218
592a252b 5219 /* PREFIX_VEX_0FD4 */
c0f3af97 5220 {
592d1631
L
5221 { Bad_Opcode },
5222 { Bad_Opcode },
ec6f095a 5223 { "vpaddq", { XM, Vex, EXx }, 0 },
c0f3af97
L
5224 },
5225
592a252b 5226 /* PREFIX_VEX_0FD5 */
c0f3af97 5227 {
592d1631
L
5228 { Bad_Opcode },
5229 { Bad_Opcode },
ec6f095a 5230 { "vpmullw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5231 },
5232
592a252b 5233 /* PREFIX_VEX_0FD6 */
c0f3af97 5234 {
592d1631
L
5235 { Bad_Opcode },
5236 { Bad_Opcode },
592a252b 5237 { VEX_LEN_TABLE (VEX_LEN_0FD6_P_2) },
c0f3af97
L
5238 },
5239
592a252b 5240 /* PREFIX_VEX_0FD7 */
c0f3af97 5241 {
592d1631
L
5242 { Bad_Opcode },
5243 { Bad_Opcode },
592a252b 5244 { MOD_TABLE (MOD_VEX_0FD7_PREFIX_2) },
c0f3af97
L
5245 },
5246
592a252b 5247 /* PREFIX_VEX_0FD8 */
c0f3af97 5248 {
592d1631
L
5249 { Bad_Opcode },
5250 { Bad_Opcode },
ec6f095a 5251 { "vpsubusb", { XM, Vex, EXx }, 0 },
c0f3af97
L
5252 },
5253
592a252b 5254 /* PREFIX_VEX_0FD9 */
c0f3af97 5255 {
592d1631
L
5256 { Bad_Opcode },
5257 { Bad_Opcode },
ec6f095a 5258 { "vpsubusw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5259 },
5260
592a252b 5261 /* PREFIX_VEX_0FDA */
c0f3af97 5262 {
592d1631
L
5263 { Bad_Opcode },
5264 { Bad_Opcode },
ec6f095a 5265 { "vpminub", { XM, Vex, EXx }, 0 },
c0f3af97
L
5266 },
5267
592a252b 5268 /* PREFIX_VEX_0FDB */
c0f3af97 5269 {
592d1631
L
5270 { Bad_Opcode },
5271 { Bad_Opcode },
ec6f095a 5272 { "vpand", { XM, Vex, EXx }, 0 },
c0f3af97
L
5273 },
5274
592a252b 5275 /* PREFIX_VEX_0FDC */
c0f3af97 5276 {
592d1631
L
5277 { Bad_Opcode },
5278 { Bad_Opcode },
ec6f095a 5279 { "vpaddusb", { XM, Vex, EXx }, 0 },
c0f3af97
L
5280 },
5281
592a252b 5282 /* PREFIX_VEX_0FDD */
c0f3af97 5283 {
592d1631
L
5284 { Bad_Opcode },
5285 { Bad_Opcode },
ec6f095a 5286 { "vpaddusw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5287 },
5288
592a252b 5289 /* PREFIX_VEX_0FDE */
c0f3af97 5290 {
592d1631
L
5291 { Bad_Opcode },
5292 { Bad_Opcode },
ec6f095a 5293 { "vpmaxub", { XM, Vex, EXx }, 0 },
c0f3af97
L
5294 },
5295
592a252b 5296 /* PREFIX_VEX_0FDF */
c0f3af97 5297 {
592d1631
L
5298 { Bad_Opcode },
5299 { Bad_Opcode },
ec6f095a 5300 { "vpandn", { XM, Vex, EXx }, 0 },
c0f3af97
L
5301 },
5302
592a252b 5303 /* PREFIX_VEX_0FE0 */
c0f3af97 5304 {
592d1631
L
5305 { Bad_Opcode },
5306 { Bad_Opcode },
ec6f095a 5307 { "vpavgb", { XM, Vex, EXx }, 0 },
c0f3af97
L
5308 },
5309
592a252b 5310 /* PREFIX_VEX_0FE1 */
c0f3af97 5311 {
592d1631
L
5312 { Bad_Opcode },
5313 { Bad_Opcode },
ec6f095a 5314 { "vpsraw", { XM, Vex, EXxmm }, 0 },
c0f3af97
L
5315 },
5316
592a252b 5317 /* PREFIX_VEX_0FE2 */
c0f3af97 5318 {
592d1631
L
5319 { Bad_Opcode },
5320 { Bad_Opcode },
ec6f095a 5321 { "vpsrad", { XM, Vex, EXxmm }, 0 },
c0f3af97
L
5322 },
5323
592a252b 5324 /* PREFIX_VEX_0FE3 */
c0f3af97 5325 {
592d1631
L
5326 { Bad_Opcode },
5327 { Bad_Opcode },
ec6f095a 5328 { "vpavgw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5329 },
5330
592a252b 5331 /* PREFIX_VEX_0FE4 */
c0f3af97 5332 {
592d1631
L
5333 { Bad_Opcode },
5334 { Bad_Opcode },
ec6f095a 5335 { "vpmulhuw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5336 },
5337
592a252b 5338 /* PREFIX_VEX_0FE5 */
c0f3af97 5339 {
592d1631
L
5340 { Bad_Opcode },
5341 { Bad_Opcode },
ec6f095a 5342 { "vpmulhw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5343 },
5344
592a252b 5345 /* PREFIX_VEX_0FE6 */
c0f3af97 5346 {
592d1631 5347 { Bad_Opcode },
ec6f095a
L
5348 { "vcvtdq2pd", { XM, EXxmmq }, 0 },
5349 { "vcvttpd2dq%XY", { XMM, EXx }, 0 },
5350 { "vcvtpd2dq%XY", { XMM, EXx }, 0 },
c0f3af97
L
5351 },
5352
592a252b 5353 /* PREFIX_VEX_0FE7 */
c0f3af97 5354 {
592d1631
L
5355 { Bad_Opcode },
5356 { Bad_Opcode },
592a252b 5357 { MOD_TABLE (MOD_VEX_0FE7_PREFIX_2) },
c0f3af97
L
5358 },
5359
592a252b 5360 /* PREFIX_VEX_0FE8 */
c0f3af97 5361 {
592d1631
L
5362 { Bad_Opcode },
5363 { Bad_Opcode },
ec6f095a 5364 { "vpsubsb", { XM, Vex, EXx }, 0 },
c0f3af97
L
5365 },
5366
592a252b 5367 /* PREFIX_VEX_0FE9 */
c0f3af97 5368 {
592d1631
L
5369 { Bad_Opcode },
5370 { Bad_Opcode },
ec6f095a 5371 { "vpsubsw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5372 },
5373
592a252b 5374 /* PREFIX_VEX_0FEA */
c0f3af97 5375 {
592d1631
L
5376 { Bad_Opcode },
5377 { Bad_Opcode },
ec6f095a 5378 { "vpminsw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5379 },
5380
592a252b 5381 /* PREFIX_VEX_0FEB */
c0f3af97 5382 {
592d1631
L
5383 { Bad_Opcode },
5384 { Bad_Opcode },
ec6f095a 5385 { "vpor", { XM, Vex, EXx }, 0 },
c0f3af97
L
5386 },
5387
592a252b 5388 /* PREFIX_VEX_0FEC */
c0f3af97 5389 {
592d1631
L
5390 { Bad_Opcode },
5391 { Bad_Opcode },
ec6f095a 5392 { "vpaddsb", { XM, Vex, EXx }, 0 },
c0f3af97
L
5393 },
5394
592a252b 5395 /* PREFIX_VEX_0FED */
c0f3af97 5396 {
592d1631
L
5397 { Bad_Opcode },
5398 { Bad_Opcode },
ec6f095a 5399 { "vpaddsw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5400 },
5401
592a252b 5402 /* PREFIX_VEX_0FEE */
c0f3af97 5403 {
592d1631
L
5404 { Bad_Opcode },
5405 { Bad_Opcode },
ec6f095a 5406 { "vpmaxsw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5407 },
5408
592a252b 5409 /* PREFIX_VEX_0FEF */
c0f3af97 5410 {
592d1631
L
5411 { Bad_Opcode },
5412 { Bad_Opcode },
ec6f095a 5413 { "vpxor", { XM, Vex, EXx }, 0 },
c0f3af97
L
5414 },
5415
592a252b 5416 /* PREFIX_VEX_0FF0 */
c0f3af97 5417 {
592d1631
L
5418 { Bad_Opcode },
5419 { Bad_Opcode },
5420 { Bad_Opcode },
592a252b 5421 { MOD_TABLE (MOD_VEX_0FF0_PREFIX_3) },
c0f3af97
L
5422 },
5423
592a252b 5424 /* PREFIX_VEX_0FF1 */
c0f3af97 5425 {
592d1631
L
5426 { Bad_Opcode },
5427 { Bad_Opcode },
ec6f095a 5428 { "vpsllw", { XM, Vex, EXxmm }, 0 },
c0f3af97
L
5429 },
5430
592a252b 5431 /* PREFIX_VEX_0FF2 */
c0f3af97 5432 {
592d1631
L
5433 { Bad_Opcode },
5434 { Bad_Opcode },
ec6f095a 5435 { "vpslld", { XM, Vex, EXxmm }, 0 },
c0f3af97
L
5436 },
5437
592a252b 5438 /* PREFIX_VEX_0FF3 */
c0f3af97 5439 {
592d1631
L
5440 { Bad_Opcode },
5441 { Bad_Opcode },
ec6f095a 5442 { "vpsllq", { XM, Vex, EXxmm }, 0 },
c0f3af97
L
5443 },
5444
592a252b 5445 /* PREFIX_VEX_0FF4 */
c0f3af97 5446 {
592d1631
L
5447 { Bad_Opcode },
5448 { Bad_Opcode },
ec6f095a 5449 { "vpmuludq", { XM, Vex, EXx }, 0 },
c0f3af97
L
5450 },
5451
592a252b 5452 /* PREFIX_VEX_0FF5 */
c0f3af97 5453 {
592d1631
L
5454 { Bad_Opcode },
5455 { Bad_Opcode },
ec6f095a 5456 { "vpmaddwd", { XM, Vex, EXx }, 0 },
c0f3af97
L
5457 },
5458
592a252b 5459 /* PREFIX_VEX_0FF6 */
c0f3af97 5460 {
592d1631
L
5461 { Bad_Opcode },
5462 { Bad_Opcode },
ec6f095a 5463 { "vpsadbw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5464 },
5465
592a252b 5466 /* PREFIX_VEX_0FF7 */
c0f3af97 5467 {
592d1631
L
5468 { Bad_Opcode },
5469 { Bad_Opcode },
592a252b 5470 { VEX_LEN_TABLE (VEX_LEN_0FF7_P_2) },
c0f3af97
L
5471 },
5472
592a252b 5473 /* PREFIX_VEX_0FF8 */
c0f3af97 5474 {
592d1631
L
5475 { Bad_Opcode },
5476 { Bad_Opcode },
ec6f095a 5477 { "vpsubb", { XM, Vex, EXx }, 0 },
c0f3af97
L
5478 },
5479
592a252b 5480 /* PREFIX_VEX_0FF9 */
c0f3af97 5481 {
592d1631
L
5482 { Bad_Opcode },
5483 { Bad_Opcode },
ec6f095a 5484 { "vpsubw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5485 },
5486
592a252b 5487 /* PREFIX_VEX_0FFA */
c0f3af97 5488 {
592d1631
L
5489 { Bad_Opcode },
5490 { Bad_Opcode },
ec6f095a 5491 { "vpsubd", { XM, Vex, EXx }, 0 },
c0f3af97
L
5492 },
5493
592a252b 5494 /* PREFIX_VEX_0FFB */
c0f3af97 5495 {
592d1631
L
5496 { Bad_Opcode },
5497 { Bad_Opcode },
ec6f095a 5498 { "vpsubq", { XM, Vex, EXx }, 0 },
c0f3af97
L
5499 },
5500
592a252b 5501 /* PREFIX_VEX_0FFC */
c0f3af97 5502 {
592d1631
L
5503 { Bad_Opcode },
5504 { Bad_Opcode },
ec6f095a 5505 { "vpaddb", { XM, Vex, EXx }, 0 },
c0f3af97
L
5506 },
5507
592a252b 5508 /* PREFIX_VEX_0FFD */
c0f3af97 5509 {
592d1631
L
5510 { Bad_Opcode },
5511 { Bad_Opcode },
ec6f095a 5512 { "vpaddw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5513 },
5514
592a252b 5515 /* PREFIX_VEX_0FFE */
c0f3af97 5516 {
592d1631
L
5517 { Bad_Opcode },
5518 { Bad_Opcode },
ec6f095a 5519 { "vpaddd", { XM, Vex, EXx }, 0 },
c0f3af97
L
5520 },
5521
592a252b 5522 /* PREFIX_VEX_0F3800 */
c0f3af97 5523 {
592d1631
L
5524 { Bad_Opcode },
5525 { Bad_Opcode },
ec6f095a 5526 { "vpshufb", { XM, Vex, EXx }, 0 },
c0f3af97
L
5527 },
5528
592a252b 5529 /* PREFIX_VEX_0F3801 */
c0f3af97 5530 {
592d1631
L
5531 { Bad_Opcode },
5532 { Bad_Opcode },
ec6f095a 5533 { "vphaddw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5534 },
5535
592a252b 5536 /* PREFIX_VEX_0F3802 */
c0f3af97 5537 {
592d1631
L
5538 { Bad_Opcode },
5539 { Bad_Opcode },
ec6f095a 5540 { "vphaddd", { XM, Vex, EXx }, 0 },
c0f3af97
L
5541 },
5542
592a252b 5543 /* PREFIX_VEX_0F3803 */
c0f3af97 5544 {
592d1631
L
5545 { Bad_Opcode },
5546 { Bad_Opcode },
ec6f095a 5547 { "vphaddsw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5548 },
5549
592a252b 5550 /* PREFIX_VEX_0F3804 */
c0f3af97 5551 {
592d1631
L
5552 { Bad_Opcode },
5553 { Bad_Opcode },
ec6f095a 5554 { "vpmaddubsw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5555 },
5556
592a252b 5557 /* PREFIX_VEX_0F3805 */
c0f3af97 5558 {
592d1631
L
5559 { Bad_Opcode },
5560 { Bad_Opcode },
ec6f095a 5561 { "vphsubw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5562 },
5563
592a252b 5564 /* PREFIX_VEX_0F3806 */
c0f3af97 5565 {
592d1631
L
5566 { Bad_Opcode },
5567 { Bad_Opcode },
ec6f095a 5568 { "vphsubd", { XM, Vex, EXx }, 0 },
c0f3af97
L
5569 },
5570
592a252b 5571 /* PREFIX_VEX_0F3807 */
c0f3af97 5572 {
592d1631
L
5573 { Bad_Opcode },
5574 { Bad_Opcode },
ec6f095a 5575 { "vphsubsw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5576 },
5577
592a252b 5578 /* PREFIX_VEX_0F3808 */
c0f3af97 5579 {
592d1631
L
5580 { Bad_Opcode },
5581 { Bad_Opcode },
ec6f095a 5582 { "vpsignb", { XM, Vex, EXx }, 0 },
c0f3af97
L
5583 },
5584
592a252b 5585 /* PREFIX_VEX_0F3809 */
c0f3af97 5586 {
592d1631
L
5587 { Bad_Opcode },
5588 { Bad_Opcode },
ec6f095a 5589 { "vpsignw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5590 },
5591
592a252b 5592 /* PREFIX_VEX_0F380A */
c0f3af97 5593 {
592d1631
L
5594 { Bad_Opcode },
5595 { Bad_Opcode },
ec6f095a 5596 { "vpsignd", { XM, Vex, EXx }, 0 },
c0f3af97
L
5597 },
5598
592a252b 5599 /* PREFIX_VEX_0F380B */
c0f3af97 5600 {
592d1631
L
5601 { Bad_Opcode },
5602 { Bad_Opcode },
ec6f095a 5603 { "vpmulhrsw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5604 },
5605
592a252b 5606 /* PREFIX_VEX_0F380C */
c0f3af97 5607 {
592d1631
L
5608 { Bad_Opcode },
5609 { Bad_Opcode },
592a252b 5610 { VEX_W_TABLE (VEX_W_0F380C_P_2) },
c0f3af97
L
5611 },
5612
592a252b 5613 /* PREFIX_VEX_0F380D */
c0f3af97 5614 {
592d1631
L
5615 { Bad_Opcode },
5616 { Bad_Opcode },
592a252b 5617 { VEX_W_TABLE (VEX_W_0F380D_P_2) },
c0f3af97
L
5618 },
5619
592a252b 5620 /* PREFIX_VEX_0F380E */
c0f3af97 5621 {
592d1631
L
5622 { Bad_Opcode },
5623 { Bad_Opcode },
592a252b 5624 { VEX_W_TABLE (VEX_W_0F380E_P_2) },
c0f3af97
L
5625 },
5626
592a252b 5627 /* PREFIX_VEX_0F380F */
c0f3af97 5628 {
592d1631
L
5629 { Bad_Opcode },
5630 { Bad_Opcode },
592a252b 5631 { VEX_W_TABLE (VEX_W_0F380F_P_2) },
c0f3af97
L
5632 },
5633
592a252b 5634 /* PREFIX_VEX_0F3813 */
c7b8aa3a
L
5635 {
5636 { Bad_Opcode },
5637 { Bad_Opcode },
bf890a93 5638 { "vcvtph2ps", { XM, EXxmmq }, 0 },
c7b8aa3a
L
5639 },
5640
6c30d220
L
5641 /* PREFIX_VEX_0F3816 */
5642 {
5643 { Bad_Opcode },
5644 { Bad_Opcode },
5645 { VEX_LEN_TABLE (VEX_LEN_0F3816_P_2) },
5646 },
5647
592a252b 5648 /* PREFIX_VEX_0F3817 */
c0f3af97 5649 {
592d1631
L
5650 { Bad_Opcode },
5651 { Bad_Opcode },
ec6f095a 5652 { "vptest", { XM, EXx }, 0 },
c0f3af97
L
5653 },
5654
592a252b 5655 /* PREFIX_VEX_0F3818 */
c0f3af97 5656 {
592d1631
L
5657 { Bad_Opcode },
5658 { Bad_Opcode },
6c30d220 5659 { VEX_W_TABLE (VEX_W_0F3818_P_2) },
c0f3af97
L
5660 },
5661
592a252b 5662 /* PREFIX_VEX_0F3819 */
c0f3af97 5663 {
592d1631
L
5664 { Bad_Opcode },
5665 { Bad_Opcode },
6c30d220 5666 { VEX_LEN_TABLE (VEX_LEN_0F3819_P_2) },
c0f3af97
L
5667 },
5668
592a252b 5669 /* PREFIX_VEX_0F381A */
c0f3af97 5670 {
592d1631
L
5671 { Bad_Opcode },
5672 { Bad_Opcode },
592a252b 5673 { MOD_TABLE (MOD_VEX_0F381A_PREFIX_2) },
c0f3af97
L
5674 },
5675
592a252b 5676 /* PREFIX_VEX_0F381C */
c0f3af97 5677 {
592d1631
L
5678 { Bad_Opcode },
5679 { Bad_Opcode },
ec6f095a 5680 { "vpabsb", { XM, EXx }, 0 },
c0f3af97
L
5681 },
5682
592a252b 5683 /* PREFIX_VEX_0F381D */
c0f3af97 5684 {
592d1631
L
5685 { Bad_Opcode },
5686 { Bad_Opcode },
ec6f095a 5687 { "vpabsw", { XM, EXx }, 0 },
c0f3af97
L
5688 },
5689
592a252b 5690 /* PREFIX_VEX_0F381E */
c0f3af97 5691 {
592d1631
L
5692 { Bad_Opcode },
5693 { Bad_Opcode },
ec6f095a 5694 { "vpabsd", { XM, EXx }, 0 },
c0f3af97
L
5695 },
5696
592a252b 5697 /* PREFIX_VEX_0F3820 */
c0f3af97 5698 {
592d1631
L
5699 { Bad_Opcode },
5700 { Bad_Opcode },
ec6f095a 5701 { "vpmovsxbw", { XM, EXxmmq }, 0 },
c0f3af97
L
5702 },
5703
592a252b 5704 /* PREFIX_VEX_0F3821 */
c0f3af97 5705 {
592d1631
L
5706 { Bad_Opcode },
5707 { Bad_Opcode },
ec6f095a 5708 { "vpmovsxbd", { XM, EXxmmqd }, 0 },
c0f3af97
L
5709 },
5710
592a252b 5711 /* PREFIX_VEX_0F3822 */
c0f3af97 5712 {
592d1631
L
5713 { Bad_Opcode },
5714 { Bad_Opcode },
ec6f095a 5715 { "vpmovsxbq", { XM, EXxmmdw }, 0 },
c0f3af97
L
5716 },
5717
592a252b 5718 /* PREFIX_VEX_0F3823 */
c0f3af97 5719 {
592d1631
L
5720 { Bad_Opcode },
5721 { Bad_Opcode },
ec6f095a 5722 { "vpmovsxwd", { XM, EXxmmq }, 0 },
c0f3af97
L
5723 },
5724
592a252b 5725 /* PREFIX_VEX_0F3824 */
c0f3af97 5726 {
592d1631
L
5727 { Bad_Opcode },
5728 { Bad_Opcode },
ec6f095a 5729 { "vpmovsxwq", { XM, EXxmmqd }, 0 },
c0f3af97
L
5730 },
5731
592a252b 5732 /* PREFIX_VEX_0F3825 */
c0f3af97 5733 {
592d1631
L
5734 { Bad_Opcode },
5735 { Bad_Opcode },
ec6f095a 5736 { "vpmovsxdq", { XM, EXxmmq }, 0 },
c0f3af97
L
5737 },
5738
592a252b 5739 /* PREFIX_VEX_0F3828 */
c0f3af97 5740 {
592d1631
L
5741 { Bad_Opcode },
5742 { Bad_Opcode },
ec6f095a 5743 { "vpmuldq", { XM, Vex, EXx }, 0 },
c0f3af97
L
5744 },
5745
592a252b 5746 /* PREFIX_VEX_0F3829 */
c0f3af97 5747 {
592d1631
L
5748 { Bad_Opcode },
5749 { Bad_Opcode },
ec6f095a 5750 { "vpcmpeqq", { XM, Vex, EXx }, 0 },
c0f3af97
L
5751 },
5752
592a252b 5753 /* PREFIX_VEX_0F382A */
c0f3af97 5754 {
592d1631
L
5755 { Bad_Opcode },
5756 { Bad_Opcode },
592a252b 5757 { MOD_TABLE (MOD_VEX_0F382A_PREFIX_2) },
c0f3af97
L
5758 },
5759
592a252b 5760 /* PREFIX_VEX_0F382B */
c0f3af97 5761 {
592d1631
L
5762 { Bad_Opcode },
5763 { Bad_Opcode },
ec6f095a 5764 { "vpackusdw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5765 },
5766
592a252b 5767 /* PREFIX_VEX_0F382C */
c0f3af97 5768 {
592d1631
L
5769 { Bad_Opcode },
5770 { Bad_Opcode },
592a252b 5771 { MOD_TABLE (MOD_VEX_0F382C_PREFIX_2) },
c0f3af97
L
5772 },
5773
592a252b 5774 /* PREFIX_VEX_0F382D */
c0f3af97 5775 {
592d1631
L
5776 { Bad_Opcode },
5777 { Bad_Opcode },
592a252b 5778 { MOD_TABLE (MOD_VEX_0F382D_PREFIX_2) },
c0f3af97
L
5779 },
5780
592a252b 5781 /* PREFIX_VEX_0F382E */
c0f3af97 5782 {
592d1631
L
5783 { Bad_Opcode },
5784 { Bad_Opcode },
592a252b 5785 { MOD_TABLE (MOD_VEX_0F382E_PREFIX_2) },
c0f3af97
L
5786 },
5787
592a252b 5788 /* PREFIX_VEX_0F382F */
c0f3af97 5789 {
592d1631
L
5790 { Bad_Opcode },
5791 { Bad_Opcode },
592a252b 5792 { MOD_TABLE (MOD_VEX_0F382F_PREFIX_2) },
c0f3af97
L
5793 },
5794
592a252b 5795 /* PREFIX_VEX_0F3830 */
c0f3af97 5796 {
592d1631
L
5797 { Bad_Opcode },
5798 { Bad_Opcode },
ec6f095a 5799 { "vpmovzxbw", { XM, EXxmmq }, 0 },
c0f3af97
L
5800 },
5801
592a252b 5802 /* PREFIX_VEX_0F3831 */
c0f3af97 5803 {
592d1631
L
5804 { Bad_Opcode },
5805 { Bad_Opcode },
ec6f095a 5806 { "vpmovzxbd", { XM, EXxmmqd }, 0 },
c0f3af97
L
5807 },
5808
592a252b 5809 /* PREFIX_VEX_0F3832 */
c0f3af97 5810 {
592d1631
L
5811 { Bad_Opcode },
5812 { Bad_Opcode },
ec6f095a 5813 { "vpmovzxbq", { XM, EXxmmdw }, 0 },
c0f3af97
L
5814 },
5815
592a252b 5816 /* PREFIX_VEX_0F3833 */
c0f3af97 5817 {
592d1631
L
5818 { Bad_Opcode },
5819 { Bad_Opcode },
ec6f095a 5820 { "vpmovzxwd", { XM, EXxmmq }, 0 },
c0f3af97
L
5821 },
5822
592a252b 5823 /* PREFIX_VEX_0F3834 */
c0f3af97 5824 {
592d1631
L
5825 { Bad_Opcode },
5826 { Bad_Opcode },
ec6f095a 5827 { "vpmovzxwq", { XM, EXxmmqd }, 0 },
c0f3af97
L
5828 },
5829
592a252b 5830 /* PREFIX_VEX_0F3835 */
c0f3af97 5831 {
592d1631
L
5832 { Bad_Opcode },
5833 { Bad_Opcode },
ec6f095a 5834 { "vpmovzxdq", { XM, EXxmmq }, 0 },
6c30d220
L
5835 },
5836
5837 /* PREFIX_VEX_0F3836 */
5838 {
5839 { Bad_Opcode },
5840 { Bad_Opcode },
5841 { VEX_LEN_TABLE (VEX_LEN_0F3836_P_2) },
c0f3af97
L
5842 },
5843
592a252b 5844 /* PREFIX_VEX_0F3837 */
c0f3af97 5845 {
592d1631
L
5846 { Bad_Opcode },
5847 { Bad_Opcode },
ec6f095a 5848 { "vpcmpgtq", { XM, Vex, EXx }, 0 },
c0f3af97
L
5849 },
5850
592a252b 5851 /* PREFIX_VEX_0F3838 */
c0f3af97 5852 {
592d1631
L
5853 { Bad_Opcode },
5854 { Bad_Opcode },
ec6f095a 5855 { "vpminsb", { XM, Vex, EXx }, 0 },
c0f3af97
L
5856 },
5857
592a252b 5858 /* PREFIX_VEX_0F3839 */
c0f3af97 5859 {
592d1631
L
5860 { Bad_Opcode },
5861 { Bad_Opcode },
ec6f095a 5862 { "vpminsd", { XM, Vex, EXx }, 0 },
c0f3af97
L
5863 },
5864
592a252b 5865 /* PREFIX_VEX_0F383A */
c0f3af97 5866 {
592d1631
L
5867 { Bad_Opcode },
5868 { Bad_Opcode },
ec6f095a 5869 { "vpminuw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5870 },
5871
592a252b 5872 /* PREFIX_VEX_0F383B */
c0f3af97 5873 {
592d1631
L
5874 { Bad_Opcode },
5875 { Bad_Opcode },
ec6f095a 5876 { "vpminud", { XM, Vex, EXx }, 0 },
c0f3af97
L
5877 },
5878
592a252b 5879 /* PREFIX_VEX_0F383C */
c0f3af97 5880 {
592d1631
L
5881 { Bad_Opcode },
5882 { Bad_Opcode },
ec6f095a 5883 { "vpmaxsb", { XM, Vex, EXx }, 0 },
c0f3af97
L
5884 },
5885
592a252b 5886 /* PREFIX_VEX_0F383D */
c0f3af97 5887 {
592d1631
L
5888 { Bad_Opcode },
5889 { Bad_Opcode },
ec6f095a 5890 { "vpmaxsd", { XM, Vex, EXx }, 0 },
c0f3af97
L
5891 },
5892
592a252b 5893 /* PREFIX_VEX_0F383E */
c0f3af97 5894 {
592d1631
L
5895 { Bad_Opcode },
5896 { Bad_Opcode },
ec6f095a 5897 { "vpmaxuw", { XM, Vex, EXx }, 0 },
c0f3af97
L
5898 },
5899
592a252b 5900 /* PREFIX_VEX_0F383F */
c0f3af97 5901 {
592d1631
L
5902 { Bad_Opcode },
5903 { Bad_Opcode },
ec6f095a 5904 { "vpmaxud", { XM, Vex, EXx }, 0 },
c0f3af97
L
5905 },
5906
592a252b 5907 /* PREFIX_VEX_0F3840 */
c0f3af97 5908 {
592d1631
L
5909 { Bad_Opcode },
5910 { Bad_Opcode },
ec6f095a 5911 { "vpmulld", { XM, Vex, EXx }, 0 },
c0f3af97
L
5912 },
5913
592a252b 5914 /* PREFIX_VEX_0F3841 */
c0f3af97 5915 {
592d1631
L
5916 { Bad_Opcode },
5917 { Bad_Opcode },
592a252b 5918 { VEX_LEN_TABLE (VEX_LEN_0F3841_P_2) },
c0f3af97
L
5919 },
5920
6c30d220
L
5921 /* PREFIX_VEX_0F3845 */
5922 {
5923 { Bad_Opcode },
5924 { Bad_Opcode },
bf890a93 5925 { "vpsrlv%LW", { XM, Vex, EXx }, 0 },
6c30d220
L
5926 },
5927
5928 /* PREFIX_VEX_0F3846 */
5929 {
5930 { Bad_Opcode },
5931 { Bad_Opcode },
5932 { VEX_W_TABLE (VEX_W_0F3846_P_2) },
5933 },
5934
5935 /* PREFIX_VEX_0F3847 */
5936 {
5937 { Bad_Opcode },
5938 { Bad_Opcode },
bf890a93 5939 { "vpsllv%LW", { XM, Vex, EXx }, 0 },
6c30d220
L
5940 },
5941
5942 /* PREFIX_VEX_0F3858 */
5943 {
5944 { Bad_Opcode },
5945 { Bad_Opcode },
5946 { VEX_W_TABLE (VEX_W_0F3858_P_2) },
5947 },
5948
5949 /* PREFIX_VEX_0F3859 */
5950 {
5951 { Bad_Opcode },
5952 { Bad_Opcode },
5953 { VEX_W_TABLE (VEX_W_0F3859_P_2) },
5954 },
5955
5956 /* PREFIX_VEX_0F385A */
5957 {
5958 { Bad_Opcode },
5959 { Bad_Opcode },
5960 { MOD_TABLE (MOD_VEX_0F385A_PREFIX_2) },
5961 },
5962
5963 /* PREFIX_VEX_0F3878 */
5964 {
5965 { Bad_Opcode },
5966 { Bad_Opcode },
5967 { VEX_W_TABLE (VEX_W_0F3878_P_2) },
5968 },
5969
5970 /* PREFIX_VEX_0F3879 */
5971 {
5972 { Bad_Opcode },
5973 { Bad_Opcode },
5974 { VEX_W_TABLE (VEX_W_0F3879_P_2) },
5975 },
5976
5977 /* PREFIX_VEX_0F388C */
5978 {
5979 { Bad_Opcode },
5980 { Bad_Opcode },
f7002f42 5981 { MOD_TABLE (MOD_VEX_0F388C_PREFIX_2) },
6c30d220
L
5982 },
5983
5984 /* PREFIX_VEX_0F388E */
5985 {
5986 { Bad_Opcode },
5987 { Bad_Opcode },
f7002f42 5988 { MOD_TABLE (MOD_VEX_0F388E_PREFIX_2) },
6c30d220
L
5989 },
5990
5991 /* PREFIX_VEX_0F3890 */
5992 {
5993 { Bad_Opcode },
5994 { Bad_Opcode },
bf890a93 5995 { "vpgatherd%LW", { XM, MVexVSIBDWpX, Vex }, 0 },
6c30d220
L
5996 },
5997
5998 /* PREFIX_VEX_0F3891 */
5999 {
6000 { Bad_Opcode },
6001 { Bad_Opcode },
bf890a93 6002 { "vpgatherq%LW", { XMGatherQ, MVexVSIBQWpX, VexGatherQ }, 0 },
6c30d220
L
6003 },
6004
6005 /* PREFIX_VEX_0F3892 */
6006 {
6007 { Bad_Opcode },
6008 { Bad_Opcode },
bf890a93 6009 { "vgatherdp%XW", { XM, MVexVSIBDWpX, Vex }, 0 },
6c30d220
L
6010 },
6011
6012 /* PREFIX_VEX_0F3893 */
6013 {
6014 { Bad_Opcode },
6015 { Bad_Opcode },
bf890a93 6016 { "vgatherqp%XW", { XMGatherQ, MVexVSIBQWpX, VexGatherQ }, 0 },
6c30d220
L
6017 },
6018
592a252b 6019 /* PREFIX_VEX_0F3896 */
a5ff0eb2 6020 {
592d1631
L
6021 { Bad_Opcode },
6022 { Bad_Opcode },
bf890a93 6023 { "vfmaddsub132p%XW", { XM, Vex, EXx }, 0 },
a5ff0eb2
L
6024 },
6025
592a252b 6026 /* PREFIX_VEX_0F3897 */
a5ff0eb2 6027 {
592d1631
L
6028 { Bad_Opcode },
6029 { Bad_Opcode },
bf890a93 6030 { "vfmsubadd132p%XW", { XM, Vex, EXx }, 0 },
a5ff0eb2
L
6031 },
6032
592a252b 6033 /* PREFIX_VEX_0F3898 */
a5ff0eb2 6034 {
592d1631
L
6035 { Bad_Opcode },
6036 { Bad_Opcode },
bf890a93 6037 { "vfmadd132p%XW", { XM, Vex, EXx }, 0 },
a5ff0eb2
L
6038 },
6039
592a252b 6040 /* PREFIX_VEX_0F3899 */
a5ff0eb2 6041 {
592d1631
L
6042 { Bad_Opcode },
6043 { Bad_Opcode },
bf890a93 6044 { "vfmadd132s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
a5ff0eb2
L
6045 },
6046
592a252b 6047 /* PREFIX_VEX_0F389A */
a5ff0eb2 6048 {
592d1631
L
6049 { Bad_Opcode },
6050 { Bad_Opcode },
bf890a93 6051 { "vfmsub132p%XW", { XM, Vex, EXx }, 0 },
a5ff0eb2
L
6052 },
6053
592a252b 6054 /* PREFIX_VEX_0F389B */
c0f3af97 6055 {
592d1631
L
6056 { Bad_Opcode },
6057 { Bad_Opcode },
bf890a93 6058 { "vfmsub132s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
c0f3af97
L
6059 },
6060
592a252b 6061 /* PREFIX_VEX_0F389C */
c0f3af97 6062 {
592d1631
L
6063 { Bad_Opcode },
6064 { Bad_Opcode },
bf890a93 6065 { "vfnmadd132p%XW", { XM, Vex, EXx }, 0 },
c0f3af97
L
6066 },
6067
592a252b 6068 /* PREFIX_VEX_0F389D */
c0f3af97 6069 {
592d1631
L
6070 { Bad_Opcode },
6071 { Bad_Opcode },
bf890a93 6072 { "vfnmadd132s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
c0f3af97
L
6073 },
6074
592a252b 6075 /* PREFIX_VEX_0F389E */
c0f3af97 6076 {
592d1631
L
6077 { Bad_Opcode },
6078 { Bad_Opcode },
bf890a93 6079 { "vfnmsub132p%XW", { XM, Vex, EXx }, 0 },
c0f3af97
L
6080 },
6081
592a252b 6082 /* PREFIX_VEX_0F389F */
c0f3af97 6083 {
592d1631
L
6084 { Bad_Opcode },
6085 { Bad_Opcode },
bf890a93 6086 { "vfnmsub132s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
c0f3af97
L
6087 },
6088
592a252b 6089 /* PREFIX_VEX_0F38A6 */
c0f3af97 6090 {
592d1631
L
6091 { Bad_Opcode },
6092 { Bad_Opcode },
bf890a93 6093 { "vfmaddsub213p%XW", { XM, Vex, EXx }, 0 },
592d1631 6094 { Bad_Opcode },
c0f3af97
L
6095 },
6096
592a252b 6097 /* PREFIX_VEX_0F38A7 */
c0f3af97 6098 {
592d1631
L
6099 { Bad_Opcode },
6100 { Bad_Opcode },
bf890a93 6101 { "vfmsubadd213p%XW", { XM, Vex, EXx }, 0 },
c0f3af97
L
6102 },
6103
592a252b 6104 /* PREFIX_VEX_0F38A8 */
c0f3af97 6105 {
592d1631
L
6106 { Bad_Opcode },
6107 { Bad_Opcode },
bf890a93 6108 { "vfmadd213p%XW", { XM, Vex, EXx }, 0 },
c0f3af97
L
6109 },
6110
592a252b 6111 /* PREFIX_VEX_0F38A9 */
c0f3af97 6112 {
592d1631
L
6113 { Bad_Opcode },
6114 { Bad_Opcode },
bf890a93 6115 { "vfmadd213s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
c0f3af97
L
6116 },
6117
592a252b 6118 /* PREFIX_VEX_0F38AA */
c0f3af97 6119 {
592d1631
L
6120 { Bad_Opcode },
6121 { Bad_Opcode },
bf890a93 6122 { "vfmsub213p%XW", { XM, Vex, EXx }, 0 },
c0f3af97
L
6123 },
6124
592a252b 6125 /* PREFIX_VEX_0F38AB */
c0f3af97 6126 {
592d1631
L
6127 { Bad_Opcode },
6128 { Bad_Opcode },
bf890a93 6129 { "vfmsub213s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
c0f3af97
L
6130 },
6131
592a252b 6132 /* PREFIX_VEX_0F38AC */
c0f3af97 6133 {
592d1631
L
6134 { Bad_Opcode },
6135 { Bad_Opcode },
bf890a93 6136 { "vfnmadd213p%XW", { XM, Vex, EXx }, 0 },
c0f3af97
L
6137 },
6138
592a252b 6139 /* PREFIX_VEX_0F38AD */
c0f3af97 6140 {
592d1631
L
6141 { Bad_Opcode },
6142 { Bad_Opcode },
bf890a93 6143 { "vfnmadd213s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
c0f3af97
L
6144 },
6145
592a252b 6146 /* PREFIX_VEX_0F38AE */
c0f3af97 6147 {
592d1631
L
6148 { Bad_Opcode },
6149 { Bad_Opcode },
bf890a93 6150 { "vfnmsub213p%XW", { XM, Vex, EXx }, 0 },
c0f3af97
L
6151 },
6152
592a252b 6153 /* PREFIX_VEX_0F38AF */
c0f3af97 6154 {
592d1631
L
6155 { Bad_Opcode },
6156 { Bad_Opcode },
bf890a93 6157 { "vfnmsub213s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
c0f3af97
L
6158 },
6159
592a252b 6160 /* PREFIX_VEX_0F38B6 */
c0f3af97 6161 {
592d1631
L
6162 { Bad_Opcode },
6163 { Bad_Opcode },
bf890a93 6164 { "vfmaddsub231p%XW", { XM, Vex, EXx }, 0 },
c0f3af97
L
6165 },
6166
592a252b 6167 /* PREFIX_VEX_0F38B7 */
c0f3af97 6168 {
592d1631
L
6169 { Bad_Opcode },
6170 { Bad_Opcode },
bf890a93 6171 { "vfmsubadd231p%XW", { XM, Vex, EXx }, 0 },
c0f3af97
L
6172 },
6173
592a252b 6174 /* PREFIX_VEX_0F38B8 */
c0f3af97 6175 {
592d1631
L
6176 { Bad_Opcode },
6177 { Bad_Opcode },
bf890a93 6178 { "vfmadd231p%XW", { XM, Vex, EXx }, 0 },
c0f3af97
L
6179 },
6180
592a252b 6181 /* PREFIX_VEX_0F38B9 */
c0f3af97 6182 {
592d1631
L
6183 { Bad_Opcode },
6184 { Bad_Opcode },
bf890a93 6185 { "vfmadd231s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
c0f3af97
L
6186 },
6187
592a252b 6188 /* PREFIX_VEX_0F38BA */
c0f3af97 6189 {
592d1631
L
6190 { Bad_Opcode },
6191 { Bad_Opcode },
bf890a93 6192 { "vfmsub231p%XW", { XM, Vex, EXx }, 0 },
c0f3af97
L
6193 },
6194
592a252b 6195 /* PREFIX_VEX_0F38BB */
c0f3af97 6196 {
592d1631
L
6197 { Bad_Opcode },
6198 { Bad_Opcode },
bf890a93 6199 { "vfmsub231s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
c0f3af97
L
6200 },
6201
592a252b 6202 /* PREFIX_VEX_0F38BC */
c0f3af97 6203 {
592d1631
L
6204 { Bad_Opcode },
6205 { Bad_Opcode },
bf890a93 6206 { "vfnmadd231p%XW", { XM, Vex, EXx }, 0 },
c0f3af97
L
6207 },
6208
592a252b 6209 /* PREFIX_VEX_0F38BD */
c0f3af97 6210 {
592d1631
L
6211 { Bad_Opcode },
6212 { Bad_Opcode },
bf890a93 6213 { "vfnmadd231s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
c0f3af97
L
6214 },
6215
592a252b 6216 /* PREFIX_VEX_0F38BE */
c0f3af97 6217 {
592d1631
L
6218 { Bad_Opcode },
6219 { Bad_Opcode },
bf890a93 6220 { "vfnmsub231p%XW", { XM, Vex, EXx }, 0 },
c0f3af97
L
6221 },
6222
592a252b 6223 /* PREFIX_VEX_0F38BF */
c0f3af97 6224 {
592d1631
L
6225 { Bad_Opcode },
6226 { Bad_Opcode },
bf890a93 6227 { "vfnmsub231s%XW", { XMScalar, VexScalar, EXVexWdqScalar }, 0 },
c0f3af97
L
6228 },
6229
48521003
IT
6230 /* PREFIX_VEX_0F38CF */
6231 {
6232 { Bad_Opcode },
6233 { Bad_Opcode },
6234 { VEX_W_TABLE (VEX_W_0F38CF_P_2) },
6235 },
6236
592a252b 6237 /* PREFIX_VEX_0F38DB */
c0f3af97 6238 {
592d1631
L
6239 { Bad_Opcode },
6240 { Bad_Opcode },
592a252b 6241 { VEX_LEN_TABLE (VEX_LEN_0F38DB_P_2) },
c0f3af97
L
6242 },
6243
592a252b 6244 /* PREFIX_VEX_0F38DC */
c0f3af97 6245 {
592d1631
L
6246 { Bad_Opcode },
6247 { Bad_Opcode },
8dcf1fad 6248 { "vaesenc", { XM, Vex, EXx }, 0 },
c0f3af97
L
6249 },
6250
592a252b 6251 /* PREFIX_VEX_0F38DD */
c0f3af97 6252 {
592d1631
L
6253 { Bad_Opcode },
6254 { Bad_Opcode },
8dcf1fad 6255 { "vaesenclast", { XM, Vex, EXx }, 0 },
c0f3af97
L
6256 },
6257
592a252b 6258 /* PREFIX_VEX_0F38DE */
c0f3af97 6259 {
592d1631
L
6260 { Bad_Opcode },
6261 { Bad_Opcode },
8dcf1fad 6262 { "vaesdec", { XM, Vex, EXx }, 0 },
c0f3af97
L
6263 },
6264
592a252b 6265 /* PREFIX_VEX_0F38DF */
c0f3af97 6266 {
592d1631
L
6267 { Bad_Opcode },
6268 { Bad_Opcode },
8dcf1fad 6269 { "vaesdeclast", { XM, Vex, EXx }, 0 },
c0f3af97
L
6270 },
6271
f12dc422
L
6272 /* PREFIX_VEX_0F38F2 */
6273 {
6274 { VEX_LEN_TABLE (VEX_LEN_0F38F2_P_0) },
6275 },
6276
6277 /* PREFIX_VEX_0F38F3_REG_1 */
6278 {
6279 { VEX_LEN_TABLE (VEX_LEN_0F38F3_R_1_P_0) },
6280 },
6281
6282 /* PREFIX_VEX_0F38F3_REG_2 */
6283 {
6284 { VEX_LEN_TABLE (VEX_LEN_0F38F3_R_2_P_0) },
6285 },
6286
6287 /* PREFIX_VEX_0F38F3_REG_3 */
6288 {
6289 { VEX_LEN_TABLE (VEX_LEN_0F38F3_R_3_P_0) },
6290 },
6291
6c30d220
L
6292 /* PREFIX_VEX_0F38F5 */
6293 {
6294 { VEX_LEN_TABLE (VEX_LEN_0F38F5_P_0) },
6295 { VEX_LEN_TABLE (VEX_LEN_0F38F5_P_1) },
6296 { Bad_Opcode },
6297 { VEX_LEN_TABLE (VEX_LEN_0F38F5_P_3) },
6298 },
6299
6300 /* PREFIX_VEX_0F38F6 */
6301 {
6302 { Bad_Opcode },
6303 { Bad_Opcode },
6304 { Bad_Opcode },
6305 { VEX_LEN_TABLE (VEX_LEN_0F38F6_P_3) },
6306 },
6307
f12dc422
L
6308 /* PREFIX_VEX_0F38F7 */
6309 {
6310 { VEX_LEN_TABLE (VEX_LEN_0F38F7_P_0) },
6c30d220
L
6311 { VEX_LEN_TABLE (VEX_LEN_0F38F7_P_1) },
6312 { VEX_LEN_TABLE (VEX_LEN_0F38F7_P_2) },
6313 { VEX_LEN_TABLE (VEX_LEN_0F38F7_P_3) },
6314 },
6315
6316 /* PREFIX_VEX_0F3A00 */
6317 {
6318 { Bad_Opcode },
6319 { Bad_Opcode },
6320 { VEX_LEN_TABLE (VEX_LEN_0F3A00_P_2) },
6321 },
6322
6323 /* PREFIX_VEX_0F3A01 */
6324 {
6325 { Bad_Opcode },
6326 { Bad_Opcode },
6327 { VEX_LEN_TABLE (VEX_LEN_0F3A01_P_2) },
6328 },
6329
6330 /* PREFIX_VEX_0F3A02 */
6331 {
6332 { Bad_Opcode },
6333 { Bad_Opcode },
6334 { VEX_W_TABLE (VEX_W_0F3A02_P_2) },
f12dc422
L
6335 },
6336
592a252b 6337 /* PREFIX_VEX_0F3A04 */
c0f3af97 6338 {
592d1631
L
6339 { Bad_Opcode },
6340 { Bad_Opcode },
592a252b 6341 { VEX_W_TABLE (VEX_W_0F3A04_P_2) },
c0f3af97
L
6342 },
6343
592a252b 6344 /* PREFIX_VEX_0F3A05 */
c0f3af97 6345 {
592d1631
L
6346 { Bad_Opcode },
6347 { Bad_Opcode },
592a252b 6348 { VEX_W_TABLE (VEX_W_0F3A05_P_2) },
c0f3af97
L
6349 },
6350
592a252b 6351 /* PREFIX_VEX_0F3A06 */
c0f3af97 6352 {
592d1631
L
6353 { Bad_Opcode },
6354 { Bad_Opcode },
592a252b 6355 { VEX_LEN_TABLE (VEX_LEN_0F3A06_P_2) },
c0f3af97
L
6356 },
6357
592a252b 6358 /* PREFIX_VEX_0F3A08 */
c0f3af97 6359 {
592d1631
L
6360 { Bad_Opcode },
6361 { Bad_Opcode },
ec6f095a 6362 { "vroundps", { XM, EXx, Ib }, 0 },
c0f3af97
L
6363 },
6364
592a252b 6365 /* PREFIX_VEX_0F3A09 */
c0f3af97 6366 {
592d1631
L
6367 { Bad_Opcode },
6368 { Bad_Opcode },
ec6f095a 6369 { "vroundpd", { XM, EXx, Ib }, 0 },
c0f3af97
L
6370 },
6371
592a252b 6372 /* PREFIX_VEX_0F3A0A */
c0f3af97 6373 {
592d1631
L
6374 { Bad_Opcode },
6375 { Bad_Opcode },
ec6f095a 6376 { "vroundss", { XMScalar, VexScalar, EXdScalar, Ib }, 0 },
0bfee649
L
6377 },
6378
592a252b 6379 /* PREFIX_VEX_0F3A0B */
0bfee649 6380 {
592d1631
L
6381 { Bad_Opcode },
6382 { Bad_Opcode },
ec6f095a 6383 { "vroundsd", { XMScalar, VexScalar, EXqScalar, Ib }, 0 },
0bfee649
L
6384 },
6385
592a252b 6386 /* PREFIX_VEX_0F3A0C */
0bfee649 6387 {
592d1631
L
6388 { Bad_Opcode },
6389 { Bad_Opcode },
ec6f095a 6390 { "vblendps", { XM, Vex, EXx, Ib }, 0 },
0bfee649
L
6391 },
6392
592a252b 6393 /* PREFIX_VEX_0F3A0D */
0bfee649 6394 {
592d1631
L
6395 { Bad_Opcode },
6396 { Bad_Opcode },
ec6f095a 6397 { "vblendpd", { XM, Vex, EXx, Ib }, 0 },
c0f3af97
L
6398 },
6399
592a252b 6400 /* PREFIX_VEX_0F3A0E */
0bfee649 6401 {
592d1631
L
6402 { Bad_Opcode },
6403 { Bad_Opcode },
ec6f095a 6404 { "vpblendw", { XM, Vex, EXx, Ib }, 0 },
0bfee649
L
6405 },
6406
592a252b 6407 /* PREFIX_VEX_0F3A0F */
0bfee649 6408 {
592d1631
L
6409 { Bad_Opcode },
6410 { Bad_Opcode },
ec6f095a 6411 { "vpalignr", { XM, Vex, EXx, Ib }, 0 },
0bfee649
L
6412 },
6413
592a252b 6414 /* PREFIX_VEX_0F3A14 */
0bfee649 6415 {
592d1631
L
6416 { Bad_Opcode },
6417 { Bad_Opcode },
592a252b 6418 { VEX_LEN_TABLE (VEX_LEN_0F3A14_P_2) },
0bfee649
L
6419 },
6420
592a252b 6421 /* PREFIX_VEX_0F3A15 */
0bfee649 6422 {
592d1631
L
6423 { Bad_Opcode },
6424 { Bad_Opcode },
592a252b 6425 { VEX_LEN_TABLE (VEX_LEN_0F3A15_P_2) },
0bfee649
L
6426 },
6427
592a252b 6428 /* PREFIX_VEX_0F3A16 */
c0f3af97 6429 {
592d1631
L
6430 { Bad_Opcode },
6431 { Bad_Opcode },
592a252b 6432 { VEX_LEN_TABLE (VEX_LEN_0F3A16_P_2) },
c0f3af97
L
6433 },
6434
592a252b 6435 /* PREFIX_VEX_0F3A17 */
c0f3af97 6436 {
592d1631
L
6437 { Bad_Opcode },
6438 { Bad_Opcode },
592a252b 6439 { VEX_LEN_TABLE (VEX_LEN_0F3A17_P_2) },
c0f3af97
L
6440 },
6441
592a252b 6442 /* PREFIX_VEX_0F3A18 */
c0f3af97 6443 {
592d1631
L
6444 { Bad_Opcode },
6445 { Bad_Opcode },
592a252b 6446 { VEX_LEN_TABLE (VEX_LEN_0F3A18_P_2) },
c0f3af97
L
6447 },
6448
592a252b 6449 /* PREFIX_VEX_0F3A19 */
c0f3af97 6450 {
592d1631
L
6451 { Bad_Opcode },
6452 { Bad_Opcode },
592a252b 6453 { VEX_LEN_TABLE (VEX_LEN_0F3A19_P_2) },
c0f3af97
L
6454 },
6455
592a252b 6456 /* PREFIX_VEX_0F3A1D */
c7b8aa3a
L
6457 {
6458 { Bad_Opcode },
6459 { Bad_Opcode },
bf890a93 6460 { "vcvtps2ph", { EXxmmq, XM, Ib }, 0 },
c7b8aa3a
L
6461 },
6462
592a252b 6463 /* PREFIX_VEX_0F3A20 */
c0f3af97 6464 {
592d1631
L
6465 { Bad_Opcode },
6466 { Bad_Opcode },
592a252b 6467 { VEX_LEN_TABLE (VEX_LEN_0F3A20_P_2) },
c0f3af97
L
6468 },
6469
592a252b 6470 /* PREFIX_VEX_0F3A21 */
c0f3af97 6471 {
592d1631
L
6472 { Bad_Opcode },
6473 { Bad_Opcode },
592a252b 6474 { VEX_LEN_TABLE (VEX_LEN_0F3A21_P_2) },
c0f3af97
L
6475 },
6476
592a252b 6477 /* PREFIX_VEX_0F3A22 */
0bfee649 6478 {
592d1631
L
6479 { Bad_Opcode },
6480 { Bad_Opcode },
592a252b 6481 { VEX_LEN_TABLE (VEX_LEN_0F3A22_P_2) },
0bfee649
L
6482 },
6483
43234a1e
L
6484 /* PREFIX_VEX_0F3A30 */
6485 {
6486 { Bad_Opcode },
6487 { Bad_Opcode },
6488 { VEX_LEN_TABLE (VEX_LEN_0F3A30_P_2) },
6489 },
6490
1ba585e8
IT
6491 /* PREFIX_VEX_0F3A31 */
6492 {
6493 { Bad_Opcode },
6494 { Bad_Opcode },
6495 { VEX_LEN_TABLE (VEX_LEN_0F3A31_P_2) },
6496 },
6497
43234a1e
L
6498 /* PREFIX_VEX_0F3A32 */
6499 {
6500 { Bad_Opcode },
6501 { Bad_Opcode },
6502 { VEX_LEN_TABLE (VEX_LEN_0F3A32_P_2) },
6503 },
6504
1ba585e8
IT
6505 /* PREFIX_VEX_0F3A33 */
6506 {
6507 { Bad_Opcode },
6508 { Bad_Opcode },
6509 { VEX_LEN_TABLE (VEX_LEN_0F3A33_P_2) },
6510 },
6511
6c30d220
L
6512 /* PREFIX_VEX_0F3A38 */
6513 {
6514 { Bad_Opcode },
6515 { Bad_Opcode },
6516 { VEX_LEN_TABLE (VEX_LEN_0F3A38_P_2) },
6517 },
6518
6519 /* PREFIX_VEX_0F3A39 */
6520 {
6521 { Bad_Opcode },
6522 { Bad_Opcode },
6523 { VEX_LEN_TABLE (VEX_LEN_0F3A39_P_2) },
6524 },
6525
592a252b 6526 /* PREFIX_VEX_0F3A40 */
c0f3af97 6527 {
592d1631
L
6528 { Bad_Opcode },
6529 { Bad_Opcode },
ec6f095a 6530 { "vdpps", { XM, Vex, EXx, Ib }, 0 },
c0f3af97
L
6531 },
6532
592a252b 6533 /* PREFIX_VEX_0F3A41 */
c0f3af97 6534 {
592d1631
L
6535 { Bad_Opcode },
6536 { Bad_Opcode },
592a252b 6537 { VEX_LEN_TABLE (VEX_LEN_0F3A41_P_2) },
c0f3af97
L
6538 },
6539
592a252b 6540 /* PREFIX_VEX_0F3A42 */
c0f3af97 6541 {
592d1631
L
6542 { Bad_Opcode },
6543 { Bad_Opcode },
ec6f095a 6544 { "vmpsadbw", { XM, Vex, EXx, Ib }, 0 },
c0f3af97
L
6545 },
6546
592a252b 6547 /* PREFIX_VEX_0F3A44 */
ce2f5b3c 6548 {
592d1631
L
6549 { Bad_Opcode },
6550 { Bad_Opcode },
ff1982d5 6551 { "vpclmulqdq", { XM, Vex, EXx, PCLMUL }, 0 },
ce2f5b3c
L
6552 },
6553
6c30d220
L
6554 /* PREFIX_VEX_0F3A46 */
6555 {
6556 { Bad_Opcode },
6557 { Bad_Opcode },
6558 { VEX_LEN_TABLE (VEX_LEN_0F3A46_P_2) },
6559 },
6560
592a252b 6561 /* PREFIX_VEX_0F3A48 */
a683cc34
SP
6562 {
6563 { Bad_Opcode },
6564 { Bad_Opcode },
592a252b 6565 { VEX_W_TABLE (VEX_W_0F3A48_P_2) },
a683cc34
SP
6566 },
6567
592a252b 6568 /* PREFIX_VEX_0F3A49 */
a683cc34
SP
6569 {
6570 { Bad_Opcode },
6571 { Bad_Opcode },
592a252b 6572 { VEX_W_TABLE (VEX_W_0F3A49_P_2) },
a683cc34
SP
6573 },
6574
592a252b 6575 /* PREFIX_VEX_0F3A4A */
c0f3af97 6576 {
592d1631
L
6577 { Bad_Opcode },
6578 { Bad_Opcode },
592a252b 6579 { VEX_W_TABLE (VEX_W_0F3A4A_P_2) },
c0f3af97
L
6580 },
6581
592a252b 6582 /* PREFIX_VEX_0F3A4B */
c0f3af97 6583 {
592d1631
L
6584 { Bad_Opcode },
6585 { Bad_Opcode },
592a252b 6586 { VEX_W_TABLE (VEX_W_0F3A4B_P_2) },
c0f3af97
L
6587 },
6588
592a252b 6589 /* PREFIX_VEX_0F3A4C */
c0f3af97 6590 {
592d1631
L
6591 { Bad_Opcode },
6592 { Bad_Opcode },
6c30d220 6593 { VEX_W_TABLE (VEX_W_0F3A4C_P_2) },
c0f3af97
L
6594 },
6595
592a252b 6596 /* PREFIX_VEX_0F3A5C */
922d8de8 6597 {
592d1631
L
6598 { Bad_Opcode },
6599 { Bad_Opcode },
3a2430e0 6600 { "vfmaddsubps", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
922d8de8
DR
6601 },
6602
592a252b 6603 /* PREFIX_VEX_0F3A5D */
922d8de8 6604 {
592d1631
L
6605 { Bad_Opcode },
6606 { Bad_Opcode },
3a2430e0 6607 { "vfmaddsubpd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
922d8de8
DR
6608 },
6609
592a252b 6610 /* PREFIX_VEX_0F3A5E */
922d8de8 6611 {
592d1631
L
6612 { Bad_Opcode },
6613 { Bad_Opcode },
3a2430e0 6614 { "vfmsubaddps", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
922d8de8
DR
6615 },
6616
592a252b 6617 /* PREFIX_VEX_0F3A5F */
922d8de8 6618 {
592d1631
L
6619 { Bad_Opcode },
6620 { Bad_Opcode },
3a2430e0 6621 { "vfmsubaddpd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
922d8de8
DR
6622 },
6623
592a252b 6624 /* PREFIX_VEX_0F3A60 */
c0f3af97 6625 {
592d1631
L
6626 { Bad_Opcode },
6627 { Bad_Opcode },
592a252b 6628 { VEX_LEN_TABLE (VEX_LEN_0F3A60_P_2) },
592d1631 6629 { Bad_Opcode },
c0f3af97
L
6630 },
6631
592a252b 6632 /* PREFIX_VEX_0F3A61 */
c0f3af97 6633 {
592d1631
L
6634 { Bad_Opcode },
6635 { Bad_Opcode },
592a252b 6636 { VEX_LEN_TABLE (VEX_LEN_0F3A61_P_2) },
c0f3af97
L
6637 },
6638
592a252b 6639 /* PREFIX_VEX_0F3A62 */
c0f3af97 6640 {
592d1631
L
6641 { Bad_Opcode },
6642 { Bad_Opcode },
592a252b 6643 { VEX_LEN_TABLE (VEX_LEN_0F3A62_P_2) },
c0f3af97
L
6644 },
6645
592a252b 6646 /* PREFIX_VEX_0F3A63 */
c0f3af97 6647 {
592d1631
L
6648 { Bad_Opcode },
6649 { Bad_Opcode },
592a252b 6650 { VEX_LEN_TABLE (VEX_LEN_0F3A63_P_2) },
c0f3af97 6651 },
a5ff0eb2 6652
592a252b 6653 /* PREFIX_VEX_0F3A68 */
922d8de8 6654 {
592d1631
L
6655 { Bad_Opcode },
6656 { Bad_Opcode },
3a2430e0 6657 { "vfmaddps", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
922d8de8
DR
6658 },
6659
592a252b 6660 /* PREFIX_VEX_0F3A69 */
922d8de8 6661 {
592d1631
L
6662 { Bad_Opcode },
6663 { Bad_Opcode },
3a2430e0 6664 { "vfmaddpd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
922d8de8
DR
6665 },
6666
592a252b 6667 /* PREFIX_VEX_0F3A6A */
922d8de8 6668 {
592d1631
L
6669 { Bad_Opcode },
6670 { Bad_Opcode },
592a252b 6671 { VEX_LEN_TABLE (VEX_LEN_0F3A6A_P_2) },
922d8de8
DR
6672 },
6673
592a252b 6674 /* PREFIX_VEX_0F3A6B */
922d8de8 6675 {
592d1631
L
6676 { Bad_Opcode },
6677 { Bad_Opcode },
592a252b 6678 { VEX_LEN_TABLE (VEX_LEN_0F3A6B_P_2) },
922d8de8
DR
6679 },
6680
592a252b 6681 /* PREFIX_VEX_0F3A6C */
922d8de8 6682 {
592d1631
L
6683 { Bad_Opcode },
6684 { Bad_Opcode },
3a2430e0 6685 { "vfmsubps", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
922d8de8
DR
6686 },
6687
592a252b 6688 /* PREFIX_VEX_0F3A6D */
922d8de8 6689 {
592d1631
L
6690 { Bad_Opcode },
6691 { Bad_Opcode },
3a2430e0 6692 { "vfmsubpd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
922d8de8
DR
6693 },
6694
592a252b 6695 /* PREFIX_VEX_0F3A6E */
922d8de8 6696 {
592d1631
L
6697 { Bad_Opcode },
6698 { Bad_Opcode },
592a252b 6699 { VEX_LEN_TABLE (VEX_LEN_0F3A6E_P_2) },
922d8de8
DR
6700 },
6701
592a252b 6702 /* PREFIX_VEX_0F3A6F */
922d8de8 6703 {
592d1631
L
6704 { Bad_Opcode },
6705 { Bad_Opcode },
592a252b 6706 { VEX_LEN_TABLE (VEX_LEN_0F3A6F_P_2) },
922d8de8
DR
6707 },
6708
592a252b 6709 /* PREFIX_VEX_0F3A78 */
922d8de8 6710 {
592d1631
L
6711 { Bad_Opcode },
6712 { Bad_Opcode },
3a2430e0 6713 { "vfnmaddps", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
922d8de8
DR
6714 },
6715
592a252b 6716 /* PREFIX_VEX_0F3A79 */
922d8de8 6717 {
592d1631
L
6718 { Bad_Opcode },
6719 { Bad_Opcode },
3a2430e0 6720 { "vfnmaddpd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
922d8de8
DR
6721 },
6722
592a252b 6723 /* PREFIX_VEX_0F3A7A */
922d8de8 6724 {
592d1631
L
6725 { Bad_Opcode },
6726 { Bad_Opcode },
592a252b 6727 { VEX_LEN_TABLE (VEX_LEN_0F3A7A_P_2) },
922d8de8
DR
6728 },
6729
592a252b 6730 /* PREFIX_VEX_0F3A7B */
922d8de8 6731 {
592d1631
L
6732 { Bad_Opcode },
6733 { Bad_Opcode },
592a252b 6734 { VEX_LEN_TABLE (VEX_LEN_0F3A7B_P_2) },
922d8de8
DR
6735 },
6736
592a252b 6737 /* PREFIX_VEX_0F3A7C */
922d8de8 6738 {
592d1631
L
6739 { Bad_Opcode },
6740 { Bad_Opcode },
3a2430e0 6741 { "vfnmsubps", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
592d1631 6742 { Bad_Opcode },
922d8de8
DR
6743 },
6744
592a252b 6745 /* PREFIX_VEX_0F3A7D */
922d8de8 6746 {
592d1631
L
6747 { Bad_Opcode },
6748 { Bad_Opcode },
3a2430e0 6749 { "vfnmsubpd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
922d8de8
DR
6750 },
6751
592a252b 6752 /* PREFIX_VEX_0F3A7E */
922d8de8 6753 {
592d1631
L
6754 { Bad_Opcode },
6755 { Bad_Opcode },
592a252b 6756 { VEX_LEN_TABLE (VEX_LEN_0F3A7E_P_2) },
922d8de8
DR
6757 },
6758
592a252b 6759 /* PREFIX_VEX_0F3A7F */
922d8de8 6760 {
592d1631
L
6761 { Bad_Opcode },
6762 { Bad_Opcode },
592a252b 6763 { VEX_LEN_TABLE (VEX_LEN_0F3A7F_P_2) },
922d8de8
DR
6764 },
6765
48521003
IT
6766 /* PREFIX_VEX_0F3ACE */
6767 {
6768 { Bad_Opcode },
6769 { Bad_Opcode },
6770 { VEX_W_TABLE (VEX_W_0F3ACE_P_2) },
6771 },
6772
6773 /* PREFIX_VEX_0F3ACF */
6774 {
6775 { Bad_Opcode },
6776 { Bad_Opcode },
6777 { VEX_W_TABLE (VEX_W_0F3ACF_P_2) },
6778 },
6779
592a252b 6780 /* PREFIX_VEX_0F3ADF */
a5ff0eb2 6781 {
592d1631
L
6782 { Bad_Opcode },
6783 { Bad_Opcode },
592a252b 6784 { VEX_LEN_TABLE (VEX_LEN_0F3ADF_P_2) },
a5ff0eb2 6785 },
6c30d220
L
6786
6787 /* PREFIX_VEX_0F3AF0 */
6788 {
6789 { Bad_Opcode },
6790 { Bad_Opcode },
6791 { Bad_Opcode },
6792 { VEX_LEN_TABLE (VEX_LEN_0F3AF0_P_3) },
6793 },
43234a1e 6794
ad692897 6795#include "i386-dis-evex-prefix.h"
c0f3af97
L
6796};
6797
6798static const struct dis386 x86_64_table[][2] = {
6799 /* X86_64_06 */
6800 {
bf890a93 6801 { "pushP", { es }, 0 },
c0f3af97
L
6802 },
6803
6804 /* X86_64_07 */
6805 {
bf890a93 6806 { "popP", { es }, 0 },
c0f3af97
L
6807 },
6808
6809 /* X86_64_0D */
6810 {
bf890a93 6811 { "pushP", { cs }, 0 },
c0f3af97
L
6812 },
6813
6814 /* X86_64_16 */
6815 {
bf890a93 6816 { "pushP", { ss }, 0 },
c0f3af97
L
6817 },
6818
6819 /* X86_64_17 */
6820 {
bf890a93 6821 { "popP", { ss }, 0 },
c0f3af97
L
6822 },
6823
6824 /* X86_64_1E */
6825 {
bf890a93 6826 { "pushP", { ds }, 0 },
c0f3af97
L
6827 },
6828
6829 /* X86_64_1F */
6830 {
bf890a93 6831 { "popP", { ds }, 0 },
c0f3af97
L
6832 },
6833
6834 /* X86_64_27 */
6835 {
bf890a93 6836 { "daa", { XX }, 0 },
c0f3af97
L
6837 },
6838
6839 /* X86_64_2F */
6840 {
bf890a93 6841 { "das", { XX }, 0 },
c0f3af97
L
6842 },
6843
6844 /* X86_64_37 */
6845 {
bf890a93 6846 { "aaa", { XX }, 0 },
c0f3af97
L
6847 },
6848
6849 /* X86_64_3F */
6850 {
bf890a93 6851 { "aas", { XX }, 0 },
c0f3af97
L
6852 },
6853
6854 /* X86_64_60 */
6855 {
bf890a93 6856 { "pushaP", { XX }, 0 },
c0f3af97
L
6857 },
6858
6859 /* X86_64_61 */
6860 {
bf890a93 6861 { "popaP", { XX }, 0 },
c0f3af97
L
6862 },
6863
6864 /* X86_64_62 */
6865 {
6866 { MOD_TABLE (MOD_62_32BIT) },
43234a1e 6867 { EVEX_TABLE (EVEX_0F) },
c0f3af97
L
6868 },
6869
6870 /* X86_64_63 */
6871 {
bf890a93 6872 { "arpl", { Ew, Gw }, 0 },
bc31405e 6873 { "movs", { { OP_G, movsxd_mode }, { MOVSXD_Fixup, movsxd_mode } }, 0 },
c0f3af97
L
6874 },
6875
6876 /* X86_64_6D */
6877 {
bf890a93
IT
6878 { "ins{R|}", { Yzr, indirDX }, 0 },
6879 { "ins{G|}", { Yzr, indirDX }, 0 },
c0f3af97
L
6880 },
6881
6882 /* X86_64_6F */
6883 {
bf890a93
IT
6884 { "outs{R|}", { indirDXr, Xz }, 0 },
6885 { "outs{G|}", { indirDXr, Xz }, 0 },
c0f3af97
L
6886 },
6887
d039fef3 6888 /* X86_64_82 */
8b89fe14 6889 {
de194d85 6890 /* Opcode 0x82 is an alias of opcode 0x80 in 32-bit mode. */
d039fef3 6891 { REG_TABLE (REG_80) },
8b89fe14
L
6892 },
6893
c0f3af97
L
6894 /* X86_64_9A */
6895 {
bf890a93 6896 { "Jcall{T|}", { Ap }, 0 },
c0f3af97
L
6897 },
6898
aeab2b26
JB
6899 /* X86_64_C2 */
6900 {
6901 { "retP", { Iw, BND }, 0 },
6902 { "ret@", { Iw, BND }, 0 },
6903 },
6904
6905 /* X86_64_C3 */
6906 {
6907 { "retP", { BND }, 0 },
6908 { "ret@", { BND }, 0 },
6909 },
6910
c0f3af97
L
6911 /* X86_64_C4 */
6912 {
6913 { MOD_TABLE (MOD_C4_32BIT) },
6914 { VEX_C4_TABLE (VEX_0F) },
6915 },
6916
6917 /* X86_64_C5 */
6918 {
6919 { MOD_TABLE (MOD_C5_32BIT) },
6920 { VEX_C5_TABLE (VEX_0F) },
6921 },
6922
6923 /* X86_64_CE */
6924 {
bf890a93 6925 { "into", { XX }, 0 },
c0f3af97
L
6926 },
6927
6928 /* X86_64_D4 */
6929 {
bf890a93 6930 { "aam", { Ib }, 0 },
c0f3af97
L
6931 },
6932
6933 /* X86_64_D5 */
6934 {
bf890a93 6935 { "aad", { Ib }, 0 },
c0f3af97
L
6936 },
6937
a72d2af2
L
6938 /* X86_64_E8 */
6939 {
6940 { "callP", { Jv, BND }, 0 },
5db04b09 6941 { "call@", { Jv, BND }, 0 }
a72d2af2
L
6942 },
6943
6944 /* X86_64_E9 */
6945 {
6946 { "jmpP", { Jv, BND }, 0 },
5db04b09 6947 { "jmp@", { Jv, BND }, 0 }
a72d2af2
L
6948 },
6949
c0f3af97
L
6950 /* X86_64_EA */
6951 {
bf890a93 6952 { "Jjmp{T|}", { Ap }, 0 },
c0f3af97
L
6953 },
6954
6955 /* X86_64_0F01_REG_0 */
6956 {
bf890a93
IT
6957 { "sgdt{Q|IQ}", { M }, 0 },
6958 { "sgdt", { M }, 0 },
c0f3af97
L
6959 },
6960
6961 /* X86_64_0F01_REG_1 */
6962 {
bf890a93
IT
6963 { "sidt{Q|IQ}", { M }, 0 },
6964 { "sidt", { M }, 0 },
c0f3af97
L
6965 },
6966
6967 /* X86_64_0F01_REG_2 */
6968 {
bf890a93
IT
6969 { "lgdt{Q|Q}", { M }, 0 },
6970 { "lgdt", { M }, 0 },
c0f3af97
L
6971 },
6972
6973 /* X86_64_0F01_REG_3 */
6974 {
bf890a93
IT
6975 { "lidt{Q|Q}", { M }, 0 },
6976 { "lidt", { M }, 0 },
c0f3af97
L
6977 },
6978};
6979
6980static const struct dis386 three_byte_table[][256] = {
c1e679ec
DR
6981
6982 /* THREE_BYTE_0F38 */
c0f3af97
L
6983 {
6984 /* 00 */
507bd325
L
6985 { "pshufb", { MX, EM }, PREFIX_OPCODE },
6986 { "phaddw", { MX, EM }, PREFIX_OPCODE },
6987 { "phaddd", { MX, EM }, PREFIX_OPCODE },
6988 { "phaddsw", { MX, EM }, PREFIX_OPCODE },
6989 { "pmaddubsw", { MX, EM }, PREFIX_OPCODE },
6990 { "phsubw", { MX, EM }, PREFIX_OPCODE },
6991 { "phsubd", { MX, EM }, PREFIX_OPCODE },
6992 { "phsubsw", { MX, EM }, PREFIX_OPCODE },
c0f3af97 6993 /* 08 */
507bd325
L
6994 { "psignb", { MX, EM }, PREFIX_OPCODE },
6995 { "psignw", { MX, EM }, PREFIX_OPCODE },
6996 { "psignd", { MX, EM }, PREFIX_OPCODE },
6997 { "pmulhrsw", { MX, EM }, PREFIX_OPCODE },
592d1631
L
6998 { Bad_Opcode },
6999 { Bad_Opcode },
7000 { Bad_Opcode },
7001 { Bad_Opcode },
f88c9eb0
SP
7002 /* 10 */
7003 { PREFIX_TABLE (PREFIX_0F3810) },
592d1631
L
7004 { Bad_Opcode },
7005 { Bad_Opcode },
7006 { Bad_Opcode },
f88c9eb0
SP
7007 { PREFIX_TABLE (PREFIX_0F3814) },
7008 { PREFIX_TABLE (PREFIX_0F3815) },
592d1631 7009 { Bad_Opcode },
f88c9eb0
SP
7010 { PREFIX_TABLE (PREFIX_0F3817) },
7011 /* 18 */
592d1631
L
7012 { Bad_Opcode },
7013 { Bad_Opcode },
7014 { Bad_Opcode },
7015 { Bad_Opcode },
507bd325
L
7016 { "pabsb", { MX, EM }, PREFIX_OPCODE },
7017 { "pabsw", { MX, EM }, PREFIX_OPCODE },
7018 { "pabsd", { MX, EM }, PREFIX_OPCODE },
592d1631 7019 { Bad_Opcode },
f88c9eb0
SP
7020 /* 20 */
7021 { PREFIX_TABLE (PREFIX_0F3820) },
7022 { PREFIX_TABLE (PREFIX_0F3821) },
7023 { PREFIX_TABLE (PREFIX_0F3822) },
7024 { PREFIX_TABLE (PREFIX_0F3823) },
7025 { PREFIX_TABLE (PREFIX_0F3824) },
7026 { PREFIX_TABLE (PREFIX_0F3825) },
592d1631
L
7027 { Bad_Opcode },
7028 { Bad_Opcode },
f88c9eb0
SP
7029 /* 28 */
7030 { PREFIX_TABLE (PREFIX_0F3828) },
7031 { PREFIX_TABLE (PREFIX_0F3829) },
7032 { PREFIX_TABLE (PREFIX_0F382A) },
7033 { PREFIX_TABLE (PREFIX_0F382B) },
592d1631
L
7034 { Bad_Opcode },
7035 { Bad_Opcode },
7036 { Bad_Opcode },
7037 { Bad_Opcode },
f88c9eb0
SP
7038 /* 30 */
7039 { PREFIX_TABLE (PREFIX_0F3830) },
7040 { PREFIX_TABLE (PREFIX_0F3831) },
7041 { PREFIX_TABLE (PREFIX_0F3832) },
7042 { PREFIX_TABLE (PREFIX_0F3833) },
7043 { PREFIX_TABLE (PREFIX_0F3834) },
7044 { PREFIX_TABLE (PREFIX_0F3835) },
592d1631 7045 { Bad_Opcode },
f88c9eb0
SP
7046 { PREFIX_TABLE (PREFIX_0F3837) },
7047 /* 38 */
7048 { PREFIX_TABLE (PREFIX_0F3838) },
7049 { PREFIX_TABLE (PREFIX_0F3839) },
7050 { PREFIX_TABLE (PREFIX_0F383A) },
7051 { PREFIX_TABLE (PREFIX_0F383B) },
7052 { PREFIX_TABLE (PREFIX_0F383C) },
7053 { PREFIX_TABLE (PREFIX_0F383D) },
7054 { PREFIX_TABLE (PREFIX_0F383E) },
7055 { PREFIX_TABLE (PREFIX_0F383F) },
7056 /* 40 */
7057 { PREFIX_TABLE (PREFIX_0F3840) },
7058 { PREFIX_TABLE (PREFIX_0F3841) },
592d1631
L
7059 { Bad_Opcode },
7060 { Bad_Opcode },
7061 { Bad_Opcode },
7062 { Bad_Opcode },
7063 { Bad_Opcode },
7064 { Bad_Opcode },
f88c9eb0 7065 /* 48 */
592d1631
L
7066 { Bad_Opcode },
7067 { Bad_Opcode },
7068 { Bad_Opcode },
7069 { Bad_Opcode },
7070 { Bad_Opcode },
7071 { Bad_Opcode },
7072 { Bad_Opcode },
7073 { Bad_Opcode },
f88c9eb0 7074 /* 50 */
592d1631
L
7075 { Bad_Opcode },
7076 { Bad_Opcode },
7077 { Bad_Opcode },
7078 { Bad_Opcode },
7079 { Bad_Opcode },
7080 { Bad_Opcode },
7081 { Bad_Opcode },
7082 { Bad_Opcode },
f88c9eb0 7083 /* 58 */
592d1631
L
7084 { Bad_Opcode },
7085 { Bad_Opcode },
7086 { Bad_Opcode },
7087 { Bad_Opcode },
7088 { Bad_Opcode },
7089 { Bad_Opcode },
7090 { Bad_Opcode },
7091 { Bad_Opcode },
f88c9eb0 7092 /* 60 */
592d1631
L
7093 { Bad_Opcode },
7094 { Bad_Opcode },
7095 { Bad_Opcode },
7096 { Bad_Opcode },
7097 { Bad_Opcode },
7098 { Bad_Opcode },
7099 { Bad_Opcode },
7100 { Bad_Opcode },
f88c9eb0 7101 /* 68 */
592d1631
L
7102 { Bad_Opcode },
7103 { Bad_Opcode },
7104 { Bad_Opcode },
7105 { Bad_Opcode },
7106 { Bad_Opcode },
7107 { Bad_Opcode },
7108 { Bad_Opcode },
7109 { Bad_Opcode },
f88c9eb0 7110 /* 70 */
592d1631
L
7111 { Bad_Opcode },
7112 { Bad_Opcode },
7113 { Bad_Opcode },
7114 { Bad_Opcode },
7115 { Bad_Opcode },
7116 { Bad_Opcode },
7117 { Bad_Opcode },
7118 { Bad_Opcode },
f88c9eb0 7119 /* 78 */
592d1631
L
7120 { Bad_Opcode },
7121 { Bad_Opcode },
7122 { Bad_Opcode },
7123 { Bad_Opcode },
7124 { Bad_Opcode },
7125 { Bad_Opcode },
7126 { Bad_Opcode },
7127 { Bad_Opcode },
f88c9eb0
SP
7128 /* 80 */
7129 { PREFIX_TABLE (PREFIX_0F3880) },
7130 { PREFIX_TABLE (PREFIX_0F3881) },
6c30d220 7131 { PREFIX_TABLE (PREFIX_0F3882) },
592d1631
L
7132 { Bad_Opcode },
7133 { Bad_Opcode },
7134 { Bad_Opcode },
7135 { Bad_Opcode },
7136 { Bad_Opcode },
f88c9eb0 7137 /* 88 */
592d1631
L
7138 { Bad_Opcode },
7139 { Bad_Opcode },
7140 { Bad_Opcode },
7141 { Bad_Opcode },
7142 { Bad_Opcode },
7143 { Bad_Opcode },
7144 { Bad_Opcode },
7145 { Bad_Opcode },
f88c9eb0 7146 /* 90 */
592d1631
L
7147 { Bad_Opcode },
7148 { Bad_Opcode },
7149 { Bad_Opcode },
7150 { Bad_Opcode },
7151 { Bad_Opcode },
7152 { Bad_Opcode },
7153 { Bad_Opcode },
7154 { Bad_Opcode },
f88c9eb0 7155 /* 98 */
592d1631
L
7156 { Bad_Opcode },
7157 { Bad_Opcode },
7158 { Bad_Opcode },
7159 { Bad_Opcode },
7160 { Bad_Opcode },
7161 { Bad_Opcode },
7162 { Bad_Opcode },
7163 { Bad_Opcode },
f88c9eb0 7164 /* a0 */
592d1631
L
7165 { Bad_Opcode },
7166 { Bad_Opcode },
7167 { Bad_Opcode },
7168 { Bad_Opcode },
7169 { Bad_Opcode },
7170 { Bad_Opcode },
7171 { Bad_Opcode },
7172 { Bad_Opcode },
f88c9eb0 7173 /* a8 */
592d1631
L
7174 { Bad_Opcode },
7175 { Bad_Opcode },
7176 { Bad_Opcode },
7177 { Bad_Opcode },
7178 { Bad_Opcode },
7179 { Bad_Opcode },
7180 { Bad_Opcode },
7181 { Bad_Opcode },
f88c9eb0 7182 /* b0 */
592d1631
L
7183 { Bad_Opcode },
7184 { Bad_Opcode },
7185 { Bad_Opcode },
7186 { Bad_Opcode },
7187 { Bad_Opcode },
7188 { Bad_Opcode },
7189 { Bad_Opcode },
7190 { Bad_Opcode },
f88c9eb0 7191 /* b8 */
592d1631
L
7192 { Bad_Opcode },
7193 { Bad_Opcode },
7194 { Bad_Opcode },
7195 { Bad_Opcode },
7196 { Bad_Opcode },
7197 { Bad_Opcode },
7198 { Bad_Opcode },
7199 { Bad_Opcode },
f88c9eb0 7200 /* c0 */
592d1631
L
7201 { Bad_Opcode },
7202 { Bad_Opcode },
7203 { Bad_Opcode },
7204 { Bad_Opcode },
7205 { Bad_Opcode },
7206 { Bad_Opcode },
7207 { Bad_Opcode },
7208 { Bad_Opcode },
f88c9eb0 7209 /* c8 */
a0046408
L
7210 { PREFIX_TABLE (PREFIX_0F38C8) },
7211 { PREFIX_TABLE (PREFIX_0F38C9) },
7212 { PREFIX_TABLE (PREFIX_0F38CA) },
7213 { PREFIX_TABLE (PREFIX_0F38CB) },
7214 { PREFIX_TABLE (PREFIX_0F38CC) },
7215 { PREFIX_TABLE (PREFIX_0F38CD) },
592d1631 7216 { Bad_Opcode },
48521003 7217 { PREFIX_TABLE (PREFIX_0F38CF) },
f88c9eb0 7218 /* d0 */
592d1631
L
7219 { Bad_Opcode },
7220 { Bad_Opcode },
7221 { Bad_Opcode },
7222 { Bad_Opcode },
7223 { Bad_Opcode },
7224 { Bad_Opcode },
7225 { Bad_Opcode },
7226 { Bad_Opcode },
f88c9eb0 7227 /* d8 */
592d1631
L
7228 { Bad_Opcode },
7229 { Bad_Opcode },
7230 { Bad_Opcode },
f88c9eb0
SP
7231 { PREFIX_TABLE (PREFIX_0F38DB) },
7232 { PREFIX_TABLE (PREFIX_0F38DC) },
7233 { PREFIX_TABLE (PREFIX_0F38DD) },
7234 { PREFIX_TABLE (PREFIX_0F38DE) },
7235 { PREFIX_TABLE (PREFIX_0F38DF) },
7236 /* e0 */
592d1631
L
7237 { Bad_Opcode },
7238 { Bad_Opcode },
7239 { Bad_Opcode },
7240 { Bad_Opcode },
7241 { Bad_Opcode },
7242 { Bad_Opcode },
7243 { Bad_Opcode },
7244 { Bad_Opcode },
f88c9eb0 7245 /* e8 */
592d1631
L
7246 { Bad_Opcode },
7247 { Bad_Opcode },
7248 { Bad_Opcode },
7249 { Bad_Opcode },
7250 { Bad_Opcode },
7251 { Bad_Opcode },
7252 { Bad_Opcode },
7253 { Bad_Opcode },
f88c9eb0
SP
7254 /* f0 */
7255 { PREFIX_TABLE (PREFIX_0F38F0) },
7256 { PREFIX_TABLE (PREFIX_0F38F1) },
592d1631
L
7257 { Bad_Opcode },
7258 { Bad_Opcode },
7259 { Bad_Opcode },
603555e5 7260 { PREFIX_TABLE (PREFIX_0F38F5) },
e2e1fcde 7261 { PREFIX_TABLE (PREFIX_0F38F6) },
592d1631 7262 { Bad_Opcode },
f88c9eb0 7263 /* f8 */
c0a30a9f
L
7264 { PREFIX_TABLE (PREFIX_0F38F8) },
7265 { PREFIX_TABLE (PREFIX_0F38F9) },
592d1631
L
7266 { Bad_Opcode },
7267 { Bad_Opcode },
7268 { Bad_Opcode },
7269 { Bad_Opcode },
7270 { Bad_Opcode },
7271 { Bad_Opcode },
f88c9eb0
SP
7272 },
7273 /* THREE_BYTE_0F3A */
7274 {
7275 /* 00 */
592d1631
L
7276 { Bad_Opcode },
7277 { Bad_Opcode },
7278 { Bad_Opcode },
7279 { Bad_Opcode },
7280 { Bad_Opcode },
7281 { Bad_Opcode },
7282 { Bad_Opcode },
7283 { Bad_Opcode },
f88c9eb0
SP
7284 /* 08 */
7285 { PREFIX_TABLE (PREFIX_0F3A08) },
7286 { PREFIX_TABLE (PREFIX_0F3A09) },
7287 { PREFIX_TABLE (PREFIX_0F3A0A) },
7288 { PREFIX_TABLE (PREFIX_0F3A0B) },
7289 { PREFIX_TABLE (PREFIX_0F3A0C) },
7290 { PREFIX_TABLE (PREFIX_0F3A0D) },
7291 { PREFIX_TABLE (PREFIX_0F3A0E) },
507bd325 7292 { "palignr", { MX, EM, Ib }, PREFIX_OPCODE },
f88c9eb0 7293 /* 10 */
592d1631
L
7294 { Bad_Opcode },
7295 { Bad_Opcode },
7296 { Bad_Opcode },
7297 { Bad_Opcode },
f88c9eb0
SP
7298 { PREFIX_TABLE (PREFIX_0F3A14) },
7299 { PREFIX_TABLE (PREFIX_0F3A15) },
7300 { PREFIX_TABLE (PREFIX_0F3A16) },
7301 { PREFIX_TABLE (PREFIX_0F3A17) },
7302 /* 18 */
592d1631
L
7303 { Bad_Opcode },
7304 { Bad_Opcode },
7305 { Bad_Opcode },
7306 { Bad_Opcode },
7307 { Bad_Opcode },
7308 { Bad_Opcode },
7309 { Bad_Opcode },
7310 { Bad_Opcode },
f88c9eb0
SP
7311 /* 20 */
7312 { PREFIX_TABLE (PREFIX_0F3A20) },
7313 { PREFIX_TABLE (PREFIX_0F3A21) },
7314 { PREFIX_TABLE (PREFIX_0F3A22) },
592d1631
L
7315 { Bad_Opcode },
7316 { Bad_Opcode },
7317 { Bad_Opcode },
7318 { Bad_Opcode },
7319 { Bad_Opcode },
f88c9eb0 7320 /* 28 */
592d1631
L
7321 { Bad_Opcode },
7322 { Bad_Opcode },
7323 { Bad_Opcode },
7324 { Bad_Opcode },
7325 { Bad_Opcode },
7326 { Bad_Opcode },
7327 { Bad_Opcode },
7328 { Bad_Opcode },
f88c9eb0 7329 /* 30 */
592d1631
L
7330 { Bad_Opcode },
7331 { Bad_Opcode },
7332 { Bad_Opcode },
7333 { Bad_Opcode },
7334 { Bad_Opcode },
7335 { Bad_Opcode },
7336 { Bad_Opcode },
7337 { Bad_Opcode },
f88c9eb0 7338 /* 38 */
592d1631
L
7339 { Bad_Opcode },
7340 { Bad_Opcode },
7341 { Bad_Opcode },
7342 { Bad_Opcode },
7343 { Bad_Opcode },
7344 { Bad_Opcode },
7345 { Bad_Opcode },
7346 { Bad_Opcode },
f88c9eb0
SP
7347 /* 40 */
7348 { PREFIX_TABLE (PREFIX_0F3A40) },
7349 { PREFIX_TABLE (PREFIX_0F3A41) },
7350 { PREFIX_TABLE (PREFIX_0F3A42) },
592d1631 7351 { Bad_Opcode },
f88c9eb0 7352 { PREFIX_TABLE (PREFIX_0F3A44) },
592d1631
L
7353 { Bad_Opcode },
7354 { Bad_Opcode },
7355 { Bad_Opcode },
f88c9eb0 7356 /* 48 */
592d1631
L
7357 { Bad_Opcode },
7358 { Bad_Opcode },
7359 { Bad_Opcode },
7360 { Bad_Opcode },
7361 { Bad_Opcode },
7362 { Bad_Opcode },
7363 { Bad_Opcode },
7364 { Bad_Opcode },
f88c9eb0 7365 /* 50 */
592d1631
L
7366 { Bad_Opcode },
7367 { Bad_Opcode },
7368 { Bad_Opcode },
7369 { Bad_Opcode },
7370 { Bad_Opcode },
7371 { Bad_Opcode },
7372 { Bad_Opcode },
7373 { Bad_Opcode },
f88c9eb0 7374 /* 58 */
592d1631
L
7375 { Bad_Opcode },
7376 { Bad_Opcode },
7377 { Bad_Opcode },
7378 { Bad_Opcode },
7379 { Bad_Opcode },
7380 { Bad_Opcode },
7381 { Bad_Opcode },
7382 { Bad_Opcode },
f88c9eb0
SP
7383 /* 60 */
7384 { PREFIX_TABLE (PREFIX_0F3A60) },
7385 { PREFIX_TABLE (PREFIX_0F3A61) },
7386 { PREFIX_TABLE (PREFIX_0F3A62) },
7387 { PREFIX_TABLE (PREFIX_0F3A63) },
592d1631
L
7388 { Bad_Opcode },
7389 { Bad_Opcode },
7390 { Bad_Opcode },
7391 { Bad_Opcode },
f88c9eb0 7392 /* 68 */
592d1631
L
7393 { Bad_Opcode },
7394 { Bad_Opcode },
7395 { Bad_Opcode },
7396 { Bad_Opcode },
7397 { Bad_Opcode },
7398 { Bad_Opcode },
7399 { Bad_Opcode },
7400 { Bad_Opcode },
f88c9eb0 7401 /* 70 */
592d1631
L
7402 { Bad_Opcode },
7403 { Bad_Opcode },
7404 { Bad_Opcode },
7405 { Bad_Opcode },
7406 { Bad_Opcode },
7407 { Bad_Opcode },
7408 { Bad_Opcode },
7409 { Bad_Opcode },
f88c9eb0 7410 /* 78 */
592d1631
L
7411 { Bad_Opcode },
7412 { Bad_Opcode },
7413 { Bad_Opcode },
7414 { Bad_Opcode },
7415 { Bad_Opcode },
7416 { Bad_Opcode },
7417 { Bad_Opcode },
7418 { Bad_Opcode },
f88c9eb0 7419 /* 80 */
592d1631
L
7420 { Bad_Opcode },
7421 { Bad_Opcode },
7422 { Bad_Opcode },
7423 { Bad_Opcode },
7424 { Bad_Opcode },
7425 { Bad_Opcode },
7426 { Bad_Opcode },
7427 { Bad_Opcode },
f88c9eb0 7428 /* 88 */
592d1631
L
7429 { Bad_Opcode },
7430 { Bad_Opcode },
7431 { Bad_Opcode },
7432 { Bad_Opcode },
7433 { Bad_Opcode },
7434 { Bad_Opcode },
7435 { Bad_Opcode },
7436 { Bad_Opcode },
f88c9eb0 7437 /* 90 */
592d1631
L
7438 { Bad_Opcode },
7439 { Bad_Opcode },
7440 { Bad_Opcode },
7441 { Bad_Opcode },
7442 { Bad_Opcode },
7443 { Bad_Opcode },
7444 { Bad_Opcode },
7445 { Bad_Opcode },
f88c9eb0 7446 /* 98 */
592d1631
L
7447 { Bad_Opcode },
7448 { Bad_Opcode },
7449 { Bad_Opcode },
7450 { Bad_Opcode },
7451 { Bad_Opcode },
7452 { Bad_Opcode },
7453 { Bad_Opcode },
7454 { Bad_Opcode },
f88c9eb0 7455 /* a0 */
592d1631
L
7456 { Bad_Opcode },
7457 { Bad_Opcode },
7458 { Bad_Opcode },
7459 { Bad_Opcode },
7460 { Bad_Opcode },
7461 { Bad_Opcode },
7462 { Bad_Opcode },
7463 { Bad_Opcode },
f88c9eb0 7464 /* a8 */
592d1631
L
7465 { Bad_Opcode },
7466 { Bad_Opcode },
7467 { Bad_Opcode },
7468 { Bad_Opcode },
7469 { Bad_Opcode },
7470 { Bad_Opcode },
7471 { Bad_Opcode },
7472 { Bad_Opcode },
f88c9eb0 7473 /* b0 */
592d1631
L
7474 { Bad_Opcode },
7475 { Bad_Opcode },
7476 { Bad_Opcode },
7477 { Bad_Opcode },
7478 { Bad_Opcode },
7479 { Bad_Opcode },
7480 { Bad_Opcode },
7481 { Bad_Opcode },
f88c9eb0 7482 /* b8 */
592d1631
L
7483 { Bad_Opcode },
7484 { Bad_Opcode },
7485 { Bad_Opcode },
7486 { Bad_Opcode },
7487 { Bad_Opcode },
7488 { Bad_Opcode },
7489 { Bad_Opcode },
7490 { Bad_Opcode },
f88c9eb0 7491 /* c0 */
592d1631
L
7492 { Bad_Opcode },
7493 { Bad_Opcode },
7494 { Bad_Opcode },
7495 { Bad_Opcode },
7496 { Bad_Opcode },
7497 { Bad_Opcode },
7498 { Bad_Opcode },
7499 { Bad_Opcode },
f88c9eb0 7500 /* c8 */
592d1631
L
7501 { Bad_Opcode },
7502 { Bad_Opcode },
7503 { Bad_Opcode },
7504 { Bad_Opcode },
a0046408 7505 { PREFIX_TABLE (PREFIX_0F3ACC) },
592d1631 7506 { Bad_Opcode },
48521003
IT
7507 { PREFIX_TABLE (PREFIX_0F3ACE) },
7508 { PREFIX_TABLE (PREFIX_0F3ACF) },
f88c9eb0 7509 /* d0 */
592d1631
L
7510 { Bad_Opcode },
7511 { Bad_Opcode },
7512 { Bad_Opcode },
7513 { Bad_Opcode },
7514 { Bad_Opcode },
7515 { Bad_Opcode },
7516 { Bad_Opcode },
7517 { Bad_Opcode },
f88c9eb0 7518 /* d8 */
592d1631
L
7519 { Bad_Opcode },
7520 { Bad_Opcode },
7521 { Bad_Opcode },
7522 { Bad_Opcode },
7523 { Bad_Opcode },
7524 { Bad_Opcode },
7525 { Bad_Opcode },
f88c9eb0
SP
7526 { PREFIX_TABLE (PREFIX_0F3ADF) },
7527 /* e0 */
592d1631
L
7528 { Bad_Opcode },
7529 { Bad_Opcode },
7530 { Bad_Opcode },
7531 { Bad_Opcode },
7532 { Bad_Opcode },
592d1631
L
7533 { Bad_Opcode },
7534 { Bad_Opcode },
7535 { Bad_Opcode },
85f10a01 7536 /* e8 */
592d1631
L
7537 { Bad_Opcode },
7538 { Bad_Opcode },
7539 { Bad_Opcode },
7540 { Bad_Opcode },
7541 { Bad_Opcode },
7542 { Bad_Opcode },
7543 { Bad_Opcode },
7544 { Bad_Opcode },
85f10a01 7545 /* f0 */
592d1631
L
7546 { Bad_Opcode },
7547 { Bad_Opcode },
7548 { Bad_Opcode },
7549 { Bad_Opcode },
7550 { Bad_Opcode },
7551 { Bad_Opcode },
7552 { Bad_Opcode },
7553 { Bad_Opcode },
85f10a01 7554 /* f8 */
592d1631
L
7555 { Bad_Opcode },
7556 { Bad_Opcode },
7557 { Bad_Opcode },
7558 { Bad_Opcode },
7559 { Bad_Opcode },
7560 { Bad_Opcode },
7561 { Bad_Opcode },
7562 { Bad_Opcode },
85f10a01 7563 },
f88c9eb0
SP
7564};
7565
7566static const struct dis386 xop_table[][256] = {
5dd85c99 7567 /* XOP_08 */
85f10a01
MM
7568 {
7569 /* 00 */
592d1631
L
7570 { Bad_Opcode },
7571 { Bad_Opcode },
7572 { Bad_Opcode },
7573 { Bad_Opcode },
7574 { Bad_Opcode },
7575 { Bad_Opcode },
7576 { Bad_Opcode },
7577 { Bad_Opcode },
85f10a01 7578 /* 08 */
592d1631
L
7579 { Bad_Opcode },
7580 { Bad_Opcode },
7581 { Bad_Opcode },
7582 { Bad_Opcode },
7583 { Bad_Opcode },
7584 { Bad_Opcode },
7585 { Bad_Opcode },
7586 { Bad_Opcode },
85f10a01 7587 /* 10 */
3929df09 7588 { Bad_Opcode },
592d1631
L
7589 { Bad_Opcode },
7590 { Bad_Opcode },
7591 { Bad_Opcode },
7592 { Bad_Opcode },
7593 { Bad_Opcode },
7594 { Bad_Opcode },
7595 { Bad_Opcode },
85f10a01 7596 /* 18 */
592d1631
L
7597 { Bad_Opcode },
7598 { Bad_Opcode },
7599 { Bad_Opcode },
7600 { Bad_Opcode },
7601 { Bad_Opcode },
7602 { Bad_Opcode },
7603 { Bad_Opcode },
7604 { Bad_Opcode },
85f10a01 7605 /* 20 */
592d1631
L
7606 { Bad_Opcode },
7607 { Bad_Opcode },
7608 { Bad_Opcode },
7609 { Bad_Opcode },
7610 { Bad_Opcode },
7611 { Bad_Opcode },
7612 { Bad_Opcode },
7613 { Bad_Opcode },
85f10a01 7614 /* 28 */
592d1631
L
7615 { Bad_Opcode },
7616 { Bad_Opcode },
7617 { Bad_Opcode },
7618 { Bad_Opcode },
7619 { Bad_Opcode },
7620 { Bad_Opcode },
7621 { Bad_Opcode },
7622 { Bad_Opcode },
c0f3af97 7623 /* 30 */
592d1631
L
7624 { Bad_Opcode },
7625 { Bad_Opcode },
7626 { Bad_Opcode },
7627 { Bad_Opcode },
7628 { Bad_Opcode },
7629 { Bad_Opcode },
7630 { Bad_Opcode },
7631 { Bad_Opcode },
c0f3af97 7632 /* 38 */
592d1631
L
7633 { Bad_Opcode },
7634 { Bad_Opcode },
7635 { Bad_Opcode },
7636 { Bad_Opcode },
7637 { Bad_Opcode },
7638 { Bad_Opcode },
7639 { Bad_Opcode },
7640 { Bad_Opcode },
c0f3af97 7641 /* 40 */
592d1631
L
7642 { Bad_Opcode },
7643 { Bad_Opcode },
7644 { Bad_Opcode },
7645 { Bad_Opcode },
7646 { Bad_Opcode },
7647 { Bad_Opcode },
7648 { Bad_Opcode },
7649 { Bad_Opcode },
85f10a01 7650 /* 48 */
592d1631
L
7651 { Bad_Opcode },
7652 { Bad_Opcode },
7653 { Bad_Opcode },
7654 { Bad_Opcode },
7655 { Bad_Opcode },
7656 { Bad_Opcode },
7657 { Bad_Opcode },
7658 { Bad_Opcode },
c0f3af97 7659 /* 50 */
592d1631
L
7660 { Bad_Opcode },
7661 { Bad_Opcode },
7662 { Bad_Opcode },
7663 { Bad_Opcode },
7664 { Bad_Opcode },
7665 { Bad_Opcode },
7666 { Bad_Opcode },
7667 { Bad_Opcode },
85f10a01 7668 /* 58 */
592d1631
L
7669 { Bad_Opcode },
7670 { Bad_Opcode },
7671 { Bad_Opcode },
7672 { Bad_Opcode },
7673 { Bad_Opcode },
7674 { Bad_Opcode },
7675 { Bad_Opcode },
7676 { Bad_Opcode },
c1e679ec 7677 /* 60 */
592d1631
L
7678 { Bad_Opcode },
7679 { Bad_Opcode },
7680 { Bad_Opcode },
7681 { Bad_Opcode },
7682 { Bad_Opcode },
7683 { Bad_Opcode },
7684 { Bad_Opcode },
7685 { Bad_Opcode },
c0f3af97 7686 /* 68 */
592d1631
L
7687 { Bad_Opcode },
7688 { Bad_Opcode },
7689 { Bad_Opcode },
7690 { Bad_Opcode },
7691 { Bad_Opcode },
7692 { Bad_Opcode },
7693 { Bad_Opcode },
7694 { Bad_Opcode },
85f10a01 7695 /* 70 */
592d1631
L
7696 { Bad_Opcode },
7697 { Bad_Opcode },
7698 { Bad_Opcode },
7699 { Bad_Opcode },
7700 { Bad_Opcode },
7701 { Bad_Opcode },
7702 { Bad_Opcode },
7703 { Bad_Opcode },
85f10a01 7704 /* 78 */
592d1631
L
7705 { Bad_Opcode },
7706 { Bad_Opcode },
7707 { Bad_Opcode },
7708 { Bad_Opcode },
7709 { Bad_Opcode },
7710 { Bad_Opcode },
7711 { Bad_Opcode },
7712 { Bad_Opcode },
85f10a01 7713 /* 80 */
592d1631
L
7714 { Bad_Opcode },
7715 { Bad_Opcode },
7716 { Bad_Opcode },
7717 { Bad_Opcode },
7718 { Bad_Opcode },
3a2430e0
JB
7719 { "vpmacssww", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7720 { "vpmacsswd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7721 { "vpmacssdql", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
5dd85c99 7722 /* 88 */
592d1631
L
7723 { Bad_Opcode },
7724 { Bad_Opcode },
7725 { Bad_Opcode },
7726 { Bad_Opcode },
7727 { Bad_Opcode },
7728 { Bad_Opcode },
3a2430e0
JB
7729 { "vpmacssdd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7730 { "vpmacssdqh", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
5dd85c99 7731 /* 90 */
592d1631
L
7732 { Bad_Opcode },
7733 { Bad_Opcode },
7734 { Bad_Opcode },
7735 { Bad_Opcode },
7736 { Bad_Opcode },
3a2430e0
JB
7737 { "vpmacsww", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7738 { "vpmacswd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7739 { "vpmacsdql", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
5dd85c99 7740 /* 98 */
592d1631
L
7741 { Bad_Opcode },
7742 { Bad_Opcode },
7743 { Bad_Opcode },
7744 { Bad_Opcode },
7745 { Bad_Opcode },
7746 { Bad_Opcode },
3a2430e0
JB
7747 { "vpmacsdd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7748 { "vpmacsdqh", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
5dd85c99 7749 /* a0 */
592d1631
L
7750 { Bad_Opcode },
7751 { Bad_Opcode },
3a2430e0
JB
7752 { "vpcmov", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
7753 { "vpperm", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
592d1631
L
7754 { Bad_Opcode },
7755 { Bad_Opcode },
3a2430e0 7756 { "vpmadcsswd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
592d1631 7757 { Bad_Opcode },
5dd85c99 7758 /* a8 */
592d1631
L
7759 { Bad_Opcode },
7760 { Bad_Opcode },
7761 { Bad_Opcode },
7762 { Bad_Opcode },
7763 { Bad_Opcode },
7764 { Bad_Opcode },
7765 { Bad_Opcode },
7766 { Bad_Opcode },
5dd85c99 7767 /* b0 */
592d1631
L
7768 { Bad_Opcode },
7769 { Bad_Opcode },
7770 { Bad_Opcode },
7771 { Bad_Opcode },
7772 { Bad_Opcode },
7773 { Bad_Opcode },
3a2430e0 7774 { "vpmadcswd", { XMVexW, Vex, EXVexW, EXVexW }, 0 },
592d1631 7775 { Bad_Opcode },
5dd85c99 7776 /* b8 */
592d1631
L
7777 { Bad_Opcode },
7778 { Bad_Opcode },
7779 { Bad_Opcode },
7780 { Bad_Opcode },
7781 { Bad_Opcode },
7782 { Bad_Opcode },
7783 { Bad_Opcode },
7784 { Bad_Opcode },
5dd85c99 7785 /* c0 */
bf890a93
IT
7786 { "vprotb", { XM, Vex_2src_1, Ib }, 0 },
7787 { "vprotw", { XM, Vex_2src_1, Ib }, 0 },
7788 { "vprotd", { XM, Vex_2src_1, Ib }, 0 },
7789 { "vprotq", { XM, Vex_2src_1, Ib }, 0 },
592d1631
L
7790 { Bad_Opcode },
7791 { Bad_Opcode },
7792 { Bad_Opcode },
7793 { Bad_Opcode },
5dd85c99 7794 /* c8 */
592d1631
L
7795 { Bad_Opcode },
7796 { Bad_Opcode },
7797 { Bad_Opcode },
7798 { Bad_Opcode },
ff688e1f
L
7799 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CC) },
7800 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CD) },
7801 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CE) },
7802 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_CF) },
5dd85c99 7803 /* d0 */
592d1631
L
7804 { Bad_Opcode },
7805 { Bad_Opcode },
7806 { Bad_Opcode },
7807 { Bad_Opcode },
7808 { Bad_Opcode },
7809 { Bad_Opcode },
7810 { Bad_Opcode },
7811 { Bad_Opcode },
5dd85c99 7812 /* d8 */
592d1631
L
7813 { Bad_Opcode },
7814 { Bad_Opcode },
7815 { Bad_Opcode },
7816 { Bad_Opcode },
7817 { Bad_Opcode },
7818 { Bad_Opcode },
7819 { Bad_Opcode },
7820 { Bad_Opcode },
5dd85c99 7821 /* e0 */
592d1631
L
7822 { Bad_Opcode },
7823 { Bad_Opcode },
7824 { Bad_Opcode },
7825 { Bad_Opcode },
7826 { Bad_Opcode },
7827 { Bad_Opcode },
7828 { Bad_Opcode },
7829 { Bad_Opcode },
5dd85c99 7830 /* e8 */
592d1631
L
7831 { Bad_Opcode },
7832 { Bad_Opcode },
7833 { Bad_Opcode },
7834 { Bad_Opcode },
ff688e1f
L
7835 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_EC) },
7836 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_ED) },
7837 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_EE) },
7838 { VEX_LEN_TABLE (VEX_LEN_0FXOP_08_EF) },
5dd85c99 7839 /* f0 */
592d1631
L
7840 { Bad_Opcode },
7841 { Bad_Opcode },
7842 { Bad_Opcode },
7843 { Bad_Opcode },
7844 { Bad_Opcode },
7845 { Bad_Opcode },
7846 { Bad_Opcode },
7847 { Bad_Opcode },
5dd85c99 7848 /* f8 */
592d1631
L
7849 { Bad_Opcode },
7850 { Bad_Opcode },
7851 { Bad_Opcode },
7852 { Bad_Opcode },
7853 { Bad_Opcode },
7854 { Bad_Opcode },
7855 { Bad_Opcode },
7856 { Bad_Opcode },
5dd85c99
SP
7857 },
7858 /* XOP_09 */
7859 {
7860 /* 00 */
592d1631 7861 { Bad_Opcode },
2a2a0f38
QN
7862 { REG_TABLE (REG_XOP_TBM_01) },
7863 { REG_TABLE (REG_XOP_TBM_02) },
592d1631
L
7864 { Bad_Opcode },
7865 { Bad_Opcode },
7866 { Bad_Opcode },
7867 { Bad_Opcode },
7868 { Bad_Opcode },
5dd85c99 7869 /* 08 */
592d1631
L
7870 { Bad_Opcode },
7871 { Bad_Opcode },
7872 { Bad_Opcode },
7873 { Bad_Opcode },
7874 { Bad_Opcode },
7875 { Bad_Opcode },
7876 { Bad_Opcode },
7877 { Bad_Opcode },
5dd85c99 7878 /* 10 */
592d1631
L
7879 { Bad_Opcode },
7880 { Bad_Opcode },
5dd85c99 7881 { REG_TABLE (REG_XOP_LWPCB) },
592d1631
L
7882 { Bad_Opcode },
7883 { Bad_Opcode },
7884 { Bad_Opcode },
7885 { Bad_Opcode },
7886 { Bad_Opcode },
5dd85c99 7887 /* 18 */
592d1631
L
7888 { Bad_Opcode },
7889 { Bad_Opcode },
7890 { Bad_Opcode },
7891 { Bad_Opcode },
7892 { Bad_Opcode },
7893 { Bad_Opcode },
7894 { Bad_Opcode },
7895 { Bad_Opcode },
5dd85c99 7896 /* 20 */
592d1631
L
7897 { Bad_Opcode },
7898 { Bad_Opcode },
7899 { Bad_Opcode },
7900 { Bad_Opcode },
7901 { Bad_Opcode },
7902 { Bad_Opcode },
7903 { Bad_Opcode },
7904 { Bad_Opcode },
5dd85c99 7905 /* 28 */
592d1631
L
7906 { Bad_Opcode },
7907 { Bad_Opcode },
7908 { Bad_Opcode },
7909 { Bad_Opcode },
7910 { Bad_Opcode },
7911 { Bad_Opcode },
7912 { Bad_Opcode },
7913 { Bad_Opcode },
5dd85c99 7914 /* 30 */
592d1631
L
7915 { Bad_Opcode },
7916 { Bad_Opcode },
7917 { Bad_Opcode },
7918 { Bad_Opcode },
7919 { Bad_Opcode },
7920 { Bad_Opcode },
7921 { Bad_Opcode },
7922 { Bad_Opcode },
5dd85c99 7923 /* 38 */
592d1631
L
7924 { Bad_Opcode },
7925 { Bad_Opcode },
7926 { Bad_Opcode },
7927 { Bad_Opcode },
7928 { Bad_Opcode },
7929 { Bad_Opcode },
7930 { Bad_Opcode },
7931 { Bad_Opcode },
5dd85c99 7932 /* 40 */
592d1631
L
7933 { Bad_Opcode },
7934 { Bad_Opcode },
7935 { Bad_Opcode },
7936 { Bad_Opcode },
7937 { Bad_Opcode },
7938 { Bad_Opcode },
7939 { Bad_Opcode },
7940 { Bad_Opcode },
5dd85c99 7941 /* 48 */
592d1631
L
7942 { Bad_Opcode },
7943 { Bad_Opcode },
7944 { Bad_Opcode },
7945 { Bad_Opcode },
7946 { Bad_Opcode },
7947 { Bad_Opcode },
7948 { Bad_Opcode },
7949 { Bad_Opcode },
5dd85c99 7950 /* 50 */
592d1631
L
7951 { Bad_Opcode },
7952 { Bad_Opcode },
7953 { Bad_Opcode },
7954 { Bad_Opcode },
7955 { Bad_Opcode },
7956 { Bad_Opcode },
7957 { Bad_Opcode },
7958 { Bad_Opcode },
5dd85c99 7959 /* 58 */
592d1631
L
7960 { Bad_Opcode },
7961 { Bad_Opcode },
7962 { Bad_Opcode },
7963 { Bad_Opcode },
7964 { Bad_Opcode },
7965 { Bad_Opcode },
7966 { Bad_Opcode },
7967 { Bad_Opcode },
5dd85c99 7968 /* 60 */
592d1631
L
7969 { Bad_Opcode },
7970 { Bad_Opcode },
7971 { Bad_Opcode },
7972 { Bad_Opcode },
7973 { Bad_Opcode },
7974 { Bad_Opcode },
7975 { Bad_Opcode },
7976 { Bad_Opcode },
5dd85c99 7977 /* 68 */
592d1631
L
7978 { Bad_Opcode },
7979 { Bad_Opcode },
7980 { Bad_Opcode },
7981 { Bad_Opcode },
7982 { Bad_Opcode },
7983 { Bad_Opcode },
7984 { Bad_Opcode },
7985 { Bad_Opcode },
5dd85c99 7986 /* 70 */
592d1631
L
7987 { Bad_Opcode },
7988 { Bad_Opcode },
7989 { Bad_Opcode },
7990 { Bad_Opcode },
7991 { Bad_Opcode },
7992 { Bad_Opcode },
7993 { Bad_Opcode },
7994 { Bad_Opcode },
5dd85c99 7995 /* 78 */
592d1631
L
7996 { Bad_Opcode },
7997 { Bad_Opcode },
7998 { Bad_Opcode },
7999 { Bad_Opcode },
8000 { Bad_Opcode },
8001 { Bad_Opcode },
8002 { Bad_Opcode },
8003 { Bad_Opcode },
5dd85c99 8004 /* 80 */
592a252b
L
8005 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_80) },
8006 { VEX_LEN_TABLE (VEX_LEN_0FXOP_09_81) },
bf890a93
IT
8007 { "vfrczss", { XM, EXd }, 0 },
8008 { "vfrczsd", { XM, EXq }, 0 },
592d1631
L
8009 { Bad_Opcode },
8010 { Bad_Opcode },
8011 { Bad_Opcode },
8012 { Bad_Opcode },
5dd85c99 8013 /* 88 */
592d1631
L
8014 { Bad_Opcode },
8015 { Bad_Opcode },
8016 { Bad_Opcode },
8017 { Bad_Opcode },
8018 { Bad_Opcode },
8019 { Bad_Opcode },
8020 { Bad_Opcode },
8021 { Bad_Opcode },
5dd85c99 8022 /* 90 */
bf890a93
IT
8023 { "vprotb", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8024 { "vprotw", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8025 { "vprotd", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8026 { "vprotq", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8027 { "vpshlb", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8028 { "vpshlw", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8029 { "vpshld", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8030 { "vpshlq", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
5dd85c99 8031 /* 98 */
bf890a93
IT
8032 { "vpshab", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8033 { "vpshaw", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8034 { "vpshad", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
8035 { "vpshaq", { XM, Vex_2src_1, Vex_2src_2 }, 0 },
592d1631
L
8036 { Bad_Opcode },
8037 { Bad_Opcode },
8038 { Bad_Opcode },
8039 { Bad_Opcode },
5dd85c99 8040 /* a0 */
592d1631
L
8041 { Bad_Opcode },
8042 { Bad_Opcode },
8043 { Bad_Opcode },
8044 { Bad_Opcode },
8045 { Bad_Opcode },
8046 { Bad_Opcode },
8047 { Bad_Opcode },
8048 { Bad_Opcode },
5dd85c99 8049 /* a8 */
592d1631
L
8050 { Bad_Opcode },
8051 { Bad_Opcode },
8052 { Bad_Opcode },
8053 { Bad_Opcode },
8054 { Bad_Opcode },
8055 { Bad_Opcode },
8056 { Bad_Opcode },
8057 { Bad_Opcode },
5dd85c99 8058 /* b0 */
592d1631
L
8059 { Bad_Opcode },
8060 { Bad_Opcode },
8061 { Bad_Opcode },
8062 { Bad_Opcode },
8063 { Bad_Opcode },
8064 { Bad_Opcode },
8065 { Bad_Opcode },
8066 { Bad_Opcode },
5dd85c99 8067 /* b8 */
592d1631
L
8068 { Bad_Opcode },
8069 { Bad_Opcode },
8070 { Bad_Opcode },
8071 { Bad_Opcode },
8072 { Bad_Opcode },
8073 { Bad_Opcode },
8074 { Bad_Opcode },
8075 { Bad_Opcode },
5dd85c99 8076 /* c0 */
592d1631 8077 { Bad_Opcode },
bf890a93
IT
8078 { "vphaddbw", { XM, EXxmm }, 0 },
8079 { "vphaddbd", { XM, EXxmm }, 0 },
8080 { "vphaddbq", { XM, EXxmm }, 0 },
592d1631
L
8081 { Bad_Opcode },
8082 { Bad_Opcode },
bf890a93
IT
8083 { "vphaddwd", { XM, EXxmm }, 0 },
8084 { "vphaddwq", { XM, EXxmm }, 0 },
5dd85c99 8085 /* c8 */
592d1631
L
8086 { Bad_Opcode },
8087 { Bad_Opcode },
8088 { Bad_Opcode },
bf890a93 8089 { "vphadddq", { XM, EXxmm }, 0 },
592d1631
L
8090 { Bad_Opcode },
8091 { Bad_Opcode },
8092 { Bad_Opcode },
8093 { Bad_Opcode },
5dd85c99 8094 /* d0 */
592d1631 8095 { Bad_Opcode },
bf890a93
IT
8096 { "vphaddubw", { XM, EXxmm }, 0 },
8097 { "vphaddubd", { XM, EXxmm }, 0 },
8098 { "vphaddubq", { XM, EXxmm }, 0 },
592d1631
L
8099 { Bad_Opcode },
8100 { Bad_Opcode },
bf890a93
IT
8101 { "vphadduwd", { XM, EXxmm }, 0 },
8102 { "vphadduwq", { XM, EXxmm }, 0 },
5dd85c99 8103 /* d8 */
592d1631
L
8104 { Bad_Opcode },
8105 { Bad_Opcode },
8106 { Bad_Opcode },
bf890a93 8107 { "vphaddudq", { XM, EXxmm }, 0 },
592d1631
L
8108 { Bad_Opcode },
8109 { Bad_Opcode },
8110 { Bad_Opcode },
8111 { Bad_Opcode },
5dd85c99 8112 /* e0 */
592d1631 8113 { Bad_Opcode },
bf890a93
IT
8114 { "vphsubbw", { XM, EXxmm }, 0 },
8115 { "vphsubwd", { XM, EXxmm }, 0 },
8116 { "vphsubdq", { XM, EXxmm }, 0 },
592d1631
L
8117 { Bad_Opcode },
8118 { Bad_Opcode },
8119 { Bad_Opcode },
8120 { Bad_Opcode },
4e7d34a6 8121 /* e8 */
592d1631
L
8122 { Bad_Opcode },
8123 { Bad_Opcode },
8124 { Bad_Opcode },
8125 { Bad_Opcode },
8126 { Bad_Opcode },
8127 { Bad_Opcode },
8128 { Bad_Opcode },
8129 { Bad_Opcode },
4e7d34a6 8130 /* f0 */
592d1631
L
8131 { Bad_Opcode },
8132 { Bad_Opcode },
8133 { Bad_Opcode },
8134 { Bad_Opcode },
8135 { Bad_Opcode },
8136 { Bad_Opcode },
8137 { Bad_Opcode },
8138 { Bad_Opcode },
4e7d34a6 8139 /* f8 */
592d1631
L
8140 { Bad_Opcode },
8141 { Bad_Opcode },
8142 { Bad_Opcode },
8143 { Bad_Opcode },
8144 { Bad_Opcode },
8145 { Bad_Opcode },
8146 { Bad_Opcode },
8147 { Bad_Opcode },
4e7d34a6 8148 },
f88c9eb0 8149 /* XOP_0A */
4e7d34a6
L
8150 {
8151 /* 00 */
592d1631
L
8152 { Bad_Opcode },
8153 { Bad_Opcode },
8154 { Bad_Opcode },
8155 { Bad_Opcode },
8156 { Bad_Opcode },
8157 { Bad_Opcode },
8158 { Bad_Opcode },
8159 { Bad_Opcode },
4e7d34a6 8160 /* 08 */
592d1631
L
8161 { Bad_Opcode },
8162 { Bad_Opcode },
8163 { Bad_Opcode },
8164 { Bad_Opcode },
8165 { Bad_Opcode },
8166 { Bad_Opcode },
8167 { Bad_Opcode },
8168 { Bad_Opcode },
4e7d34a6 8169 /* 10 */
c1dc7af5 8170 { "bextrS", { Gdq, Edq, Id }, 0 },
592d1631 8171 { Bad_Opcode },
f88c9eb0 8172 { REG_TABLE (REG_XOP_LWP) },
592d1631
L
8173 { Bad_Opcode },
8174 { Bad_Opcode },
8175 { Bad_Opcode },
8176 { Bad_Opcode },
8177 { Bad_Opcode },
4e7d34a6 8178 /* 18 */
592d1631
L
8179 { Bad_Opcode },
8180 { Bad_Opcode },
8181 { Bad_Opcode },
8182 { Bad_Opcode },
8183 { Bad_Opcode },
8184 { Bad_Opcode },
8185 { Bad_Opcode },
8186 { Bad_Opcode },
4e7d34a6 8187 /* 20 */
592d1631
L
8188 { Bad_Opcode },
8189 { Bad_Opcode },
8190 { Bad_Opcode },
8191 { Bad_Opcode },
8192 { Bad_Opcode },
8193 { Bad_Opcode },
8194 { Bad_Opcode },
8195 { Bad_Opcode },
4e7d34a6 8196 /* 28 */
592d1631
L
8197 { Bad_Opcode },
8198 { Bad_Opcode },
8199 { Bad_Opcode },
8200 { Bad_Opcode },
8201 { Bad_Opcode },
8202 { Bad_Opcode },
8203 { Bad_Opcode },
8204 { Bad_Opcode },
4e7d34a6 8205 /* 30 */
592d1631
L
8206 { Bad_Opcode },
8207 { Bad_Opcode },
8208 { Bad_Opcode },
8209 { Bad_Opcode },
8210 { Bad_Opcode },
8211 { Bad_Opcode },
8212 { Bad_Opcode },
8213 { Bad_Opcode },
c0f3af97 8214 /* 38 */
592d1631
L
8215 { Bad_Opcode },
8216 { Bad_Opcode },
8217 { Bad_Opcode },
8218 { Bad_Opcode },
8219 { Bad_Opcode },
8220 { Bad_Opcode },
8221 { Bad_Opcode },
8222 { Bad_Opcode },
c0f3af97 8223 /* 40 */
592d1631
L
8224 { Bad_Opcode },
8225 { Bad_Opcode },
8226 { Bad_Opcode },
8227 { Bad_Opcode },
8228 { Bad_Opcode },
8229 { Bad_Opcode },
8230 { Bad_Opcode },
8231 { Bad_Opcode },
c1e679ec 8232 /* 48 */
592d1631
L
8233 { Bad_Opcode },
8234 { Bad_Opcode },
8235 { Bad_Opcode },
8236 { Bad_Opcode },
8237 { Bad_Opcode },
8238 { Bad_Opcode },
8239 { Bad_Opcode },
8240 { Bad_Opcode },
c1e679ec 8241 /* 50 */
592d1631
L
8242 { Bad_Opcode },
8243 { Bad_Opcode },
8244 { Bad_Opcode },
8245 { Bad_Opcode },
8246 { Bad_Opcode },
8247 { Bad_Opcode },
8248 { Bad_Opcode },
8249 { Bad_Opcode },
4e7d34a6 8250 /* 58 */
592d1631
L
8251 { Bad_Opcode },
8252 { Bad_Opcode },
8253 { Bad_Opcode },
8254 { Bad_Opcode },
8255 { Bad_Opcode },
8256 { Bad_Opcode },
8257 { Bad_Opcode },
8258 { Bad_Opcode },
4e7d34a6 8259 /* 60 */
592d1631
L
8260 { Bad_Opcode },
8261 { Bad_Opcode },
8262 { Bad_Opcode },
8263 { Bad_Opcode },
8264 { Bad_Opcode },
8265 { Bad_Opcode },
8266 { Bad_Opcode },
8267 { Bad_Opcode },
4e7d34a6 8268 /* 68 */
592d1631
L
8269 { Bad_Opcode },
8270 { Bad_Opcode },
8271 { Bad_Opcode },
8272 { Bad_Opcode },
8273 { Bad_Opcode },
8274 { Bad_Opcode },
8275 { Bad_Opcode },
8276 { Bad_Opcode },
4e7d34a6 8277 /* 70 */
592d1631
L
8278 { Bad_Opcode },
8279 { Bad_Opcode },
8280 { Bad_Opcode },
8281 { Bad_Opcode },
8282 { Bad_Opcode },
8283 { Bad_Opcode },
8284 { Bad_Opcode },
8285 { Bad_Opcode },
4e7d34a6 8286 /* 78 */
592d1631
L
8287 { Bad_Opcode },
8288 { Bad_Opcode },
8289 { Bad_Opcode },
8290 { Bad_Opcode },
8291 { Bad_Opcode },
8292 { Bad_Opcode },
8293 { Bad_Opcode },
8294 { Bad_Opcode },
4e7d34a6 8295 /* 80 */
592d1631
L
8296 { Bad_Opcode },
8297 { Bad_Opcode },
8298 { Bad_Opcode },
8299 { Bad_Opcode },
8300 { Bad_Opcode },
8301 { Bad_Opcode },
8302 { Bad_Opcode },
8303 { Bad_Opcode },
4e7d34a6 8304 /* 88 */
592d1631
L
8305 { Bad_Opcode },
8306 { Bad_Opcode },
8307 { Bad_Opcode },
8308 { Bad_Opcode },
8309 { Bad_Opcode },
8310 { Bad_Opcode },
8311 { Bad_Opcode },
8312 { Bad_Opcode },
4e7d34a6 8313 /* 90 */
592d1631
L
8314 { Bad_Opcode },
8315 { Bad_Opcode },
8316 { Bad_Opcode },
8317 { Bad_Opcode },
8318 { Bad_Opcode },
8319 { Bad_Opcode },
8320 { Bad_Opcode },
8321 { Bad_Opcode },
4e7d34a6 8322 /* 98 */
592d1631
L
8323 { Bad_Opcode },
8324 { Bad_Opcode },
8325 { Bad_Opcode },
8326 { Bad_Opcode },
8327 { Bad_Opcode },
8328 { Bad_Opcode },
8329 { Bad_Opcode },
8330 { Bad_Opcode },
4e7d34a6 8331 /* a0 */
592d1631
L
8332 { Bad_Opcode },
8333 { Bad_Opcode },
8334 { Bad_Opcode },
8335 { Bad_Opcode },
8336 { Bad_Opcode },
8337 { Bad_Opcode },
8338 { Bad_Opcode },
8339 { Bad_Opcode },
4e7d34a6 8340 /* a8 */
592d1631
L
8341 { Bad_Opcode },
8342 { Bad_Opcode },
8343 { Bad_Opcode },
8344 { Bad_Opcode },
8345 { Bad_Opcode },
8346 { Bad_Opcode },
8347 { Bad_Opcode },
8348 { Bad_Opcode },
d5d7db8e 8349 /* b0 */
592d1631
L
8350 { Bad_Opcode },
8351 { Bad_Opcode },
8352 { Bad_Opcode },
8353 { Bad_Opcode },
8354 { Bad_Opcode },
8355 { Bad_Opcode },
8356 { Bad_Opcode },
8357 { Bad_Opcode },
85f10a01 8358 /* b8 */
592d1631
L
8359 { Bad_Opcode },
8360 { Bad_Opcode },
8361 { Bad_Opcode },
8362 { Bad_Opcode },
8363 { Bad_Opcode },
8364 { Bad_Opcode },
8365 { Bad_Opcode },
8366 { Bad_Opcode },
85f10a01 8367 /* c0 */
592d1631
L
8368 { Bad_Opcode },
8369 { Bad_Opcode },
8370 { Bad_Opcode },
8371 { Bad_Opcode },
8372 { Bad_Opcode },
8373 { Bad_Opcode },
8374 { Bad_Opcode },
8375 { Bad_Opcode },
85f10a01 8376 /* c8 */
592d1631
L
8377 { Bad_Opcode },
8378 { Bad_Opcode },
8379 { Bad_Opcode },
8380 { Bad_Opcode },
8381 { Bad_Opcode },
8382 { Bad_Opcode },
8383 { Bad_Opcode },
8384 { Bad_Opcode },
85f10a01 8385 /* d0 */
592d1631
L
8386 { Bad_Opcode },
8387 { Bad_Opcode },
8388 { Bad_Opcode },
8389 { Bad_Opcode },
8390 { Bad_Opcode },
8391 { Bad_Opcode },
8392 { Bad_Opcode },
8393 { Bad_Opcode },
85f10a01 8394 /* d8 */
592d1631
L
8395 { Bad_Opcode },
8396 { Bad_Opcode },
8397 { Bad_Opcode },
8398 { Bad_Opcode },
8399 { Bad_Opcode },
8400 { Bad_Opcode },
8401 { Bad_Opcode },
8402 { Bad_Opcode },
85f10a01 8403 /* e0 */
592d1631
L
8404 { Bad_Opcode },
8405 { Bad_Opcode },
8406 { Bad_Opcode },
8407 { Bad_Opcode },
8408 { Bad_Opcode },
8409 { Bad_Opcode },
8410 { Bad_Opcode },
8411 { Bad_Opcode },
85f10a01 8412 /* e8 */
592d1631
L
8413 { Bad_Opcode },
8414 { Bad_Opcode },
8415 { Bad_Opcode },
8416 { Bad_Opcode },
8417 { Bad_Opcode },
8418 { Bad_Opcode },
8419 { Bad_Opcode },
8420 { Bad_Opcode },
85f10a01 8421 /* f0 */
592d1631
L
8422 { Bad_Opcode },
8423 { Bad_Opcode },
8424 { Bad_Opcode },
8425 { Bad_Opcode },
8426 { Bad_Opcode },
8427 { Bad_Opcode },
8428 { Bad_Opcode },
8429 { Bad_Opcode },
85f10a01 8430 /* f8 */
592d1631
L
8431 { Bad_Opcode },
8432 { Bad_Opcode },
8433 { Bad_Opcode },
8434 { Bad_Opcode },
8435 { Bad_Opcode },
8436 { Bad_Opcode },
8437 { Bad_Opcode },
8438 { Bad_Opcode },
85f10a01 8439 },
c0f3af97
L
8440};
8441
8442static const struct dis386 vex_table[][256] = {
8443 /* VEX_0F */
85f10a01
MM
8444 {
8445 /* 00 */
592d1631
L
8446 { Bad_Opcode },
8447 { Bad_Opcode },
8448 { Bad_Opcode },
8449 { Bad_Opcode },
8450 { Bad_Opcode },
8451 { Bad_Opcode },
8452 { Bad_Opcode },
8453 { Bad_Opcode },
85f10a01 8454 /* 08 */
592d1631
L
8455 { Bad_Opcode },
8456 { Bad_Opcode },
8457 { Bad_Opcode },
8458 { Bad_Opcode },
8459 { Bad_Opcode },
8460 { Bad_Opcode },
8461 { Bad_Opcode },
8462 { Bad_Opcode },
c0f3af97 8463 /* 10 */
592a252b
L
8464 { PREFIX_TABLE (PREFIX_VEX_0F10) },
8465 { PREFIX_TABLE (PREFIX_VEX_0F11) },
8466 { PREFIX_TABLE (PREFIX_VEX_0F12) },
8467 { MOD_TABLE (MOD_VEX_0F13) },
ec6f095a
L
8468 { "vunpcklpX", { XM, Vex, EXx }, 0 },
8469 { "vunpckhpX", { XM, Vex, EXx }, 0 },
592a252b
L
8470 { PREFIX_TABLE (PREFIX_VEX_0F16) },
8471 { MOD_TABLE (MOD_VEX_0F17) },
c0f3af97 8472 /* 18 */
592d1631
L
8473 { Bad_Opcode },
8474 { Bad_Opcode },
8475 { Bad_Opcode },
8476 { Bad_Opcode },
8477 { Bad_Opcode },
8478 { Bad_Opcode },
8479 { Bad_Opcode },
8480 { Bad_Opcode },
c0f3af97 8481 /* 20 */
592d1631
L
8482 { Bad_Opcode },
8483 { Bad_Opcode },
8484 { Bad_Opcode },
8485 { Bad_Opcode },
8486 { Bad_Opcode },
8487 { Bad_Opcode },
8488 { Bad_Opcode },
8489 { Bad_Opcode },
c0f3af97 8490 /* 28 */
ec6f095a
L
8491 { "vmovapX", { XM, EXx }, 0 },
8492 { "vmovapX", { EXxS, XM }, 0 },
592a252b
L
8493 { PREFIX_TABLE (PREFIX_VEX_0F2A) },
8494 { MOD_TABLE (MOD_VEX_0F2B) },
8495 { PREFIX_TABLE (PREFIX_VEX_0F2C) },
8496 { PREFIX_TABLE (PREFIX_VEX_0F2D) },
8497 { PREFIX_TABLE (PREFIX_VEX_0F2E) },
8498 { PREFIX_TABLE (PREFIX_VEX_0F2F) },
85f10a01 8499 /* 30 */
592d1631
L
8500 { Bad_Opcode },
8501 { Bad_Opcode },
8502 { Bad_Opcode },
8503 { Bad_Opcode },
8504 { Bad_Opcode },
8505 { Bad_Opcode },
8506 { Bad_Opcode },
8507 { Bad_Opcode },
4e7d34a6 8508 /* 38 */
592d1631
L
8509 { Bad_Opcode },
8510 { Bad_Opcode },
8511 { Bad_Opcode },
8512 { Bad_Opcode },
8513 { Bad_Opcode },
8514 { Bad_Opcode },
8515 { Bad_Opcode },
8516 { Bad_Opcode },
d5d7db8e 8517 /* 40 */
592d1631 8518 { Bad_Opcode },
43234a1e
L
8519 { PREFIX_TABLE (PREFIX_VEX_0F41) },
8520 { PREFIX_TABLE (PREFIX_VEX_0F42) },
592d1631 8521 { Bad_Opcode },
43234a1e
L
8522 { PREFIX_TABLE (PREFIX_VEX_0F44) },
8523 { PREFIX_TABLE (PREFIX_VEX_0F45) },
8524 { PREFIX_TABLE (PREFIX_VEX_0F46) },
8525 { PREFIX_TABLE (PREFIX_VEX_0F47) },
85f10a01 8526 /* 48 */
592d1631
L
8527 { Bad_Opcode },
8528 { Bad_Opcode },
1ba585e8 8529 { PREFIX_TABLE (PREFIX_VEX_0F4A) },
43234a1e 8530 { PREFIX_TABLE (PREFIX_VEX_0F4B) },
592d1631
L
8531 { Bad_Opcode },
8532 { Bad_Opcode },
8533 { Bad_Opcode },
8534 { Bad_Opcode },
d5d7db8e 8535 /* 50 */
592a252b
L
8536 { MOD_TABLE (MOD_VEX_0F50) },
8537 { PREFIX_TABLE (PREFIX_VEX_0F51) },
8538 { PREFIX_TABLE (PREFIX_VEX_0F52) },
8539 { PREFIX_TABLE (PREFIX_VEX_0F53) },
bf890a93
IT
8540 { "vandpX", { XM, Vex, EXx }, 0 },
8541 { "vandnpX", { XM, Vex, EXx }, 0 },
8542 { "vorpX", { XM, Vex, EXx }, 0 },
8543 { "vxorpX", { XM, Vex, EXx }, 0 },
c0f3af97 8544 /* 58 */
592a252b
L
8545 { PREFIX_TABLE (PREFIX_VEX_0F58) },
8546 { PREFIX_TABLE (PREFIX_VEX_0F59) },
8547 { PREFIX_TABLE (PREFIX_VEX_0F5A) },
8548 { PREFIX_TABLE (PREFIX_VEX_0F5B) },
8549 { PREFIX_TABLE (PREFIX_VEX_0F5C) },
8550 { PREFIX_TABLE (PREFIX_VEX_0F5D) },
8551 { PREFIX_TABLE (PREFIX_VEX_0F5E) },
8552 { PREFIX_TABLE (PREFIX_VEX_0F5F) },
c0f3af97 8553 /* 60 */
592a252b
L
8554 { PREFIX_TABLE (PREFIX_VEX_0F60) },
8555 { PREFIX_TABLE (PREFIX_VEX_0F61) },
8556 { PREFIX_TABLE (PREFIX_VEX_0F62) },
8557 { PREFIX_TABLE (PREFIX_VEX_0F63) },
8558 { PREFIX_TABLE (PREFIX_VEX_0F64) },
8559 { PREFIX_TABLE (PREFIX_VEX_0F65) },
8560 { PREFIX_TABLE (PREFIX_VEX_0F66) },
8561 { PREFIX_TABLE (PREFIX_VEX_0F67) },
c0f3af97 8562 /* 68 */
592a252b
L
8563 { PREFIX_TABLE (PREFIX_VEX_0F68) },
8564 { PREFIX_TABLE (PREFIX_VEX_0F69) },
8565 { PREFIX_TABLE (PREFIX_VEX_0F6A) },
8566 { PREFIX_TABLE (PREFIX_VEX_0F6B) },
8567 { PREFIX_TABLE (PREFIX_VEX_0F6C) },
8568 { PREFIX_TABLE (PREFIX_VEX_0F6D) },
8569 { PREFIX_TABLE (PREFIX_VEX_0F6E) },
8570 { PREFIX_TABLE (PREFIX_VEX_0F6F) },
c0f3af97 8571 /* 70 */
592a252b
L
8572 { PREFIX_TABLE (PREFIX_VEX_0F70) },
8573 { REG_TABLE (REG_VEX_0F71) },
8574 { REG_TABLE (REG_VEX_0F72) },
8575 { REG_TABLE (REG_VEX_0F73) },
8576 { PREFIX_TABLE (PREFIX_VEX_0F74) },
8577 { PREFIX_TABLE (PREFIX_VEX_0F75) },
8578 { PREFIX_TABLE (PREFIX_VEX_0F76) },
8579 { PREFIX_TABLE (PREFIX_VEX_0F77) },
c0f3af97 8580 /* 78 */
592d1631
L
8581 { Bad_Opcode },
8582 { Bad_Opcode },
8583 { Bad_Opcode },
8584 { Bad_Opcode },
592a252b
L
8585 { PREFIX_TABLE (PREFIX_VEX_0F7C) },
8586 { PREFIX_TABLE (PREFIX_VEX_0F7D) },
8587 { PREFIX_TABLE (PREFIX_VEX_0F7E) },
8588 { PREFIX_TABLE (PREFIX_VEX_0F7F) },
c0f3af97 8589 /* 80 */
592d1631
L
8590 { Bad_Opcode },
8591 { Bad_Opcode },
8592 { Bad_Opcode },
8593 { Bad_Opcode },
8594 { Bad_Opcode },
8595 { Bad_Opcode },
8596 { Bad_Opcode },
8597 { Bad_Opcode },
c0f3af97 8598 /* 88 */
592d1631
L
8599 { Bad_Opcode },
8600 { Bad_Opcode },
8601 { Bad_Opcode },
8602 { Bad_Opcode },
8603 { Bad_Opcode },
8604 { Bad_Opcode },
8605 { Bad_Opcode },
8606 { Bad_Opcode },
c0f3af97 8607 /* 90 */
43234a1e
L
8608 { PREFIX_TABLE (PREFIX_VEX_0F90) },
8609 { PREFIX_TABLE (PREFIX_VEX_0F91) },
8610 { PREFIX_TABLE (PREFIX_VEX_0F92) },
8611 { PREFIX_TABLE (PREFIX_VEX_0F93) },
592d1631
L
8612 { Bad_Opcode },
8613 { Bad_Opcode },
8614 { Bad_Opcode },
8615 { Bad_Opcode },
c0f3af97 8616 /* 98 */
43234a1e 8617 { PREFIX_TABLE (PREFIX_VEX_0F98) },
1ba585e8 8618 { PREFIX_TABLE (PREFIX_VEX_0F99) },
592d1631
L
8619 { Bad_Opcode },
8620 { Bad_Opcode },
8621 { Bad_Opcode },
8622 { Bad_Opcode },
8623 { Bad_Opcode },
8624 { Bad_Opcode },
c0f3af97 8625 /* a0 */
592d1631
L
8626 { Bad_Opcode },
8627 { Bad_Opcode },
8628 { Bad_Opcode },
8629 { Bad_Opcode },
8630 { Bad_Opcode },
8631 { Bad_Opcode },
8632 { Bad_Opcode },
8633 { Bad_Opcode },
c0f3af97 8634 /* a8 */
592d1631
L
8635 { Bad_Opcode },
8636 { Bad_Opcode },
8637 { Bad_Opcode },
8638 { Bad_Opcode },
8639 { Bad_Opcode },
8640 { Bad_Opcode },
592a252b 8641 { REG_TABLE (REG_VEX_0FAE) },
592d1631 8642 { Bad_Opcode },
c0f3af97 8643 /* b0 */
592d1631
L
8644 { Bad_Opcode },
8645 { Bad_Opcode },
8646 { Bad_Opcode },
8647 { Bad_Opcode },
8648 { Bad_Opcode },
8649 { Bad_Opcode },
8650 { Bad_Opcode },
8651 { Bad_Opcode },
c0f3af97 8652 /* b8 */
592d1631
L
8653 { Bad_Opcode },
8654 { Bad_Opcode },
8655 { Bad_Opcode },
8656 { Bad_Opcode },
8657 { Bad_Opcode },
8658 { Bad_Opcode },
8659 { Bad_Opcode },
8660 { Bad_Opcode },
c0f3af97 8661 /* c0 */
592d1631
L
8662 { Bad_Opcode },
8663 { Bad_Opcode },
592a252b 8664 { PREFIX_TABLE (PREFIX_VEX_0FC2) },
592d1631 8665 { Bad_Opcode },
592a252b
L
8666 { PREFIX_TABLE (PREFIX_VEX_0FC4) },
8667 { PREFIX_TABLE (PREFIX_VEX_0FC5) },
bf890a93 8668 { "vshufpX", { XM, Vex, EXx, Ib }, 0 },
592d1631 8669 { Bad_Opcode },
c0f3af97 8670 /* c8 */
592d1631
L
8671 { Bad_Opcode },
8672 { Bad_Opcode },
8673 { Bad_Opcode },
8674 { Bad_Opcode },
8675 { Bad_Opcode },
8676 { Bad_Opcode },
8677 { Bad_Opcode },
8678 { Bad_Opcode },
c0f3af97 8679 /* d0 */
592a252b
L
8680 { PREFIX_TABLE (PREFIX_VEX_0FD0) },
8681 { PREFIX_TABLE (PREFIX_VEX_0FD1) },
8682 { PREFIX_TABLE (PREFIX_VEX_0FD2) },
8683 { PREFIX_TABLE (PREFIX_VEX_0FD3) },
8684 { PREFIX_TABLE (PREFIX_VEX_0FD4) },
8685 { PREFIX_TABLE (PREFIX_VEX_0FD5) },
8686 { PREFIX_TABLE (PREFIX_VEX_0FD6) },
8687 { PREFIX_TABLE (PREFIX_VEX_0FD7) },
c0f3af97 8688 /* d8 */
592a252b
L
8689 { PREFIX_TABLE (PREFIX_VEX_0FD8) },
8690 { PREFIX_TABLE (PREFIX_VEX_0FD9) },
8691 { PREFIX_TABLE (PREFIX_VEX_0FDA) },
8692 { PREFIX_TABLE (PREFIX_VEX_0FDB) },
8693 { PREFIX_TABLE (PREFIX_VEX_0FDC) },
8694 { PREFIX_TABLE (PREFIX_VEX_0FDD) },
8695 { PREFIX_TABLE (PREFIX_VEX_0FDE) },
8696 { PREFIX_TABLE (PREFIX_VEX_0FDF) },
c0f3af97 8697 /* e0 */
592a252b
L
8698 { PREFIX_TABLE (PREFIX_VEX_0FE0) },
8699 { PREFIX_TABLE (PREFIX_VEX_0FE1) },
8700 { PREFIX_TABLE (PREFIX_VEX_0FE2) },
8701 { PREFIX_TABLE (PREFIX_VEX_0FE3) },
8702 { PREFIX_TABLE (PREFIX_VEX_0FE4) },
8703 { PREFIX_TABLE (PREFIX_VEX_0FE5) },
8704 { PREFIX_TABLE (PREFIX_VEX_0FE6) },
8705 { PREFIX_TABLE (PREFIX_VEX_0FE7) },
c0f3af97 8706 /* e8 */
592a252b
L
8707 { PREFIX_TABLE (PREFIX_VEX_0FE8) },
8708 { PREFIX_TABLE (PREFIX_VEX_0FE9) },
8709 { PREFIX_TABLE (PREFIX_VEX_0FEA) },
8710 { PREFIX_TABLE (PREFIX_VEX_0FEB) },
8711 { PREFIX_TABLE (PREFIX_VEX_0FEC) },
8712 { PREFIX_TABLE (PREFIX_VEX_0FED) },
8713 { PREFIX_TABLE (PREFIX_VEX_0FEE) },
8714 { PREFIX_TABLE (PREFIX_VEX_0FEF) },
c0f3af97 8715 /* f0 */
592a252b
L
8716 { PREFIX_TABLE (PREFIX_VEX_0FF0) },
8717 { PREFIX_TABLE (PREFIX_VEX_0FF1) },
8718 { PREFIX_TABLE (PREFIX_VEX_0FF2) },
8719 { PREFIX_TABLE (PREFIX_VEX_0FF3) },
8720 { PREFIX_TABLE (PREFIX_VEX_0FF4) },
8721 { PREFIX_TABLE (PREFIX_VEX_0FF5) },
8722 { PREFIX_TABLE (PREFIX_VEX_0FF6) },
8723 { PREFIX_TABLE (PREFIX_VEX_0FF7) },
c0f3af97 8724 /* f8 */
592a252b
L
8725 { PREFIX_TABLE (PREFIX_VEX_0FF8) },
8726 { PREFIX_TABLE (PREFIX_VEX_0FF9) },
8727 { PREFIX_TABLE (PREFIX_VEX_0FFA) },
8728 { PREFIX_TABLE (PREFIX_VEX_0FFB) },
8729 { PREFIX_TABLE (PREFIX_VEX_0FFC) },
8730 { PREFIX_TABLE (PREFIX_VEX_0FFD) },
8731 { PREFIX_TABLE (PREFIX_VEX_0FFE) },
592d1631 8732 { Bad_Opcode },
c0f3af97
L
8733 },
8734 /* VEX_0F38 */
8735 {
8736 /* 00 */
592a252b
L
8737 { PREFIX_TABLE (PREFIX_VEX_0F3800) },
8738 { PREFIX_TABLE (PREFIX_VEX_0F3801) },
8739 { PREFIX_TABLE (PREFIX_VEX_0F3802) },
8740 { PREFIX_TABLE (PREFIX_VEX_0F3803) },
8741 { PREFIX_TABLE (PREFIX_VEX_0F3804) },
8742 { PREFIX_TABLE (PREFIX_VEX_0F3805) },
8743 { PREFIX_TABLE (PREFIX_VEX_0F3806) },
8744 { PREFIX_TABLE (PREFIX_VEX_0F3807) },
c0f3af97 8745 /* 08 */
592a252b
L
8746 { PREFIX_TABLE (PREFIX_VEX_0F3808) },
8747 { PREFIX_TABLE (PREFIX_VEX_0F3809) },
8748 { PREFIX_TABLE (PREFIX_VEX_0F380A) },
8749 { PREFIX_TABLE (PREFIX_VEX_0F380B) },
8750 { PREFIX_TABLE (PREFIX_VEX_0F380C) },
8751 { PREFIX_TABLE (PREFIX_VEX_0F380D) },
8752 { PREFIX_TABLE (PREFIX_VEX_0F380E) },
8753 { PREFIX_TABLE (PREFIX_VEX_0F380F) },
c0f3af97 8754 /* 10 */
592d1631
L
8755 { Bad_Opcode },
8756 { Bad_Opcode },
8757 { Bad_Opcode },
592a252b 8758 { PREFIX_TABLE (PREFIX_VEX_0F3813) },
592d1631
L
8759 { Bad_Opcode },
8760 { Bad_Opcode },
6c30d220 8761 { PREFIX_TABLE (PREFIX_VEX_0F3816) },
592a252b 8762 { PREFIX_TABLE (PREFIX_VEX_0F3817) },
c0f3af97 8763 /* 18 */
592a252b
L
8764 { PREFIX_TABLE (PREFIX_VEX_0F3818) },
8765 { PREFIX_TABLE (PREFIX_VEX_0F3819) },
8766 { PREFIX_TABLE (PREFIX_VEX_0F381A) },
592d1631 8767 { Bad_Opcode },
592a252b
L
8768 { PREFIX_TABLE (PREFIX_VEX_0F381C) },
8769 { PREFIX_TABLE (PREFIX_VEX_0F381D) },
8770 { PREFIX_TABLE (PREFIX_VEX_0F381E) },
592d1631 8771 { Bad_Opcode },
c0f3af97 8772 /* 20 */
592a252b
L
8773 { PREFIX_TABLE (PREFIX_VEX_0F3820) },
8774 { PREFIX_TABLE (PREFIX_VEX_0F3821) },
8775 { PREFIX_TABLE (PREFIX_VEX_0F3822) },
8776 { PREFIX_TABLE (PREFIX_VEX_0F3823) },
8777 { PREFIX_TABLE (PREFIX_VEX_0F3824) },
8778 { PREFIX_TABLE (PREFIX_VEX_0F3825) },
592d1631
L
8779 { Bad_Opcode },
8780 { Bad_Opcode },
c0f3af97 8781 /* 28 */
592a252b
L
8782 { PREFIX_TABLE (PREFIX_VEX_0F3828) },
8783 { PREFIX_TABLE (PREFIX_VEX_0F3829) },
8784 { PREFIX_TABLE (PREFIX_VEX_0F382A) },
8785 { PREFIX_TABLE (PREFIX_VEX_0F382B) },
8786 { PREFIX_TABLE (PREFIX_VEX_0F382C) },
8787 { PREFIX_TABLE (PREFIX_VEX_0F382D) },
8788 { PREFIX_TABLE (PREFIX_VEX_0F382E) },
8789 { PREFIX_TABLE (PREFIX_VEX_0F382F) },
c0f3af97 8790 /* 30 */
592a252b
L
8791 { PREFIX_TABLE (PREFIX_VEX_0F3830) },
8792 { PREFIX_TABLE (PREFIX_VEX_0F3831) },
8793 { PREFIX_TABLE (PREFIX_VEX_0F3832) },
8794 { PREFIX_TABLE (PREFIX_VEX_0F3833) },
8795 { PREFIX_TABLE (PREFIX_VEX_0F3834) },
8796 { PREFIX_TABLE (PREFIX_VEX_0F3835) },
6c30d220 8797 { PREFIX_TABLE (PREFIX_VEX_0F3836) },
592a252b 8798 { PREFIX_TABLE (PREFIX_VEX_0F3837) },
c0f3af97 8799 /* 38 */
592a252b
L
8800 { PREFIX_TABLE (PREFIX_VEX_0F3838) },
8801 { PREFIX_TABLE (PREFIX_VEX_0F3839) },
8802 { PREFIX_TABLE (PREFIX_VEX_0F383A) },
8803 { PREFIX_TABLE (PREFIX_VEX_0F383B) },
8804 { PREFIX_TABLE (PREFIX_VEX_0F383C) },
8805 { PREFIX_TABLE (PREFIX_VEX_0F383D) },
8806 { PREFIX_TABLE (PREFIX_VEX_0F383E) },
8807 { PREFIX_TABLE (PREFIX_VEX_0F383F) },
c0f3af97 8808 /* 40 */
592a252b
L
8809 { PREFIX_TABLE (PREFIX_VEX_0F3840) },
8810 { PREFIX_TABLE (PREFIX_VEX_0F3841) },
592d1631
L
8811 { Bad_Opcode },
8812 { Bad_Opcode },
8813 { Bad_Opcode },
6c30d220
L
8814 { PREFIX_TABLE (PREFIX_VEX_0F3845) },
8815 { PREFIX_TABLE (PREFIX_VEX_0F3846) },
8816 { PREFIX_TABLE (PREFIX_VEX_0F3847) },
c0f3af97 8817 /* 48 */
592d1631
L
8818 { Bad_Opcode },
8819 { Bad_Opcode },
8820 { Bad_Opcode },
8821 { Bad_Opcode },
8822 { Bad_Opcode },
8823 { Bad_Opcode },
8824 { Bad_Opcode },
8825 { Bad_Opcode },
c0f3af97 8826 /* 50 */
592d1631
L
8827 { Bad_Opcode },
8828 { Bad_Opcode },
8829 { Bad_Opcode },
8830 { Bad_Opcode },
8831 { Bad_Opcode },
8832 { Bad_Opcode },
8833 { Bad_Opcode },
8834 { Bad_Opcode },
c0f3af97 8835 /* 58 */
6c30d220
L
8836 { PREFIX_TABLE (PREFIX_VEX_0F3858) },
8837 { PREFIX_TABLE (PREFIX_VEX_0F3859) },
8838 { PREFIX_TABLE (PREFIX_VEX_0F385A) },
592d1631
L
8839 { Bad_Opcode },
8840 { Bad_Opcode },
8841 { Bad_Opcode },
8842 { Bad_Opcode },
8843 { Bad_Opcode },
c0f3af97 8844 /* 60 */
592d1631
L
8845 { Bad_Opcode },
8846 { Bad_Opcode },
8847 { Bad_Opcode },
8848 { Bad_Opcode },
8849 { Bad_Opcode },
8850 { Bad_Opcode },
8851 { Bad_Opcode },
8852 { Bad_Opcode },
c0f3af97 8853 /* 68 */
592d1631
L
8854 { Bad_Opcode },
8855 { Bad_Opcode },
8856 { Bad_Opcode },
8857 { Bad_Opcode },
8858 { Bad_Opcode },
8859 { Bad_Opcode },
8860 { Bad_Opcode },
8861 { Bad_Opcode },
c0f3af97 8862 /* 70 */
592d1631
L
8863 { Bad_Opcode },
8864 { Bad_Opcode },
8865 { Bad_Opcode },
8866 { Bad_Opcode },
8867 { Bad_Opcode },
8868 { Bad_Opcode },
8869 { Bad_Opcode },
8870 { Bad_Opcode },
c0f3af97 8871 /* 78 */
6c30d220
L
8872 { PREFIX_TABLE (PREFIX_VEX_0F3878) },
8873 { PREFIX_TABLE (PREFIX_VEX_0F3879) },
592d1631
L
8874 { Bad_Opcode },
8875 { Bad_Opcode },
8876 { Bad_Opcode },
8877 { Bad_Opcode },
8878 { Bad_Opcode },
8879 { Bad_Opcode },
c0f3af97 8880 /* 80 */
592d1631
L
8881 { Bad_Opcode },
8882 { Bad_Opcode },
8883 { Bad_Opcode },
8884 { Bad_Opcode },
8885 { Bad_Opcode },
8886 { Bad_Opcode },
8887 { Bad_Opcode },
8888 { Bad_Opcode },
c0f3af97 8889 /* 88 */
592d1631
L
8890 { Bad_Opcode },
8891 { Bad_Opcode },
8892 { Bad_Opcode },
8893 { Bad_Opcode },
6c30d220 8894 { PREFIX_TABLE (PREFIX_VEX_0F388C) },
592d1631 8895 { Bad_Opcode },
6c30d220 8896 { PREFIX_TABLE (PREFIX_VEX_0F388E) },
592d1631 8897 { Bad_Opcode },
c0f3af97 8898 /* 90 */
6c30d220
L
8899 { PREFIX_TABLE (PREFIX_VEX_0F3890) },
8900 { PREFIX_TABLE (PREFIX_VEX_0F3891) },
8901 { PREFIX_TABLE (PREFIX_VEX_0F3892) },
8902 { PREFIX_TABLE (PREFIX_VEX_0F3893) },
592d1631
L
8903 { Bad_Opcode },
8904 { Bad_Opcode },
592a252b
L
8905 { PREFIX_TABLE (PREFIX_VEX_0F3896) },
8906 { PREFIX_TABLE (PREFIX_VEX_0F3897) },
c0f3af97 8907 /* 98 */
592a252b
L
8908 { PREFIX_TABLE (PREFIX_VEX_0F3898) },
8909 { PREFIX_TABLE (PREFIX_VEX_0F3899) },
8910 { PREFIX_TABLE (PREFIX_VEX_0F389A) },
8911 { PREFIX_TABLE (PREFIX_VEX_0F389B) },
8912 { PREFIX_TABLE (PREFIX_VEX_0F389C) },
8913 { PREFIX_TABLE (PREFIX_VEX_0F389D) },
8914 { PREFIX_TABLE (PREFIX_VEX_0F389E) },
8915 { PREFIX_TABLE (PREFIX_VEX_0F389F) },
c0f3af97 8916 /* a0 */
592d1631
L
8917 { Bad_Opcode },
8918 { Bad_Opcode },
8919 { Bad_Opcode },
8920 { Bad_Opcode },
8921 { Bad_Opcode },
8922 { Bad_Opcode },
592a252b
L
8923 { PREFIX_TABLE (PREFIX_VEX_0F38A6) },
8924 { PREFIX_TABLE (PREFIX_VEX_0F38A7) },
c0f3af97 8925 /* a8 */
592a252b
L
8926 { PREFIX_TABLE (PREFIX_VEX_0F38A8) },
8927 { PREFIX_TABLE (PREFIX_VEX_0F38A9) },
8928 { PREFIX_TABLE (PREFIX_VEX_0F38AA) },
8929 { PREFIX_TABLE (PREFIX_VEX_0F38AB) },
8930 { PREFIX_TABLE (PREFIX_VEX_0F38AC) },
8931 { PREFIX_TABLE (PREFIX_VEX_0F38AD) },
8932 { PREFIX_TABLE (PREFIX_VEX_0F38AE) },
8933 { PREFIX_TABLE (PREFIX_VEX_0F38AF) },
c0f3af97 8934 /* b0 */
592d1631
L
8935 { Bad_Opcode },
8936 { Bad_Opcode },
8937 { Bad_Opcode },
8938 { Bad_Opcode },
8939 { Bad_Opcode },
8940 { Bad_Opcode },
592a252b
L
8941 { PREFIX_TABLE (PREFIX_VEX_0F38B6) },
8942 { PREFIX_TABLE (PREFIX_VEX_0F38B7) },
c0f3af97 8943 /* b8 */
592a252b
L
8944 { PREFIX_TABLE (PREFIX_VEX_0F38B8) },
8945 { PREFIX_TABLE (PREFIX_VEX_0F38B9) },
8946 { PREFIX_TABLE (PREFIX_VEX_0F38BA) },
8947 { PREFIX_TABLE (PREFIX_VEX_0F38BB) },
8948 { PREFIX_TABLE (PREFIX_VEX_0F38BC) },
8949 { PREFIX_TABLE (PREFIX_VEX_0F38BD) },
8950 { PREFIX_TABLE (PREFIX_VEX_0F38BE) },
8951 { PREFIX_TABLE (PREFIX_VEX_0F38BF) },
c0f3af97 8952 /* c0 */
592d1631
L
8953 { Bad_Opcode },
8954 { Bad_Opcode },
8955 { Bad_Opcode },
8956 { Bad_Opcode },
8957 { Bad_Opcode },
8958 { Bad_Opcode },
8959 { Bad_Opcode },
8960 { Bad_Opcode },
c0f3af97 8961 /* c8 */
592d1631
L
8962 { Bad_Opcode },
8963 { Bad_Opcode },
8964 { Bad_Opcode },
8965 { Bad_Opcode },
8966 { Bad_Opcode },
8967 { Bad_Opcode },
8968 { Bad_Opcode },
48521003 8969 { PREFIX_TABLE (PREFIX_VEX_0F38CF) },
c0f3af97 8970 /* d0 */
592d1631
L
8971 { Bad_Opcode },
8972 { Bad_Opcode },
8973 { Bad_Opcode },
8974 { Bad_Opcode },
8975 { Bad_Opcode },
8976 { Bad_Opcode },
8977 { Bad_Opcode },
8978 { Bad_Opcode },
c0f3af97 8979 /* d8 */
592d1631
L
8980 { Bad_Opcode },
8981 { Bad_Opcode },
8982 { Bad_Opcode },
592a252b
L
8983 { PREFIX_TABLE (PREFIX_VEX_0F38DB) },
8984 { PREFIX_TABLE (PREFIX_VEX_0F38DC) },
8985 { PREFIX_TABLE (PREFIX_VEX_0F38DD) },
8986 { PREFIX_TABLE (PREFIX_VEX_0F38DE) },
8987 { PREFIX_TABLE (PREFIX_VEX_0F38DF) },
c0f3af97 8988 /* e0 */
592d1631
L
8989 { Bad_Opcode },
8990 { Bad_Opcode },
8991 { Bad_Opcode },
8992 { Bad_Opcode },
8993 { Bad_Opcode },
8994 { Bad_Opcode },
8995 { Bad_Opcode },
8996 { Bad_Opcode },
c0f3af97 8997 /* e8 */
592d1631
L
8998 { Bad_Opcode },
8999 { Bad_Opcode },
9000 { Bad_Opcode },
9001 { Bad_Opcode },
9002 { Bad_Opcode },
9003 { Bad_Opcode },
9004 { Bad_Opcode },
9005 { Bad_Opcode },
c0f3af97 9006 /* f0 */
592d1631
L
9007 { Bad_Opcode },
9008 { Bad_Opcode },
f12dc422
L
9009 { PREFIX_TABLE (PREFIX_VEX_0F38F2) },
9010 { REG_TABLE (REG_VEX_0F38F3) },
592d1631 9011 { Bad_Opcode },
6c30d220
L
9012 { PREFIX_TABLE (PREFIX_VEX_0F38F5) },
9013 { PREFIX_TABLE (PREFIX_VEX_0F38F6) },
f12dc422 9014 { PREFIX_TABLE (PREFIX_VEX_0F38F7) },
c0f3af97 9015 /* f8 */
592d1631
L
9016 { Bad_Opcode },
9017 { Bad_Opcode },
9018 { Bad_Opcode },
9019 { Bad_Opcode },
9020 { Bad_Opcode },
9021 { Bad_Opcode },
9022 { Bad_Opcode },
9023 { Bad_Opcode },
c0f3af97
L
9024 },
9025 /* VEX_0F3A */
9026 {
9027 /* 00 */
6c30d220
L
9028 { PREFIX_TABLE (PREFIX_VEX_0F3A00) },
9029 { PREFIX_TABLE (PREFIX_VEX_0F3A01) },
9030 { PREFIX_TABLE (PREFIX_VEX_0F3A02) },
592d1631 9031 { Bad_Opcode },
592a252b
L
9032 { PREFIX_TABLE (PREFIX_VEX_0F3A04) },
9033 { PREFIX_TABLE (PREFIX_VEX_0F3A05) },
9034 { PREFIX_TABLE (PREFIX_VEX_0F3A06) },
592d1631 9035 { Bad_Opcode },
c0f3af97 9036 /* 08 */
592a252b
L
9037 { PREFIX_TABLE (PREFIX_VEX_0F3A08) },
9038 { PREFIX_TABLE (PREFIX_VEX_0F3A09) },
9039 { PREFIX_TABLE (PREFIX_VEX_0F3A0A) },
9040 { PREFIX_TABLE (PREFIX_VEX_0F3A0B) },
9041 { PREFIX_TABLE (PREFIX_VEX_0F3A0C) },
9042 { PREFIX_TABLE (PREFIX_VEX_0F3A0D) },
9043 { PREFIX_TABLE (PREFIX_VEX_0F3A0E) },
9044 { PREFIX_TABLE (PREFIX_VEX_0F3A0F) },
c0f3af97 9045 /* 10 */
592d1631
L
9046 { Bad_Opcode },
9047 { Bad_Opcode },
9048 { Bad_Opcode },
9049 { Bad_Opcode },
592a252b
L
9050 { PREFIX_TABLE (PREFIX_VEX_0F3A14) },
9051 { PREFIX_TABLE (PREFIX_VEX_0F3A15) },
9052 { PREFIX_TABLE (PREFIX_VEX_0F3A16) },
9053 { PREFIX_TABLE (PREFIX_VEX_0F3A17) },
c0f3af97 9054 /* 18 */
592a252b
L
9055 { PREFIX_TABLE (PREFIX_VEX_0F3A18) },
9056 { PREFIX_TABLE (PREFIX_VEX_0F3A19) },
592d1631
L
9057 { Bad_Opcode },
9058 { Bad_Opcode },
9059 { Bad_Opcode },
592a252b 9060 { PREFIX_TABLE (PREFIX_VEX_0F3A1D) },
592d1631
L
9061 { Bad_Opcode },
9062 { Bad_Opcode },
c0f3af97 9063 /* 20 */
592a252b
L
9064 { PREFIX_TABLE (PREFIX_VEX_0F3A20) },
9065 { PREFIX_TABLE (PREFIX_VEX_0F3A21) },
9066 { PREFIX_TABLE (PREFIX_VEX_0F3A22) },
592d1631
L
9067 { Bad_Opcode },
9068 { Bad_Opcode },
9069 { Bad_Opcode },
9070 { Bad_Opcode },
9071 { Bad_Opcode },
c0f3af97 9072 /* 28 */
592d1631
L
9073 { Bad_Opcode },
9074 { Bad_Opcode },
9075 { Bad_Opcode },
9076 { Bad_Opcode },
9077 { Bad_Opcode },
9078 { Bad_Opcode },
9079 { Bad_Opcode },
9080 { Bad_Opcode },
c0f3af97 9081 /* 30 */
43234a1e 9082 { PREFIX_TABLE (PREFIX_VEX_0F3A30) },
1ba585e8 9083 { PREFIX_TABLE (PREFIX_VEX_0F3A31) },
43234a1e 9084 { PREFIX_TABLE (PREFIX_VEX_0F3A32) },
1ba585e8 9085 { PREFIX_TABLE (PREFIX_VEX_0F3A33) },
592d1631
L
9086 { Bad_Opcode },
9087 { Bad_Opcode },
9088 { Bad_Opcode },
9089 { Bad_Opcode },
c0f3af97 9090 /* 38 */
6c30d220
L
9091 { PREFIX_TABLE (PREFIX_VEX_0F3A38) },
9092 { PREFIX_TABLE (PREFIX_VEX_0F3A39) },
592d1631
L
9093 { Bad_Opcode },
9094 { Bad_Opcode },
9095 { Bad_Opcode },
9096 { Bad_Opcode },
9097 { Bad_Opcode },
9098 { Bad_Opcode },
c0f3af97 9099 /* 40 */
592a252b
L
9100 { PREFIX_TABLE (PREFIX_VEX_0F3A40) },
9101 { PREFIX_TABLE (PREFIX_VEX_0F3A41) },
9102 { PREFIX_TABLE (PREFIX_VEX_0F3A42) },
592d1631 9103 { Bad_Opcode },
592a252b 9104 { PREFIX_TABLE (PREFIX_VEX_0F3A44) },
592d1631 9105 { Bad_Opcode },
6c30d220 9106 { PREFIX_TABLE (PREFIX_VEX_0F3A46) },
592d1631 9107 { Bad_Opcode },
c0f3af97 9108 /* 48 */
592a252b
L
9109 { PREFIX_TABLE (PREFIX_VEX_0F3A48) },
9110 { PREFIX_TABLE (PREFIX_VEX_0F3A49) },
9111 { PREFIX_TABLE (PREFIX_VEX_0F3A4A) },
9112 { PREFIX_TABLE (PREFIX_VEX_0F3A4B) },
9113 { PREFIX_TABLE (PREFIX_VEX_0F3A4C) },
592d1631
L
9114 { Bad_Opcode },
9115 { Bad_Opcode },
9116 { Bad_Opcode },
c0f3af97 9117 /* 50 */
592d1631
L
9118 { Bad_Opcode },
9119 { Bad_Opcode },
9120 { Bad_Opcode },
9121 { Bad_Opcode },
9122 { Bad_Opcode },
9123 { Bad_Opcode },
9124 { Bad_Opcode },
9125 { Bad_Opcode },
c0f3af97 9126 /* 58 */
592d1631
L
9127 { Bad_Opcode },
9128 { Bad_Opcode },
9129 { Bad_Opcode },
9130 { Bad_Opcode },
592a252b
L
9131 { PREFIX_TABLE (PREFIX_VEX_0F3A5C) },
9132 { PREFIX_TABLE (PREFIX_VEX_0F3A5D) },
9133 { PREFIX_TABLE (PREFIX_VEX_0F3A5E) },
9134 { PREFIX_TABLE (PREFIX_VEX_0F3A5F) },
c0f3af97 9135 /* 60 */
592a252b
L
9136 { PREFIX_TABLE (PREFIX_VEX_0F3A60) },
9137 { PREFIX_TABLE (PREFIX_VEX_0F3A61) },
9138 { PREFIX_TABLE (PREFIX_VEX_0F3A62) },
9139 { PREFIX_TABLE (PREFIX_VEX_0F3A63) },
592d1631
L
9140 { Bad_Opcode },
9141 { Bad_Opcode },
9142 { Bad_Opcode },
9143 { Bad_Opcode },
c0f3af97 9144 /* 68 */
592a252b
L
9145 { PREFIX_TABLE (PREFIX_VEX_0F3A68) },
9146 { PREFIX_TABLE (PREFIX_VEX_0F3A69) },
9147 { PREFIX_TABLE (PREFIX_VEX_0F3A6A) },
9148 { PREFIX_TABLE (PREFIX_VEX_0F3A6B) },
9149 { PREFIX_TABLE (PREFIX_VEX_0F3A6C) },
9150 { PREFIX_TABLE (PREFIX_VEX_0F3A6D) },
9151 { PREFIX_TABLE (PREFIX_VEX_0F3A6E) },
9152 { PREFIX_TABLE (PREFIX_VEX_0F3A6F) },
c0f3af97 9153 /* 70 */
592d1631
L
9154 { Bad_Opcode },
9155 { Bad_Opcode },
9156 { Bad_Opcode },
9157 { Bad_Opcode },
9158 { Bad_Opcode },
9159 { Bad_Opcode },
9160 { Bad_Opcode },
9161 { Bad_Opcode },
c0f3af97 9162 /* 78 */
592a252b
L
9163 { PREFIX_TABLE (PREFIX_VEX_0F3A78) },
9164 { PREFIX_TABLE (PREFIX_VEX_0F3A79) },
9165 { PREFIX_TABLE (PREFIX_VEX_0F3A7A) },
9166 { PREFIX_TABLE (PREFIX_VEX_0F3A7B) },
9167 { PREFIX_TABLE (PREFIX_VEX_0F3A7C) },
9168 { PREFIX_TABLE (PREFIX_VEX_0F3A7D) },
9169 { PREFIX_TABLE (PREFIX_VEX_0F3A7E) },
9170 { PREFIX_TABLE (PREFIX_VEX_0F3A7F) },
c0f3af97 9171 /* 80 */
592d1631
L
9172 { Bad_Opcode },
9173 { Bad_Opcode },
9174 { Bad_Opcode },
9175 { Bad_Opcode },
9176 { Bad_Opcode },
9177 { Bad_Opcode },
9178 { Bad_Opcode },
9179 { Bad_Opcode },
c0f3af97 9180 /* 88 */
592d1631
L
9181 { Bad_Opcode },
9182 { Bad_Opcode },
9183 { Bad_Opcode },
9184 { Bad_Opcode },
9185 { Bad_Opcode },
9186 { Bad_Opcode },
9187 { Bad_Opcode },
9188 { Bad_Opcode },
c0f3af97 9189 /* 90 */
592d1631
L
9190 { Bad_Opcode },
9191 { Bad_Opcode },
9192 { Bad_Opcode },
9193 { Bad_Opcode },
9194 { Bad_Opcode },
9195 { Bad_Opcode },
9196 { Bad_Opcode },
9197 { Bad_Opcode },
c0f3af97 9198 /* 98 */
592d1631
L
9199 { Bad_Opcode },
9200 { Bad_Opcode },
9201 { Bad_Opcode },
9202 { Bad_Opcode },
9203 { Bad_Opcode },
9204 { Bad_Opcode },
9205 { Bad_Opcode },
9206 { Bad_Opcode },
c0f3af97 9207 /* a0 */
592d1631
L
9208 { Bad_Opcode },
9209 { Bad_Opcode },
9210 { Bad_Opcode },
9211 { Bad_Opcode },
9212 { Bad_Opcode },
9213 { Bad_Opcode },
9214 { Bad_Opcode },
9215 { Bad_Opcode },
c0f3af97 9216 /* a8 */
592d1631
L
9217 { Bad_Opcode },
9218 { Bad_Opcode },
9219 { Bad_Opcode },
9220 { Bad_Opcode },
9221 { Bad_Opcode },
9222 { Bad_Opcode },
9223 { Bad_Opcode },
9224 { Bad_Opcode },
c0f3af97 9225 /* b0 */
592d1631
L
9226 { Bad_Opcode },
9227 { Bad_Opcode },
9228 { Bad_Opcode },
9229 { Bad_Opcode },
9230 { Bad_Opcode },
9231 { Bad_Opcode },
9232 { Bad_Opcode },
9233 { Bad_Opcode },
c0f3af97 9234 /* b8 */
592d1631
L
9235 { Bad_Opcode },
9236 { Bad_Opcode },
9237 { Bad_Opcode },
9238 { Bad_Opcode },
9239 { Bad_Opcode },
9240 { Bad_Opcode },
9241 { Bad_Opcode },
9242 { Bad_Opcode },
c0f3af97 9243 /* c0 */
592d1631
L
9244 { Bad_Opcode },
9245 { Bad_Opcode },
9246 { Bad_Opcode },
9247 { Bad_Opcode },
9248 { Bad_Opcode },
9249 { Bad_Opcode },
9250 { Bad_Opcode },
9251 { Bad_Opcode },
c0f3af97 9252 /* c8 */
592d1631
L
9253 { Bad_Opcode },
9254 { Bad_Opcode },
9255 { Bad_Opcode },
9256 { Bad_Opcode },
9257 { Bad_Opcode },
9258 { Bad_Opcode },
48521003
IT
9259 { PREFIX_TABLE(PREFIX_VEX_0F3ACE) },
9260 { PREFIX_TABLE(PREFIX_VEX_0F3ACF) },
c0f3af97 9261 /* d0 */
592d1631
L
9262 { Bad_Opcode },
9263 { Bad_Opcode },
9264 { Bad_Opcode },
9265 { Bad_Opcode },
9266 { Bad_Opcode },
9267 { Bad_Opcode },
9268 { Bad_Opcode },
9269 { Bad_Opcode },
c0f3af97 9270 /* d8 */
592d1631
L
9271 { Bad_Opcode },
9272 { Bad_Opcode },
9273 { Bad_Opcode },
9274 { Bad_Opcode },
9275 { Bad_Opcode },
9276 { Bad_Opcode },
9277 { Bad_Opcode },
592a252b 9278 { PREFIX_TABLE (PREFIX_VEX_0F3ADF) },
c0f3af97 9279 /* e0 */
592d1631
L
9280 { Bad_Opcode },
9281 { Bad_Opcode },
9282 { Bad_Opcode },
9283 { Bad_Opcode },
9284 { Bad_Opcode },
9285 { Bad_Opcode },
9286 { Bad_Opcode },
9287 { Bad_Opcode },
c0f3af97 9288 /* e8 */
592d1631
L
9289 { Bad_Opcode },
9290 { Bad_Opcode },
9291 { Bad_Opcode },
9292 { Bad_Opcode },
9293 { Bad_Opcode },
9294 { Bad_Opcode },
9295 { Bad_Opcode },
9296 { Bad_Opcode },
c0f3af97 9297 /* f0 */
6c30d220 9298 { PREFIX_TABLE (PREFIX_VEX_0F3AF0) },
592d1631
L
9299 { Bad_Opcode },
9300 { Bad_Opcode },
9301 { Bad_Opcode },
9302 { Bad_Opcode },
9303 { Bad_Opcode },
9304 { Bad_Opcode },
9305 { Bad_Opcode },
c0f3af97 9306 /* f8 */
592d1631
L
9307 { Bad_Opcode },
9308 { Bad_Opcode },
9309 { Bad_Opcode },
9310 { Bad_Opcode },
9311 { Bad_Opcode },
9312 { Bad_Opcode },
9313 { Bad_Opcode },
9314 { Bad_Opcode },
c0f3af97
L
9315 },
9316};
9317
43234a1e 9318#include "i386-dis-evex.h"
ad692897 9319
c0f3af97 9320static const struct dis386 vex_len_table[][2] = {
592a252b 9321 /* VEX_LEN_0F12_P_0_M_0 */
c0f3af97 9322 {
ec6f095a 9323 { "vmovlps", { XM, Vex128, EXq }, 0 },
c0f3af97
L
9324 },
9325
592a252b 9326 /* VEX_LEN_0F12_P_0_M_1 */
c0f3af97 9327 {
ec6f095a 9328 { "vmovhlps", { XM, Vex128, EXq }, 0 },
c0f3af97
L
9329 },
9330
592a252b 9331 /* VEX_LEN_0F12_P_2 */
c0f3af97 9332 {
ec6f095a 9333 { "vmovlpd", { XM, Vex128, EXq }, 0 },
c0f3af97
L
9334 },
9335
592a252b 9336 /* VEX_LEN_0F13_M_0 */
c0f3af97 9337 {
ec6f095a 9338 { "vmovlpX", { EXq, XM }, 0 },
c0f3af97
L
9339 },
9340
592a252b 9341 /* VEX_LEN_0F16_P_0_M_0 */
c0f3af97 9342 {
ec6f095a 9343 { "vmovhps", { XM, Vex128, EXq }, 0 },
c0f3af97
L
9344 },
9345
592a252b 9346 /* VEX_LEN_0F16_P_0_M_1 */
c0f3af97 9347 {
ec6f095a 9348 { "vmovlhps", { XM, Vex128, EXq }, 0 },
c0f3af97
L
9349 },
9350
592a252b 9351 /* VEX_LEN_0F16_P_2 */
c0f3af97 9352 {
ec6f095a 9353 { "vmovhpd", { XM, Vex128, EXq }, 0 },
c0f3af97
L
9354 },
9355
592a252b 9356 /* VEX_LEN_0F17_M_0 */
c0f3af97 9357 {
ec6f095a 9358 { "vmovhpX", { EXq, XM }, 0 },
c0f3af97
L
9359 },
9360
43234a1e
L
9361 /* VEX_LEN_0F41_P_0 */
9362 {
9363 { Bad_Opcode },
9364 { VEX_W_TABLE (VEX_W_0F41_P_0_LEN_1) },
9365 },
1ba585e8
IT
9366 /* VEX_LEN_0F41_P_2 */
9367 {
9368 { Bad_Opcode },
9369 { VEX_W_TABLE (VEX_W_0F41_P_2_LEN_1) },
9370 },
43234a1e
L
9371 /* VEX_LEN_0F42_P_0 */
9372 {
9373 { Bad_Opcode },
9374 { VEX_W_TABLE (VEX_W_0F42_P_0_LEN_1) },
9375 },
1ba585e8
IT
9376 /* VEX_LEN_0F42_P_2 */
9377 {
9378 { Bad_Opcode },
9379 { VEX_W_TABLE (VEX_W_0F42_P_2_LEN_1) },
9380 },
43234a1e
L
9381 /* VEX_LEN_0F44_P_0 */
9382 {
9383 { VEX_W_TABLE (VEX_W_0F44_P_0_LEN_0) },
9384 },
1ba585e8
IT
9385 /* VEX_LEN_0F44_P_2 */
9386 {
9387 { VEX_W_TABLE (VEX_W_0F44_P_2_LEN_0) },
9388 },
43234a1e
L
9389 /* VEX_LEN_0F45_P_0 */
9390 {
9391 { Bad_Opcode },
9392 { VEX_W_TABLE (VEX_W_0F45_P_0_LEN_1) },
9393 },
1ba585e8
IT
9394 /* VEX_LEN_0F45_P_2 */
9395 {
9396 { Bad_Opcode },
9397 { VEX_W_TABLE (VEX_W_0F45_P_2_LEN_1) },
9398 },
43234a1e
L
9399 /* VEX_LEN_0F46_P_0 */
9400 {
9401 { Bad_Opcode },
9402 { VEX_W_TABLE (VEX_W_0F46_P_0_LEN_1) },
9403 },
1ba585e8
IT
9404 /* VEX_LEN_0F46_P_2 */
9405 {
9406 { Bad_Opcode },
9407 { VEX_W_TABLE (VEX_W_0F46_P_2_LEN_1) },
9408 },
43234a1e
L
9409 /* VEX_LEN_0F47_P_0 */
9410 {
9411 { Bad_Opcode },
9412 { VEX_W_TABLE (VEX_W_0F47_P_0_LEN_1) },
9413 },
1ba585e8
IT
9414 /* VEX_LEN_0F47_P_2 */
9415 {
9416 { Bad_Opcode },
9417 { VEX_W_TABLE (VEX_W_0F47_P_2_LEN_1) },
9418 },
9419 /* VEX_LEN_0F4A_P_0 */
9420 {
9421 { Bad_Opcode },
9422 { VEX_W_TABLE (VEX_W_0F4A_P_0_LEN_1) },
9423 },
9424 /* VEX_LEN_0F4A_P_2 */
9425 {
9426 { Bad_Opcode },
9427 { VEX_W_TABLE (VEX_W_0F4A_P_2_LEN_1) },
9428 },
9429 /* VEX_LEN_0F4B_P_0 */
9430 {
9431 { Bad_Opcode },
9432 { VEX_W_TABLE (VEX_W_0F4B_P_0_LEN_1) },
9433 },
43234a1e
L
9434 /* VEX_LEN_0F4B_P_2 */
9435 {
9436 { Bad_Opcode },
9437 { VEX_W_TABLE (VEX_W_0F4B_P_2_LEN_1) },
9438 },
9439
ec6f095a 9440 /* VEX_LEN_0F6E_P_2 */
c0f3af97 9441 {
ec6f095a 9442 { "vmovK", { XMScalar, Edq }, 0 },
c0f3af97
L
9443 },
9444
ec6f095a 9445 /* VEX_LEN_0F77_P_1 */
c0f3af97 9446 {
ec6f095a
L
9447 { "vzeroupper", { XX }, 0 },
9448 { "vzeroall", { XX }, 0 },
c0f3af97
L
9449 },
9450
ec6f095a 9451 /* VEX_LEN_0F7E_P_1 */
c0f3af97 9452 {
ec6f095a 9453 { "vmovq", { XMScalar, EXqScalar }, 0 },
c0f3af97
L
9454 },
9455
ec6f095a 9456 /* VEX_LEN_0F7E_P_2 */
c0f3af97 9457 {
ec6f095a 9458 { "vmovK", { Edq, XMScalar }, 0 },
c0f3af97
L
9459 },
9460
ec6f095a 9461 /* VEX_LEN_0F90_P_0 */
c0f3af97 9462 {
ec6f095a 9463 { VEX_W_TABLE (VEX_W_0F90_P_0_LEN_0) },
c0f3af97
L
9464 },
9465
ec6f095a 9466 /* VEX_LEN_0F90_P_2 */
c0f3af97 9467 {
ec6f095a 9468 { VEX_W_TABLE (VEX_W_0F90_P_2_LEN_0) },
c0f3af97
L
9469 },
9470
ec6f095a 9471 /* VEX_LEN_0F91_P_0 */
c0f3af97 9472 {
ec6f095a 9473 { VEX_W_TABLE (VEX_W_0F91_P_0_LEN_0) },
c0f3af97
L
9474 },
9475
ec6f095a 9476 /* VEX_LEN_0F91_P_2 */
c0f3af97 9477 {
ec6f095a 9478 { VEX_W_TABLE (VEX_W_0F91_P_2_LEN_0) },
c0f3af97
L
9479 },
9480
ec6f095a 9481 /* VEX_LEN_0F92_P_0 */
c0f3af97 9482 {
ec6f095a 9483 { VEX_W_TABLE (VEX_W_0F92_P_0_LEN_0) },
c0f3af97
L
9484 },
9485
ec6f095a 9486 /* VEX_LEN_0F92_P_2 */
c0f3af97 9487 {
ec6f095a 9488 { VEX_W_TABLE (VEX_W_0F92_P_2_LEN_0) },
c0f3af97
L
9489 },
9490
ec6f095a 9491 /* VEX_LEN_0F92_P_3 */
c0f3af97 9492 {
58a211d2 9493 { MOD_TABLE (MOD_VEX_0F92_P_3_LEN_0) },
c0f3af97
L
9494 },
9495
ec6f095a 9496 /* VEX_LEN_0F93_P_0 */
c0f3af97 9497 {
ec6f095a 9498 { VEX_W_TABLE (VEX_W_0F93_P_0_LEN_0) },
c0f3af97
L
9499 },
9500
ec6f095a 9501 /* VEX_LEN_0F93_P_2 */
c0f3af97 9502 {
ec6f095a 9503 { VEX_W_TABLE (VEX_W_0F93_P_2_LEN_0) },
c0f3af97
L
9504 },
9505
ec6f095a 9506 /* VEX_LEN_0F93_P_3 */
c0f3af97 9507 {
58a211d2 9508 { MOD_TABLE (MOD_VEX_0F93_P_3_LEN_0) },
c0f3af97
L
9509 },
9510
ec6f095a 9511 /* VEX_LEN_0F98_P_0 */
43234a1e
L
9512 {
9513 { VEX_W_TABLE (VEX_W_0F98_P_0_LEN_0) },
9514 },
9515
1ba585e8
IT
9516 /* VEX_LEN_0F98_P_2 */
9517 {
9518 { VEX_W_TABLE (VEX_W_0F98_P_2_LEN_0) },
9519 },
9520
9521 /* VEX_LEN_0F99_P_0 */
9522 {
9523 { VEX_W_TABLE (VEX_W_0F99_P_0_LEN_0) },
9524 },
9525
9526 /* VEX_LEN_0F99_P_2 */
9527 {
9528 { VEX_W_TABLE (VEX_W_0F99_P_2_LEN_0) },
9529 },
9530
6c30d220 9531 /* VEX_LEN_0FAE_R_2_M_0 */
c0f3af97 9532 {
ec6f095a 9533 { "vldmxcsr", { Md }, 0 },
c0f3af97
L
9534 },
9535
6c30d220 9536 /* VEX_LEN_0FAE_R_3_M_0 */
c0f3af97 9537 {
ec6f095a 9538 { "vstmxcsr", { Md }, 0 },
c0f3af97
L
9539 },
9540
6c30d220 9541 /* VEX_LEN_0FC4_P_2 */
c0f3af97 9542 {
b50c9f31 9543 { "vpinsrw", { XM, Vex128, Edqw, Ib }, 0 },
c0f3af97
L
9544 },
9545
6c30d220 9546 /* VEX_LEN_0FC5_P_2 */
c0f3af97 9547 {
b50c9f31 9548 { "vpextrw", { Gdq, XS, Ib }, 0 },
c0f3af97
L
9549 },
9550
6c30d220 9551 /* VEX_LEN_0FD6_P_2 */
c0f3af97 9552 {
ec6f095a 9553 { "vmovq", { EXqScalarS, XMScalar }, 0 },
c0f3af97
L
9554 },
9555
6c30d220 9556 /* VEX_LEN_0FF7_P_2 */
c0f3af97 9557 {
ec6f095a 9558 { "vmaskmovdqu", { XM, XS }, 0 },
c0f3af97
L
9559 },
9560
6c30d220 9561 /* VEX_LEN_0F3816_P_2 */
c0f3af97 9562 {
6c30d220
L
9563 { Bad_Opcode },
9564 { VEX_W_TABLE (VEX_W_0F3816_P_2) },
c0f3af97
L
9565 },
9566
6c30d220 9567 /* VEX_LEN_0F3819_P_2 */
c0f3af97 9568 {
6c30d220
L
9569 { Bad_Opcode },
9570 { VEX_W_TABLE (VEX_W_0F3819_P_2) },
c0f3af97
L
9571 },
9572
6c30d220 9573 /* VEX_LEN_0F381A_P_2_M_0 */
c0f3af97 9574 {
6c30d220
L
9575 { Bad_Opcode },
9576 { VEX_W_TABLE (VEX_W_0F381A_P_2_M_0) },
c0f3af97
L
9577 },
9578
6c30d220 9579 /* VEX_LEN_0F3836_P_2 */
c0f3af97 9580 {
6c30d220
L
9581 { Bad_Opcode },
9582 { VEX_W_TABLE (VEX_W_0F3836_P_2) },
c0f3af97
L
9583 },
9584
592a252b 9585 /* VEX_LEN_0F3841_P_2 */
c0f3af97 9586 {
ec6f095a 9587 { "vphminposuw", { XM, EXx }, 0 },
c0f3af97
L
9588 },
9589
6c30d220
L
9590 /* VEX_LEN_0F385A_P_2_M_0 */
9591 {
9592 { Bad_Opcode },
9593 { VEX_W_TABLE (VEX_W_0F385A_P_2_M_0) },
9594 },
9595
592a252b 9596 /* VEX_LEN_0F38DB_P_2 */
a5ff0eb2 9597 {
ec6f095a 9598 { "vaesimc", { XM, EXx }, 0 },
a5ff0eb2
L
9599 },
9600
f12dc422
L
9601 /* VEX_LEN_0F38F2_P_0 */
9602 {
bf890a93 9603 { "andnS", { Gdq, VexGdq, Edq }, 0 },
f12dc422
L
9604 },
9605
9606 /* VEX_LEN_0F38F3_R_1_P_0 */
9607 {
bf890a93 9608 { "blsrS", { VexGdq, Edq }, 0 },
f12dc422
L
9609 },
9610
9611 /* VEX_LEN_0F38F3_R_2_P_0 */
9612 {
bf890a93 9613 { "blsmskS", { VexGdq, Edq }, 0 },
f12dc422
L
9614 },
9615
9616 /* VEX_LEN_0F38F3_R_3_P_0 */
9617 {
bf890a93 9618 { "blsiS", { VexGdq, Edq }, 0 },
f12dc422
L
9619 },
9620
6c30d220
L
9621 /* VEX_LEN_0F38F5_P_0 */
9622 {
bf890a93 9623 { "bzhiS", { Gdq, Edq, VexGdq }, 0 },
6c30d220
L
9624 },
9625
9626 /* VEX_LEN_0F38F5_P_1 */
9627 {
bf890a93 9628 { "pextS", { Gdq, VexGdq, Edq }, 0 },
6c30d220
L
9629 },
9630
9631 /* VEX_LEN_0F38F5_P_3 */
9632 {
bf890a93 9633 { "pdepS", { Gdq, VexGdq, Edq }, 0 },
6c30d220
L
9634 },
9635
9636 /* VEX_LEN_0F38F6_P_3 */
9637 {
bf890a93 9638 { "mulxS", { Gdq, VexGdq, Edq }, 0 },
6c30d220
L
9639 },
9640
f12dc422
L
9641 /* VEX_LEN_0F38F7_P_0 */
9642 {
bf890a93 9643 { "bextrS", { Gdq, Edq, VexGdq }, 0 },
f12dc422
L
9644 },
9645
6c30d220
L
9646 /* VEX_LEN_0F38F7_P_1 */
9647 {
bf890a93 9648 { "sarxS", { Gdq, Edq, VexGdq }, 0 },
6c30d220
L
9649 },
9650
9651 /* VEX_LEN_0F38F7_P_2 */
9652 {
bf890a93 9653 { "shlxS", { Gdq, Edq, VexGdq }, 0 },
6c30d220
L
9654 },
9655
9656 /* VEX_LEN_0F38F7_P_3 */
9657 {
bf890a93 9658 { "shrxS", { Gdq, Edq, VexGdq }, 0 },
6c30d220
L
9659 },
9660
9661 /* VEX_LEN_0F3A00_P_2 */
9662 {
9663 { Bad_Opcode },
9664 { VEX_W_TABLE (VEX_W_0F3A00_P_2) },
9665 },
9666
9667 /* VEX_LEN_0F3A01_P_2 */
9668 {
9669 { Bad_Opcode },
9670 { VEX_W_TABLE (VEX_W_0F3A01_P_2) },
9671 },
9672
592a252b 9673 /* VEX_LEN_0F3A06_P_2 */
c0f3af97 9674 {
592d1631 9675 { Bad_Opcode },
592a252b 9676 { VEX_W_TABLE (VEX_W_0F3A06_P_2) },
c0f3af97
L
9677 },
9678
592a252b 9679 /* VEX_LEN_0F3A14_P_2 */
c0f3af97 9680 {
b50c9f31 9681 { "vpextrb", { Edqb, XM, Ib }, 0 },
c0f3af97
L
9682 },
9683
592a252b 9684 /* VEX_LEN_0F3A15_P_2 */
c0f3af97 9685 {
b50c9f31 9686 { "vpextrw", { Edqw, XM, Ib }, 0 },
c0f3af97
L
9687 },
9688
592a252b 9689 /* VEX_LEN_0F3A16_P_2 */
c0f3af97 9690 {
bf890a93 9691 { "vpextrK", { Edq, XM, Ib }, 0 },
c0f3af97
L
9692 },
9693
592a252b 9694 /* VEX_LEN_0F3A17_P_2 */
c0f3af97 9695 {
bf890a93 9696 { "vextractps", { Edqd, XM, Ib }, 0 },
c0f3af97
L
9697 },
9698
592a252b 9699 /* VEX_LEN_0F3A18_P_2 */
c0f3af97 9700 {
592d1631 9701 { Bad_Opcode },
592a252b 9702 { VEX_W_TABLE (VEX_W_0F3A18_P_2) },
c0f3af97
L
9703 },
9704
592a252b 9705 /* VEX_LEN_0F3A19_P_2 */
c0f3af97 9706 {
592d1631 9707 { Bad_Opcode },
592a252b 9708 { VEX_W_TABLE (VEX_W_0F3A19_P_2) },
c0f3af97
L
9709 },
9710
592a252b 9711 /* VEX_LEN_0F3A20_P_2 */
c0f3af97 9712 {
b50c9f31 9713 { "vpinsrb", { XM, Vex128, Edqb, Ib }, 0 },
c0f3af97
L
9714 },
9715
592a252b 9716 /* VEX_LEN_0F3A21_P_2 */
c0f3af97 9717 {
ec6f095a 9718 { "vinsertps", { XM, Vex128, EXd, Ib }, 0 },
c0f3af97
L
9719 },
9720
592a252b 9721 /* VEX_LEN_0F3A22_P_2 */
c0f3af97 9722 {
bf890a93 9723 { "vpinsrK", { XM, Vex128, Edq, Ib }, 0 },
c0f3af97
L
9724 },
9725
43234a1e
L
9726 /* VEX_LEN_0F3A30_P_2 */
9727 {
9728 { VEX_W_TABLE (VEX_W_0F3A30_P_2_LEN_0) },
9729 },
9730
1ba585e8
IT
9731 /* VEX_LEN_0F3A31_P_2 */
9732 {
9733 { VEX_W_TABLE (VEX_W_0F3A31_P_2_LEN_0) },
9734 },
9735
43234a1e
L
9736 /* VEX_LEN_0F3A32_P_2 */
9737 {
9738 { VEX_W_TABLE (VEX_W_0F3A32_P_2_LEN_0) },
9739 },
9740
1ba585e8
IT
9741 /* VEX_LEN_0F3A33_P_2 */
9742 {
9743 { VEX_W_TABLE (VEX_W_0F3A33_P_2_LEN_0) },
9744 },
9745
6c30d220 9746 /* VEX_LEN_0F3A38_P_2 */
c0f3af97 9747 {
6c30d220
L
9748 { Bad_Opcode },
9749 { VEX_W_TABLE (VEX_W_0F3A38_P_2) },
c0f3af97
L
9750 },
9751
6c30d220 9752 /* VEX_LEN_0F3A39_P_2 */
c0f3af97 9753 {
6c30d220
L
9754 { Bad_Opcode },
9755 { VEX_W_TABLE (VEX_W_0F3A39_P_2) },
9756 },
9757
9758 /* VEX_LEN_0F3A41_P_2 */
9759 {
ec6f095a 9760 { "vdppd", { XM, Vex128, EXx, Ib }, 0 },
c0f3af97
L
9761 },
9762
6c30d220 9763 /* VEX_LEN_0F3A46_P_2 */
c0f3af97 9764 {
6c30d220
L
9765 { Bad_Opcode },
9766 { VEX_W_TABLE (VEX_W_0F3A46_P_2) },
c0f3af97
L
9767 },
9768
592a252b 9769 /* VEX_LEN_0F3A60_P_2 */
c0f3af97 9770 {
15c7c1d8 9771 { "vpcmpestrm", { XM, { PCMPESTR_Fixup, x_mode }, Ib }, 0 },
c0f3af97
L
9772 },
9773
592a252b 9774 /* VEX_LEN_0F3A61_P_2 */
c0f3af97 9775 {
15c7c1d8 9776 { "vpcmpestri", { XM, { PCMPESTR_Fixup, x_mode }, Ib }, 0 },
c0f3af97
L
9777 },
9778
592a252b 9779 /* VEX_LEN_0F3A62_P_2 */
c0f3af97 9780 {
ec6f095a 9781 { "vpcmpistrm", { XM, EXx, Ib }, 0 },
c0f3af97
L
9782 },
9783
592a252b 9784 /* VEX_LEN_0F3A63_P_2 */
c0f3af97 9785 {
ec6f095a 9786 { "vpcmpistri", { XM, EXx, Ib }, 0 },
c0f3af97
L
9787 },
9788
592a252b 9789 /* VEX_LEN_0F3A6A_P_2 */
922d8de8 9790 {
3a2430e0 9791 { "vfmaddss", { XMVexW, Vex128, EXdVexW, EXdVexW }, 0 },
922d8de8
DR
9792 },
9793
592a252b 9794 /* VEX_LEN_0F3A6B_P_2 */
922d8de8 9795 {
3a2430e0 9796 { "vfmaddsd", { XMVexW, Vex128, EXqVexW, EXqVexW }, 0 },
922d8de8
DR
9797 },
9798
592a252b 9799 /* VEX_LEN_0F3A6E_P_2 */
922d8de8 9800 {
3a2430e0 9801 { "vfmsubss", { XMVexW, Vex128, EXdVexW, EXdVexW }, 0 },
922d8de8
DR
9802 },
9803
592a252b 9804 /* VEX_LEN_0F3A6F_P_2 */
922d8de8 9805 {
3a2430e0 9806 { "vfmsubsd", { XMVexW, Vex128, EXqVexW, EXqVexW }, 0 },
922d8de8
DR
9807 },
9808
592a252b 9809 /* VEX_LEN_0F3A7A_P_2 */
922d8de8 9810 {
3a2430e0 9811 { "vfnmaddss", { XMVexW, Vex128, EXdVexW, EXdVexW }, 0 },
922d8de8
DR
9812 },
9813
592a252b 9814 /* VEX_LEN_0F3A7B_P_2 */
922d8de8 9815 {
3a2430e0 9816 { "vfnmaddsd", { XMVexW, Vex128, EXqVexW, EXqVexW }, 0 },
922d8de8
DR
9817 },
9818
592a252b 9819 /* VEX_LEN_0F3A7E_P_2 */
922d8de8 9820 {
3a2430e0 9821 { "vfnmsubss", { XMVexW, Vex128, EXdVexW, EXdVexW }, 0 },
922d8de8
DR
9822 },
9823
592a252b 9824 /* VEX_LEN_0F3A7F_P_2 */
922d8de8 9825 {
3a2430e0 9826 { "vfnmsubsd", { XMVexW, Vex128, EXqVexW, EXqVexW }, 0 },
922d8de8
DR
9827 },
9828
592a252b 9829 /* VEX_LEN_0F3ADF_P_2 */
a5ff0eb2 9830 {
ec6f095a 9831 { "vaeskeygenassist", { XM, EXx, Ib }, 0 },
a5ff0eb2 9832 },
4c807e72 9833
6c30d220
L
9834 /* VEX_LEN_0F3AF0_P_3 */
9835 {
bf890a93 9836 { "rorxS", { Gdq, Edq, Ib }, 0 },
6c30d220
L
9837 },
9838
ff688e1f
L
9839 /* VEX_LEN_0FXOP_08_CC */
9840 {
be92cb14 9841 { "vpcomb", { XM, Vex128, EXx, VPCOM }, 0 },
ff688e1f
L
9842 },
9843
9844 /* VEX_LEN_0FXOP_08_CD */
9845 {
be92cb14 9846 { "vpcomw", { XM, Vex128, EXx, VPCOM }, 0 },
ff688e1f
L
9847 },
9848
9849 /* VEX_LEN_0FXOP_08_CE */
9850 {
be92cb14 9851 { "vpcomd", { XM, Vex128, EXx, VPCOM }, 0 },
ff688e1f
L
9852 },
9853
9854 /* VEX_LEN_0FXOP_08_CF */
9855 {
be92cb14 9856 { "vpcomq", { XM, Vex128, EXx, VPCOM }, 0 },
ff688e1f
L
9857 },
9858
9859 /* VEX_LEN_0FXOP_08_EC */
9860 {
be92cb14 9861 { "vpcomub", { XM, Vex128, EXx, VPCOM }, 0 },
ff688e1f
L
9862 },
9863
9864 /* VEX_LEN_0FXOP_08_ED */
9865 {
be92cb14 9866 { "vpcomuw", { XM, Vex128, EXx, VPCOM }, 0 },
ff688e1f
L
9867 },
9868
9869 /* VEX_LEN_0FXOP_08_EE */
9870 {
be92cb14 9871 { "vpcomud", { XM, Vex128, EXx, VPCOM }, 0 },
ff688e1f
L
9872 },
9873
9874 /* VEX_LEN_0FXOP_08_EF */
9875 {
be92cb14 9876 { "vpcomuq", { XM, Vex128, EXx, VPCOM }, 0 },
ff688e1f
L
9877 },
9878
592a252b 9879 /* VEX_LEN_0FXOP_09_80 */
5dd85c99 9880 {
bf890a93
IT
9881 { "vfrczps", { XM, EXxmm }, 0 },
9882 { "vfrczps", { XM, EXymmq }, 0 },
5dd85c99 9883 },
4c807e72 9884
592a252b 9885 /* VEX_LEN_0FXOP_09_81 */
5dd85c99 9886 {
bf890a93
IT
9887 { "vfrczpd", { XM, EXxmm }, 0 },
9888 { "vfrczpd", { XM, EXymmq }, 0 },
5dd85c99 9889 },
331d2d0d
L
9890};
9891
ad692897 9892#include "i386-dis-evex-len.h"
04e2a182 9893
9e30b8e0 9894static const struct dis386 vex_w_table[][2] = {
43234a1e
L
9895 {
9896 /* VEX_W_0F41_P_0_LEN_1 */
ab4e4ed5
AF
9897 { MOD_TABLE (MOD_VEX_W_0_0F41_P_0_LEN_1) },
9898 { MOD_TABLE (MOD_VEX_W_1_0F41_P_0_LEN_1) },
1ba585e8
IT
9899 },
9900 {
9901 /* VEX_W_0F41_P_2_LEN_1 */
ab4e4ed5
AF
9902 { MOD_TABLE (MOD_VEX_W_0_0F41_P_2_LEN_1) },
9903 { MOD_TABLE (MOD_VEX_W_1_0F41_P_2_LEN_1) }
43234a1e
L
9904 },
9905 {
9906 /* VEX_W_0F42_P_0_LEN_1 */
ab4e4ed5
AF
9907 { MOD_TABLE (MOD_VEX_W_0_0F42_P_0_LEN_1) },
9908 { MOD_TABLE (MOD_VEX_W_1_0F42_P_0_LEN_1) },
1ba585e8
IT
9909 },
9910 {
9911 /* VEX_W_0F42_P_2_LEN_1 */
ab4e4ed5
AF
9912 { MOD_TABLE (MOD_VEX_W_0_0F42_P_2_LEN_1) },
9913 { MOD_TABLE (MOD_VEX_W_1_0F42_P_2_LEN_1) },
43234a1e
L
9914 },
9915 {
9916 /* VEX_W_0F44_P_0_LEN_0 */
ab4e4ed5
AF
9917 { MOD_TABLE (MOD_VEX_W_0_0F44_P_0_LEN_1) },
9918 { MOD_TABLE (MOD_VEX_W_1_0F44_P_0_LEN_1) },
1ba585e8
IT
9919 },
9920 {
9921 /* VEX_W_0F44_P_2_LEN_0 */
ab4e4ed5
AF
9922 { MOD_TABLE (MOD_VEX_W_0_0F44_P_2_LEN_1) },
9923 { MOD_TABLE (MOD_VEX_W_1_0F44_P_2_LEN_1) },
43234a1e
L
9924 },
9925 {
ec6f095a
L
9926 /* VEX_W_0F45_P_0_LEN_1 */
9927 { MOD_TABLE (MOD_VEX_W_0_0F45_P_0_LEN_1) },
9928 { MOD_TABLE (MOD_VEX_W_1_0F45_P_0_LEN_1) },
9e30b8e0
L
9929 },
9930 {
ec6f095a
L
9931 /* VEX_W_0F45_P_2_LEN_1 */
9932 { MOD_TABLE (MOD_VEX_W_0_0F45_P_2_LEN_1) },
9933 { MOD_TABLE (MOD_VEX_W_1_0F45_P_2_LEN_1) },
9e30b8e0
L
9934 },
9935 {
ec6f095a
L
9936 /* VEX_W_0F46_P_0_LEN_1 */
9937 { MOD_TABLE (MOD_VEX_W_0_0F46_P_0_LEN_1) },
9938 { MOD_TABLE (MOD_VEX_W_1_0F46_P_0_LEN_1) },
9e30b8e0
L
9939 },
9940 {
ec6f095a
L
9941 /* VEX_W_0F46_P_2_LEN_1 */
9942 { MOD_TABLE (MOD_VEX_W_0_0F46_P_2_LEN_1) },
9943 { MOD_TABLE (MOD_VEX_W_1_0F46_P_2_LEN_1) },
9e30b8e0
L
9944 },
9945 {
ec6f095a
L
9946 /* VEX_W_0F47_P_0_LEN_1 */
9947 { MOD_TABLE (MOD_VEX_W_0_0F47_P_0_LEN_1) },
9948 { MOD_TABLE (MOD_VEX_W_1_0F47_P_0_LEN_1) },
9e30b8e0
L
9949 },
9950 {
ec6f095a
L
9951 /* VEX_W_0F47_P_2_LEN_1 */
9952 { MOD_TABLE (MOD_VEX_W_0_0F47_P_2_LEN_1) },
9953 { MOD_TABLE (MOD_VEX_W_1_0F47_P_2_LEN_1) },
9e30b8e0
L
9954 },
9955 {
ec6f095a
L
9956 /* VEX_W_0F4A_P_0_LEN_1 */
9957 { MOD_TABLE (MOD_VEX_W_0_0F4A_P_0_LEN_1) },
9958 { MOD_TABLE (MOD_VEX_W_1_0F4A_P_0_LEN_1) },
9e30b8e0
L
9959 },
9960 {
ec6f095a
L
9961 /* VEX_W_0F4A_P_2_LEN_1 */
9962 { MOD_TABLE (MOD_VEX_W_0_0F4A_P_2_LEN_1) },
9963 { MOD_TABLE (MOD_VEX_W_1_0F4A_P_2_LEN_1) },
9e30b8e0
L
9964 },
9965 {
ec6f095a
L
9966 /* VEX_W_0F4B_P_0_LEN_1 */
9967 { MOD_TABLE (MOD_VEX_W_0_0F4B_P_0_LEN_1) },
9968 { MOD_TABLE (MOD_VEX_W_1_0F4B_P_0_LEN_1) },
9e30b8e0
L
9969 },
9970 {
ec6f095a
L
9971 /* VEX_W_0F4B_P_2_LEN_1 */
9972 { MOD_TABLE (MOD_VEX_W_0_0F4B_P_2_LEN_1) },
9e30b8e0
L
9973 },
9974 {
ec6f095a
L
9975 /* VEX_W_0F90_P_0_LEN_0 */
9976 { "kmovw", { MaskG, MaskE }, 0 },
9977 { "kmovq", { MaskG, MaskE }, 0 },
9e30b8e0
L
9978 },
9979 {
ec6f095a
L
9980 /* VEX_W_0F90_P_2_LEN_0 */
9981 { "kmovb", { MaskG, MaskBDE }, 0 },
9982 { "kmovd", { MaskG, MaskBDE }, 0 },
9e30b8e0
L
9983 },
9984 {
ec6f095a
L
9985 /* VEX_W_0F91_P_0_LEN_0 */
9986 { MOD_TABLE (MOD_VEX_W_0_0F91_P_0_LEN_0) },
9987 { MOD_TABLE (MOD_VEX_W_1_0F91_P_0_LEN_0) },
9e30b8e0
L
9988 },
9989 {
ec6f095a
L
9990 /* VEX_W_0F91_P_2_LEN_0 */
9991 { MOD_TABLE (MOD_VEX_W_0_0F91_P_2_LEN_0) },
9992 { MOD_TABLE (MOD_VEX_W_1_0F91_P_2_LEN_0) },
9e30b8e0
L
9993 },
9994 {
ec6f095a
L
9995 /* VEX_W_0F92_P_0_LEN_0 */
9996 { MOD_TABLE (MOD_VEX_W_0_0F92_P_0_LEN_0) },
9e30b8e0
L
9997 },
9998 {
ec6f095a
L
9999 /* VEX_W_0F92_P_2_LEN_0 */
10000 { MOD_TABLE (MOD_VEX_W_0_0F92_P_2_LEN_0) },
9e30b8e0 10001 },
9e30b8e0 10002 {
ec6f095a
L
10003 /* VEX_W_0F93_P_0_LEN_0 */
10004 { MOD_TABLE (MOD_VEX_W_0_0F93_P_0_LEN_0) },
9e30b8e0
L
10005 },
10006 {
ec6f095a
L
10007 /* VEX_W_0F93_P_2_LEN_0 */
10008 { MOD_TABLE (MOD_VEX_W_0_0F93_P_2_LEN_0) },
9e30b8e0 10009 },
9e30b8e0 10010 {
ec6f095a
L
10011 /* VEX_W_0F98_P_0_LEN_0 */
10012 { MOD_TABLE (MOD_VEX_W_0_0F98_P_0_LEN_0) },
10013 { MOD_TABLE (MOD_VEX_W_1_0F98_P_0_LEN_0) },
9e30b8e0
L
10014 },
10015 {
ec6f095a
L
10016 /* VEX_W_0F98_P_2_LEN_0 */
10017 { MOD_TABLE (MOD_VEX_W_0_0F98_P_2_LEN_0) },
10018 { MOD_TABLE (MOD_VEX_W_1_0F98_P_2_LEN_0) },
9e30b8e0
L
10019 },
10020 {
ec6f095a
L
10021 /* VEX_W_0F99_P_0_LEN_0 */
10022 { MOD_TABLE (MOD_VEX_W_0_0F99_P_0_LEN_0) },
10023 { MOD_TABLE (MOD_VEX_W_1_0F99_P_0_LEN_0) },
9e30b8e0
L
10024 },
10025 {
ec6f095a
L
10026 /* VEX_W_0F99_P_2_LEN_0 */
10027 { MOD_TABLE (MOD_VEX_W_0_0F99_P_2_LEN_0) },
10028 { MOD_TABLE (MOD_VEX_W_1_0F99_P_2_LEN_0) },
9e30b8e0 10029 },
9e30b8e0 10030 {
592a252b 10031 /* VEX_W_0F380C_P_2 */
bf890a93 10032 { "vpermilps", { XM, Vex, EXx }, 0 },
9e30b8e0
L
10033 },
10034 {
592a252b 10035 /* VEX_W_0F380D_P_2 */
bf890a93 10036 { "vpermilpd", { XM, Vex, EXx }, 0 },
9e30b8e0
L
10037 },
10038 {
592a252b 10039 /* VEX_W_0F380E_P_2 */
bf890a93 10040 { "vtestps", { XM, EXx }, 0 },
9e30b8e0
L
10041 },
10042 {
592a252b 10043 /* VEX_W_0F380F_P_2 */
bf890a93 10044 { "vtestpd", { XM, EXx }, 0 },
9e30b8e0 10045 },
6c30d220
L
10046 {
10047 /* VEX_W_0F3816_P_2 */
bf890a93 10048 { "vpermps", { XM, Vex, EXx }, 0 },
6c30d220 10049 },
bcf2684f 10050 {
6c30d220 10051 /* VEX_W_0F3818_P_2 */
bf890a93 10052 { "vbroadcastss", { XM, EXxmm_md }, 0 },
bcf2684f 10053 },
9e30b8e0 10054 {
6c30d220 10055 /* VEX_W_0F3819_P_2 */
bf890a93 10056 { "vbroadcastsd", { XM, EXxmm_mq }, 0 },
9e30b8e0
L
10057 },
10058 {
592a252b 10059 /* VEX_W_0F381A_P_2_M_0 */
bf890a93 10060 { "vbroadcastf128", { XM, Mxmm }, 0 },
9e30b8e0 10061 },
53aa04a0 10062 {
592a252b 10063 /* VEX_W_0F382C_P_2_M_0 */
bf890a93 10064 { "vmaskmovps", { XM, Vex, Mx }, 0 },
53aa04a0
L
10065 },
10066 {
592a252b 10067 /* VEX_W_0F382D_P_2_M_0 */
bf890a93 10068 { "vmaskmovpd", { XM, Vex, Mx }, 0 },
53aa04a0
L
10069 },
10070 {
592a252b 10071 /* VEX_W_0F382E_P_2_M_0 */
bf890a93 10072 { "vmaskmovps", { Mx, Vex, XM }, 0 },
53aa04a0
L
10073 },
10074 {
592a252b 10075 /* VEX_W_0F382F_P_2_M_0 */
bf890a93 10076 { "vmaskmovpd", { Mx, Vex, XM }, 0 },
53aa04a0 10077 },
6c30d220
L
10078 {
10079 /* VEX_W_0F3836_P_2 */
bf890a93 10080 { "vpermd", { XM, Vex, EXx }, 0 },
9e30b8e0 10081 },
6c30d220
L
10082 {
10083 /* VEX_W_0F3846_P_2 */
bf890a93 10084 { "vpsravd", { XM, Vex, EXx }, 0 },
6c30d220
L
10085 },
10086 {
10087 /* VEX_W_0F3858_P_2 */
bf890a93 10088 { "vpbroadcastd", { XM, EXxmm_md }, 0 },
6c30d220
L
10089 },
10090 {
10091 /* VEX_W_0F3859_P_2 */
bf890a93 10092 { "vpbroadcastq", { XM, EXxmm_mq }, 0 },
6c30d220
L
10093 },
10094 {
10095 /* VEX_W_0F385A_P_2_M_0 */
bf890a93 10096 { "vbroadcasti128", { XM, Mxmm }, 0 },
6c30d220
L
10097 },
10098 {
10099 /* VEX_W_0F3878_P_2 */
bf890a93 10100 { "vpbroadcastb", { XM, EXxmm_mb }, 0 },
6c30d220
L
10101 },
10102 {
10103 /* VEX_W_0F3879_P_2 */
bf890a93 10104 { "vpbroadcastw", { XM, EXxmm_mw }, 0 },
6c30d220 10105 },
48521003
IT
10106 {
10107 /* VEX_W_0F38CF_P_2 */
10108 { "vgf2p8mulb", { XM, Vex, EXx }, 0 },
10109 },
6c30d220
L
10110 {
10111 /* VEX_W_0F3A00_P_2 */
10112 { Bad_Opcode },
bf890a93 10113 { "vpermq", { XM, EXx, Ib }, 0 },
6c30d220
L
10114 },
10115 {
10116 /* VEX_W_0F3A01_P_2 */
10117 { Bad_Opcode },
bf890a93 10118 { "vpermpd", { XM, EXx, Ib }, 0 },
6c30d220
L
10119 },
10120 {
10121 /* VEX_W_0F3A02_P_2 */
bf890a93 10122 { "vpblendd", { XM, Vex, EXx, Ib }, 0 },
6c30d220 10123 },
9e30b8e0 10124 {
592a252b 10125 /* VEX_W_0F3A04_P_2 */
bf890a93 10126 { "vpermilps", { XM, EXx, Ib }, 0 },
9e30b8e0
L
10127 },
10128 {
592a252b 10129 /* VEX_W_0F3A05_P_2 */
bf890a93 10130 { "vpermilpd", { XM, EXx, Ib }, 0 },
9e30b8e0
L
10131 },
10132 {
592a252b 10133 /* VEX_W_0F3A06_P_2 */
bf890a93 10134 { "vperm2f128", { XM, Vex256, EXx, Ib }, 0 },
9e30b8e0 10135 },
9e30b8e0 10136 {
592a252b 10137 /* VEX_W_0F3A18_P_2 */
bf890a93 10138 { "vinsertf128", { XM, Vex256, EXxmm, Ib }, 0 },
9e30b8e0
L
10139 },
10140 {
592a252b 10141 /* VEX_W_0F3A19_P_2 */
bf890a93 10142 { "vextractf128", { EXxmm, XM, Ib }, 0 },
9e30b8e0 10143 },
43234a1e 10144 {
1ba585e8 10145 /* VEX_W_0F3A30_P_2_LEN_0 */
ab4e4ed5
AF
10146 { MOD_TABLE (MOD_VEX_W_0_0F3A30_P_2_LEN_0) },
10147 { MOD_TABLE (MOD_VEX_W_1_0F3A30_P_2_LEN_0) },
43234a1e
L
10148 },
10149 {
1ba585e8 10150 /* VEX_W_0F3A31_P_2_LEN_0 */
ab4e4ed5
AF
10151 { MOD_TABLE (MOD_VEX_W_0_0F3A31_P_2_LEN_0) },
10152 { MOD_TABLE (MOD_VEX_W_1_0F3A31_P_2_LEN_0) },
1ba585e8
IT
10153 },
10154 {
10155 /* VEX_W_0F3A32_P_2_LEN_0 */
ab4e4ed5
AF
10156 { MOD_TABLE (MOD_VEX_W_0_0F3A32_P_2_LEN_0) },
10157 { MOD_TABLE (MOD_VEX_W_1_0F3A32_P_2_LEN_0) },
43234a1e 10158 },
1ba585e8
IT
10159 {
10160 /* VEX_W_0F3A33_P_2_LEN_0 */
ab4e4ed5
AF
10161 { MOD_TABLE (MOD_VEX_W_0_0F3A33_P_2_LEN_0) },
10162 { MOD_TABLE (MOD_VEX_W_1_0F3A33_P_2_LEN_0) },
1ba585e8 10163 },
6c30d220
L
10164 {
10165 /* VEX_W_0F3A38_P_2 */
bf890a93 10166 { "vinserti128", { XM, Vex256, EXxmm, Ib }, 0 },
6c30d220
L
10167 },
10168 {
10169 /* VEX_W_0F3A39_P_2 */
bf890a93 10170 { "vextracti128", { EXxmm, XM, Ib }, 0 },
6c30d220 10171 },
6c30d220
L
10172 {
10173 /* VEX_W_0F3A46_P_2 */
bf890a93 10174 { "vperm2i128", { XM, Vex256, EXx, Ib }, 0 },
6c30d220 10175 },
a683cc34 10176 {
592a252b 10177 /* VEX_W_0F3A48_P_2 */
bf890a93
IT
10178 { "vpermil2ps", { XMVexW, Vex, EXVexImmW, EXVexImmW, EXVexImmW }, 0 },
10179 { "vpermil2ps", { XMVexW, Vex, EXVexImmW, EXVexImmW, EXVexImmW }, 0 },
a683cc34
SP
10180 },
10181 {
592a252b 10182 /* VEX_W_0F3A49_P_2 */
bf890a93
IT
10183 { "vpermil2pd", { XMVexW, Vex, EXVexImmW, EXVexImmW, EXVexImmW }, 0 },
10184 { "vpermil2pd", { XMVexW, Vex, EXVexImmW, EXVexImmW, EXVexImmW }, 0 },
a683cc34 10185 },
9e30b8e0 10186 {
592a252b 10187 /* VEX_W_0F3A4A_P_2 */
bf890a93 10188 { "vblendvps", { XM, Vex, EXx, XMVexI4 }, 0 },
9e30b8e0
L
10189 },
10190 {
592a252b 10191 /* VEX_W_0F3A4B_P_2 */
bf890a93 10192 { "vblendvpd", { XM, Vex, EXx, XMVexI4 }, 0 },
9e30b8e0
L
10193 },
10194 {
592a252b 10195 /* VEX_W_0F3A4C_P_2 */
bf890a93 10196 { "vpblendvb", { XM, Vex, EXx, XMVexI4 }, 0 },
9e30b8e0 10197 },
48521003
IT
10198 {
10199 /* VEX_W_0F3ACE_P_2 */
10200 { Bad_Opcode },
10201 { "vgf2p8affineqb", { XM, Vex, EXx, Ib }, 0 },
10202 },
10203 {
10204 /* VEX_W_0F3ACF_P_2 */
10205 { Bad_Opcode },
10206 { "vgf2p8affineinvqb", { XM, Vex, EXx, Ib }, 0 },
10207 },
ad692897
L
10208
10209#include "i386-dis-evex-w.h"
9e30b8e0
L
10210};
10211
10212static const struct dis386 mod_table[][2] = {
10213 {
10214 /* MOD_8D */
bf890a93 10215 { "leaS", { Gv, M }, 0 },
9e30b8e0 10216 },
42164a71
L
10217 {
10218 /* MOD_C6_REG_7 */
10219 { Bad_Opcode },
10220 { RM_TABLE (RM_C6_REG_7) },
10221 },
10222 {
10223 /* MOD_C7_REG_7 */
10224 { Bad_Opcode },
10225 { RM_TABLE (RM_C7_REG_7) },
10226 },
4a357820
MZ
10227 {
10228 /* MOD_FF_REG_3 */
a72d2af2 10229 { "Jcall^", { indirEp }, 0 },
4a357820
MZ
10230 },
10231 {
10232 /* MOD_FF_REG_5 */
a72d2af2 10233 { "Jjmp^", { indirEp }, 0 },
4a357820 10234 },
9e30b8e0
L
10235 {
10236 /* MOD_0F01_REG_0 */
10237 { X86_64_TABLE (X86_64_0F01_REG_0) },
10238 { RM_TABLE (RM_0F01_REG_0) },
10239 },
10240 {
10241 /* MOD_0F01_REG_1 */
10242 { X86_64_TABLE (X86_64_0F01_REG_1) },
10243 { RM_TABLE (RM_0F01_REG_1) },
10244 },
10245 {
10246 /* MOD_0F01_REG_2 */
10247 { X86_64_TABLE (X86_64_0F01_REG_2) },
10248 { RM_TABLE (RM_0F01_REG_2) },
10249 },
10250 {
10251 /* MOD_0F01_REG_3 */
10252 { X86_64_TABLE (X86_64_0F01_REG_3) },
10253 { RM_TABLE (RM_0F01_REG_3) },
10254 },
8eab4136
L
10255 {
10256 /* MOD_0F01_REG_5 */
f8687e93
JB
10257 { PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_0) },
10258 { RM_TABLE (RM_0F01_REG_5_MOD_3) },
8eab4136 10259 },
9e30b8e0
L
10260 {
10261 /* MOD_0F01_REG_7 */
bf890a93 10262 { "invlpg", { Mb }, 0 },
f8687e93 10263 { RM_TABLE (RM_0F01_REG_7_MOD_3) },
9e30b8e0
L
10264 },
10265 {
10266 /* MOD_0F12_PREFIX_0 */
507bd325
L
10267 { "movlps", { XM, EXq }, PREFIX_OPCODE },
10268 { "movhlps", { XM, EXq }, PREFIX_OPCODE },
9e30b8e0
L
10269 },
10270 {
10271 /* MOD_0F13 */
507bd325 10272 { "movlpX", { EXq, XM }, PREFIX_OPCODE },
9e30b8e0
L
10273 },
10274 {
10275 /* MOD_0F16_PREFIX_0 */
bf890a93
IT
10276 { "movhps", { XM, EXq }, 0 },
10277 { "movlhps", { XM, EXq }, 0 },
9e30b8e0
L
10278 },
10279 {
10280 /* MOD_0F17 */
507bd325 10281 { "movhpX", { EXq, XM }, PREFIX_OPCODE },
9e30b8e0
L
10282 },
10283 {
10284 /* MOD_0F18_REG_0 */
bf890a93 10285 { "prefetchnta", { Mb }, 0 },
9e30b8e0
L
10286 },
10287 {
10288 /* MOD_0F18_REG_1 */
bf890a93 10289 { "prefetcht0", { Mb }, 0 },
9e30b8e0
L
10290 },
10291 {
10292 /* MOD_0F18_REG_2 */
bf890a93 10293 { "prefetcht1", { Mb }, 0 },
9e30b8e0
L
10294 },
10295 {
10296 /* MOD_0F18_REG_3 */
bf890a93 10297 { "prefetcht2", { Mb }, 0 },
9e30b8e0 10298 },
d7189fa5
RM
10299 {
10300 /* MOD_0F18_REG_4 */
bf890a93 10301 { "nop/reserved", { Mb }, 0 },
d7189fa5
RM
10302 },
10303 {
10304 /* MOD_0F18_REG_5 */
bf890a93 10305 { "nop/reserved", { Mb }, 0 },
d7189fa5
RM
10306 },
10307 {
10308 /* MOD_0F18_REG_6 */
bf890a93 10309 { "nop/reserved", { Mb }, 0 },
d7189fa5
RM
10310 },
10311 {
10312 /* MOD_0F18_REG_7 */
bf890a93 10313 { "nop/reserved", { Mb }, 0 },
d7189fa5 10314 },
7e8b059b
L
10315 {
10316 /* MOD_0F1A_PREFIX_0 */
d276ec69 10317 { "bndldx", { Gbnd, Mv_bnd }, 0 },
bf890a93 10318 { "nopQ", { Ev }, 0 },
7e8b059b
L
10319 },
10320 {
10321 /* MOD_0F1B_PREFIX_0 */
d276ec69 10322 { "bndstx", { Mv_bnd, Gbnd }, 0 },
bf890a93 10323 { "nopQ", { Ev }, 0 },
7e8b059b
L
10324 },
10325 {
10326 /* MOD_0F1B_PREFIX_1 */
d276ec69 10327 { "bndmk", { Gbnd, Mv_bnd }, 0 },
bf890a93 10328 { "nopQ", { Ev }, 0 },
7e8b059b 10329 },
c48935d7
IT
10330 {
10331 /* MOD_0F1C_PREFIX_0 */
f8687e93 10332 { REG_TABLE (REG_0F1C_P_0_MOD_0) },
c48935d7
IT
10333 { "nopQ", { Ev }, 0 },
10334 },
603555e5
L
10335 {
10336 /* MOD_0F1E_PREFIX_1 */
10337 { "nopQ", { Ev }, 0 },
f8687e93 10338 { REG_TABLE (REG_0F1E_P_1_MOD_3) },
603555e5 10339 },
b844680a 10340 {
92fddf8e 10341 /* MOD_0F24 */
7bb15c6f 10342 { Bad_Opcode },
bf890a93 10343 { "movL", { Rd, Td }, 0 },
b844680a
L
10344 },
10345 {
92fddf8e 10346 /* MOD_0F26 */
592d1631 10347 { Bad_Opcode },
bf890a93 10348 { "movL", { Td, Rd }, 0 },
b844680a 10349 },
75c135a8
L
10350 {
10351 /* MOD_0F2B_PREFIX_0 */
507bd325 10352 {"movntps", { Mx, XM }, PREFIX_OPCODE },
75c135a8
L
10353 },
10354 {
10355 /* MOD_0F2B_PREFIX_1 */
507bd325 10356 {"movntss", { Md, XM }, PREFIX_OPCODE },
75c135a8
L
10357 },
10358 {
10359 /* MOD_0F2B_PREFIX_2 */
507bd325 10360 {"movntpd", { Mx, XM }, PREFIX_OPCODE },
75c135a8
L
10361 },
10362 {
10363 /* MOD_0F2B_PREFIX_3 */
507bd325 10364 {"movntsd", { Mq, XM }, PREFIX_OPCODE },
75c135a8
L
10365 },
10366 {
10367 /* MOD_0F51 */
592d1631 10368 { Bad_Opcode },
507bd325 10369 { "movmskpX", { Gdq, XS }, PREFIX_OPCODE },
75c135a8 10370 },
b844680a 10371 {
1ceb70f8 10372 /* MOD_0F71_REG_2 */
592d1631 10373 { Bad_Opcode },
bf890a93 10374 { "psrlw", { MS, Ib }, 0 },
b844680a
L
10375 },
10376 {
1ceb70f8 10377 /* MOD_0F71_REG_4 */
592d1631 10378 { Bad_Opcode },
bf890a93 10379 { "psraw", { MS, Ib }, 0 },
b844680a
L
10380 },
10381 {
1ceb70f8 10382 /* MOD_0F71_REG_6 */
592d1631 10383 { Bad_Opcode },
bf890a93 10384 { "psllw", { MS, Ib }, 0 },
b844680a
L
10385 },
10386 {
1ceb70f8 10387 /* MOD_0F72_REG_2 */
592d1631 10388 { Bad_Opcode },
bf890a93 10389 { "psrld", { MS, Ib }, 0 },
b844680a
L
10390 },
10391 {
1ceb70f8 10392 /* MOD_0F72_REG_4 */
592d1631 10393 { Bad_Opcode },
bf890a93 10394 { "psrad", { MS, Ib }, 0 },
b844680a
L
10395 },
10396 {
1ceb70f8 10397 /* MOD_0F72_REG_6 */
592d1631 10398 { Bad_Opcode },
bf890a93 10399 { "pslld", { MS, Ib }, 0 },
b844680a
L
10400 },
10401 {
1ceb70f8 10402 /* MOD_0F73_REG_2 */
592d1631 10403 { Bad_Opcode },
bf890a93 10404 { "psrlq", { MS, Ib }, 0 },
b844680a
L
10405 },
10406 {
1ceb70f8 10407 /* MOD_0F73_REG_3 */
592d1631 10408 { Bad_Opcode },
c0f3af97
L
10409 { PREFIX_TABLE (PREFIX_0F73_REG_3) },
10410 },
10411 {
10412 /* MOD_0F73_REG_6 */
592d1631 10413 { Bad_Opcode },
bf890a93 10414 { "psllq", { MS, Ib }, 0 },
c0f3af97
L
10415 },
10416 {
10417 /* MOD_0F73_REG_7 */
592d1631 10418 { Bad_Opcode },
c0f3af97
L
10419 { PREFIX_TABLE (PREFIX_0F73_REG_7) },
10420 },
10421 {
10422 /* MOD_0FAE_REG_0 */
bf890a93 10423 { "fxsave", { FXSAVE }, 0 },
f8687e93 10424 { PREFIX_TABLE (PREFIX_0FAE_REG_0_MOD_3) },
c0f3af97
L
10425 },
10426 {
10427 /* MOD_0FAE_REG_1 */
bf890a93 10428 { "fxrstor", { FXSAVE }, 0 },
f8687e93 10429 { PREFIX_TABLE (PREFIX_0FAE_REG_1_MOD_3) },
c0f3af97
L
10430 },
10431 {
10432 /* MOD_0FAE_REG_2 */
bf890a93 10433 { "ldmxcsr", { Md }, 0 },
f8687e93 10434 { PREFIX_TABLE (PREFIX_0FAE_REG_2_MOD_3) },
c0f3af97
L
10435 },
10436 {
10437 /* MOD_0FAE_REG_3 */
bf890a93 10438 { "stmxcsr", { Md }, 0 },
f8687e93 10439 { PREFIX_TABLE (PREFIX_0FAE_REG_3_MOD_3) },
c0f3af97
L
10440 },
10441 {
10442 /* MOD_0FAE_REG_4 */
f8687e93
JB
10443 { PREFIX_TABLE (PREFIX_0FAE_REG_4_MOD_0) },
10444 { PREFIX_TABLE (PREFIX_0FAE_REG_4_MOD_3) },
c0f3af97
L
10445 },
10446 {
10447 /* MOD_0FAE_REG_5 */
f8687e93
JB
10448 { PREFIX_TABLE (PREFIX_0FAE_REG_5_MOD_0) },
10449 { PREFIX_TABLE (PREFIX_0FAE_REG_5_MOD_3) },
c0f3af97
L
10450 },
10451 {
10452 /* MOD_0FAE_REG_6 */
f8687e93
JB
10453 { PREFIX_TABLE (PREFIX_0FAE_REG_6_MOD_0) },
10454 { PREFIX_TABLE (PREFIX_0FAE_REG_6_MOD_3) },
c0f3af97
L
10455 },
10456 {
10457 /* MOD_0FAE_REG_7 */
f8687e93
JB
10458 { PREFIX_TABLE (PREFIX_0FAE_REG_7_MOD_0) },
10459 { RM_TABLE (RM_0FAE_REG_7_MOD_3) },
c0f3af97
L
10460 },
10461 {
10462 /* MOD_0FB2 */
bf890a93 10463 { "lssS", { Gv, Mp }, 0 },
c0f3af97
L
10464 },
10465 {
10466 /* MOD_0FB4 */
bf890a93 10467 { "lfsS", { Gv, Mp }, 0 },
c0f3af97
L
10468 },
10469 {
10470 /* MOD_0FB5 */
bf890a93 10471 { "lgsS", { Gv, Mp }, 0 },
c0f3af97 10472 },
a8484f96
L
10473 {
10474 /* MOD_0FC3 */
f8687e93 10475 { PREFIX_TABLE (PREFIX_0FC3_MOD_0) },
a8484f96 10476 },
963f3586
IT
10477 {
10478 /* MOD_0FC7_REG_3 */
a8484f96 10479 { "xrstors", { FXSAVE }, 0 },
963f3586
IT
10480 },
10481 {
10482 /* MOD_0FC7_REG_4 */
bf890a93 10483 { "xsavec", { FXSAVE }, 0 },
963f3586
IT
10484 },
10485 {
10486 /* MOD_0FC7_REG_5 */
bf890a93 10487 { "xsaves", { FXSAVE }, 0 },
963f3586 10488 },
c0f3af97
L
10489 {
10490 /* MOD_0FC7_REG_6 */
f8687e93
JB
10491 { PREFIX_TABLE (PREFIX_0FC7_REG_6_MOD_0) },
10492 { PREFIX_TABLE (PREFIX_0FC7_REG_6_MOD_3) }
c0f3af97
L
10493 },
10494 {
10495 /* MOD_0FC7_REG_7 */
bf890a93 10496 { "vmptrst", { Mq }, 0 },
f8687e93 10497 { PREFIX_TABLE (PREFIX_0FC7_REG_7_MOD_3) }
c0f3af97
L
10498 },
10499 {
10500 /* MOD_0FD7 */
592d1631 10501 { Bad_Opcode },
bf890a93 10502 { "pmovmskb", { Gdq, MS }, 0 },
c0f3af97
L
10503 },
10504 {
10505 /* MOD_0FE7_PREFIX_2 */
bf890a93 10506 { "movntdq", { Mx, XM }, 0 },
c0f3af97
L
10507 },
10508 {
10509 /* MOD_0FF0_PREFIX_3 */
bf890a93 10510 { "lddqu", { XM, M }, 0 },
c0f3af97
L
10511 },
10512 {
10513 /* MOD_0F382A_PREFIX_2 */
bf890a93 10514 { "movntdqa", { XM, Mx }, 0 },
c0f3af97 10515 },
603555e5
L
10516 {
10517 /* MOD_0F38F5_PREFIX_2 */
10518 { "wrussK", { M, Gdq }, PREFIX_OPCODE },
10519 },
10520 {
10521 /* MOD_0F38F6_PREFIX_0 */
10522 { "wrssK", { M, Gdq }, PREFIX_OPCODE },
10523 },
5d79adc4
L
10524 {
10525 /* MOD_0F38F8_PREFIX_1 */
10526 { "enqcmds", { Gva, M }, PREFIX_OPCODE },
10527 },
c0a30a9f
L
10528 {
10529 /* MOD_0F38F8_PREFIX_2 */
10530 { "movdir64b", { Gva, M }, PREFIX_OPCODE },
10531 },
5d79adc4
L
10532 {
10533 /* MOD_0F38F8_PREFIX_3 */
10534 { "enqcmd", { Gva, M }, PREFIX_OPCODE },
10535 },
c0a30a9f
L
10536 {
10537 /* MOD_0F38F9_PREFIX_0 */
77ad8092 10538 { "movdiri", { Ev, Gv }, PREFIX_OPCODE },
c0a30a9f 10539 },
c0f3af97
L
10540 {
10541 /* MOD_62_32BIT */
bf890a93 10542 { "bound{S|}", { Gv, Ma }, 0 },
43234a1e 10543 { EVEX_TABLE (EVEX_0F) },
c0f3af97
L
10544 },
10545 {
10546 /* MOD_C4_32BIT */
bf890a93 10547 { "lesS", { Gv, Mp }, 0 },
c0f3af97
L
10548 { VEX_C4_TABLE (VEX_0F) },
10549 },
10550 {
10551 /* MOD_C5_32BIT */
bf890a93 10552 { "ldsS", { Gv, Mp }, 0 },
c0f3af97
L
10553 { VEX_C5_TABLE (VEX_0F) },
10554 },
10555 {
592a252b
L
10556 /* MOD_VEX_0F12_PREFIX_0 */
10557 { VEX_LEN_TABLE (VEX_LEN_0F12_P_0_M_0) },
10558 { VEX_LEN_TABLE (VEX_LEN_0F12_P_0_M_1) },
c0f3af97
L
10559 },
10560 {
592a252b
L
10561 /* MOD_VEX_0F13 */
10562 { VEX_LEN_TABLE (VEX_LEN_0F13_M_0) },
c0f3af97
L
10563 },
10564 {
592a252b
L
10565 /* MOD_VEX_0F16_PREFIX_0 */
10566 { VEX_LEN_TABLE (VEX_LEN_0F16_P_0_M_0) },
10567 { VEX_LEN_TABLE (VEX_LEN_0F16_P_0_M_1) },
c0f3af97
L
10568 },
10569 {
592a252b
L
10570 /* MOD_VEX_0F17 */
10571 { VEX_LEN_TABLE (VEX_LEN_0F17_M_0) },
c0f3af97
L
10572 },
10573 {
592a252b 10574 /* MOD_VEX_0F2B */
ec6f095a 10575 { "vmovntpX", { Mx, XM }, 0 },
c0f3af97 10576 },
ab4e4ed5
AF
10577 {
10578 /* MOD_VEX_W_0_0F41_P_0_LEN_1 */
10579 { Bad_Opcode },
10580 { "kandw", { MaskG, MaskVex, MaskR }, 0 },
10581 },
10582 {
10583 /* MOD_VEX_W_1_0F41_P_0_LEN_1 */
10584 { Bad_Opcode },
10585 { "kandq", { MaskG, MaskVex, MaskR }, 0 },
10586 },
10587 {
10588 /* MOD_VEX_W_0_0F41_P_2_LEN_1 */
10589 { Bad_Opcode },
10590 { "kandb", { MaskG, MaskVex, MaskR }, 0 },
10591 },
10592 {
10593 /* MOD_VEX_W_1_0F41_P_2_LEN_1 */
10594 { Bad_Opcode },
10595 { "kandd", { MaskG, MaskVex, MaskR }, 0 },
10596 },
10597 {
10598 /* MOD_VEX_W_0_0F42_P_0_LEN_1 */
10599 { Bad_Opcode },
10600 { "kandnw", { MaskG, MaskVex, MaskR }, 0 },
10601 },
10602 {
10603 /* MOD_VEX_W_1_0F42_P_0_LEN_1 */
10604 { Bad_Opcode },
10605 { "kandnq", { MaskG, MaskVex, MaskR }, 0 },
10606 },
10607 {
10608 /* MOD_VEX_W_0_0F42_P_2_LEN_1 */
10609 { Bad_Opcode },
10610 { "kandnb", { MaskG, MaskVex, MaskR }, 0 },
10611 },
10612 {
10613 /* MOD_VEX_W_1_0F42_P_2_LEN_1 */
10614 { Bad_Opcode },
10615 { "kandnd", { MaskG, MaskVex, MaskR }, 0 },
10616 },
10617 {
10618 /* MOD_VEX_W_0_0F44_P_0_LEN_0 */
10619 { Bad_Opcode },
10620 { "knotw", { MaskG, MaskR }, 0 },
10621 },
10622 {
10623 /* MOD_VEX_W_1_0F44_P_0_LEN_0 */
10624 { Bad_Opcode },
10625 { "knotq", { MaskG, MaskR }, 0 },
10626 },
10627 {
10628 /* MOD_VEX_W_0_0F44_P_2_LEN_0 */
10629 { Bad_Opcode },
10630 { "knotb", { MaskG, MaskR }, 0 },
10631 },
10632 {
10633 /* MOD_VEX_W_1_0F44_P_2_LEN_0 */
10634 { Bad_Opcode },
10635 { "knotd", { MaskG, MaskR }, 0 },
10636 },
10637 {
10638 /* MOD_VEX_W_0_0F45_P_0_LEN_1 */
10639 { Bad_Opcode },
10640 { "korw", { MaskG, MaskVex, MaskR }, 0 },
10641 },
10642 {
10643 /* MOD_VEX_W_1_0F45_P_0_LEN_1 */
10644 { Bad_Opcode },
10645 { "korq", { MaskG, MaskVex, MaskR }, 0 },
10646 },
10647 {
10648 /* MOD_VEX_W_0_0F45_P_2_LEN_1 */
10649 { Bad_Opcode },
10650 { "korb", { MaskG, MaskVex, MaskR }, 0 },
10651 },
10652 {
10653 /* MOD_VEX_W_1_0F45_P_2_LEN_1 */
10654 { Bad_Opcode },
10655 { "kord", { MaskG, MaskVex, MaskR }, 0 },
10656 },
10657 {
10658 /* MOD_VEX_W_0_0F46_P_0_LEN_1 */
10659 { Bad_Opcode },
10660 { "kxnorw", { MaskG, MaskVex, MaskR }, 0 },
10661 },
10662 {
10663 /* MOD_VEX_W_1_0F46_P_0_LEN_1 */
10664 { Bad_Opcode },
10665 { "kxnorq", { MaskG, MaskVex, MaskR }, 0 },
10666 },
10667 {
10668 /* MOD_VEX_W_0_0F46_P_2_LEN_1 */
10669 { Bad_Opcode },
10670 { "kxnorb", { MaskG, MaskVex, MaskR }, 0 },
10671 },
10672 {
10673 /* MOD_VEX_W_1_0F46_P_2_LEN_1 */
10674 { Bad_Opcode },
10675 { "kxnord", { MaskG, MaskVex, MaskR }, 0 },
10676 },
10677 {
10678 /* MOD_VEX_W_0_0F47_P_0_LEN_1 */
10679 { Bad_Opcode },
10680 { "kxorw", { MaskG, MaskVex, MaskR }, 0 },
10681 },
10682 {
10683 /* MOD_VEX_W_1_0F47_P_0_LEN_1 */
10684 { Bad_Opcode },
10685 { "kxorq", { MaskG, MaskVex, MaskR }, 0 },
10686 },
10687 {
10688 /* MOD_VEX_W_0_0F47_P_2_LEN_1 */
10689 { Bad_Opcode },
10690 { "kxorb", { MaskG, MaskVex, MaskR }, 0 },
10691 },
10692 {
10693 /* MOD_VEX_W_1_0F47_P_2_LEN_1 */
10694 { Bad_Opcode },
10695 { "kxord", { MaskG, MaskVex, MaskR }, 0 },
10696 },
10697 {
10698 /* MOD_VEX_W_0_0F4A_P_0_LEN_1 */
10699 { Bad_Opcode },
10700 { "kaddw", { MaskG, MaskVex, MaskR }, 0 },
10701 },
10702 {
10703 /* MOD_VEX_W_1_0F4A_P_0_LEN_1 */
10704 { Bad_Opcode },
10705 { "kaddq", { MaskG, MaskVex, MaskR }, 0 },
10706 },
10707 {
10708 /* MOD_VEX_W_0_0F4A_P_2_LEN_1 */
10709 { Bad_Opcode },
10710 { "kaddb", { MaskG, MaskVex, MaskR }, 0 },
10711 },
10712 {
10713 /* MOD_VEX_W_1_0F4A_P_2_LEN_1 */
10714 { Bad_Opcode },
10715 { "kaddd", { MaskG, MaskVex, MaskR }, 0 },
10716 },
10717 {
10718 /* MOD_VEX_W_0_0F4B_P_0_LEN_1 */
10719 { Bad_Opcode },
10720 { "kunpckwd", { MaskG, MaskVex, MaskR }, 0 },
10721 },
10722 {
10723 /* MOD_VEX_W_1_0F4B_P_0_LEN_1 */
10724 { Bad_Opcode },
10725 { "kunpckdq", { MaskG, MaskVex, MaskR }, 0 },
10726 },
10727 {
10728 /* MOD_VEX_W_0_0F4B_P_2_LEN_1 */
10729 { Bad_Opcode },
10730 { "kunpckbw", { MaskG, MaskVex, MaskR }, 0 },
10731 },
c0f3af97 10732 {
592a252b 10733 /* MOD_VEX_0F50 */
592d1631 10734 { Bad_Opcode },
ec6f095a 10735 { "vmovmskpX", { Gdq, XS }, 0 },
c0f3af97
L
10736 },
10737 {
592a252b 10738 /* MOD_VEX_0F71_REG_2 */
592d1631 10739 { Bad_Opcode },
592a252b 10740 { PREFIX_TABLE (PREFIX_VEX_0F71_REG_2) },
b844680a
L
10741 },
10742 {
592a252b 10743 /* MOD_VEX_0F71_REG_4 */
592d1631 10744 { Bad_Opcode },
592a252b 10745 { PREFIX_TABLE (PREFIX_VEX_0F71_REG_4) },
b844680a
L
10746 },
10747 {
592a252b 10748 /* MOD_VEX_0F71_REG_6 */
592d1631 10749 { Bad_Opcode },
592a252b 10750 { PREFIX_TABLE (PREFIX_VEX_0F71_REG_6) },
b844680a
L
10751 },
10752 {
592a252b 10753 /* MOD_VEX_0F72_REG_2 */
592d1631 10754 { Bad_Opcode },
592a252b 10755 { PREFIX_TABLE (PREFIX_VEX_0F72_REG_2) },
b844680a 10756 },
d8faab4e 10757 {
592a252b 10758 /* MOD_VEX_0F72_REG_4 */
592d1631 10759 { Bad_Opcode },
592a252b 10760 { PREFIX_TABLE (PREFIX_VEX_0F72_REG_4) },
d8faab4e
L
10761 },
10762 {
592a252b 10763 /* MOD_VEX_0F72_REG_6 */
592d1631 10764 { Bad_Opcode },
592a252b 10765 { PREFIX_TABLE (PREFIX_VEX_0F72_REG_6) },
d8faab4e 10766 },
876d4bfa 10767 {
592a252b 10768 /* MOD_VEX_0F73_REG_2 */
592d1631 10769 { Bad_Opcode },
592a252b 10770 { PREFIX_TABLE (PREFIX_VEX_0F73_REG_2) },
876d4bfa
L
10771 },
10772 {
592a252b 10773 /* MOD_VEX_0F73_REG_3 */
592d1631 10774 { Bad_Opcode },
592a252b 10775 { PREFIX_TABLE (PREFIX_VEX_0F73_REG_3) },
475a2301
L
10776 },
10777 {
592a252b 10778 /* MOD_VEX_0F73_REG_6 */
592d1631 10779 { Bad_Opcode },
592a252b 10780 { PREFIX_TABLE (PREFIX_VEX_0F73_REG_6) },
876d4bfa
L
10781 },
10782 {
592a252b 10783 /* MOD_VEX_0F73_REG_7 */
592d1631 10784 { Bad_Opcode },
592a252b 10785 { PREFIX_TABLE (PREFIX_VEX_0F73_REG_7) },
876d4bfa 10786 },
ab4e4ed5
AF
10787 {
10788 /* MOD_VEX_W_0_0F91_P_0_LEN_0 */
10789 { "kmovw", { Ew, MaskG }, 0 },
10790 { Bad_Opcode },
10791 },
10792 {
10793 /* MOD_VEX_W_0_0F91_P_0_LEN_0 */
10794 { "kmovq", { Eq, MaskG }, 0 },
10795 { Bad_Opcode },
10796 },
10797 {
10798 /* MOD_VEX_W_0_0F91_P_2_LEN_0 */
10799 { "kmovb", { Eb, MaskG }, 0 },
10800 { Bad_Opcode },
10801 },
10802 {
10803 /* MOD_VEX_W_0_0F91_P_2_LEN_0 */
10804 { "kmovd", { Ed, MaskG }, 0 },
10805 { Bad_Opcode },
10806 },
10807 {
10808 /* MOD_VEX_W_0_0F92_P_0_LEN_0 */
10809 { Bad_Opcode },
10810 { "kmovw", { MaskG, Rdq }, 0 },
10811 },
10812 {
10813 /* MOD_VEX_W_0_0F92_P_2_LEN_0 */
10814 { Bad_Opcode },
10815 { "kmovb", { MaskG, Rdq }, 0 },
10816 },
10817 {
58a211d2 10818 /* MOD_VEX_0F92_P_3_LEN_0 */
ab4e4ed5 10819 { Bad_Opcode },
58a211d2 10820 { "kmovK", { MaskG, Rdq }, 0 },
ab4e4ed5
AF
10821 },
10822 {
10823 /* MOD_VEX_W_0_0F93_P_0_LEN_0 */
10824 { Bad_Opcode },
10825 { "kmovw", { Gdq, MaskR }, 0 },
10826 },
10827 {
10828 /* MOD_VEX_W_0_0F93_P_2_LEN_0 */
10829 { Bad_Opcode },
10830 { "kmovb", { Gdq, MaskR }, 0 },
10831 },
10832 {
58a211d2 10833 /* MOD_VEX_0F93_P_3_LEN_0 */
ab4e4ed5 10834 { Bad_Opcode },
58a211d2 10835 { "kmovK", { Gdq, MaskR }, 0 },
ab4e4ed5
AF
10836 },
10837 {
10838 /* MOD_VEX_W_0_0F98_P_0_LEN_0 */
10839 { Bad_Opcode },
10840 { "kortestw", { MaskG, MaskR }, 0 },
10841 },
10842 {
10843 /* MOD_VEX_W_1_0F98_P_0_LEN_0 */
10844 { Bad_Opcode },
10845 { "kortestq", { MaskG, MaskR }, 0 },
10846 },
10847 {
10848 /* MOD_VEX_W_0_0F98_P_2_LEN_0 */
10849 { Bad_Opcode },
10850 { "kortestb", { MaskG, MaskR }, 0 },
10851 },
10852 {
10853 /* MOD_VEX_W_1_0F98_P_2_LEN_0 */
10854 { Bad_Opcode },
10855 { "kortestd", { MaskG, MaskR }, 0 },
10856 },
10857 {
10858 /* MOD_VEX_W_0_0F99_P_0_LEN_0 */
10859 { Bad_Opcode },
10860 { "ktestw", { MaskG, MaskR }, 0 },
10861 },
10862 {
10863 /* MOD_VEX_W_1_0F99_P_0_LEN_0 */
10864 { Bad_Opcode },
10865 { "ktestq", { MaskG, MaskR }, 0 },
10866 },
10867 {
10868 /* MOD_VEX_W_0_0F99_P_2_LEN_0 */
10869 { Bad_Opcode },
10870 { "ktestb", { MaskG, MaskR }, 0 },
10871 },
10872 {
10873 /* MOD_VEX_W_1_0F99_P_2_LEN_0 */
10874 { Bad_Opcode },
10875 { "ktestd", { MaskG, MaskR }, 0 },
10876 },
876d4bfa 10877 {
592a252b
L
10878 /* MOD_VEX_0FAE_REG_2 */
10879 { VEX_LEN_TABLE (VEX_LEN_0FAE_R_2_M_0) },
876d4bfa 10880 },
bbedc832 10881 {
592a252b
L
10882 /* MOD_VEX_0FAE_REG_3 */
10883 { VEX_LEN_TABLE (VEX_LEN_0FAE_R_3_M_0) },
bbedc832 10884 },
144c41d9 10885 {
592a252b 10886 /* MOD_VEX_0FD7_PREFIX_2 */
592d1631 10887 { Bad_Opcode },
ec6f095a 10888 { "vpmovmskb", { Gdq, XS }, 0 },
144c41d9 10889 },
1afd85e3 10890 {
592a252b 10891 /* MOD_VEX_0FE7_PREFIX_2 */
ec6f095a 10892 { "vmovntdq", { Mx, XM }, 0 },
1afd85e3
L
10893 },
10894 {
592a252b 10895 /* MOD_VEX_0FF0_PREFIX_3 */
ec6f095a 10896 { "vlddqu", { XM, M }, 0 },
92fddf8e 10897 },
75c135a8 10898 {
592a252b
L
10899 /* MOD_VEX_0F381A_PREFIX_2 */
10900 { VEX_LEN_TABLE (VEX_LEN_0F381A_P_2_M_0) },
75c135a8 10901 },
1afd85e3 10902 {
592a252b 10903 /* MOD_VEX_0F382A_PREFIX_2 */
ec6f095a 10904 { "vmovntdqa", { XM, Mx }, 0 },
1afd85e3 10905 },
75c135a8 10906 {
592a252b
L
10907 /* MOD_VEX_0F382C_PREFIX_2 */
10908 { VEX_W_TABLE (VEX_W_0F382C_P_2_M_0) },
75c135a8 10909 },
1afd85e3 10910 {
592a252b
L
10911 /* MOD_VEX_0F382D_PREFIX_2 */
10912 { VEX_W_TABLE (VEX_W_0F382D_P_2_M_0) },
1afd85e3
L
10913 },
10914 {
592a252b
L
10915 /* MOD_VEX_0F382E_PREFIX_2 */
10916 { VEX_W_TABLE (VEX_W_0F382E_P_2_M_0) },
1afd85e3
L
10917 },
10918 {
592a252b
L
10919 /* MOD_VEX_0F382F_PREFIX_2 */
10920 { VEX_W_TABLE (VEX_W_0F382F_P_2_M_0) },
1afd85e3 10921 },
6c30d220
L
10922 {
10923 /* MOD_VEX_0F385A_PREFIX_2 */
10924 { VEX_LEN_TABLE (VEX_LEN_0F385A_P_2_M_0) },
10925 },
10926 {
10927 /* MOD_VEX_0F388C_PREFIX_2 */
bf890a93 10928 { "vpmaskmov%LW", { XM, Vex, Mx }, 0 },
6c30d220
L
10929 },
10930 {
10931 /* MOD_VEX_0F388E_PREFIX_2 */
bf890a93 10932 { "vpmaskmov%LW", { Mx, Vex, XM }, 0 },
6c30d220 10933 },
ab4e4ed5
AF
10934 {
10935 /* MOD_VEX_W_0_0F3A30_P_2_LEN_0 */
10936 { Bad_Opcode },
10937 { "kshiftrb", { MaskG, MaskR, Ib }, 0 },
10938 },
10939 {
10940 /* MOD_VEX_W_1_0F3A30_P_2_LEN_0 */
10941 { Bad_Opcode },
10942 { "kshiftrw", { MaskG, MaskR, Ib }, 0 },
10943 },
10944 {
10945 /* MOD_VEX_W_0_0F3A31_P_2_LEN_0 */
10946 { Bad_Opcode },
10947 { "kshiftrd", { MaskG, MaskR, Ib }, 0 },
10948 },
10949 {
10950 /* MOD_VEX_W_1_0F3A31_P_2_LEN_0 */
10951 { Bad_Opcode },
10952 { "kshiftrq", { MaskG, MaskR, Ib }, 0 },
10953 },
10954 {
10955 /* MOD_VEX_W_0_0F3A32_P_2_LEN_0 */
10956 { Bad_Opcode },
10957 { "kshiftlb", { MaskG, MaskR, Ib }, 0 },
10958 },
10959 {
10960 /* MOD_VEX_W_1_0F3A32_P_2_LEN_0 */
10961 { Bad_Opcode },
10962 { "kshiftlw", { MaskG, MaskR, Ib }, 0 },
10963 },
10964 {
10965 /* MOD_VEX_W_0_0F3A33_P_2_LEN_0 */
10966 { Bad_Opcode },
10967 { "kshiftld", { MaskG, MaskR, Ib }, 0 },
10968 },
10969 {
10970 /* MOD_VEX_W_1_0F3A33_P_2_LEN_0 */
10971 { Bad_Opcode },
10972 { "kshiftlq", { MaskG, MaskR, Ib }, 0 },
10973 },
ad692897
L
10974
10975#include "i386-dis-evex-mod.h"
b844680a
L
10976};
10977
1ceb70f8 10978static const struct dis386 rm_table[][8] = {
42164a71
L
10979 {
10980 /* RM_C6_REG_7 */
bf890a93 10981 { "xabort", { Skip_MODRM, Ib }, 0 },
42164a71
L
10982 },
10983 {
10984 /* RM_C7_REG_7 */
376cd056 10985 { "xbeginT", { Skip_MODRM, Jdqw }, 0 },
42164a71 10986 },
b844680a 10987 {
1ceb70f8 10988 /* RM_0F01_REG_0 */
a4e78aa5 10989 { "enclv", { Skip_MODRM }, 0 },
bf890a93
IT
10990 { "vmcall", { Skip_MODRM }, 0 },
10991 { "vmlaunch", { Skip_MODRM }, 0 },
10992 { "vmresume", { Skip_MODRM }, 0 },
10993 { "vmxoff", { Skip_MODRM }, 0 },
be3a8dca 10994 { "pconfig", { Skip_MODRM }, 0 },
b844680a
L
10995 },
10996 {
1ceb70f8 10997 /* RM_0F01_REG_1 */
bf890a93
IT
10998 { "monitor", { { OP_Monitor, 0 } }, 0 },
10999 { "mwait", { { OP_Mwait, 0 } }, 0 },
11000 { "clac", { Skip_MODRM }, 0 },
11001 { "stac", { Skip_MODRM }, 0 },
2cf200a4
IT
11002 { Bad_Opcode },
11003 { Bad_Opcode },
11004 { Bad_Opcode },
bf890a93 11005 { "encls", { Skip_MODRM }, 0 },
b844680a 11006 },
475a2301
L
11007 {
11008 /* RM_0F01_REG_2 */
bf890a93
IT
11009 { "xgetbv", { Skip_MODRM }, 0 },
11010 { "xsetbv", { Skip_MODRM }, 0 },
8729a6f6
L
11011 { Bad_Opcode },
11012 { Bad_Opcode },
bf890a93
IT
11013 { "vmfunc", { Skip_MODRM }, 0 },
11014 { "xend", { Skip_MODRM }, 0 },
11015 { "xtest", { Skip_MODRM }, 0 },
11016 { "enclu", { Skip_MODRM }, 0 },
475a2301 11017 },
b844680a 11018 {
1ceb70f8 11019 /* RM_0F01_REG_3 */
bf890a93
IT
11020 { "vmrun", { Skip_MODRM }, 0 },
11021 { "vmmcall", { Skip_MODRM }, 0 },
11022 { "vmload", { Skip_MODRM }, 0 },
11023 { "vmsave", { Skip_MODRM }, 0 },
11024 { "stgi", { Skip_MODRM }, 0 },
11025 { "clgi", { Skip_MODRM }, 0 },
11026 { "skinit", { Skip_MODRM }, 0 },
11027 { "invlpga", { Skip_MODRM }, 0 },
4e7d34a6 11028 },
8eab4136 11029 {
f8687e93
JB
11030 /* RM_0F01_REG_5_MOD_3 */
11031 { PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_0) },
8eab4136 11032 { Bad_Opcode },
f8687e93 11033 { PREFIX_TABLE (PREFIX_0F01_REG_5_MOD_3_RM_2) },
8eab4136
L
11034 { Bad_Opcode },
11035 { Bad_Opcode },
11036 { Bad_Opcode },
11037 { "rdpkru", { Skip_MODRM }, 0 },
11038 { "wrpkru", { Skip_MODRM }, 0 },
11039 },
4e7d34a6 11040 {
f8687e93 11041 /* RM_0F01_REG_7_MOD_3 */
bf890a93
IT
11042 { "swapgs", { Skip_MODRM }, 0 },
11043 { "rdtscp", { Skip_MODRM }, 0 },
267b8516
JB
11044 { PREFIX_TABLE (PREFIX_0F01_REG_7_MOD_3_RM_2) },
11045 { PREFIX_TABLE (PREFIX_0F01_REG_7_MOD_3_RM_3) },
bf890a93 11046 { "clzero", { Skip_MODRM }, 0 },
142861df 11047 { "rdpru", { Skip_MODRM }, 0 },
b844680a 11048 },
603555e5 11049 {
f8687e93 11050 /* RM_0F1E_P_1_MOD_3_REG_7 */
603555e5
L
11051 { "nopQ", { Ev }, 0 },
11052 { "nopQ", { Ev }, 0 },
11053 { "endbr64", { Skip_MODRM }, PREFIX_OPCODE },
11054 { "endbr32", { Skip_MODRM }, PREFIX_OPCODE },
11055 { "nopQ", { Ev }, 0 },
11056 { "nopQ", { Ev }, 0 },
11057 { "nopQ", { Ev }, 0 },
11058 { "nopQ", { Ev }, 0 },
11059 },
b844680a 11060 {
f8687e93 11061 /* RM_0FAE_REG_6_MOD_3 */
bf890a93 11062 { "mfence", { Skip_MODRM }, 0 },
b844680a 11063 },
bbedc832 11064 {
f8687e93 11065 /* RM_0FAE_REG_7_MOD_3 */
b5cefcca
L
11066 { "sfence", { Skip_MODRM }, 0 },
11067
144c41d9 11068 },
b844680a
L
11069};
11070
c608c12e
AM
11071#define INTERNAL_DISASSEMBLER_ERROR _("<internal disassembler error>")
11072
f16cd0d5
L
11073/* We use the high bit to indicate different name for the same
11074 prefix. */
f16cd0d5 11075#define REP_PREFIX (0xf3 | 0x100)
42164a71
L
11076#define XACQUIRE_PREFIX (0xf2 | 0x200)
11077#define XRELEASE_PREFIX (0xf3 | 0x400)
7e8b059b 11078#define BND_PREFIX (0xf2 | 0x400)
04ef582a 11079#define NOTRACK_PREFIX (0x3e | 0x100)
f16cd0d5 11080
1d67fe3b
TT
11081/* Remember if the current op is a jump instruction. */
11082static bfd_boolean op_is_jump = FALSE;
11083
f16cd0d5 11084static int
26ca5450 11085ckprefix (void)
252b5132 11086{
f16cd0d5 11087 int newrex, i, length;
52b15da3 11088 rex = 0;
c0f3af97 11089 rex_ignored = 0;
252b5132 11090 prefixes = 0;
7d421014 11091 used_prefixes = 0;
52b15da3 11092 rex_used = 0;
f16cd0d5
L
11093 last_lock_prefix = -1;
11094 last_repz_prefix = -1;
11095 last_repnz_prefix = -1;
11096 last_data_prefix = -1;
11097 last_addr_prefix = -1;
11098 last_rex_prefix = -1;
11099 last_seg_prefix = -1;
d9949a36 11100 fwait_prefix = -1;
285ca992 11101 active_seg_prefix = 0;
f310f33d
L
11102 for (i = 0; i < (int) ARRAY_SIZE (all_prefixes); i++)
11103 all_prefixes[i] = 0;
11104 i = 0;
f16cd0d5
L
11105 length = 0;
11106 /* The maximum instruction length is 15bytes. */
11107 while (length < MAX_CODE_LENGTH - 1)
252b5132
RH
11108 {
11109 FETCH_DATA (the_info, codep + 1);
52b15da3 11110 newrex = 0;
252b5132
RH
11111 switch (*codep)
11112 {
52b15da3
JH
11113 /* REX prefixes family. */
11114 case 0x40:
11115 case 0x41:
11116 case 0x42:
11117 case 0x43:
11118 case 0x44:
11119 case 0x45:
11120 case 0x46:
11121 case 0x47:
11122 case 0x48:
11123 case 0x49:
11124 case 0x4a:
11125 case 0x4b:
11126 case 0x4c:
11127 case 0x4d:
11128 case 0x4e:
11129 case 0x4f:
f16cd0d5
L
11130 if (address_mode == mode_64bit)
11131 newrex = *codep;
11132 else
11133 return 1;
11134 last_rex_prefix = i;
52b15da3 11135 break;
252b5132
RH
11136 case 0xf3:
11137 prefixes |= PREFIX_REPZ;
f16cd0d5 11138 last_repz_prefix = i;
252b5132
RH
11139 break;
11140 case 0xf2:
11141 prefixes |= PREFIX_REPNZ;
f16cd0d5 11142 last_repnz_prefix = i;
252b5132
RH
11143 break;
11144 case 0xf0:
11145 prefixes |= PREFIX_LOCK;
f16cd0d5 11146 last_lock_prefix = i;
252b5132
RH
11147 break;
11148 case 0x2e:
11149 prefixes |= PREFIX_CS;
f16cd0d5 11150 last_seg_prefix = i;
285ca992 11151 active_seg_prefix = PREFIX_CS;
252b5132
RH
11152 break;
11153 case 0x36:
11154 prefixes |= PREFIX_SS;
f16cd0d5 11155 last_seg_prefix = i;
285ca992 11156 active_seg_prefix = PREFIX_SS;
252b5132
RH
11157 break;
11158 case 0x3e:
11159 prefixes |= PREFIX_DS;
f16cd0d5 11160 last_seg_prefix = i;
285ca992 11161 active_seg_prefix = PREFIX_DS;
252b5132
RH
11162 break;
11163 case 0x26:
11164 prefixes |= PREFIX_ES;
f16cd0d5 11165 last_seg_prefix = i;
285ca992 11166 active_seg_prefix = PREFIX_ES;
252b5132
RH
11167 break;
11168 case 0x64:
11169 prefixes |= PREFIX_FS;
f16cd0d5 11170 last_seg_prefix = i;
285ca992 11171 active_seg_prefix = PREFIX_FS;
252b5132
RH
11172 break;
11173 case 0x65:
11174 prefixes |= PREFIX_GS;
f16cd0d5 11175 last_seg_prefix = i;
285ca992 11176 active_seg_prefix = PREFIX_GS;
252b5132
RH
11177 break;
11178 case 0x66:
11179 prefixes |= PREFIX_DATA;
f16cd0d5 11180 last_data_prefix = i;
252b5132
RH
11181 break;
11182 case 0x67:
11183 prefixes |= PREFIX_ADDR;
f16cd0d5 11184 last_addr_prefix = i;
252b5132 11185 break;
5076851f 11186 case FWAIT_OPCODE:
252b5132
RH
11187 /* fwait is really an instruction. If there are prefixes
11188 before the fwait, they belong to the fwait, *not* to the
11189 following instruction. */
d9949a36 11190 fwait_prefix = i;
3e7d61b2 11191 if (prefixes || rex)
252b5132
RH
11192 {
11193 prefixes |= PREFIX_FWAIT;
11194 codep++;
6c067bbb
RM
11195 /* This ensures that the previous REX prefixes are noticed
11196 as unused prefixes, as in the return case below. */
11197 rex_used = rex;
f16cd0d5 11198 return 1;
252b5132
RH
11199 }
11200 prefixes = PREFIX_FWAIT;
11201 break;
11202 default:
f16cd0d5 11203 return 1;
252b5132 11204 }
52b15da3
JH
11205 /* Rex is ignored when followed by another prefix. */
11206 if (rex)
11207 {
3e7d61b2 11208 rex_used = rex;
f16cd0d5 11209 return 1;
52b15da3 11210 }
f16cd0d5 11211 if (*codep != FWAIT_OPCODE)
4e9ac44a 11212 all_prefixes[i++] = *codep;
52b15da3 11213 rex = newrex;
252b5132 11214 codep++;
f16cd0d5
L
11215 length++;
11216 }
11217 return 0;
11218}
11219
7d421014
ILT
11220/* Return the name of the prefix byte PREF, or NULL if PREF is not a
11221 prefix byte. */
11222
11223static const char *
26ca5450 11224prefix_name (int pref, int sizeflag)
7d421014 11225{
0003779b
L
11226 static const char *rexes [16] =
11227 {
11228 "rex", /* 0x40 */
11229 "rex.B", /* 0x41 */
11230 "rex.X", /* 0x42 */
11231 "rex.XB", /* 0x43 */
11232 "rex.R", /* 0x44 */
11233 "rex.RB", /* 0x45 */
11234 "rex.RX", /* 0x46 */
11235 "rex.RXB", /* 0x47 */
11236 "rex.W", /* 0x48 */
11237 "rex.WB", /* 0x49 */
11238 "rex.WX", /* 0x4a */
11239 "rex.WXB", /* 0x4b */
11240 "rex.WR", /* 0x4c */
11241 "rex.WRB", /* 0x4d */
11242 "rex.WRX", /* 0x4e */
11243 "rex.WRXB", /* 0x4f */
11244 };
11245
7d421014
ILT
11246 switch (pref)
11247 {
52b15da3
JH
11248 /* REX prefixes family. */
11249 case 0x40:
52b15da3 11250 case 0x41:
52b15da3 11251 case 0x42:
52b15da3 11252 case 0x43:
52b15da3 11253 case 0x44:
52b15da3 11254 case 0x45:
52b15da3 11255 case 0x46:
52b15da3 11256 case 0x47:
52b15da3 11257 case 0x48:
52b15da3 11258 case 0x49:
52b15da3 11259 case 0x4a:
52b15da3 11260 case 0x4b:
52b15da3 11261 case 0x4c:
52b15da3 11262 case 0x4d:
52b15da3 11263 case 0x4e:
52b15da3 11264 case 0x4f:
0003779b 11265 return rexes [pref - 0x40];
7d421014
ILT
11266 case 0xf3:
11267 return "repz";
11268 case 0xf2:
11269 return "repnz";
11270 case 0xf0:
11271 return "lock";
11272 case 0x2e:
11273 return "cs";
11274 case 0x36:
11275 return "ss";
11276 case 0x3e:
11277 return "ds";
11278 case 0x26:
11279 return "es";
11280 case 0x64:
11281 return "fs";
11282 case 0x65:
11283 return "gs";
11284 case 0x66:
11285 return (sizeflag & DFLAG) ? "data16" : "data32";
11286 case 0x67:
cb712a9e 11287 if (address_mode == mode_64bit)
db6eb5be 11288 return (sizeflag & AFLAG) ? "addr32" : "addr64";
c1a64871 11289 else
2888cb7a 11290 return (sizeflag & AFLAG) ? "addr16" : "addr32";
7d421014
ILT
11291 case FWAIT_OPCODE:
11292 return "fwait";
f16cd0d5
L
11293 case REP_PREFIX:
11294 return "rep";
42164a71
L
11295 case XACQUIRE_PREFIX:
11296 return "xacquire";
11297 case XRELEASE_PREFIX:
11298 return "xrelease";
7e8b059b
L
11299 case BND_PREFIX:
11300 return "bnd";
04ef582a
L
11301 case NOTRACK_PREFIX:
11302 return "notrack";
7d421014
ILT
11303 default:
11304 return NULL;
11305 }
11306}
11307
ce518a5f
L
11308static char op_out[MAX_OPERANDS][100];
11309static int op_ad, op_index[MAX_OPERANDS];
1d9f512f 11310static int two_source_ops;
ce518a5f
L
11311static bfd_vma op_address[MAX_OPERANDS];
11312static bfd_vma op_riprel[MAX_OPERANDS];
52b15da3 11313static bfd_vma start_pc;
ce518a5f 11314
252b5132
RH
11315/*
11316 * On the 386's of 1988, the maximum length of an instruction is 15 bytes.
11317 * (see topic "Redundant prefixes" in the "Differences from 8086"
11318 * section of the "Virtual 8086 Mode" chapter.)
11319 * 'pc' should be the address of this instruction, it will
11320 * be used to print the target address if this is a relative jump or call
11321 * The function returns the length of this instruction in bytes.
11322 */
11323
252b5132 11324static char intel_syntax;
9d141669 11325static char intel_mnemonic = !SYSV386_COMPAT;
252b5132
RH
11326static char open_char;
11327static char close_char;
11328static char separator_char;
11329static char scale_char;
11330
5db04b09
L
11331enum x86_64_isa
11332{
d835a58b 11333 amd64 = 1,
5db04b09
L
11334 intel64
11335};
11336
11337static enum x86_64_isa isa64;
11338
e396998b
AM
11339/* Here for backwards compatibility. When gdb stops using
11340 print_insn_i386_att and print_insn_i386_intel these functions can
11341 disappear, and print_insn_i386 be merged into print_insn. */
252b5132 11342int
26ca5450 11343print_insn_i386_att (bfd_vma pc, disassemble_info *info)
252b5132
RH
11344{
11345 intel_syntax = 0;
e396998b
AM
11346
11347 return print_insn (pc, info);
252b5132
RH
11348}
11349
11350int
26ca5450 11351print_insn_i386_intel (bfd_vma pc, disassemble_info *info)
252b5132
RH
11352{
11353 intel_syntax = 1;
e396998b
AM
11354
11355 return print_insn (pc, info);
252b5132
RH
11356}
11357
e396998b 11358int
26ca5450 11359print_insn_i386 (bfd_vma pc, disassemble_info *info)
e396998b
AM
11360{
11361 intel_syntax = -1;
11362
11363 return print_insn (pc, info);
11364}
11365
f59a29b9
L
11366void
11367print_i386_disassembler_options (FILE *stream)
11368{
11369 fprintf (stream, _("\n\
11370The following i386/x86-64 specific disassembler options are supported for use\n\
11371with the -M switch (multiple options should be separated by commas):\n"));
11372
11373 fprintf (stream, _(" x86-64 Disassemble in 64bit mode\n"));
11374 fprintf (stream, _(" i386 Disassemble in 32bit mode\n"));
11375 fprintf (stream, _(" i8086 Disassemble in 16bit mode\n"));
11376 fprintf (stream, _(" att Display instruction in AT&T syntax\n"));
11377 fprintf (stream, _(" intel Display instruction in Intel syntax\n"));
9d141669
L
11378 fprintf (stream, _(" att-mnemonic\n"
11379 " Display instruction in AT&T mnemonic\n"));
11380 fprintf (stream, _(" intel-mnemonic\n"
11381 " Display instruction in Intel mnemonic\n"));
f59a29b9
L
11382 fprintf (stream, _(" addr64 Assume 64bit address size\n"));
11383 fprintf (stream, _(" addr32 Assume 32bit address size\n"));
11384 fprintf (stream, _(" addr16 Assume 16bit address size\n"));
11385 fprintf (stream, _(" data32 Assume 32bit data size\n"));
11386 fprintf (stream, _(" data16 Assume 16bit data size\n"));
11387 fprintf (stream, _(" suffix Always display instruction suffix in AT&T syntax\n"));
5db04b09
L
11388 fprintf (stream, _(" amd64 Display instruction in AMD64 ISA\n"));
11389 fprintf (stream, _(" intel64 Display instruction in Intel64 ISA\n"));
f59a29b9
L
11390}
11391
592d1631 11392/* Bad opcode. */
bf890a93 11393static const struct dis386 bad_opcode = { "(bad)", { XX }, 0 };
592d1631 11394
b844680a
L
11395/* Get a pointer to struct dis386 with a valid name. */
11396
11397static const struct dis386 *
8bb15339 11398get_valid_dis386 (const struct dis386 *dp, disassemble_info *info)
b844680a 11399{
91d6fa6a 11400 int vindex, vex_table_index;
b844680a
L
11401
11402 if (dp->name != NULL)
11403 return dp;
11404
11405 switch (dp->op[0].bytemode)
11406 {
1ceb70f8
L
11407 case USE_REG_TABLE:
11408 dp = &reg_table[dp->op[1].bytemode][modrm.reg];
11409 break;
11410
11411 case USE_MOD_TABLE:
91d6fa6a
NC
11412 vindex = modrm.mod == 0x3 ? 1 : 0;
11413 dp = &mod_table[dp->op[1].bytemode][vindex];
1ceb70f8
L
11414 break;
11415
11416 case USE_RM_TABLE:
11417 dp = &rm_table[dp->op[1].bytemode][modrm.rm];
b844680a
L
11418 break;
11419
4e7d34a6 11420 case USE_PREFIX_TABLE:
c0f3af97 11421 if (need_vex)
b844680a 11422 {
c0f3af97
L
11423 /* The prefix in VEX is implicit. */
11424 switch (vex.prefix)
11425 {
11426 case 0:
91d6fa6a 11427 vindex = 0;
c0f3af97
L
11428 break;
11429 case REPE_PREFIX_OPCODE:
91d6fa6a 11430 vindex = 1;
c0f3af97
L
11431 break;
11432 case DATA_PREFIX_OPCODE:
91d6fa6a 11433 vindex = 2;
c0f3af97
L
11434 break;
11435 case REPNE_PREFIX_OPCODE:
91d6fa6a 11436 vindex = 3;
c0f3af97
L
11437 break;
11438 default:
11439 abort ();
11440 break;
11441 }
b844680a 11442 }
7bb15c6f 11443 else
b844680a 11444 {
285ca992
L
11445 int last_prefix = -1;
11446 int prefix = 0;
91d6fa6a 11447 vindex = 0;
285ca992
L
11448 /* We check PREFIX_REPNZ and PREFIX_REPZ before PREFIX_DATA.
11449 When there are multiple PREFIX_REPNZ and PREFIX_REPZ, the
11450 last one wins. */
11451 if ((prefixes & (PREFIX_REPZ | PREFIX_REPNZ)) != 0)
b844680a 11452 {
285ca992 11453 if (last_repz_prefix > last_repnz_prefix)
c0f3af97 11454 {
285ca992
L
11455 vindex = 1;
11456 prefix = PREFIX_REPZ;
11457 last_prefix = last_repz_prefix;
c0f3af97
L
11458 }
11459 else
b844680a 11460 {
285ca992
L
11461 vindex = 3;
11462 prefix = PREFIX_REPNZ;
11463 last_prefix = last_repnz_prefix;
b844680a 11464 }
285ca992 11465
507bd325
L
11466 /* Check if prefix should be ignored. */
11467 if ((((prefix_table[dp->op[1].bytemode][vindex].prefix_requirement
11468 & PREFIX_IGNORED) >> PREFIX_IGNORED_SHIFT)
11469 & prefix) != 0)
285ca992
L
11470 vindex = 0;
11471 }
11472
11473 if (vindex == 0 && (prefixes & PREFIX_DATA) != 0)
11474 {
11475 vindex = 2;
11476 prefix = PREFIX_DATA;
11477 last_prefix = last_data_prefix;
11478 }
11479
11480 if (vindex != 0)
11481 {
11482 used_prefixes |= prefix;
11483 all_prefixes[last_prefix] = 0;
b844680a
L
11484 }
11485 }
91d6fa6a 11486 dp = &prefix_table[dp->op[1].bytemode][vindex];
b844680a
L
11487 break;
11488
4e7d34a6 11489 case USE_X86_64_TABLE:
91d6fa6a
NC
11490 vindex = address_mode == mode_64bit ? 1 : 0;
11491 dp = &x86_64_table[dp->op[1].bytemode][vindex];
b844680a
L
11492 break;
11493
4e7d34a6 11494 case USE_3BYTE_TABLE:
8bb15339 11495 FETCH_DATA (info, codep + 2);
91d6fa6a
NC
11496 vindex = *codep++;
11497 dp = &three_byte_table[dp->op[1].bytemode][vindex];
285ca992 11498 end_codep = codep;
8bb15339
L
11499 modrm.mod = (*codep >> 6) & 3;
11500 modrm.reg = (*codep >> 3) & 7;
11501 modrm.rm = *codep & 7;
11502 break;
11503
c0f3af97
L
11504 case USE_VEX_LEN_TABLE:
11505 if (!need_vex)
11506 abort ();
11507
11508 switch (vex.length)
11509 {
11510 case 128:
91d6fa6a 11511 vindex = 0;
c0f3af97
L
11512 break;
11513 case 256:
91d6fa6a 11514 vindex = 1;
c0f3af97
L
11515 break;
11516 default:
11517 abort ();
11518 break;
11519 }
11520
91d6fa6a 11521 dp = &vex_len_table[dp->op[1].bytemode][vindex];
c0f3af97
L
11522 break;
11523
04e2a182
L
11524 case USE_EVEX_LEN_TABLE:
11525 if (!vex.evex)
11526 abort ();
11527
11528 switch (vex.length)
11529 {
11530 case 128:
11531 vindex = 0;
11532 break;
11533 case 256:
11534 vindex = 1;
11535 break;
11536 case 512:
11537 vindex = 2;
11538 break;
11539 default:
11540 abort ();
11541 break;
11542 }
11543
11544 dp = &evex_len_table[dp->op[1].bytemode][vindex];
11545 break;
11546
f88c9eb0
SP
11547 case USE_XOP_8F_TABLE:
11548 FETCH_DATA (info, codep + 3);
11549 /* All bits in the REX prefix are ignored. */
11550 rex_ignored = rex;
11551 rex = ~(*codep >> 5) & 0x7;
11552
11553 /* VEX_TABLE_INDEX is the mmmmm part of the XOP byte 1 "RCB.mmmmm". */
11554 switch ((*codep & 0x1f))
11555 {
11556 default:
f07af43e
L
11557 dp = &bad_opcode;
11558 return dp;
5dd85c99
SP
11559 case 0x8:
11560 vex_table_index = XOP_08;
11561 break;
f88c9eb0
SP
11562 case 0x9:
11563 vex_table_index = XOP_09;
11564 break;
11565 case 0xa:
11566 vex_table_index = XOP_0A;
11567 break;
11568 }
11569 codep++;
11570 vex.w = *codep & 0x80;
11571 if (vex.w && address_mode == mode_64bit)
11572 rex |= REX_W;
11573
11574 vex.register_specifier = (~(*codep >> 3)) & 0xf;
abfcb414 11575 if (address_mode != mode_64bit)
f07af43e 11576 {
abfcb414
AP
11577 /* In 16/32-bit mode REX_B is silently ignored. */
11578 rex &= ~REX_B;
f07af43e 11579 }
f88c9eb0
SP
11580
11581 vex.length = (*codep & 0x4) ? 256 : 128;
11582 switch ((*codep & 0x3))
11583 {
11584 case 0:
f88c9eb0
SP
11585 break;
11586 case 1:
11587 vex.prefix = DATA_PREFIX_OPCODE;
11588 break;
11589 case 2:
11590 vex.prefix = REPE_PREFIX_OPCODE;
11591 break;
11592 case 3:
11593 vex.prefix = REPNE_PREFIX_OPCODE;
11594 break;
11595 }
11596 need_vex = 1;
11597 need_vex_reg = 1;
11598 codep++;
91d6fa6a
NC
11599 vindex = *codep++;
11600 dp = &xop_table[vex_table_index][vindex];
c48244a5 11601
285ca992 11602 end_codep = codep;
c48244a5
SP
11603 FETCH_DATA (info, codep + 1);
11604 modrm.mod = (*codep >> 6) & 3;
11605 modrm.reg = (*codep >> 3) & 7;
11606 modrm.rm = *codep & 7;
f88c9eb0
SP
11607 break;
11608
c0f3af97 11609 case USE_VEX_C4_TABLE:
43234a1e 11610 /* VEX prefix. */
c0f3af97
L
11611 FETCH_DATA (info, codep + 3);
11612 /* All bits in the REX prefix are ignored. */
11613 rex_ignored = rex;
11614 rex = ~(*codep >> 5) & 0x7;
11615 switch ((*codep & 0x1f))
11616 {
11617 default:
f07af43e
L
11618 dp = &bad_opcode;
11619 return dp;
c0f3af97 11620 case 0x1:
f88c9eb0 11621 vex_table_index = VEX_0F;
c0f3af97
L
11622 break;
11623 case 0x2:
f88c9eb0 11624 vex_table_index = VEX_0F38;
c0f3af97
L
11625 break;
11626 case 0x3:
f88c9eb0 11627 vex_table_index = VEX_0F3A;
c0f3af97
L
11628 break;
11629 }
11630 codep++;
11631 vex.w = *codep & 0x80;
9889cbb1 11632 if (address_mode == mode_64bit)
f07af43e 11633 {
9889cbb1
L
11634 if (vex.w)
11635 rex |= REX_W;
9889cbb1
L
11636 }
11637 else
11638 {
11639 /* For the 3-byte VEX prefix in 32-bit mode, the REX_B bit
11640 is ignored, other REX bits are 0 and the highest bit in
5f847646 11641 VEX.vvvv is also ignored (but we mustn't clear it here). */
9889cbb1 11642 rex = 0;
f07af43e 11643 }
5f847646 11644 vex.register_specifier = (~(*codep >> 3)) & 0xf;
c0f3af97
L
11645 vex.length = (*codep & 0x4) ? 256 : 128;
11646 switch ((*codep & 0x3))
11647 {
11648 case 0:
c0f3af97
L
11649 break;
11650 case 1:
11651 vex.prefix = DATA_PREFIX_OPCODE;
11652 break;
11653 case 2:
11654 vex.prefix = REPE_PREFIX_OPCODE;
11655 break;
11656 case 3:
11657 vex.prefix = REPNE_PREFIX_OPCODE;
11658 break;
11659 }
11660 need_vex = 1;
11661 need_vex_reg = 1;
11662 codep++;
91d6fa6a
NC
11663 vindex = *codep++;
11664 dp = &vex_table[vex_table_index][vindex];
285ca992 11665 end_codep = codep;
53c4d625
JB
11666 /* There is no MODRM byte for VEX0F 77. */
11667 if (vex_table_index != VEX_0F || vindex != 0x77)
c0f3af97
L
11668 {
11669 FETCH_DATA (info, codep + 1);
11670 modrm.mod = (*codep >> 6) & 3;
11671 modrm.reg = (*codep >> 3) & 7;
11672 modrm.rm = *codep & 7;
11673 }
11674 break;
11675
11676 case USE_VEX_C5_TABLE:
43234a1e 11677 /* VEX prefix. */
c0f3af97
L
11678 FETCH_DATA (info, codep + 2);
11679 /* All bits in the REX prefix are ignored. */
11680 rex_ignored = rex;
11681 rex = (*codep & 0x80) ? 0 : REX_R;
11682
9889cbb1
L
11683 /* For the 2-byte VEX prefix in 32-bit mode, the highest bit in
11684 VEX.vvvv is 1. */
c0f3af97 11685 vex.register_specifier = (~(*codep >> 3)) & 0xf;
c0f3af97
L
11686 vex.length = (*codep & 0x4) ? 256 : 128;
11687 switch ((*codep & 0x3))
11688 {
11689 case 0:
c0f3af97
L
11690 break;
11691 case 1:
11692 vex.prefix = DATA_PREFIX_OPCODE;
11693 break;
11694 case 2:
11695 vex.prefix = REPE_PREFIX_OPCODE;
11696 break;
11697 case 3:
11698 vex.prefix = REPNE_PREFIX_OPCODE;
11699 break;
11700 }
11701 need_vex = 1;
11702 need_vex_reg = 1;
11703 codep++;
91d6fa6a
NC
11704 vindex = *codep++;
11705 dp = &vex_table[dp->op[1].bytemode][vindex];
285ca992 11706 end_codep = codep;
53c4d625
JB
11707 /* There is no MODRM byte for VEX 77. */
11708 if (vindex != 0x77)
c0f3af97
L
11709 {
11710 FETCH_DATA (info, codep + 1);
11711 modrm.mod = (*codep >> 6) & 3;
11712 modrm.reg = (*codep >> 3) & 7;
11713 modrm.rm = *codep & 7;
11714 }
11715 break;
11716
9e30b8e0
L
11717 case USE_VEX_W_TABLE:
11718 if (!need_vex)
11719 abort ();
11720
11721 dp = &vex_w_table[dp->op[1].bytemode][vex.w ? 1 : 0];
11722 break;
11723
43234a1e
L
11724 case USE_EVEX_TABLE:
11725 two_source_ops = 0;
11726 /* EVEX prefix. */
11727 vex.evex = 1;
11728 FETCH_DATA (info, codep + 4);
11729 /* All bits in the REX prefix are ignored. */
11730 rex_ignored = rex;
11731 /* The first byte after 0x62. */
11732 rex = ~(*codep >> 5) & 0x7;
11733 vex.r = *codep & 0x10;
11734 switch ((*codep & 0xf))
11735 {
11736 default:
11737 return &bad_opcode;
11738 case 0x1:
11739 vex_table_index = EVEX_0F;
11740 break;
11741 case 0x2:
11742 vex_table_index = EVEX_0F38;
11743 break;
11744 case 0x3:
11745 vex_table_index = EVEX_0F3A;
11746 break;
11747 }
11748
11749 /* The second byte after 0x62. */
11750 codep++;
11751 vex.w = *codep & 0x80;
11752 if (vex.w && address_mode == mode_64bit)
11753 rex |= REX_W;
11754
11755 vex.register_specifier = (~(*codep >> 3)) & 0xf;
43234a1e
L
11756
11757 /* The U bit. */
11758 if (!(*codep & 0x4))
11759 return &bad_opcode;
11760
11761 switch ((*codep & 0x3))
11762 {
11763 case 0:
43234a1e
L
11764 break;
11765 case 1:
11766 vex.prefix = DATA_PREFIX_OPCODE;
11767 break;
11768 case 2:
11769 vex.prefix = REPE_PREFIX_OPCODE;
11770 break;
11771 case 3:
11772 vex.prefix = REPNE_PREFIX_OPCODE;
11773 break;
11774 }
11775
11776 /* The third byte after 0x62. */
11777 codep++;
11778
11779 /* Remember the static rounding bits. */
11780 vex.ll = (*codep >> 5) & 3;
11781 vex.b = (*codep & 0x10) != 0;
11782
11783 vex.v = *codep & 0x8;
11784 vex.mask_register_specifier = *codep & 0x7;
11785 vex.zeroing = *codep & 0x80;
11786
5f847646
JB
11787 if (address_mode != mode_64bit)
11788 {
11789 /* In 16/32-bit mode silently ignore following bits. */
11790 rex &= ~REX_B;
11791 vex.r = 1;
11792 vex.v = 1;
11793 }
11794
43234a1e
L
11795 need_vex = 1;
11796 need_vex_reg = 1;
11797 codep++;
11798 vindex = *codep++;
11799 dp = &evex_table[vex_table_index][vindex];
285ca992 11800 end_codep = codep;
43234a1e
L
11801 FETCH_DATA (info, codep + 1);
11802 modrm.mod = (*codep >> 6) & 3;
11803 modrm.reg = (*codep >> 3) & 7;
11804 modrm.rm = *codep & 7;
11805
11806 /* Set vector length. */
11807 if (modrm.mod == 3 && vex.b)
11808 vex.length = 512;
11809 else
11810 {
11811 switch (vex.ll)
11812 {
11813 case 0x0:
11814 vex.length = 128;
11815 break;
11816 case 0x1:
11817 vex.length = 256;
11818 break;
11819 case 0x2:
11820 vex.length = 512;
11821 break;
11822 default:
11823 return &bad_opcode;
11824 }
11825 }
11826 break;
11827
592d1631
L
11828 case 0:
11829 dp = &bad_opcode;
11830 break;
11831
b844680a 11832 default:
d34b5006 11833 abort ();
b844680a
L
11834 }
11835
11836 if (dp->name != NULL)
11837 return dp;
11838 else
8bb15339 11839 return get_valid_dis386 (dp, info);
b844680a
L
11840}
11841
dfc8cf43 11842static void
55cf16e1 11843get_sib (disassemble_info *info, int sizeflag)
dfc8cf43
L
11844{
11845 /* If modrm.mod == 3, operand must be register. */
11846 if (need_modrm
55cf16e1 11847 && ((sizeflag & AFLAG) || address_mode == mode_64bit)
dfc8cf43
L
11848 && modrm.mod != 3
11849 && modrm.rm == 4)
11850 {
11851 FETCH_DATA (info, codep + 2);
11852 sib.index = (codep [1] >> 3) & 7;
11853 sib.scale = (codep [1] >> 6) & 3;
11854 sib.base = codep [1] & 7;
11855 }
11856}
11857
e396998b 11858static int
26ca5450 11859print_insn (bfd_vma pc, disassemble_info *info)
252b5132 11860{
2da11e11 11861 const struct dis386 *dp;
252b5132 11862 int i;
ce518a5f 11863 char *op_txt[MAX_OPERANDS];
252b5132 11864 int needcomma;
df18fdba 11865 int sizeflag, orig_sizeflag;
e396998b 11866 const char *p;
252b5132 11867 struct dis_private priv;
f16cd0d5 11868 int prefix_length;
252b5132 11869
d7921315
L
11870 priv.orig_sizeflag = AFLAG | DFLAG;
11871 if ((info->mach & bfd_mach_i386_i386) != 0)
cb712a9e 11872 address_mode = mode_32bit;
2da11e11 11873 else if (info->mach == bfd_mach_i386_i8086)
d7921315
L
11874 {
11875 address_mode = mode_16bit;
11876 priv.orig_sizeflag = 0;
11877 }
2da11e11 11878 else
d7921315
L
11879 address_mode = mode_64bit;
11880
11881 if (intel_syntax == (char) -1)
11882 intel_syntax = (info->mach & bfd_mach_i386_intel_syntax) != 0;
e396998b
AM
11883
11884 for (p = info->disassembler_options; p != NULL; )
11885 {
5db04b09
L
11886 if (CONST_STRNEQ (p, "amd64"))
11887 isa64 = amd64;
11888 else if (CONST_STRNEQ (p, "intel64"))
11889 isa64 = intel64;
11890 else if (CONST_STRNEQ (p, "x86-64"))
e396998b 11891 {
cb712a9e 11892 address_mode = mode_64bit;
e396998b
AM
11893 priv.orig_sizeflag = AFLAG | DFLAG;
11894 }
0112cd26 11895 else if (CONST_STRNEQ (p, "i386"))
e396998b 11896 {
cb712a9e 11897 address_mode = mode_32bit;
e396998b
AM
11898 priv.orig_sizeflag = AFLAG | DFLAG;
11899 }
0112cd26 11900 else if (CONST_STRNEQ (p, "i8086"))
e396998b 11901 {
cb712a9e 11902 address_mode = mode_16bit;
e396998b
AM
11903 priv.orig_sizeflag = 0;
11904 }
0112cd26 11905 else if (CONST_STRNEQ (p, "intel"))
e396998b
AM
11906 {
11907 intel_syntax = 1;
9d141669
L
11908 if (CONST_STRNEQ (p + 5, "-mnemonic"))
11909 intel_mnemonic = 1;
e396998b 11910 }
0112cd26 11911 else if (CONST_STRNEQ (p, "att"))
e396998b
AM
11912 {
11913 intel_syntax = 0;
9d141669
L
11914 if (CONST_STRNEQ (p + 3, "-mnemonic"))
11915 intel_mnemonic = 0;
e396998b 11916 }
0112cd26 11917 else if (CONST_STRNEQ (p, "addr"))
e396998b 11918 {
f59a29b9
L
11919 if (address_mode == mode_64bit)
11920 {
11921 if (p[4] == '3' && p[5] == '2')
11922 priv.orig_sizeflag &= ~AFLAG;
11923 else if (p[4] == '6' && p[5] == '4')
11924 priv.orig_sizeflag |= AFLAG;
11925 }
11926 else
11927 {
11928 if (p[4] == '1' && p[5] == '6')
11929 priv.orig_sizeflag &= ~AFLAG;
11930 else if (p[4] == '3' && p[5] == '2')
11931 priv.orig_sizeflag |= AFLAG;
11932 }
e396998b 11933 }
0112cd26 11934 else if (CONST_STRNEQ (p, "data"))
e396998b
AM
11935 {
11936 if (p[4] == '1' && p[5] == '6')
11937 priv.orig_sizeflag &= ~DFLAG;
11938 else if (p[4] == '3' && p[5] == '2')
11939 priv.orig_sizeflag |= DFLAG;
11940 }
0112cd26 11941 else if (CONST_STRNEQ (p, "suffix"))
e396998b
AM
11942 priv.orig_sizeflag |= SUFFIX_ALWAYS;
11943
11944 p = strchr (p, ',');
11945 if (p != NULL)
11946 p++;
11947 }
11948
c0f92bf9
L
11949 if (address_mode == mode_64bit && sizeof (bfd_vma) < 8)
11950 {
11951 (*info->fprintf_func) (info->stream,
11952 _("64-bit address is disabled"));
11953 return -1;
11954 }
11955
e396998b
AM
11956 if (intel_syntax)
11957 {
11958 names64 = intel_names64;
11959 names32 = intel_names32;
11960 names16 = intel_names16;
11961 names8 = intel_names8;
11962 names8rex = intel_names8rex;
11963 names_seg = intel_names_seg;
b9733481 11964 names_mm = intel_names_mm;
7e8b059b 11965 names_bnd = intel_names_bnd;
b9733481
L
11966 names_xmm = intel_names_xmm;
11967 names_ymm = intel_names_ymm;
43234a1e 11968 names_zmm = intel_names_zmm;
db51cc60
L
11969 index64 = intel_index64;
11970 index32 = intel_index32;
43234a1e 11971 names_mask = intel_names_mask;
e396998b
AM
11972 index16 = intel_index16;
11973 open_char = '[';
11974 close_char = ']';
11975 separator_char = '+';
11976 scale_char = '*';
11977 }
11978 else
11979 {
11980 names64 = att_names64;
11981 names32 = att_names32;
11982 names16 = att_names16;
11983 names8 = att_names8;
11984 names8rex = att_names8rex;
11985 names_seg = att_names_seg;
b9733481 11986 names_mm = att_names_mm;
7e8b059b 11987 names_bnd = att_names_bnd;
b9733481
L
11988 names_xmm = att_names_xmm;
11989 names_ymm = att_names_ymm;
43234a1e 11990 names_zmm = att_names_zmm;
db51cc60
L
11991 index64 = att_index64;
11992 index32 = att_index32;
43234a1e 11993 names_mask = att_names_mask;
e396998b
AM
11994 index16 = att_index16;
11995 open_char = '(';
11996 close_char = ')';
11997 separator_char = ',';
11998 scale_char = ',';
11999 }
2da11e11 12000
4fe53c98 12001 /* The output looks better if we put 7 bytes on a line, since that
8a9036a4
L
12002 puts most long word instructions on a single line. Use 8 bytes
12003 for Intel L1OM. */
d7921315 12004 if ((info->mach & bfd_mach_l1om) != 0)
8a9036a4
L
12005 info->bytes_per_line = 8;
12006 else
12007 info->bytes_per_line = 7;
252b5132 12008
26ca5450 12009 info->private_data = &priv;
252b5132
RH
12010 priv.max_fetched = priv.the_buffer;
12011 priv.insn_start = pc;
252b5132
RH
12012
12013 obuf[0] = 0;
ce518a5f
L
12014 for (i = 0; i < MAX_OPERANDS; ++i)
12015 {
12016 op_out[i][0] = 0;
12017 op_index[i] = -1;
12018 }
252b5132
RH
12019
12020 the_info = info;
12021 start_pc = pc;
e396998b
AM
12022 start_codep = priv.the_buffer;
12023 codep = priv.the_buffer;
252b5132 12024
8df14d78 12025 if (OPCODES_SIGSETJMP (priv.bailout) != 0)
5076851f 12026 {
7d421014
ILT
12027 const char *name;
12028
5076851f 12029 /* Getting here means we tried for data but didn't get it. That
e396998b
AM
12030 means we have an incomplete instruction of some sort. Just
12031 print the first byte as a prefix or a .byte pseudo-op. */
12032 if (codep > priv.the_buffer)
5076851f 12033 {
e396998b 12034 name = prefix_name (priv.the_buffer[0], priv.orig_sizeflag);
7d421014
ILT
12035 if (name != NULL)
12036 (*info->fprintf_func) (info->stream, "%s", name);
12037 else
5076851f 12038 {
7d421014
ILT
12039 /* Just print the first byte as a .byte instruction. */
12040 (*info->fprintf_func) (info->stream, ".byte 0x%x",
e396998b 12041 (unsigned int) priv.the_buffer[0]);
5076851f 12042 }
5076851f 12043
7d421014 12044 return 1;
5076851f
ILT
12045 }
12046
12047 return -1;
12048 }
12049
52b15da3 12050 obufp = obuf;
f16cd0d5
L
12051 sizeflag = priv.orig_sizeflag;
12052
12053 if (!ckprefix () || rex_used)
12054 {
12055 /* Too many prefixes or unused REX prefixes. */
12056 for (i = 0;
f6dd4781 12057 i < (int) ARRAY_SIZE (all_prefixes) && all_prefixes[i];
f16cd0d5 12058 i++)
de882298 12059 (*info->fprintf_func) (info->stream, "%s%s",
6c067bbb 12060 i == 0 ? "" : " ",
f16cd0d5 12061 prefix_name (all_prefixes[i], sizeflag));
de882298 12062 return i;
f16cd0d5 12063 }
252b5132
RH
12064
12065 insn_codep = codep;
12066
12067 FETCH_DATA (info, codep + 1);
12068 two_source_ops = (*codep == 0x62) || (*codep == 0xc8);
12069
3e7d61b2 12070 if (((prefixes & PREFIX_FWAIT)
f16cd0d5 12071 && ((*codep < 0xd8) || (*codep > 0xdf))))
252b5132 12072 {
86a80a50 12073 /* Handle prefixes before fwait. */
d9949a36 12074 for (i = 0; i < fwait_prefix && all_prefixes[i];
86a80a50
L
12075 i++)
12076 (*info->fprintf_func) (info->stream, "%s ",
12077 prefix_name (all_prefixes[i], sizeflag));
f16cd0d5 12078 (*info->fprintf_func) (info->stream, "fwait");
86a80a50 12079 return i + 1;
252b5132
RH
12080 }
12081
252b5132
RH
12082 if (*codep == 0x0f)
12083 {
eec0f4ca 12084 unsigned char threebyte;
5f40e14d
JS
12085
12086 codep++;
12087 FETCH_DATA (info, codep + 1);
12088 threebyte = *codep;
eec0f4ca 12089 dp = &dis386_twobyte[threebyte];
252b5132 12090 need_modrm = twobyte_has_modrm[*codep];
eec0f4ca 12091 codep++;
252b5132
RH
12092 }
12093 else
12094 {
6439fc28 12095 dp = &dis386[*codep];
252b5132 12096 need_modrm = onebyte_has_modrm[*codep];
eec0f4ca 12097 codep++;
252b5132 12098 }
246c51aa 12099
df18fdba
L
12100 /* Save sizeflag for printing the extra prefixes later before updating
12101 it for mnemonic and operand processing. The prefix names depend
12102 only on the address mode. */
12103 orig_sizeflag = sizeflag;
c608c12e 12104 if (prefixes & PREFIX_ADDR)
df18fdba 12105 sizeflag ^= AFLAG;
b844680a 12106 if ((prefixes & PREFIX_DATA))
df18fdba 12107 sizeflag ^= DFLAG;
3ffd33cf 12108
285ca992 12109 end_codep = codep;
8bb15339 12110 if (need_modrm)
252b5132
RH
12111 {
12112 FETCH_DATA (info, codep + 1);
7967e09e
L
12113 modrm.mod = (*codep >> 6) & 3;
12114 modrm.reg = (*codep >> 3) & 7;
12115 modrm.rm = *codep & 7;
252b5132
RH
12116 }
12117
42d5f9c6
MS
12118 need_vex = 0;
12119 need_vex_reg = 0;
12120 vex_w_done = 0;
caf0678c 12121 memset (&vex, 0, sizeof (vex));
55b126d4 12122
ce518a5f 12123 if (dp->name == NULL && dp->op[0].bytemode == FLOATCODE)
252b5132 12124 {
55cf16e1 12125 get_sib (info, sizeflag);
252b5132
RH
12126 dofloat (sizeflag);
12127 }
12128 else
12129 {
8bb15339 12130 dp = get_valid_dis386 (dp, info);
b844680a 12131 if (dp != NULL && putop (dp->name, sizeflag) == 0)
6c067bbb 12132 {
55cf16e1 12133 get_sib (info, sizeflag);
ce518a5f
L
12134 for (i = 0; i < MAX_OPERANDS; ++i)
12135 {
246c51aa 12136 obufp = op_out[i];
ce518a5f
L
12137 op_ad = MAX_OPERANDS - 1 - i;
12138 if (dp->op[i].rtn)
12139 (*dp->op[i].rtn) (dp->op[i].bytemode, sizeflag);
43234a1e
L
12140 /* For EVEX instruction after the last operand masking
12141 should be printed. */
12142 if (i == 0 && vex.evex)
12143 {
12144 /* Don't print {%k0}. */
12145 if (vex.mask_register_specifier)
12146 {
12147 oappend ("{");
12148 oappend (names_mask[vex.mask_register_specifier]);
12149 oappend ("}");
12150 }
12151 if (vex.zeroing)
12152 oappend ("{z}");
12153 }
ce518a5f 12154 }
6439fc28 12155 }
252b5132
RH
12156 }
12157
1d67fe3b
TT
12158 /* Clear instruction information. */
12159 if (the_info)
12160 {
12161 the_info->insn_info_valid = 0;
12162 the_info->branch_delay_insns = 0;
12163 the_info->data_size = 0;
12164 the_info->insn_type = dis_noninsn;
12165 the_info->target = 0;
12166 the_info->target2 = 0;
12167 }
12168
12169 /* Reset jump operation indicator. */
12170 op_is_jump = FALSE;
12171
12172 {
12173 int jump_detection = 0;
12174
12175 /* Extract flags. */
12176 for (i = 0; i < MAX_OPERANDS; ++i)
12177 {
12178 if ((dp->op[i].rtn == OP_J)
12179 || (dp->op[i].rtn == OP_indirE))
12180 jump_detection |= 1;
12181 else if ((dp->op[i].rtn == BND_Fixup)
12182 || (!dp->op[i].rtn && !dp->op[i].bytemode))
12183 jump_detection |= 2;
12184 else if ((dp->op[i].bytemode == cond_jump_mode)
12185 || (dp->op[i].bytemode == loop_jcxz_mode))
12186 jump_detection |= 4;
12187 }
12188
12189 /* Determine if this is a jump or branch. */
12190 if ((jump_detection & 0x3) == 0x3)
12191 {
12192 op_is_jump = TRUE;
12193 if (jump_detection & 0x4)
12194 the_info->insn_type = dis_condbranch;
12195 else
12196 the_info->insn_type =
12197 (dp->name && !strncmp(dp->name, "call", 4))
12198 ? dis_jsr : dis_branch;
12199 }
12200 }
12201
63c6fc6c
L
12202 /* If VEX.vvvv and EVEX.vvvv are unused, they must be all 1s, which
12203 are all 0s in inverted form. */
12204 if (need_vex && vex.register_specifier != 0)
12205 {
12206 (*info->fprintf_func) (info->stream, "(bad)");
12207 return end_codep - priv.the_buffer;
12208 }
12209
d869730d 12210 /* Check if the REX prefix is used. */
e2e6193d 12211 if (rex_ignored == 0 && (rex ^ rex_used) == 0 && last_rex_prefix >= 0)
f16cd0d5
L
12212 all_prefixes[last_rex_prefix] = 0;
12213
5e6718e4 12214 /* Check if the SEG prefix is used. */
f16cd0d5
L
12215 if ((prefixes & (PREFIX_CS | PREFIX_SS | PREFIX_DS | PREFIX_ES
12216 | PREFIX_FS | PREFIX_GS)) != 0
285ca992 12217 && (used_prefixes & active_seg_prefix) != 0)
f16cd0d5
L
12218 all_prefixes[last_seg_prefix] = 0;
12219
5e6718e4 12220 /* Check if the ADDR prefix is used. */
f16cd0d5
L
12221 if ((prefixes & PREFIX_ADDR) != 0
12222 && (used_prefixes & PREFIX_ADDR) != 0)
12223 all_prefixes[last_addr_prefix] = 0;
12224
df18fdba
L
12225 /* Check if the DATA prefix is used. */
12226 if ((prefixes & PREFIX_DATA) != 0
12227 && (used_prefixes & PREFIX_DATA) != 0)
12228 all_prefixes[last_data_prefix] = 0;
f16cd0d5 12229
df18fdba 12230 /* Print the extra prefixes. */
f16cd0d5 12231 prefix_length = 0;
f310f33d 12232 for (i = 0; i < (int) ARRAY_SIZE (all_prefixes); i++)
f16cd0d5
L
12233 if (all_prefixes[i])
12234 {
12235 const char *name;
df18fdba 12236 name = prefix_name (all_prefixes[i], orig_sizeflag);
f16cd0d5
L
12237 if (name == NULL)
12238 abort ();
12239 prefix_length += strlen (name) + 1;
12240 (*info->fprintf_func) (info->stream, "%s ", name);
12241 }
b844680a 12242
285ca992
L
12243 /* If the mandatory PREFIX_REPZ/PREFIX_REPNZ/PREFIX_DATA prefix is
12244 unused, opcode is invalid. Since the PREFIX_DATA prefix may be
12245 used by putop and MMX/SSE operand and may be overriden by the
12246 PREFIX_REPZ/PREFIX_REPNZ fix, we check the PREFIX_DATA prefix
12247 separately. */
3888916d 12248 if (dp->prefix_requirement == PREFIX_OPCODE
285ca992
L
12249 && dp != &bad_opcode
12250 && (((prefixes
12251 & (PREFIX_REPZ | PREFIX_REPNZ)) != 0
12252 && (used_prefixes
12253 & (PREFIX_REPZ | PREFIX_REPNZ)) == 0)
12254 || ((((prefixes
12255 & (PREFIX_REPZ | PREFIX_REPNZ | PREFIX_DATA))
12256 == PREFIX_DATA)
12257 && (used_prefixes & PREFIX_DATA) == 0))))
12258 {
12259 (*info->fprintf_func) (info->stream, "(bad)");
12260 return end_codep - priv.the_buffer;
12261 }
12262
f16cd0d5
L
12263 /* Check maximum code length. */
12264 if ((codep - start_codep) > MAX_CODE_LENGTH)
12265 {
12266 (*info->fprintf_func) (info->stream, "(bad)");
12267 return MAX_CODE_LENGTH;
12268 }
b844680a 12269
ea397f5b 12270 obufp = mnemonicendp;
f16cd0d5 12271 for (i = strlen (obuf) + prefix_length; i < 6; i++)
252b5132
RH
12272 oappend (" ");
12273 oappend (" ");
12274 (*info->fprintf_func) (info->stream, "%s", obuf);
12275
12276 /* The enter and bound instructions are printed with operands in the same
12277 order as the intel book; everything else is printed in reverse order. */
2da11e11 12278 if (intel_syntax || two_source_ops)
252b5132 12279 {
185b1163
L
12280 bfd_vma riprel;
12281
ce518a5f 12282 for (i = 0; i < MAX_OPERANDS; ++i)
6c067bbb 12283 op_txt[i] = op_out[i];
246c51aa 12284
3a8547d2
JB
12285 if (intel_syntax && dp && dp->op[2].rtn == OP_Rounding
12286 && dp->op[3].rtn == OP_E && dp->op[4].rtn == NULL)
12287 {
12288 op_txt[2] = op_out[3];
12289 op_txt[3] = op_out[2];
12290 }
12291
ce518a5f
L
12292 for (i = 0; i < (MAX_OPERANDS >> 1); ++i)
12293 {
6c067bbb
RM
12294 op_ad = op_index[i];
12295 op_index[i] = op_index[MAX_OPERANDS - 1 - i];
12296 op_index[MAX_OPERANDS - 1 - i] = op_ad;
185b1163
L
12297 riprel = op_riprel[i];
12298 op_riprel[i] = op_riprel [MAX_OPERANDS - 1 - i];
12299 op_riprel[MAX_OPERANDS - 1 - i] = riprel;
ce518a5f 12300 }
252b5132
RH
12301 }
12302 else
12303 {
ce518a5f 12304 for (i = 0; i < MAX_OPERANDS; ++i)
6c067bbb 12305 op_txt[MAX_OPERANDS - 1 - i] = op_out[i];
050dfa73
MM
12306 }
12307
ce518a5f
L
12308 needcomma = 0;
12309 for (i = 0; i < MAX_OPERANDS; ++i)
12310 if (*op_txt[i])
12311 {
12312 if (needcomma)
12313 (*info->fprintf_func) (info->stream, ",");
12314 if (op_index[i] != -1 && !op_riprel[i])
1d67fe3b
TT
12315 {
12316 bfd_vma target = (bfd_vma) op_address[op_index[i]];
12317
12318 if (the_info && op_is_jump)
12319 {
12320 the_info->insn_info_valid = 1;
12321 the_info->branch_delay_insns = 0;
12322 the_info->data_size = 0;
12323 the_info->target = target;
12324 the_info->target2 = 0;
12325 }
12326 (*info->print_address_func) (target, info);
12327 }
ce518a5f
L
12328 else
12329 (*info->fprintf_func) (info->stream, "%s", op_txt[i]);
12330 needcomma = 1;
12331 }
050dfa73 12332
ce518a5f 12333 for (i = 0; i < MAX_OPERANDS; i++)
52b15da3
JH
12334 if (op_index[i] != -1 && op_riprel[i])
12335 {
12336 (*info->fprintf_func) (info->stream, " # ");
4fd7268a 12337 (*info->print_address_func) ((bfd_vma) (start_pc + (codep - start_codep)
52b15da3 12338 + op_address[op_index[i]]), info);
185b1163 12339 break;
52b15da3 12340 }
e396998b 12341 return codep - priv.the_buffer;
252b5132
RH
12342}
12343
6439fc28 12344static const char *float_mem[] = {
252b5132 12345 /* d8 */
7c52e0e8
L
12346 "fadd{s|}",
12347 "fmul{s|}",
12348 "fcom{s|}",
12349 "fcomp{s|}",
12350 "fsub{s|}",
12351 "fsubr{s|}",
12352 "fdiv{s|}",
12353 "fdivr{s|}",
db6eb5be 12354 /* d9 */
7c52e0e8 12355 "fld{s|}",
252b5132 12356 "(bad)",
7c52e0e8
L
12357 "fst{s|}",
12358 "fstp{s|}",
9306ca4a 12359 "fldenvIC",
252b5132 12360 "fldcw",
9306ca4a 12361 "fNstenvIC",
252b5132
RH
12362 "fNstcw",
12363 /* da */
7c52e0e8
L
12364 "fiadd{l|}",
12365 "fimul{l|}",
12366 "ficom{l|}",
12367 "ficomp{l|}",
12368 "fisub{l|}",
12369 "fisubr{l|}",
12370 "fidiv{l|}",
12371 "fidivr{l|}",
252b5132 12372 /* db */
7c52e0e8
L
12373 "fild{l|}",
12374 "fisttp{l|}",
12375 "fist{l|}",
12376 "fistp{l|}",
252b5132 12377 "(bad)",
6439fc28 12378 "fld{t||t|}",
252b5132 12379 "(bad)",
6439fc28 12380 "fstp{t||t|}",
252b5132 12381 /* dc */
7c52e0e8
L
12382 "fadd{l|}",
12383 "fmul{l|}",
12384 "fcom{l|}",
12385 "fcomp{l|}",
12386 "fsub{l|}",
12387 "fsubr{l|}",
12388 "fdiv{l|}",
12389 "fdivr{l|}",
252b5132 12390 /* dd */
7c52e0e8
L
12391 "fld{l|}",
12392 "fisttp{ll|}",
12393 "fst{l||}",
12394 "fstp{l|}",
9306ca4a 12395 "frstorIC",
252b5132 12396 "(bad)",
9306ca4a 12397 "fNsaveIC",
252b5132
RH
12398 "fNstsw",
12399 /* de */
ac465521
JB
12400 "fiadd{s|}",
12401 "fimul{s|}",
12402 "ficom{s|}",
12403 "ficomp{s|}",
12404 "fisub{s|}",
12405 "fisubr{s|}",
12406 "fidiv{s|}",
12407 "fidivr{s|}",
252b5132 12408 /* df */
ac465521
JB
12409 "fild{s|}",
12410 "fisttp{s|}",
12411 "fist{s|}",
12412 "fistp{s|}",
252b5132 12413 "fbld",
7c52e0e8 12414 "fild{ll|}",
252b5132 12415 "fbstp",
7c52e0e8 12416 "fistp{ll|}",
1d9f512f
AM
12417};
12418
12419static const unsigned char float_mem_mode[] = {
12420 /* d8 */
12421 d_mode,
12422 d_mode,
12423 d_mode,
12424 d_mode,
12425 d_mode,
12426 d_mode,
12427 d_mode,
12428 d_mode,
12429 /* d9 */
12430 d_mode,
12431 0,
12432 d_mode,
12433 d_mode,
12434 0,
12435 w_mode,
12436 0,
12437 w_mode,
12438 /* da */
12439 d_mode,
12440 d_mode,
12441 d_mode,
12442 d_mode,
12443 d_mode,
12444 d_mode,
12445 d_mode,
12446 d_mode,
12447 /* db */
12448 d_mode,
12449 d_mode,
12450 d_mode,
12451 d_mode,
12452 0,
9306ca4a 12453 t_mode,
1d9f512f 12454 0,
9306ca4a 12455 t_mode,
1d9f512f
AM
12456 /* dc */
12457 q_mode,
12458 q_mode,
12459 q_mode,
12460 q_mode,
12461 q_mode,
12462 q_mode,
12463 q_mode,
12464 q_mode,
12465 /* dd */
12466 q_mode,
12467 q_mode,
12468 q_mode,
12469 q_mode,
12470 0,
12471 0,
12472 0,
12473 w_mode,
12474 /* de */
12475 w_mode,
12476 w_mode,
12477 w_mode,
12478 w_mode,
12479 w_mode,
12480 w_mode,
12481 w_mode,
12482 w_mode,
12483 /* df */
12484 w_mode,
12485 w_mode,
12486 w_mode,
12487 w_mode,
9306ca4a 12488 t_mode,
1d9f512f 12489 q_mode,
9306ca4a 12490 t_mode,
1d9f512f 12491 q_mode
252b5132
RH
12492};
12493
ce518a5f
L
12494#define ST { OP_ST, 0 }
12495#define STi { OP_STi, 0 }
252b5132 12496
48c97fa1
L
12497#define FGRPd9_2 NULL, { { NULL, 1 } }, 0
12498#define FGRPd9_4 NULL, { { NULL, 2 } }, 0
12499#define FGRPd9_5 NULL, { { NULL, 3 } }, 0
12500#define FGRPd9_6 NULL, { { NULL, 4 } }, 0
12501#define FGRPd9_7 NULL, { { NULL, 5 } }, 0
12502#define FGRPda_5 NULL, { { NULL, 6 } }, 0
12503#define FGRPdb_4 NULL, { { NULL, 7 } }, 0
12504#define FGRPde_3 NULL, { { NULL, 8 } }, 0
12505#define FGRPdf_4 NULL, { { NULL, 9 } }, 0
252b5132 12506
2da11e11 12507static const struct dis386 float_reg[][8] = {
252b5132
RH
12508 /* d8 */
12509 {
bf890a93
IT
12510 { "fadd", { ST, STi }, 0 },
12511 { "fmul", { ST, STi }, 0 },
12512 { "fcom", { STi }, 0 },
12513 { "fcomp", { STi }, 0 },
12514 { "fsub", { ST, STi }, 0 },
12515 { "fsubr", { ST, STi }, 0 },
12516 { "fdiv", { ST, STi }, 0 },
12517 { "fdivr", { ST, STi }, 0 },
252b5132
RH
12518 },
12519 /* d9 */
12520 {
bf890a93
IT
12521 { "fld", { STi }, 0 },
12522 { "fxch", { STi }, 0 },
252b5132 12523 { FGRPd9_2 },
592d1631 12524 { Bad_Opcode },
252b5132
RH
12525 { FGRPd9_4 },
12526 { FGRPd9_5 },
12527 { FGRPd9_6 },
12528 { FGRPd9_7 },
12529 },
12530 /* da */
12531 {
bf890a93
IT
12532 { "fcmovb", { ST, STi }, 0 },
12533 { "fcmove", { ST, STi }, 0 },
12534 { "fcmovbe",{ ST, STi }, 0 },
12535 { "fcmovu", { ST, STi }, 0 },
592d1631 12536 { Bad_Opcode },
252b5132 12537 { FGRPda_5 },
592d1631
L
12538 { Bad_Opcode },
12539 { Bad_Opcode },
252b5132
RH
12540 },
12541 /* db */
12542 {
bf890a93
IT
12543 { "fcmovnb",{ ST, STi }, 0 },
12544 { "fcmovne",{ ST, STi }, 0 },
12545 { "fcmovnbe",{ ST, STi }, 0 },
12546 { "fcmovnu",{ ST, STi }, 0 },
252b5132 12547 { FGRPdb_4 },
bf890a93
IT
12548 { "fucomi", { ST, STi }, 0 },
12549 { "fcomi", { ST, STi }, 0 },
592d1631 12550 { Bad_Opcode },
252b5132
RH
12551 },
12552 /* dc */
12553 {
bf890a93
IT
12554 { "fadd", { STi, ST }, 0 },
12555 { "fmul", { STi, ST }, 0 },
592d1631
L
12556 { Bad_Opcode },
12557 { Bad_Opcode },
d53e6b98
JB
12558 { "fsub{!M|r}", { STi, ST }, 0 },
12559 { "fsub{M|}", { STi, ST }, 0 },
12560 { "fdiv{!M|r}", { STi, ST }, 0 },
12561 { "fdiv{M|}", { STi, ST }, 0 },
252b5132
RH
12562 },
12563 /* dd */
12564 {
bf890a93 12565 { "ffree", { STi }, 0 },
592d1631 12566 { Bad_Opcode },
bf890a93
IT
12567 { "fst", { STi }, 0 },
12568 { "fstp", { STi }, 0 },
12569 { "fucom", { STi }, 0 },
12570 { "fucomp", { STi }, 0 },
592d1631
L
12571 { Bad_Opcode },
12572 { Bad_Opcode },
252b5132
RH
12573 },
12574 /* de */
12575 {
bf890a93
IT
12576 { "faddp", { STi, ST }, 0 },
12577 { "fmulp", { STi, ST }, 0 },
592d1631 12578 { Bad_Opcode },
252b5132 12579 { FGRPde_3 },
d53e6b98
JB
12580 { "fsub{!M|r}p", { STi, ST }, 0 },
12581 { "fsub{M|}p", { STi, ST }, 0 },
12582 { "fdiv{!M|r}p", { STi, ST }, 0 },
12583 { "fdiv{M|}p", { STi, ST }, 0 },
252b5132
RH
12584 },
12585 /* df */
12586 {
bf890a93 12587 { "ffreep", { STi }, 0 },
592d1631
L
12588 { Bad_Opcode },
12589 { Bad_Opcode },
12590 { Bad_Opcode },
252b5132 12591 { FGRPdf_4 },
bf890a93
IT
12592 { "fucomip", { ST, STi }, 0 },
12593 { "fcomip", { ST, STi }, 0 },
592d1631 12594 { Bad_Opcode },
252b5132
RH
12595 },
12596};
12597
252b5132 12598static char *fgrps[][8] = {
48c97fa1
L
12599 /* Bad opcode 0 */
12600 {
12601 "(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
12602 },
12603
12604 /* d9_2 1 */
252b5132
RH
12605 {
12606 "fnop","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
12607 },
12608
48c97fa1 12609 /* d9_4 2 */
252b5132
RH
12610 {
12611 "fchs","fabs","(bad)","(bad)","ftst","fxam","(bad)","(bad)",
12612 },
12613
48c97fa1 12614 /* d9_5 3 */
252b5132
RH
12615 {
12616 "fld1","fldl2t","fldl2e","fldpi","fldlg2","fldln2","fldz","(bad)",
12617 },
12618
48c97fa1 12619 /* d9_6 4 */
252b5132
RH
12620 {
12621 "f2xm1","fyl2x","fptan","fpatan","fxtract","fprem1","fdecstp","fincstp",
12622 },
12623
48c97fa1 12624 /* d9_7 5 */
252b5132
RH
12625 {
12626 "fprem","fyl2xp1","fsqrt","fsincos","frndint","fscale","fsin","fcos",
12627 },
12628
48c97fa1 12629 /* da_5 6 */
252b5132
RH
12630 {
12631 "(bad)","fucompp","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
12632 },
12633
48c97fa1 12634 /* db_4 7 */
252b5132 12635 {
309d3373
JB
12636 "fNeni(8087 only)","fNdisi(8087 only)","fNclex","fNinit",
12637 "fNsetpm(287 only)","frstpm(287 only)","(bad)","(bad)",
252b5132
RH
12638 },
12639
48c97fa1 12640 /* de_3 8 */
252b5132
RH
12641 {
12642 "(bad)","fcompp","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
12643 },
12644
48c97fa1 12645 /* df_4 9 */
252b5132
RH
12646 {
12647 "fNstsw","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)","(bad)",
12648 },
12649};
12650
b6169b20
L
12651static void
12652swap_operand (void)
12653{
12654 mnemonicendp[0] = '.';
12655 mnemonicendp[1] = 's';
12656 mnemonicendp += 2;
12657}
12658
b844680a
L
12659static void
12660OP_Skip_MODRM (int bytemode ATTRIBUTE_UNUSED,
12661 int sizeflag ATTRIBUTE_UNUSED)
12662{
12663 /* Skip mod/rm byte. */
12664 MODRM_CHECK;
12665 codep++;
12666}
12667
252b5132 12668static void
26ca5450 12669dofloat (int sizeflag)
252b5132 12670{
2da11e11 12671 const struct dis386 *dp;
252b5132
RH
12672 unsigned char floatop;
12673
12674 floatop = codep[-1];
12675
7967e09e 12676 if (modrm.mod != 3)
252b5132 12677 {
7967e09e 12678 int fp_indx = (floatop - 0xd8) * 8 + modrm.reg;
1d9f512f
AM
12679
12680 putop (float_mem[fp_indx], sizeflag);
ce518a5f 12681 obufp = op_out[0];
6e50d963 12682 op_ad = 2;
1d9f512f 12683 OP_E (float_mem_mode[fp_indx], sizeflag);
252b5132
RH
12684 return;
12685 }
6608db57 12686 /* Skip mod/rm byte. */
4bba6815 12687 MODRM_CHECK;
252b5132
RH
12688 codep++;
12689
7967e09e 12690 dp = &float_reg[floatop - 0xd8][modrm.reg];
252b5132
RH
12691 if (dp->name == NULL)
12692 {
7967e09e 12693 putop (fgrps[dp->op[0].bytemode][modrm.rm], sizeflag);
252b5132 12694
6608db57 12695 /* Instruction fnstsw is only one with strange arg. */
252b5132 12696 if (floatop == 0xdf && codep[-1] == 0xe0)
ce518a5f 12697 strcpy (op_out[0], names16[0]);
252b5132
RH
12698 }
12699 else
12700 {
12701 putop (dp->name, sizeflag);
12702
ce518a5f 12703 obufp = op_out[0];
6e50d963 12704 op_ad = 2;
ce518a5f
L
12705 if (dp->op[0].rtn)
12706 (*dp->op[0].rtn) (dp->op[0].bytemode, sizeflag);
6e50d963 12707
ce518a5f 12708 obufp = op_out[1];
6e50d963 12709 op_ad = 1;
ce518a5f
L
12710 if (dp->op[1].rtn)
12711 (*dp->op[1].rtn) (dp->op[1].bytemode, sizeflag);
252b5132
RH
12712 }
12713}
12714
9ce09ba2
RM
12715/* Like oappend (below), but S is a string starting with '%'.
12716 In Intel syntax, the '%' is elided. */
12717static void
12718oappend_maybe_intel (const char *s)
12719{
12720 oappend (s + intel_syntax);
12721}
12722
252b5132 12723static void
26ca5450 12724OP_ST (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132 12725{
9ce09ba2 12726 oappend_maybe_intel ("%st");
252b5132
RH
12727}
12728
252b5132 12729static void
26ca5450 12730OP_STi (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132 12731{
7967e09e 12732 sprintf (scratchbuf, "%%st(%d)", modrm.rm);
9ce09ba2 12733 oappend_maybe_intel (scratchbuf);
252b5132
RH
12734}
12735
6608db57 12736/* Capital letters in template are macros. */
6439fc28 12737static int
d3ce72d0 12738putop (const char *in_template, int sizeflag)
252b5132 12739{
2da11e11 12740 const char *p;
9306ca4a 12741 int alt = 0;
9d141669 12742 int cond = 1;
98b528ac
L
12743 unsigned int l = 0, len = 1;
12744 char last[4];
12745
12746#define SAVE_LAST(c) \
12747 if (l < len && l < sizeof (last)) \
12748 last[l++] = c; \
12749 else \
12750 abort ();
252b5132 12751
d3ce72d0 12752 for (p = in_template; *p; p++)
252b5132
RH
12753 {
12754 switch (*p)
12755 {
12756 default:
12757 *obufp++ = *p;
12758 break;
98b528ac
L
12759 case '%':
12760 len++;
12761 break;
9d141669
L
12762 case '!':
12763 cond = 0;
12764 break;
6439fc28 12765 case '{':
6439fc28 12766 if (intel_syntax)
6439fc28
AM
12767 {
12768 while (*++p != '|')
7c52e0e8
L
12769 if (*p == '}' || *p == '\0')
12770 abort ();
6439fc28 12771 }
9306ca4a
JB
12772 /* Fall through. */
12773 case 'I':
12774 alt = 1;
12775 continue;
6439fc28
AM
12776 case '|':
12777 while (*++p != '}')
12778 {
12779 if (*p == '\0')
12780 abort ();
12781 }
12782 break;
12783 case '}':
12784 break;
252b5132 12785 case 'A':
db6eb5be
AM
12786 if (intel_syntax)
12787 break;
7967e09e 12788 if (modrm.mod != 3 || (sizeflag & SUFFIX_ALWAYS))
252b5132
RH
12789 *obufp++ = 'b';
12790 break;
12791 case 'B':
4b06377f
L
12792 if (l == 0 && len == 1)
12793 {
12794case_B:
12795 if (intel_syntax)
12796 break;
12797 if (sizeflag & SUFFIX_ALWAYS)
12798 *obufp++ = 'b';
12799 }
12800 else
12801 {
12802 if (l != 1
12803 || len != 2
12804 || last[0] != 'L')
12805 {
12806 SAVE_LAST (*p);
12807 break;
12808 }
12809
12810 if (address_mode == mode_64bit
12811 && !(prefixes & PREFIX_ADDR))
12812 {
12813 *obufp++ = 'a';
12814 *obufp++ = 'b';
12815 *obufp++ = 's';
12816 }
12817
12818 goto case_B;
12819 }
252b5132 12820 break;
9306ca4a
JB
12821 case 'C':
12822 if (intel_syntax && !alt)
12823 break;
12824 if ((prefixes & PREFIX_DATA) || (sizeflag & SUFFIX_ALWAYS))
12825 {
12826 if (sizeflag & DFLAG)
12827 *obufp++ = intel_syntax ? 'd' : 'l';
12828 else
12829 *obufp++ = intel_syntax ? 'w' : 's';
12830 used_prefixes |= (prefixes & PREFIX_DATA);
12831 }
12832 break;
ed7841b3
JB
12833 case 'D':
12834 if (intel_syntax || !(sizeflag & SUFFIX_ALWAYS))
12835 break;
161a04f6 12836 USED_REX (REX_W);
7967e09e 12837 if (modrm.mod == 3)
ed7841b3 12838 {
161a04f6 12839 if (rex & REX_W)
ed7841b3 12840 *obufp++ = 'q';
ed7841b3 12841 else
f16cd0d5
L
12842 {
12843 if (sizeflag & DFLAG)
12844 *obufp++ = intel_syntax ? 'd' : 'l';
12845 else
12846 *obufp++ = 'w';
12847 used_prefixes |= (prefixes & PREFIX_DATA);
12848 }
ed7841b3
JB
12849 }
12850 else
12851 *obufp++ = 'w';
12852 break;
252b5132 12853 case 'E': /* For jcxz/jecxz */
cb712a9e 12854 if (address_mode == mode_64bit)
c1a64871
JH
12855 {
12856 if (sizeflag & AFLAG)
12857 *obufp++ = 'r';
12858 else
12859 *obufp++ = 'e';
12860 }
12861 else
12862 if (sizeflag & AFLAG)
12863 *obufp++ = 'e';
3ffd33cf
AM
12864 used_prefixes |= (prefixes & PREFIX_ADDR);
12865 break;
12866 case 'F':
db6eb5be
AM
12867 if (intel_syntax)
12868 break;
e396998b 12869 if ((prefixes & PREFIX_ADDR) || (sizeflag & SUFFIX_ALWAYS))
3ffd33cf
AM
12870 {
12871 if (sizeflag & AFLAG)
cb712a9e 12872 *obufp++ = address_mode == mode_64bit ? 'q' : 'l';
3ffd33cf 12873 else
cb712a9e 12874 *obufp++ = address_mode == mode_64bit ? 'l' : 'w';
3ffd33cf
AM
12875 used_prefixes |= (prefixes & PREFIX_ADDR);
12876 }
252b5132 12877 break;
52fd6d94
JB
12878 case 'G':
12879 if (intel_syntax || (obufp[-1] != 's' && !(sizeflag & SUFFIX_ALWAYS)))
12880 break;
161a04f6 12881 if ((rex & REX_W) || (sizeflag & DFLAG))
52fd6d94
JB
12882 *obufp++ = 'l';
12883 else
12884 *obufp++ = 'w';
161a04f6 12885 if (!(rex & REX_W))
52fd6d94
JB
12886 used_prefixes |= (prefixes & PREFIX_DATA);
12887 break;
5dd0794d 12888 case 'H':
db6eb5be
AM
12889 if (intel_syntax)
12890 break;
5dd0794d
AM
12891 if ((prefixes & (PREFIX_CS | PREFIX_DS)) == PREFIX_CS
12892 || (prefixes & (PREFIX_CS | PREFIX_DS)) == PREFIX_DS)
12893 {
12894 used_prefixes |= prefixes & (PREFIX_CS | PREFIX_DS);
12895 *obufp++ = ',';
12896 *obufp++ = 'p';
12897 if (prefixes & PREFIX_DS)
12898 *obufp++ = 't';
12899 else
12900 *obufp++ = 'n';
12901 }
12902 break;
9306ca4a
JB
12903 case 'J':
12904 if (intel_syntax)
12905 break;
12906 *obufp++ = 'l';
12907 break;
42903f7f
L
12908 case 'K':
12909 USED_REX (REX_W);
12910 if (rex & REX_W)
12911 *obufp++ = 'q';
12912 else
12913 *obufp++ = 'd';
12914 break;
6dd5059a 12915 case 'Z':
04d824a4
JB
12916 if (l != 0 || len != 1)
12917 {
12918 if (l != 1 || len != 2 || last[0] != 'X')
12919 {
12920 SAVE_LAST (*p);
12921 break;
12922 }
12923 if (!need_vex || !vex.evex)
12924 abort ();
12925 if (intel_syntax
12926 || ((modrm.mod == 3 || vex.b) && !(sizeflag & SUFFIX_ALWAYS)))
12927 break;
12928 switch (vex.length)
12929 {
12930 case 128:
12931 *obufp++ = 'x';
12932 break;
12933 case 256:
12934 *obufp++ = 'y';
12935 break;
12936 case 512:
12937 *obufp++ = 'z';
12938 break;
12939 default:
12940 abort ();
12941 }
12942 break;
12943 }
6dd5059a
L
12944 if (intel_syntax)
12945 break;
12946 if (address_mode == mode_64bit && (sizeflag & SUFFIX_ALWAYS))
12947 {
12948 *obufp++ = 'q';
12949 break;
12950 }
12951 /* Fall through. */
98b528ac 12952 goto case_L;
252b5132 12953 case 'L':
98b528ac
L
12954 if (l != 0 || len != 1)
12955 {
12956 SAVE_LAST (*p);
12957 break;
12958 }
12959case_L:
db6eb5be
AM
12960 if (intel_syntax)
12961 break;
252b5132
RH
12962 if (sizeflag & SUFFIX_ALWAYS)
12963 *obufp++ = 'l';
252b5132 12964 break;
9d141669
L
12965 case 'M':
12966 if (intel_mnemonic != cond)
12967 *obufp++ = 'r';
12968 break;
252b5132
RH
12969 case 'N':
12970 if ((prefixes & PREFIX_FWAIT) == 0)
12971 *obufp++ = 'n';
7d421014
ILT
12972 else
12973 used_prefixes |= PREFIX_FWAIT;
252b5132 12974 break;
52b15da3 12975 case 'O':
161a04f6
L
12976 USED_REX (REX_W);
12977 if (rex & REX_W)
6439fc28 12978 *obufp++ = 'o';
a35ca55a
JB
12979 else if (intel_syntax && (sizeflag & DFLAG))
12980 *obufp++ = 'q';
52b15da3
JH
12981 else
12982 *obufp++ = 'd';
161a04f6 12983 if (!(rex & REX_W))
a35ca55a 12984 used_prefixes |= (prefixes & PREFIX_DATA);
52b15da3 12985 break;
07f5af7d
L
12986 case '&':
12987 if (!intel_syntax
12988 && address_mode == mode_64bit
12989 && isa64 == intel64)
12990 {
12991 *obufp++ = 'q';
12992 break;
12993 }
12994 /* Fall through. */
6439fc28 12995 case 'T':
d9e3625e
L
12996 if (!intel_syntax
12997 && address_mode == mode_64bit
7bb15c6f 12998 && ((sizeflag & DFLAG) || (rex & REX_W)))
6439fc28
AM
12999 {
13000 *obufp++ = 'q';
13001 break;
13002 }
6608db57 13003 /* Fall through. */
4b4c407a 13004 goto case_P;
252b5132 13005 case 'P':
4b4c407a 13006 if (l == 0 && len == 1)
d9e3625e 13007 {
4b4c407a
L
13008case_P:
13009 if (intel_syntax)
d9e3625e 13010 {
4b4c407a
L
13011 if ((rex & REX_W) == 0
13012 && (prefixes & PREFIX_DATA))
13013 {
13014 if ((sizeflag & DFLAG) == 0)
13015 *obufp++ = 'w';
13016 used_prefixes |= (prefixes & PREFIX_DATA);
13017 }
13018 break;
13019 }
13020 if ((prefixes & PREFIX_DATA)
13021 || (rex & REX_W)
13022 || (sizeflag & SUFFIX_ALWAYS))
13023 {
13024 USED_REX (REX_W);
13025 if (rex & REX_W)
13026 *obufp++ = 'q';
13027 else
13028 {
13029 if (sizeflag & DFLAG)
13030 *obufp++ = 'l';
13031 else
13032 *obufp++ = 'w';
13033 used_prefixes |= (prefixes & PREFIX_DATA);
13034 }
d9e3625e 13035 }
d9e3625e 13036 }
4b4c407a 13037 else
252b5132 13038 {
4b4c407a
L
13039 if (l != 1 || len != 2 || last[0] != 'L')
13040 {
13041 SAVE_LAST (*p);
13042 break;
13043 }
13044
13045 if ((prefixes & PREFIX_DATA)
13046 || (rex & REX_W)
13047 || (sizeflag & SUFFIX_ALWAYS))
52b15da3 13048 {
4b4c407a
L
13049 USED_REX (REX_W);
13050 if (rex & REX_W)
13051 *obufp++ = 'q';
13052 else
13053 {
13054 if (sizeflag & DFLAG)
13055 *obufp++ = intel_syntax ? 'd' : 'l';
13056 else
13057 *obufp++ = 'w';
13058 used_prefixes |= (prefixes & PREFIX_DATA);
13059 }
52b15da3 13060 }
252b5132
RH
13061 }
13062 break;
6439fc28 13063 case 'U':
db6eb5be
AM
13064 if (intel_syntax)
13065 break;
7bb15c6f 13066 if (address_mode == mode_64bit
6c067bbb 13067 && ((sizeflag & DFLAG) || (rex & REX_W)))
6439fc28 13068 {
7967e09e 13069 if (modrm.mod != 3 || (sizeflag & SUFFIX_ALWAYS))
1a114b12 13070 *obufp++ = 'q';
6439fc28
AM
13071 break;
13072 }
6608db57 13073 /* Fall through. */
98b528ac 13074 goto case_Q;
252b5132 13075 case 'Q':
98b528ac 13076 if (l == 0 && len == 1)
252b5132 13077 {
98b528ac
L
13078case_Q:
13079 if (intel_syntax && !alt)
13080 break;
13081 USED_REX (REX_W);
13082 if (modrm.mod != 3 || (sizeflag & SUFFIX_ALWAYS))
52b15da3 13083 {
98b528ac
L
13084 if (rex & REX_W)
13085 *obufp++ = 'q';
52b15da3 13086 else
98b528ac
L
13087 {
13088 if (sizeflag & DFLAG)
13089 *obufp++ = intel_syntax ? 'd' : 'l';
13090 else
13091 *obufp++ = 'w';
f16cd0d5 13092 used_prefixes |= (prefixes & PREFIX_DATA);
98b528ac 13093 }
52b15da3 13094 }
98b528ac
L
13095 }
13096 else
13097 {
13098 if (l != 1 || len != 2 || last[0] != 'L')
13099 {
13100 SAVE_LAST (*p);
13101 break;
13102 }
13103 if (intel_syntax
13104 || (modrm.mod == 3 && !(sizeflag & SUFFIX_ALWAYS)))
13105 break;
13106 if ((rex & REX_W))
13107 {
13108 USED_REX (REX_W);
13109 *obufp++ = 'q';
13110 }
13111 else
13112 *obufp++ = 'l';
252b5132
RH
13113 }
13114 break;
13115 case 'R':
161a04f6
L
13116 USED_REX (REX_W);
13117 if (rex & REX_W)
a35ca55a
JB
13118 *obufp++ = 'q';
13119 else if (sizeflag & DFLAG)
c608c12e 13120 {
a35ca55a 13121 if (intel_syntax)
c608c12e 13122 *obufp++ = 'd';
c608c12e 13123 else
a35ca55a 13124 *obufp++ = 'l';
c608c12e 13125 }
252b5132 13126 else
a35ca55a
JB
13127 *obufp++ = 'w';
13128 if (intel_syntax && !p[1]
161a04f6 13129 && ((rex & REX_W) || (sizeflag & DFLAG)))
a35ca55a 13130 *obufp++ = 'e';
161a04f6 13131 if (!(rex & REX_W))
52b15da3 13132 used_prefixes |= (prefixes & PREFIX_DATA);
252b5132 13133 break;
1a114b12 13134 case 'V':
4b06377f 13135 if (l == 0 && len == 1)
1a114b12 13136 {
4b06377f
L
13137 if (intel_syntax)
13138 break;
7bb15c6f 13139 if (address_mode == mode_64bit
6c067bbb 13140 && ((sizeflag & DFLAG) || (rex & REX_W)))
4b06377f
L
13141 {
13142 if (sizeflag & SUFFIX_ALWAYS)
13143 *obufp++ = 'q';
13144 break;
13145 }
13146 }
13147 else
13148 {
13149 if (l != 1
13150 || len != 2
13151 || last[0] != 'L')
13152 {
13153 SAVE_LAST (*p);
13154 break;
13155 }
13156
13157 if (rex & REX_W)
13158 {
13159 *obufp++ = 'a';
13160 *obufp++ = 'b';
13161 *obufp++ = 's';
13162 }
1a114b12
JB
13163 }
13164 /* Fall through. */
4b06377f 13165 goto case_S;
252b5132 13166 case 'S':
4b06377f 13167 if (l == 0 && len == 1)
252b5132 13168 {
4b06377f
L
13169case_S:
13170 if (intel_syntax)
13171 break;
13172 if (sizeflag & SUFFIX_ALWAYS)
52b15da3 13173 {
4b06377f
L
13174 if (rex & REX_W)
13175 *obufp++ = 'q';
52b15da3 13176 else
4b06377f
L
13177 {
13178 if (sizeflag & DFLAG)
13179 *obufp++ = 'l';
13180 else
13181 *obufp++ = 'w';
13182 used_prefixes |= (prefixes & PREFIX_DATA);
13183 }
13184 }
13185 }
13186 else
13187 {
13188 if (l != 1
13189 || len != 2
13190 || last[0] != 'L')
13191 {
13192 SAVE_LAST (*p);
13193 break;
52b15da3 13194 }
4b06377f
L
13195
13196 if (address_mode == mode_64bit
13197 && !(prefixes & PREFIX_ADDR))
13198 {
13199 *obufp++ = 'a';
13200 *obufp++ = 'b';
13201 *obufp++ = 's';
13202 }
13203
13204 goto case_S;
252b5132 13205 }
252b5132 13206 break;
041bd2e0 13207 case 'X':
c0f3af97
L
13208 if (l != 0 || len != 1)
13209 {
13210 SAVE_LAST (*p);
13211 break;
13212 }
13213 if (need_vex && vex.prefix)
13214 {
13215 if (vex.prefix == DATA_PREFIX_OPCODE)
13216 *obufp++ = 'd';
13217 else
13218 *obufp++ = 's';
13219 }
041bd2e0 13220 else
f16cd0d5
L
13221 {
13222 if (prefixes & PREFIX_DATA)
13223 *obufp++ = 'd';
13224 else
13225 *obufp++ = 's';
13226 used_prefixes |= (prefixes & PREFIX_DATA);
13227 }
041bd2e0 13228 break;
76f227a5 13229 case 'Y':
c0f3af97 13230 if (l == 0 && len == 1)
9646c87b 13231 abort ();
c0f3af97
L
13232 else
13233 {
13234 if (l != 1 || len != 2 || last[0] != 'X')
13235 {
13236 SAVE_LAST (*p);
13237 break;
13238 }
13239 if (!need_vex)
13240 abort ();
13241 if (intel_syntax
04d824a4 13242 || ((modrm.mod == 3 || vex.b) && !(sizeflag & SUFFIX_ALWAYS)))
c0f3af97
L
13243 break;
13244 switch (vex.length)
13245 {
13246 case 128:
13247 *obufp++ = 'x';
13248 break;
13249 case 256:
13250 *obufp++ = 'y';
13251 break;
04d824a4
JB
13252 case 512:
13253 if (!vex.evex)
c0f3af97 13254 default:
04d824a4 13255 abort ();
c0f3af97 13256 }
76f227a5
JH
13257 }
13258 break;
252b5132 13259 case 'W':
0bfee649 13260 if (l == 0 && len == 1)
a35ca55a 13261 {
0bfee649
L
13262 /* operand size flag for cwtl, cbtw */
13263 USED_REX (REX_W);
13264 if (rex & REX_W)
13265 {
13266 if (intel_syntax)
13267 *obufp++ = 'd';
13268 else
13269 *obufp++ = 'l';
13270 }
13271 else if (sizeflag & DFLAG)
13272 *obufp++ = 'w';
a35ca55a 13273 else
0bfee649
L
13274 *obufp++ = 'b';
13275 if (!(rex & REX_W))
13276 used_prefixes |= (prefixes & PREFIX_DATA);
a35ca55a 13277 }
252b5132 13278 else
0bfee649 13279 {
6c30d220
L
13280 if (l != 1
13281 || len != 2
13282 || (last[0] != 'X'
13283 && last[0] != 'L'))
0bfee649
L
13284 {
13285 SAVE_LAST (*p);
13286 break;
13287 }
13288 if (!need_vex)
13289 abort ();
6c30d220
L
13290 if (last[0] == 'X')
13291 *obufp++ = vex.w ? 'd': 's';
13292 else
13293 *obufp++ = vex.w ? 'q': 'd';
0bfee649 13294 }
252b5132 13295 break;
a72d2af2
L
13296 case '^':
13297 if (intel_syntax)
13298 break;
13299 if ((prefixes & PREFIX_DATA) || (sizeflag & SUFFIX_ALWAYS))
13300 {
13301 if (sizeflag & DFLAG)
13302 *obufp++ = 'l';
13303 else
13304 *obufp++ = 'w';
13305 used_prefixes |= (prefixes & PREFIX_DATA);
13306 }
13307 break;
5db04b09
L
13308 case '@':
13309 if (intel_syntax)
13310 break;
13311 if (address_mode == mode_64bit
13312 && (isa64 == intel64
13313 || ((sizeflag & DFLAG) || (rex & REX_W))))
13314 *obufp++ = 'q';
13315 else if ((prefixes & PREFIX_DATA))
13316 {
13317 if (!(sizeflag & DFLAG))
13318 *obufp++ = 'w';
13319 used_prefixes |= (prefixes & PREFIX_DATA);
13320 }
13321 break;
252b5132 13322 }
9306ca4a 13323 alt = 0;
252b5132
RH
13324 }
13325 *obufp = 0;
ea397f5b 13326 mnemonicendp = obufp;
6439fc28 13327 return 0;
252b5132
RH
13328}
13329
13330static void
26ca5450 13331oappend (const char *s)
252b5132 13332{
ea397f5b 13333 obufp = stpcpy (obufp, s);
252b5132
RH
13334}
13335
13336static void
26ca5450 13337append_seg (void)
252b5132 13338{
285ca992
L
13339 /* Only print the active segment register. */
13340 if (!active_seg_prefix)
13341 return;
13342
13343 used_prefixes |= active_seg_prefix;
13344 switch (active_seg_prefix)
7d421014 13345 {
285ca992 13346 case PREFIX_CS:
9ce09ba2 13347 oappend_maybe_intel ("%cs:");
285ca992
L
13348 break;
13349 case PREFIX_DS:
9ce09ba2 13350 oappend_maybe_intel ("%ds:");
285ca992
L
13351 break;
13352 case PREFIX_SS:
9ce09ba2 13353 oappend_maybe_intel ("%ss:");
285ca992
L
13354 break;
13355 case PREFIX_ES:
9ce09ba2 13356 oappend_maybe_intel ("%es:");
285ca992
L
13357 break;
13358 case PREFIX_FS:
9ce09ba2 13359 oappend_maybe_intel ("%fs:");
285ca992
L
13360 break;
13361 case PREFIX_GS:
9ce09ba2 13362 oappend_maybe_intel ("%gs:");
285ca992
L
13363 break;
13364 default:
13365 break;
7d421014 13366 }
252b5132
RH
13367}
13368
13369static void
26ca5450 13370OP_indirE (int bytemode, int sizeflag)
252b5132
RH
13371{
13372 if (!intel_syntax)
13373 oappend ("*");
13374 OP_E (bytemode, sizeflag);
13375}
13376
52b15da3 13377static void
26ca5450 13378print_operand_value (char *buf, int hex, bfd_vma disp)
52b15da3 13379{
cb712a9e 13380 if (address_mode == mode_64bit)
52b15da3
JH
13381 {
13382 if (hex)
13383 {
13384 char tmp[30];
13385 int i;
13386 buf[0] = '0';
13387 buf[1] = 'x';
13388 sprintf_vma (tmp, disp);
6608db57 13389 for (i = 0; tmp[i] == '0' && tmp[i + 1]; i++);
52b15da3
JH
13390 strcpy (buf + 2, tmp + i);
13391 }
13392 else
13393 {
13394 bfd_signed_vma v = disp;
13395 char tmp[30];
13396 int i;
13397 if (v < 0)
13398 {
13399 *(buf++) = '-';
13400 v = -disp;
6608db57 13401 /* Check for possible overflow on 0x8000000000000000. */
52b15da3
JH
13402 if (v < 0)
13403 {
13404 strcpy (buf, "9223372036854775808");
13405 return;
13406 }
13407 }
13408 if (!v)
13409 {
13410 strcpy (buf, "0");
13411 return;
13412 }
13413
13414 i = 0;
13415 tmp[29] = 0;
13416 while (v)
13417 {
6608db57 13418 tmp[28 - i] = (v % 10) + '0';
52b15da3
JH
13419 v /= 10;
13420 i++;
13421 }
13422 strcpy (buf, tmp + 29 - i);
13423 }
13424 }
13425 else
13426 {
13427 if (hex)
13428 sprintf (buf, "0x%x", (unsigned int) disp);
13429 else
13430 sprintf (buf, "%d", (int) disp);
13431 }
13432}
13433
5d669648
L
13434/* Put DISP in BUF as signed hex number. */
13435
13436static void
13437print_displacement (char *buf, bfd_vma disp)
13438{
13439 bfd_signed_vma val = disp;
13440 char tmp[30];
13441 int i, j = 0;
13442
13443 if (val < 0)
13444 {
13445 buf[j++] = '-';
13446 val = -disp;
13447
13448 /* Check for possible overflow. */
13449 if (val < 0)
13450 {
13451 switch (address_mode)
13452 {
13453 case mode_64bit:
13454 strcpy (buf + j, "0x8000000000000000");
13455 break;
13456 case mode_32bit:
13457 strcpy (buf + j, "0x80000000");
13458 break;
13459 case mode_16bit:
13460 strcpy (buf + j, "0x8000");
13461 break;
13462 }
13463 return;
13464 }
13465 }
13466
13467 buf[j++] = '0';
13468 buf[j++] = 'x';
13469
0af1713e 13470 sprintf_vma (tmp, (bfd_vma) val);
5d669648
L
13471 for (i = 0; tmp[i] == '0'; i++)
13472 continue;
13473 if (tmp[i] == '\0')
13474 i--;
13475 strcpy (buf + j, tmp + i);
13476}
13477
3f31e633
JB
13478static void
13479intel_operand_size (int bytemode, int sizeflag)
13480{
43234a1e
L
13481 if (vex.evex
13482 && vex.b
13483 && (bytemode == x_mode
13484 || bytemode == evex_half_bcst_xmmq_mode))
13485 {
13486 if (vex.w)
13487 oappend ("QWORD PTR ");
13488 else
13489 oappend ("DWORD PTR ");
13490 return;
13491 }
3f31e633
JB
13492 switch (bytemode)
13493 {
13494 case b_mode:
b6169b20 13495 case b_swap_mode:
42903f7f 13496 case dqb_mode:
1ba585e8 13497 case db_mode:
3f31e633
JB
13498 oappend ("BYTE PTR ");
13499 break;
13500 case w_mode:
1ba585e8 13501 case dw_mode:
3f31e633
JB
13502 case dqw_mode:
13503 oappend ("WORD PTR ");
13504 break;
07f5af7d
L
13505 case indir_v_mode:
13506 if (address_mode == mode_64bit && isa64 == intel64)
13507 {
13508 oappend ("QWORD PTR ");
13509 break;
13510 }
1a0670f3 13511 /* Fall through. */
1a114b12 13512 case stack_v_mode:
7bb15c6f 13513 if (address_mode == mode_64bit && ((sizeflag & DFLAG) || (rex & REX_W)))
3f31e633
JB
13514 {
13515 oappend ("QWORD PTR ");
3f31e633
JB
13516 break;
13517 }
1a0670f3 13518 /* Fall through. */
3f31e633 13519 case v_mode:
b6169b20 13520 case v_swap_mode:
3f31e633 13521 case dq_mode:
161a04f6
L
13522 USED_REX (REX_W);
13523 if (rex & REX_W)
3f31e633 13524 oappend ("QWORD PTR ");
3f31e633 13525 else
f16cd0d5
L
13526 {
13527 if ((sizeflag & DFLAG) || bytemode == dq_mode)
13528 oappend ("DWORD PTR ");
13529 else
13530 oappend ("WORD PTR ");
13531 used_prefixes |= (prefixes & PREFIX_DATA);
13532 }
3f31e633 13533 break;
52fd6d94 13534 case z_mode:
161a04f6 13535 if ((rex & REX_W) || (sizeflag & DFLAG))
52fd6d94
JB
13536 *obufp++ = 'D';
13537 oappend ("WORD PTR ");
161a04f6 13538 if (!(rex & REX_W))
52fd6d94
JB
13539 used_prefixes |= (prefixes & PREFIX_DATA);
13540 break;
34b772a6
JB
13541 case a_mode:
13542 if (sizeflag & DFLAG)
13543 oappend ("QWORD PTR ");
13544 else
13545 oappend ("DWORD PTR ");
13546 used_prefixes |= (prefixes & PREFIX_DATA);
13547 break;
bc31405e
L
13548 case movsxd_mode:
13549 if (!(sizeflag & DFLAG) && isa64 == intel64)
13550 oappend ("WORD PTR ");
13551 else
13552 oappend ("DWORD PTR ");
13553 used_prefixes |= (prefixes & PREFIX_DATA);
13554 break;
3f31e633 13555 case d_mode:
539f890d
L
13556 case d_scalar_mode:
13557 case d_scalar_swap_mode:
fa99fab2 13558 case d_swap_mode:
42903f7f 13559 case dqd_mode:
3f31e633
JB
13560 oappend ("DWORD PTR ");
13561 break;
13562 case q_mode:
539f890d
L
13563 case q_scalar_mode:
13564 case q_scalar_swap_mode:
b6169b20 13565 case q_swap_mode:
3f31e633
JB
13566 oappend ("QWORD PTR ");
13567 break;
13568 case m_mode:
cb712a9e 13569 if (address_mode == mode_64bit)
3f31e633
JB
13570 oappend ("QWORD PTR ");
13571 else
13572 oappend ("DWORD PTR ");
13573 break;
13574 case f_mode:
13575 if (sizeflag & DFLAG)
13576 oappend ("FWORD PTR ");
13577 else
13578 oappend ("DWORD PTR ");
13579 used_prefixes |= (prefixes & PREFIX_DATA);
13580 break;
13581 case t_mode:
13582 oappend ("TBYTE PTR ");
13583 break;
13584 case x_mode:
b6169b20 13585 case x_swap_mode:
43234a1e
L
13586 case evex_x_gscat_mode:
13587 case evex_x_nobcst_mode:
53467f57
IT
13588 case b_scalar_mode:
13589 case w_scalar_mode:
c0f3af97
L
13590 if (need_vex)
13591 {
13592 switch (vex.length)
13593 {
13594 case 128:
13595 oappend ("XMMWORD PTR ");
13596 break;
13597 case 256:
13598 oappend ("YMMWORD PTR ");
13599 break;
43234a1e
L
13600 case 512:
13601 oappend ("ZMMWORD PTR ");
13602 break;
c0f3af97
L
13603 default:
13604 abort ();
13605 }
13606 }
13607 else
13608 oappend ("XMMWORD PTR ");
13609 break;
13610 case xmm_mode:
3f31e633
JB
13611 oappend ("XMMWORD PTR ");
13612 break;
43234a1e
L
13613 case ymm_mode:
13614 oappend ("YMMWORD PTR ");
13615 break;
c0f3af97 13616 case xmmq_mode:
43234a1e 13617 case evex_half_bcst_xmmq_mode:
c0f3af97
L
13618 if (!need_vex)
13619 abort ();
13620
13621 switch (vex.length)
13622 {
13623 case 128:
13624 oappend ("QWORD PTR ");
13625 break;
13626 case 256:
13627 oappend ("XMMWORD PTR ");
13628 break;
43234a1e
L
13629 case 512:
13630 oappend ("YMMWORD PTR ");
13631 break;
c0f3af97
L
13632 default:
13633 abort ();
13634 }
13635 break;
6c30d220
L
13636 case xmm_mb_mode:
13637 if (!need_vex)
13638 abort ();
13639
13640 switch (vex.length)
13641 {
13642 case 128:
13643 case 256:
43234a1e 13644 case 512:
6c30d220
L
13645 oappend ("BYTE PTR ");
13646 break;
13647 default:
13648 abort ();
13649 }
13650 break;
13651 case xmm_mw_mode:
13652 if (!need_vex)
13653 abort ();
13654
13655 switch (vex.length)
13656 {
13657 case 128:
13658 case 256:
43234a1e 13659 case 512:
6c30d220
L
13660 oappend ("WORD PTR ");
13661 break;
13662 default:
13663 abort ();
13664 }
13665 break;
13666 case xmm_md_mode:
13667 if (!need_vex)
13668 abort ();
13669
13670 switch (vex.length)
13671 {
13672 case 128:
13673 case 256:
43234a1e 13674 case 512:
6c30d220
L
13675 oappend ("DWORD PTR ");
13676 break;
13677 default:
13678 abort ();
13679 }
13680 break;
13681 case xmm_mq_mode:
13682 if (!need_vex)
13683 abort ();
13684
13685 switch (vex.length)
13686 {
13687 case 128:
13688 case 256:
43234a1e 13689 case 512:
6c30d220
L
13690 oappend ("QWORD PTR ");
13691 break;
13692 default:
13693 abort ();
13694 }
13695 break;
13696 case xmmdw_mode:
13697 if (!need_vex)
13698 abort ();
13699
13700 switch (vex.length)
13701 {
13702 case 128:
13703 oappend ("WORD PTR ");
13704 break;
13705 case 256:
13706 oappend ("DWORD PTR ");
13707 break;
43234a1e
L
13708 case 512:
13709 oappend ("QWORD PTR ");
13710 break;
6c30d220
L
13711 default:
13712 abort ();
13713 }
13714 break;
13715 case xmmqd_mode:
13716 if (!need_vex)
13717 abort ();
13718
13719 switch (vex.length)
13720 {
13721 case 128:
13722 oappend ("DWORD PTR ");
13723 break;
13724 case 256:
13725 oappend ("QWORD PTR ");
13726 break;
43234a1e
L
13727 case 512:
13728 oappend ("XMMWORD PTR ");
13729 break;
6c30d220
L
13730 default:
13731 abort ();
13732 }
13733 break;
c0f3af97
L
13734 case ymmq_mode:
13735 if (!need_vex)
13736 abort ();
13737
13738 switch (vex.length)
13739 {
13740 case 128:
13741 oappend ("QWORD PTR ");
13742 break;
13743 case 256:
13744 oappend ("YMMWORD PTR ");
13745 break;
43234a1e
L
13746 case 512:
13747 oappend ("ZMMWORD PTR ");
13748 break;
c0f3af97
L
13749 default:
13750 abort ();
13751 }
13752 break;
6c30d220
L
13753 case ymmxmm_mode:
13754 if (!need_vex)
13755 abort ();
13756
13757 switch (vex.length)
13758 {
13759 case 128:
13760 case 256:
13761 oappend ("XMMWORD PTR ");
13762 break;
13763 default:
13764 abort ();
13765 }
13766 break;
fb9c77c7
L
13767 case o_mode:
13768 oappend ("OWORD PTR ");
13769 break;
1c480963 13770 case vex_scalar_w_dq_mode:
0bfee649
L
13771 if (!need_vex)
13772 abort ();
13773
13774 if (vex.w)
13775 oappend ("QWORD PTR ");
13776 else
13777 oappend ("DWORD PTR ");
13778 break;
43234a1e
L
13779 case vex_vsib_d_w_dq_mode:
13780 case vex_vsib_q_w_dq_mode:
13781 if (!need_vex)
13782 abort ();
13783
13784 if (!vex.evex)
13785 {
13786 if (vex.w)
13787 oappend ("QWORD PTR ");
13788 else
13789 oappend ("DWORD PTR ");
13790 }
13791 else
13792 {
b28d1bda
IT
13793 switch (vex.length)
13794 {
13795 case 128:
13796 oappend ("XMMWORD PTR ");
13797 break;
13798 case 256:
13799 oappend ("YMMWORD PTR ");
13800 break;
13801 case 512:
13802 oappend ("ZMMWORD PTR ");
13803 break;
13804 default:
13805 abort ();
13806 }
43234a1e
L
13807 }
13808 break;
5fc35d96
IT
13809 case vex_vsib_q_w_d_mode:
13810 case vex_vsib_d_w_d_mode:
b28d1bda 13811 if (!need_vex || !vex.evex)
5fc35d96
IT
13812 abort ();
13813
b28d1bda
IT
13814 switch (vex.length)
13815 {
13816 case 128:
13817 oappend ("QWORD PTR ");
13818 break;
13819 case 256:
13820 oappend ("XMMWORD PTR ");
13821 break;
13822 case 512:
13823 oappend ("YMMWORD PTR ");
13824 break;
13825 default:
13826 abort ();
13827 }
5fc35d96
IT
13828
13829 break;
1ba585e8
IT
13830 case mask_bd_mode:
13831 if (!need_vex || vex.length != 128)
13832 abort ();
13833 if (vex.w)
13834 oappend ("DWORD PTR ");
13835 else
13836 oappend ("BYTE PTR ");
13837 break;
43234a1e
L
13838 case mask_mode:
13839 if (!need_vex)
13840 abort ();
1ba585e8
IT
13841 if (vex.w)
13842 oappend ("QWORD PTR ");
13843 else
13844 oappend ("WORD PTR ");
43234a1e 13845 break;
6c75cc62 13846 case v_bnd_mode:
d276ec69 13847 case v_bndmk_mode:
3f31e633
JB
13848 default:
13849 break;
13850 }
13851}
13852
252b5132 13853static void
c0f3af97 13854OP_E_register (int bytemode, int sizeflag)
252b5132 13855{
c0f3af97
L
13856 int reg = modrm.rm;
13857 const char **names;
252b5132 13858
c0f3af97
L
13859 USED_REX (REX_B);
13860 if ((rex & REX_B))
13861 reg += 8;
252b5132 13862
b6169b20 13863 if ((sizeflag & SUFFIX_ALWAYS)
1ba585e8 13864 && (bytemode == b_swap_mode
9f79e886 13865 || bytemode == bnd_swap_mode
60227d64 13866 || bytemode == v_swap_mode))
b6169b20
L
13867 swap_operand ();
13868
c0f3af97 13869 switch (bytemode)
252b5132 13870 {
c0f3af97 13871 case b_mode:
b6169b20 13872 case b_swap_mode:
c0f3af97
L
13873 USED_REX (0);
13874 if (rex)
13875 names = names8rex;
13876 else
13877 names = names8;
13878 break;
13879 case w_mode:
13880 names = names16;
13881 break;
13882 case d_mode:
1ba585e8
IT
13883 case dw_mode:
13884 case db_mode:
c0f3af97
L
13885 names = names32;
13886 break;
13887 case q_mode:
13888 names = names64;
13889 break;
13890 case m_mode:
6c75cc62 13891 case v_bnd_mode:
c0f3af97
L
13892 names = address_mode == mode_64bit ? names64 : names32;
13893 break;
7e8b059b 13894 case bnd_mode:
9f79e886 13895 case bnd_swap_mode:
0d96e4df
L
13896 if (reg > 0x3)
13897 {
13898 oappend ("(bad)");
13899 return;
13900 }
7e8b059b
L
13901 names = names_bnd;
13902 break;
07f5af7d
L
13903 case indir_v_mode:
13904 if (address_mode == mode_64bit && isa64 == intel64)
13905 {
13906 names = names64;
13907 break;
13908 }
1a0670f3 13909 /* Fall through. */
c0f3af97 13910 case stack_v_mode:
7bb15c6f 13911 if (address_mode == mode_64bit && ((sizeflag & DFLAG) || (rex & REX_W)))
252b5132 13912 {
c0f3af97 13913 names = names64;
252b5132 13914 break;
252b5132 13915 }
c0f3af97 13916 bytemode = v_mode;
1a0670f3 13917 /* Fall through. */
c0f3af97 13918 case v_mode:
b6169b20 13919 case v_swap_mode:
c0f3af97
L
13920 case dq_mode:
13921 case dqb_mode:
13922 case dqd_mode:
13923 case dqw_mode:
13924 USED_REX (REX_W);
13925 if (rex & REX_W)
13926 names = names64;
c0f3af97 13927 else
f16cd0d5 13928 {
7bb15c6f 13929 if ((sizeflag & DFLAG)
f16cd0d5
L
13930 || (bytemode != v_mode
13931 && bytemode != v_swap_mode))
13932 names = names32;
13933 else
13934 names = names16;
13935 used_prefixes |= (prefixes & PREFIX_DATA);
13936 }
c0f3af97 13937 break;
bc31405e
L
13938 case movsxd_mode:
13939 if (!(sizeflag & DFLAG) && isa64 == intel64)
13940 names = names16;
13941 else
13942 names = names32;
13943 used_prefixes |= (prefixes & PREFIX_DATA);
13944 break;
de89d0a3
IT
13945 case va_mode:
13946 names = (address_mode == mode_64bit
13947 ? names64 : names32);
13948 if (!(prefixes & PREFIX_ADDR))
aa178437
IT
13949 names = (address_mode == mode_16bit
13950 ? names16 : names);
de89d0a3
IT
13951 else
13952 {
13953 /* Remove "addr16/addr32". */
13954 all_prefixes[last_addr_prefix] = 0;
13955 names = (address_mode != mode_32bit
13956 ? names32 : names16);
13957 used_prefixes |= PREFIX_ADDR;
13958 }
13959 break;
1ba585e8 13960 case mask_bd_mode:
43234a1e 13961 case mask_mode:
9889cbb1
L
13962 if (reg > 0x7)
13963 {
13964 oappend ("(bad)");
13965 return;
13966 }
43234a1e
L
13967 names = names_mask;
13968 break;
c0f3af97
L
13969 case 0:
13970 return;
13971 default:
13972 oappend (INTERNAL_DISASSEMBLER_ERROR);
252b5132
RH
13973 return;
13974 }
c0f3af97
L
13975 oappend (names[reg]);
13976}
13977
13978static void
c1e679ec 13979OP_E_memory (int bytemode, int sizeflag)
c0f3af97
L
13980{
13981 bfd_vma disp = 0;
13982 int add = (rex & REX_B) ? 8 : 0;
13983 int riprel = 0;
43234a1e
L
13984 int shift;
13985
13986 if (vex.evex)
13987 {
13988 /* In EVEX, if operand doesn't allow broadcast, vex.b should be 0. */
13989 if (vex.b
13990 && bytemode != x_mode
90a915bf 13991 && bytemode != xmmq_mode
43234a1e
L
13992 && bytemode != evex_half_bcst_xmmq_mode)
13993 {
13994 BadOp ();
13995 return;
13996 }
13997 switch (bytemode)
13998 {
1ba585e8
IT
13999 case dqw_mode:
14000 case dw_mode:
1ba585e8
IT
14001 shift = 1;
14002 break;
14003 case dqb_mode:
14004 case db_mode:
14005 shift = 0;
14006 break;
b50c9f31
JB
14007 case dq_mode:
14008 if (address_mode != mode_64bit)
14009 {
14010 shift = 2;
14011 break;
14012 }
14013 /* fall through */
4102be5c 14014 case vex_scalar_w_dq_mode:
43234a1e 14015 case vex_vsib_d_w_dq_mode:
5fc35d96 14016 case vex_vsib_d_w_d_mode:
eaa9d1ad 14017 case vex_vsib_q_w_dq_mode:
5fc35d96 14018 case vex_vsib_q_w_d_mode:
43234a1e 14019 case evex_x_gscat_mode:
43234a1e
L
14020 shift = vex.w ? 3 : 2;
14021 break;
43234a1e
L
14022 case x_mode:
14023 case evex_half_bcst_xmmq_mode:
90a915bf 14024 case xmmq_mode:
43234a1e
L
14025 if (vex.b)
14026 {
14027 shift = vex.w ? 3 : 2;
14028 break;
14029 }
1a0670f3 14030 /* Fall through. */
43234a1e
L
14031 case xmmqd_mode:
14032 case xmmdw_mode:
43234a1e
L
14033 case ymmq_mode:
14034 case evex_x_nobcst_mode:
14035 case x_swap_mode:
14036 switch (vex.length)
14037 {
14038 case 128:
14039 shift = 4;
14040 break;
14041 case 256:
14042 shift = 5;
14043 break;
14044 case 512:
14045 shift = 6;
14046 break;
14047 default:
14048 abort ();
14049 }
14050 break;
14051 case ymm_mode:
14052 shift = 5;
14053 break;
14054 case xmm_mode:
14055 shift = 4;
14056 break;
14057 case xmm_mq_mode:
14058 case q_mode:
14059 case q_scalar_mode:
14060 case q_swap_mode:
14061 case q_scalar_swap_mode:
14062 shift = 3;
14063 break;
14064 case dqd_mode:
14065 case xmm_md_mode:
14066 case d_mode:
14067 case d_scalar_mode:
14068 case d_swap_mode:
14069 case d_scalar_swap_mode:
14070 shift = 2;
14071 break;
5074ad8a 14072 case w_scalar_mode:
43234a1e
L
14073 case xmm_mw_mode:
14074 shift = 1;
14075 break;
5074ad8a 14076 case b_scalar_mode:
43234a1e
L
14077 case xmm_mb_mode:
14078 shift = 0;
14079 break;
14080 default:
14081 abort ();
14082 }
14083 /* Make necessary corrections to shift for modes that need it.
14084 For these modes we currently have shift 4, 5 or 6 depending on
14085 vex.length (it corresponds to xmmword, ymmword or zmmword
14086 operand). We might want to make it 3, 4 or 5 (e.g. for
14087 xmmq_mode). In case of broadcast enabled the corrections
14088 aren't needed, as element size is always 32 or 64 bits. */
90a915bf
IT
14089 if (!vex.b
14090 && (bytemode == xmmq_mode
14091 || bytemode == evex_half_bcst_xmmq_mode))
43234a1e
L
14092 shift -= 1;
14093 else if (bytemode == xmmqd_mode)
14094 shift -= 2;
14095 else if (bytemode == xmmdw_mode)
14096 shift -= 3;
b28d1bda
IT
14097 else if (bytemode == ymmq_mode && vex.length == 128)
14098 shift -= 1;
43234a1e
L
14099 }
14100 else
14101 shift = 0;
252b5132 14102
c0f3af97 14103 USED_REX (REX_B);
3f31e633
JB
14104 if (intel_syntax)
14105 intel_operand_size (bytemode, sizeflag);
252b5132
RH
14106 append_seg ();
14107
5d669648 14108 if ((sizeflag & AFLAG) || address_mode == mode_64bit)
252b5132 14109 {
5d669648
L
14110 /* 32/64 bit address mode */
14111 int havedisp;
252b5132
RH
14112 int havesib;
14113 int havebase;
0f7da397 14114 int haveindex;
20afcfb7 14115 int needindex;
1bc60e56 14116 int needaddr32;
82c18208 14117 int base, rbase;
91d6fa6a 14118 int vindex = 0;
252b5132 14119 int scale = 0;
7e8b059b
L
14120 int addr32flag = !((sizeflag & AFLAG)
14121 || bytemode == v_bnd_mode
d276ec69 14122 || bytemode == v_bndmk_mode
9f79e886
JB
14123 || bytemode == bnd_mode
14124 || bytemode == bnd_swap_mode);
6c30d220
L
14125 const char **indexes64 = names64;
14126 const char **indexes32 = names32;
252b5132
RH
14127
14128 havesib = 0;
14129 havebase = 1;
0f7da397 14130 haveindex = 0;
7967e09e 14131 base = modrm.rm;
252b5132
RH
14132
14133 if (base == 4)
14134 {
14135 havesib = 1;
dfc8cf43 14136 vindex = sib.index;
161a04f6
L
14137 USED_REX (REX_X);
14138 if (rex & REX_X)
91d6fa6a 14139 vindex += 8;
6c30d220
L
14140 switch (bytemode)
14141 {
14142 case vex_vsib_d_w_dq_mode:
5fc35d96 14143 case vex_vsib_d_w_d_mode:
6c30d220 14144 case vex_vsib_q_w_dq_mode:
5fc35d96 14145 case vex_vsib_q_w_d_mode:
6c30d220
L
14146 if (!need_vex)
14147 abort ();
43234a1e
L
14148 if (vex.evex)
14149 {
14150 if (!vex.v)
14151 vindex += 16;
14152 }
6c30d220
L
14153
14154 haveindex = 1;
14155 switch (vex.length)
14156 {
14157 case 128:
7bb15c6f 14158 indexes64 = indexes32 = names_xmm;
6c30d220
L
14159 break;
14160 case 256:
5fc35d96
IT
14161 if (!vex.w
14162 || bytemode == vex_vsib_q_w_dq_mode
14163 || bytemode == vex_vsib_q_w_d_mode)
7bb15c6f 14164 indexes64 = indexes32 = names_ymm;
6c30d220 14165 else
7bb15c6f 14166 indexes64 = indexes32 = names_xmm;
6c30d220 14167 break;
43234a1e 14168 case 512:
5fc35d96
IT
14169 if (!vex.w
14170 || bytemode == vex_vsib_q_w_dq_mode
14171 || bytemode == vex_vsib_q_w_d_mode)
43234a1e
L
14172 indexes64 = indexes32 = names_zmm;
14173 else
14174 indexes64 = indexes32 = names_ymm;
14175 break;
6c30d220
L
14176 default:
14177 abort ();
14178 }
14179 break;
14180 default:
14181 haveindex = vindex != 4;
14182 break;
14183 }
14184 scale = sib.scale;
14185 base = sib.base;
252b5132
RH
14186 codep++;
14187 }
82c18208 14188 rbase = base + add;
252b5132 14189
7967e09e 14190 switch (modrm.mod)
252b5132
RH
14191 {
14192 case 0:
82c18208 14193 if (base == 5)
252b5132
RH
14194 {
14195 havebase = 0;
cb712a9e 14196 if (address_mode == mode_64bit && !havesib)
52b15da3
JH
14197 riprel = 1;
14198 disp = get32s ();
d276ec69
JB
14199 if (riprel && bytemode == v_bndmk_mode)
14200 {
14201 oappend ("(bad)");
14202 return;
14203 }
252b5132
RH
14204 }
14205 break;
14206 case 1:
14207 FETCH_DATA (the_info, codep + 1);
14208 disp = *codep++;
14209 if ((disp & 0x80) != 0)
14210 disp -= 0x100;
43234a1e
L
14211 if (vex.evex && shift > 0)
14212 disp <<= shift;
252b5132
RH
14213 break;
14214 case 2:
52b15da3 14215 disp = get32s ();
252b5132
RH
14216 break;
14217 }
14218
1bc60e56
L
14219 needindex = 0;
14220 needaddr32 = 0;
14221 if (havesib
14222 && !havebase
14223 && !haveindex
14224 && address_mode != mode_16bit)
14225 {
14226 if (address_mode == mode_64bit)
14227 {
14228 /* Display eiz instead of addr32. */
14229 needindex = addr32flag;
14230 needaddr32 = 1;
14231 }
14232 else
14233 {
14234 /* In 32-bit mode, we need index register to tell [offset]
14235 from [eiz*1 + offset]. */
14236 needindex = 1;
14237 }
14238 }
14239
20afcfb7
L
14240 havedisp = (havebase
14241 || needindex
14242 || (havesib && (haveindex || scale != 0)));
5d669648 14243
252b5132 14244 if (!intel_syntax)
82c18208 14245 if (modrm.mod != 0 || base == 5)
db6eb5be 14246 {
5d669648
L
14247 if (havedisp || riprel)
14248 print_displacement (scratchbuf, disp);
14249 else
14250 print_operand_value (scratchbuf, 1, disp);
db6eb5be 14251 oappend (scratchbuf);
52b15da3
JH
14252 if (riprel)
14253 {
14254 set_op (disp, 1);
28596323 14255 oappend (!addr32flag ? "(%rip)" : "(%eip)");
52b15da3 14256 }
db6eb5be 14257 }
2da11e11 14258
c1dc7af5 14259 if ((havebase || haveindex || needindex || needaddr32 || riprel)
7e8b059b 14260 && (bytemode != v_bnd_mode)
d276ec69 14261 && (bytemode != v_bndmk_mode)
9f79e886
JB
14262 && (bytemode != bnd_mode)
14263 && (bytemode != bnd_swap_mode))
87767711
JB
14264 used_prefixes |= PREFIX_ADDR;
14265
5d669648 14266 if (havedisp || (intel_syntax && riprel))
252b5132 14267 {
252b5132 14268 *obufp++ = open_char;
52b15da3 14269 if (intel_syntax && riprel)
185b1163
L
14270 {
14271 set_op (disp, 1);
28596323 14272 oappend (!addr32flag ? "rip" : "eip");
185b1163 14273 }
db6eb5be 14274 *obufp = '\0';
252b5132 14275 if (havebase)
7e8b059b 14276 oappend (address_mode == mode_64bit && !addr32flag
82c18208 14277 ? names64[rbase] : names32[rbase]);
252b5132
RH
14278 if (havesib)
14279 {
db51cc60
L
14280 /* ESP/RSP won't allow index. If base isn't ESP/RSP,
14281 print index to tell base + index from base. */
14282 if (scale != 0
20afcfb7 14283 || needindex
db51cc60
L
14284 || haveindex
14285 || (havebase && base != ESP_REG_NUM))
252b5132 14286 {
9306ca4a 14287 if (!intel_syntax || havebase)
db6eb5be 14288 {
9306ca4a
JB
14289 *obufp++ = separator_char;
14290 *obufp = '\0';
db6eb5be 14291 }
db51cc60 14292 if (haveindex)
7e8b059b 14293 oappend (address_mode == mode_64bit && !addr32flag
6c30d220 14294 ? indexes64[vindex] : indexes32[vindex]);
db51cc60 14295 else
7e8b059b 14296 oappend (address_mode == mode_64bit && !addr32flag
db51cc60
L
14297 ? index64 : index32);
14298
db6eb5be
AM
14299 *obufp++ = scale_char;
14300 *obufp = '\0';
14301 sprintf (scratchbuf, "%d", 1 << scale);
14302 oappend (scratchbuf);
14303 }
252b5132 14304 }
185b1163 14305 if (intel_syntax
82c18208 14306 && (disp || modrm.mod != 0 || base == 5))
3d456fa1 14307 {
db51cc60 14308 if (!havedisp || (bfd_signed_vma) disp >= 0)
3d456fa1
JB
14309 {
14310 *obufp++ = '+';
14311 *obufp = '\0';
14312 }
05203043 14313 else if (modrm.mod != 1 && disp != -disp)
3d456fa1
JB
14314 {
14315 *obufp++ = '-';
14316 *obufp = '\0';
14317 disp = - (bfd_signed_vma) disp;
14318 }
14319
db51cc60
L
14320 if (havedisp)
14321 print_displacement (scratchbuf, disp);
14322 else
14323 print_operand_value (scratchbuf, 1, disp);
3d456fa1
JB
14324 oappend (scratchbuf);
14325 }
252b5132
RH
14326
14327 *obufp++ = close_char;
db6eb5be 14328 *obufp = '\0';
252b5132
RH
14329 }
14330 else if (intel_syntax)
db6eb5be 14331 {
82c18208 14332 if (modrm.mod != 0 || base == 5)
db6eb5be 14333 {
285ca992 14334 if (!active_seg_prefix)
252b5132 14335 {
d708bcba 14336 oappend (names_seg[ds_reg - es_reg]);
252b5132
RH
14337 oappend (":");
14338 }
52b15da3 14339 print_operand_value (scratchbuf, 1, disp);
db6eb5be
AM
14340 oappend (scratchbuf);
14341 }
14342 }
252b5132
RH
14343 }
14344 else
f16cd0d5
L
14345 {
14346 /* 16 bit address mode */
14347 used_prefixes |= prefixes & PREFIX_ADDR;
7967e09e 14348 switch (modrm.mod)
252b5132
RH
14349 {
14350 case 0:
7967e09e 14351 if (modrm.rm == 6)
252b5132
RH
14352 {
14353 disp = get16 ();
14354 if ((disp & 0x8000) != 0)
14355 disp -= 0x10000;
14356 }
14357 break;
14358 case 1:
14359 FETCH_DATA (the_info, codep + 1);
14360 disp = *codep++;
14361 if ((disp & 0x80) != 0)
14362 disp -= 0x100;
65f3ed04
JB
14363 if (vex.evex && shift > 0)
14364 disp <<= shift;
252b5132
RH
14365 break;
14366 case 2:
14367 disp = get16 ();
14368 if ((disp & 0x8000) != 0)
14369 disp -= 0x10000;
14370 break;
14371 }
14372
14373 if (!intel_syntax)
7967e09e 14374 if (modrm.mod != 0 || modrm.rm == 6)
db6eb5be 14375 {
5d669648 14376 print_displacement (scratchbuf, disp);
db6eb5be
AM
14377 oappend (scratchbuf);
14378 }
252b5132 14379
7967e09e 14380 if (modrm.mod != 0 || modrm.rm != 6)
252b5132
RH
14381 {
14382 *obufp++ = open_char;
db6eb5be 14383 *obufp = '\0';
7967e09e 14384 oappend (index16[modrm.rm]);
5d669648
L
14385 if (intel_syntax
14386 && (disp || modrm.mod != 0 || modrm.rm == 6))
3d456fa1 14387 {
5d669648 14388 if ((bfd_signed_vma) disp >= 0)
3d456fa1
JB
14389 {
14390 *obufp++ = '+';
14391 *obufp = '\0';
14392 }
7967e09e 14393 else if (modrm.mod != 1)
3d456fa1
JB
14394 {
14395 *obufp++ = '-';
14396 *obufp = '\0';
14397 disp = - (bfd_signed_vma) disp;
14398 }
14399
5d669648 14400 print_displacement (scratchbuf, disp);
3d456fa1
JB
14401 oappend (scratchbuf);
14402 }
14403
db6eb5be
AM
14404 *obufp++ = close_char;
14405 *obufp = '\0';
252b5132 14406 }
3d456fa1
JB
14407 else if (intel_syntax)
14408 {
285ca992 14409 if (!active_seg_prefix)
3d456fa1
JB
14410 {
14411 oappend (names_seg[ds_reg - es_reg]);
14412 oappend (":");
14413 }
14414 print_operand_value (scratchbuf, 1, disp & 0xffff);
14415 oappend (scratchbuf);
14416 }
252b5132 14417 }
43234a1e
L
14418 if (vex.evex && vex.b
14419 && (bytemode == x_mode
90a915bf 14420 || bytemode == xmmq_mode
43234a1e
L
14421 || bytemode == evex_half_bcst_xmmq_mode))
14422 {
90a915bf
IT
14423 if (vex.w
14424 || bytemode == xmmq_mode
14425 || bytemode == evex_half_bcst_xmmq_mode)
b28d1bda
IT
14426 {
14427 switch (vex.length)
14428 {
14429 case 128:
14430 oappend ("{1to2}");
14431 break;
14432 case 256:
14433 oappend ("{1to4}");
14434 break;
14435 case 512:
14436 oappend ("{1to8}");
14437 break;
14438 default:
14439 abort ();
14440 }
14441 }
43234a1e 14442 else
b28d1bda
IT
14443 {
14444 switch (vex.length)
14445 {
14446 case 128:
14447 oappend ("{1to4}");
14448 break;
14449 case 256:
14450 oappend ("{1to8}");
14451 break;
14452 case 512:
14453 oappend ("{1to16}");
14454 break;
14455 default:
14456 abort ();
14457 }
14458 }
43234a1e 14459 }
252b5132
RH
14460}
14461
c0f3af97 14462static void
8b3f93e7 14463OP_E (int bytemode, int sizeflag)
c0f3af97
L
14464{
14465 /* Skip mod/rm byte. */
14466 MODRM_CHECK;
14467 codep++;
14468
14469 if (modrm.mod == 3)
14470 OP_E_register (bytemode, sizeflag);
14471 else
c1e679ec 14472 OP_E_memory (bytemode, sizeflag);
c0f3af97
L
14473}
14474
252b5132 14475static void
26ca5450 14476OP_G (int bytemode, int sizeflag)
252b5132 14477{
52b15da3 14478 int add = 0;
c0a30a9f 14479 const char **names;
161a04f6
L
14480 USED_REX (REX_R);
14481 if (rex & REX_R)
52b15da3 14482 add += 8;
252b5132
RH
14483 switch (bytemode)
14484 {
14485 case b_mode:
52b15da3
JH
14486 USED_REX (0);
14487 if (rex)
7967e09e 14488 oappend (names8rex[modrm.reg + add]);
52b15da3 14489 else
7967e09e 14490 oappend (names8[modrm.reg + add]);
252b5132
RH
14491 break;
14492 case w_mode:
7967e09e 14493 oappend (names16[modrm.reg + add]);
252b5132
RH
14494 break;
14495 case d_mode:
1ba585e8
IT
14496 case db_mode:
14497 case dw_mode:
7967e09e 14498 oappend (names32[modrm.reg + add]);
52b15da3
JH
14499 break;
14500 case q_mode:
7967e09e 14501 oappend (names64[modrm.reg + add]);
252b5132 14502 break;
7e8b059b 14503 case bnd_mode:
0d96e4df
L
14504 if (modrm.reg > 0x3)
14505 {
14506 oappend ("(bad)");
14507 return;
14508 }
7e8b059b
L
14509 oappend (names_bnd[modrm.reg]);
14510 break;
252b5132 14511 case v_mode:
9306ca4a 14512 case dq_mode:
42903f7f
L
14513 case dqb_mode:
14514 case dqd_mode:
9306ca4a 14515 case dqw_mode:
bc31405e 14516 case movsxd_mode:
161a04f6
L
14517 USED_REX (REX_W);
14518 if (rex & REX_W)
7967e09e 14519 oappend (names64[modrm.reg + add]);
252b5132 14520 else
f16cd0d5 14521 {
bc31405e
L
14522 if ((sizeflag & DFLAG)
14523 || (bytemode != v_mode && bytemode != movsxd_mode))
f16cd0d5
L
14524 oappend (names32[modrm.reg + add]);
14525 else
14526 oappend (names16[modrm.reg + add]);
14527 used_prefixes |= (prefixes & PREFIX_DATA);
14528 }
252b5132 14529 break;
c0a30a9f
L
14530 case va_mode:
14531 names = (address_mode == mode_64bit
14532 ? names64 : names32);
14533 if (!(prefixes & PREFIX_ADDR))
14534 {
14535 if (address_mode == mode_16bit)
14536 names = names16;
14537 }
14538 else
14539 {
14540 /* Remove "addr16/addr32". */
14541 all_prefixes[last_addr_prefix] = 0;
14542 names = (address_mode != mode_32bit
14543 ? names32 : names16);
14544 used_prefixes |= PREFIX_ADDR;
14545 }
14546 oappend (names[modrm.reg + add]);
14547 break;
90700ea2 14548 case m_mode:
cb712a9e 14549 if (address_mode == mode_64bit)
7967e09e 14550 oappend (names64[modrm.reg + add]);
90700ea2 14551 else
7967e09e 14552 oappend (names32[modrm.reg + add]);
90700ea2 14553 break;
1ba585e8 14554 case mask_bd_mode:
43234a1e 14555 case mask_mode:
9889cbb1
L
14556 if ((modrm.reg + add) > 0x7)
14557 {
14558 oappend ("(bad)");
14559 return;
14560 }
43234a1e
L
14561 oappend (names_mask[modrm.reg + add]);
14562 break;
252b5132
RH
14563 default:
14564 oappend (INTERNAL_DISASSEMBLER_ERROR);
14565 break;
14566 }
14567}
14568
52b15da3 14569static bfd_vma
26ca5450 14570get64 (void)
52b15da3 14571{
5dd0794d 14572 bfd_vma x;
52b15da3 14573#ifdef BFD64
5dd0794d
AM
14574 unsigned int a;
14575 unsigned int b;
14576
52b15da3
JH
14577 FETCH_DATA (the_info, codep + 8);
14578 a = *codep++ & 0xff;
14579 a |= (*codep++ & 0xff) << 8;
14580 a |= (*codep++ & 0xff) << 16;
070fe95d 14581 a |= (*codep++ & 0xffu) << 24;
5dd0794d 14582 b = *codep++ & 0xff;
52b15da3
JH
14583 b |= (*codep++ & 0xff) << 8;
14584 b |= (*codep++ & 0xff) << 16;
070fe95d 14585 b |= (*codep++ & 0xffu) << 24;
52b15da3
JH
14586 x = a + ((bfd_vma) b << 32);
14587#else
6608db57 14588 abort ();
5dd0794d 14589 x = 0;
52b15da3
JH
14590#endif
14591 return x;
14592}
14593
14594static bfd_signed_vma
26ca5450 14595get32 (void)
252b5132 14596{
52b15da3 14597 bfd_signed_vma x = 0;
252b5132
RH
14598
14599 FETCH_DATA (the_info, codep + 4);
52b15da3
JH
14600 x = *codep++ & (bfd_signed_vma) 0xff;
14601 x |= (*codep++ & (bfd_signed_vma) 0xff) << 8;
14602 x |= (*codep++ & (bfd_signed_vma) 0xff) << 16;
14603 x |= (*codep++ & (bfd_signed_vma) 0xff) << 24;
14604 return x;
14605}
14606
14607static bfd_signed_vma
26ca5450 14608get32s (void)
52b15da3
JH
14609{
14610 bfd_signed_vma x = 0;
14611
14612 FETCH_DATA (the_info, codep + 4);
14613 x = *codep++ & (bfd_signed_vma) 0xff;
14614 x |= (*codep++ & (bfd_signed_vma) 0xff) << 8;
14615 x |= (*codep++ & (bfd_signed_vma) 0xff) << 16;
14616 x |= (*codep++ & (bfd_signed_vma) 0xff) << 24;
14617
14618 x = (x ^ ((bfd_signed_vma) 1 << 31)) - ((bfd_signed_vma) 1 << 31);
14619
252b5132
RH
14620 return x;
14621}
14622
14623static int
26ca5450 14624get16 (void)
252b5132
RH
14625{
14626 int x = 0;
14627
14628 FETCH_DATA (the_info, codep + 2);
14629 x = *codep++ & 0xff;
14630 x |= (*codep++ & 0xff) << 8;
14631 return x;
14632}
14633
14634static void
26ca5450 14635set_op (bfd_vma op, int riprel)
252b5132
RH
14636{
14637 op_index[op_ad] = op_ad;
cb712a9e 14638 if (address_mode == mode_64bit)
7081ff04
AJ
14639 {
14640 op_address[op_ad] = op;
14641 op_riprel[op_ad] = riprel;
14642 }
14643 else
14644 {
14645 /* Mask to get a 32-bit address. */
14646 op_address[op_ad] = op & 0xffffffff;
14647 op_riprel[op_ad] = riprel & 0xffffffff;
14648 }
252b5132
RH
14649}
14650
14651static void
26ca5450 14652OP_REG (int code, int sizeflag)
252b5132 14653{
2da11e11 14654 const char *s;
9b60702d 14655 int add;
de882298
RM
14656
14657 switch (code)
14658 {
14659 case es_reg: case ss_reg: case cs_reg:
14660 case ds_reg: case fs_reg: case gs_reg:
14661 oappend (names_seg[code - es_reg]);
14662 return;
14663 }
14664
161a04f6
L
14665 USED_REX (REX_B);
14666 if (rex & REX_B)
52b15da3 14667 add = 8;
9b60702d
L
14668 else
14669 add = 0;
52b15da3
JH
14670
14671 switch (code)
14672 {
52b15da3
JH
14673 case ax_reg: case cx_reg: case dx_reg: case bx_reg:
14674 case sp_reg: case bp_reg: case si_reg: case di_reg:
14675 s = names16[code - ax_reg + add];
14676 break;
52b15da3
JH
14677 case al_reg: case ah_reg: case cl_reg: case ch_reg:
14678 case dl_reg: case dh_reg: case bl_reg: case bh_reg:
14679 USED_REX (0);
14680 if (rex)
14681 s = names8rex[code - al_reg + add];
14682 else
14683 s = names8[code - al_reg];
14684 break;
6439fc28
AM
14685 case rAX_reg: case rCX_reg: case rDX_reg: case rBX_reg:
14686 case rSP_reg: case rBP_reg: case rSI_reg: case rDI_reg:
7bb15c6f 14687 if (address_mode == mode_64bit
6c067bbb 14688 && ((sizeflag & DFLAG) || (rex & REX_W)))
6439fc28
AM
14689 {
14690 s = names64[code - rAX_reg + add];
14691 break;
14692 }
14693 code += eAX_reg - rAX_reg;
6608db57 14694 /* Fall through. */
52b15da3
JH
14695 case eAX_reg: case eCX_reg: case eDX_reg: case eBX_reg:
14696 case eSP_reg: case eBP_reg: case eSI_reg: case eDI_reg:
161a04f6
L
14697 USED_REX (REX_W);
14698 if (rex & REX_W)
52b15da3 14699 s = names64[code - eAX_reg + add];
52b15da3 14700 else
f16cd0d5
L
14701 {
14702 if (sizeflag & DFLAG)
14703 s = names32[code - eAX_reg + add];
14704 else
14705 s = names16[code - eAX_reg + add];
14706 used_prefixes |= (prefixes & PREFIX_DATA);
14707 }
52b15da3 14708 break;
52b15da3
JH
14709 default:
14710 s = INTERNAL_DISASSEMBLER_ERROR;
14711 break;
14712 }
14713 oappend (s);
14714}
14715
14716static void
26ca5450 14717OP_IMREG (int code, int sizeflag)
52b15da3
JH
14718{
14719 const char *s;
252b5132
RH
14720
14721 switch (code)
14722 {
14723 case indir_dx_reg:
d708bcba 14724 if (intel_syntax)
52fd6d94 14725 s = "dx";
d708bcba 14726 else
db6eb5be 14727 s = "(%dx)";
252b5132
RH
14728 break;
14729 case ax_reg: case cx_reg: case dx_reg: case bx_reg:
14730 case sp_reg: case bp_reg: case si_reg: case di_reg:
14731 s = names16[code - ax_reg];
14732 break;
14733 case es_reg: case ss_reg: case cs_reg:
14734 case ds_reg: case fs_reg: case gs_reg:
14735 s = names_seg[code - es_reg];
14736 break;
14737 case al_reg: case ah_reg: case cl_reg: case ch_reg:
14738 case dl_reg: case dh_reg: case bl_reg: case bh_reg:
52b15da3
JH
14739 USED_REX (0);
14740 if (rex)
14741 s = names8rex[code - al_reg];
14742 else
14743 s = names8[code - al_reg];
252b5132
RH
14744 break;
14745 case eAX_reg: case eCX_reg: case eDX_reg: case eBX_reg:
14746 case eSP_reg: case eBP_reg: case eSI_reg: case eDI_reg:
161a04f6
L
14747 USED_REX (REX_W);
14748 if (rex & REX_W)
52b15da3 14749 s = names64[code - eAX_reg];
252b5132 14750 else
f16cd0d5
L
14751 {
14752 if (sizeflag & DFLAG)
14753 s = names32[code - eAX_reg];
14754 else
14755 s = names16[code - eAX_reg];
14756 used_prefixes |= (prefixes & PREFIX_DATA);
14757 }
252b5132 14758 break;
52fd6d94 14759 case z_mode_ax_reg:
161a04f6 14760 if ((rex & REX_W) || (sizeflag & DFLAG))
52fd6d94
JB
14761 s = *names32;
14762 else
14763 s = *names16;
161a04f6 14764 if (!(rex & REX_W))
52fd6d94
JB
14765 used_prefixes |= (prefixes & PREFIX_DATA);
14766 break;
252b5132
RH
14767 default:
14768 s = INTERNAL_DISASSEMBLER_ERROR;
14769 break;
14770 }
14771 oappend (s);
14772}
14773
14774static void
26ca5450 14775OP_I (int bytemode, int sizeflag)
252b5132 14776{
52b15da3
JH
14777 bfd_signed_vma op;
14778 bfd_signed_vma mask = -1;
252b5132
RH
14779
14780 switch (bytemode)
14781 {
14782 case b_mode:
14783 FETCH_DATA (the_info, codep + 1);
52b15da3
JH
14784 op = *codep++;
14785 mask = 0xff;
14786 break;
252b5132 14787 case v_mode:
161a04f6
L
14788 USED_REX (REX_W);
14789 if (rex & REX_W)
52b15da3 14790 op = get32s ();
252b5132 14791 else
52b15da3 14792 {
f16cd0d5
L
14793 if (sizeflag & DFLAG)
14794 {
14795 op = get32 ();
14796 mask = 0xffffffff;
14797 }
14798 else
14799 {
14800 op = get16 ();
14801 mask = 0xfffff;
14802 }
14803 used_prefixes |= (prefixes & PREFIX_DATA);
52b15da3 14804 }
252b5132 14805 break;
c1dc7af5
JB
14806 case d_mode:
14807 mask = 0xffffffff;
14808 op = get32 ();
14809 break;
252b5132 14810 case w_mode:
52b15da3 14811 mask = 0xfffff;
252b5132
RH
14812 op = get16 ();
14813 break;
9306ca4a
JB
14814 case const_1_mode:
14815 if (intel_syntax)
6c067bbb 14816 oappend ("1");
9306ca4a 14817 return;
252b5132
RH
14818 default:
14819 oappend (INTERNAL_DISASSEMBLER_ERROR);
14820 return;
14821 }
14822
52b15da3
JH
14823 op &= mask;
14824 scratchbuf[0] = '$';
d708bcba 14825 print_operand_value (scratchbuf + 1, 1, op);
9ce09ba2 14826 oappend_maybe_intel (scratchbuf);
52b15da3
JH
14827 scratchbuf[0] = '\0';
14828}
14829
14830static void
26ca5450 14831OP_I64 (int bytemode, int sizeflag)
52b15da3 14832{
a280ab8e 14833 if (bytemode != v_mode || address_mode != mode_64bit || !(rex & REX_W))
6439fc28
AM
14834 {
14835 OP_I (bytemode, sizeflag);
14836 return;
14837 }
14838
a280ab8e 14839 USED_REX (REX_W);
52b15da3 14840
52b15da3 14841 scratchbuf[0] = '$';
a280ab8e 14842 print_operand_value (scratchbuf + 1, 1, get64 ());
9ce09ba2 14843 oappend_maybe_intel (scratchbuf);
252b5132
RH
14844 scratchbuf[0] = '\0';
14845}
14846
14847static void
26ca5450 14848OP_sI (int bytemode, int sizeflag)
252b5132 14849{
52b15da3 14850 bfd_signed_vma op;
252b5132
RH
14851
14852 switch (bytemode)
14853 {
14854 case b_mode:
e3949f17 14855 case b_T_mode:
252b5132
RH
14856 FETCH_DATA (the_info, codep + 1);
14857 op = *codep++;
14858 if ((op & 0x80) != 0)
14859 op -= 0x100;
e3949f17
L
14860 if (bytemode == b_T_mode)
14861 {
14862 if (address_mode != mode_64bit
7bb15c6f 14863 || !((sizeflag & DFLAG) || (rex & REX_W)))
e3949f17 14864 {
6c067bbb
RM
14865 /* The operand-size prefix is overridden by a REX prefix. */
14866 if ((sizeflag & DFLAG) || (rex & REX_W))
e3949f17
L
14867 op &= 0xffffffff;
14868 else
14869 op &= 0xffff;
14870 }
14871 }
14872 else
14873 {
14874 if (!(rex & REX_W))
14875 {
14876 if (sizeflag & DFLAG)
14877 op &= 0xffffffff;
14878 else
14879 op &= 0xffff;
14880 }
14881 }
252b5132
RH
14882 break;
14883 case v_mode:
7bb15c6f
RM
14884 /* The operand-size prefix is overridden by a REX prefix. */
14885 if ((sizeflag & DFLAG) || (rex & REX_W))
52b15da3 14886 op = get32s ();
252b5132 14887 else
d9e3625e 14888 op = get16 ();
252b5132
RH
14889 break;
14890 default:
14891 oappend (INTERNAL_DISASSEMBLER_ERROR);
14892 return;
14893 }
52b15da3
JH
14894
14895 scratchbuf[0] = '$';
14896 print_operand_value (scratchbuf + 1, 1, op);
9ce09ba2 14897 oappend_maybe_intel (scratchbuf);
252b5132
RH
14898}
14899
14900static void
26ca5450 14901OP_J (int bytemode, int sizeflag)
252b5132 14902{
52b15da3 14903 bfd_vma disp;
7081ff04 14904 bfd_vma mask = -1;
65ca155d 14905 bfd_vma segment = 0;
252b5132
RH
14906
14907 switch (bytemode)
14908 {
14909 case b_mode:
14910 FETCH_DATA (the_info, codep + 1);
14911 disp = *codep++;
14912 if ((disp & 0x80) != 0)
14913 disp -= 0x100;
14914 break;
14915 case v_mode:
d835a58b 14916 if (isa64 != intel64)
376cd056 14917 case dqw_mode:
5db04b09
L
14918 USED_REX (REX_W);
14919 if ((sizeflag & DFLAG)
14920 || (address_mode == mode_64bit
d835a58b 14921 && ((isa64 == intel64 && bytemode != dqw_mode)
376cd056 14922 || (rex & REX_W))))
52b15da3 14923 disp = get32s ();
252b5132
RH
14924 else
14925 {
14926 disp = get16 ();
206717e8
L
14927 if ((disp & 0x8000) != 0)
14928 disp -= 0x10000;
65ca155d
L
14929 /* In 16bit mode, address is wrapped around at 64k within
14930 the same segment. Otherwise, a data16 prefix on a jump
14931 instruction means that the pc is masked to 16 bits after
14932 the displacement is added! */
14933 mask = 0xffff;
14934 if ((prefixes & PREFIX_DATA) == 0)
4fd7268a 14935 segment = ((start_pc + (codep - start_codep))
65ca155d 14936 & ~((bfd_vma) 0xffff));
252b5132 14937 }
5db04b09 14938 if (address_mode != mode_64bit
d835a58b 14939 || (isa64 != intel64 && !(rex & REX_W)))
f16cd0d5 14940 used_prefixes |= (prefixes & PREFIX_DATA);
252b5132
RH
14941 break;
14942 default:
14943 oappend (INTERNAL_DISASSEMBLER_ERROR);
14944 return;
14945 }
42d5f9c6 14946 disp = ((start_pc + (codep - start_codep) + disp) & mask) | segment;
52b15da3
JH
14947 set_op (disp, 0);
14948 print_operand_value (scratchbuf, 1, disp);
252b5132
RH
14949 oappend (scratchbuf);
14950}
14951
252b5132 14952static void
ed7841b3 14953OP_SEG (int bytemode, int sizeflag)
252b5132 14954{
ed7841b3 14955 if (bytemode == w_mode)
7967e09e 14956 oappend (names_seg[modrm.reg]);
ed7841b3 14957 else
7967e09e 14958 OP_E (modrm.mod == 3 ? bytemode : w_mode, sizeflag);
252b5132
RH
14959}
14960
14961static void
26ca5450 14962OP_DIR (int dummy ATTRIBUTE_UNUSED, int sizeflag)
252b5132
RH
14963{
14964 int seg, offset;
14965
c608c12e 14966 if (sizeflag & DFLAG)
252b5132 14967 {
c608c12e
AM
14968 offset = get32 ();
14969 seg = get16 ();
252b5132 14970 }
c608c12e
AM
14971 else
14972 {
14973 offset = get16 ();
14974 seg = get16 ();
14975 }
7d421014 14976 used_prefixes |= (prefixes & PREFIX_DATA);
d708bcba 14977 if (intel_syntax)
3f31e633 14978 sprintf (scratchbuf, "0x%x:0x%x", seg, offset);
d708bcba
AM
14979 else
14980 sprintf (scratchbuf, "$0x%x,$0x%x", seg, offset);
c608c12e 14981 oappend (scratchbuf);
252b5132
RH
14982}
14983
252b5132 14984static void
3f31e633 14985OP_OFF (int bytemode, int sizeflag)
252b5132 14986{
52b15da3 14987 bfd_vma off;
252b5132 14988
3f31e633
JB
14989 if (intel_syntax && (sizeflag & SUFFIX_ALWAYS))
14990 intel_operand_size (bytemode, sizeflag);
252b5132
RH
14991 append_seg ();
14992
cb712a9e 14993 if ((sizeflag & AFLAG) || address_mode == mode_64bit)
252b5132
RH
14994 off = get32 ();
14995 else
14996 off = get16 ();
14997
14998 if (intel_syntax)
14999 {
285ca992 15000 if (!active_seg_prefix)
252b5132 15001 {
d708bcba 15002 oappend (names_seg[ds_reg - es_reg]);
252b5132
RH
15003 oappend (":");
15004 }
15005 }
52b15da3
JH
15006 print_operand_value (scratchbuf, 1, off);
15007 oappend (scratchbuf);
15008}
6439fc28 15009
52b15da3 15010static void
3f31e633 15011OP_OFF64 (int bytemode, int sizeflag)
52b15da3
JH
15012{
15013 bfd_vma off;
15014
539e75ad
L
15015 if (address_mode != mode_64bit
15016 || (prefixes & PREFIX_ADDR))
6439fc28
AM
15017 {
15018 OP_OFF (bytemode, sizeflag);
15019 return;
15020 }
15021
3f31e633
JB
15022 if (intel_syntax && (sizeflag & SUFFIX_ALWAYS))
15023 intel_operand_size (bytemode, sizeflag);
52b15da3
JH
15024 append_seg ();
15025
6608db57 15026 off = get64 ();
52b15da3
JH
15027
15028 if (intel_syntax)
15029 {
285ca992 15030 if (!active_seg_prefix)
52b15da3 15031 {
d708bcba 15032 oappend (names_seg[ds_reg - es_reg]);
52b15da3
JH
15033 oappend (":");
15034 }
15035 }
15036 print_operand_value (scratchbuf, 1, off);
252b5132
RH
15037 oappend (scratchbuf);
15038}
15039
15040static void
26ca5450 15041ptr_reg (int code, int sizeflag)
252b5132 15042{
2da11e11 15043 const char *s;
d708bcba 15044
1d9f512f 15045 *obufp++ = open_char;
20f0a1fc 15046 used_prefixes |= (prefixes & PREFIX_ADDR);
cb712a9e 15047 if (address_mode == mode_64bit)
c1a64871
JH
15048 {
15049 if (!(sizeflag & AFLAG))
db6eb5be 15050 s = names32[code - eAX_reg];
c1a64871 15051 else
db6eb5be 15052 s = names64[code - eAX_reg];
c1a64871 15053 }
52b15da3 15054 else if (sizeflag & AFLAG)
252b5132
RH
15055 s = names32[code - eAX_reg];
15056 else
15057 s = names16[code - eAX_reg];
15058 oappend (s);
1d9f512f
AM
15059 *obufp++ = close_char;
15060 *obufp = 0;
252b5132
RH
15061}
15062
15063static void
26ca5450 15064OP_ESreg (int code, int sizeflag)
252b5132 15065{
9306ca4a 15066 if (intel_syntax)
52fd6d94
JB
15067 {
15068 switch (codep[-1])
15069 {
15070 case 0x6d: /* insw/insl */
15071 intel_operand_size (z_mode, sizeflag);
15072 break;
15073 case 0xa5: /* movsw/movsl/movsq */
15074 case 0xa7: /* cmpsw/cmpsl/cmpsq */
15075 case 0xab: /* stosw/stosl */
15076 case 0xaf: /* scasw/scasl */
15077 intel_operand_size (v_mode, sizeflag);
15078 break;
15079 default:
15080 intel_operand_size (b_mode, sizeflag);
15081 }
15082 }
9ce09ba2 15083 oappend_maybe_intel ("%es:");
252b5132
RH
15084 ptr_reg (code, sizeflag);
15085}
15086
15087static void
26ca5450 15088OP_DSreg (int code, int sizeflag)
252b5132 15089{
9306ca4a 15090 if (intel_syntax)
52fd6d94
JB
15091 {
15092 switch (codep[-1])
15093 {
15094 case 0x6f: /* outsw/outsl */
15095 intel_operand_size (z_mode, sizeflag);
15096 break;
15097 case 0xa5: /* movsw/movsl/movsq */
15098 case 0xa7: /* cmpsw/cmpsl/cmpsq */
15099 case 0xad: /* lodsw/lodsl/lodsq */
15100 intel_operand_size (v_mode, sizeflag);
15101 break;
15102 default:
15103 intel_operand_size (b_mode, sizeflag);
15104 }
15105 }
285ca992
L
15106 /* Set active_seg_prefix to PREFIX_DS if it is unset so that the
15107 default segment register DS is printed. */
15108 if (!active_seg_prefix)
15109 active_seg_prefix = PREFIX_DS;
6608db57 15110 append_seg ();
252b5132
RH
15111 ptr_reg (code, sizeflag);
15112}
15113
252b5132 15114static void
26ca5450 15115OP_C (int dummy ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132 15116{
9b60702d 15117 int add;
161a04f6 15118 if (rex & REX_R)
c4a530c5 15119 {
161a04f6 15120 USED_REX (REX_R);
c4a530c5
JB
15121 add = 8;
15122 }
cb712a9e 15123 else if (address_mode != mode_64bit && (prefixes & PREFIX_LOCK))
c4a530c5 15124 {
f16cd0d5 15125 all_prefixes[last_lock_prefix] = 0;
c4a530c5
JB
15126 used_prefixes |= PREFIX_LOCK;
15127 add = 8;
15128 }
9b60702d
L
15129 else
15130 add = 0;
7967e09e 15131 sprintf (scratchbuf, "%%cr%d", modrm.reg + add);
9ce09ba2 15132 oappend_maybe_intel (scratchbuf);
252b5132
RH
15133}
15134
252b5132 15135static void
26ca5450 15136OP_D (int dummy ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132 15137{
9b60702d 15138 int add;
161a04f6
L
15139 USED_REX (REX_R);
15140 if (rex & REX_R)
52b15da3 15141 add = 8;
9b60702d
L
15142 else
15143 add = 0;
d708bcba 15144 if (intel_syntax)
7967e09e 15145 sprintf (scratchbuf, "db%d", modrm.reg + add);
d708bcba 15146 else
7967e09e 15147 sprintf (scratchbuf, "%%db%d", modrm.reg + add);
252b5132
RH
15148 oappend (scratchbuf);
15149}
15150
252b5132 15151static void
26ca5450 15152OP_T (int dummy ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132 15153{
7967e09e 15154 sprintf (scratchbuf, "%%tr%d", modrm.reg);
9ce09ba2 15155 oappend_maybe_intel (scratchbuf);
252b5132
RH
15156}
15157
15158static void
6f74c397 15159OP_R (int bytemode, int sizeflag)
252b5132 15160{
68f34464
L
15161 /* Skip mod/rm byte. */
15162 MODRM_CHECK;
15163 codep++;
15164 OP_E_register (bytemode, sizeflag);
252b5132
RH
15165}
15166
15167static void
26ca5450 15168OP_MMX (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132 15169{
b9733481
L
15170 int reg = modrm.reg;
15171 const char **names;
15172
041bd2e0
JH
15173 used_prefixes |= (prefixes & PREFIX_DATA);
15174 if (prefixes & PREFIX_DATA)
20f0a1fc 15175 {
b9733481 15176 names = names_xmm;
161a04f6
L
15177 USED_REX (REX_R);
15178 if (rex & REX_R)
b9733481 15179 reg += 8;
20f0a1fc 15180 }
041bd2e0 15181 else
b9733481
L
15182 names = names_mm;
15183 oappend (names[reg]);
252b5132
RH
15184}
15185
c608c12e 15186static void
c0f3af97 15187OP_XMM (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
c608c12e 15188{
b9733481
L
15189 int reg = modrm.reg;
15190 const char **names;
15191
161a04f6
L
15192 USED_REX (REX_R);
15193 if (rex & REX_R)
b9733481 15194 reg += 8;
43234a1e
L
15195 if (vex.evex)
15196 {
15197 if (!vex.r)
15198 reg += 16;
15199 }
15200
539f890d
L
15201 if (need_vex
15202 && bytemode != xmm_mode
43234a1e
L
15203 && bytemode != xmmq_mode
15204 && bytemode != evex_half_bcst_xmmq_mode
15205 && bytemode != ymm_mode
539f890d 15206 && bytemode != scalar_mode)
c0f3af97
L
15207 {
15208 switch (vex.length)
15209 {
15210 case 128:
b9733481 15211 names = names_xmm;
c0f3af97
L
15212 break;
15213 case 256:
5fc35d96
IT
15214 if (vex.w
15215 || (bytemode != vex_vsib_q_w_dq_mode
15216 && bytemode != vex_vsib_q_w_d_mode))
6c30d220
L
15217 names = names_ymm;
15218 else
15219 names = names_xmm;
c0f3af97 15220 break;
43234a1e
L
15221 case 512:
15222 names = names_zmm;
15223 break;
c0f3af97
L
15224 default:
15225 abort ();
15226 }
15227 }
43234a1e
L
15228 else if (bytemode == xmmq_mode
15229 || bytemode == evex_half_bcst_xmmq_mode)
15230 {
15231 switch (vex.length)
15232 {
15233 case 128:
15234 case 256:
15235 names = names_xmm;
15236 break;
15237 case 512:
15238 names = names_ymm;
15239 break;
15240 default:
15241 abort ();
15242 }
15243 }
15244 else if (bytemode == ymm_mode)
15245 names = names_ymm;
c0f3af97 15246 else
b9733481
L
15247 names = names_xmm;
15248 oappend (names[reg]);
c608c12e
AM
15249}
15250
252b5132 15251static void
26ca5450 15252OP_EM (int bytemode, int sizeflag)
252b5132 15253{
b9733481
L
15254 int reg;
15255 const char **names;
15256
7967e09e 15257 if (modrm.mod != 3)
252b5132 15258 {
b6169b20
L
15259 if (intel_syntax
15260 && (bytemode == v_mode || bytemode == v_swap_mode))
9306ca4a
JB
15261 {
15262 bytemode = (prefixes & PREFIX_DATA) ? x_mode : q_mode;
15263 used_prefixes |= (prefixes & PREFIX_DATA);
6c067bbb 15264 }
252b5132
RH
15265 OP_E (bytemode, sizeflag);
15266 return;
15267 }
15268
b6169b20
L
15269 if ((sizeflag & SUFFIX_ALWAYS) && bytemode == v_swap_mode)
15270 swap_operand ();
15271
6608db57 15272 /* Skip mod/rm byte. */
4bba6815 15273 MODRM_CHECK;
252b5132 15274 codep++;
041bd2e0 15275 used_prefixes |= (prefixes & PREFIX_DATA);
b9733481 15276 reg = modrm.rm;
041bd2e0 15277 if (prefixes & PREFIX_DATA)
20f0a1fc 15278 {
b9733481 15279 names = names_xmm;
161a04f6
L
15280 USED_REX (REX_B);
15281 if (rex & REX_B)
b9733481 15282 reg += 8;
20f0a1fc 15283 }
041bd2e0 15284 else
b9733481
L
15285 names = names_mm;
15286 oappend (names[reg]);
252b5132
RH
15287}
15288
246c51aa
L
15289/* cvt* are the only instructions in sse2 which have
15290 both SSE and MMX operands and also have 0x66 prefix
15291 in their opcode. 0x66 was originally used to differentiate
15292 between SSE and MMX instruction(operands). So we have to handle the
4d9567e0
MM
15293 cvt* separately using OP_EMC and OP_MXC */
15294static void
15295OP_EMC (int bytemode, int sizeflag)
15296{
7967e09e 15297 if (modrm.mod != 3)
4d9567e0
MM
15298 {
15299 if (intel_syntax && bytemode == v_mode)
15300 {
15301 bytemode = (prefixes & PREFIX_DATA) ? x_mode : q_mode;
15302 used_prefixes |= (prefixes & PREFIX_DATA);
6c067bbb 15303 }
4d9567e0
MM
15304 OP_E (bytemode, sizeflag);
15305 return;
15306 }
246c51aa 15307
4d9567e0
MM
15308 /* Skip mod/rm byte. */
15309 MODRM_CHECK;
15310 codep++;
15311 used_prefixes |= (prefixes & PREFIX_DATA);
b9733481 15312 oappend (names_mm[modrm.rm]);
4d9567e0
MM
15313}
15314
15315static void
15316OP_MXC (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
15317{
15318 used_prefixes |= (prefixes & PREFIX_DATA);
b9733481 15319 oappend (names_mm[modrm.reg]);
4d9567e0
MM
15320}
15321
c608c12e 15322static void
26ca5450 15323OP_EX (int bytemode, int sizeflag)
c608c12e 15324{
b9733481
L
15325 int reg;
15326 const char **names;
d6f574e0
L
15327
15328 /* Skip mod/rm byte. */
15329 MODRM_CHECK;
15330 codep++;
15331
7967e09e 15332 if (modrm.mod != 3)
c608c12e 15333 {
c1e679ec 15334 OP_E_memory (bytemode, sizeflag);
c608c12e
AM
15335 return;
15336 }
d6f574e0 15337
b9733481 15338 reg = modrm.rm;
161a04f6
L
15339 USED_REX (REX_B);
15340 if (rex & REX_B)
b9733481 15341 reg += 8;
43234a1e
L
15342 if (vex.evex)
15343 {
15344 USED_REX (REX_X);
15345 if ((rex & REX_X))
15346 reg += 16;
15347 }
c608c12e 15348
b6169b20 15349 if ((sizeflag & SUFFIX_ALWAYS)
fa99fab2
L
15350 && (bytemode == x_swap_mode
15351 || bytemode == d_swap_mode
7bb15c6f 15352 || bytemode == d_scalar_swap_mode
539f890d
L
15353 || bytemode == q_swap_mode
15354 || bytemode == q_scalar_swap_mode))
b6169b20
L
15355 swap_operand ();
15356
c0f3af97
L
15357 if (need_vex
15358 && bytemode != xmm_mode
6c30d220
L
15359 && bytemode != xmmdw_mode
15360 && bytemode != xmmqd_mode
15361 && bytemode != xmm_mb_mode
15362 && bytemode != xmm_mw_mode
15363 && bytemode != xmm_md_mode
15364 && bytemode != xmm_mq_mode
539f890d 15365 && bytemode != xmmq_mode
43234a1e
L
15366 && bytemode != evex_half_bcst_xmmq_mode
15367 && bytemode != ymm_mode
539f890d 15368 && bytemode != d_scalar_mode
7bb15c6f 15369 && bytemode != d_scalar_swap_mode
539f890d 15370 && bytemode != q_scalar_mode
1c480963
L
15371 && bytemode != q_scalar_swap_mode
15372 && bytemode != vex_scalar_w_dq_mode)
c0f3af97
L
15373 {
15374 switch (vex.length)
15375 {
15376 case 128:
b9733481 15377 names = names_xmm;
c0f3af97
L
15378 break;
15379 case 256:
b9733481 15380 names = names_ymm;
c0f3af97 15381 break;
43234a1e
L
15382 case 512:
15383 names = names_zmm;
15384 break;
c0f3af97
L
15385 default:
15386 abort ();
15387 }
15388 }
43234a1e
L
15389 else if (bytemode == xmmq_mode
15390 || bytemode == evex_half_bcst_xmmq_mode)
15391 {
15392 switch (vex.length)
15393 {
15394 case 128:
15395 case 256:
15396 names = names_xmm;
15397 break;
15398 case 512:
15399 names = names_ymm;
15400 break;
15401 default:
15402 abort ();
15403 }
15404 }
15405 else if (bytemode == ymm_mode)
15406 names = names_ymm;
c0f3af97 15407 else
b9733481
L
15408 names = names_xmm;
15409 oappend (names[reg]);
c608c12e
AM
15410}
15411
252b5132 15412static void
26ca5450 15413OP_MS (int bytemode, int sizeflag)
252b5132 15414{
7967e09e 15415 if (modrm.mod == 3)
2da11e11
AM
15416 OP_EM (bytemode, sizeflag);
15417 else
6608db57 15418 BadOp ();
252b5132
RH
15419}
15420
992aaec9 15421static void
26ca5450 15422OP_XS (int bytemode, int sizeflag)
992aaec9 15423{
7967e09e 15424 if (modrm.mod == 3)
992aaec9
AM
15425 OP_EX (bytemode, sizeflag);
15426 else
6608db57 15427 BadOp ();
992aaec9
AM
15428}
15429
cc0ec051
AM
15430static void
15431OP_M (int bytemode, int sizeflag)
15432{
7967e09e 15433 if (modrm.mod == 3)
75413a22
L
15434 /* bad bound,lea,lds,les,lfs,lgs,lss,cmpxchg8b,vmptrst modrm */
15435 BadOp ();
cc0ec051
AM
15436 else
15437 OP_E (bytemode, sizeflag);
15438}
15439
15440static void
15441OP_0f07 (int bytemode, int sizeflag)
15442{
7967e09e 15443 if (modrm.mod != 3 || modrm.rm != 0)
cc0ec051
AM
15444 BadOp ();
15445 else
15446 OP_E (bytemode, sizeflag);
15447}
15448
46e883c5 15449/* NOP is an alias of "xchg %ax,%ax" in 16bit mode, "xchg %eax,%eax" in
246c51aa 15450 32bit mode and "xchg %rax,%rax" in 64bit mode. */
46e883c5 15451
cc0ec051 15452static void
46e883c5 15453NOP_Fixup1 (int bytemode, int sizeflag)
cc0ec051 15454{
8b38ad71
L
15455 if ((prefixes & PREFIX_DATA) != 0
15456 || (rex != 0
15457 && rex != 0x48
15458 && address_mode == mode_64bit))
46e883c5
L
15459 OP_REG (bytemode, sizeflag);
15460 else
15461 strcpy (obuf, "nop");
15462}
15463
15464static void
15465NOP_Fixup2 (int bytemode, int sizeflag)
15466{
8b38ad71
L
15467 if ((prefixes & PREFIX_DATA) != 0
15468 || (rex != 0
15469 && rex != 0x48
15470 && address_mode == mode_64bit))
46e883c5 15471 OP_IMREG (bytemode, sizeflag);
cc0ec051
AM
15472}
15473
84037f8c 15474static const char *const Suffix3DNow[] = {
252b5132
RH
15475/* 00 */ NULL, NULL, NULL, NULL,
15476/* 04 */ NULL, NULL, NULL, NULL,
15477/* 08 */ NULL, NULL, NULL, NULL,
9e525108 15478/* 0C */ "pi2fw", "pi2fd", NULL, NULL,
252b5132
RH
15479/* 10 */ NULL, NULL, NULL, NULL,
15480/* 14 */ NULL, NULL, NULL, NULL,
15481/* 18 */ NULL, NULL, NULL, NULL,
9e525108 15482/* 1C */ "pf2iw", "pf2id", NULL, NULL,
252b5132
RH
15483/* 20 */ NULL, NULL, NULL, NULL,
15484/* 24 */ NULL, NULL, NULL, NULL,
15485/* 28 */ NULL, NULL, NULL, NULL,
15486/* 2C */ NULL, NULL, NULL, NULL,
15487/* 30 */ NULL, NULL, NULL, NULL,
15488/* 34 */ NULL, NULL, NULL, NULL,
15489/* 38 */ NULL, NULL, NULL, NULL,
15490/* 3C */ NULL, NULL, NULL, NULL,
15491/* 40 */ NULL, NULL, NULL, NULL,
15492/* 44 */ NULL, NULL, NULL, NULL,
15493/* 48 */ NULL, NULL, NULL, NULL,
15494/* 4C */ NULL, NULL, NULL, NULL,
15495/* 50 */ NULL, NULL, NULL, NULL,
15496/* 54 */ NULL, NULL, NULL, NULL,
15497/* 58 */ NULL, NULL, NULL, NULL,
15498/* 5C */ NULL, NULL, NULL, NULL,
15499/* 60 */ NULL, NULL, NULL, NULL,
15500/* 64 */ NULL, NULL, NULL, NULL,
15501/* 68 */ NULL, NULL, NULL, NULL,
15502/* 6C */ NULL, NULL, NULL, NULL,
15503/* 70 */ NULL, NULL, NULL, NULL,
15504/* 74 */ NULL, NULL, NULL, NULL,
15505/* 78 */ NULL, NULL, NULL, NULL,
15506/* 7C */ NULL, NULL, NULL, NULL,
15507/* 80 */ NULL, NULL, NULL, NULL,
15508/* 84 */ NULL, NULL, NULL, NULL,
9e525108
AM
15509/* 88 */ NULL, NULL, "pfnacc", NULL,
15510/* 8C */ NULL, NULL, "pfpnacc", NULL,
252b5132
RH
15511/* 90 */ "pfcmpge", NULL, NULL, NULL,
15512/* 94 */ "pfmin", NULL, "pfrcp", "pfrsqrt",
15513/* 98 */ NULL, NULL, "pfsub", NULL,
15514/* 9C */ NULL, NULL, "pfadd", NULL,
15515/* A0 */ "pfcmpgt", NULL, NULL, NULL,
15516/* A4 */ "pfmax", NULL, "pfrcpit1", "pfrsqit1",
15517/* A8 */ NULL, NULL, "pfsubr", NULL,
15518/* AC */ NULL, NULL, "pfacc", NULL,
15519/* B0 */ "pfcmpeq", NULL, NULL, NULL,
9beff690 15520/* B4 */ "pfmul", NULL, "pfrcpit2", "pmulhrw",
9e525108 15521/* B8 */ NULL, NULL, NULL, "pswapd",
252b5132
RH
15522/* BC */ NULL, NULL, NULL, "pavgusb",
15523/* C0 */ NULL, NULL, NULL, NULL,
15524/* C4 */ NULL, NULL, NULL, NULL,
15525/* C8 */ NULL, NULL, NULL, NULL,
15526/* CC */ NULL, NULL, NULL, NULL,
15527/* D0 */ NULL, NULL, NULL, NULL,
15528/* D4 */ NULL, NULL, NULL, NULL,
15529/* D8 */ NULL, NULL, NULL, NULL,
15530/* DC */ NULL, NULL, NULL, NULL,
15531/* E0 */ NULL, NULL, NULL, NULL,
15532/* E4 */ NULL, NULL, NULL, NULL,
15533/* E8 */ NULL, NULL, NULL, NULL,
15534/* EC */ NULL, NULL, NULL, NULL,
15535/* F0 */ NULL, NULL, NULL, NULL,
15536/* F4 */ NULL, NULL, NULL, NULL,
15537/* F8 */ NULL, NULL, NULL, NULL,
15538/* FC */ NULL, NULL, NULL, NULL,
15539};
15540
15541static void
26ca5450 15542OP_3DNowSuffix (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
252b5132
RH
15543{
15544 const char *mnemonic;
15545
15546 FETCH_DATA (the_info, codep + 1);
15547 /* AMD 3DNow! instructions are specified by an opcode suffix in the
15548 place where an 8-bit immediate would normally go. ie. the last
15549 byte of the instruction. */
ea397f5b 15550 obufp = mnemonicendp;
c608c12e 15551 mnemonic = Suffix3DNow[*codep++ & 0xff];
252b5132 15552 if (mnemonic)
2da11e11 15553 oappend (mnemonic);
252b5132
RH
15554 else
15555 {
15556 /* Since a variable sized modrm/sib chunk is between the start
15557 of the opcode (0x0f0f) and the opcode suffix, we need to do
15558 all the modrm processing first, and don't know until now that
15559 we have a bad opcode. This necessitates some cleaning up. */
ce518a5f
L
15560 op_out[0][0] = '\0';
15561 op_out[1][0] = '\0';
6608db57 15562 BadOp ();
252b5132 15563 }
ea397f5b 15564 mnemonicendp = obufp;
252b5132 15565}
c608c12e 15566
ea397f5b
L
15567static struct op simd_cmp_op[] =
15568{
15569 { STRING_COMMA_LEN ("eq") },
15570 { STRING_COMMA_LEN ("lt") },
15571 { STRING_COMMA_LEN ("le") },
15572 { STRING_COMMA_LEN ("unord") },
15573 { STRING_COMMA_LEN ("neq") },
15574 { STRING_COMMA_LEN ("nlt") },
15575 { STRING_COMMA_LEN ("nle") },
15576 { STRING_COMMA_LEN ("ord") }
c608c12e
AM
15577};
15578
15579static void
ad19981d 15580CMP_Fixup (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
c608c12e
AM
15581{
15582 unsigned int cmp_type;
15583
15584 FETCH_DATA (the_info, codep + 1);
15585 cmp_type = *codep++ & 0xff;
c0f3af97 15586 if (cmp_type < ARRAY_SIZE (simd_cmp_op))
c608c12e 15587 {
ad19981d 15588 char suffix [3];
ea397f5b 15589 char *p = mnemonicendp - 2;
ad19981d
L
15590 suffix[0] = p[0];
15591 suffix[1] = p[1];
15592 suffix[2] = '\0';
ea397f5b
L
15593 sprintf (p, "%s%s", simd_cmp_op[cmp_type].name, suffix);
15594 mnemonicendp += simd_cmp_op[cmp_type].len;
c608c12e
AM
15595 }
15596 else
15597 {
ad19981d
L
15598 /* We have a reserved extension byte. Output it directly. */
15599 scratchbuf[0] = '$';
15600 print_operand_value (scratchbuf + 1, 1, cmp_type);
9ce09ba2 15601 oappend_maybe_intel (scratchbuf);
ad19981d 15602 scratchbuf[0] = '\0';
c608c12e
AM
15603 }
15604}
15605
9916071f 15606static void
7abb8d81 15607OP_Mwait (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
9916071f 15608{
7abb8d81 15609 /* mwait %eax,%ecx / mwaitx %eax,%ecx,%ebx */
b844680a
L
15610 if (!intel_syntax)
15611 {
081e283f
JB
15612 strcpy (op_out[0], names32[0]);
15613 strcpy (op_out[1], names32[1]);
7abb8d81 15614 if (bytemode == eBX_reg)
081e283f 15615 strcpy (op_out[2], names32[3]);
b844680a
L
15616 two_source_ops = 1;
15617 }
15618 /* Skip mod/rm byte. */
15619 MODRM_CHECK;
15620 codep++;
15621}
15622
15623static void
15624OP_Monitor (int bytemode ATTRIBUTE_UNUSED,
15625 int sizeflag ATTRIBUTE_UNUSED)
ca164297 15626{
081e283f 15627 /* monitor %{e,r,}ax,%ecx,%edx" */
b844680a 15628 if (!intel_syntax)
ca164297 15629 {
cb712a9e
L
15630 const char **names = (address_mode == mode_64bit
15631 ? names64 : names32);
1d9f512f 15632
081e283f 15633 if (prefixes & PREFIX_ADDR)
ca164297 15634 {
b844680a 15635 /* Remove "addr16/addr32". */
f16cd0d5 15636 all_prefixes[last_addr_prefix] = 0;
081e283f
JB
15637 names = (address_mode != mode_32bit
15638 ? names32 : names16);
b844680a 15639 used_prefixes |= PREFIX_ADDR;
ca164297 15640 }
081e283f
JB
15641 else if (address_mode == mode_16bit)
15642 names = names16;
15643 strcpy (op_out[0], names[0]);
15644 strcpy (op_out[1], names32[1]);
15645 strcpy (op_out[2], names32[2]);
b844680a 15646 two_source_ops = 1;
ca164297 15647 }
b844680a
L
15648 /* Skip mod/rm byte. */
15649 MODRM_CHECK;
15650 codep++;
30123838
JB
15651}
15652
6608db57
KH
15653static void
15654BadOp (void)
2da11e11 15655{
6608db57
KH
15656 /* Throw away prefixes and 1st. opcode byte. */
15657 codep = insn_codep + 1;
2da11e11
AM
15658 oappend ("(bad)");
15659}
4cc91dba 15660
35c52694
L
15661static void
15662REP_Fixup (int bytemode, int sizeflag)
15663{
15664 /* The 0xf3 prefix should be displayed as "rep" for ins, outs, movs,
15665 lods and stos. */
35c52694 15666 if (prefixes & PREFIX_REPZ)
f16cd0d5 15667 all_prefixes[last_repz_prefix] = REP_PREFIX;
35c52694
L
15668
15669 switch (bytemode)
15670 {
15671 case al_reg:
15672 case eAX_reg:
15673 case indir_dx_reg:
15674 OP_IMREG (bytemode, sizeflag);
15675 break;
15676 case eDI_reg:
15677 OP_ESreg (bytemode, sizeflag);
15678 break;
15679 case eSI_reg:
15680 OP_DSreg (bytemode, sizeflag);
15681 break;
15682 default:
15683 abort ();
15684 break;
15685 }
15686}
f5804c90 15687
d835a58b
JB
15688static void
15689SEP_Fixup (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
15690{
15691 if ( isa64 != amd64 )
15692 return;
15693
15694 obufp = obuf;
15695 BadOp ();
15696 mnemonicendp = obufp;
15697 ++codep;
15698}
15699
7e8b059b
L
15700/* For BND-prefixed instructions 0xF2 prefix should be displayed as
15701 "bnd". */
15702
15703static void
15704BND_Fixup (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
15705{
15706 if (prefixes & PREFIX_REPNZ)
15707 all_prefixes[last_repnz_prefix] = BND_PREFIX;
15708}
15709
04ef582a
L
15710/* For NOTRACK-prefixed instructions, 0x3E prefix should be displayed as
15711 "notrack". */
15712
15713static void
15714NOTRACK_Fixup (int bytemode ATTRIBUTE_UNUSED,
15715 int sizeflag ATTRIBUTE_UNUSED)
15716{
9fef80d6 15717 if (active_seg_prefix == PREFIX_DS
04ef582a
L
15718 && (address_mode != mode_64bit || last_data_prefix < 0))
15719 {
4e9ac44a 15720 /* NOTRACK prefix is only valid on indirect branch instructions.
9fef80d6 15721 NB: DATA prefix is unsupported for Intel64. */
04ef582a
L
15722 active_seg_prefix = 0;
15723 all_prefixes[last_seg_prefix] = NOTRACK_PREFIX;
15724 }
15725}
15726
42164a71
L
15727/* Similar to OP_E. But the 0xf2/0xf3 prefixes should be displayed as
15728 "xacquire"/"xrelease" for memory operand if there is a LOCK prefix.
15729 */
15730
15731static void
15732HLE_Fixup1 (int bytemode, int sizeflag)
15733{
15734 if (modrm.mod != 3
15735 && (prefixes & PREFIX_LOCK) != 0)
15736 {
15737 if (prefixes & PREFIX_REPZ)
15738 all_prefixes[last_repz_prefix] = XRELEASE_PREFIX;
15739 if (prefixes & PREFIX_REPNZ)
15740 all_prefixes[last_repnz_prefix] = XACQUIRE_PREFIX;
15741 }
15742
15743 OP_E (bytemode, sizeflag);
15744}
15745
15746/* Similar to OP_E. But the 0xf2/0xf3 prefixes should be displayed as
15747 "xacquire"/"xrelease" for memory operand. No check for LOCK prefix.
15748 */
15749
15750static void
15751HLE_Fixup2 (int bytemode, int sizeflag)
15752{
15753 if (modrm.mod != 3)
15754 {
15755 if (prefixes & PREFIX_REPZ)
15756 all_prefixes[last_repz_prefix] = XRELEASE_PREFIX;
15757 if (prefixes & PREFIX_REPNZ)
15758 all_prefixes[last_repnz_prefix] = XACQUIRE_PREFIX;
15759 }
15760
15761 OP_E (bytemode, sizeflag);
15762}
15763
15764/* Similar to OP_E. But the 0xf3 prefixes should be displayed as
15765 "xrelease" for memory operand. No check for LOCK prefix. */
15766
15767static void
15768HLE_Fixup3 (int bytemode, int sizeflag)
15769{
15770 if (modrm.mod != 3
15771 && last_repz_prefix > last_repnz_prefix
15772 && (prefixes & PREFIX_REPZ) != 0)
15773 all_prefixes[last_repz_prefix] = XRELEASE_PREFIX;
15774
15775 OP_E (bytemode, sizeflag);
15776}
15777
f5804c90
L
15778static void
15779CMPXCHG8B_Fixup (int bytemode, int sizeflag)
15780{
161a04f6
L
15781 USED_REX (REX_W);
15782 if (rex & REX_W)
f5804c90
L
15783 {
15784 /* Change cmpxchg8b to cmpxchg16b. */
ea397f5b
L
15785 char *p = mnemonicendp - 2;
15786 mnemonicendp = stpcpy (p, "16b");
fb9c77c7 15787 bytemode = o_mode;
f5804c90 15788 }
42164a71
L
15789 else if ((prefixes & PREFIX_LOCK) != 0)
15790 {
15791 if (prefixes & PREFIX_REPZ)
15792 all_prefixes[last_repz_prefix] = XRELEASE_PREFIX;
15793 if (prefixes & PREFIX_REPNZ)
15794 all_prefixes[last_repnz_prefix] = XACQUIRE_PREFIX;
15795 }
15796
f5804c90
L
15797 OP_M (bytemode, sizeflag);
15798}
42903f7f
L
15799
15800static void
15801XMM_Fixup (int reg, int sizeflag ATTRIBUTE_UNUSED)
15802{
b9733481
L
15803 const char **names;
15804
c0f3af97
L
15805 if (need_vex)
15806 {
15807 switch (vex.length)
15808 {
15809 case 128:
b9733481 15810 names = names_xmm;
c0f3af97
L
15811 break;
15812 case 256:
b9733481 15813 names = names_ymm;
c0f3af97
L
15814 break;
15815 default:
15816 abort ();
15817 }
15818 }
15819 else
b9733481
L
15820 names = names_xmm;
15821 oappend (names[reg]);
42903f7f 15822}
381d071f
L
15823
15824static void
15825CRC32_Fixup (int bytemode, int sizeflag)
15826{
15827 /* Add proper suffix to "crc32". */
ea397f5b 15828 char *p = mnemonicendp;
381d071f
L
15829
15830 switch (bytemode)
15831 {
15832 case b_mode:
20592a94 15833 if (intel_syntax)
ea397f5b 15834 goto skip;
20592a94 15835
381d071f
L
15836 *p++ = 'b';
15837 break;
15838 case v_mode:
20592a94 15839 if (intel_syntax)
ea397f5b 15840 goto skip;
20592a94 15841
381d071f
L
15842 USED_REX (REX_W);
15843 if (rex & REX_W)
15844 *p++ = 'q';
7bb15c6f 15845 else
f16cd0d5
L
15846 {
15847 if (sizeflag & DFLAG)
15848 *p++ = 'l';
15849 else
15850 *p++ = 'w';
15851 used_prefixes |= (prefixes & PREFIX_DATA);
15852 }
381d071f
L
15853 break;
15854 default:
15855 oappend (INTERNAL_DISASSEMBLER_ERROR);
15856 break;
15857 }
ea397f5b 15858 mnemonicendp = p;
381d071f
L
15859 *p = '\0';
15860
ea397f5b 15861skip:
381d071f
L
15862 if (modrm.mod == 3)
15863 {
15864 int add;
15865
15866 /* Skip mod/rm byte. */
15867 MODRM_CHECK;
15868 codep++;
15869
15870 USED_REX (REX_B);
15871 add = (rex & REX_B) ? 8 : 0;
15872 if (bytemode == b_mode)
15873 {
15874 USED_REX (0);
15875 if (rex)
15876 oappend (names8rex[modrm.rm + add]);
15877 else
15878 oappend (names8[modrm.rm + add]);
15879 }
15880 else
15881 {
15882 USED_REX (REX_W);
15883 if (rex & REX_W)
15884 oappend (names64[modrm.rm + add]);
15885 else if ((prefixes & PREFIX_DATA))
15886 oappend (names16[modrm.rm + add]);
15887 else
15888 oappend (names32[modrm.rm + add]);
15889 }
15890 }
15891 else
9344ff29 15892 OP_E (bytemode, sizeflag);
381d071f 15893}
85f10a01 15894
eacc9c89
L
15895static void
15896FXSAVE_Fixup (int bytemode, int sizeflag)
15897{
15898 /* Add proper suffix to "fxsave" and "fxrstor". */
15899 USED_REX (REX_W);
15900 if (rex & REX_W)
15901 {
15902 char *p = mnemonicendp;
15903 *p++ = '6';
15904 *p++ = '4';
15905 *p = '\0';
15906 mnemonicendp = p;
15907 }
15908 OP_M (bytemode, sizeflag);
15909}
15910
15c7c1d8
JB
15911static void
15912PCMPESTR_Fixup (int bytemode, int sizeflag)
15913{
15914 /* Add proper suffix to "{,v}pcmpestr{i,m}". */
15915 if (!intel_syntax)
15916 {
15917 char *p = mnemonicendp;
15918
15919 USED_REX (REX_W);
15920 if (rex & REX_W)
15921 *p++ = 'q';
15922 else if (sizeflag & SUFFIX_ALWAYS)
15923 *p++ = 'l';
15924
15925 *p = '\0';
15926 mnemonicendp = p;
15927 }
15928
15929 OP_EX (bytemode, sizeflag);
15930}
15931
c0f3af97
L
15932/* Display the destination register operand for instructions with
15933 VEX. */
15934
15935static void
15936OP_VEX (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
15937{
539f890d 15938 int reg;
b9733481
L
15939 const char **names;
15940
c0f3af97
L
15941 if (!need_vex)
15942 abort ();
15943
15944 if (!need_vex_reg)
15945 return;
15946
539f890d 15947 reg = vex.register_specifier;
63c6fc6c 15948 vex.register_specifier = 0;
5f847646
JB
15949 if (address_mode != mode_64bit)
15950 reg &= 7;
15951 else if (vex.evex && !vex.v)
15952 reg += 16;
43234a1e 15953
539f890d
L
15954 if (bytemode == vex_scalar_mode)
15955 {
15956 oappend (names_xmm[reg]);
15957 return;
15958 }
15959
c0f3af97
L
15960 switch (vex.length)
15961 {
15962 case 128:
15963 switch (bytemode)
15964 {
15965 case vex_mode:
15966 case vex128_mode:
6c30d220 15967 case vex_vsib_q_w_dq_mode:
5fc35d96 15968 case vex_vsib_q_w_d_mode:
cb21baef
L
15969 names = names_xmm;
15970 break;
15971 case dq_mode:
390a6789 15972 if (rex & REX_W)
cb21baef
L
15973 names = names64;
15974 else
15975 names = names32;
c0f3af97 15976 break;
1ba585e8 15977 case mask_bd_mode:
43234a1e 15978 case mask_mode:
9889cbb1
L
15979 if (reg > 0x7)
15980 {
15981 oappend ("(bad)");
15982 return;
15983 }
43234a1e
L
15984 names = names_mask;
15985 break;
c0f3af97
L
15986 default:
15987 abort ();
15988 return;
15989 }
c0f3af97
L
15990 break;
15991 case 256:
15992 switch (bytemode)
15993 {
15994 case vex_mode:
15995 case vex256_mode:
6c30d220
L
15996 names = names_ymm;
15997 break;
15998 case vex_vsib_q_w_dq_mode:
5fc35d96 15999 case vex_vsib_q_w_d_mode:
6c30d220 16000 names = vex.w ? names_ymm : names_xmm;
c0f3af97 16001 break;
1ba585e8 16002 case mask_bd_mode:
43234a1e 16003 case mask_mode:
9889cbb1
L
16004 if (reg > 0x7)
16005 {
16006 oappend ("(bad)");
16007 return;
16008 }
43234a1e
L
16009 names = names_mask;
16010 break;
c0f3af97 16011 default:
a37a2806
NC
16012 /* See PR binutils/20893 for a reproducer. */
16013 oappend ("(bad)");
c0f3af97
L
16014 return;
16015 }
c0f3af97 16016 break;
43234a1e
L
16017 case 512:
16018 names = names_zmm;
16019 break;
c0f3af97
L
16020 default:
16021 abort ();
16022 break;
16023 }
539f890d 16024 oappend (names[reg]);
c0f3af97
L
16025}
16026
922d8de8
DR
16027/* Get the VEX immediate byte without moving codep. */
16028
16029static unsigned char
ccc5981b 16030get_vex_imm8 (int sizeflag, int opnum)
922d8de8
DR
16031{
16032 int bytes_before_imm = 0;
16033
922d8de8
DR
16034 if (modrm.mod != 3)
16035 {
16036 /* There are SIB/displacement bytes. */
16037 if ((sizeflag & AFLAG) || address_mode == mode_64bit)
6c067bbb 16038 {
922d8de8 16039 /* 32/64 bit address mode */
6c067bbb 16040 int base = modrm.rm;
922d8de8
DR
16041
16042 /* Check SIB byte. */
6c067bbb
RM
16043 if (base == 4)
16044 {
16045 FETCH_DATA (the_info, codep + 1);
16046 base = *codep & 7;
16047 /* When decoding the third source, don't increase
16048 bytes_before_imm as this has already been incremented
16049 by one in OP_E_memory while decoding the second
16050 source operand. */
16051 if (opnum == 0)
16052 bytes_before_imm++;
16053 }
16054
16055 /* Don't increase bytes_before_imm when decoding the third source,
16056 it has already been incremented by OP_E_memory while decoding
16057 the second source operand. */
16058 if (opnum == 0)
16059 {
16060 switch (modrm.mod)
16061 {
16062 case 0:
16063 /* When modrm.rm == 5 or modrm.rm == 4 and base in
16064 SIB == 5, there is a 4 byte displacement. */
16065 if (base != 5)
16066 /* No displacement. */
16067 break;
1a0670f3 16068 /* Fall through. */
6c067bbb
RM
16069 case 2:
16070 /* 4 byte displacement. */
16071 bytes_before_imm += 4;
16072 break;
16073 case 1:
16074 /* 1 byte displacement. */
16075 bytes_before_imm++;
16076 break;
16077 }
16078 }
16079 }
922d8de8 16080 else
02e647f9
SP
16081 {
16082 /* 16 bit address mode */
6c067bbb
RM
16083 /* Don't increase bytes_before_imm when decoding the third source,
16084 it has already been incremented by OP_E_memory while decoding
16085 the second source operand. */
16086 if (opnum == 0)
16087 {
02e647f9
SP
16088 switch (modrm.mod)
16089 {
16090 case 0:
16091 /* When modrm.rm == 6, there is a 2 byte displacement. */
16092 if (modrm.rm != 6)
16093 /* No displacement. */
16094 break;
1a0670f3 16095 /* Fall through. */
02e647f9
SP
16096 case 2:
16097 /* 2 byte displacement. */
16098 bytes_before_imm += 2;
16099 break;
16100 case 1:
16101 /* 1 byte displacement: when decoding the third source,
16102 don't increase bytes_before_imm as this has already
16103 been incremented by one in OP_E_memory while decoding
16104 the second source operand. */
16105 if (opnum == 0)
16106 bytes_before_imm++;
ccc5981b 16107
02e647f9
SP
16108 break;
16109 }
922d8de8
DR
16110 }
16111 }
16112 }
16113
16114 FETCH_DATA (the_info, codep + bytes_before_imm + 1);
16115 return codep [bytes_before_imm];
16116}
16117
16118static void
16119OP_EX_VexReg (int bytemode, int sizeflag, int reg)
16120{
b9733481
L
16121 const char **names;
16122
922d8de8
DR
16123 if (reg == -1 && modrm.mod != 3)
16124 {
16125 OP_E_memory (bytemode, sizeflag);
16126 return;
16127 }
16128 else
16129 {
16130 if (reg == -1)
16131 {
16132 reg = modrm.rm;
16133 USED_REX (REX_B);
16134 if (rex & REX_B)
16135 reg += 8;
16136 }
5f847646
JB
16137 if (address_mode != mode_64bit)
16138 reg &= 7;
922d8de8
DR
16139 }
16140
16141 switch (vex.length)
16142 {
16143 case 128:
b9733481 16144 names = names_xmm;
922d8de8
DR
16145 break;
16146 case 256:
b9733481 16147 names = names_ymm;
922d8de8
DR
16148 break;
16149 default:
16150 abort ();
16151 }
b9733481 16152 oappend (names[reg]);
922d8de8
DR
16153}
16154
a683cc34
SP
16155static void
16156OP_EX_VexImmW (int bytemode, int sizeflag)
16157{
16158 int reg = -1;
16159 static unsigned char vex_imm8;
16160
16161 if (vex_w_done == 0)
16162 {
16163 vex_w_done = 1;
16164
16165 /* Skip mod/rm byte. */
16166 MODRM_CHECK;
16167 codep++;
16168
16169 vex_imm8 = get_vex_imm8 (sizeflag, 0);
16170
16171 if (vex.w)
16172 reg = vex_imm8 >> 4;
16173
16174 OP_EX_VexReg (bytemode, sizeflag, reg);
16175 }
16176 else if (vex_w_done == 1)
16177 {
16178 vex_w_done = 2;
16179
16180 if (!vex.w)
16181 reg = vex_imm8 >> 4;
16182
16183 OP_EX_VexReg (bytemode, sizeflag, reg);
16184 }
16185 else
16186 {
16187 /* Output the imm8 directly. */
16188 scratchbuf[0] = '$';
16189 print_operand_value (scratchbuf + 1, 1, vex_imm8 & 0xf);
9ce09ba2 16190 oappend_maybe_intel (scratchbuf);
a683cc34
SP
16191 scratchbuf[0] = '\0';
16192 codep++;
16193 }
16194}
16195
5dd85c99
SP
16196static void
16197OP_Vex_2src (int bytemode, int sizeflag)
16198{
16199 if (modrm.mod == 3)
16200 {
b9733481 16201 int reg = modrm.rm;
5dd85c99 16202 USED_REX (REX_B);
b9733481
L
16203 if (rex & REX_B)
16204 reg += 8;
16205 oappend (names_xmm[reg]);
5dd85c99
SP
16206 }
16207 else
16208 {
16209 if (intel_syntax
16210 && (bytemode == v_mode || bytemode == v_swap_mode))
16211 {
16212 bytemode = (prefixes & PREFIX_DATA) ? x_mode : q_mode;
16213 used_prefixes |= (prefixes & PREFIX_DATA);
16214 }
16215 OP_E (bytemode, sizeflag);
16216 }
16217}
16218
16219static void
16220OP_Vex_2src_1 (int bytemode, int sizeflag)
16221{
16222 if (modrm.mod == 3)
16223 {
16224 /* Skip mod/rm byte. */
16225 MODRM_CHECK;
16226 codep++;
16227 }
16228
16229 if (vex.w)
5f847646
JB
16230 {
16231 unsigned int reg = vex.register_specifier;
63c6fc6c 16232 vex.register_specifier = 0;
5f847646
JB
16233
16234 if (address_mode != mode_64bit)
16235 reg &= 7;
16236 oappend (names_xmm[reg]);
16237 }
5dd85c99
SP
16238 else
16239 OP_Vex_2src (bytemode, sizeflag);
16240}
16241
16242static void
16243OP_Vex_2src_2 (int bytemode, int sizeflag)
16244{
16245 if (vex.w)
16246 OP_Vex_2src (bytemode, sizeflag);
16247 else
5f847646
JB
16248 {
16249 unsigned int reg = vex.register_specifier;
63c6fc6c 16250 vex.register_specifier = 0;
5f847646
JB
16251
16252 if (address_mode != mode_64bit)
16253 reg &= 7;
16254 oappend (names_xmm[reg]);
16255 }
5dd85c99
SP
16256}
16257
922d8de8
DR
16258static void
16259OP_EX_VexW (int bytemode, int sizeflag)
16260{
16261 int reg = -1;
16262
16263 if (!vex_w_done)
16264 {
41effecb
SP
16265 /* Skip mod/rm byte. */
16266 MODRM_CHECK;
16267 codep++;
16268
922d8de8 16269 if (vex.w)
ccc5981b 16270 reg = get_vex_imm8 (sizeflag, 0) >> 4;
922d8de8
DR
16271 }
16272 else
16273 {
16274 if (!vex.w)
ccc5981b 16275 reg = get_vex_imm8 (sizeflag, 1) >> 4;
922d8de8
DR
16276 }
16277
16278 OP_EX_VexReg (bytemode, sizeflag, reg);
922d8de8 16279
3a2430e0
JB
16280 if (vex_w_done)
16281 codep++;
16282 vex_w_done = 1;
922d8de8
DR
16283}
16284
c0f3af97
L
16285static void
16286OP_REG_VexI4 (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
16287{
16288 int reg;
b9733481
L
16289 const char **names;
16290
c0f3af97
L
16291 FETCH_DATA (the_info, codep + 1);
16292 reg = *codep++;
16293
16294 if (bytemode != x_mode)
16295 abort ();
16296
c0f3af97 16297 reg >>= 4;
5f847646
JB
16298 if (address_mode != mode_64bit)
16299 reg &= 7;
dae39acc 16300
c0f3af97
L
16301 switch (vex.length)
16302 {
16303 case 128:
b9733481 16304 names = names_xmm;
c0f3af97
L
16305 break;
16306 case 256:
b9733481 16307 names = names_ymm;
c0f3af97
L
16308 break;
16309 default:
16310 abort ();
16311 }
b9733481 16312 oappend (names[reg]);
c0f3af97
L
16313}
16314
922d8de8
DR
16315static void
16316OP_XMM_VexW (int bytemode, int sizeflag)
16317{
16318 /* Turn off the REX.W bit since it is used for swapping operands
16319 now. */
16320 rex &= ~REX_W;
16321 OP_XMM (bytemode, sizeflag);
16322}
16323
c0f3af97
L
16324static void
16325OP_EX_Vex (int bytemode, int sizeflag)
16326{
16327 if (modrm.mod != 3)
63c6fc6c 16328 need_vex_reg = 0;
c0f3af97
L
16329 OP_EX (bytemode, sizeflag);
16330}
16331
16332static void
16333OP_XMM_Vex (int bytemode, int sizeflag)
16334{
16335 if (modrm.mod != 3)
63c6fc6c 16336 need_vex_reg = 0;
c0f3af97
L
16337 OP_XMM (bytemode, sizeflag);
16338}
16339
ea397f5b
L
16340static struct op vex_cmp_op[] =
16341{
16342 { STRING_COMMA_LEN ("eq") },
16343 { STRING_COMMA_LEN ("lt") },
16344 { STRING_COMMA_LEN ("le") },
16345 { STRING_COMMA_LEN ("unord") },
16346 { STRING_COMMA_LEN ("neq") },
16347 { STRING_COMMA_LEN ("nlt") },
16348 { STRING_COMMA_LEN ("nle") },
16349 { STRING_COMMA_LEN ("ord") },
16350 { STRING_COMMA_LEN ("eq_uq") },
16351 { STRING_COMMA_LEN ("nge") },
16352 { STRING_COMMA_LEN ("ngt") },
16353 { STRING_COMMA_LEN ("false") },
16354 { STRING_COMMA_LEN ("neq_oq") },
16355 { STRING_COMMA_LEN ("ge") },
16356 { STRING_COMMA_LEN ("gt") },
16357 { STRING_COMMA_LEN ("true") },
16358 { STRING_COMMA_LEN ("eq_os") },
16359 { STRING_COMMA_LEN ("lt_oq") },
16360 { STRING_COMMA_LEN ("le_oq") },
16361 { STRING_COMMA_LEN ("unord_s") },
16362 { STRING_COMMA_LEN ("neq_us") },
16363 { STRING_COMMA_LEN ("nlt_uq") },
16364 { STRING_COMMA_LEN ("nle_uq") },
16365 { STRING_COMMA_LEN ("ord_s") },
16366 { STRING_COMMA_LEN ("eq_us") },
16367 { STRING_COMMA_LEN ("nge_uq") },
16368 { STRING_COMMA_LEN ("ngt_uq") },
16369 { STRING_COMMA_LEN ("false_os") },
16370 { STRING_COMMA_LEN ("neq_os") },
16371 { STRING_COMMA_LEN ("ge_oq") },
16372 { STRING_COMMA_LEN ("gt_oq") },
16373 { STRING_COMMA_LEN ("true_us") },
c0f3af97
L
16374};
16375
16376static void
16377VCMP_Fixup (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
16378{
16379 unsigned int cmp_type;
16380
16381 FETCH_DATA (the_info, codep + 1);
16382 cmp_type = *codep++ & 0xff;
16383 if (cmp_type < ARRAY_SIZE (vex_cmp_op))
16384 {
16385 char suffix [3];
ea397f5b 16386 char *p = mnemonicendp - 2;
c0f3af97
L
16387 suffix[0] = p[0];
16388 suffix[1] = p[1];
16389 suffix[2] = '\0';
ea397f5b
L
16390 sprintf (p, "%s%s", vex_cmp_op[cmp_type].name, suffix);
16391 mnemonicendp += vex_cmp_op[cmp_type].len;
c0f3af97
L
16392 }
16393 else
16394 {
16395 /* We have a reserved extension byte. Output it directly. */
16396 scratchbuf[0] = '$';
16397 print_operand_value (scratchbuf + 1, 1, cmp_type);
9ce09ba2 16398 oappend_maybe_intel (scratchbuf);
c0f3af97
L
16399 scratchbuf[0] = '\0';
16400 }
16401}
16402
43234a1e
L
16403static void
16404VPCMP_Fixup (int bytemode ATTRIBUTE_UNUSED,
16405 int sizeflag ATTRIBUTE_UNUSED)
16406{
16407 unsigned int cmp_type;
16408
16409 if (!vex.evex)
16410 abort ();
16411
16412 FETCH_DATA (the_info, codep + 1);
16413 cmp_type = *codep++ & 0xff;
16414 /* There are aliases for immediates 0, 1, 2, 4, 5, 6.
16415 If it's the case, print suffix, otherwise - print the immediate. */
16416 if (cmp_type < ARRAY_SIZE (simd_cmp_op)
16417 && cmp_type != 3
16418 && cmp_type != 7)
16419 {
16420 char suffix [3];
16421 char *p = mnemonicendp - 2;
16422
16423 /* vpcmp* can have both one- and two-lettered suffix. */
16424 if (p[0] == 'p')
16425 {
16426 p++;
16427 suffix[0] = p[0];
16428 suffix[1] = '\0';
16429 }
16430 else
16431 {
16432 suffix[0] = p[0];
16433 suffix[1] = p[1];
16434 suffix[2] = '\0';
16435 }
16436
16437 sprintf (p, "%s%s", simd_cmp_op[cmp_type].name, suffix);
16438 mnemonicendp += simd_cmp_op[cmp_type].len;
16439 }
be92cb14
JB
16440 else
16441 {
16442 /* We have a reserved extension byte. Output it directly. */
16443 scratchbuf[0] = '$';
16444 print_operand_value (scratchbuf + 1, 1, cmp_type);
16445 oappend_maybe_intel (scratchbuf);
16446 scratchbuf[0] = '\0';
16447 }
16448}
16449
16450static const struct op xop_cmp_op[] =
16451{
16452 { STRING_COMMA_LEN ("lt") },
16453 { STRING_COMMA_LEN ("le") },
16454 { STRING_COMMA_LEN ("gt") },
16455 { STRING_COMMA_LEN ("ge") },
16456 { STRING_COMMA_LEN ("eq") },
16457 { STRING_COMMA_LEN ("neq") },
16458 { STRING_COMMA_LEN ("false") },
16459 { STRING_COMMA_LEN ("true") }
16460};
16461
16462static void
16463VPCOM_Fixup (int bytemode ATTRIBUTE_UNUSED,
16464 int sizeflag ATTRIBUTE_UNUSED)
16465{
16466 unsigned int cmp_type;
16467
16468 FETCH_DATA (the_info, codep + 1);
16469 cmp_type = *codep++ & 0xff;
16470 if (cmp_type < ARRAY_SIZE (xop_cmp_op))
16471 {
16472 char suffix[3];
16473 char *p = mnemonicendp - 2;
16474
16475 /* vpcom* can have both one- and two-lettered suffix. */
16476 if (p[0] == 'm')
16477 {
16478 p++;
16479 suffix[0] = p[0];
16480 suffix[1] = '\0';
16481 }
16482 else
16483 {
16484 suffix[0] = p[0];
16485 suffix[1] = p[1];
16486 suffix[2] = '\0';
16487 }
16488
16489 sprintf (p, "%s%s", xop_cmp_op[cmp_type].name, suffix);
16490 mnemonicendp += xop_cmp_op[cmp_type].len;
16491 }
43234a1e
L
16492 else
16493 {
16494 /* We have a reserved extension byte. Output it directly. */
16495 scratchbuf[0] = '$';
16496 print_operand_value (scratchbuf + 1, 1, cmp_type);
9ce09ba2 16497 oappend_maybe_intel (scratchbuf);
43234a1e
L
16498 scratchbuf[0] = '\0';
16499 }
16500}
16501
ea397f5b
L
16502static const struct op pclmul_op[] =
16503{
16504 { STRING_COMMA_LEN ("lql") },
16505 { STRING_COMMA_LEN ("hql") },
16506 { STRING_COMMA_LEN ("lqh") },
16507 { STRING_COMMA_LEN ("hqh") }
c0f3af97
L
16508};
16509
16510static void
16511PCLMUL_Fixup (int bytemode ATTRIBUTE_UNUSED,
16512 int sizeflag ATTRIBUTE_UNUSED)
16513{
16514 unsigned int pclmul_type;
16515
16516 FETCH_DATA (the_info, codep + 1);
16517 pclmul_type = *codep++ & 0xff;
16518 switch (pclmul_type)
16519 {
16520 case 0x10:
16521 pclmul_type = 2;
16522 break;
16523 case 0x11:
16524 pclmul_type = 3;
16525 break;
16526 default:
16527 break;
7bb15c6f 16528 }
c0f3af97
L
16529 if (pclmul_type < ARRAY_SIZE (pclmul_op))
16530 {
16531 char suffix [4];
ea397f5b 16532 char *p = mnemonicendp - 3;
c0f3af97
L
16533 suffix[0] = p[0];
16534 suffix[1] = p[1];
16535 suffix[2] = p[2];
16536 suffix[3] = '\0';
ea397f5b
L
16537 sprintf (p, "%s%s", pclmul_op[pclmul_type].name, suffix);
16538 mnemonicendp += pclmul_op[pclmul_type].len;
c0f3af97
L
16539 }
16540 else
16541 {
16542 /* We have a reserved extension byte. Output it directly. */
16543 scratchbuf[0] = '$';
16544 print_operand_value (scratchbuf + 1, 1, pclmul_type);
9ce09ba2 16545 oappend_maybe_intel (scratchbuf);
c0f3af97
L
16546 scratchbuf[0] = '\0';
16547 }
16548}
16549
f1f8f695
L
16550static void
16551MOVBE_Fixup (int bytemode, int sizeflag)
16552{
16553 /* Add proper suffix to "movbe". */
ea397f5b 16554 char *p = mnemonicendp;
f1f8f695
L
16555
16556 switch (bytemode)
16557 {
16558 case v_mode:
16559 if (intel_syntax)
ea397f5b 16560 goto skip;
f1f8f695
L
16561
16562 USED_REX (REX_W);
16563 if (sizeflag & SUFFIX_ALWAYS)
16564 {
16565 if (rex & REX_W)
16566 *p++ = 'q';
f1f8f695 16567 else
f16cd0d5
L
16568 {
16569 if (sizeflag & DFLAG)
16570 *p++ = 'l';
16571 else
16572 *p++ = 'w';
16573 used_prefixes |= (prefixes & PREFIX_DATA);
16574 }
f1f8f695 16575 }
f1f8f695
L
16576 break;
16577 default:
16578 oappend (INTERNAL_DISASSEMBLER_ERROR);
16579 break;
16580 }
ea397f5b 16581 mnemonicendp = p;
f1f8f695
L
16582 *p = '\0';
16583
ea397f5b 16584skip:
f1f8f695
L
16585 OP_M (bytemode, sizeflag);
16586}
f88c9eb0 16587
bc31405e
L
16588static void
16589MOVSXD_Fixup (int bytemode, int sizeflag)
16590{
16591 /* Add proper suffix to "movsxd". */
16592 char *p = mnemonicendp;
16593
16594 switch (bytemode)
16595 {
16596 case movsxd_mode:
16597 if (intel_syntax)
16598 {
16599 *p++ = 'x';
16600 *p++ = 'd';
16601 goto skip;
16602 }
16603
16604 USED_REX (REX_W);
16605 if (rex & REX_W)
16606 {
16607 *p++ = 'l';
16608 *p++ = 'q';
16609 }
16610 else
16611 {
16612 *p++ = 'x';
16613 *p++ = 'd';
16614 }
16615 break;
16616 default:
16617 oappend (INTERNAL_DISASSEMBLER_ERROR);
16618 break;
16619 }
16620
16621skip:
16622 mnemonicendp = p;
16623 *p = '\0';
16624 OP_E (bytemode, sizeflag);
16625}
16626
f88c9eb0
SP
16627static void
16628OP_LWPCB_E (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
16629{
16630 int reg;
16631 const char **names;
16632
16633 /* Skip mod/rm byte. */
16634 MODRM_CHECK;
16635 codep++;
16636
390a6789 16637 if (rex & REX_W)
f88c9eb0 16638 names = names64;
f88c9eb0 16639 else
ce7d077e 16640 names = names32;
f88c9eb0
SP
16641
16642 reg = modrm.rm;
16643 USED_REX (REX_B);
16644 if (rex & REX_B)
16645 reg += 8;
16646
16647 oappend (names[reg]);
16648}
16649
16650static void
16651OP_LWP_E (int bytemode ATTRIBUTE_UNUSED, int sizeflag ATTRIBUTE_UNUSED)
16652{
16653 const char **names;
5f847646 16654 unsigned int reg = vex.register_specifier;
63c6fc6c 16655 vex.register_specifier = 0;
f88c9eb0 16656
390a6789 16657 if (rex & REX_W)
f88c9eb0 16658 names = names64;
f88c9eb0 16659 else
ce7d077e 16660 names = names32;
f88c9eb0 16661
5f847646
JB
16662 if (address_mode != mode_64bit)
16663 reg &= 7;
16664 oappend (names[reg]);
f88c9eb0 16665}
43234a1e
L
16666
16667static void
16668OP_Mask (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
16669{
16670 if (!vex.evex
1ba585e8 16671 || (bytemode != mask_mode && bytemode != mask_bd_mode))
43234a1e
L
16672 abort ();
16673
16674 USED_REX (REX_R);
16675 if ((rex & REX_R) != 0 || !vex.r)
16676 {
16677 BadOp ();
16678 return;
16679 }
16680
16681 oappend (names_mask [modrm.reg]);
16682}
16683
16684static void
16685OP_Rounding (int bytemode, int sizeflag ATTRIBUTE_UNUSED)
16686{
16687 if (!vex.evex
16688 || (bytemode != evex_rounding_mode
70df6fc9 16689 && bytemode != evex_rounding_64_mode
43234a1e
L
16690 && bytemode != evex_sae_mode))
16691 abort ();
16692 if (modrm.mod == 3 && vex.b)
16693 switch (bytemode)
16694 {
70df6fc9
L
16695 case evex_rounding_64_mode:
16696 if (address_mode != mode_64bit)
16697 {
16698 oappend ("(bad)");
16699 break;
16700 }
16701 /* Fall through. */
43234a1e
L
16702 case evex_rounding_mode:
16703 oappend (names_rounding[vex.ll]);
16704 break;
16705 case evex_sae_mode:
16706 oappend ("{sae}");
16707 break;
16708 default:
16709 break;
16710 }
16711}
This page took 3.175149 seconds and 4 git commands to generate.