x86: Add support for Intel AMX instructions
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
b3adc24a 2 Copyright (C) 2007-2020 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
d871f3f4
L
46 /* CMOV Instruction support required */
47 CpuCMOV,
48 /* FXSR Instruction support required */
49 CpuFXSR,
b49dfb4a 50 /* CLFLUSH Instruction support required */
52a6c1fe 51 CpuClflush,
22109423
L
52 /* NOP Instruction support required */
53 CpuNop,
b49dfb4a 54 /* SYSCALL Instructions support required */
52a6c1fe
L
55 CpuSYSCALL,
56 /* Floating point support required */
57 Cpu8087,
58 /* i287 support required */
59 Cpu287,
60 /* i387 support required */
61 Cpu387,
62 /* i686 and floating point support required */
63 Cpu687,
64 /* SSE3 and floating point support required */
65 CpuFISTTP,
66 /* MMX support required */
67 CpuMMX,
68 /* SSE support required */
69 CpuSSE,
70 /* SSE2 support required */
71 CpuSSE2,
72 /* 3dnow! support required */
73 Cpu3dnow,
74 /* 3dnow! Extensions support required */
75 Cpu3dnowA,
76 /* SSE3 support required */
77 CpuSSE3,
78 /* VIA PadLock required */
79 CpuPadLock,
80 /* AMD Secure Virtual Machine Ext-s required */
81 CpuSVME,
82 /* VMX Instructions required */
83 CpuVMX,
84 /* SMX Instructions required */
85 CpuSMX,
86 /* SSSE3 support required */
87 CpuSSSE3,
88 /* SSE4a support required */
89 CpuSSE4a,
272a84b1
L
90 /* LZCNT support required */
91 CpuLZCNT,
92 /* POPCNT support required */
93 CpuPOPCNT,
52a6c1fe
L
94 /* SSE4.1 support required */
95 CpuSSE4_1,
96 /* SSE4.2 support required */
97 CpuSSE4_2,
98 /* AVX support required */
99 CpuAVX,
6c30d220
L
100 /* AVX2 support required */
101 CpuAVX2,
43234a1e
L
102 /* Intel AVX-512 Foundation Instructions support required */
103 CpuAVX512F,
104 /* Intel AVX-512 Conflict Detection Instructions support required */
105 CpuAVX512CD,
106 /* Intel AVX-512 Exponential and Reciprocal Instructions support
107 required */
108 CpuAVX512ER,
109 /* Intel AVX-512 Prefetch Instructions support required */
110 CpuAVX512PF,
b28d1bda
IT
111 /* Intel AVX-512 VL Instructions support required. */
112 CpuAVX512VL,
90a915bf
IT
113 /* Intel AVX-512 DQ Instructions support required. */
114 CpuAVX512DQ,
1ba585e8
IT
115 /* Intel AVX-512 BW Instructions support required. */
116 CpuAVX512BW,
52a6c1fe
L
117 /* Intel L1OM support required */
118 CpuL1OM,
7a9068fe
L
119 /* Intel K1OM support required */
120 CpuK1OM,
7b6d09fb
L
121 /* Intel IAMCU support required */
122 CpuIAMCU,
b49dfb4a 123 /* Xsave/xrstor New Instructions support required */
52a6c1fe 124 CpuXsave,
b49dfb4a 125 /* Xsaveopt New Instructions support required */
c7b8aa3a 126 CpuXsaveopt,
52a6c1fe
L
127 /* AES support required */
128 CpuAES,
129 /* PCLMUL support required */
130 CpuPCLMUL,
131 /* FMA support required */
132 CpuFMA,
133 /* FMA4 support required */
134 CpuFMA4,
5dd85c99
SP
135 /* XOP support required */
136 CpuXOP,
f88c9eb0
SP
137 /* LWP support required */
138 CpuLWP,
f12dc422
L
139 /* BMI support required */
140 CpuBMI,
2a2a0f38
QN
141 /* TBM support required */
142 CpuTBM,
b49dfb4a 143 /* MOVBE Instruction support required */
52a6c1fe 144 CpuMovbe,
60aa667e
L
145 /* CMPXCHG16B instruction support required. */
146 CpuCX16,
52a6c1fe
L
147 /* EPT Instructions required */
148 CpuEPT,
b49dfb4a 149 /* RDTSCP Instruction support required */
52a6c1fe 150 CpuRdtscp,
77321f53 151 /* FSGSBASE Instructions required */
c7b8aa3a
L
152 CpuFSGSBase,
153 /* RDRND Instructions required */
154 CpuRdRnd,
155 /* F16C Instructions required */
156 CpuF16C,
6c30d220
L
157 /* Intel BMI2 support required */
158 CpuBMI2,
42164a71
L
159 /* HLE support required */
160 CpuHLE,
161 /* RTM support required */
162 CpuRTM,
6c30d220
L
163 /* INVPCID Instructions required */
164 CpuINVPCID,
8729a6f6
L
165 /* VMFUNC Instruction required */
166 CpuVMFUNC,
7e8b059b
L
167 /* Intel MPX Instructions required */
168 CpuMPX,
52a6c1fe
L
169 /* 64bit support available, used by -march= in assembler. */
170 CpuLM,
e2e1fcde
L
171 /* RDRSEED instruction required. */
172 CpuRDSEED,
173 /* Multi-presisionn add-carry instructions are required. */
174 CpuADX,
7b458c12 175 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 176 CpuPRFCHW,
5c111e37
L
177 /* SMAP instructions required. */
178 CpuSMAP,
a0046408
L
179 /* SHA instructions required. */
180 CpuSHA,
963f3586
IT
181 /* CLFLUSHOPT instruction required */
182 CpuClflushOpt,
183 /* XSAVES/XRSTORS instruction required */
184 CpuXSAVES,
185 /* XSAVEC instruction required */
186 CpuXSAVEC,
dcf893b5
IT
187 /* PREFETCHWT1 instruction required */
188 CpuPREFETCHWT1,
2cf200a4
IT
189 /* SE1 instruction required */
190 CpuSE1,
c5e7287a
IT
191 /* CLWB instruction required */
192 CpuCLWB,
2cc1b5aa
IT
193 /* Intel AVX-512 IFMA Instructions support required. */
194 CpuAVX512IFMA,
14f195c9
IT
195 /* Intel AVX-512 VBMI Instructions support required. */
196 CpuAVX512VBMI,
920d2ddc
IT
197 /* Intel AVX-512 4FMAPS Instructions support required. */
198 CpuAVX512_4FMAPS,
47acf0bd
IT
199 /* Intel AVX-512 4VNNIW Instructions support required. */
200 CpuAVX512_4VNNIW,
620214f7
IT
201 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
202 CpuAVX512_VPOPCNTDQ,
53467f57
IT
203 /* Intel AVX-512 VBMI2 Instructions support required. */
204 CpuAVX512_VBMI2,
8cfcb765
IT
205 /* Intel AVX-512 VNNI Instructions support required. */
206 CpuAVX512_VNNI,
ee6872be
IT
207 /* Intel AVX-512 BITALG Instructions support required. */
208 CpuAVX512_BITALG,
d6aab7a1
XG
209 /* Intel AVX-512 BF16 Instructions support required. */
210 CpuAVX512_BF16,
9186c494
L
211 /* Intel AVX-512 VP2INTERSECT Instructions support required. */
212 CpuAVX512_VP2INTERSECT,
9916071f
AP
213 /* mwaitx instruction required */
214 CpuMWAITX,
43e65147 215 /* Clzero instruction required */
029f3522 216 CpuCLZERO,
8eab4136
L
217 /* OSPKE instruction required */
218 CpuOSPKE,
8bc52696
AF
219 /* RDPID instruction required */
220 CpuRDPID,
6b40c462
L
221 /* PTWRITE instruction required */
222 CpuPTWRITE,
d777820b
IT
223 /* CET instructions support required */
224 CpuIBT,
225 CpuSHSTK,
260cd341
LC
226 /* AMX-INT8 instructions required */
227 CpuAMX_INT8,
228 /* AMX-BF16 instructions required */
229 CpuAMX_BF16,
230 /* AMX-TILE instructions required */
231 CpuAMX_TILE,
48521003
IT
232 /* GFNI instructions required */
233 CpuGFNI,
8dcf1fad
IT
234 /* VAES instructions required */
235 CpuVAES,
ff1982d5
IT
236 /* VPCLMULQDQ instructions required */
237 CpuVPCLMULQDQ,
3233d7d0
IT
238 /* WBNOINVD instructions required */
239 CpuWBNOINVD,
be3a8dca
IT
240 /* PCONFIG instructions required */
241 CpuPCONFIG,
de89d0a3
IT
242 /* WAITPKG instructions required */
243 CpuWAITPKG,
c48935d7
IT
244 /* CLDEMOTE instruction required */
245 CpuCLDEMOTE,
c0a30a9f
L
246 /* MOVDIRI instruction support required */
247 CpuMOVDIRI,
248 /* MOVDIRR64B instruction required */
249 CpuMOVDIR64B,
5d79adc4
L
250 /* ENQCMD instruction required */
251 CpuENQCMD,
4b27d27c
L
252 /* SERIALIZE instruction required */
253 CpuSERIALIZE,
142861df
JB
254 /* RDPRU instruction required */
255 CpuRDPRU,
256 /* MCOMMIT instruction required */
257 CpuMCOMMIT,
a847e322
JB
258 /* SEV-ES instruction(s) required */
259 CpuSEV_ES,
bb651e8b
CL
260 /* TSXLDTRK instruction required */
261 CpuTSXLDTRK,
52a6c1fe
L
262 /* 64bit support required */
263 Cpu64,
264 /* Not supported in the 64bit mode */
265 CpuNo64,
266 /* The last bitfield in i386_cpu_flags. */
e92bae62 267 CpuMax = CpuNo64
52a6c1fe 268};
40fb9820
L
269
270#define CpuNumOfUints \
271 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
272#define CpuNumOfBits \
273 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
274
275/* If you get a compiler error for zero width of the unused field,
276 comment it out. */
8cfcb765 277#define CpuUnused (CpuMax + 1)
53467f57 278
40fb9820
L
279/* We can check if an instruction is available with array instead
280 of bitfield. */
281typedef union i386_cpu_flags
282{
283 struct
284 {
285 unsigned int cpui186:1;
286 unsigned int cpui286:1;
287 unsigned int cpui386:1;
288 unsigned int cpui486:1;
289 unsigned int cpui586:1;
290 unsigned int cpui686:1;
d871f3f4
L
291 unsigned int cpucmov:1;
292 unsigned int cpufxsr:1;
bd5295b2 293 unsigned int cpuclflush:1;
22109423 294 unsigned int cpunop:1;
bd5295b2 295 unsigned int cpusyscall:1;
309d3373
JB
296 unsigned int cpu8087:1;
297 unsigned int cpu287:1;
298 unsigned int cpu387:1;
299 unsigned int cpu687:1;
300 unsigned int cpufisttp:1;
40fb9820 301 unsigned int cpummx:1;
40fb9820
L
302 unsigned int cpusse:1;
303 unsigned int cpusse2:1;
304 unsigned int cpua3dnow:1;
305 unsigned int cpua3dnowa:1;
306 unsigned int cpusse3:1;
307 unsigned int cpupadlock:1;
308 unsigned int cpusvme:1;
309 unsigned int cpuvmx:1;
47dd174c 310 unsigned int cpusmx:1;
40fb9820
L
311 unsigned int cpussse3:1;
312 unsigned int cpusse4a:1;
272a84b1
L
313 unsigned int cpulzcnt:1;
314 unsigned int cpupopcnt:1;
40fb9820
L
315 unsigned int cpusse4_1:1;
316 unsigned int cpusse4_2:1;
c0f3af97 317 unsigned int cpuavx:1;
6c30d220 318 unsigned int cpuavx2:1;
43234a1e
L
319 unsigned int cpuavx512f:1;
320 unsigned int cpuavx512cd:1;
321 unsigned int cpuavx512er:1;
322 unsigned int cpuavx512pf:1;
b28d1bda 323 unsigned int cpuavx512vl:1;
90a915bf 324 unsigned int cpuavx512dq:1;
1ba585e8 325 unsigned int cpuavx512bw:1;
8a9036a4 326 unsigned int cpul1om:1;
7a9068fe 327 unsigned int cpuk1om:1;
7b6d09fb 328 unsigned int cpuiamcu:1;
475a2301 329 unsigned int cpuxsave:1;
c7b8aa3a 330 unsigned int cpuxsaveopt:1;
c0f3af97 331 unsigned int cpuaes:1;
594ab6a3 332 unsigned int cpupclmul:1;
c0f3af97 333 unsigned int cpufma:1;
922d8de8 334 unsigned int cpufma4:1;
5dd85c99 335 unsigned int cpuxop:1;
f88c9eb0 336 unsigned int cpulwp:1;
f12dc422 337 unsigned int cpubmi:1;
2a2a0f38 338 unsigned int cputbm:1;
f1f8f695 339 unsigned int cpumovbe:1;
60aa667e 340 unsigned int cpucx16:1;
f1f8f695 341 unsigned int cpuept:1;
1b7f3fb0 342 unsigned int cpurdtscp:1;
c7b8aa3a
L
343 unsigned int cpufsgsbase:1;
344 unsigned int cpurdrnd:1;
345 unsigned int cpuf16c:1;
6c30d220 346 unsigned int cpubmi2:1;
42164a71
L
347 unsigned int cpuhle:1;
348 unsigned int cpurtm:1;
6c30d220 349 unsigned int cpuinvpcid:1;
8729a6f6 350 unsigned int cpuvmfunc:1;
7e8b059b 351 unsigned int cpumpx:1;
40fb9820 352 unsigned int cpulm:1;
e2e1fcde
L
353 unsigned int cpurdseed:1;
354 unsigned int cpuadx:1;
355 unsigned int cpuprfchw:1;
5c111e37 356 unsigned int cpusmap:1;
a0046408 357 unsigned int cpusha:1;
963f3586
IT
358 unsigned int cpuclflushopt:1;
359 unsigned int cpuxsaves:1;
360 unsigned int cpuxsavec:1;
dcf893b5 361 unsigned int cpuprefetchwt1:1;
2cf200a4 362 unsigned int cpuse1:1;
c5e7287a 363 unsigned int cpuclwb:1;
2cc1b5aa 364 unsigned int cpuavx512ifma:1;
14f195c9 365 unsigned int cpuavx512vbmi:1;
920d2ddc 366 unsigned int cpuavx512_4fmaps:1;
47acf0bd 367 unsigned int cpuavx512_4vnniw:1;
620214f7 368 unsigned int cpuavx512_vpopcntdq:1;
53467f57 369 unsigned int cpuavx512_vbmi2:1;
8cfcb765 370 unsigned int cpuavx512_vnni:1;
ee6872be 371 unsigned int cpuavx512_bitalg:1;
d6aab7a1 372 unsigned int cpuavx512_bf16:1;
9186c494 373 unsigned int cpuavx512_vp2intersect:1;
9916071f 374 unsigned int cpumwaitx:1;
029f3522 375 unsigned int cpuclzero:1;
8eab4136 376 unsigned int cpuospke:1;
8bc52696 377 unsigned int cpurdpid:1;
6b40c462 378 unsigned int cpuptwrite:1;
d777820b
IT
379 unsigned int cpuibt:1;
380 unsigned int cpushstk:1;
260cd341
LC
381 unsigned int cpuamx_int8:1;
382 unsigned int cpuamx_bf16:1;
383 unsigned int cpuamx_tile:1;
48521003 384 unsigned int cpugfni:1;
8dcf1fad 385 unsigned int cpuvaes:1;
ff1982d5 386 unsigned int cpuvpclmulqdq:1;
3233d7d0 387 unsigned int cpuwbnoinvd:1;
be3a8dca 388 unsigned int cpupconfig:1;
de89d0a3 389 unsigned int cpuwaitpkg:1;
c48935d7 390 unsigned int cpucldemote:1;
c0a30a9f
L
391 unsigned int cpumovdiri:1;
392 unsigned int cpumovdir64b:1;
5d79adc4 393 unsigned int cpuenqcmd:1;
4b27d27c 394 unsigned int cpuserialize:1;
142861df
JB
395 unsigned int cpurdpru:1;
396 unsigned int cpumcommit:1;
a847e322 397 unsigned int cpusev_es:1;
bb651e8b 398 unsigned int cputsxldtrk:1;
40fb9820
L
399 unsigned int cpu64:1;
400 unsigned int cpuno64:1;
401#ifdef CpuUnused
402 unsigned int unused:(CpuNumOfBits - CpuUnused);
403#endif
404 } bitfield;
405 unsigned int array[CpuNumOfUints];
406} i386_cpu_flags;
407
408/* Position of opcode_modifier bits. */
409
52a6c1fe
L
410enum
411{
412 /* has direction bit. */
413 D = 0,
507916b8
JB
414 /* set if operands can be both bytes and words/dwords/qwords, encoded the
415 canonical way; the base_opcode field should hold the encoding for byte
416 operands */
52a6c1fe 417 W,
86fa6981
L
418 /* load form instruction. Must be placed before store form. */
419 Load,
52a6c1fe
L
420 /* insn has a modrm byte. */
421 Modrm,
0cfa3eb3
JB
422 /* special case for jump insns; value has to be 1 */
423#define JUMP 1
52a6c1fe 424 /* call and jump */
0cfa3eb3 425#define JUMP_DWORD 2
52a6c1fe 426 /* loop and jecxz */
0cfa3eb3 427#define JUMP_BYTE 3
52a6c1fe 428 /* special case for intersegment leaps/calls */
0cfa3eb3 429#define JUMP_INTERSEGMENT 4
6f2f06be 430 /* absolute address for jump */
0cfa3eb3
JB
431#define JUMP_ABSOLUTE 5
432 Jump,
52a6c1fe
L
433 /* FP insn memory format bit, sized by 0x4 */
434 FloatMF,
435 /* src/dest swap for floats. */
436 FloatR,
52a6c1fe 437 /* needs size prefix if in 32-bit mode */
673fe0f0 438#define SIZE16 1
52a6c1fe 439 /* needs size prefix if in 16-bit mode */
673fe0f0 440#define SIZE32 2
52a6c1fe 441 /* needs size prefix if in 64-bit mode */
673fe0f0
JB
442#define SIZE64 3
443 Size,
56ffb741
L
444 /* check register size. */
445 CheckRegSize,
52a6c1fe
L
446 /* instruction ignores operand size prefix and in Intel mode ignores
447 mnemonic size suffix check. */
3cd7f3e3 448#define IGNORESIZE 1
52a6c1fe 449 /* default insn size depends on mode */
3cd7f3e3
L
450#define DEFAULTSIZE 2
451 MnemonicSize,
601e8564
JB
452 /* any memory size */
453 Anysize,
52a6c1fe
L
454 /* b suffix on instruction illegal */
455 No_bSuf,
456 /* w suffix on instruction illegal */
457 No_wSuf,
458 /* l suffix on instruction illegal */
459 No_lSuf,
460 /* s suffix on instruction illegal */
461 No_sSuf,
462 /* q suffix on instruction illegal */
463 No_qSuf,
464 /* long double suffix on instruction illegal */
465 No_ldSuf,
466 /* instruction needs FWAIT */
467 FWait,
51c8edf6
JB
468 /* IsString provides for a quick test for string instructions, and
469 its actual value also indicates which of the operands (if any)
470 requires use of the %es segment. */
471#define IS_STRING_ES_OP0 2
472#define IS_STRING_ES_OP1 3
52a6c1fe 473 IsString,
dfd69174
JB
474 /* RegMem is for instructions with a modrm byte where the register
475 destination operand should be encoded in the mod and regmem fields.
476 Normally, it will be encoded in the reg field. We add a RegMem
477 flag to indicate that it should be encoded in the regmem field. */
478 RegMem,
7e8b059b
L
479 /* quick test if branch instruction is MPX supported */
480 BNDPrefixOk,
04ef582a
L
481 /* quick test if NOTRACK prefix is supported */
482 NoTrackPrefixOk,
c32fa91d
L
483 /* quick test for lockable instructions */
484 IsLockable,
52a6c1fe
L
485 /* fake an extra reg operand for clr, imul and special register
486 processing for some instructions. */
487 RegKludge,
52a6c1fe
L
488 /* An implicit xmm0 as the first operand */
489 Implicit1stXmm0,
42164a71
L
490 /* The HLE prefix is OK:
491 1. With a LOCK prefix.
492 2. With or without a LOCK prefix.
493 3. With a RELEASE (0xf3) prefix.
494 */
82c2def5
L
495#define HLEPrefixNone 0
496#define HLEPrefixLock 1
497#define HLEPrefixAny 2
498#define HLEPrefixRelease 3
42164a71 499 HLEPrefixOk,
29c048b6
RM
500 /* An instruction on which a "rep" prefix is acceptable. */
501 RepPrefixOk,
52a6c1fe
L
502 /* Convert to DWORD */
503 ToDword,
504 /* Convert to QWORD */
505 ToQword,
75c0a438
L
506 /* Address prefix changes register operand */
507 AddrPrefixOpReg,
52a6c1fe
L
508 /* opcode is a prefix */
509 IsPrefix,
510 /* instruction has extension in 8 bit imm */
511 ImmExt,
512 /* instruction don't need Rex64 prefix. */
513 NoRex64,
52a6c1fe
L
514 /* deprecated fp insn, gets a warning */
515 Ugh,
516 /* insn has VEX prefix:
10c17abd 517 1: 128bit VEX prefix (or operand dependent).
2bf05e57 518 2: 256bit VEX prefix.
712366da 519 3: Scalar VEX prefix.
52a6c1fe 520 */
712366da
L
521#define VEX128 1
522#define VEX256 2
523#define VEXScalar 3
52a6c1fe 524 Vex,
2426c15f
L
525 /* How to encode VEX.vvvv:
526 0: VEX.vvvv must be 1111b.
a2a7d12c 527 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 528 the content of source registers will be preserved.
29c048b6 529 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
530 where the content of first source register will be overwritten
531 by the result.
6c30d220
L
532 VEX.NDD2. The second destination register operand is encoded in
533 VEX.vvvv for instructions with 2 destination register operands.
534 For assembler, there are no difference between VEX.NDS, VEX.DDS
535 and VEX.NDD2.
536 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
537 instructions with 1 destination register operand.
2426c15f
L
538 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
539 of the operands can access a memory location.
540 */
541#define VEXXDS 1
542#define VEXNDD 2
543#define VEXLWP 3
544 VexVVVV,
1ef99a7b
L
545 /* How the VEX.W bit is used:
546 0: Set by the REX.W bit.
547 1: VEX.W0. Should always be 0.
548 2: VEX.W1. Should always be 1.
6865c043 549 3: VEX.WIG. The VEX.W bit is ignored.
1ef99a7b
L
550 */
551#define VEXW0 1
552#define VEXW1 2
6865c043 553#define VEXWIG 3
1ef99a7b 554 VexW,
7f399153
L
555 /* VEX opcode prefix:
556 0: VEX 0x0F opcode prefix.
557 1: VEX 0x0F38 opcode prefix.
558 2: VEX 0x0F3A opcode prefix
559 3: XOP 0x08 opcode prefix.
560 4: XOP 0x09 opcode prefix
561 5: XOP 0x0A opcode prefix.
562 */
563#define VEX0F 0
564#define VEX0F38 1
565#define VEX0F3A 2
566#define XOP08 3
567#define XOP09 4
568#define XOP0A 5
569 VexOpcode,
8cd7925b 570 /* number of VEX source operands:
8c43a48b
L
571 0: <= 2 source operands.
572 1: 2 XOP source operands.
8cd7925b
L
573 2: 3 source operands.
574 */
8c43a48b 575#define XOP2SOURCES 1
8cd7925b
L
576#define VEX3SOURCES 2
577 VexSources,
63112cd6 578 /* Instruction with a mandatory SIB byte:
6c30d220
L
579 1: 128bit vector register.
580 2: 256bit vector register.
43234a1e 581 3: 512bit vector register.
6c30d220 582 */
63112cd6
L
583#define VECSIB128 1
584#define VECSIB256 2
585#define VECSIB512 3
260cd341 586#define SIBMEM 4
63112cd6 587 SIB,
260cd341 588
52a6c1fe
L
589 /* SSE to AVX support required */
590 SSE2AVX,
591 /* No AVX equivalent */
592 NoAVX,
43234a1e
L
593
594 /* insn has EVEX prefix:
595 1: 512bit EVEX prefix.
596 2: 128bit EVEX prefix.
597 3: 256bit EVEX prefix.
598 4: Length-ignored (LIG) EVEX prefix.
e771e7c9 599 5: Length determined from actual operands.
43234a1e
L
600 */
601#define EVEX512 1
602#define EVEX128 2
603#define EVEX256 3
604#define EVEXLIG 4
e771e7c9 605#define EVEXDYN 5
43234a1e
L
606 EVex,
607
608 /* AVX512 masking support:
ae2387fe 609 1: Zeroing or merging masking depending on operands.
43234a1e
L
610 2: Merging-masking.
611 3: Both zeroing and merging masking.
612 */
ae2387fe 613#define DYNAMIC_MASKING 1
43234a1e
L
614#define MERGING_MASKING 2
615#define BOTH_MASKING 3
616 Masking,
617
4a1b91ea
L
618 /* AVX512 broadcast support. The number of bytes to broadcast is
619 1 << (Broadcast - 1):
620 1: Byte broadcast.
621 2: Word broadcast.
622 3: Dword broadcast.
623 4: Qword broadcast.
624 */
625#define BYTE_BROADCAST 1
626#define WORD_BROADCAST 2
627#define DWORD_BROADCAST 3
628#define QWORD_BROADCAST 4
43234a1e
L
629 Broadcast,
630
631 /* Static rounding control is supported. */
632 StaticRounding,
633
634 /* Supress All Exceptions is supported. */
635 SAE,
636
7091c612
JB
637 /* Compressed Disp8*N attribute. */
638#define DISP8_SHIFT_VL 7
43234a1e
L
639 Disp8MemShift,
640
641 /* Default mask isn't allowed. */
642 NoDefMask,
643
920d2ddc
IT
644 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
645 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
646 */
647 ImplicitQuadGroup,
648
c2ecccb3
L
649 /* Two source operands are swapped. */
650 SwapSources,
651
b6f8c7c4
L
652 /* Support encoding optimization. */
653 Optimize,
654
52a6c1fe
L
655 /* AT&T mnemonic. */
656 ATTMnemonic,
657 /* AT&T syntax. */
658 ATTSyntax,
659 /* Intel syntax. */
660 IntelSyntax,
4b5aaf5f
L
661 /* ISA64: Don't change the order without other code adjustments.
662 0: Common to AMD64 and Intel64.
663 1: AMD64.
664 2: Intel64.
665 3: Only in Intel64.
666 */
667#define AMD64 1
668#define INTEL64 2
669#define INTEL64ONLY 3
670 ISA64,
52a6c1fe 671 /* The last bitfield in i386_opcode_modifier. */
1d942ae9 672 Opcode_Modifier_Num
52a6c1fe 673};
40fb9820
L
674
675typedef struct i386_opcode_modifier
676{
677 unsigned int d:1;
678 unsigned int w:1;
86fa6981 679 unsigned int load:1;
40fb9820 680 unsigned int modrm:1;
0cfa3eb3 681 unsigned int jump:3;
40fb9820
L
682 unsigned int floatmf:1;
683 unsigned int floatr:1;
673fe0f0 684 unsigned int size:2;
56ffb741 685 unsigned int checkregsize:1;
3cd7f3e3 686 unsigned int mnemonicsize:2;
601e8564 687 unsigned int anysize:1;
40fb9820
L
688 unsigned int no_bsuf:1;
689 unsigned int no_wsuf:1;
690 unsigned int no_lsuf:1;
691 unsigned int no_ssuf:1;
692 unsigned int no_qsuf:1;
7ce189b3 693 unsigned int no_ldsuf:1;
40fb9820 694 unsigned int fwait:1;
51c8edf6 695 unsigned int isstring:2;
dfd69174 696 unsigned int regmem:1;
7e8b059b 697 unsigned int bndprefixok:1;
04ef582a 698 unsigned int notrackprefixok:1;
c32fa91d 699 unsigned int islockable:1;
40fb9820 700 unsigned int regkludge:1;
c0f3af97 701 unsigned int implicit1stxmm0:1;
42164a71 702 unsigned int hleprefixok:2;
29c048b6 703 unsigned int repprefixok:1;
ca61edf2
L
704 unsigned int todword:1;
705 unsigned int toqword:1;
75c0a438 706 unsigned int addrprefixopreg:1;
40fb9820
L
707 unsigned int isprefix:1;
708 unsigned int immext:1;
709 unsigned int norex64:1;
40fb9820 710 unsigned int ugh:1;
2bf05e57 711 unsigned int vex:2;
2426c15f 712 unsigned int vexvvvv:2;
1ef99a7b 713 unsigned int vexw:2;
7f399153 714 unsigned int vexopcode:3;
8cd7925b 715 unsigned int vexsources:2;
260cd341 716 unsigned int sib:3;
c0f3af97 717 unsigned int sse2avx:1;
81f8a913 718 unsigned int noavx:1;
43234a1e
L
719 unsigned int evex:3;
720 unsigned int masking:2;
4a1b91ea 721 unsigned int broadcast:3;
43234a1e
L
722 unsigned int staticrounding:1;
723 unsigned int sae:1;
724 unsigned int disp8memshift:3;
725 unsigned int nodefmask:1;
920d2ddc 726 unsigned int implicitquadgroup:1;
c2ecccb3 727 unsigned int swapsources:1;
b6f8c7c4 728 unsigned int optimize:1;
1efbbeb4 729 unsigned int attmnemonic:1;
e1d4d893 730 unsigned int attsyntax:1;
5c07affc 731 unsigned int intelsyntax:1;
4b5aaf5f 732 unsigned int isa64:2;
40fb9820
L
733} i386_opcode_modifier;
734
bab6aec1
JB
735/* Operand classes. */
736
737#define CLASS_WIDTH 4
738enum operand_class
739{
740 ClassNone,
741 Reg, /* GPRs and FP regs, distinguished by operand size */
00cee14f 742 SReg, /* Segment register */
4a5c67ed
JB
743 RegCR, /* Control register */
744 RegDR, /* Debug register */
745 RegTR, /* Test register */
3528c362
JB
746 RegMMX, /* MMX register */
747 RegSIMD, /* XMM/YMM/ZMM registers, distinguished by operand size */
f74a6307
JB
748 RegMask, /* Vector Mask register */
749 RegBND, /* Bound register */
bab6aec1
JB
750};
751
75e5731b
JB
752/* Special operand instances. */
753
754#define INSTANCE_WIDTH 3
755enum operand_instance
756{
757 InstanceNone,
758 Accum, /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
474da251
JB
759 RegC, /* %cl / %cx / %ecx / %rcx, e.g. register to hold shift count */
760 RegD, /* %dl / %dx / %edx / %rdx, e.g. register to hold I/O port addr */
761 RegB, /* %bl / %bx / %ebx / %rbx */
75e5731b
JB
762};
763
40fb9820
L
764/* Position of operand_type bits. */
765
52a6c1fe
L
766enum
767{
75e5731b
JB
768 /* Class and Instance */
769 ClassInstance = CLASS_WIDTH + INSTANCE_WIDTH - 1,
52a6c1fe
L
770 /* 1 bit immediate */
771 Imm1,
772 /* 8 bit immediate */
773 Imm8,
774 /* 8 bit immediate sign extended */
775 Imm8S,
776 /* 16 bit immediate */
777 Imm16,
778 /* 32 bit immediate */
779 Imm32,
780 /* 32 bit immediate sign extended */
781 Imm32S,
782 /* 64 bit immediate */
783 Imm64,
784 /* 8bit/16bit/32bit displacements are used in different ways,
785 depending on the instruction. For jumps, they specify the
786 size of the PC relative displacement, for instructions with
787 memory operand, they specify the size of the offset relative
788 to the base register, and for instructions with memory offset
789 such as `mov 1234,%al' they specify the size of the offset
790 relative to the segment base. */
791 /* 8 bit displacement */
792 Disp8,
793 /* 16 bit displacement */
794 Disp16,
795 /* 32 bit displacement */
796 Disp32,
797 /* 32 bit signed displacement */
798 Disp32S,
799 /* 64 bit displacement */
800 Disp64,
52a6c1fe
L
801 /* Register which can be used for base or index in memory operand. */
802 BaseIndex,
11a322db 803 /* BYTE size. */
52a6c1fe 804 Byte,
11a322db 805 /* WORD size. 2 byte */
52a6c1fe 806 Word,
11a322db 807 /* DWORD size. 4 byte */
52a6c1fe 808 Dword,
11a322db 809 /* FWORD size. 6 byte */
52a6c1fe 810 Fword,
11a322db 811 /* QWORD size. 8 byte */
52a6c1fe 812 Qword,
11a322db 813 /* TBYTE size. 10 byte */
52a6c1fe 814 Tbyte,
11a322db 815 /* XMMWORD size. */
52a6c1fe 816 Xmmword,
11a322db 817 /* YMMWORD size. */
52a6c1fe 818 Ymmword,
11a322db 819 /* ZMMWORD size. */
43234a1e 820 Zmmword,
260cd341
LC
821 /* TMMWORD size. */
822 Tmmword,
52a6c1fe
L
823 /* Unspecified memory size. */
824 Unspecified,
40fb9820 825
bab6aec1 826 /* The number of bits in i386_operand_type. */
f0a85b07 827 OTNum
52a6c1fe 828};
40fb9820
L
829
830#define OTNumOfUints \
f0a85b07 831 ((OTNum - 1) / sizeof (unsigned int) / CHAR_BIT + 1)
40fb9820
L
832#define OTNumOfBits \
833 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
834
835/* If you get a compiler error for zero width of the unused field,
601e8564 836 comment it out. */
f0a85b07 837#define OTUnused OTNum
40fb9820
L
838
839typedef union i386_operand_type
840{
841 struct
842 {
bab6aec1 843 unsigned int class:CLASS_WIDTH;
75e5731b 844 unsigned int instance:INSTANCE_WIDTH;
7d5e4556 845 unsigned int imm1:1;
40fb9820
L
846 unsigned int imm8:1;
847 unsigned int imm8s:1;
848 unsigned int imm16:1;
849 unsigned int imm32:1;
850 unsigned int imm32s:1;
851 unsigned int imm64:1;
40fb9820
L
852 unsigned int disp8:1;
853 unsigned int disp16:1;
854 unsigned int disp32:1;
855 unsigned int disp32s:1;
856 unsigned int disp64:1;
7d5e4556 857 unsigned int baseindex:1;
7d5e4556
L
858 unsigned int byte:1;
859 unsigned int word:1;
860 unsigned int dword:1;
861 unsigned int fword:1;
862 unsigned int qword:1;
863 unsigned int tbyte:1;
864 unsigned int xmmword:1;
c0f3af97 865 unsigned int ymmword:1;
43234a1e 866 unsigned int zmmword:1;
260cd341 867 unsigned int tmmword:1;
7d5e4556 868 unsigned int unspecified:1;
40fb9820
L
869#ifdef OTUnused
870 unsigned int unused:(OTNumOfBits - OTUnused);
871#endif
872 } bitfield;
873 unsigned int array[OTNumOfUints];
874} i386_operand_type;
0b1cf022 875
d3ce72d0 876typedef struct insn_template
0b1cf022
L
877{
878 /* instruction name sans width suffix ("mov" for movl insns) */
879 char *name;
880
0b1cf022
L
881 /* base_opcode is the fundamental opcode byte without optional
882 prefix(es). */
883 unsigned int base_opcode;
884#define Opcode_D 0x2 /* Direction bit:
885 set if Reg --> Regmem;
886 unset if Regmem --> Reg. */
887#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
888#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
dbbc8b7e
JB
889#define Opcode_SIMD_FloatD 0x1 /* Direction bit for SIMD fp insns. */
890#define Opcode_SIMD_IntD 0x10 /* Direction bit for SIMD int insns. */
0b1cf022
L
891
892 /* extension_opcode is the 3 bit extension for group <n> insns.
893 This field is also used to store the 8-bit opcode suffix for the
894 AMD 3DNow! instructions.
29c048b6 895 If this template has no extension opcode (the usual case) use None
c1e679ec 896 Instructions */
a2cebd03 897 unsigned short extension_opcode;
0b1cf022
L
898#define None 0xffff /* If no extension_opcode is possible. */
899
4dffcebc
L
900 /* Opcode length. */
901 unsigned char opcode_length;
902
a2cebd03
JB
903 /* how many operands */
904 unsigned char operands;
905
0b1cf022 906 /* cpu feature flags */
40fb9820 907 i386_cpu_flags cpu_flags;
0b1cf022
L
908
909 /* the bits in opcode_modifier are used to generate the final opcode from
910 the base_opcode. These bits also are used to detect alternate forms of
911 the same instruction */
40fb9820 912 i386_opcode_modifier opcode_modifier;
0b1cf022
L
913
914 /* operand_types[i] describes the type of operand i. This is made
915 by OR'ing together all of the possible type masks. (e.g.
916 'operand_types[i] = Reg|Imm' specifies that operand i can be
917 either a register or an immediate operand. */
40fb9820 918 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 919}
d3ce72d0 920insn_template;
0b1cf022 921
d3ce72d0 922extern const insn_template i386_optab[];
0b1cf022
L
923
924/* these are for register name --> number & type hash lookup */
925typedef struct
926{
8a6fb3f9 927 const char *reg_name;
40fb9820 928 i386_operand_type reg_type;
a60de03c 929 unsigned char reg_flags;
0b1cf022
L
930#define RegRex 0x1 /* Extended register. */
931#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 932#define RegVRex 0x4 /* Extended vector register. */
a60de03c 933 unsigned char reg_num;
e968fc9b 934#define RegIP ((unsigned char ) ~0)
db51cc60 935/* EIZ and RIZ are fake index registers. */
e968fc9b 936#define RegIZ (RegIP - 1)
b7240065
JB
937/* FLAT is a fake segment register (Intel mode). */
938#define RegFlat ((unsigned char) ~0)
a60de03c
JB
939 signed char dw2_regnum[2];
940#define Dw2Inval (-1)
0b1cf022
L
941}
942reg_entry;
943
944/* Entries in i386_regtab. */
945#define REGNAM_AL 1
946#define REGNAM_AX 25
947#define REGNAM_EAX 41
948
949extern const reg_entry i386_regtab[];
c3fe08fa 950extern const unsigned int i386_regtab_size;
0b1cf022
L
951
952typedef struct
953{
954 char *seg_name;
955 unsigned int seg_prefix;
956}
957seg_entry;
958
959extern const seg_entry cs;
960extern const seg_entry ds;
961extern const seg_entry ss;
962extern const seg_entry es;
963extern const seg_entry fs;
964extern const seg_entry gs;
This page took 0.664858 seconds and 4 git commands to generate.