Add support for Intel ENQCMD[S] instructions
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
82704155 2 Copyright (C) 2007-2019 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
d871f3f4
L
46 /* CMOV Instruction support required */
47 CpuCMOV,
48 /* FXSR Instruction support required */
49 CpuFXSR,
b49dfb4a 50 /* CLFLUSH Instruction support required */
52a6c1fe 51 CpuClflush,
22109423
L
52 /* NOP Instruction support required */
53 CpuNop,
b49dfb4a 54 /* SYSCALL Instructions support required */
52a6c1fe
L
55 CpuSYSCALL,
56 /* Floating point support required */
57 Cpu8087,
58 /* i287 support required */
59 Cpu287,
60 /* i387 support required */
61 Cpu387,
62 /* i686 and floating point support required */
63 Cpu687,
64 /* SSE3 and floating point support required */
65 CpuFISTTP,
66 /* MMX support required */
67 CpuMMX,
68 /* SSE support required */
69 CpuSSE,
70 /* SSE2 support required */
71 CpuSSE2,
72 /* 3dnow! support required */
73 Cpu3dnow,
74 /* 3dnow! Extensions support required */
75 Cpu3dnowA,
76 /* SSE3 support required */
77 CpuSSE3,
78 /* VIA PadLock required */
79 CpuPadLock,
80 /* AMD Secure Virtual Machine Ext-s required */
81 CpuSVME,
82 /* VMX Instructions required */
83 CpuVMX,
84 /* SMX Instructions required */
85 CpuSMX,
86 /* SSSE3 support required */
87 CpuSSSE3,
88 /* SSE4a support required */
89 CpuSSE4a,
90 /* ABM New Instructions required */
91 CpuABM,
92 /* SSE4.1 support required */
93 CpuSSE4_1,
94 /* SSE4.2 support required */
95 CpuSSE4_2,
96 /* AVX support required */
97 CpuAVX,
6c30d220
L
98 /* AVX2 support required */
99 CpuAVX2,
43234a1e
L
100 /* Intel AVX-512 Foundation Instructions support required */
101 CpuAVX512F,
102 /* Intel AVX-512 Conflict Detection Instructions support required */
103 CpuAVX512CD,
104 /* Intel AVX-512 Exponential and Reciprocal Instructions support
105 required */
106 CpuAVX512ER,
107 /* Intel AVX-512 Prefetch Instructions support required */
108 CpuAVX512PF,
b28d1bda
IT
109 /* Intel AVX-512 VL Instructions support required. */
110 CpuAVX512VL,
90a915bf
IT
111 /* Intel AVX-512 DQ Instructions support required. */
112 CpuAVX512DQ,
1ba585e8
IT
113 /* Intel AVX-512 BW Instructions support required. */
114 CpuAVX512BW,
52a6c1fe
L
115 /* Intel L1OM support required */
116 CpuL1OM,
7a9068fe
L
117 /* Intel K1OM support required */
118 CpuK1OM,
7b6d09fb
L
119 /* Intel IAMCU support required */
120 CpuIAMCU,
b49dfb4a 121 /* Xsave/xrstor New Instructions support required */
52a6c1fe 122 CpuXsave,
b49dfb4a 123 /* Xsaveopt New Instructions support required */
c7b8aa3a 124 CpuXsaveopt,
52a6c1fe
L
125 /* AES support required */
126 CpuAES,
127 /* PCLMUL support required */
128 CpuPCLMUL,
129 /* FMA support required */
130 CpuFMA,
131 /* FMA4 support required */
132 CpuFMA4,
5dd85c99
SP
133 /* XOP support required */
134 CpuXOP,
f88c9eb0
SP
135 /* LWP support required */
136 CpuLWP,
f12dc422
L
137 /* BMI support required */
138 CpuBMI,
2a2a0f38
QN
139 /* TBM support required */
140 CpuTBM,
b49dfb4a 141 /* MOVBE Instruction support required */
52a6c1fe 142 CpuMovbe,
60aa667e
L
143 /* CMPXCHG16B instruction support required. */
144 CpuCX16,
52a6c1fe
L
145 /* EPT Instructions required */
146 CpuEPT,
b49dfb4a 147 /* RDTSCP Instruction support required */
52a6c1fe 148 CpuRdtscp,
77321f53 149 /* FSGSBASE Instructions required */
c7b8aa3a
L
150 CpuFSGSBase,
151 /* RDRND Instructions required */
152 CpuRdRnd,
153 /* F16C Instructions required */
154 CpuF16C,
6c30d220
L
155 /* Intel BMI2 support required */
156 CpuBMI2,
157 /* LZCNT support required */
158 CpuLZCNT,
42164a71
L
159 /* HLE support required */
160 CpuHLE,
161 /* RTM support required */
162 CpuRTM,
6c30d220
L
163 /* INVPCID Instructions required */
164 CpuINVPCID,
8729a6f6
L
165 /* VMFUNC Instruction required */
166 CpuVMFUNC,
7e8b059b
L
167 /* Intel MPX Instructions required */
168 CpuMPX,
52a6c1fe
L
169 /* 64bit support available, used by -march= in assembler. */
170 CpuLM,
e2e1fcde
L
171 /* RDRSEED instruction required. */
172 CpuRDSEED,
173 /* Multi-presisionn add-carry instructions are required. */
174 CpuADX,
7b458c12 175 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 176 CpuPRFCHW,
5c111e37
L
177 /* SMAP instructions required. */
178 CpuSMAP,
a0046408
L
179 /* SHA instructions required. */
180 CpuSHA,
963f3586
IT
181 /* CLFLUSHOPT instruction required */
182 CpuClflushOpt,
183 /* XSAVES/XRSTORS instruction required */
184 CpuXSAVES,
185 /* XSAVEC instruction required */
186 CpuXSAVEC,
dcf893b5
IT
187 /* PREFETCHWT1 instruction required */
188 CpuPREFETCHWT1,
2cf200a4
IT
189 /* SE1 instruction required */
190 CpuSE1,
c5e7287a
IT
191 /* CLWB instruction required */
192 CpuCLWB,
2cc1b5aa
IT
193 /* Intel AVX-512 IFMA Instructions support required. */
194 CpuAVX512IFMA,
14f195c9
IT
195 /* Intel AVX-512 VBMI Instructions support required. */
196 CpuAVX512VBMI,
920d2ddc
IT
197 /* Intel AVX-512 4FMAPS Instructions support required. */
198 CpuAVX512_4FMAPS,
47acf0bd
IT
199 /* Intel AVX-512 4VNNIW Instructions support required. */
200 CpuAVX512_4VNNIW,
620214f7
IT
201 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
202 CpuAVX512_VPOPCNTDQ,
53467f57
IT
203 /* Intel AVX-512 VBMI2 Instructions support required. */
204 CpuAVX512_VBMI2,
8cfcb765
IT
205 /* Intel AVX-512 VNNI Instructions support required. */
206 CpuAVX512_VNNI,
ee6872be
IT
207 /* Intel AVX-512 BITALG Instructions support required. */
208 CpuAVX512_BITALG,
d6aab7a1
XG
209 /* Intel AVX-512 BF16 Instructions support required. */
210 CpuAVX512_BF16,
9916071f
AP
211 /* mwaitx instruction required */
212 CpuMWAITX,
43e65147 213 /* Clzero instruction required */
029f3522 214 CpuCLZERO,
8eab4136
L
215 /* OSPKE instruction required */
216 CpuOSPKE,
8bc52696
AF
217 /* RDPID instruction required */
218 CpuRDPID,
6b40c462
L
219 /* PTWRITE instruction required */
220 CpuPTWRITE,
d777820b
IT
221 /* CET instructions support required */
222 CpuIBT,
223 CpuSHSTK,
48521003
IT
224 /* GFNI instructions required */
225 CpuGFNI,
8dcf1fad
IT
226 /* VAES instructions required */
227 CpuVAES,
ff1982d5
IT
228 /* VPCLMULQDQ instructions required */
229 CpuVPCLMULQDQ,
3233d7d0
IT
230 /* WBNOINVD instructions required */
231 CpuWBNOINVD,
be3a8dca
IT
232 /* PCONFIG instructions required */
233 CpuPCONFIG,
de89d0a3
IT
234 /* WAITPKG instructions required */
235 CpuWAITPKG,
c48935d7
IT
236 /* CLDEMOTE instruction required */
237 CpuCLDEMOTE,
c0a30a9f
L
238 /* MOVDIRI instruction support required */
239 CpuMOVDIRI,
240 /* MOVDIRR64B instruction required */
241 CpuMOVDIR64B,
5d79adc4
L
242 /* ENQCMD instruction required */
243 CpuENQCMD,
52a6c1fe
L
244 /* 64bit support required */
245 Cpu64,
246 /* Not supported in the 64bit mode */
247 CpuNo64,
248 /* The last bitfield in i386_cpu_flags. */
e92bae62 249 CpuMax = CpuNo64
52a6c1fe 250};
40fb9820
L
251
252#define CpuNumOfUints \
253 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
254#define CpuNumOfBits \
255 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
256
257/* If you get a compiler error for zero width of the unused field,
258 comment it out. */
8cfcb765 259#define CpuUnused (CpuMax + 1)
53467f57 260
40fb9820
L
261/* We can check if an instruction is available with array instead
262 of bitfield. */
263typedef union i386_cpu_flags
264{
265 struct
266 {
267 unsigned int cpui186:1;
268 unsigned int cpui286:1;
269 unsigned int cpui386:1;
270 unsigned int cpui486:1;
271 unsigned int cpui586:1;
272 unsigned int cpui686:1;
d871f3f4
L
273 unsigned int cpucmov:1;
274 unsigned int cpufxsr:1;
bd5295b2 275 unsigned int cpuclflush:1;
22109423 276 unsigned int cpunop:1;
bd5295b2 277 unsigned int cpusyscall:1;
309d3373
JB
278 unsigned int cpu8087:1;
279 unsigned int cpu287:1;
280 unsigned int cpu387:1;
281 unsigned int cpu687:1;
282 unsigned int cpufisttp:1;
40fb9820 283 unsigned int cpummx:1;
40fb9820
L
284 unsigned int cpusse:1;
285 unsigned int cpusse2:1;
286 unsigned int cpua3dnow:1;
287 unsigned int cpua3dnowa:1;
288 unsigned int cpusse3:1;
289 unsigned int cpupadlock:1;
290 unsigned int cpusvme:1;
291 unsigned int cpuvmx:1;
47dd174c 292 unsigned int cpusmx:1;
40fb9820
L
293 unsigned int cpussse3:1;
294 unsigned int cpusse4a:1;
295 unsigned int cpuabm:1;
296 unsigned int cpusse4_1:1;
297 unsigned int cpusse4_2:1;
c0f3af97 298 unsigned int cpuavx:1;
6c30d220 299 unsigned int cpuavx2:1;
43234a1e
L
300 unsigned int cpuavx512f:1;
301 unsigned int cpuavx512cd:1;
302 unsigned int cpuavx512er:1;
303 unsigned int cpuavx512pf:1;
b28d1bda 304 unsigned int cpuavx512vl:1;
90a915bf 305 unsigned int cpuavx512dq:1;
1ba585e8 306 unsigned int cpuavx512bw:1;
8a9036a4 307 unsigned int cpul1om:1;
7a9068fe 308 unsigned int cpuk1om:1;
7b6d09fb 309 unsigned int cpuiamcu:1;
475a2301 310 unsigned int cpuxsave:1;
c7b8aa3a 311 unsigned int cpuxsaveopt:1;
c0f3af97 312 unsigned int cpuaes:1;
594ab6a3 313 unsigned int cpupclmul:1;
c0f3af97 314 unsigned int cpufma:1;
922d8de8 315 unsigned int cpufma4:1;
5dd85c99 316 unsigned int cpuxop:1;
f88c9eb0 317 unsigned int cpulwp:1;
f12dc422 318 unsigned int cpubmi:1;
2a2a0f38 319 unsigned int cputbm:1;
f1f8f695 320 unsigned int cpumovbe:1;
60aa667e 321 unsigned int cpucx16:1;
f1f8f695 322 unsigned int cpuept:1;
1b7f3fb0 323 unsigned int cpurdtscp:1;
c7b8aa3a
L
324 unsigned int cpufsgsbase:1;
325 unsigned int cpurdrnd:1;
326 unsigned int cpuf16c:1;
6c30d220
L
327 unsigned int cpubmi2:1;
328 unsigned int cpulzcnt:1;
42164a71
L
329 unsigned int cpuhle:1;
330 unsigned int cpurtm:1;
6c30d220 331 unsigned int cpuinvpcid:1;
8729a6f6 332 unsigned int cpuvmfunc:1;
7e8b059b 333 unsigned int cpumpx:1;
40fb9820 334 unsigned int cpulm:1;
e2e1fcde
L
335 unsigned int cpurdseed:1;
336 unsigned int cpuadx:1;
337 unsigned int cpuprfchw:1;
5c111e37 338 unsigned int cpusmap:1;
a0046408 339 unsigned int cpusha:1;
963f3586
IT
340 unsigned int cpuclflushopt:1;
341 unsigned int cpuxsaves:1;
342 unsigned int cpuxsavec:1;
dcf893b5 343 unsigned int cpuprefetchwt1:1;
2cf200a4 344 unsigned int cpuse1:1;
c5e7287a 345 unsigned int cpuclwb:1;
2cc1b5aa 346 unsigned int cpuavx512ifma:1;
14f195c9 347 unsigned int cpuavx512vbmi:1;
920d2ddc 348 unsigned int cpuavx512_4fmaps:1;
47acf0bd 349 unsigned int cpuavx512_4vnniw:1;
620214f7 350 unsigned int cpuavx512_vpopcntdq:1;
53467f57 351 unsigned int cpuavx512_vbmi2:1;
8cfcb765 352 unsigned int cpuavx512_vnni:1;
ee6872be 353 unsigned int cpuavx512_bitalg:1;
d6aab7a1 354 unsigned int cpuavx512_bf16:1;
9916071f 355 unsigned int cpumwaitx:1;
029f3522 356 unsigned int cpuclzero:1;
8eab4136 357 unsigned int cpuospke:1;
8bc52696 358 unsigned int cpurdpid:1;
6b40c462 359 unsigned int cpuptwrite:1;
d777820b
IT
360 unsigned int cpuibt:1;
361 unsigned int cpushstk:1;
48521003 362 unsigned int cpugfni:1;
8dcf1fad 363 unsigned int cpuvaes:1;
ff1982d5 364 unsigned int cpuvpclmulqdq:1;
3233d7d0 365 unsigned int cpuwbnoinvd:1;
be3a8dca 366 unsigned int cpupconfig:1;
de89d0a3 367 unsigned int cpuwaitpkg:1;
c48935d7 368 unsigned int cpucldemote:1;
c0a30a9f
L
369 unsigned int cpumovdiri:1;
370 unsigned int cpumovdir64b:1;
5d79adc4 371 unsigned int cpuenqcmd:1;
40fb9820
L
372 unsigned int cpu64:1;
373 unsigned int cpuno64:1;
374#ifdef CpuUnused
375 unsigned int unused:(CpuNumOfBits - CpuUnused);
376#endif
377 } bitfield;
378 unsigned int array[CpuNumOfUints];
379} i386_cpu_flags;
380
381/* Position of opcode_modifier bits. */
382
52a6c1fe
L
383enum
384{
385 /* has direction bit. */
386 D = 0,
387 /* set if operands can be words or dwords encoded the canonical way */
388 W,
86fa6981
L
389 /* load form instruction. Must be placed before store form. */
390 Load,
52a6c1fe
L
391 /* insn has a modrm byte. */
392 Modrm,
393 /* register is in low 3 bits of opcode */
394 ShortForm,
395 /* special case for jump insns. */
396 Jump,
397 /* call and jump */
398 JumpDword,
399 /* loop and jecxz */
400 JumpByte,
401 /* special case for intersegment leaps/calls */
402 JumpInterSegment,
403 /* FP insn memory format bit, sized by 0x4 */
404 FloatMF,
405 /* src/dest swap for floats. */
406 FloatR,
52a6c1fe 407 /* needs size prefix if in 32-bit mode */
673fe0f0 408#define SIZE16 1
52a6c1fe 409 /* needs size prefix if in 16-bit mode */
673fe0f0 410#define SIZE32 2
52a6c1fe 411 /* needs size prefix if in 64-bit mode */
673fe0f0
JB
412#define SIZE64 3
413 Size,
56ffb741
L
414 /* check register size. */
415 CheckRegSize,
52a6c1fe
L
416 /* instruction ignores operand size prefix and in Intel mode ignores
417 mnemonic size suffix check. */
418 IgnoreSize,
419 /* default insn size depends on mode */
420 DefaultSize,
421 /* b suffix on instruction illegal */
422 No_bSuf,
423 /* w suffix on instruction illegal */
424 No_wSuf,
425 /* l suffix on instruction illegal */
426 No_lSuf,
427 /* s suffix on instruction illegal */
428 No_sSuf,
429 /* q suffix on instruction illegal */
430 No_qSuf,
431 /* long double suffix on instruction illegal */
432 No_ldSuf,
433 /* instruction needs FWAIT */
434 FWait,
435 /* quick test for string instructions */
436 IsString,
7e8b059b
L
437 /* quick test if branch instruction is MPX supported */
438 BNDPrefixOk,
04ef582a
L
439 /* quick test if NOTRACK prefix is supported */
440 NoTrackPrefixOk,
c32fa91d
L
441 /* quick test for lockable instructions */
442 IsLockable,
52a6c1fe
L
443 /* fake an extra reg operand for clr, imul and special register
444 processing for some instructions. */
445 RegKludge,
52a6c1fe
L
446 /* An implicit xmm0 as the first operand */
447 Implicit1stXmm0,
42164a71
L
448 /* The HLE prefix is OK:
449 1. With a LOCK prefix.
450 2. With or without a LOCK prefix.
451 3. With a RELEASE (0xf3) prefix.
452 */
82c2def5
L
453#define HLEPrefixNone 0
454#define HLEPrefixLock 1
455#define HLEPrefixAny 2
456#define HLEPrefixRelease 3
42164a71 457 HLEPrefixOk,
29c048b6
RM
458 /* An instruction on which a "rep" prefix is acceptable. */
459 RepPrefixOk,
52a6c1fe
L
460 /* Convert to DWORD */
461 ToDword,
462 /* Convert to QWORD */
463 ToQword,
75c0a438
L
464 /* Address prefix changes register operand */
465 AddrPrefixOpReg,
52a6c1fe
L
466 /* opcode is a prefix */
467 IsPrefix,
468 /* instruction has extension in 8 bit imm */
469 ImmExt,
470 /* instruction don't need Rex64 prefix. */
471 NoRex64,
472 /* instruction require Rex64 prefix. */
473 Rex64,
474 /* deprecated fp insn, gets a warning */
475 Ugh,
476 /* insn has VEX prefix:
10c17abd 477 1: 128bit VEX prefix (or operand dependent).
2bf05e57 478 2: 256bit VEX prefix.
712366da 479 3: Scalar VEX prefix.
52a6c1fe 480 */
712366da
L
481#define VEX128 1
482#define VEX256 2
483#define VEXScalar 3
52a6c1fe 484 Vex,
2426c15f
L
485 /* How to encode VEX.vvvv:
486 0: VEX.vvvv must be 1111b.
a2a7d12c 487 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 488 the content of source registers will be preserved.
29c048b6 489 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
490 where the content of first source register will be overwritten
491 by the result.
6c30d220
L
492 VEX.NDD2. The second destination register operand is encoded in
493 VEX.vvvv for instructions with 2 destination register operands.
494 For assembler, there are no difference between VEX.NDS, VEX.DDS
495 and VEX.NDD2.
496 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
497 instructions with 1 destination register operand.
2426c15f
L
498 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
499 of the operands can access a memory location.
500 */
501#define VEXXDS 1
502#define VEXNDD 2
503#define VEXLWP 3
504 VexVVVV,
1ef99a7b
L
505 /* How the VEX.W bit is used:
506 0: Set by the REX.W bit.
507 1: VEX.W0. Should always be 0.
508 2: VEX.W1. Should always be 1.
6865c043 509 3: VEX.WIG. The VEX.W bit is ignored.
1ef99a7b
L
510 */
511#define VEXW0 1
512#define VEXW1 2
6865c043 513#define VEXWIG 3
1ef99a7b 514 VexW,
7f399153
L
515 /* VEX opcode prefix:
516 0: VEX 0x0F opcode prefix.
517 1: VEX 0x0F38 opcode prefix.
518 2: VEX 0x0F3A opcode prefix
519 3: XOP 0x08 opcode prefix.
520 4: XOP 0x09 opcode prefix
521 5: XOP 0x0A opcode prefix.
522 */
523#define VEX0F 0
524#define VEX0F38 1
525#define VEX0F3A 2
526#define XOP08 3
527#define XOP09 4
528#define XOP0A 5
529 VexOpcode,
8cd7925b 530 /* number of VEX source operands:
8c43a48b
L
531 0: <= 2 source operands.
532 1: 2 XOP source operands.
8cd7925b
L
533 2: 3 source operands.
534 */
8c43a48b 535#define XOP2SOURCES 1
8cd7925b
L
536#define VEX3SOURCES 2
537 VexSources,
6c30d220
L
538 /* Instruction with vector SIB byte:
539 1: 128bit vector register.
540 2: 256bit vector register.
43234a1e 541 3: 512bit vector register.
6c30d220
L
542 */
543#define VecSIB128 1
544#define VecSIB256 2
43234a1e 545#define VecSIB512 3
6c30d220 546 VecSIB,
52a6c1fe
L
547 /* SSE to AVX support required */
548 SSE2AVX,
549 /* No AVX equivalent */
550 NoAVX,
43234a1e
L
551
552 /* insn has EVEX prefix:
553 1: 512bit EVEX prefix.
554 2: 128bit EVEX prefix.
555 3: 256bit EVEX prefix.
556 4: Length-ignored (LIG) EVEX prefix.
e771e7c9 557 5: Length determined from actual operands.
43234a1e
L
558 */
559#define EVEX512 1
560#define EVEX128 2
561#define EVEX256 3
562#define EVEXLIG 4
e771e7c9 563#define EVEXDYN 5
43234a1e
L
564 EVex,
565
566 /* AVX512 masking support:
ae2387fe 567 1: Zeroing or merging masking depending on operands.
43234a1e
L
568 2: Merging-masking.
569 3: Both zeroing and merging masking.
570 */
ae2387fe 571#define DYNAMIC_MASKING 1
43234a1e
L
572#define MERGING_MASKING 2
573#define BOTH_MASKING 3
574 Masking,
575
4a1b91ea
L
576 /* AVX512 broadcast support. The number of bytes to broadcast is
577 1 << (Broadcast - 1):
578 1: Byte broadcast.
579 2: Word broadcast.
580 3: Dword broadcast.
581 4: Qword broadcast.
582 */
583#define BYTE_BROADCAST 1
584#define WORD_BROADCAST 2
585#define DWORD_BROADCAST 3
586#define QWORD_BROADCAST 4
43234a1e
L
587 Broadcast,
588
589 /* Static rounding control is supported. */
590 StaticRounding,
591
592 /* Supress All Exceptions is supported. */
593 SAE,
594
7091c612
JB
595 /* Compressed Disp8*N attribute. */
596#define DISP8_SHIFT_VL 7
43234a1e
L
597 Disp8MemShift,
598
599 /* Default mask isn't allowed. */
600 NoDefMask,
601
920d2ddc
IT
602 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
603 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
604 */
605 ImplicitQuadGroup,
606
b6f8c7c4
L
607 /* Support encoding optimization. */
608 Optimize,
609
52a6c1fe
L
610 /* AT&T mnemonic. */
611 ATTMnemonic,
612 /* AT&T syntax. */
613 ATTSyntax,
614 /* Intel syntax. */
615 IntelSyntax,
e92bae62
L
616 /* AMD64. */
617 AMD64,
618 /* Intel64. */
619 Intel64,
52a6c1fe
L
620 /* The last bitfield in i386_opcode_modifier. */
621 Opcode_Modifier_Max
622};
40fb9820
L
623
624typedef struct i386_opcode_modifier
625{
626 unsigned int d:1;
627 unsigned int w:1;
86fa6981 628 unsigned int load:1;
40fb9820
L
629 unsigned int modrm:1;
630 unsigned int shortform:1;
631 unsigned int jump:1;
632 unsigned int jumpdword:1;
633 unsigned int jumpbyte:1;
634 unsigned int jumpintersegment:1;
635 unsigned int floatmf:1;
636 unsigned int floatr:1;
673fe0f0 637 unsigned int size:2;
56ffb741 638 unsigned int checkregsize:1;
40fb9820
L
639 unsigned int ignoresize:1;
640 unsigned int defaultsize:1;
641 unsigned int no_bsuf:1;
642 unsigned int no_wsuf:1;
643 unsigned int no_lsuf:1;
644 unsigned int no_ssuf:1;
645 unsigned int no_qsuf:1;
7ce189b3 646 unsigned int no_ldsuf:1;
40fb9820
L
647 unsigned int fwait:1;
648 unsigned int isstring:1;
7e8b059b 649 unsigned int bndprefixok:1;
04ef582a 650 unsigned int notrackprefixok:1;
c32fa91d 651 unsigned int islockable:1;
40fb9820 652 unsigned int regkludge:1;
c0f3af97 653 unsigned int implicit1stxmm0:1;
42164a71 654 unsigned int hleprefixok:2;
29c048b6 655 unsigned int repprefixok:1;
ca61edf2
L
656 unsigned int todword:1;
657 unsigned int toqword:1;
75c0a438 658 unsigned int addrprefixopreg:1;
40fb9820
L
659 unsigned int isprefix:1;
660 unsigned int immext:1;
661 unsigned int norex64:1;
662 unsigned int rex64:1;
663 unsigned int ugh:1;
2bf05e57 664 unsigned int vex:2;
2426c15f 665 unsigned int vexvvvv:2;
1ef99a7b 666 unsigned int vexw:2;
7f399153 667 unsigned int vexopcode:3;
8cd7925b 668 unsigned int vexsources:2;
6c30d220 669 unsigned int vecsib:2;
c0f3af97 670 unsigned int sse2avx:1;
81f8a913 671 unsigned int noavx:1;
43234a1e
L
672 unsigned int evex:3;
673 unsigned int masking:2;
4a1b91ea 674 unsigned int broadcast:3;
43234a1e
L
675 unsigned int staticrounding:1;
676 unsigned int sae:1;
677 unsigned int disp8memshift:3;
678 unsigned int nodefmask:1;
920d2ddc 679 unsigned int implicitquadgroup:1;
b6f8c7c4 680 unsigned int optimize:1;
1efbbeb4 681 unsigned int attmnemonic:1;
e1d4d893 682 unsigned int attsyntax:1;
5c07affc 683 unsigned int intelsyntax:1;
e92bae62
L
684 unsigned int amd64:1;
685 unsigned int intel64:1;
40fb9820
L
686} i386_opcode_modifier;
687
688/* Position of operand_type bits. */
689
52a6c1fe
L
690enum
691{
dc821c5f
JB
692 /* Register (qualified by Byte, Word, etc) */
693 Reg = 0,
52a6c1fe
L
694 /* MMX register */
695 RegMMX,
1b54b8d7
JB
696 /* Vector registers */
697 RegSIMD,
43234a1e
L
698 /* Vector Mask registers */
699 RegMask,
52a6c1fe
L
700 /* Control register */
701 Control,
702 /* Debug register */
703 Debug,
704 /* Test register */
705 Test,
706 /* 2 bit segment register */
707 SReg2,
708 /* 3 bit segment register */
709 SReg3,
710 /* 1 bit immediate */
711 Imm1,
712 /* 8 bit immediate */
713 Imm8,
714 /* 8 bit immediate sign extended */
715 Imm8S,
716 /* 16 bit immediate */
717 Imm16,
718 /* 32 bit immediate */
719 Imm32,
720 /* 32 bit immediate sign extended */
721 Imm32S,
722 /* 64 bit immediate */
723 Imm64,
724 /* 8bit/16bit/32bit displacements are used in different ways,
725 depending on the instruction. For jumps, they specify the
726 size of the PC relative displacement, for instructions with
727 memory operand, they specify the size of the offset relative
728 to the base register, and for instructions with memory offset
729 such as `mov 1234,%al' they specify the size of the offset
730 relative to the segment base. */
731 /* 8 bit displacement */
732 Disp8,
733 /* 16 bit displacement */
734 Disp16,
735 /* 32 bit displacement */
736 Disp32,
737 /* 32 bit signed displacement */
738 Disp32S,
739 /* 64 bit displacement */
740 Disp64,
1b54b8d7 741 /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
52a6c1fe 742 Acc,
52a6c1fe
L
743 /* Register which can be used for base or index in memory operand. */
744 BaseIndex,
745 /* Register to hold in/out port addr = dx */
746 InOutPortReg,
747 /* Register to hold shift count = cl */
748 ShiftCount,
749 /* Absolute address for jump. */
750 JumpAbsolute,
751 /* String insn operand with fixed es segment */
752 EsSeg,
753 /* RegMem is for instructions with a modrm byte where the register
754 destination operand should be encoded in the mod and regmem fields.
755 Normally, it will be encoded in the reg field. We add a RegMem
756 flag to the destination register operand to indicate that it should
757 be encoded in the regmem field. */
758 RegMem,
759 /* Memory. */
760 Mem,
11a322db 761 /* BYTE size. */
52a6c1fe 762 Byte,
11a322db 763 /* WORD size. 2 byte */
52a6c1fe 764 Word,
11a322db 765 /* DWORD size. 4 byte */
52a6c1fe 766 Dword,
11a322db 767 /* FWORD size. 6 byte */
52a6c1fe 768 Fword,
11a322db 769 /* QWORD size. 8 byte */
52a6c1fe 770 Qword,
11a322db 771 /* TBYTE size. 10 byte */
52a6c1fe 772 Tbyte,
11a322db 773 /* XMMWORD size. */
52a6c1fe 774 Xmmword,
11a322db 775 /* YMMWORD size. */
52a6c1fe 776 Ymmword,
11a322db 777 /* ZMMWORD size. */
43234a1e 778 Zmmword,
52a6c1fe
L
779 /* Unspecified memory size. */
780 Unspecified,
781 /* Any memory size. */
782 Anysize,
40fb9820 783
a683cc34
SP
784 /* Vector 4 bit immediate. */
785 Vec_Imm4,
786
7e8b059b
L
787 /* Bound register. */
788 RegBND,
789
f0a85b07
JB
790 /* The number of bitfields in i386_operand_type. */
791 OTNum
52a6c1fe 792};
40fb9820
L
793
794#define OTNumOfUints \
f0a85b07 795 ((OTNum - 1) / sizeof (unsigned int) / CHAR_BIT + 1)
40fb9820
L
796#define OTNumOfBits \
797 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
798
799/* If you get a compiler error for zero width of the unused field,
800 comment it out. */
f0a85b07 801#define OTUnused OTNum
40fb9820
L
802
803typedef union i386_operand_type
804{
805 struct
806 {
dc821c5f 807 unsigned int reg:1;
7d5e4556 808 unsigned int regmmx:1;
1b54b8d7 809 unsigned int regsimd:1;
43234a1e 810 unsigned int regmask:1;
7d5e4556
L
811 unsigned int control:1;
812 unsigned int debug:1;
813 unsigned int test:1;
814 unsigned int sreg2:1;
815 unsigned int sreg3:1;
816 unsigned int imm1:1;
40fb9820
L
817 unsigned int imm8:1;
818 unsigned int imm8s:1;
819 unsigned int imm16:1;
820 unsigned int imm32:1;
821 unsigned int imm32s:1;
822 unsigned int imm64:1;
40fb9820
L
823 unsigned int disp8:1;
824 unsigned int disp16:1;
825 unsigned int disp32:1;
826 unsigned int disp32s:1;
827 unsigned int disp64:1;
7d5e4556 828 unsigned int acc:1;
7d5e4556 829 unsigned int baseindex:1;
40fb9820
L
830 unsigned int inoutportreg:1;
831 unsigned int shiftcount:1;
40fb9820 832 unsigned int jumpabsolute:1;
40fb9820
L
833 unsigned int esseg:1;
834 unsigned int regmem:1;
7d5e4556
L
835 unsigned int byte:1;
836 unsigned int word:1;
837 unsigned int dword:1;
838 unsigned int fword:1;
839 unsigned int qword:1;
840 unsigned int tbyte:1;
841 unsigned int xmmword:1;
c0f3af97 842 unsigned int ymmword:1;
43234a1e 843 unsigned int zmmword:1;
7d5e4556
L
844 unsigned int unspecified:1;
845 unsigned int anysize:1;
a683cc34 846 unsigned int vec_imm4:1;
7e8b059b 847 unsigned int regbnd:1;
40fb9820
L
848#ifdef OTUnused
849 unsigned int unused:(OTNumOfBits - OTUnused);
850#endif
851 } bitfield;
852 unsigned int array[OTNumOfUints];
853} i386_operand_type;
0b1cf022 854
d3ce72d0 855typedef struct insn_template
0b1cf022
L
856{
857 /* instruction name sans width suffix ("mov" for movl insns) */
858 char *name;
859
860 /* how many operands */
861 unsigned int operands;
862
863 /* base_opcode is the fundamental opcode byte without optional
864 prefix(es). */
865 unsigned int base_opcode;
866#define Opcode_D 0x2 /* Direction bit:
867 set if Reg --> Regmem;
868 unset if Regmem --> Reg. */
869#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
870#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
dbbc8b7e
JB
871#define Opcode_SIMD_FloatD 0x1 /* Direction bit for SIMD fp insns. */
872#define Opcode_SIMD_IntD 0x10 /* Direction bit for SIMD int insns. */
0b1cf022
L
873
874 /* extension_opcode is the 3 bit extension for group <n> insns.
875 This field is also used to store the 8-bit opcode suffix for the
876 AMD 3DNow! instructions.
29c048b6 877 If this template has no extension opcode (the usual case) use None
c1e679ec 878 Instructions */
0b1cf022
L
879 unsigned int extension_opcode;
880#define None 0xffff /* If no extension_opcode is possible. */
881
4dffcebc
L
882 /* Opcode length. */
883 unsigned char opcode_length;
884
0b1cf022 885 /* cpu feature flags */
40fb9820 886 i386_cpu_flags cpu_flags;
0b1cf022
L
887
888 /* the bits in opcode_modifier are used to generate the final opcode from
889 the base_opcode. These bits also are used to detect alternate forms of
890 the same instruction */
40fb9820 891 i386_opcode_modifier opcode_modifier;
0b1cf022
L
892
893 /* operand_types[i] describes the type of operand i. This is made
894 by OR'ing together all of the possible type masks. (e.g.
895 'operand_types[i] = Reg|Imm' specifies that operand i can be
896 either a register or an immediate operand. */
40fb9820 897 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 898}
d3ce72d0 899insn_template;
0b1cf022 900
d3ce72d0 901extern const insn_template i386_optab[];
0b1cf022
L
902
903/* these are for register name --> number & type hash lookup */
904typedef struct
905{
906 char *reg_name;
40fb9820 907 i386_operand_type reg_type;
a60de03c 908 unsigned char reg_flags;
0b1cf022
L
909#define RegRex 0x1 /* Extended register. */
910#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 911#define RegVRex 0x4 /* Extended vector register. */
a60de03c 912 unsigned char reg_num;
e968fc9b 913#define RegIP ((unsigned char ) ~0)
db51cc60 914/* EIZ and RIZ are fake index registers. */
e968fc9b 915#define RegIZ (RegIP - 1)
b7240065
JB
916/* FLAT is a fake segment register (Intel mode). */
917#define RegFlat ((unsigned char) ~0)
a60de03c
JB
918 signed char dw2_regnum[2];
919#define Dw2Inval (-1)
0b1cf022
L
920}
921reg_entry;
922
923/* Entries in i386_regtab. */
924#define REGNAM_AL 1
925#define REGNAM_AX 25
926#define REGNAM_EAX 41
927
928extern const reg_entry i386_regtab[];
c3fe08fa 929extern const unsigned int i386_regtab_size;
0b1cf022
L
930
931typedef struct
932{
933 char *seg_name;
934 unsigned int seg_prefix;
935}
936seg_entry;
937
938extern const seg_entry cs;
939extern const seg_entry ds;
940extern const seg_entry ss;
941extern const seg_entry es;
942extern const seg_entry fs;
943extern const seg_entry gs;
This page took 0.704252 seconds and 4 git commands to generate.