bfd/
[deliverable/binutils-gdb.git] / opcodes / ia64-asmtab.c
CommitLineData
bde78a07
NC
1/* This file is automatically generated by ia64-gen. Do not edit! */
2static const char * const ia64_strings[] = {
800eeca4
JW
3 "", "0", "1", "a", "acq", "add", "addl", "addp4", "adds", "alloc", "and",
4 "andcm", "b", "bias", "br", "break", "brl", "brp", "bsw", "c", "call",
c10d9d8f
JW
5 "cexit", "chk", "cloop", "clr", "clrrrb", "cmp", "cmp4", "cmp8xchg16",
6 "cmpxchg1", "cmpxchg2", "cmpxchg4", "cmpxchg8", "cond", "cover", "ctop",
7 "czx1", "czx2", "d", "dep", "dpnt", "dptk", "e", "epc", "eq", "excl",
8 "exit", "exp", "extr", "f", "fabs", "fadd", "famax", "famin", "fand",
9 "fandcm", "fault", "fc", "fchkf", "fclass", "fclrf", "fcmp", "fcvt",
10 "fetchadd4", "fetchadd8", "few", "fill", "flushrs", "fma", "fmax",
11 "fmerge", "fmin", "fmix", "fmpy", "fms", "fneg", "fnegabs", "fnma",
12 "fnmpy", "fnorm", "for", "fpabs", "fpack", "fpamax", "fpamin", "fpcmp",
13 "fpcvt", "fpma", "fpmax", "fpmerge", "fpmin", "fpmpy", "fpms", "fpneg",
14 "fpnegabs", "fpnma", "fpnmpy", "fprcpa", "fprsqrta", "frcpa", "frsqrta",
15 "fselect", "fsetc", "fsub", "fswap", "fsxt", "fwb", "fx", "fxor", "fxu",
16 "g", "ga", "ge", "getf", "geu", "gt", "gtu", "h", "hint", "hu", "i", "ia",
17 "imp", "invala", "itc", "itr", "l", "ld1", "ld16", "ld2", "ld4", "ld8",
18 "ldf", "ldf8", "ldfd", "ldfe", "ldfp8", "ldfpd", "ldfps", "ldfs", "le",
19 "leu", "lfetch", "loadrs", "loop", "lr", "lt", "ltu", "lu", "m", "many",
20 "mf", "mix1", "mix2", "mix4", "mov", "movl", "mux1", "mux2", "nc", "ne",
21 "neq", "nge", "ngt", "nl", "nle", "nlt", "nm", "nop", "nr", "ns", "nt1",
22 "nt2", "nta", "nz", "or", "orcm", "ord", "pack2", "pack4", "padd1",
23 "padd2", "padd4", "pavg1", "pavg2", "pavgsub1", "pavgsub2", "pcmp1",
24 "pcmp2", "pcmp4", "pmax1", "pmax2", "pmin1", "pmin2", "pmpy2", "pmpyshr2",
25 "popcnt", "pr", "probe", "psad1", "pshl2", "pshl4", "pshladd2", "pshr2",
26 "pshr4", "pshradd2", "psub1", "psub2", "psub4", "ptc", "ptr", "r", "raz",
27 "rel", "ret", "rfi", "rsm", "rum", "rw", "s", "s0", "s1", "s2", "s3",
28 "sa", "se", "setf", "shl", "shladd", "shladdp4", "shr", "shrp", "sig",
29 "spill", "spnt", "sptk", "srlz", "ssm", "sss", "st1", "st16", "st2",
30 "st4", "st8", "stf", "stf8", "stfd", "stfe", "stfs", "sub", "sum", "sxt1",
59cf82fe
L
31 "sxt2", "sxt4", "sync", "tak", "tbit", "tf", "thash", "tnat", "tpa",
32 "trunc", "ttag", "u", "unc", "unord", "unpack1", "unpack2", "unpack4",
33 "uss", "uus", "uuu", "vmsw", "w", "wexit", "wtop", "x", "xchg1", "xchg2",
7f3dfb9c
L
34 "xchg4", "xchg8", "xf", "xma", "xmpy", "xor", "xuf", "z", "zxt1", "zxt2",
35 "zxt4",
800eeca4
JW
36};
37
38static const struct ia64_dependency
39dependencies[] = {
514829c3
JW
40 { "ALAT", 0, 0, 0, -1, NULL, },
41 { "AR[BSP]", 26, 0, 2, 17, NULL, },
42 { "AR[BSPSTORE]", 26, 0, 2, 18, NULL, },
43 { "AR[CCV]", 26, 0, 2, 32, NULL, },
7f3dfb9c 44 { "AR[CFLG]", 26, 0, 2, 27, NULL, },
c10d9d8f 45 { "AR[CSD]", 26, 0, 2, 25, NULL, },
514829c3 46 { "AR[EC]", 26, 0, 2, 66, NULL, },
c10d9d8f
JW
47 { "AR[EFLAG]", 26, 0, 2, 24, NULL, },
48 { "AR[FCR]", 26, 0, 2, 21, NULL, },
49 { "AR[FDR]", 26, 0, 2, 30, NULL, },
50 { "AR[FIR]", 26, 0, 2, 29, NULL, },
514829c3
JW
51 { "AR[FPSR].sf0.controls", 30, 0, 2, -1, NULL, },
52 { "AR[FPSR].sf1.controls", 30, 0, 2, -1, NULL, },
53 { "AR[FPSR].sf2.controls", 30, 0, 2, -1, NULL, },
54 { "AR[FPSR].sf3.controls", 30, 0, 2, -1, NULL, },
55 { "AR[FPSR].sf0.flags", 30, 0, 2, -1, NULL, },
56 { "AR[FPSR].sf1.flags", 30, 0, 2, -1, NULL, },
57 { "AR[FPSR].sf2.flags", 30, 0, 2, -1, NULL, },
58 { "AR[FPSR].sf3.flags", 30, 0, 2, -1, NULL, },
59 { "AR[FPSR].traps", 30, 0, 2, -1, NULL, },
60 { "AR[FPSR].rv", 30, 0, 2, -1, NULL, },
c10d9d8f 61 { "AR[FSR]", 26, 0, 2, 28, NULL, },
514829c3
JW
62 { "AR[ITC]", 26, 0, 2, 44, NULL, },
63 { "AR[K%], % in 0 - 7", 1, 0, 2, -1, NULL, },
64 { "AR[LC]", 26, 0, 2, 65, NULL, },
65 { "AR[PFS]", 26, 0, 2, 64, NULL, },
66 { "AR[PFS]", 26, 0, 2, 64, NULL, },
67 { "AR[PFS]", 26, 0, 0, 64, NULL, },
68 { "AR[RNAT]", 26, 0, 2, 19, NULL, },
69 { "AR[RSC]", 26, 0, 2, 16, NULL, },
c10d9d8f 70 { "AR[SSD]", 26, 0, 2, 26, NULL, },
514829c3
JW
71 { "AR[UNAT]{%}, % in 0 - 63", 2, 0, 2, -1, NULL, },
72 { "AR%, % in 8-15, 20, 22-23, 31, 33-35, 37-39, 41-43, 45-47, 67-111", 3, 0, 0, -1, NULL, },
73 { "AR%, % in 48-63, 112-127", 4, 0, 2, -1, NULL, },
74 { "BR%, % in 0 - 7", 5, 0, 2, -1, NULL, },
75 { "BR%, % in 0 - 7", 5, 0, 0, -1, NULL, },
76 { "BR%, % in 0 - 7", 5, 0, 2, -1, NULL, },
77 { "CFM", 6, 0, 2, -1, NULL, },
78 { "CFM", 6, 0, 2, -1, NULL, },
79 { "CFM", 6, 0, 2, -1, NULL, },
80 { "CFM", 6, 0, 2, -1, NULL, },
81 { "CFM", 6, 0, 0, -1, NULL, },
82 { "CPUID#", 7, 0, 5, -1, NULL, },
83 { "CR[CMCV]", 27, 0, 3, 74, NULL, },
84 { "CR[DCR]", 27, 0, 3, 0, NULL, },