Commit | Line | Data |
---|---|---|
87e6d782 NC |
1 | /* Disassembler interface for targets using CGEN. -*- C -*- |
2 | CGEN: Cpu tools GENerator | |
3 | ||
4 | THIS FILE IS MACHINE GENERATED WITH CGEN. | |
5 | - the resultant file is machine generated, cgen-dis.in isn't | |
6 | ||
7 | Copyright 1996, 1997, 1998, 1999, 2000, 2001 Free Software Foundation, Inc. | |
8 | ||
9 | This file is part of the GNU Binutils and GDB, the GNU debugger. | |
10 | ||
11 | This program is free software; you can redistribute it and/or modify | |
12 | it under the terms of the GNU General Public License as published by | |
13 | the Free Software Foundation; either version 2, or (at your option) | |
14 | any later version. | |
15 | ||
16 | This program is distributed in the hope that it will be useful, | |
17 | but WITHOUT ANY WARRANTY; without even the implied warranty of | |
18 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
19 | GNU General Public License for more details. | |
20 | ||
21 | You should have received a copy of the GNU General Public License | |
22 | along with this program; if not, write to the Free Software Foundation, Inc., | |
23 | 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */ | |
24 | ||
25 | /* ??? Eventually more and more of this stuff can go to cpu-independent files. | |
26 | Keep that in mind. */ | |
27 | ||
28 | #include "sysdep.h" | |
29 | #include <stdio.h> | |
30 | #include "ansidecl.h" | |
31 | #include "dis-asm.h" | |
32 | #include "bfd.h" | |
33 | #include "symcat.h" | |
34 | #include "openrisc-desc.h" | |
35 | #include "openrisc-opc.h" | |
36 | #include "opintl.h" | |
37 | ||
38 | /* Default text to print if an instruction isn't recognized. */ | |
39 | #define UNKNOWN_INSN_MSG _("*unknown*") | |
40 | ||
41 | static void print_normal | |
42 | PARAMS ((CGEN_CPU_DESC, PTR, long, unsigned int, bfd_vma, int)); | |
43 | static void print_address | |
44 | PARAMS ((CGEN_CPU_DESC, PTR, bfd_vma, unsigned int, bfd_vma, int)); | |
45 | static void print_keyword | |
46 | PARAMS ((CGEN_CPU_DESC, PTR, CGEN_KEYWORD *, long, unsigned int)); | |
47 | static void print_insn_normal | |
48 | PARAMS ((CGEN_CPU_DESC, PTR, const CGEN_INSN *, CGEN_FIELDS *, | |
49 | bfd_vma, int)); | |
50 | static int print_insn PARAMS ((CGEN_CPU_DESC, bfd_vma, | |
51 | disassemble_info *, char *, int)); | |
52 | static int default_print_insn | |
53 | PARAMS ((CGEN_CPU_DESC, bfd_vma, disassemble_info *)); | |
54 | \f | |
55 | /* -- disassembler routines inserted here */ | |
56 | ||
57 | ||
58 | /* Main entry point for printing operands. | |
59 | XINFO is a `void *' and not a `disassemble_info *' to not put a requirement | |
60 | of dis-asm.h on cgen.h. | |
61 | ||
62 | This function is basically just a big switch statement. Earlier versions | |
63 | used tables to look up the function to use, but | |
64 | - if the table contains both assembler and disassembler functions then | |
65 | the disassembler contains much of the assembler and vice-versa, | |
66 | - there's a lot of inlining possibilities as things grow, | |
67 | - using a switch statement avoids the function call overhead. | |
68 | ||
69 | This function could be moved into `print_insn_normal', but keeping it | |
70 | separate makes clear the interface between `print_insn_normal' and each of | |
71 | the handlers. | |
72 | */ | |
73 | ||
74 | void | |
75 | openrisc_cgen_print_operand (cd, opindex, xinfo, fields, attrs, pc, length) | |
76 | CGEN_CPU_DESC cd; | |
77 | int opindex; | |
78 | PTR xinfo; | |
79 | CGEN_FIELDS *fields; | |
80 | void const *attrs; | |
81 | bfd_vma pc; | |
82 | int length; | |
83 | { | |
84 | disassemble_info *info = (disassemble_info *) xinfo; | |
85 | ||
86 | switch (opindex) | |
87 | { | |
88 | case OPENRISC_OPERAND_ABS_26 : | |
89 | print_address (cd, info, fields->f_abs26, 0|(1<<CGEN_OPERAND_ABS_ADDR), pc, length); | |
90 | break; | |
91 | case OPENRISC_OPERAND_DISP_26 : | |
92 | print_address (cd, info, fields->f_disp26, 0|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length); | |
93 | break; | |
94 | case OPENRISC_OPERAND_HI16 : | |
95 | print_normal (cd, info, fields->f_simm16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_SIGN_OPT), pc, length); | |
96 | break; | |
97 | case OPENRISC_OPERAND_LO16 : | |
98 | print_normal (cd, info, fields->f_lo16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_SIGN_OPT), pc, length); | |
99 | break; | |
100 | case OPENRISC_OPERAND_OP_F_23 : | |
101 | print_normal (cd, info, fields->f_op4, 0, pc, length); | |
102 | break; | |
103 | case OPENRISC_OPERAND_OP_F_3 : | |
104 | print_normal (cd, info, fields->f_op5, 0, pc, length); | |
105 | break; | |
106 | case OPENRISC_OPERAND_RA : | |
107 | print_keyword (cd, info, & openrisc_cgen_opval_h_gr, fields->f_r2, 0); | |
108 | break; | |
109 | case OPENRISC_OPERAND_RB : | |
110 | print_keyword (cd, info, & openrisc_cgen_opval_h_gr, fields->f_r3, 0); | |
111 | break; | |
112 | case OPENRISC_OPERAND_RD : | |
113 | print_keyword (cd, info, & openrisc_cgen_opval_h_gr, fields->f_r1, 0); | |
114 | break; | |
115 | case OPENRISC_OPERAND_SIMM_16 : | |
116 | print_normal (cd, info, fields->f_simm16, 0|(1<<CGEN_OPERAND_SIGNED), pc, length); | |
117 | break; | |
118 | case OPENRISC_OPERAND_UI16NC : | |
119 | print_normal (cd, info, fields->f_i16nc, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_SIGN_OPT)|(1<<CGEN_OPERAND_VIRTUAL), pc, length); | |
120 | break; | |
121 | case OPENRISC_OPERAND_UIMM_16 : | |
122 | print_normal (cd, info, fields->f_uimm16, 0, pc, length); | |
123 | break; | |
124 | case OPENRISC_OPERAND_UIMM_5 : | |
125 | print_normal (cd, info, fields->f_uimm5, 0, pc, length); | |
126 | break; | |
127 | ||
128 | default : | |
129 | /* xgettext:c-format */ | |
130 | fprintf (stderr, _("Unrecognized field %d while printing insn.\n"), | |
131 | opindex); | |
132 | abort (); | |
133 | } | |
134 | } | |
135 | ||
136 | cgen_print_fn * const openrisc_cgen_print_handlers[] = | |
137 | { | |
138 | print_insn_normal, | |
139 | }; | |
140 | ||
141 | ||
142 | void | |
143 | openrisc_cgen_init_dis (cd) | |
144 | CGEN_CPU_DESC cd; | |
145 | { | |
146 | openrisc_cgen_init_opcode_table (cd); | |
147 | openrisc_cgen_init_ibld_table (cd); | |
148 | cd->print_handlers = & openrisc_cgen_print_handlers[0]; | |
149 | cd->print_operand = openrisc_cgen_print_operand; | |
150 | } | |
151 | ||
152 | \f | |
153 | /* Default print handler. */ | |
154 | ||
155 | static void | |
156 | print_normal (cd, dis_info, value, attrs, pc, length) | |
157 | #ifdef CGEN_PRINT_NORMAL | |
158 | CGEN_CPU_DESC cd; | |
159 | #else | |
160 | CGEN_CPU_DESC cd ATTRIBUTE_UNUSED; | |
161 | #endif | |
162 | PTR dis_info; | |
163 | long value; | |
164 | unsigned int attrs; | |
165 | #ifdef CGEN_PRINT_NORMAL | |
166 | bfd_vma pc; | |
167 | int length; | |
168 | #else | |
169 | bfd_vma pc ATTRIBUTE_UNUSED; | |
170 | int length ATTRIBUTE_UNUSED; | |
171 | #endif | |
172 | { | |
173 | disassemble_info *info = (disassemble_info *) dis_info; | |
174 | ||
175 | #ifdef CGEN_PRINT_NORMAL | |
176 | CGEN_PRINT_NORMAL (cd, info, value, attrs, pc, length); | |
177 | #endif | |
178 | ||
179 | /* Print the operand as directed by the attributes. */ | |
180 | if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY)) | |
181 | ; /* nothing to do */ | |
182 | else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED)) | |
183 | (*info->fprintf_func) (info->stream, "%ld", value); | |
184 | else | |
185 | (*info->fprintf_func) (info->stream, "0x%lx", value); | |
186 | } | |
187 | ||
188 | /* Default address handler. */ | |
189 | ||
190 | static void | |
191 | print_address (cd, dis_info, value, attrs, pc, length) | |
192 | #ifdef CGEN_PRINT_NORMAL | |
193 | CGEN_CPU_DESC cd; | |
194 | #else | |
195 | CGEN_CPU_DESC cd ATTRIBUTE_UNUSED; | |
196 | #endif | |
197 | PTR dis_info; | |
198 | bfd_vma value; | |
199 | unsigned int attrs; | |
200 | #ifdef CGEN_PRINT_NORMAL | |
201 | bfd_vma pc; | |
202 | int length; | |
203 | #else | |
204 | bfd_vma pc ATTRIBUTE_UNUSED; | |
205 | int length ATTRIBUTE_UNUSED; | |
206 | #endif | |
207 | { | |
208 | disassemble_info *info = (disassemble_info *) dis_info; | |
209 | ||
210 | #ifdef CGEN_PRINT_ADDRESS | |
211 | CGEN_PRINT_ADDRESS (cd, info, value, attrs, pc, length); | |
212 | #endif | |
213 | ||
214 | /* Print the operand as directed by the attributes. */ | |
215 | if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY)) | |
216 | ; /* nothing to do */ | |
217 | else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR)) | |
218 | (*info->print_address_func) (value, info); | |
219 | else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR)) | |
220 | (*info->print_address_func) (value, info); | |
221 | else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED)) | |
222 | (*info->fprintf_func) (info->stream, "%ld", (long) value); | |
223 | else | |
224 | (*info->fprintf_func) (info->stream, "0x%lx", (long) value); | |
225 | } | |
226 | ||
227 | /* Keyword print handler. */ | |
228 | ||
229 | static void | |
230 | print_keyword (cd, dis_info, keyword_table, value, attrs) | |
231 | CGEN_CPU_DESC cd ATTRIBUTE_UNUSED; | |
232 | PTR dis_info; | |
233 | CGEN_KEYWORD *keyword_table; | |
234 | long value; | |
235 | unsigned int attrs ATTRIBUTE_UNUSED; | |
236 | { | |
237 | disassemble_info *info = (disassemble_info *) dis_info; | |
238 | const CGEN_KEYWORD_ENTRY *ke; | |
239 | ||
240 | ke = cgen_keyword_lookup_value (keyword_table, value); | |
241 | if (ke != NULL) | |
242 | (*info->fprintf_func) (info->stream, "%s", ke->name); | |
243 | else | |
244 | (*info->fprintf_func) (info->stream, "???"); | |
245 | } | |
246 | \f | |
247 | /* Default insn printer. | |
248 | ||
249 | DIS_INFO is defined as `PTR' so the disassembler needn't know anything | |
250 | about disassemble_info. */ | |
251 | ||
252 | static void | |
253 | print_insn_normal (cd, dis_info, insn, fields, pc, length) | |
254 | CGEN_CPU_DESC cd; | |
255 | PTR dis_info; | |
256 | const CGEN_INSN *insn; | |
257 | CGEN_FIELDS *fields; | |
258 | bfd_vma pc; | |
259 | int length; | |
260 | { | |
261 | const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn); | |
262 | disassemble_info *info = (disassemble_info *) dis_info; | |
263 | const CGEN_SYNTAX_CHAR_TYPE *syn; | |
264 | ||
265 | CGEN_INIT_PRINT (cd); | |
266 | ||
267 | for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn) | |
268 | { | |
269 | if (CGEN_SYNTAX_MNEMONIC_P (*syn)) | |
270 | { | |
271 | (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn)); | |
272 | continue; | |
273 | } | |
274 | if (CGEN_SYNTAX_CHAR_P (*syn)) | |
275 | { | |
276 | (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn)); | |
277 | continue; | |
278 | } | |
279 | ||
280 | /* We have an operand. */ | |
281 | openrisc_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info, | |
282 | fields, CGEN_INSN_ATTRS (insn), pc, length); | |
283 | } | |
284 | } | |
285 | \f | |
286 | /* Subroutine of print_insn. Reads an insn into the given buffers and updates | |
287 | the extract info. | |
288 | Returns 0 if all is well, non-zero otherwise. */ | |
289 | static int | |
290 | read_insn (cd, pc, info, buf, buflen, ex_info, insn_value) | |
291 | CGEN_CPU_DESC cd; | |
292 | bfd_vma pc; | |
293 | disassemble_info *info; | |
294 | char *buf; | |
295 | int buflen; | |
296 | CGEN_EXTRACT_INFO *ex_info; | |
297 | unsigned long *insn_value; | |
298 | { | |
299 | int status = (*info->read_memory_func) (pc, buf, buflen, info); | |
300 | if (status != 0) | |
301 | { | |
302 | (*info->memory_error_func) (status, pc, info); | |
303 | return -1; | |
304 | } | |
305 | ||
306 | ex_info->dis_info = info; | |
307 | ex_info->valid = (1 << buflen) - 1; | |
308 | ex_info->insn_bytes = buf; | |
309 | ||
310 | *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG); | |
311 | return 0; | |
312 | } | |
313 | ||
314 | /* Utility to print an insn. | |
315 | BUF is the base part of the insn, target byte order, BUFLEN bytes long. | |
316 | The result is the size of the insn in bytes or zero for an unknown insn | |
317 | or -1 if an error occurs fetching data (memory_error_func will have | |
318 | been called). */ | |
319 | ||
320 | static int | |
321 | print_insn (cd, pc, info, buf, buflen) | |
322 | CGEN_CPU_DESC cd; | |
323 | bfd_vma pc; | |
324 | disassemble_info *info; | |
325 | char *buf; | |
326 | int buflen; | |
327 | { | |
fc7bc883 | 328 | CGEN_INSN_INT insn_value; |
87e6d782 NC |
329 | const CGEN_INSN_LIST *insn_list; |
330 | CGEN_EXTRACT_INFO ex_info; | |
331 | ||
fc7bc883 RH |
332 | /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */ |
333 | insn_value = cgen_get_insn_value (cd, buf, buflen * 8); | |
334 | ||
335 | /* Fill in ex_info fields like read_insn would. Don't actually call | |
336 | read_insn, since the incoming buffer is already read (and possibly | |
337 | modified a la m32r). */ | |
338 | ex_info.valid = (1 << buflen) - 1; | |
339 | ex_info.dis_info = info; | |
340 | ex_info.insn_bytes = buf; | |
87e6d782 NC |
341 | |
342 | /* The instructions are stored in hash lists. | |
343 | Pick the first one and keep trying until we find the right one. */ | |
344 | ||
345 | insn_list = CGEN_DIS_LOOKUP_INSN (cd, buf, insn_value); | |
346 | while (insn_list != NULL) | |
347 | { | |
348 | const CGEN_INSN *insn = insn_list->insn; | |
349 | CGEN_FIELDS fields; | |
350 | int length; | |
fc7bc883 | 351 | unsigned long insn_value_cropped; |
87e6d782 NC |
352 | |
353 | #ifdef CGEN_VALIDATE_INSN_SUPPORTED | |
354 | /* not needed as insn shouldn't be in hash lists if not supported */ | |
355 | /* Supported by this cpu? */ | |
356 | if (! openrisc_cgen_insn_supported (cd, insn)) | |
357 | { | |
358 | insn_list = CGEN_DIS_NEXT_INSN (insn_list); | |
359 | continue; | |
360 | } | |
361 | #endif | |
362 | ||
363 | /* Basic bit mask must be correct. */ | |
364 | /* ??? May wish to allow target to defer this check until the extract | |
365 | handler. */ | |
fc7bc883 RH |
366 | |
367 | /* Base size may exceed this instruction's size. Extract the | |
368 | relevant part from the buffer. */ | |
369 | if ((CGEN_INSN_BITSIZE (insn) / 8) < buflen && | |
370 | (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long)) | |
371 | insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn), | |
372 | info->endian == BFD_ENDIAN_BIG); | |
373 | else | |
374 | insn_value_cropped = insn_value; | |
375 | ||
376 | if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn)) | |
87e6d782 NC |
377 | == CGEN_INSN_BASE_VALUE (insn)) |
378 | { | |
379 | /* Printing is handled in two passes. The first pass parses the | |
380 | machine insn and extracts the fields. The second pass prints | |
381 | them. */ | |
382 | ||
383 | /* Make sure the entire insn is loaded into insn_value, if it | |
384 | can fit. */ | |
385 | if (CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize && | |
386 | (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long)) | |
387 | { | |
388 | unsigned long full_insn_value; | |
389 | int rc = read_insn (cd, pc, info, buf, | |
390 | CGEN_INSN_BITSIZE (insn) / 8, | |
391 | & ex_info, & full_insn_value); | |
392 | if (rc != 0) | |
393 | return rc; | |
394 | length = CGEN_EXTRACT_FN (cd, insn) | |
395 | (cd, insn, &ex_info, full_insn_value, &fields, pc); | |
396 | } | |
397 | else | |
398 | length = CGEN_EXTRACT_FN (cd, insn) | |
fc7bc883 | 399 | (cd, insn, &ex_info, insn_value_cropped, &fields, pc); |
87e6d782 NC |
400 | |
401 | /* length < 0 -> error */ | |
402 | if (length < 0) | |
403 | return length; | |
404 | if (length > 0) | |
405 | { | |
406 | CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length); | |
407 | /* length is in bits, result is in bytes */ | |
408 | return length / 8; | |
409 | } | |
410 | } | |
411 | ||
412 | insn_list = CGEN_DIS_NEXT_INSN (insn_list); | |
413 | } | |
414 | ||
415 | return 0; | |
416 | } | |
417 | ||
418 | /* Default value for CGEN_PRINT_INSN. | |
419 | The result is the size of the insn in bytes or zero for an unknown insn | |
420 | or -1 if an error occured fetching bytes. */ | |
421 | ||
422 | #ifndef CGEN_PRINT_INSN | |
423 | #define CGEN_PRINT_INSN default_print_insn | |
424 | #endif | |
425 | ||
426 | static int | |
427 | default_print_insn (cd, pc, info) | |
428 | CGEN_CPU_DESC cd; | |
429 | bfd_vma pc; | |
430 | disassemble_info *info; | |
431 | { | |
432 | char buf[CGEN_MAX_INSN_SIZE]; | |
fc7bc883 | 433 | int buflen; |
87e6d782 NC |
434 | int status; |
435 | ||
fc7bc883 RH |
436 | /* Attempt to read the base part of the insn. */ |
437 | buflen = cd->base_insn_bitsize / 8; | |
438 | status = (*info->read_memory_func) (pc, buf, buflen, info); | |
439 | ||
440 | /* Try again with the minimum part, if min < base. */ | |
441 | if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize)) | |
442 | { | |
443 | buflen = cd->min_insn_bitsize / 8; | |
444 | status = (*info->read_memory_func) (pc, buf, buflen, info); | |
445 | } | |
87e6d782 | 446 | |
87e6d782 NC |
447 | if (status != 0) |
448 | { | |
449 | (*info->memory_error_func) (status, pc, info); | |
450 | return -1; | |
451 | } | |
452 | ||
fc7bc883 | 453 | return print_insn (cd, pc, info, buf, buflen); |
87e6d782 NC |
454 | } |
455 | ||
456 | /* Main entry point. | |
457 | Print one instruction from PC on INFO->STREAM. | |
458 | Return the size of the instruction (in bytes). */ | |
459 | ||
460 | int | |
461 | print_insn_openrisc (pc, info) | |
462 | bfd_vma pc; | |
463 | disassemble_info *info; | |
464 | { | |
465 | static CGEN_CPU_DESC cd = 0; | |
466 | static int prev_isa; | |
467 | static int prev_mach; | |
468 | static int prev_endian; | |
469 | int length; | |
470 | int isa,mach; | |
471 | int endian = (info->endian == BFD_ENDIAN_BIG | |
472 | ? CGEN_ENDIAN_BIG | |
473 | : CGEN_ENDIAN_LITTLE); | |
474 | enum bfd_architecture arch; | |
475 | ||
476 | /* ??? gdb will set mach but leave the architecture as "unknown" */ | |
477 | #ifndef CGEN_BFD_ARCH | |
478 | #define CGEN_BFD_ARCH bfd_arch_openrisc | |
479 | #endif | |
480 | arch = info->arch; | |
481 | if (arch == bfd_arch_unknown) | |
482 | arch = CGEN_BFD_ARCH; | |
483 | ||
484 | /* There's no standard way to compute the machine or isa number | |
485 | so we leave it to the target. */ | |
486 | #ifdef CGEN_COMPUTE_MACH | |
487 | mach = CGEN_COMPUTE_MACH (info); | |
488 | #else | |
489 | mach = info->mach; | |
490 | #endif | |
491 | ||
492 | #ifdef CGEN_COMPUTE_ISA | |
493 | isa = CGEN_COMPUTE_ISA (info); | |
494 | #else | |
495 | isa = 0; | |
496 | #endif | |
497 | ||
498 | /* If we've switched cpu's, close the current table and open a new one. */ | |
499 | if (cd | |
500 | && (isa != prev_isa | |
501 | || mach != prev_mach | |
502 | || endian != prev_endian)) | |
503 | { | |
504 | openrisc_cgen_cpu_close (cd); | |
505 | cd = 0; | |
506 | } | |
507 | ||
508 | /* If we haven't initialized yet, initialize the opcode table. */ | |
509 | if (! cd) | |
510 | { | |
511 | const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach); | |
512 | const char *mach_name; | |
513 | ||
514 | if (!arch_type) | |
515 | abort (); | |
516 | mach_name = arch_type->printable_name; | |
517 | ||
518 | prev_isa = isa; | |
519 | prev_mach = mach; | |
520 | prev_endian = endian; | |
521 | cd = openrisc_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa, | |
522 | CGEN_CPU_OPEN_BFDMACH, mach_name, | |
523 | CGEN_CPU_OPEN_ENDIAN, prev_endian, | |
524 | CGEN_CPU_OPEN_END); | |
525 | if (!cd) | |
526 | abort (); | |
527 | openrisc_cgen_init_dis (cd); | |
528 | } | |
529 | ||
530 | /* We try to have as much common code as possible. | |
531 | But at this point some targets need to take over. */ | |
532 | /* ??? Some targets may need a hook elsewhere. Try to avoid this, | |
533 | but if not possible try to move this hook elsewhere rather than | |
534 | have two hooks. */ | |
535 | length = CGEN_PRINT_INSN (cd, pc, info); | |
536 | if (length > 0) | |
537 | return length; | |
538 | if (length < 0) | |
539 | return -1; | |
540 | ||
541 | (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG); | |
542 | return cd->default_insn_bitsize / 8; | |
543 | } |