s12z-opc.c formatting fixes
[deliverable/binutils-gdb.git] / opcodes / or1k-dis.c
CommitLineData
4162bb66 1/* DO NOT EDIT! -*- buffer-read-only: t -*- vi:set ro: */
87e6d782
NC
2/* Disassembler interface for targets using CGEN. -*- C -*-
3 CGEN: Cpu tools GENerator
4
47b0e7ad
NC
5 THIS FILE IS MACHINE GENERATED WITH CGEN.
6 - the resultant file is machine generated, cgen-dis.in isn't
87e6d782 7
82704155 8 Copyright (C) 1996-2019 Free Software Foundation, Inc.
87e6d782 9
9b201bb5 10 This file is part of libopcodes.
87e6d782 11
9b201bb5 12 This library is free software; you can redistribute it and/or modify
47b0e7ad 13 it under the terms of the GNU General Public License as published by
9b201bb5 14 the Free Software Foundation; either version 3, or (at your option)
47b0e7ad 15 any later version.
87e6d782 16
9b201bb5
NC
17 It is distributed in the hope that it will be useful, but WITHOUT
18 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
19 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
20 License for more details.
87e6d782 21
47b0e7ad
NC
22 You should have received a copy of the GNU General Public License
23 along with this program; if not, write to the Free Software Foundation, Inc.,
24 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */
87e6d782
NC
25
26/* ??? Eventually more and more of this stuff can go to cpu-independent files.
27 Keep that in mind. */
28
29#include "sysdep.h"
30#include <stdio.h>
31#include "ansidecl.h"
88c1242d 32#include "disassemble.h"
87e6d782
NC
33#include "bfd.h"
34#include "symcat.h"
98f70fc4 35#include "libiberty.h"
73589c9d
CS
36#include "or1k-desc.h"
37#include "or1k-opc.h"
87e6d782
NC
38#include "opintl.h"
39
40/* Default text to print if an instruction isn't recognized. */
41#define UNKNOWN_INSN_MSG _("*unknown*")
42
43static void print_normal
ffead7ae 44 (CGEN_CPU_DESC, void *, long, unsigned int, bfd_vma, int);
87e6d782 45static void print_address
bf143b25 46 (CGEN_CPU_DESC, void *, bfd_vma, unsigned int, bfd_vma, int) ATTRIBUTE_UNUSED;
87e6d782 47static void print_keyword
bf143b25 48 (CGEN_CPU_DESC, void *, CGEN_KEYWORD *, long, unsigned int) ATTRIBUTE_UNUSED;
87e6d782 49static void print_insn_normal
ffead7ae 50 (CGEN_CPU_DESC, void *, const CGEN_INSN *, CGEN_FIELDS *, bfd_vma, int);
0e2ee3ca 51static int print_insn
33b71eeb 52 (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, unsigned);
87e6d782 53static int default_print_insn
bf143b25 54 (CGEN_CPU_DESC, bfd_vma, disassemble_info *) ATTRIBUTE_UNUSED;
fc05c67f 55static int read_insn
33b71eeb 56 (CGEN_CPU_DESC, bfd_vma, disassemble_info *, bfd_byte *, int, CGEN_EXTRACT_INFO *,
ffead7ae 57 unsigned long *);
87e6d782 58\f
47b0e7ad 59/* -- disassembler routines inserted here. */
87e6d782 60
e4c4ac46
SH
61/* -- dis.c */
62
63static void
64print_regpair (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
65 void * dis_info,
66 long value,
67 unsigned int attrs ATTRIBUTE_UNUSED,
68 bfd_vma pc ATTRIBUTE_UNUSED,
69 int length ATTRIBUTE_UNUSED)
70{
71 disassemble_info *info = dis_info;
72 char reg1_index;
73 char reg2_index;
74
75 reg1_index = value & 0x1f;
76 reg2_index = reg1_index + ((value & (1 << 5)) ? 2 : 1);
77
78 (*info->fprintf_func) (info->stream, "r%d,r%d", reg1_index, reg2_index);
79}
80
81/* -- */
87e6d782 82
73589c9d 83void or1k_cgen_print_operand
47b0e7ad 84 (CGEN_CPU_DESC, int, PTR, CGEN_FIELDS *, void const *, bfd_vma, int);
0e2ee3ca 85
87e6d782
NC
86/* Main entry point for printing operands.
87 XINFO is a `void *' and not a `disassemble_info *' to not put a requirement
88 of dis-asm.h on cgen.h.
89
90 This function is basically just a big switch statement. Earlier versions
91 used tables to look up the function to use, but
92 - if the table contains both assembler and disassembler functions then
93 the disassembler contains much of the assembler and vice-versa,
94 - there's a lot of inlining possibilities as things grow,
95 - using a switch statement avoids the function call overhead.
96
97 This function could be moved into `print_insn_normal', but keeping it
98 separate makes clear the interface between `print_insn_normal' and each of
9a2e995d 99 the handlers. */
87e6d782
NC
100
101void
73589c9d 102or1k_cgen_print_operand (CGEN_CPU_DESC cd,
47b0e7ad
NC
103 int opindex,
104 void * xinfo,
105 CGEN_FIELDS *fields,
106 void const *attrs ATTRIBUTE_UNUSED,
107 bfd_vma pc,
108 int length)
87e6d782 109{
47b0e7ad 110 disassemble_info *info = (disassemble_info *) xinfo;
87e6d782
NC
111
112 switch (opindex)
113 {
c8e98e36
SH
114 case OR1K_OPERAND_DISP21 :
115 print_address (cd, info, fields->f_disp21, 0|(1<<CGEN_OPERAND_ABS_ADDR), pc, length);
116 break;
73589c9d 117 case OR1K_OPERAND_DISP26 :
87e6d782
NC
118 print_address (cd, info, fields->f_disp26, 0|(1<<CGEN_OPERAND_PCREL_ADDR), pc, length);
119 break;
73589c9d
CS
120 case OR1K_OPERAND_RA :
121 print_keyword (cd, info, & or1k_cgen_opval_h_gpr, fields->f_r2, 0);
122 break;
e4c4ac46
SH
123 case OR1K_OPERAND_RAD32F :
124 print_regpair (cd, info, fields->f_rad32, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
125 break;
73589c9d 126 case OR1K_OPERAND_RADF :
e4c4ac46
SH
127 print_keyword (cd, info, & or1k_cgen_opval_h_fdr, fields->f_r2, 0);
128 break;
129 case OR1K_OPERAND_RADI :
130 print_regpair (cd, info, fields->f_rad32, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
87e6d782 131 break;
73589c9d
CS
132 case OR1K_OPERAND_RASF :
133 print_keyword (cd, info, & or1k_cgen_opval_h_fsr, fields->f_r2, 0);
87e6d782 134 break;
73589c9d
CS
135 case OR1K_OPERAND_RB :
136 print_keyword (cd, info, & or1k_cgen_opval_h_gpr, fields->f_r3, 0);
87e6d782 137 break;
e4c4ac46
SH
138 case OR1K_OPERAND_RBD32F :
139 print_regpair (cd, info, fields->f_rbd32, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
140 break;
73589c9d 141 case OR1K_OPERAND_RBDF :
e4c4ac46
SH
142 print_keyword (cd, info, & or1k_cgen_opval_h_fdr, fields->f_r3, 0);
143 break;
144 case OR1K_OPERAND_RBDI :
145 print_regpair (cd, info, fields->f_rbd32, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
87e6d782 146 break;
73589c9d
CS
147 case OR1K_OPERAND_RBSF :
148 print_keyword (cd, info, & or1k_cgen_opval_h_fsr, fields->f_r3, 0);
87e6d782 149 break;
73589c9d
CS
150 case OR1K_OPERAND_RD :
151 print_keyword (cd, info, & or1k_cgen_opval_h_gpr, fields->f_r1, 0);
87e6d782 152 break;
e4c4ac46
SH
153 case OR1K_OPERAND_RDD32F :
154 print_regpair (cd, info, fields->f_rdd32, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
155 break;
73589c9d
CS
156 case OR1K_OPERAND_RDDF :
157 print_keyword (cd, info, & or1k_cgen_opval_h_fdr, fields->f_r1, 0);
87e6d782 158 break;
e4c4ac46
SH
159 case OR1K_OPERAND_RDDI :
160 print_regpair (cd, info, fields->f_rdd32, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
161 break;
73589c9d
CS
162 case OR1K_OPERAND_RDSF :
163 print_keyword (cd, info, & or1k_cgen_opval_h_fsr, fields->f_r1, 0);
87e6d782 164 break;
73589c9d
CS
165 case OR1K_OPERAND_SIMM16 :
166 print_normal (cd, info, fields->f_simm16, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_SIGN_OPT), pc, length);
167 break;
168 case OR1K_OPERAND_SIMM16_SPLIT :
169 print_normal (cd, info, fields->f_simm16_split, 0|(1<<CGEN_OPERAND_SIGNED)|(1<<CGEN_OPERAND_SIGN_OPT)|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
87e6d782 170 break;
73589c9d 171 case OR1K_OPERAND_UIMM16 :
87e6d782
NC
172 print_normal (cd, info, fields->f_uimm16, 0, pc, length);
173 break;
73589c9d
CS
174 case OR1K_OPERAND_UIMM16_SPLIT :
175 print_normal (cd, info, fields->f_uimm16_split, 0|(1<<CGEN_OPERAND_VIRTUAL), pc, length);
176 break;
177 case OR1K_OPERAND_UIMM6 :
178 print_normal (cd, info, fields->f_uimm6, 0, pc, length);
87e6d782
NC
179 break;
180
181 default :
182 /* xgettext:c-format */
a6743a54
AM
183 opcodes_error_handler
184 (_("internal error: unrecognized field %d while printing insn"),
185 opindex);
186 abort ();
87e6d782
NC
187 }
188}
189
43e65147 190cgen_print_fn * const or1k_cgen_print_handlers[] =
87e6d782
NC
191{
192 print_insn_normal,
193};
194
195
196void
73589c9d 197or1k_cgen_init_dis (CGEN_CPU_DESC cd)
87e6d782 198{
73589c9d
CS
199 or1k_cgen_init_opcode_table (cd);
200 or1k_cgen_init_ibld_table (cd);
201 cd->print_handlers = & or1k_cgen_print_handlers[0];
202 cd->print_operand = or1k_cgen_print_operand;
87e6d782
NC
203}
204
205\f
206/* Default print handler. */
207
208static void
ffead7ae
MM
209print_normal (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
210 void *dis_info,
211 long value,
212 unsigned int attrs,
213 bfd_vma pc ATTRIBUTE_UNUSED,
214 int length ATTRIBUTE_UNUSED)
87e6d782
NC
215{
216 disassemble_info *info = (disassemble_info *) dis_info;
217
87e6d782
NC
218 /* Print the operand as directed by the attributes. */
219 if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
220 ; /* nothing to do */
221 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
222 (*info->fprintf_func) (info->stream, "%ld", value);
223 else
224 (*info->fprintf_func) (info->stream, "0x%lx", value);
225}
226
227/* Default address handler. */
228
229static void
ffead7ae
MM
230print_address (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
231 void *dis_info,
232 bfd_vma value,
233 unsigned int attrs,
234 bfd_vma pc ATTRIBUTE_UNUSED,
235 int length ATTRIBUTE_UNUSED)
87e6d782
NC
236{
237 disassemble_info *info = (disassemble_info *) dis_info;
238
87e6d782
NC
239 /* Print the operand as directed by the attributes. */
240 if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SEM_ONLY))
47b0e7ad 241 ; /* Nothing to do. */
87e6d782
NC
242 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_PCREL_ADDR))
243 (*info->print_address_func) (value, info);
244 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_ABS_ADDR))
245 (*info->print_address_func) (value, info);
246 else if (CGEN_BOOL_ATTR (attrs, CGEN_OPERAND_SIGNED))
247 (*info->fprintf_func) (info->stream, "%ld", (long) value);
248 else
249 (*info->fprintf_func) (info->stream, "0x%lx", (long) value);
250}
251
252/* Keyword print handler. */
253
254static void
ffead7ae
MM
255print_keyword (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
256 void *dis_info,
257 CGEN_KEYWORD *keyword_table,
258 long value,
259 unsigned int attrs ATTRIBUTE_UNUSED)
87e6d782
NC
260{
261 disassemble_info *info = (disassemble_info *) dis_info;
262 const CGEN_KEYWORD_ENTRY *ke;
263
264 ke = cgen_keyword_lookup_value (keyword_table, value);
265 if (ke != NULL)
266 (*info->fprintf_func) (info->stream, "%s", ke->name);
267 else
268 (*info->fprintf_func) (info->stream, "???");
269}
270\f
271/* Default insn printer.
272
ffead7ae 273 DIS_INFO is defined as `void *' so the disassembler needn't know anything
87e6d782
NC
274 about disassemble_info. */
275
276static void
ffead7ae
MM
277print_insn_normal (CGEN_CPU_DESC cd,
278 void *dis_info,
279 const CGEN_INSN *insn,
280 CGEN_FIELDS *fields,
281 bfd_vma pc,
282 int length)
87e6d782
NC
283{
284 const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
285 disassemble_info *info = (disassemble_info *) dis_info;
286 const CGEN_SYNTAX_CHAR_TYPE *syn;
287
288 CGEN_INIT_PRINT (cd);
289
290 for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
291 {
292 if (CGEN_SYNTAX_MNEMONIC_P (*syn))
293 {
294 (*info->fprintf_func) (info->stream, "%s", CGEN_INSN_MNEMONIC (insn));
295 continue;
296 }
297 if (CGEN_SYNTAX_CHAR_P (*syn))
298 {
299 (*info->fprintf_func) (info->stream, "%c", CGEN_SYNTAX_CHAR (*syn));
300 continue;
301 }
302
303 /* We have an operand. */
73589c9d 304 or1k_cgen_print_operand (cd, CGEN_SYNTAX_FIELD (*syn), info,
87e6d782
NC
305 fields, CGEN_INSN_ATTRS (insn), pc, length);
306 }
307}
308\f
309/* Subroutine of print_insn. Reads an insn into the given buffers and updates
310 the extract info.
311 Returns 0 if all is well, non-zero otherwise. */
0e2ee3ca 312
87e6d782 313static int
ffead7ae
MM
314read_insn (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
315 bfd_vma pc,
316 disassemble_info *info,
33b71eeb 317 bfd_byte *buf,
ffead7ae
MM
318 int buflen,
319 CGEN_EXTRACT_INFO *ex_info,
320 unsigned long *insn_value)
87e6d782
NC
321{
322 int status = (*info->read_memory_func) (pc, buf, buflen, info);
47b0e7ad 323
87e6d782
NC
324 if (status != 0)
325 {
326 (*info->memory_error_func) (status, pc, info);
327 return -1;
328 }
329
330 ex_info->dis_info = info;
331 ex_info->valid = (1 << buflen) - 1;
332 ex_info->insn_bytes = buf;
333
334 *insn_value = bfd_get_bits (buf, buflen * 8, info->endian == BFD_ENDIAN_BIG);
335 return 0;
336}
337
338/* Utility to print an insn.
339 BUF is the base part of the insn, target byte order, BUFLEN bytes long.
340 The result is the size of the insn in bytes or zero for an unknown insn
341 or -1 if an error occurs fetching data (memory_error_func will have
342 been called). */
343
344static int
ffead7ae
MM
345print_insn (CGEN_CPU_DESC cd,
346 bfd_vma pc,
347 disassemble_info *info,
33b71eeb 348 bfd_byte *buf,
ffead7ae 349 unsigned int buflen)
87e6d782 350{
fc7bc883 351 CGEN_INSN_INT insn_value;
87e6d782
NC
352 const CGEN_INSN_LIST *insn_list;
353 CGEN_EXTRACT_INFO ex_info;
3c3bdf30 354 int basesize;
87e6d782 355
fc7bc883 356 /* Extract base part of instruction, just in case CGEN_DIS_* uses it. */
3c3bdf30
NC
357 basesize = cd->base_insn_bitsize < buflen * 8 ?
358 cd->base_insn_bitsize : buflen * 8;
359 insn_value = cgen_get_insn_value (cd, buf, basesize);
360
fc7bc883
RH
361
362 /* Fill in ex_info fields like read_insn would. Don't actually call
363 read_insn, since the incoming buffer is already read (and possibly
364 modified a la m32r). */
365 ex_info.valid = (1 << buflen) - 1;
366 ex_info.dis_info = info;
367 ex_info.insn_bytes = buf;
87e6d782
NC
368
369 /* The instructions are stored in hash lists.
370 Pick the first one and keep trying until we find the right one. */
371
33b71eeb 372 insn_list = CGEN_DIS_LOOKUP_INSN (cd, (char *) buf, insn_value);
87e6d782
NC
373 while (insn_list != NULL)
374 {
375 const CGEN_INSN *insn = insn_list->insn;
376 CGEN_FIELDS fields;
377 int length;
fc7bc883 378 unsigned long insn_value_cropped;
87e6d782 379
43e65147 380#ifdef CGEN_VALIDATE_INSN_SUPPORTED
0e2ee3ca 381 /* Not needed as insn shouldn't be in hash lists if not supported. */
87e6d782 382 /* Supported by this cpu? */
73589c9d 383 if (! or1k_cgen_insn_supported (cd, insn))
87e6d782
NC
384 {
385 insn_list = CGEN_DIS_NEXT_INSN (insn_list);
386 continue;
387 }
388#endif
389
390 /* Basic bit mask must be correct. */
391 /* ??? May wish to allow target to defer this check until the extract
392 handler. */
fc7bc883
RH
393
394 /* Base size may exceed this instruction's size. Extract the
395 relevant part from the buffer. */
0e2ee3ca
NC
396 if ((unsigned) (CGEN_INSN_BITSIZE (insn) / 8) < buflen &&
397 (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
43e65147 398 insn_value_cropped = bfd_get_bits (buf, CGEN_INSN_BITSIZE (insn),
fc7bc883
RH
399 info->endian == BFD_ENDIAN_BIG);
400 else
401 insn_value_cropped = insn_value;
402
403 if ((insn_value_cropped & CGEN_INSN_BASE_MASK (insn))
87e6d782
NC
404 == CGEN_INSN_BASE_VALUE (insn))
405 {
406 /* Printing is handled in two passes. The first pass parses the
407 machine insn and extracts the fields. The second pass prints
408 them. */
409
410 /* Make sure the entire insn is loaded into insn_value, if it
411 can fit. */
0e2ee3ca
NC
412 if (((unsigned) CGEN_INSN_BITSIZE (insn) > cd->base_insn_bitsize) &&
413 (unsigned) (CGEN_INSN_BITSIZE (insn) / 8) <= sizeof (unsigned long))
87e6d782
NC
414 {
415 unsigned long full_insn_value;
416 int rc = read_insn (cd, pc, info, buf,
417 CGEN_INSN_BITSIZE (insn) / 8,
418 & ex_info, & full_insn_value);
419 if (rc != 0)
420 return rc;
421 length = CGEN_EXTRACT_FN (cd, insn)
422 (cd, insn, &ex_info, full_insn_value, &fields, pc);
423 }
424 else
425 length = CGEN_EXTRACT_FN (cd, insn)
fc7bc883 426 (cd, insn, &ex_info, insn_value_cropped, &fields, pc);
87e6d782 427
47b0e7ad 428 /* Length < 0 -> error. */
87e6d782
NC
429 if (length < 0)
430 return length;
431 if (length > 0)
432 {
433 CGEN_PRINT_FN (cd, insn) (cd, info, insn, &fields, pc, length);
47b0e7ad 434 /* Length is in bits, result is in bytes. */
87e6d782
NC
435 return length / 8;
436 }
437 }
438
439 insn_list = CGEN_DIS_NEXT_INSN (insn_list);
440 }
441
442 return 0;
443}
444
445/* Default value for CGEN_PRINT_INSN.
446 The result is the size of the insn in bytes or zero for an unknown insn
447 or -1 if an error occured fetching bytes. */
448
449#ifndef CGEN_PRINT_INSN
450#define CGEN_PRINT_INSN default_print_insn
451#endif
452
453static int
ffead7ae 454default_print_insn (CGEN_CPU_DESC cd, bfd_vma pc, disassemble_info *info)
87e6d782 455{
33b71eeb 456 bfd_byte buf[CGEN_MAX_INSN_SIZE];
fc7bc883 457 int buflen;
87e6d782
NC
458 int status;
459
fc7bc883
RH
460 /* Attempt to read the base part of the insn. */
461 buflen = cd->base_insn_bitsize / 8;
462 status = (*info->read_memory_func) (pc, buf, buflen, info);
463
464 /* Try again with the minimum part, if min < base. */
465 if (status != 0 && (cd->min_insn_bitsize < cd->base_insn_bitsize))
466 {
467 buflen = cd->min_insn_bitsize / 8;
468 status = (*info->read_memory_func) (pc, buf, buflen, info);
469 }
87e6d782 470
87e6d782
NC
471 if (status != 0)
472 {
473 (*info->memory_error_func) (status, pc, info);
474 return -1;
475 }
476
fc7bc883 477 return print_insn (cd, pc, info, buf, buflen);
87e6d782
NC
478}
479
480/* Main entry point.
481 Print one instruction from PC on INFO->STREAM.
482 Return the size of the instruction (in bytes). */
483
47b0e7ad
NC
484typedef struct cpu_desc_list
485{
a978a3e5 486 struct cpu_desc_list *next;
fb53f5a8 487 CGEN_BITSET *isa;
a978a3e5
NC
488 int mach;
489 int endian;
490 CGEN_CPU_DESC cd;
491} cpu_desc_list;
492
87e6d782 493int
73589c9d 494print_insn_or1k (bfd_vma pc, disassemble_info *info)
87e6d782 495{
a978a3e5
NC
496 static cpu_desc_list *cd_list = 0;
497 cpu_desc_list *cl = 0;
87e6d782 498 static CGEN_CPU_DESC cd = 0;
fb53f5a8 499 static CGEN_BITSET *prev_isa;
87e6d782
NC
500 static int prev_mach;
501 static int prev_endian;
502 int length;
fb53f5a8
DB
503 CGEN_BITSET *isa;
504 int mach;
87e6d782
NC
505 int endian = (info->endian == BFD_ENDIAN_BIG
506 ? CGEN_ENDIAN_BIG
507 : CGEN_ENDIAN_LITTLE);
508 enum bfd_architecture arch;
509
510 /* ??? gdb will set mach but leave the architecture as "unknown" */
511#ifndef CGEN_BFD_ARCH
73589c9d 512#define CGEN_BFD_ARCH bfd_arch_or1k
87e6d782
NC
513#endif
514 arch = info->arch;
515 if (arch == bfd_arch_unknown)
516 arch = CGEN_BFD_ARCH;
43e65147 517
87e6d782
NC
518 /* There's no standard way to compute the machine or isa number
519 so we leave it to the target. */
520#ifdef CGEN_COMPUTE_MACH
521 mach = CGEN_COMPUTE_MACH (info);
522#else
523 mach = info->mach;
524#endif
525
526#ifdef CGEN_COMPUTE_ISA
fb53f5a8
DB
527 {
528 static CGEN_BITSET *permanent_isa;
529
530 if (!permanent_isa)
531 permanent_isa = cgen_bitset_create (MAX_ISAS);
532 isa = permanent_isa;
533 cgen_bitset_clear (isa);
534 cgen_bitset_add (isa, CGEN_COMPUTE_ISA (info));
535 }
87e6d782 536#else
a978a3e5 537 isa = info->insn_sets;
87e6d782
NC
538#endif
539
a978a3e5 540 /* If we've switched cpu's, try to find a handle we've used before */
87e6d782 541 if (cd
fb53f5a8 542 && (cgen_bitset_compare (isa, prev_isa) != 0
87e6d782
NC
543 || mach != prev_mach
544 || endian != prev_endian))
545 {
87e6d782 546 cd = 0;
a978a3e5
NC
547 for (cl = cd_list; cl; cl = cl->next)
548 {
fb53f5a8 549 if (cgen_bitset_compare (cl->isa, isa) == 0 &&
a978a3e5
NC
550 cl->mach == mach &&
551 cl->endian == endian)
552 {
553 cd = cl->cd;
fb53f5a8 554 prev_isa = cd->isas;
a978a3e5
NC
555 break;
556 }
557 }
43e65147 558 }
87e6d782
NC
559
560 /* If we haven't initialized yet, initialize the opcode table. */
561 if (! cd)
562 {
563 const bfd_arch_info_type *arch_type = bfd_lookup_arch (arch, mach);
564 const char *mach_name;
565
566 if (!arch_type)
567 abort ();
568 mach_name = arch_type->printable_name;
569
fb53f5a8 570 prev_isa = cgen_bitset_copy (isa);
87e6d782
NC
571 prev_mach = mach;
572 prev_endian = endian;
73589c9d 573 cd = or1k_cgen_cpu_open (CGEN_CPU_OPEN_ISAS, prev_isa,
87e6d782
NC
574 CGEN_CPU_OPEN_BFDMACH, mach_name,
575 CGEN_CPU_OPEN_ENDIAN, prev_endian,
576 CGEN_CPU_OPEN_END);
577 if (!cd)
578 abort ();
a978a3e5 579
47b0e7ad 580 /* Save this away for future reference. */
a978a3e5
NC
581 cl = xmalloc (sizeof (struct cpu_desc_list));
582 cl->cd = cd;
fb53f5a8 583 cl->isa = prev_isa;
a978a3e5
NC
584 cl->mach = mach;
585 cl->endian = endian;
586 cl->next = cd_list;
587 cd_list = cl;
588
73589c9d 589 or1k_cgen_init_dis (cd);
87e6d782
NC
590 }
591
592 /* We try to have as much common code as possible.
593 But at this point some targets need to take over. */
594 /* ??? Some targets may need a hook elsewhere. Try to avoid this,
595 but if not possible try to move this hook elsewhere rather than
596 have two hooks. */
597 length = CGEN_PRINT_INSN (cd, pc, info);
598 if (length > 0)
599 return length;
600 if (length < 0)
601 return -1;
602
603 (*info->fprintf_func) (info->stream, UNKNOWN_INSN_MSG);
604 return cd->default_insn_bitsize / 8;
605}
This page took 0.874864 seconds and 4 git commands to generate.