Fix PR gdb/21364: Dead code due to an unreachable condition in osdata.c
[deliverable/binutils-gdb.git] / opcodes / ppc-dis.c
CommitLineData
252b5132 1/* ppc-dis.c -- Disassemble PowerPC instructions
2571583a 2 Copyright (C) 1994-2017 Free Software Foundation, Inc.
252b5132
RH
3 Written by Ian Lance Taylor, Cygnus Support
4
9b201bb5
NC
5 This file is part of the GNU opcodes library.
6
7 This library is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3, or (at your option)
10 any later version.
11
12 It is distributed in the hope that it will be useful, but WITHOUT
13 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
15 License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with this file; see the file COPYING. If not, write to the
19 Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
20 MA 02110-1301, USA. */
252b5132 21
252b5132 22#include "sysdep.h"
df7b86aa 23#include <stdio.h>
252b5132 24#include "dis-asm.h"
b9c361e0 25#include "elf-bfd.h"
94caa966 26#include "elf/ppc.h"
69fe9ce5 27#include "opintl.h"
252b5132 28#include "opcode/ppc.h"
65b48a81 29#include "libiberty.h"
252b5132
RH
30
31/* This file provides several disassembler functions, all of which use
32 the disassembler interface defined in dis-asm.h. Several functions
33 are provided because this file handles disassembly for the PowerPC
34 in both big and little endian mode and also for the POWER (RS/6000)
35 chip. */
fa452fa6
PB
36static int print_insn_powerpc (bfd_vma, struct disassemble_info *, int,
37 ppc_cpu_t);
252b5132 38
fa452fa6
PB
39struct dis_private
40{
41 /* Stash the result of parsing disassembler_options here. */
42 ppc_cpu_t dialect;
b240011a 43} private;
fa452fa6
PB
44
45#define POWERPC_DIALECT(INFO) \
46 (((struct dis_private *) ((INFO)->private_data))->dialect)
418c1742 47
69fe9ce5 48struct ppc_mopt {
9b753937 49 /* Option string, without -m or -M prefix. */
69fe9ce5 50 const char *opt;
9b753937 51 /* CPU option flags. */
69fe9ce5 52 ppc_cpu_t cpu;
9b753937
AM
53 /* Flags that should stay on, even when combined with another cpu
54 option. This should only be used for generic options like
55 "-many" or "-maltivec" where it is reasonable to add some
56 capability to another cpu selection. The added flags are sticky
57 so that, for example, "-many -me500" and "-me500 -many" result in
58 the same assembler or disassembler behaviour. Do not use
59 "sticky" for specific cpus, as this will prevent that cpu's flags
60 from overriding the defaults set in powerpc_init_dialect or a
61 prior -m option. */
69fe9ce5
AM
62 ppc_cpu_t sticky;
63};
64
65struct ppc_mopt ppc_opts[] = {
14b57c7c 66 { "403", PPC_OPCODE_PPC | PPC_OPCODE_403,
69fe9ce5 67 0 },
14b57c7c 68 { "405", PPC_OPCODE_PPC | PPC_OPCODE_403 | PPC_OPCODE_405,
69fe9ce5 69 0 },
bdc70b4a
AM
70 { "440", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_440
71 | PPC_OPCODE_ISEL | PPC_OPCODE_RFMCI),
69fe9ce5 72 0 },
bdc70b4a
AM
73 { "464", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_440
74 | PPC_OPCODE_ISEL | PPC_OPCODE_RFMCI),
69fe9ce5 75 0 },
62adc510
AM
76 { "476", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_476
77 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5),
9fe54b1c 78 0 },
14b57c7c 79 { "601", PPC_OPCODE_PPC | PPC_OPCODE_601,
69fe9ce5 80 0 },
14b57c7c 81 { "603", PPC_OPCODE_PPC,
69fe9ce5 82 0 },
14b57c7c 83 { "604", PPC_OPCODE_PPC,
69fe9ce5 84 0 },
14b57c7c 85 { "620", PPC_OPCODE_PPC | PPC_OPCODE_64,
69fe9ce5 86 0 },
14b57c7c 87 { "7400", PPC_OPCODE_PPC | PPC_OPCODE_ALTIVEC,
69fe9ce5 88 0 },
14b57c7c 89 { "7410", PPC_OPCODE_PPC | PPC_OPCODE_ALTIVEC,
69fe9ce5 90 0 },
14b57c7c 91 { "7450", PPC_OPCODE_PPC | PPC_OPCODE_7450 | PPC_OPCODE_ALTIVEC,
69fe9ce5 92 0 },
14b57c7c 93 { "7455", PPC_OPCODE_PPC | PPC_OPCODE_ALTIVEC,
69fe9ce5 94 0 },
14b57c7c 95 { "750cl", PPC_OPCODE_PPC | PPC_OPCODE_750 | PPC_OPCODE_PPCPS
69fe9ce5 96 , 0 },
14b57c7c 97 { "821", PPC_OPCODE_PPC | PPC_OPCODE_860,
ef5a96d5 98 0 },
14b57c7c 99 { "850", PPC_OPCODE_PPC | PPC_OPCODE_860,
ef5a96d5 100 0 },
14b57c7c 101 { "860", PPC_OPCODE_PPC | PPC_OPCODE_860,
ef5a96d5 102 0 },
bdc70b4a
AM
103 { "a2", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_POWER4
104 | PPC_OPCODE_POWER5 | PPC_OPCODE_CACHELCK | PPC_OPCODE_64
105 | PPC_OPCODE_A2),
cdc51b07 106 0 },
14b57c7c 107 { "altivec", PPC_OPCODE_PPC,
4b8b687e 108 PPC_OPCODE_ALTIVEC },
52be03fd 109 { "any", PPC_OPCODE_PPC,
69fe9ce5 110 PPC_OPCODE_ANY },
14b57c7c 111 { "booke", PPC_OPCODE_PPC | PPC_OPCODE_BOOKE,
69fe9ce5 112 0 },
14b57c7c 113 { "booke32", PPC_OPCODE_PPC | PPC_OPCODE_BOOKE,
69fe9ce5 114 0 },
bdc70b4a
AM
115 { "cell", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
116 | PPC_OPCODE_CELL | PPC_OPCODE_ALTIVEC),
69fe9ce5 117 0 },
14b57c7c 118 { "com", PPC_OPCODE_COMMON,
69fe9ce5 119 0 },
dfdaec14
AJ
120 { "e200z4", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE| PPC_OPCODE_SPE
121 | PPC_OPCODE_ISEL | PPC_OPCODE_EFS | PPC_OPCODE_BRLOCK
122 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
9b753937
AM
123 | PPC_OPCODE_E500 | PPC_OPCODE_VLE | PPC_OPCODE_E200Z4),
124 0 },
14b57c7c 125 { "e300", PPC_OPCODE_PPC | PPC_OPCODE_E300,
69fe9ce5
AM
126 0 },
127 { "e500", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_SPE
128 | PPC_OPCODE_ISEL | PPC_OPCODE_EFS | PPC_OPCODE_BRLOCK
129 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
e01d869a 130 | PPC_OPCODE_E500),
69fe9ce5
AM
131 0 },
132 { "e500mc", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
133 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
134 | PPC_OPCODE_E500MC),
135 0 },
0dc93057
AM
136 { "e500mc64", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
137 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
63d0fa4e
AM
138 | PPC_OPCODE_E500MC | PPC_OPCODE_64 | PPC_OPCODE_POWER5
139 | PPC_OPCODE_POWER6 | PPC_OPCODE_POWER7),
0dc93057 140 0 },
aea77599
AM
141 { "e5500", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
142 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
143 | PPC_OPCODE_E500MC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
144 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
145 | PPC_OPCODE_POWER7),
146 0 },
147 { "e6500", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
148 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
149 | PPC_OPCODE_E500MC | PPC_OPCODE_64 | PPC_OPCODE_ALTIVEC
150 | PPC_OPCODE_ALTIVEC2 | PPC_OPCODE_E6500 | PPC_OPCODE_POWER4
151 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6 | PPC_OPCODE_POWER7),
152 0 },
69fe9ce5
AM
153 { "e500x2", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_SPE
154 | PPC_OPCODE_ISEL | PPC_OPCODE_EFS | PPC_OPCODE_BRLOCK
155 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
e01d869a 156 | PPC_OPCODE_E500),
69fe9ce5 157 0 },
14b57c7c 158 { "efs", PPC_OPCODE_PPC | PPC_OPCODE_EFS,
69fe9ce5 159 0 },
14b57c7c 160 { "power4", PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4,
69fe9ce5 161 0 },
bdc70b4a
AM
162 { "power5", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
163 | PPC_OPCODE_POWER5),
69fe9ce5 164 0 },
bdc70b4a
AM
165 { "power6", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
166 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6 | PPC_OPCODE_ALTIVEC),
69fe9ce5 167 0 },
bdc70b4a
AM
168 { "power7", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
169 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
170 | PPC_OPCODE_POWER7 | PPC_OPCODE_ALTIVEC | PPC_OPCODE_VSX),
69fe9ce5 171 0 },
5817ffd1
PB
172 { "power8", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
173 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
174 | PPC_OPCODE_POWER7 | PPC_OPCODE_POWER8 | PPC_OPCODE_HTM
175 | PPC_OPCODE_ALTIVEC | PPC_OPCODE_ALTIVEC2 | PPC_OPCODE_VSX),
176 0 },
a680de9a
PB
177 { "power9", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
178 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
179 | PPC_OPCODE_POWER7 | PPC_OPCODE_POWER8 | PPC_OPCODE_POWER9
180 | PPC_OPCODE_HTM | PPC_OPCODE_ALTIVEC | PPC_OPCODE_ALTIVEC2
181 | PPC_OPCODE_VSX | PPC_OPCODE_VSX3 ),
182 0 },
14b57c7c 183 { "ppc", PPC_OPCODE_PPC,
69fe9ce5 184 0 },
14b57c7c 185 { "ppc32", PPC_OPCODE_PPC,
69fe9ce5 186 0 },
65b48a81
PB
187 { "32", PPC_OPCODE_PPC,
188 0 },
14b57c7c 189 { "ppc64", PPC_OPCODE_PPC | PPC_OPCODE_64,
69fe9ce5 190 0 },
65b48a81
PB
191 { "64", PPC_OPCODE_PPC | PPC_OPCODE_64,
192 0 },
14b57c7c 193 { "ppc64bridge", PPC_OPCODE_PPC | PPC_OPCODE_64_BRIDGE,
69fe9ce5 194 0 },
14b57c7c 195 { "ppcps", PPC_OPCODE_PPC | PPC_OPCODE_PPCPS,
69fe9ce5 196 0 },
14b57c7c 197 { "pwr", PPC_OPCODE_POWER,
69fe9ce5 198 0 },
14b57c7c 199 { "pwr2", PPC_OPCODE_POWER | PPC_OPCODE_POWER2,
cdc51b07 200 0 },
14b57c7c 201 { "pwr4", PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4,
cdc51b07 202 0 },
bdc70b4a
AM
203 { "pwr5", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
204 | PPC_OPCODE_POWER5),
cdc51b07 205 0 },
bdc70b4a
AM
206 { "pwr5x", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
207 | PPC_OPCODE_POWER5),
cdc51b07 208 0 },
bdc70b4a
AM
209 { "pwr6", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
210 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6 | PPC_OPCODE_ALTIVEC),
cdc51b07 211 0 },
bdc70b4a
AM
212 { "pwr7", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
213 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
214 | PPC_OPCODE_POWER7 | PPC_OPCODE_ALTIVEC | PPC_OPCODE_VSX),
69fe9ce5 215 0 },
5817ffd1
PB
216 { "pwr8", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
217 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
218 | PPC_OPCODE_POWER7 | PPC_OPCODE_POWER8 | PPC_OPCODE_HTM
219 | PPC_OPCODE_ALTIVEC | PPC_OPCODE_ALTIVEC2 | PPC_OPCODE_VSX),
220 0 },
a680de9a
PB
221 { "pwr9", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
222 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
223 | PPC_OPCODE_POWER7 | PPC_OPCODE_POWER8 | PPC_OPCODE_POWER9
224 | PPC_OPCODE_HTM | PPC_OPCODE_ALTIVEC | PPC_OPCODE_ALTIVEC2
225 | PPC_OPCODE_VSX | PPC_OPCODE_VSX3 ),
226 0 },
14b57c7c 227 { "pwrx", PPC_OPCODE_POWER | PPC_OPCODE_POWER2,
69fe9ce5 228 0 },
52be03fd
AM
229 { "raw", PPC_OPCODE_PPC,
230 PPC_OPCODE_RAW },
14b57c7c 231 { "spe", PPC_OPCODE_PPC | PPC_OPCODE_EFS,
69fe9ce5 232 PPC_OPCODE_SPE },
bdc70b4a
AM
233 { "titan", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_PMR
234 | PPC_OPCODE_RFMCI | PPC_OPCODE_TITAN),
ce3d2015 235 0 },
14b57c7c
AM
236 { "vle", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE| PPC_OPCODE_SPE
237 | PPC_OPCODE_ISEL | PPC_OPCODE_EFS | PPC_OPCODE_BRLOCK
238 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
239 | PPC_OPCODE_E500),
b9c361e0 240 PPC_OPCODE_VLE },
14b57c7c 241 { "vsx", PPC_OPCODE_PPC,
4b8b687e 242 PPC_OPCODE_VSX },
14b57c7c 243 { "htm", PPC_OPCODE_PPC,
5817ffd1 244 PPC_OPCODE_HTM },
69fe9ce5
AM
245};
246
b9c361e0
JL
247/* Switch between Booke and VLE dialects for interlinked dumps. */
248static ppc_cpu_t
249get_powerpc_dialect (struct disassemble_info *info)
250{
251 ppc_cpu_t dialect = 0;
252
253 dialect = POWERPC_DIALECT (info);
254
255 /* Disassemble according to the section headers flags for VLE-mode. */
256 if (dialect & PPC_OPCODE_VLE
3a2488dd 257 && info->section != NULL && info->section->owner != NULL
94caa966
AM
258 && bfd_get_flavour (info->section->owner) == bfd_target_elf_flavour
259 && elf_object_id (info->section->owner) == PPC32_ELF_DATA
260 && (elf_section_flags (info->section) & SHF_PPC_VLE) != 0)
b9c361e0
JL
261 return dialect;
262 else
263 return dialect & ~ PPC_OPCODE_VLE;
264}
265
69fe9ce5
AM
266/* Handle -m and -M options that set cpu type, and .machine arg. */
267
268ppc_cpu_t
776fc418 269ppc_parse_cpu (ppc_cpu_t ppc_cpu, ppc_cpu_t *sticky, const char *arg)
69fe9ce5 270{
69fe9ce5
AM
271 unsigned int i;
272
65b48a81
PB
273 for (i = 0; i < ARRAY_SIZE (ppc_opts); i++)
274 if (disassembler_options_cmp (ppc_opts[i].opt, arg) == 0)
69fe9ce5
AM
275 {
276 if (ppc_opts[i].sticky)
277 {
776fc418
AM
278 *sticky |= ppc_opts[i].sticky;
279 if ((ppc_cpu & ~*sticky) != 0)
69fe9ce5
AM
280 break;
281 }
282 ppc_cpu = ppc_opts[i].cpu;
283 break;
284 }
65b48a81 285 if (i >= ARRAY_SIZE (ppc_opts))
69fe9ce5
AM
286 return 0;
287
776fc418 288 ppc_cpu |= *sticky;
69fe9ce5
AM
289 return ppc_cpu;
290}
291
292/* Determine which set of machines to disassemble for. */
418c1742 293
b240011a 294static void
fa452fa6 295powerpc_init_dialect (struct disassemble_info *info)
418c1742 296{
69fe9ce5 297 ppc_cpu_t dialect = 0;
776fc418 298 ppc_cpu_t sticky = 0;
fa452fa6
PB
299 struct dis_private *priv = calloc (sizeof (*priv), 1);
300
301 if (priv == NULL)
b240011a 302 priv = &private;
418c1742 303
776fc418
AM
304 switch (info->mach)
305 {
306 case bfd_mach_ppc_403:
307 case bfd_mach_ppc_403gc:
4f6ffcd3 308 dialect = ppc_parse_cpu (dialect, &sticky, "403");
776fc418
AM
309 break;
310 case bfd_mach_ppc_405:
4f6ffcd3 311 dialect = ppc_parse_cpu (dialect, &sticky, "405");
776fc418
AM
312 break;
313 case bfd_mach_ppc_601:
4f6ffcd3 314 dialect = ppc_parse_cpu (dialect, &sticky, "601");
776fc418
AM
315 break;
316 case bfd_mach_ppc_a35:
317 case bfd_mach_ppc_rs64ii:
318 case bfd_mach_ppc_rs64iii:
4f6ffcd3 319 dialect = ppc_parse_cpu (dialect, &sticky, "pwr2") | PPC_OPCODE_64;
776fc418
AM
320 break;
321 case bfd_mach_ppc_e500:
4f6ffcd3 322 dialect = ppc_parse_cpu (dialect, &sticky, "e500");
776fc418
AM
323 break;
324 case bfd_mach_ppc_e500mc:
4f6ffcd3 325 dialect = ppc_parse_cpu (dialect, &sticky, "e500mc");
776fc418
AM
326 break;
327 case bfd_mach_ppc_e500mc64:
4f6ffcd3 328 dialect = ppc_parse_cpu (dialect, &sticky, "e500mc64");
776fc418
AM
329 break;
330 case bfd_mach_ppc_e5500:
4f6ffcd3 331 dialect = ppc_parse_cpu (dialect, &sticky, "e5500");
776fc418
AM
332 break;
333 case bfd_mach_ppc_e6500:
4f6ffcd3 334 dialect = ppc_parse_cpu (dialect, &sticky, "e6500");
776fc418
AM
335 break;
336 case bfd_mach_ppc_titan:
4f6ffcd3 337 dialect = ppc_parse_cpu (dialect, &sticky, "titan");
776fc418
AM
338 break;
339 case bfd_mach_ppc_vle:
4f6ffcd3 340 dialect = ppc_parse_cpu (dialect, &sticky, "vle");
776fc418
AM
341 break;
342 default:
a680de9a 343 dialect = ppc_parse_cpu (dialect, &sticky, "power9") | PPC_OPCODE_ANY;
65b48a81 344 break;
776fc418
AM
345 }
346
f995bbe8 347 const char *opt;
65b48a81 348 FOR_EACH_DISASSEMBLER_OPTION (opt, info->disassembler_options)
69fe9ce5
AM
349 {
350 ppc_cpu_t new_cpu = 0;
9b4e5766 351
65b48a81 352 if (disassembler_options_cmp (opt, "32") == 0)
7102e95e 353 dialect &= ~(ppc_cpu_t) PPC_OPCODE_64;
65b48a81 354 else if (disassembler_options_cmp (opt, "64") == 0)
bdc70b4a 355 dialect |= PPC_OPCODE_64;
65b48a81
PB
356 else if ((new_cpu = ppc_parse_cpu (dialect, &sticky, opt)) != 0)
357 dialect = new_cpu;
69fe9ce5 358 else
65b48a81 359 fprintf (stderr, _("warning: ignoring unknown -M%s option\n"), opt);
69fe9ce5 360 }
661bd698 361
fa452fa6
PB
362 info->private_data = priv;
363 POWERPC_DIALECT(info) = dialect;
b240011a
AM
364}
365
b9c361e0
JL
366#define PPC_OPCD_SEGS 64
367static unsigned short powerpc_opcd_indices[PPC_OPCD_SEGS+1];
368#define VLE_OPCD_SEGS 32
369static unsigned short vle_opcd_indices[VLE_OPCD_SEGS+1];
b240011a
AM
370
371/* Calculate opcode table indices to speed up disassembly,
372 and init dialect. */
373
374void
375disassemble_init_powerpc (struct disassemble_info *info)
376{
377 int i;
d6688282 378 unsigned short last;
fa452fa6 379
27c49e9a 380 if (powerpc_opcd_indices[PPC_OPCD_SEGS] == 0)
b240011a 381 {
b240011a 382
27c49e9a
AB
383 i = powerpc_num_opcodes;
384 while (--i >= 0)
385 {
386 unsigned op = PPC_OP (powerpc_opcodes[i].opcode);
387
388 powerpc_opcd_indices[op] = i;
389 }
390
391 last = powerpc_num_opcodes;
392 for (i = PPC_OPCD_SEGS; i > 0; --i)
393 {
394 if (powerpc_opcd_indices[i] == 0)
395 powerpc_opcd_indices[i] = last;
396 last = powerpc_opcd_indices[i];
397 }
398
399 i = vle_num_opcodes;
400 while (--i >= 0)
401 {
402 unsigned op = VLE_OP (vle_opcodes[i].opcode, vle_opcodes[i].mask);
403 unsigned seg = VLE_OP_TO_SEG (op);
404
405 vle_opcd_indices[seg] = i;
406 }
407
408 last = vle_num_opcodes;
409 for (i = VLE_OPCD_SEGS; i > 0; --i)
410 {
411 if (vle_opcd_indices[i] == 0)
412 vle_opcd_indices[i] = last;
413 last = vle_opcd_indices[i];
414 }
b9c361e0
JL
415 }
416
b240011a
AM
417 if (info->arch == bfd_arch_powerpc)
418 powerpc_init_dialect (info);
418c1742
MG
419}
420
421/* Print a big endian PowerPC instruction. */
252b5132
RH
422
423int
823bbe9d 424print_insn_big_powerpc (bfd_vma memaddr, struct disassemble_info *info)
252b5132 425{
b9c361e0 426 return print_insn_powerpc (memaddr, info, 1, get_powerpc_dialect (info));
252b5132
RH
427}
428
418c1742 429/* Print a little endian PowerPC instruction. */
252b5132
RH
430
431int
823bbe9d 432print_insn_little_powerpc (bfd_vma memaddr, struct disassemble_info *info)
252b5132 433{
b9c361e0 434 return print_insn_powerpc (memaddr, info, 0, get_powerpc_dialect (info));
252b5132
RH
435}
436
437/* Print a POWER (RS/6000) instruction. */
438
439int
823bbe9d 440print_insn_rs6000 (bfd_vma memaddr, struct disassemble_info *info)
252b5132
RH
441{
442 return print_insn_powerpc (memaddr, info, 1, PPC_OPCODE_POWER);
443}
444
ea192fa3
PB
445/* Extract the operand value from the PowerPC or POWER instruction. */
446
447static long
448operand_value_powerpc (const struct powerpc_operand *operand,
fa452fa6 449 unsigned long insn, ppc_cpu_t dialect)
ea192fa3
PB
450{
451 long value;
452 int invalid;
453 /* Extract the value from the instruction. */
454 if (operand->extract)
455 value = (*operand->extract) (insn, dialect, &invalid);
456 else
457 {
b9c361e0
JL
458 if (operand->shift >= 0)
459 value = (insn >> operand->shift) & operand->bitm;
460 else
461 value = (insn << -operand->shift) & operand->bitm;
ea192fa3
PB
462 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
463 {
464 /* BITM is always some number of zeros followed by some
b9c361e0 465 number of ones, followed by some number of zeros. */
ea192fa3
PB
466 unsigned long top = operand->bitm;
467 /* top & -top gives the rightmost 1 bit, so this
468 fills in any trailing zeros. */
469 top |= (top & -top) - 1;
470 top &= ~(top >> 1);
471 value = (value ^ top) - top;
472 }
473 }
474
475 return value;
476}
477
478/* Determine whether the optional operand(s) should be printed. */
479
480static int
481skip_optional_operands (const unsigned char *opindex,
fa452fa6 482 unsigned long insn, ppc_cpu_t dialect)
ea192fa3
PB
483{
484 const struct powerpc_operand *operand;
485
486 for (; *opindex != 0; opindex++)
487 {
488 operand = &powerpc_operands[*opindex];
489 if ((operand->flags & PPC_OPERAND_NEXT) != 0
490 || ((operand->flags & PPC_OPERAND_OPTIONAL) != 0
11a0cf2e
PB
491 && operand_value_powerpc (operand, insn, dialect) !=
492 ppc_optional_operand_value (operand)))
ea192fa3
PB
493 return 0;
494 }
495
496 return 1;
497}
498
52be03fd 499/* Find a match for INSN in the opcode table, given machine DIALECT. */
b9c361e0 500
d6688282
AM
501static const struct powerpc_opcode *
502lookup_powerpc (unsigned long insn, ppc_cpu_t dialect)
503{
52be03fd 504 const struct powerpc_opcode *opcode, *opcode_end, *last;
d6688282
AM
505 unsigned long op;
506
507 /* Get the major opcode of the instruction. */
508 op = PPC_OP (insn);
509
510 /* Find the first match in the opcode table for this major opcode. */
511 opcode_end = powerpc_opcodes + powerpc_opcd_indices[op + 1];
52be03fd 512 last = NULL;
d6688282
AM
513 for (opcode = powerpc_opcodes + powerpc_opcd_indices[op];
514 opcode < opcode_end;
515 ++opcode)
516 {
517 const unsigned char *opindex;
518 const struct powerpc_operand *operand;
519 int invalid;
520
521 if ((insn & opcode->mask) != opcode->opcode
52be03fd 522 || ((dialect & PPC_OPCODE_ANY) == 0
d6688282
AM
523 && ((opcode->flags & dialect) == 0
524 || (opcode->deprecated & dialect) != 0)))
525 continue;
526
527 /* Check validity of operands. */
528 invalid = 0;
529 for (opindex = opcode->operands; *opindex != 0; opindex++)
530 {
531 operand = powerpc_operands + *opindex;
532 if (operand->extract)
533 (*operand->extract) (insn, dialect, &invalid);
534 }
535 if (invalid)
536 continue;
537
52be03fd
AM
538 if ((dialect & PPC_OPCODE_RAW) == 0)
539 return opcode;
540
541 /* The raw machine insn is one that is not a specialization. */
542 if (last == NULL
543 || (last->mask & ~opcode->mask) != 0)
544 last = opcode;
d6688282
AM
545 }
546
52be03fd 547 return last;
d6688282
AM
548}
549
b9c361e0
JL
550/* Find a match for INSN in the VLE opcode table. */
551
552static const struct powerpc_opcode *
553lookup_vle (unsigned long insn)
554{
555 const struct powerpc_opcode *opcode;
556 const struct powerpc_opcode *opcode_end;
557 unsigned op, seg;
558
559 op = PPC_OP (insn);
560 if (op >= 0x20 && op <= 0x37)
561 {
562 /* This insn has a 4-bit opcode. */
563 op &= 0x3c;
564 }
565 seg = VLE_OP_TO_SEG (op);
566
567 /* Find the first match in the opcode table for this major opcode. */
568 opcode_end = vle_opcodes + vle_opcd_indices[seg + 1];
569 for (opcode = vle_opcodes + vle_opcd_indices[seg];
570 opcode < opcode_end;
571 ++opcode)
572 {
573 unsigned long table_opcd = opcode->opcode;
574 unsigned long table_mask = opcode->mask;
575 bfd_boolean table_op_is_short = PPC_OP_SE_VLE(table_mask);
576 unsigned long insn2;
577 const unsigned char *opindex;
578 const struct powerpc_operand *operand;
579 int invalid;
580
581 insn2 = insn;
582 if (table_op_is_short)
583 insn2 >>= 16;
584 if ((insn2 & table_mask) != table_opcd)
585 continue;
586
587 /* Check validity of operands. */
588 invalid = 0;
589 for (opindex = opcode->operands; *opindex != 0; ++opindex)
590 {
591 operand = powerpc_operands + *opindex;
592 if (operand->extract)
593 (*operand->extract) (insn, (ppc_cpu_t)0, &invalid);
594 }
595 if (invalid)
596 continue;
597
598 return opcode;
599 }
600
601 return NULL;
602}
603
252b5132
RH
604/* Print a PowerPC or POWER instruction. */
605
606static int
823bbe9d
AM
607print_insn_powerpc (bfd_vma memaddr,
608 struct disassemble_info *info,
609 int bigendian,
fa452fa6 610 ppc_cpu_t dialect)
252b5132
RH
611{
612 bfd_byte buffer[4];
613 int status;
614 unsigned long insn;
615 const struct powerpc_opcode *opcode;
b9c361e0 616 bfd_boolean insn_is_short;
252b5132
RH
617
618 status = (*info->read_memory_func) (memaddr, buffer, 4, info);
619 if (status != 0)
620 {
b9c361e0
JL
621 /* The final instruction may be a 2-byte VLE insn. */
622 if ((dialect & PPC_OPCODE_VLE) != 0)
623 {
624 /* Clear buffer so unused bytes will not have garbage in them. */
625 buffer[0] = buffer[1] = buffer[2] = buffer[3] = 0;
626 status = (*info->read_memory_func) (memaddr, buffer, 2, info);
627 if (status != 0)
628 {
629 (*info->memory_error_func) (status, memaddr, info);
630 return -1;
631 }
632 }
633 else
634 {
635 (*info->memory_error_func) (status, memaddr, info);
636 return -1;
637 }
252b5132
RH
638 }
639
640 if (bigendian)
641 insn = bfd_getb32 (buffer);
642 else
643 insn = bfd_getl32 (buffer);
644
b9c361e0
JL
645 /* Get the major opcode of the insn. */
646 opcode = NULL;
647 insn_is_short = FALSE;
648 if ((dialect & PPC_OPCODE_VLE) != 0)
649 {
650 opcode = lookup_vle (insn);
651 if (opcode != NULL)
652 insn_is_short = PPC_OP_SE_VLE(opcode->mask);
653 }
654 if (opcode == NULL)
52be03fd 655 opcode = lookup_powerpc (insn, dialect & ~PPC_OPCODE_ANY);
d6688282 656 if (opcode == NULL && (dialect & PPC_OPCODE_ANY) != 0)
52be03fd 657 opcode = lookup_powerpc (insn, dialect);
252b5132 658
d6688282 659 if (opcode != NULL)
252b5132 660 {
252b5132
RH
661 const unsigned char *opindex;
662 const struct powerpc_operand *operand;
252b5132
RH
663 int need_comma;
664 int need_paren;
ea192fa3 665 int skip_optional;
252b5132 666
252b5132 667 if (opcode->operands[0] != 0)
fdd12ef3
AM
668 (*info->fprintf_func) (info->stream, "%-7s ", opcode->name);
669 else
670 (*info->fprintf_func) (info->stream, "%s", opcode->name);
252b5132 671
b9c361e0
JL
672 if (insn_is_short)
673 /* The operands will be fetched out of the 16-bit instruction. */
674 insn >>= 16;
675
252b5132
RH
676 /* Now extract and print the operands. */
677 need_comma = 0;
678 need_paren = 0;
ea192fa3 679 skip_optional = -1;
252b5132
RH
680 for (opindex = opcode->operands; *opindex != 0; opindex++)
681 {
682 long value;
683
684 operand = powerpc_operands + *opindex;
685
686 /* Operands that are marked FAKE are simply ignored. We
687 already made sure that the extract function considered
688 the instruction to be valid. */
689 if ((operand->flags & PPC_OPERAND_FAKE) != 0)
690 continue;
691
ea192fa3
PB
692 /* If all of the optional operands have the value zero,
693 then don't print any of them. */
65b650b4
AM
694 if ((operand->flags & PPC_OPERAND_OPTIONAL) != 0)
695 {
696 if (skip_optional < 0)
697 skip_optional = skip_optional_operands (opindex, insn,
698 dialect);
699 if (skip_optional)
700 continue;
701 }
252b5132 702
ea192fa3
PB
703 value = operand_value_powerpc (operand, insn, dialect);
704
252b5132
RH
705 if (need_comma)
706 {
707 (*info->fprintf_func) (info->stream, ",");
708 need_comma = 0;
709 }
710
711 /* Print the operand as directed by the flags. */
fdd12ef3
AM
712 if ((operand->flags & PPC_OPERAND_GPR) != 0
713 || ((operand->flags & PPC_OPERAND_GPR_0) != 0 && value != 0))
252b5132
RH
714 (*info->fprintf_func) (info->stream, "r%ld", value);
715 else if ((operand->flags & PPC_OPERAND_FPR) != 0)
716 (*info->fprintf_func) (info->stream, "f%ld", value);
786e2c0f
C
717 else if ((operand->flags & PPC_OPERAND_VR) != 0)
718 (*info->fprintf_func) (info->stream, "v%ld", value);
9b4e5766
PB
719 else if ((operand->flags & PPC_OPERAND_VSR) != 0)
720 (*info->fprintf_func) (info->stream, "vs%ld", value);
252b5132
RH
721 else if ((operand->flags & PPC_OPERAND_RELATIVE) != 0)
722 (*info->print_address_func) (memaddr + value, info);
723 else if ((operand->flags & PPC_OPERAND_ABSOLUTE) != 0)
724 (*info->print_address_func) ((bfd_vma) value & 0xffffffff, info);
43e65147 725 else if ((operand->flags & PPC_OPERAND_FSL) != 0)
081ba1b3
AM
726 (*info->fprintf_func) (info->stream, "fsl%ld", value);
727 else if ((operand->flags & PPC_OPERAND_FCR) != 0)
728 (*info->fprintf_func) (info->stream, "fcr%ld", value);
729 else if ((operand->flags & PPC_OPERAND_UDI) != 0)
730 (*info->fprintf_func) (info->stream, "%ld", value);
b9c361e0
JL
731 else if ((operand->flags & PPC_OPERAND_CR_REG) != 0
732 && (((dialect & PPC_OPCODE_PPC) != 0)
733 || ((dialect & PPC_OPCODE_VLE) != 0)))
734 (*info->fprintf_func) (info->stream, "cr%ld", value);
735 else if (((operand->flags & PPC_OPERAND_CR_BIT) != 0)
736 && (((dialect & PPC_OPCODE_PPC) != 0)
737 || ((dialect & PPC_OPCODE_VLE) != 0)))
252b5132 738 {
b9c361e0
JL
739 static const char *cbnames[4] = { "lt", "gt", "eq", "so" };
740 int cr;
741 int cc;
742
743 cr = value >> 2;
744 if (cr != 0)
745 (*info->fprintf_func) (info->stream, "4*cr%d+", cr);
746 cc = value & 3;
747 (*info->fprintf_func) (info->stream, "%s", cbnames[cc]);
252b5132 748 }
70dc4e32 749 else
d908c8af 750 (*info->fprintf_func) (info->stream, "%d", (int) value);
252b5132
RH
751
752 if (need_paren)
753 {
754 (*info->fprintf_func) (info->stream, ")");
755 need_paren = 0;
756 }
757
758 if ((operand->flags & PPC_OPERAND_PARENS) == 0)
759 need_comma = 1;
760 else
761 {
762 (*info->fprintf_func) (info->stream, "(");
763 need_paren = 1;
764 }
765 }
766
b9c361e0
JL
767 /* We have found and printed an instruction.
768 If it was a short VLE instruction we have more to do. */
769 if (insn_is_short)
770 {
771 memaddr += 2;
772 return 2;
773 }
774 else
775 /* Otherwise, return. */
776 return 4;
252b5132
RH
777 }
778
779 /* We could not find a match. */
780 (*info->fprintf_func) (info->stream, ".long 0x%lx", insn);
781
782 return 4;
783}
07dd56a9 784
65b48a81
PB
785const disasm_options_t *
786disassembler_options_powerpc (void)
787{
788 static disasm_options_t *opts = NULL;
789
790 if (opts == NULL)
791 {
792 size_t i, num_options = ARRAY_SIZE (ppc_opts);
793 opts = XNEW (disasm_options_t);
794 opts->name = XNEWVEC (const char *, num_options + 1);
795 for (i = 0; i < num_options; i++)
796 opts->name[i] = ppc_opts[i].opt;
797 /* The array we return must be NULL terminated. */
798 opts->name[i] = NULL;
799 opts->description = NULL;
800 }
801
802 return opts;
803}
804
07dd56a9 805void
823bbe9d 806print_ppc_disassembler_options (FILE *stream)
07dd56a9 807{
69fe9ce5
AM
808 unsigned int i, col;
809
810 fprintf (stream, _("\n\
07dd56a9 811The following PPC specific disassembler options are supported for use with\n\
69fe9ce5
AM
812the -M switch:\n"));
813
65b48a81 814 for (col = 0, i = 0; i < ARRAY_SIZE (ppc_opts); i++)
69fe9ce5
AM
815 {
816 col += fprintf (stream, " %s,", ppc_opts[i].opt);
817 if (col > 66)
818 {
819 fprintf (stream, "\n");
820 col = 0;
821 }
822 }
65b48a81 823 fprintf (stream, "\n");
07dd56a9 824}
This page took 1.600161 seconds and 4 git commands to generate.