MI: Add new command -complete
[deliverable/binutils-gdb.git] / opcodes / riscv-dis.c
CommitLineData
e23eba97 1/* RISC-V disassembler
82704155 2 Copyright (C) 2011-2019 Free Software Foundation, Inc.
e23eba97
NC
3
4 Contributed by Andrew Waterman (andrew@sifive.com).
5 Based on MIPS target.
6
7 This file is part of the GNU opcodes library.
8
9 This library is free software; you can redistribute it and/or modify
10 it under the terms of the GNU General Public License as published by
11 the Free Software Foundation; either version 3, or (at your option)
12 any later version.
13
14 It is distributed in the hope that it will be useful, but WITHOUT
15 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
17 License for more details.
18
19 You should have received a copy of the GNU General Public License
20 along with this program; see the file COPYING3. If not,
21 see <http://www.gnu.org/licenses/>. */
22
23#include "sysdep.h"
88c1242d 24#include "disassemble.h"
e23eba97
NC
25#include "libiberty.h"
26#include "opcode/riscv.h"
27#include "opintl.h"
28#include "elf-bfd.h"
29#include "elf/riscv.h"
30
2d5d5a8f 31#include "bfd_stdint.h"
e23eba97
NC
32#include <ctype.h>
33
34struct riscv_private_data
35{
36 bfd_vma gp;
37 bfd_vma print_addr;
38 bfd_vma hi_addr[OP_MASK_RD + 1];
39};
40
41static const char * const *riscv_gpr_names;
42static const char * const *riscv_fpr_names;
43
44/* Other options. */
45static int no_aliases; /* If set disassemble as most general inst. */
46
47static void
48set_default_riscv_dis_options (void)
49{
50 riscv_gpr_names = riscv_gpr_names_abi;
51 riscv_fpr_names = riscv_fpr_names_abi;
52 no_aliases = 0;
53}
54
55static void
56parse_riscv_dis_option (const char *option)
57{
58 if (strcmp (option, "no-aliases") == 0)
59 no_aliases = 1;
60 else if (strcmp (option, "numeric") == 0)
61 {
62 riscv_gpr_names = riscv_gpr_names_numeric;
63 riscv_fpr_names = riscv_fpr_names_numeric;
64 }
65 else
66 {
a6743a54
AM
67 /* xgettext:c-format */
68 opcodes_error_handler (_("unrecognized disassembler option: %s"), option);
e23eba97
NC
69 }
70}
71
72static void
73parse_riscv_dis_options (const char *opts_in)
74{
75 char *opts = xstrdup (opts_in), *opt = opts, *opt_end = opts;
76
77 set_default_riscv_dis_options ();
78
79 for ( ; opt_end != NULL; opt = opt_end + 1)
80 {
81 if ((opt_end = strchr (opt, ',')) != NULL)
82 *opt_end = 0;
83 parse_riscv_dis_option (opt);
84 }
85
86 free (opts);
87}
88
89/* Print one argument from an array. */
90
91static void
92arg_print (struct disassemble_info *info, unsigned long val,
93 const char* const* array, size_t size)
94{
95 const char *s = val >= size || array[val] == NULL ? "unknown" : array[val];
96 (*info->fprintf_func) (info->stream, "%s", s);
97}
98
99static void
100maybe_print_address (struct riscv_private_data *pd, int base_reg, int offset)
101{
102 if (pd->hi_addr[base_reg] != (bfd_vma)-1)
103 {
35fd2b2b 104 pd->print_addr = (base_reg != 0 ? pd->hi_addr[base_reg] : 0) + offset;
e23eba97
NC
105 pd->hi_addr[base_reg] = -1;
106 }
107 else if (base_reg == X_GP && pd->gp != (bfd_vma)-1)
108 pd->print_addr = pd->gp + offset;
109 else if (base_reg == X_TP || base_reg == 0)
110 pd->print_addr = offset;
111}
112
113/* Print insn arguments for 32/64-bit code. */
114
115static void
116print_insn_args (const char *d, insn_t l, bfd_vma pc, disassemble_info *info)
117{
118 struct riscv_private_data *pd = info->private_data;
119 int rs1 = (l >> OP_SH_RS1) & OP_MASK_RS1;
120 int rd = (l >> OP_SH_RD) & OP_MASK_RD;
121 fprintf_ftype print = info->fprintf_func;
122
123 if (*d != '\0')
124 print (info->stream, "\t");
125
126 for (; *d != '\0'; d++)
127 {
128 switch (*d)
129 {
130 case 'C': /* RVC */
131 switch (*++d)
132 {
133 case 's': /* RS1 x8-x15 */
134 case 'w': /* RS1 x8-x15 */
135 print (info->stream, "%s",
136 riscv_gpr_names[EXTRACT_OPERAND (CRS1S, l) + 8]);
137 break;
138 case 't': /* RS2 x8-x15 */
139 case 'x': /* RS2 x8-x15 */
140 print (info->stream, "%s",
141 riscv_gpr_names[EXTRACT_OPERAND (CRS2S, l) + 8]);
142 break;
143 case 'U': /* RS1, constrained to equal RD */
144 print (info->stream, "%s", riscv_gpr_names[rd]);
145 break;
146 case 'c': /* RS1, constrained to equal sp */
147 print (info->stream, "%s", riscv_gpr_names[X_SP]);
148 break;
149 case 'V': /* RS2 */
150 print (info->stream, "%s",
151 riscv_gpr_names[EXTRACT_OPERAND (CRS2, l)]);
152 break;
153 case 'i':
154 print (info->stream, "%d", (int)EXTRACT_RVC_SIMM3 (l));
155 break;
f91d48de 156 case 'o':
e23eba97
NC
157 case 'j':
158 print (info->stream, "%d", (int)EXTRACT_RVC_IMM (l));
159 break;
160 case 'k':
161 print (info->stream, "%d", (int)EXTRACT_RVC_LW_IMM (l));
162 break;
163 case 'l':
164 print (info->stream, "%d", (int)EXTRACT_RVC_LD_IMM (l));
165 break;
166 case 'm':
167 print (info->stream, "%d", (int)EXTRACT_RVC_LWSP_IMM (l));
168 break;
169 case 'n':
170 print (info->stream, "%d", (int)EXTRACT_RVC_LDSP_IMM (l));
171 break;
172 case 'K':
173 print (info->stream, "%d", (int)EXTRACT_RVC_ADDI4SPN_IMM (l));
174 break;
175 case 'L':
176 print (info->stream, "%d", (int)EXTRACT_RVC_ADDI16SP_IMM (l));
177 break;
178 case 'M':
179 print (info->stream, "%d", (int)EXTRACT_RVC_SWSP_IMM (l));
180 break;
181 case 'N':
182 print (info->stream, "%d", (int)EXTRACT_RVC_SDSP_IMM (l));
183 break;
184 case 'p':
185 info->target = EXTRACT_RVC_B_IMM (l) + pc;
186 (*info->print_address_func) (info->target, info);
187 break;
188 case 'a':
189 info->target = EXTRACT_RVC_J_IMM (l) + pc;
190 (*info->print_address_func) (info->target, info);
191 break;
192 case 'u':
193 print (info->stream, "0x%x",
194 (int)(EXTRACT_RVC_IMM (l) & (RISCV_BIGIMM_REACH-1)));
195 break;
196 case '>':
197 print (info->stream, "0x%x", (int)EXTRACT_RVC_IMM (l) & 0x3f);
198 break;
199 case '<':
200 print (info->stream, "0x%x", (int)EXTRACT_RVC_IMM (l) & 0x1f);
201 break;
202 case 'T': /* floating-point RS2 */
203 print (info->stream, "%s",
204 riscv_fpr_names[EXTRACT_OPERAND (CRS2, l)]);
205 break;
206 case 'D': /* floating-point RS2 x8-x15 */
207 print (info->stream, "%s",
208 riscv_fpr_names[EXTRACT_OPERAND (CRS2S, l) + 8]);
209 break;
210 }
211 break;
212
213 case ',':
214 case '(':
215 case ')':
216 case '[':
217 case ']':
218 print (info->stream, "%c", *d);
219 break;
220
221 case '0':
222 /* Only print constant 0 if it is the last argument */
223 if (!d[1])
224 print (info->stream, "0");
225 break;
226
227 case 'b':
228 case 's':
35eeb78f
JW
229 if ((l & MASK_JALR) == MATCH_JALR)
230 maybe_print_address (pd, rs1, 0);
e23eba97
NC
231 print (info->stream, "%s", riscv_gpr_names[rs1]);
232 break;
233
234 case 't':
235 print (info->stream, "%s",
236 riscv_gpr_names[EXTRACT_OPERAND (RS2, l)]);
237 break;
238
239 case 'u':
240 print (info->stream, "0x%x",
241 (unsigned)EXTRACT_UTYPE_IMM (l) >> RISCV_IMM_BITS);
242 break;
243
244 case 'm':
245 arg_print (info, EXTRACT_OPERAND (RM, l),
246 riscv_rm, ARRAY_SIZE (riscv_rm));
247 break;
248
249 case 'P':
250 arg_print (info, EXTRACT_OPERAND (PRED, l),
251 riscv_pred_succ, ARRAY_SIZE (riscv_pred_succ));
252 break;
253
254 case 'Q':
255 arg_print (info, EXTRACT_OPERAND (SUCC, l),
256 riscv_pred_succ, ARRAY_SIZE (riscv_pred_succ));
257 break;
258
259 case 'o':
260 maybe_print_address (pd, rs1, EXTRACT_ITYPE_IMM (l));
b52d3cfc 261 /* Fall through. */
e23eba97
NC
262 case 'j':
263 if (((l & MASK_ADDI) == MATCH_ADDI && rs1 != 0)
264 || (l & MASK_JALR) == MATCH_JALR)
265 maybe_print_address (pd, rs1, EXTRACT_ITYPE_IMM (l));
266 print (info->stream, "%d", (int)EXTRACT_ITYPE_IMM (l));
267 break;
268
269 case 'q':
270 maybe_print_address (pd, rs1, EXTRACT_STYPE_IMM (l));
271 print (info->stream, "%d", (int)EXTRACT_STYPE_IMM (l));
272 break;
273
274 case 'a':
275 info->target = EXTRACT_UJTYPE_IMM (l) + pc;
276 (*info->print_address_func) (info->target, info);
277 break;
278
279 case 'p':
280 info->target = EXTRACT_SBTYPE_IMM (l) + pc;
281 (*info->print_address_func) (info->target, info);
282 break;
283
284 case 'd':
285 if ((l & MASK_AUIPC) == MATCH_AUIPC)
286 pd->hi_addr[rd] = pc + EXTRACT_UTYPE_IMM (l);
287 else if ((l & MASK_LUI) == MATCH_LUI)
288 pd->hi_addr[rd] = EXTRACT_UTYPE_IMM (l);
289 else if ((l & MASK_C_LUI) == MATCH_C_LUI)
290 pd->hi_addr[rd] = EXTRACT_RVC_LUI_IMM (l);
291 print (info->stream, "%s", riscv_gpr_names[rd]);
292 break;
293
294 case 'z':
295 print (info->stream, "%s", riscv_gpr_names[0]);
296 break;
297
298 case '>':
299 print (info->stream, "0x%x", (int)EXTRACT_OPERAND (SHAMT, l));
300 break;
301
302 case '<':
303 print (info->stream, "0x%x", (int)EXTRACT_OPERAND (SHAMTW, l));
304 break;
305
306 case 'S':
307 case 'U':
308 print (info->stream, "%s", riscv_fpr_names[rs1]);
309 break;
310
311 case 'T':
312 print (info->stream, "%s", riscv_fpr_names[EXTRACT_OPERAND (RS2, l)]);
313 break;
314
315 case 'D':
316 print (info->stream, "%s", riscv_fpr_names[rd]);
317 break;
318
319 case 'R':
320 print (info->stream, "%s", riscv_fpr_names[EXTRACT_OPERAND (RS3, l)]);
321 break;
322
323 case 'E':
324 {
325 const char* csr_name = NULL;
326 unsigned int csr = EXTRACT_OPERAND (CSR, l);
327 switch (csr)
328 {
329#define DECLARE_CSR(name, num) case num: csr_name = #name; break;
330#include "opcode/riscv-opc.h"
331#undef DECLARE_CSR
332 }
333 if (csr_name)
334 print (info->stream, "%s", csr_name);
335 else
336 print (info->stream, "0x%x", csr);
337 break;
338 }
339
340 case 'Z':
341 print (info->stream, "%d", rs1);
342 break;
343
344 default:
345 /* xgettext:c-format */
346 print (info->stream, _("# internal error, undefined modifier (%c)"),
347 *d);
348 return;
349 }
350 }
351}
352
353/* Print the RISC-V instruction at address MEMADDR in debugged memory,
354 on using INFO. Returns length of the instruction, in bytes.
355 BIGENDIAN must be 1 if this is big-endian code, 0 if
356 this is little-endian code. */
357
358static int
359riscv_disassemble_insn (bfd_vma memaddr, insn_t word, disassemble_info *info)
360{
361 const struct riscv_opcode *op;
362 static bfd_boolean init = 0;
363 static const struct riscv_opcode *riscv_hash[OP_MASK_OP + 1];
364 struct riscv_private_data *pd;
365 int insnlen;
366
367#define OP_HASH_IDX(i) ((i) & (riscv_insn_length (i) == 2 ? 0x3 : OP_MASK_OP))
368
369 /* Build a hash table to shorten the search time. */
370 if (! init)
371 {
372 for (op = riscv_opcodes; op->name; op++)
373 if (!riscv_hash[OP_HASH_IDX (op->match)])
374 riscv_hash[OP_HASH_IDX (op->match)] = op;
375
376 init = 1;
377 }
378
379 if (info->private_data == NULL)
380 {
381 int i;
382
383 pd = info->private_data = xcalloc (1, sizeof (struct riscv_private_data));
384 pd->gp = -1;
385 pd->print_addr = -1;
386 for (i = 0; i < (int)ARRAY_SIZE (pd->hi_addr); i++)
387 pd->hi_addr[i] = -1;
388
389 for (i = 0; i < info->symtab_size; i++)
b5292032 390 if (strcmp (bfd_asymbol_name (info->symtab[i]), RISCV_GP_SYMBOL) == 0)
e23eba97
NC
391 pd->gp = bfd_asymbol_value (info->symtab[i]);
392 }
393 else
394 pd = info->private_data;
395
396 insnlen = riscv_insn_length (word);
397
398 info->bytes_per_chunk = insnlen % 4 == 0 ? 4 : 2;
399 info->bytes_per_line = 8;
400 info->display_endian = info->endian;
401 info->insn_info_valid = 1;
402 info->branch_delay_insns = 0;
403 info->data_size = 0;
404 info->insn_type = dis_nonbranch;
405 info->target = 0;
406 info->target2 = 0;
407
408 op = riscv_hash[OP_HASH_IDX (word)];
409 if (op != NULL)
410 {
1080bf78 411 unsigned xlen = 0;
e23eba97 412
2922d21d
AW
413 /* If XLEN is not known, get its value from the ELF class. */
414 if (info->mach == bfd_mach_riscv64)
415 xlen = 64;
416 else if (info->mach == bfd_mach_riscv32)
417 xlen = 32;
418 else if (info->section != NULL)
e23eba97
NC
419 {
420 Elf_Internal_Ehdr *ehdr = elf_elfheader (info->section->owner);
421 xlen = ehdr->e_ident[EI_CLASS] == ELFCLASS64 ? 64 : 32;
422 }
423
424 for (; op->name; op++)
425 {
426 /* Does the opcode match? */
427 if (! (op->match_func) (op, word))
428 continue;
429 /* Is this a pseudo-instruction and may we print it as such? */
430 if (no_aliases && (op->pinfo & INSN_ALIAS))
431 continue;
432 /* Is this instruction restricted to a certain value of XLEN? */
43135d3b 433 if ((op->xlen_requirement != 0) && (op->xlen_requirement != xlen))
e23eba97
NC
434 continue;
435
436 /* It's a match. */
437 (*info->fprintf_func) (info->stream, "%s", op->name);
438 print_insn_args (op->args, word, memaddr, info);
439
440 /* Try to disassemble multi-instruction addressing sequences. */
441 if (pd->print_addr != (bfd_vma)-1)
442 {
443 info->target = pd->print_addr;
444 (*info->fprintf_func) (info->stream, " # ");
445 (*info->print_address_func) (info->target, info);
446 pd->print_addr = -1;
447 }
448
eb41b248
JW
449 /* Finish filling out insn_info fields. */
450 switch (op->pinfo & INSN_TYPE)
451 {
452 case INSN_BRANCH:
453 info->insn_type = dis_branch;
454 break;
455 case INSN_CONDBRANCH:
456 info->insn_type = dis_condbranch;
457 break;
458 case INSN_JSR:
459 info->insn_type = dis_jsr;
460 break;
461 case INSN_DREF:
462 info->insn_type = dis_dref;
463 break;
464 default:
465 break;
466 }
467
468 if (op->pinfo & INSN_DATA_SIZE)
469 {
470 int size = ((op->pinfo & INSN_DATA_SIZE)
471 >> INSN_DATA_SIZE_SHIFT);
472 info->data_size = 1 << (size - 1);
473 }
474
e23eba97
NC
475 return insnlen;
476 }
477 }
478
479 /* We did not find a match, so just print the instruction bits. */
480 info->insn_type = dis_noninsn;
481 (*info->fprintf_func) (info->stream, "0x%llx", (unsigned long long)word);
482 return insnlen;
483}
484
485int
486print_insn_riscv (bfd_vma memaddr, struct disassemble_info *info)
487{
488 bfd_byte packet[2];
489 insn_t insn = 0;
490 bfd_vma n;
491 int status;
492
493 if (info->disassembler_options != NULL)
494 {
495 parse_riscv_dis_options (info->disassembler_options);
496 /* Avoid repeatedly parsing the options. */
497 info->disassembler_options = NULL;
498 }
499 else if (riscv_gpr_names == NULL)
500 set_default_riscv_dis_options ();
501
502 /* Instructions are a sequence of 2-byte packets in little-endian order. */
503 for (n = 0; n < sizeof (insn) && n < riscv_insn_length (insn); n += 2)
504 {
505 status = (*info->read_memory_func) (memaddr + n, packet, 2, info);
506 if (status != 0)
507 {
508 /* Don't fail just because we fell off the end. */
509 if (n > 0)
510 break;
511 (*info->memory_error_func) (status, memaddr, info);
512 return status;
513 }
514
515 insn |= ((insn_t) bfd_getl16 (packet)) << (8 * n);
516 }
517
518 return riscv_disassemble_insn (memaddr, insn, info);
519}
520
884b49e3
AB
521/* Prevent use of the fake labels that are generated as part of the DWARF
522 and for relaxable relocations in the assembler. */
523
524bfd_boolean
525riscv_symbol_is_valid (asymbol * sym,
526 struct disassemble_info * info ATTRIBUTE_UNUSED)
527{
528 const char * name;
529
530 if (sym == NULL)
531 return FALSE;
532
533 name = bfd_asymbol_name (sym);
534
535 return (strcmp (name, RISCV_FAKE_LABEL_NAME) != 0);
536}
537
e23eba97
NC
538void
539print_riscv_disassembler_options (FILE *stream)
540{
541 fprintf (stream, _("\n\
542The following RISC-V-specific disassembler options are supported for use\n\
543with the -M switch (multiple options should be separated by commas):\n"));
544
545 fprintf (stream, _("\n\
7cbc739c 546 numeric Print numeric register names, rather than ABI names.\n"));
e23eba97
NC
547
548 fprintf (stream, _("\n\
549 no-aliases Disassemble only into canonical instructions, rather\n\
550 than into pseudoinstructions.\n"));
551
552 fprintf (stream, _("\n"));
553}
This page took 0.179836 seconds and 4 git commands to generate.