Regenerate configure in sim
[deliverable/binutils-gdb.git] / sim / cris / Makefile.in
CommitLineData
f6bcefef
HPN
1# Makefile template for Configure for the CRIS simulator, based on a mix
2# of the ones for m32r and i960.
3#
32d0add0 4# Copyright (C) 2004-2015 Free Software Foundation, Inc.
f6bcefef
HPN
5# Contributed by Axis Communications.
6#
7# This program is free software; you can redistribute it and/or modify
8# it under the terms of the GNU General Public License as published by
4744ac1b 9# the Free Software Foundation; either version 3 of the License, or
f6bcefef
HPN
10# (at your option) any later version.
11#
12# This program is distributed in the hope that it will be useful,
13# but WITHOUT ANY WARRANTY; without even the implied warranty of
14# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15# GNU General Public License for more details.
16#
4744ac1b
JB
17# You should have received a copy of the GNU General Public License
18# along with this program. If not, see <http://www.gnu.org/licenses/>.
f6bcefef
HPN
19
20## COMMON_PRE_CONFIG_FRAG
21
530d5813
HPN
22CRISV10F_OBJS = crisv10f.o cpuv10.o decodev10.o modelv10.o mloopv10f.o
23CRISV32F_OBJS = crisv32f.o cpuv32.o decodev32.o modelv32.o mloopv32f.o
f6bcefef 24
f6bcefef
HPN
25SIM_OBJS = \
26 $(SIM_NEW_COMMON_OBJS) \
27 sim-cpu.o \
f6bcefef
HPN
28 sim-hrw.o \
29 sim-model.o \
30 sim-reg.o \
31 cgen-utils.o cgen-trace.o cgen-scache.o \
32 cgen-run.o sim-reason.o sim-engine.o sim-stop.o \
33 sim-if.o arch.o \
34 $(CRISV10F_OBJS) \
35 $(CRISV32F_OBJS) \
36 traps.o devices.o \
f6bcefef
HPN
37 cris-desc.o
38
39# Extra headers included by sim-main.h.
40# FIXME: $(srccom)/cgen-ops.h should be in CGEN_INCLUDE_DEPS.
41SIM_EXTRA_DEPS = \
42 $(CGEN_INCLUDE_DEPS) $(srccom)/cgen-ops.h \
43 arch.h cpuall.h cris-sim.h cris-desc.h
44
f6bcefef
HPN
45SIM_EXTRA_CLEAN = cris-clean
46
47# This selects the cris newlib/libgloss syscall definitions.
48NL_TARGET = -DNL_TARGET_cris
49
50## COMMON_POST_CONFIG_FRAG
51
52CGEN_CPU_DIR = $(CGENDIR)/../cpu
53
54arch = cris
55
56sim-if.o: sim-if.c $(SIM_MAIN_DEPS) $(sim-core_h) $(sim-options_h)
57
aad3b3cb
HPN
58# Needs CPU-specific knowledge.
59dv-cris.o: dv-cris.c $(SIM_MAIN_DEPS) $(sim-core_h)
60
61# This is the same rule as dv-core.o etc.
62dv-rv.o: dv-rv.c $(hw_main_headers) $(sim_main_headers)
63
f6bcefef
HPN
64arch.o: arch.c $(SIM_MAIN_DEPS)
65
66traps.o: traps.c targ-vals.h $(SIM_MAIN_DEPS) $(sim-options_h)
67devices.o: devices.c $(SIM_MAIN_DEPS)
68
aad3b3cb
HPN
69# rvdummy is just used for testing. It does nothing if
70# --enable-sim-hardware isn't active.
71
72all: rvdummy$(EXEEXT)
73
74check: rvdummy$(EXEEXT)
75
76rvdummy$(EXEEXT): rvdummy.o $(EXTRA_LIBDEPS)
77 $(CC) $(ALL_CFLAGS) -o rvdummy$(EXEEXT) rvdummy.o $(EXTRA_LIBS)
78
79rvdummy.o: rvdummy.c config.h tconfig.h $(remote_sim_h) $(callback_h)
80
f6bcefef
HPN
81# CRISV10 objs
82
83CRISV10F_INCLUDE_DEPS = \
84 $(CGEN_MAIN_CPU_DEPS) \
85 cpuv10.h decodev10.h engv10.h
86
87crisv10f.o: crisv10f.c cris-tmpl.c $(CRISV10F_INCLUDE_DEPS)
88
89# FIXME: What is mono and what does "Use of `mono' is wip" mean (other
90# than the apparent; some "mono" feature is work in progress)?
91mloopv10f.c engv10.h: stamp-v10fmloop
92stamp-v10fmloop: $(srcdir)/../common/genmloop.sh mloop.in Makefile
086c6838 93 $(SHELL) $(srccom)/genmloop.sh -shell $(SHELL) \
f6bcefef
HPN
94 -mono -no-fast -pbb -switch semcrisv10f-switch.c \
95 -cpu crisv10f -infile $(srcdir)/mloop.in
96 $(SHELL) $(srcroot)/move-if-change eng.hin engv10.h
97 $(SHELL) $(srcroot)/move-if-change mloop.cin mloopv10f.c
98 touch stamp-v10fmloop
99mloopv10f.o: mloopv10f.c semcrisv10f-switch.c $(CRISV10F_INCLUDE_DEPS)
100
101cpuv10.o: cpuv10.c $(CRISV10F_INCLUDE_DEPS)
102decodev10.o: decodev10.c $(CRISV10F_INCLUDE_DEPS)
f6bcefef
HPN
103modelv10.o: modelv10.c $(CRISV10F_INCLUDE_DEPS)
104
105# CRISV32 objs
106
107CRISV32F_INCLUDE_DEPS = \
108 $(CGEN_MAIN_CPU_DEPS) \
109 cpuv32.h decodev32.h engv32.h
110
111crisv32f.o: crisv32f.c cris-tmpl.c $(CRISV32F_INCLUDE_DEPS)
112
113# FIXME: What is mono and what does "Use of `mono' is wip" mean (other
114# than the apparent; some "mono" feature is work in progress)?
115mloopv32f.c engv32.h: stamp-v32fmloop
c3182514
HPN
116# We depend on stamp-v10fmloop to get serialization to avoid
117# racing with it for the same temporary file-names when "make -j".
118stamp-v32fmloop: stamp-v10fmloop $(srcdir)/../common/genmloop.sh mloop.in Makefile
086c6838 119 $(SHELL) $(srccom)/genmloop.sh -shell $(SHELL) \
f6bcefef
HPN
120 -mono -no-fast -pbb -switch semcrisv32f-switch.c \
121 -cpu crisv32f -infile $(srcdir)/mloop.in
122 $(SHELL) $(srcroot)/move-if-change eng.hin engv32.h
123 $(SHELL) $(srcroot)/move-if-change mloop.cin mloopv32f.c
124 touch stamp-v32fmloop
125mloopv32f.o: mloopv32f.c semcrisv32f-switch.c $(CRISV32F_INCLUDE_DEPS)
126
127cpuv32.o: cpuv32.c $(CRISV32F_INCLUDE_DEPS)
128decodev32.o: decodev32.c $(CRISV32F_INCLUDE_DEPS)
f6bcefef
HPN
129modelv32.o: modelv32.c $(CRISV32F_INCLUDE_DEPS)
130
131cris-clean:
132 for v in 10 32; do \
133 rm -f mloopv$${v}f.c engv$${v}.h stamp-v$${v}fmloop; \
134 rm -f stamp-v$${v}fcpu; \
135 done
136 -rm -f stamp-arch stamp-desc
137 -rm -f tmp-*
138
139# cgen support, enable with --enable-cgen-maint
140CGEN_MAINT = ; @true
141# The following line is commented in or out depending upon --enable-cgen-maint.
142@CGEN_MAINT@CGEN_MAINT =
143
144# Useful when making CGEN-generated files manually, without --enable-cgen-maint.
145stamps: stamp-v10fmloop stamp-v32fmloop stamp-arch stamp-v10fcpu stamp-v32fcpu stamp-desc
146
147stamp-arch: $(CGEN_READ_SCM) $(CGEN_ARCH_SCM) $(CGEN_CPU_DIR)/cris.cpu Makefile
148 $(MAKE) cgen-arch $(CGEN_FLAGS_TO_PASS) mach=crisv10,crisv32 \
149 archfile=$(CGEN_CPU_DIR)/cris.cpu \
150 FLAGS="with-scache with-profile=fn"
151 touch stamp-arch
152arch.h arch.c cpuall.h: $(CGEN_MAINT) stamp-arch
153
cce0efb5 154# The sed-hack is supposed to be temporary, until we get CGEN to emit it.
f6bcefef
HPN
155stamp-v10fcpu: $(CGEN_READ_SCM) $(CGEN_CPU_SCM) $(CGEN_DECODE_SCM) $(CGEN_CPU_DIR)/cris.cpu Makefile
156 $(MAKE) cgen-cpu-decode $(CGEN_FLAGS_TO_PASS) \
157 archfile=$(CGEN_CPU_DIR)/cris.cpu \
158 cpu=crisv10f mach=crisv10 SUFFIX=v10 FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEMSW)"
159 $(SHELL) $(srcroot)/move-if-change $(srcdir)/semv10-switch.c $(srcdir)/semcrisv10f-switch.c
cce0efb5
HPN
160 sed -ne 'p; s/^\(#include "sim-assert.h"\)$$/#include "cgen-ops.h"/p' < $(srcdir)/decodev10.c > decodev10.c.tmp
161 mv decodev10.c.tmp $(srcdir)/decodev10.c
f6bcefef
HPN
162 touch stamp-v10fcpu
163cpuv10.h cpuv10.c semcrisv10f-switch.c modelv10.c decodev10.c decodev10.h: $(CGEN_MAINT) stamp-v10fcpu
164
165stamp-v32fcpu: $(CGEN_READ_SCM) $(CGEN_CPU_SCM) $(CGEN_DECODE_SCM) $(CGEN_CPU_DIR)/cris.cpu Makefile
166 $(MAKE) cgen-cpu-decode $(CGEN_FLAGS_TO_PASS) \
167 archfile=$(CGEN_CPU_DIR)/cris.cpu \
168 cpu=crisv32f mach=crisv32 SUFFIX=v32 FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEMSW)"
169 $(SHELL) $(srcroot)/move-if-change $(srcdir)/semv32-switch.c $(srcdir)/semcrisv32f-switch.c
cce0efb5
HPN
170 sed -ne 'p; s/^\(#include "sim-assert.h"\)$$/#include "cgen-ops.h"/p' < $(srcdir)/decodev32.c > decodev32.c.tmp
171 mv decodev32.c.tmp $(srcdir)/decodev32.c
f6bcefef
HPN
172 touch stamp-v32fcpu
173cpuv32.h cpuv32.c semcrisv32f-switch.c modelv32.c decodev32.c decodev32.h: $(CGEN_MAINT) stamp-v32fcpu
174
175stamp-desc: $(CGEN_READ_SCM) $(CGEN_DESC_SCM) $(CGEN_CPU_DIR)/cris.cpu Makefile
176 $(MAKE) cgen-desc $(CGEN_FLAGS_TO_PASS) \
177 archfile=$(CGEN_CPU_DIR)/cris.cpu \
178 cpu=cris mach=all
179 touch stamp-desc
180cris-desc.c cris-desc.h cris-opc.h: $(CGEN_MAINT) stamp-desc
This page took 0.435632 seconds and 4 git commands to generate.