For "msbu", subtract unsigned product from ACC,
[deliverable/binutils-gdb.git] / sim / d10v / d10v_sim.h
CommitLineData
2934d1c9
MH
1#include <stdio.h>
2#include <ctype.h>
7eebfc62 3#include <limits.h>
2934d1c9 4#include "ansidecl.h"
87178dbd 5#include "callback.h"
2934d1c9 6#include "opcode/d10v.h"
b30cdd35 7#include "bfd.h"
2934d1c9 8
7eebfc62
MM
9#define DEBUG_TRACE 0x00000001
10#define DEBUG_VALUES 0x00000002
5c255669
MM
11#define DEBUG_LINE_NUMBER 0x00000004
12#define DEBUG_MEMSIZE 0x00000008
13#define DEBUG_INSTRUCTION 0x00000010
14
15#ifndef DEBUG
16#define DEBUG (DEBUG_TRACE | DEBUG_VALUES | DEBUG_LINE_NUMBER)
17#endif
87178dbd 18
7eebfc62 19extern int d10v_debug;
87178dbd 20
7eebfc62 21#if UCHAR_MAX == 255
2934d1c9 22typedef unsigned char uint8;
2934d1c9 23typedef signed char int8;
7eebfc62
MM
24#else
25#error "Char is not an 8-bit type"
26#endif
27
28#if SHRT_MAX == 32767
29typedef unsigned short uint16;
2934d1c9 30typedef signed short int16;
7eebfc62
MM
31#else
32#error "Short is not a 16-bit type"
33#endif
34
35#if INT_MAX == 2147483647
36typedef unsigned int uint32;
2934d1c9 37typedef signed int int32;
7eebfc62
MM
38
39#elif LONG_MAX == 2147483647
40typedef unsigned long uint32;
41typedef signed long int32;
42
43#else
44#error "Neither int nor long is a 32-bit type"
45#endif
46
47#if LONG_MAX > 2147483647
48typedef unsigned long uint64;
49typedef signed long int64;
50
51#elif __GNUC__
52typedef unsigned long long uint64;
2934d1c9
MH
53typedef signed long long int64;
54
7eebfc62
MM
55#else
56#error "Can't find an appropriate 64-bit type"
57#endif
58
2934d1c9
MH
59/* FIXME: D10V defines */
60typedef uint16 reg_t;
61
62struct simops
63{
64 long opcode;
65 long mask;
66 int format;
67 int cycles;
68 int unit;
69 int exec_type;
70 void (*func)();
71 int numops;
72 int operands[9];
73};
74
87178dbd
MM
75enum _ins_type
76{
aeb1f26b 77 INS_UNKNOWN, /* unknown instruction */
aeb1f26b
MM
78 INS_COND_TRUE, /* # times EXExxx executed other instruction */
79 INS_COND_FALSE, /* # times EXExxx did not execute other instruction */
c422ecc7 80 INS_COND_JUMP, /* # times JUMP skipped other instruction */
aeb1f26b 81 INS_CYCLES, /* # cycles */
c422ecc7
MH
82 INS_LONG, /* long instruction (both containers, ie FM == 11) */
83 INS_LEFTRIGHT, /* # times instruction encoded as L -> R (ie, FM == 01) */
84 INS_RIGHTLEFT, /* # times instruction encoded as L <- R (ie, FM == 10) */
85 INS_PARALLEL, /* # times instruction encoded as L || R (ie, RM == 00) */
aeb1f26b
MM
86
87 INS_LEFT, /* normal left instructions */
88 INS_LEFT_PARALLEL, /* left side of || */
89 INS_LEFT_COND_TEST, /* EXExx test on left side */
90 INS_LEFT_COND_EXE, /* execution after EXExxx test on right side succeeded */
91 INS_LEFT_NOPS, /* NOP on left side */
92
93 INS_RIGHT, /* normal right instructions */
94 INS_RIGHT_PARALLEL, /* right side of || */
95 INS_RIGHT_COND_TEST, /* EXExx test on right side */
96 INS_RIGHT_COND_EXE, /* execution after EXExxx test on left side succeeded */
97 INS_RIGHT_NOPS, /* NOP on right side */
98
7eebfc62 99 INS_MAX
87178dbd
MM
100};
101
aeb1f26b 102extern unsigned long ins_type_counters[ (int)INS_MAX ];
7eebfc62 103
2934d1c9
MH
104struct _state
105{
106 reg_t regs[16]; /* general-purpose registers */
5c255669
MM
107 reg_t cregs[16]; /* control registers */
108 int64 a[2]; /* accumulators */
2934d1c9
MH
109 uint8 SM;
110 uint8 EA;
111 uint8 DB;
112 uint8 IE;
113 uint8 RP;
114 uint8 MD;
115 uint8 FX;
116 uint8 ST;
117 uint8 F0;
118 uint8 F1;
119 uint8 C;
120 uint8 exe;
c422ecc7
MH
121 int exception;
122 /* everything below this line is not reset by sim_create_inferior() */
2934d1c9
MH
123 uint8 *imem;
124 uint8 *dmem;
c422ecc7 125 uint8 *umem[128];
87178dbd 126 enum _ins_type ins_type;
2934d1c9
MH
127} State;
128
87178dbd 129extern host_callback *d10v_callback;
2934d1c9
MH
130extern uint16 OP[4];
131extern struct simops Simops[];
b30cdd35
MM
132extern asection *text;
133extern bfd_vma text_start;
134extern bfd_vma text_end;
135extern bfd *exec_bfd;
2934d1c9
MH
136
137#define PC (State.cregs[2])
138#define PSW (State.cregs[0])
139#define BPSW (State.cregs[1])
140#define BPC (State.cregs[3])
141#define RPT_C (State.cregs[7])
142#define RPT_S (State.cregs[8])
143#define RPT_E (State.cregs[9])
144#define MOD_S (State.cregs[10])
145#define MOD_E (State.cregs[11])
146#define IBA (State.cregs[14])
147
5c255669
MM
148#define SIG_D10V_STOP -1
149#define SIG_D10V_EXIT -2
150
2934d1c9
MH
151#define SEXT3(x) ((((x)&0x7)^(~3))+4)
152
153/* sign-extend a 4-bit number */
154#define SEXT4(x) ((((x)&0xf)^(~7))+8)
155
156/* sign-extend an 8-bit number */
157#define SEXT8(x) ((((x)&0xff)^(~0x7f))+0x80)
158
159/* sign-extend a 16-bit number */
160#define SEXT16(x) ((((x)&0xffff)^(~0x7fff))+0x8000)
161
4f425a32
MH
162/* sign-extend a 32-bit number */
163#define SEXT32(x) ((((x)&0xffffffffLL)^(~0x7fffffffLL))+0x80000000LL)
164
4c38885c
MH
165/* sign extend a 40 bit number */
166#define SEXT40(x) ((((x)&0xffffffffffLL)^(~0x7fffffffffLL))+0x8000000000LL)
167
d70b4d42
MH
168/* sign extend a 44 bit number */
169#define SEXT44(x) ((((x)&0xfffffffffffLL)^(~0x7ffffffffffLL))+0x80000000000LL)
170
171/* sign extend a 60 bit number */
172#define SEXT60(x) ((((x)&0xfffffffffffffffLL)^(~0x7ffffffffffffffLL))+0x800000000000000LL)
173
2934d1c9
MH
174#define MAX32 0x7fffffffLL
175#define MIN32 0xff80000000LL
176#define MASK32 0xffffffffLL
177#define MASK40 0xffffffffffLL
2934d1c9 178
4f425a32
MH
179#define INC_ADDR(x,i) x = ((State.MD && x == MOD_E) ? MOD_S : (x)+(i))
180
c422ecc7 181extern uint8 *dmem_addr PARAMS ((uint32));
b30cdd35 182extern bfd_vma decode_pc PARAMS ((void));
c422ecc7
MH
183
184#define RB(x) (*(dmem_addr(x)))
4c38885c 185#define SB(addr,data) ( RB(addr) = (data & 0xff))
2934d1c9 186
5c255669
MM
187#if defined(__GNUC__) && defined(__OPTIMIZE__) && !defined(NO_ENDIAN_INLINE)
188#define ENDIAN_INLINE static __inline__
189#include "endian.c"
190#undef ENDIAN_INLINE
2934d1c9
MH
191
192#else
d6fe5ca5
MM
193extern uint32 get_longword PARAMS ((uint8 *));
194extern uint16 get_word PARAMS ((uint8 *));
195extern int64 get_longlong PARAMS ((uint8 *));
196extern void write_word PARAMS ((uint8 *addr, uint16 data));
197extern void write_longword PARAMS ((uint8 *addr, uint32 data));
198extern void write_longlong PARAMS ((uint8 *addr, int64 data));
5c255669 199#endif
d70b4d42 200
c422ecc7
MH
201#define SW(addr,data) write_word(dmem_addr(addr),data)
202#define RW(x) get_word(dmem_addr(x))
203#define SLW(addr,data) write_longword(dmem_addr(addr),data)
204#define RLW(x) get_longword(dmem_addr(x))
d70b4d42
MH
205#define READ_16(x) get_word(x)
206#define WRITE_16(addr,data) write_word(addr,data)
207#define READ_64(x) get_longlong(x)
208#define WRITE_64(addr,data) write_longlong(addr,data)
c422ecc7
MH
209
210#define IMAP0 RW(0xff00)
211#define IMAP1 RW(0xff02)
212#define DMAP RW(0xff04)
213#define SET_IMAP0(x) SW(0xff00,x)
214#define SET_IMAP1(x) SW(0xff02,x)
215#define SET_DMAP(x) SW(0xff04,x)
This page took 0.068841 seconds and 4 git commands to generate.