Correct buffer overrun test
[deliverable/binutils-gdb.git] / sim / m32r / Makefile.in
CommitLineData
c906108c 1# Makefile template for Configure for the m32r simulator
ecd75fc8 2# Copyright (C) 1996-2014 Free Software Foundation, Inc.
c906108c
SS
3# Contributed by Cygnus Support.
4#
5# This file is part of GDB, the GNU debugger.
6#
7# This program is free software; you can redistribute it and/or modify
8# it under the terms of the GNU General Public License as published by
4744ac1b 9# the Free Software Foundation; either version 3 of the License, or
c906108c
SS
10# (at your option) any later version.
11#
12# This program is distributed in the hope that it will be useful,
13# but WITHOUT ANY WARRANTY; without even the implied warranty of
14# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15# GNU General Public License for more details.
16#
4744ac1b
JB
17# You should have received a copy of the GNU General Public License
18# along with this program. If not, see <http://www.gnu.org/licenses/>.
c906108c
SS
19
20## COMMON_PRE_CONFIG_FRAG
21
22M32R_OBJS = m32r.o cpu.o decode.o sem.o model.o mloop.o
2df3850c 23M32RX_OBJS = m32rx.o cpux.o decodex.o modelx.o mloopx.o
16b47b25 24M32R2_OBJS = m32r2.o cpu2.o decode2.o model2.o mloop2.o
6edf0760 25TRAPS_OBJ = @traps_obj@
c906108c 26
c906108c
SS
27SIM_OBJS = \
28 $(SIM_NEW_COMMON_OBJS) \
29 sim-cpu.o \
30 sim-hload.o \
31 sim-hrw.o \
32 sim-model.o \
33 sim-reg.o \
34 cgen-utils.o cgen-trace.o cgen-scache.o \
35 cgen-run.o sim-reason.o sim-engine.o sim-stop.o \
36 sim-if.o arch.o \
37 $(M32R_OBJS) \
2df3850c 38 $(M32RX_OBJS) \
16b47b25 39 $(M32R2_OBJS) \
6edf0760 40 $(TRAPS_OBJ) \
9e3042ec 41 devices.o
c906108c
SS
42
43# Extra headers included by sim-main.h.
44SIM_EXTRA_DEPS = \
45 $(CGEN_INCLUDE_DEPS) \
46 arch.h cpuall.h m32r-sim.h $(srcdir)/../../opcodes/m32r-desc.h
47
6edf0760 48SIM_EXTRA_CFLAGS = @sim_extra_cflags@
c906108c
SS
49
50SIM_RUN_OBJS = nrun.o
51SIM_EXTRA_CLEAN = m32r-clean
52
53# This selects the m32r newlib/libgloss syscall definitions.
54NL_TARGET = -DNL_TARGET_m32r
55
56## COMMON_POST_CONFIG_FRAG
57
58arch = m32r
59
60sim-if.o: sim-if.c $(SIM_MAIN_DEPS) $(srcdir)/../common/sim-core.h
61
62arch.o: arch.c $(SIM_MAIN_DEPS)
63
64traps.o: traps.c targ-vals.h $(SIM_MAIN_DEPS)
6edf0760 65traps-linux.o: traps.c syscall.h targ-vals.h $(SIM_MAIN_DEPS)
c906108c
SS
66devices.o: devices.c $(SIM_MAIN_DEPS)
67
68# M32R objs
69
70M32RBF_INCLUDE_DEPS = \
71 $(CGEN_MAIN_CPU_DEPS) \
72 cpu.h decode.h eng.h
73
74m32r.o: m32r.c $(M32RBF_INCLUDE_DEPS)
75
76# FIXME: Use of `mono' is wip.
894a1d7b 77mloop.c eng.h: stamp-mloop ; @true
c906108c 78stamp-mloop: $(srcdir)/../common/genmloop.sh mloop.in Makefile
086c6838 79 $(SHELL) $(srccom)/genmloop.sh -shell $(SHELL) \
c906108c
SS
80 -mono -fast -pbb -switch sem-switch.c \
81 -cpu m32rbf -infile $(srcdir)/mloop.in
82 $(SHELL) $(srcroot)/move-if-change eng.hin eng.h
83 $(SHELL) $(srcroot)/move-if-change mloop.cin mloop.c
84 touch stamp-mloop
85mloop.o: mloop.c sem-switch.c $(M32RBF_INCLUDE_DEPS)
86
87cpu.o: cpu.c $(M32RBF_INCLUDE_DEPS)
88decode.o: decode.c $(M32RBF_INCLUDE_DEPS)
89sem.o: sem.c $(M32RBF_INCLUDE_DEPS)
90model.o: model.c $(M32RBF_INCLUDE_DEPS)
91
2df3850c
JM
92# M32RX objs
93
94M32RXF_INCLUDE_DEPS = \
95 $(CGEN_MAIN_CPU_DEPS) \
96 cpux.h decodex.h engx.h
97
98m32rx.o: m32rx.c $(M32RXF_INCLUDE_DEPS)
99
100# FIXME: Use of `mono' is wip.
894a1d7b 101mloopx.c engx.h: stamp-xmloop ; @true
2df3850c 102stamp-xmloop: $(srcdir)/../common/genmloop.sh mloopx.in Makefile
086c6838 103 $(SHELL) $(srccom)/genmloop.sh -shell $(SHELL) \
2df3850c 104 -mono -no-fast -pbb -parallel-write -switch semx-switch.c \
4d06b60c
DJ
105 -cpu m32rxf -infile $(srcdir)/mloopx.in \
106 -outfile-suffix x
107 $(SHELL) $(srcroot)/move-if-change engx.hin engx.h
108 $(SHELL) $(srcroot)/move-if-change mloopx.cin mloopx.c
2df3850c
JM
109 touch stamp-xmloop
110mloopx.o: mloopx.c semx-switch.c $(M32RXF_INCLUDE_DEPS)
111
112cpux.o: cpux.c $(M32RXF_INCLUDE_DEPS)
113decodex.o: decodex.c $(M32RXF_INCLUDE_DEPS)
114semx.o: semx.c $(M32RXF_INCLUDE_DEPS)
115modelx.o: modelx.c $(M32RXF_INCLUDE_DEPS)
c906108c 116
16b47b25
NC
117# M32R2 objs
118
119M32R2F_INCLUDE_DEPS = \
120 $(CGEN_MAIN_CPU_DEPS) \
121 cpu2.h decode2.h eng2.h
122
123m32r2.o: m32r2.c $(M32R2F_INCLUDE_DEPS)
124
125# FIXME: Use of `mono' is wip.
894a1d7b 126mloop2.c eng2.h: stamp-2mloop ; @true
16b47b25 127stamp-2mloop: $(srcdir)/../common/genmloop.sh mloop2.in Makefile
086c6838 128 $(SHELL) $(srccom)/genmloop.sh -shell $(SHELL) \
16b47b25 129 -mono -no-fast -pbb -parallel-write -switch sem2-switch.c \
4d06b60c
DJ
130 -cpu m32r2f -infile $(srcdir)/mloop2.in \
131 -outfile-suffix 2
132 $(SHELL) $(srcroot)/move-if-change eng2.hin eng2.h
133 $(SHELL) $(srcroot)/move-if-change mloop2.cin mloop2.c
16b47b25
NC
134 touch stamp-2mloop
135
894a1d7b
DE
136mloop2.o: mloop2.c $(srcdir)/sem2-switch.c $(M32R2F_INCLUDE_DEPS)
137cpu2.o: cpu2.c $(M32R2F_INCLUDE_DEPS)
16b47b25 138decode2.o: decode2.c $(M32R2F_INCLUDE_DEPS)
894a1d7b
DE
139sem2.o: sem2.c $(M32R2F_INCLUDE_DEPS)
140model2.o: model2.c $(M32R2F_INCLUDE_DEPS)
16b47b25 141
c906108c
SS
142m32r-clean:
143 rm -f mloop.c eng.h stamp-mloop
2df3850c 144 rm -f mloopx.c engx.h stamp-xmloop
16b47b25
NC
145 rm -f mloop2.c eng2.h stamp-2mloop
146 rm -f stamp-arch stamp-cpu stamp-xcpu stamp-2cpu
c906108c
SS
147 rm -f tmp-*
148
604259a0
FCE
149# cgen support, enable with --enable-cgen-maint
150CGEN_MAINT = ; @true
151# The following line is commented in or out depending upon --enable-cgen-maint.
152@CGEN_MAINT@CGEN_MAINT =
153
894a1d7b
DE
154# NOTE: Generated source files are specified as full paths,
155# e.g. $(srcdir)/arch.c, because make may decide the files live
156# in objdir otherwise.
157
158stamp-arch: $(CGEN_READ_SCM) $(CGEN_ARCH_SCM) $(CPU_DIR)/m32r.cpu Makefile
604259a0 159 $(MAKE) cgen-arch $(CGEN_FLAGS_TO_PASS) mach=all \
6a8b8615 160 archfile=$(CPU_DIR)/m32r.cpu \
604259a0
FCE
161 FLAGS="with-scache with-profile=fn"
162 touch stamp-arch
894a1d7b
DE
163$(srcdir)/arch.h $(srcdir)/arch.c $(srcdir)/cpuall.h: $(CGEN_MAINT) stamp-arch
164 @true
604259a0 165
894a1d7b 166stamp-cpu: $(CGEN_READ_SCM) $(CGEN_CPU_SCM) $(CGEN_DECODE_SCM) $(CPU_DIR)/m32r.cpu Makefile
604259a0
FCE
167 $(MAKE) cgen-cpu-decode $(CGEN_FLAGS_TO_PASS) \
168 cpu=m32rbf mach=m32r SUFFIX= \
6a8b8615 169 archfile=$(CPU_DIR)/m32r.cpu \
604259a0
FCE
170 FLAGS="with-scache with-profile=fn" \
171 EXTRAFILES="$(CGEN_CPU_SEM) $(CGEN_CPU_SEMSW)"
172 touch stamp-cpu
894a1d7b
DE
173$(srcdir)/cpu.h $(srcdir)/sem.c $(srcdir)/sem-switch.c $(srcdir)/model.c $(srcdir)/decode.c $(srcdir)/decode.h: $(CGEN_MAINT) stamp-cpu
174 @true
604259a0 175
894a1d7b 176stamp-xcpu: $(CGEN_READ_SCM) $(CGEN_CPU_SCM) $(CGEN_DECODE_SCM) $(CPU_DIR)/m32r.cpu Makefile
604259a0 177 $(MAKE) cgen-cpu-decode $(CGEN_FLAGS_TO_PASS) \
a6fc1778 178 cpu=m32rxf mach=m32rx SUFFIX=x \
6a8b8615 179 archfile=$(CPU_DIR)/m32r.cpu \
a6fc1778
DB
180 FLAGS="with-scache with-profile=fn" \
181 EXTRAFILES="$(CGEN_CPU_SEMSW)"
604259a0 182 touch stamp-xcpu
894a1d7b
DE
183$(srcdir)/cpux.h $(srcdir)/semx-switch.c $(srcdir)/modelx.c $(srcdir)/decodex.c $(srcdir)/decodex.h: $(CGEN_MAINT) stamp-xcpu
184 @true
16b47b25 185
894a1d7b 186stamp-2cpu: $(CGEN_READ_SCM) $(CGEN_CPU_SCM) $(CGEN_DECODE_SCM) $(CPU_DIR)/m32r.cpu Makefile
16b47b25
NC
187 $(MAKE) cgen-cpu-decode $(CGEN_FLAGS_TO_PASS) \
188 cpu=m32r2f mach=m32r2 SUFFIX=2 \
6a8b8615 189 archfile=$(CPU_DIR)/m32r.cpu \
16b47b25
NC
190 FLAGS="with-scache with-profile=fn" \
191 EXTRAFILES="$(CGEN_CPU_SEMSW)"
192 touch stamp-2cpu
894a1d7b
DE
193$(srcdir)/cpu2.h $(srcdir)/sem2-switch.c $(srcdir)/model2.c $(srcdir)/decode2.c $(srcdir)/decode2.h: $(CGEN_MAINT) stamp-2cpu
194 @true
This page took 0.636368 seconds and 4 git commands to generate.