* semx.c: Regenerate.
[deliverable/binutils-gdb.git] / sim / testsuite / ChangeLog
CommitLineData
9495a61e
DE
1Wed Feb 25 11:01:17 1998 Doug Evans <devans@canuck.cygnus.com>
2
3 * Makefile.in (RUNTEST): Fix path to runtest.
4
559eba20
FCE
5start-sanitize-sky
6Tue Feb 24 19:47:56 1998 Frank Ch. Eigler <fche@cygnus.com>
7
8 * configure.in (testdir): Added sky subdir for mips64r5900-sky-elf
9 target.
10 * configure: Regenerate.
11end-sanitize-sky
12
f83a90c4
NC
13Fri Feb 20 11:00:02 1998 Nick Clifton <nickc@cygnus.com>
14
c801e51b 15 * sim/m32r/unlock.cgs: Fixed test.
ab361c35 16 * sim/m32r/mvfc.cgs: Fixed test.
78cbe8f6
NC
17 * sim/m32r/remu.cgs: Fixed test.
18
caa71f09
NC
19 * sim/m32r/bnc24.cgs: Test long BNC instruction.
20 * sim/m32r/bnc8.cgs: Test short BNC instruction.
21 * sim/m32r/ld-plus.cgs: Test LD instruction.
22 * sim/m32r/macwhi.cgs: Test MACWHI instruction.
23 * sim/m32r/macwlo.cgs: Test MACWLO instruction.
24 * sim/m32r/mulwhi.cgs: Test MULWHI instruction.
25 * sim/m32r/mulwlo.cgs: Test MULWLO instruction.
26 * sim/m32r/mvfachi.cgs: Test MVFACHI instruction.
27 * sim/m32r/mvfaclo.cgs: Test MVFACLO instruction.
28 * sim/m32r/mvtaclo.cgs: Test MVTACLO instruction.
f83a90c4
NC
29 * sim/m32r/addv.cgs: Test ADDV instruction.
30 * sim/m32r/addv3.cgs: Test ADDV3 instruction.
31 * sim/m32r/addx.cgs: Test ADDX instruction.
32 * sim/m32r/lock.cgs: Test LOCK instruction.
33 * sim/m32r/neg.cgs: Test NEG instruction.
34 * sim/m32r/not.cgs: Test NOT instruction.
35 * sim/m32r/unlock.cgs: Test UNLOCK instruction.
caa71f09
NC
36start-sanitize-m32rx
37 * sim/m32r/mvfachi-a.cgs: Test extended MVFACHI instruction.
38 * sim/m32r/mvfaclo-a.cgs: Test extended MVFACLO.cgs instruction.
39 * sim/m32r/mvtachi-a.cgs: Test extended MVTACHI instruction.
40 * sim/m32r/mvtaclo-a.cgs: Test extended MVTACLO instruction.
41end-sanitize-m32rx
d03da19e
NC
42Thu Feb 19 11:15:45 1998 Nick Clifton <nickc@cygnus.com>
43
e843e28b
NC
44 * sim/m32r/testutils.inc (mvaddr_h_gr): new macro to load an
45 address into a general register.
46
c4448eec
NC
47 * sim/m32r/or3.cgs: Test OR3 instruction.
48 * sim/m32r/rach.cgs: Test RACH instruction.
49 * sim/m32r/rem.cgs: Test REM instruction.
50 * sim/m32r/sub.cgs: Test SUB instruction.
51 * sim/m32r/mv.cgs: Test MV instruction.
52 * sim/m32r/mul.cgs: Test MUL instruction.
67dfe6e8
NC
53 * sim/m32r/bl24.cgs: Test long BL instruction.
54 * sim/m32r/bl8.cgs: Test short BL instruction.
55 * sim/m32r/blez.cgs: Test BLEZ instruction.
56 * sim/m32r/bltz.cgs: Test BLTZ instruction.
57 * sim/m32r/bne.cgs: Test BNE instruction.
58 * sim/m32r/bnez.cgs: Test BNEZ instruction.
59 * sim/m32r/bra24.cgs: Test long BRA instruction.
60 * sim/m32r/bra8.cgs: Test short BRA instruction.
61 * sim/m32r/jl.cgs: Test JL instruction.
62 * sim/m32r/or.cgs: Test OR instruction.
63 * sim/m32r/jmp.cgs: Test JMP instruction.
dfe9df58
NC
64 * sim/m32r/and.cgs: Test AND instruction.
65 * sim/m32r/and3.cgs: Test AND3 instruction.
66 * sim/m32r/beq.cgs: Test BEQ instruction.
67 * sim/m32r/beqz.cgs: Test BEQZ instruction.
68 * sim/m32r/bgez.cgs: Test BGEZ instruction.
69 * sim/m32r/bgtz.cgs: Test BGTZ instruction.
70 * sim/m32r/cmp.cgs: Test CMP instruction.
71 * sim/m32r/cmpi.cgs: Test CMPI instruction.
72 * sim/m32r/cmpu.cgs: Test CMPU instruction.
73 * sim/m32r/cmpui.cgs: Test CMPUI instruction.
74 * sim/m32r/div.cgs: Test DIV instruction.
67dfe6e8 75 * sim/m32r/divu.cgs: Test DIVU instruction.
dfe9df58 76 * sim/m32r/cmpeq.cgs: Test CMPEQ instruction.
dfe9df58
NC
77 * sim/m32r/sll.cgs: Test SLL instruction.
78 * sim/m32r/sll3.cgs: Test SLL3 instruction.
79 * sim/m32r/slli.cgs: Test SLLI instruction.
0a2f6d93
NC
80 * sim/m32r/sra.cgs: Test SRA instruction.
81 * sim/m32r/sra3.cgs: Test SRA3 instruction.
82 * sim/m32r/srai.cgs: Test SRAI instruction.
83 * sim/m32r/srl.cgs: Test SRL instruction.
84 * sim/m32r/srl3.cgs: Test SRL3 instruction.
85 * sim/m32r/srli.cgs: Test SRLI instruction.
86 * sim/m32r/xor3.cgs: Test XOR3 instruction.
87 * sim/m32r/xor.cgs: Test XOR instruction.
67dfe6e8
NC
88start-sanitize-m342rx
89 * sim/m32r/jnc.cgs: Test JNC instruction.
90 * sim/m32r/jc.cgs: Test JC instruction.
91 * sim/m32r/cmpz.cgs: Test CMPZ instruction.
92 * sim/m32r/bcl24.cgs: Test long version of BCL instruction
93 * sim/m32r/bcl8.cgs: Test short BCL instruction.
94 * sim/m32r/bncl24.cgs: Test long BNCL instruction.
95 * sim/m32r/bncl8.cgs: Test short BNCL instruction.
96 * sim/m32r/divh.cgs: Test DIVH instruction.
c4448eec 97 * sim/m32r/rach-dsi.cgs: Test extended RACH instruction.
67dfe6e8 98end-sanitize-m342rx
ed063d52
DE
99Tue Feb 17 12:46:05 1998 Doug Evans <devans@seba.cygnus.com>
100
fdad7ba5
DE
101 * config/default.exp: New file.
102 * lib/sim-defs.exp: New file.
103 * sim/m32r/*: m32r dejagnu simulator testsuite.
104
ed063d52
DE
105 * Makefile.in (build_alias): Define.
106 (arch): Define.
107 (RUNTEST_FOR_TARGET): Delete.
108 (RUNTEST): Fix.
d03da19e 109 (SCHEME,SCHEMEFLAGS,CGENDIR,CGENFLAGS): Define.
ed063d52
DE
110 (check): Depend on site.exp. Run dejagnu.
111 (site.exp): New target.
112 (cgen): New target.
113 * configure.in: Call AC_CHECK_PROG(SCHEME) if using cgen.
114 (arch): Define from target_cpu.
115 * configure: Regenerate.
116
1a6eb36b
AC
117Wed Sep 17 10:21:26 1997 Andrew Cagney <cagney@b1.cygnus.com>
118
119 * common/bits-gen.c (gen_bit): Pass in the full name of the macro.
120 (gen_mask): Ditto.
121
122 * common/bits-tst.c (main): Add tests for LSSEXT, MSSEXT.
123 (calc): Add support for 8 bit version of macros.
124 (main): Add tests for 8 bit versions of macros.
125 (check_sext): Check SEXT of zero clears bits.
126
127 * common/bits-gen.c (main): Generate tests for 8 bit versions of
128 macros.
129
a2ab5e65
AC
130Thu Sep 11 13:04:40 1997 Andrew Cagney <cagney@b1.cygnus.com>
131
132 * common/Make-common.in: New file, provide generic rules for
133 running checks.
134
52352d38
AC
135Mon Sep 1 16:43:55 1997 Andrew Cagney <cagney@b1.cygnus.com>
136
137 * configure.in (configdirs): Test for the target directory instead
138 of matching on a target.
139
ed063d52 140start-sanitize-r5900
52352d38
AC
141Tue Jul 15 13:43:20 1997 Andrew Cagney <cagney@sendai.cygnus.com>
142
ed063d52 143 * configure.in (configdirs): Configure mips64vr5900el
52352d38
AC
144 directory.
145 * configure: Regenerate.
146
ed063d52 147end-sanitize-r5900
This page took 0.051376 seconds and 4 git commands to generate.