ALSA: AACI: fix multiple IRQ claiming
[deliverable/linux.git] / sound / arm / aaci.c
CommitLineData
cb5a6ffc
RK
1/*
2 * linux/sound/arm/aaci.c - ARM PrimeCell AACI PL041 driver
3 *
4 * Copyright (C) 2003 Deep Blue Solutions Ltd, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Documentation: ARM DDI 0173B
11 */
12#include <linux/module.h>
13#include <linux/delay.h>
14#include <linux/init.h>
15#include <linux/ioport.h>
16#include <linux/device.h>
17#include <linux/spinlock.h>
18#include <linux/interrupt.h>
19#include <linux/err.h>
a62c80e5 20#include <linux/amba/bus.h>
88cdca9c 21#include <linux/io.h>
cb5a6ffc 22
cb5a6ffc
RK
23#include <sound/core.h>
24#include <sound/initval.h>
25#include <sound/ac97_codec.h>
26#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28
29#include "aaci.h"
cb5a6ffc
RK
30
31#define DRIVER_NAME "aaci-pl041"
32
250c7a61
RK
33#define FRAME_PERIOD_US 21
34
cb5a6ffc
RK
35/*
36 * PM support is not complete. Turn it off.
37 */
38#undef CONFIG_PM
39
ceb9e476 40static void aaci_ac97_select_codec(struct aaci *aaci, struct snd_ac97 *ac97)
cb5a6ffc
RK
41{
42 u32 v, maincr = aaci->maincr | MAINCR_SCRA(ac97->num);
43
44 /*
45 * Ensure that the slot 1/2 RX registers are empty.
46 */
47 v = readl(aaci->base + AACI_SLFR);
48 if (v & SLFR_2RXV)
49 readl(aaci->base + AACI_SL2RX);
50 if (v & SLFR_1RXV)
51 readl(aaci->base + AACI_SL1RX);
52
53 writel(maincr, aaci->base + AACI_MAINCR);
54}
55
56/*
57 * P29:
58 * The recommended use of programming the external codec through slot 1
59 * and slot 2 data is to use the channels during setup routines and the
60 * slot register at any other time. The data written into slot 1, slot 2
61 * and slot 12 registers is transmitted only when their corresponding
62 * SI1TxEn, SI2TxEn and SI12TxEn bits are set in the AACI_MAINCR
63 * register.
64 */
14d178a1
KH
65static void aaci_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
66 unsigned short val)
cb5a6ffc
RK
67{
68 struct aaci *aaci = ac97->private_data;
250c7a61 69 int timeout;
cb5a6ffc
RK
70 u32 v;
71
72 if (ac97->num >= 4)
73 return;
74
12aa7579 75 mutex_lock(&aaci->ac97_sem);
cb5a6ffc
RK
76
77 aaci_ac97_select_codec(aaci, ac97);
78
79 /*
80 * P54: You must ensure that AACI_SL2TX is always written
81 * to, if required, before data is written to AACI_SL1TX.
82 */
83 writel(val << 4, aaci->base + AACI_SL2TX);
84 writel(reg << 12, aaci->base + AACI_SL1TX);
85
250c7a61
RK
86 /* Initially, wait one frame period */
87 udelay(FRAME_PERIOD_US);
88
89 /* And then wait an additional eight frame periods for it to be sent */
90 timeout = FRAME_PERIOD_US * 8;
cb5a6ffc 91 do {
250c7a61 92 udelay(1);
cb5a6ffc 93 v = readl(aaci->base + AACI_SLFR);
f6f35bbe 94 } while ((v & (SLFR_1TXB|SLFR_2TXB)) && --timeout);
14d178a1 95
69058cd6 96 if (v & (SLFR_1TXB|SLFR_2TXB))
14d178a1
KH
97 dev_err(&aaci->dev->dev,
98 "timeout waiting for write to complete\n");
cb5a6ffc 99
12aa7579 100 mutex_unlock(&aaci->ac97_sem);
cb5a6ffc
RK
101}
102
103/*
104 * Read an AC'97 register.
105 */
ceb9e476 106static unsigned short aaci_ac97_read(struct snd_ac97 *ac97, unsigned short reg)
cb5a6ffc
RK
107{
108 struct aaci *aaci = ac97->private_data;
250c7a61 109 int timeout, retries = 10;
cb5a6ffc
RK
110 u32 v;
111
112 if (ac97->num >= 4)
113 return ~0;
114
12aa7579 115 mutex_lock(&aaci->ac97_sem);
cb5a6ffc
RK
116
117 aaci_ac97_select_codec(aaci, ac97);
118
119 /*
120 * Write the register address to slot 1.
121 */
122 writel((reg << 12) | (1 << 19), aaci->base + AACI_SL1TX);
123
250c7a61
RK
124 /* Initially, wait one frame period */
125 udelay(FRAME_PERIOD_US);
126
127 /* And then wait an additional eight frame periods for it to be sent */
128 timeout = FRAME_PERIOD_US * 8;
cb5a6ffc 129 do {
250c7a61 130 udelay(1);
cb5a6ffc 131 v = readl(aaci->base + AACI_SLFR);
f6f35bbe 132 } while ((v & SLFR_1TXB) && --timeout);
14d178a1 133
69058cd6 134 if (v & SLFR_1TXB) {
14d178a1
KH
135 dev_err(&aaci->dev->dev, "timeout on slot 1 TX busy\n");
136 v = ~0;
137 goto out;
138 }
cb5a6ffc 139
250c7a61
RK
140 /* Now wait for the response frame */
141 udelay(FRAME_PERIOD_US);
cb5a6ffc 142
250c7a61
RK
143 /* And then wait an additional eight frame periods for data */
144 timeout = FRAME_PERIOD_US * 8;
cb5a6ffc 145 do {
250c7a61 146 udelay(1);
cb5a6ffc
RK
147 cond_resched();
148 v = readl(aaci->base + AACI_SLFR) & (SLFR_1RXV|SLFR_2RXV);
f6f35bbe 149 } while ((v != (SLFR_1RXV|SLFR_2RXV)) && --timeout);
cb5a6ffc 150
69058cd6 151 if (v != (SLFR_1RXV|SLFR_2RXV)) {
14d178a1 152 dev_err(&aaci->dev->dev, "timeout on RX valid\n");
cb5a6ffc 153 v = ~0;
14d178a1 154 goto out;
cb5a6ffc
RK
155 }
156
14d178a1
KH
157 do {
158 v = readl(aaci->base + AACI_SL1RX) >> 12;
159 if (v == reg) {
160 v = readl(aaci->base + AACI_SL2RX) >> 4;
161 break;
162 } else if (--retries) {
163 dev_warn(&aaci->dev->dev,
164 "ac97 read back fail. retry\n");
165 continue;
166 } else {
167 dev_warn(&aaci->dev->dev,
168 "wrong ac97 register read back (%x != %x)\n",
169 v, reg);
170 v = ~0;
171 }
172 } while (retries);
173 out:
12aa7579 174 mutex_unlock(&aaci->ac97_sem);
cb5a6ffc
RK
175 return v;
176}
177
d6a89fef
RK
178static inline void
179aaci_chan_wait_ready(struct aaci_runtime *aacirun, unsigned long mask)
cb5a6ffc
RK
180{
181 u32 val;
182 int timeout = 5000;
183
184 do {
250c7a61 185 udelay(1);
cb5a6ffc 186 val = readl(aacirun->base + AACI_SR);
d6a89fef 187 } while (val & mask && timeout--);
cb5a6ffc
RK
188}
189
190
191
192/*
193 * Interrupt support.
194 */
62578cbf 195static void aaci_fifo_irq(struct aaci *aaci, int channel, u32 mask)
cb5a6ffc 196{
41762b8c
KH
197 if (mask & ISR_ORINTR) {
198 dev_warn(&aaci->dev->dev, "RX overrun on chan %d\n", channel);
199 writel(ICLR_RXOEC1 << channel, aaci->base + AACI_INTCLR);
200 }
201
202 if (mask & ISR_RXTOINTR) {
203 dev_warn(&aaci->dev->dev, "RX timeout on chan %d\n", channel);
204 writel(ICLR_RXTOFEC1 << channel, aaci->base + AACI_INTCLR);
205 }
206
207 if (mask & ISR_RXINTR) {
208 struct aaci_runtime *aacirun = &aaci->capture;
209 void *ptr;
210
211 if (!aacirun->substream || !aacirun->start) {
898eb71c 212 dev_warn(&aaci->dev->dev, "RX interrupt???\n");
41762b8c
KH
213 writel(0, aacirun->base + AACI_IE);
214 return;
215 }
41762b8c 216
d6a89fef
RK
217 spin_lock(&aacirun->lock);
218
219 ptr = aacirun->ptr;
41762b8c
KH
220 do {
221 unsigned int len = aacirun->fifosz;
222 u32 val;
223
224 if (aacirun->bytes <= 0) {
225 aacirun->bytes += aacirun->period;
226 aacirun->ptr = ptr;
d6a89fef 227 spin_unlock(&aacirun->lock);
41762b8c 228 snd_pcm_period_elapsed(aacirun->substream);
d6a89fef 229 spin_lock(&aacirun->lock);
41762b8c
KH
230 }
231 if (!(aacirun->cr & CR_EN))
232 break;
233
234 val = readl(aacirun->base + AACI_SR);
235 if (!(val & SR_RXHF))
236 break;
237 if (!(val & SR_RXFF))
238 len >>= 1;
239
240 aacirun->bytes -= len;
241
242 /* reading 16 bytes at a time */
243 for( ; len > 0; len -= 16) {
244 asm(
245 "ldmia %1, {r0, r1, r2, r3}\n\t"
246 "stmia %0!, {r0, r1, r2, r3}"
247 : "+r" (ptr)
248 : "r" (aacirun->fifo)
249 : "r0", "r1", "r2", "r3", "cc");
250
251 if (ptr >= aacirun->end)
252 ptr = aacirun->start;
253 }
254 } while(1);
d6a89fef 255
41762b8c 256 aacirun->ptr = ptr;
d6a89fef
RK
257
258 spin_unlock(&aacirun->lock);
41762b8c
KH
259 }
260
cb5a6ffc 261 if (mask & ISR_URINTR) {
62578cbf
KH
262 dev_dbg(&aaci->dev->dev, "TX underrun on chan %d\n", channel);
263 writel(ICLR_TXUEC1 << channel, aaci->base + AACI_INTCLR);
cb5a6ffc
RK
264 }
265
266 if (mask & ISR_TXINTR) {
267 struct aaci_runtime *aacirun = &aaci->playback;
268 void *ptr;
269
270 if (!aacirun->substream || !aacirun->start) {
898eb71c 271 dev_warn(&aaci->dev->dev, "TX interrupt???\n");
cb5a6ffc
RK
272 writel(0, aacirun->base + AACI_IE);
273 return;
274 }
275
d6a89fef
RK
276 spin_lock(&aacirun->lock);
277
cb5a6ffc
RK
278 ptr = aacirun->ptr;
279 do {
280 unsigned int len = aacirun->fifosz;
281 u32 val;
282
283 if (aacirun->bytes <= 0) {
284 aacirun->bytes += aacirun->period;
285 aacirun->ptr = ptr;
d6a89fef 286 spin_unlock(&aacirun->lock);
cb5a6ffc 287 snd_pcm_period_elapsed(aacirun->substream);
d6a89fef 288 spin_lock(&aacirun->lock);
cb5a6ffc 289 }
41762b8c 290 if (!(aacirun->cr & CR_EN))
cb5a6ffc
RK
291 break;
292
293 val = readl(aacirun->base + AACI_SR);
294 if (!(val & SR_TXHE))
295 break;
296 if (!(val & SR_TXFE))
297 len >>= 1;
298
299 aacirun->bytes -= len;
300
301 /* writing 16 bytes at a time */
302 for ( ; len > 0; len -= 16) {
303 asm(
304 "ldmia %0!, {r0, r1, r2, r3}\n\t"
305 "stmia %1, {r0, r1, r2, r3}"
306 : "+r" (ptr)
307 : "r" (aacirun->fifo)
308 : "r0", "r1", "r2", "r3", "cc");
309
310 if (ptr >= aacirun->end)
311 ptr = aacirun->start;
312 }
313 } while (1);
314
315 aacirun->ptr = ptr;
d6a89fef
RK
316
317 spin_unlock(&aacirun->lock);
cb5a6ffc
RK
318 }
319}
320
7d12e780 321static irqreturn_t aaci_irq(int irq, void *devid)
cb5a6ffc
RK
322{
323 struct aaci *aaci = devid;
324 u32 mask;
325 int i;
326
cb5a6ffc
RK
327 mask = readl(aaci->base + AACI_ALLINTS);
328 if (mask) {
329 u32 m = mask;
330 for (i = 0; i < 4; i++, m >>= 7) {
331 if (m & 0x7f) {
62578cbf 332 aaci_fifo_irq(aaci, i, m);
cb5a6ffc
RK
333 }
334 }
335 }
cb5a6ffc
RK
336
337 return mask ? IRQ_HANDLED : IRQ_NONE;
338}
339
340
341
342/*
343 * ALSA support.
344 */
ceb9e476 345static struct snd_pcm_hardware aaci_hw_info = {
cb5a6ffc
RK
346 .info = SNDRV_PCM_INFO_MMAP |
347 SNDRV_PCM_INFO_MMAP_VALID |
348 SNDRV_PCM_INFO_INTERLEAVED |
349 SNDRV_PCM_INFO_BLOCK_TRANSFER |
350 SNDRV_PCM_INFO_RESUME,
351
352 /*
353 * ALSA doesn't support 18-bit or 20-bit packed into 32-bit
354 * words. It also doesn't support 12-bit at all.
355 */
356 .formats = SNDRV_PCM_FMTBIT_S16_LE,
357
6ca867c8 358 /* rates are setup from the AC'97 codec */
cb5a6ffc
RK
359 .channels_min = 2,
360 .channels_max = 6,
361 .buffer_bytes_max = 64 * 1024,
362 .period_bytes_min = 256,
363 .period_bytes_max = PAGE_SIZE,
364 .periods_min = 4,
365 .periods_max = PAGE_SIZE / 16,
366};
367
41762b8c
KH
368static int __aaci_pcm_open(struct aaci *aaci,
369 struct snd_pcm_substream *substream,
370 struct aaci_runtime *aacirun)
cb5a6ffc 371{
ceb9e476 372 struct snd_pcm_runtime *runtime = substream->runtime;
b60fb519 373 int ret = 0;
cb5a6ffc
RK
374
375 aacirun->substream = substream;
376 runtime->private_data = aacirun;
377 runtime->hw = aaci_hw_info;
6ca867c8
RK
378 runtime->hw.rates = aacirun->pcm->rates;
379 snd_pcm_limit_hw_rates(runtime);
cb5a6ffc 380
a08d5658
RK
381 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK &&
382 aacirun->pcm->r[1].slots)
383 snd_ac97_pcm_double_rate_rules(runtime);
384
cb5a6ffc
RK
385 /*
386 * FIXME: ALSA specifies fifo_size in bytes. If we're in normal
387 * mode, each 32-bit word contains one sample. If we're in
388 * compact mode, each 32-bit word contains two samples, effectively
389 * halving the FIFO size. However, we don't know for sure which
390 * we'll be using at this point. We set this to the lower limit.
391 */
392 runtime->hw.fifo_size = aaci->fifosize * 2;
393
b60fb519
RK
394 mutex_lock(&aaci->irq_lock);
395 if (!aaci->users++) {
396 ret = request_irq(aaci->dev->irq[0], aaci_irq,
397 IRQF_SHARED | IRQF_DISABLED, DRIVER_NAME, aaci);
398 if (ret != 0)
399 aaci->users--;
400 }
401 mutex_unlock(&aaci->irq_lock);
cb5a6ffc 402
cb5a6ffc
RK
403 return ret;
404}
405
406
407/*
408 * Common ALSA stuff
409 */
ceb9e476 410static int aaci_pcm_close(struct snd_pcm_substream *substream)
cb5a6ffc
RK
411{
412 struct aaci *aaci = substream->private_data;
413 struct aaci_runtime *aacirun = substream->runtime->private_data;
414
41762b8c 415 WARN_ON(aacirun->cr & CR_EN);
cb5a6ffc
RK
416
417 aacirun->substream = NULL;
b60fb519
RK
418
419 mutex_lock(&aaci->irq_lock);
420 if (!--aaci->users)
421 free_irq(aaci->dev->irq[0], aaci);
422 mutex_unlock(&aaci->irq_lock);
cb5a6ffc
RK
423
424 return 0;
425}
426
ceb9e476 427static int aaci_pcm_hw_free(struct snd_pcm_substream *substream)
cb5a6ffc
RK
428{
429 struct aaci_runtime *aacirun = substream->runtime->private_data;
430
431 /*
432 * This must not be called with the device enabled.
433 */
41762b8c 434 WARN_ON(aacirun->cr & CR_EN);
cb5a6ffc
RK
435
436 if (aacirun->pcm_open)
437 snd_ac97_pcm_close(aacirun->pcm);
438 aacirun->pcm_open = 0;
439
440 /*
441 * Clear out the DMA and any allocated buffers.
442 */
d6797322 443 snd_pcm_lib_free_pages(substream);
cb5a6ffc
RK
444
445 return 0;
446}
447
ceb9e476 448static int aaci_pcm_hw_params(struct snd_pcm_substream *substream,
cb5a6ffc 449 struct aaci_runtime *aacirun,
ceb9e476 450 struct snd_pcm_hw_params *params)
cb5a6ffc
RK
451{
452 int err;
903b0eb3 453 struct aaci *aaci = substream->private_data;
cb5a6ffc
RK
454
455 aaci_pcm_hw_free(substream);
4acd57c3
RK
456 if (aacirun->pcm_open) {
457 snd_ac97_pcm_close(aacirun->pcm);
458 aacirun->pcm_open = 0;
459 }
cb5a6ffc 460
d6797322
TI
461 err = snd_pcm_lib_malloc_pages(substream,
462 params_buffer_bytes(params));
4e30b691 463 if (err >= 0) {
a08d5658
RK
464 unsigned int rate = params_rate(params);
465 int dbl = rate > 48000;
466
467 err = snd_ac97_pcm_open(aacirun->pcm, rate,
4e30b691 468 params_channels(params),
a08d5658 469 aacirun->pcm->r[dbl].slots);
cb5a6ffc 470
4e30b691 471 aacirun->pcm_open = err == 0;
d3aee799
RK
472 aacirun->cr = CR_FEN | CR_COMPACT | CR_SZ16;
473 aacirun->fifosz = aaci->fifosize * 4;
474
475 if (aacirun->cr & CR_COMPACT)
476 aacirun->fifosz >>= 1;
4e30b691 477 }
cb5a6ffc 478
cb5a6ffc
RK
479 return err;
480}
481
ceb9e476 482static int aaci_pcm_prepare(struct snd_pcm_substream *substream)
cb5a6ffc 483{
ceb9e476 484 struct snd_pcm_runtime *runtime = substream->runtime;
cb5a6ffc
RK
485 struct aaci_runtime *aacirun = runtime->private_data;
486
4e30b691 487 aacirun->start = runtime->dma_area;
88cdca9c 488 aacirun->end = aacirun->start + snd_pcm_lib_buffer_bytes(substream);
cb5a6ffc
RK
489 aacirun->ptr = aacirun->start;
490 aacirun->period =
491 aacirun->bytes = frames_to_bytes(runtime, runtime->period_size);
492
493 return 0;
494}
495
ceb9e476 496static snd_pcm_uframes_t aaci_pcm_pointer(struct snd_pcm_substream *substream)
cb5a6ffc 497{
ceb9e476 498 struct snd_pcm_runtime *runtime = substream->runtime;
cb5a6ffc
RK
499 struct aaci_runtime *aacirun = runtime->private_data;
500 ssize_t bytes = aacirun->ptr - aacirun->start;
501
502 return bytes_to_frames(runtime, bytes);
503}
504
cb5a6ffc
RK
505
506/*
507 * Playback specific ALSA stuff
508 */
509static const u32 channels_to_txmask[] = {
41762b8c
KH
510 [2] = CR_SL3 | CR_SL4,
511 [4] = CR_SL3 | CR_SL4 | CR_SL7 | CR_SL8,
512 [6] = CR_SL3 | CR_SL4 | CR_SL7 | CR_SL8 | CR_SL6 | CR_SL9,
cb5a6ffc
RK
513};
514
515/*
516 * We can support two and four channel audio. Unfortunately
517 * six channel audio requires a non-standard channel ordering:
518 * 2 -> FL(3), FR(4)
519 * 4 -> FL(3), FR(4), SL(7), SR(8)
520 * 6 -> FL(3), FR(4), SL(7), SR(8), C(6), LFE(9) (required)
521 * FL(3), FR(4), C(6), SL(7), SR(8), LFE(9) (actual)
522 * This requires an ALSA configuration file to correct.
523 */
524static unsigned int channel_list[] = { 2, 4, 6 };
525
526static int
ceb9e476 527aaci_rule_channels(struct snd_pcm_hw_params *p, struct snd_pcm_hw_rule *rule)
cb5a6ffc
RK
528{
529 struct aaci *aaci = rule->private;
530 unsigned int chan_mask = 1 << 0, slots;
531
532 /*
533 * pcms[0] is the our 5.1 PCM instance.
534 */
535 slots = aaci->ac97_bus->pcms[0].r[0].slots;
536 if (slots & (1 << AC97_SLOT_PCM_SLEFT)) {
537 chan_mask |= 1 << 1;
538 if (slots & (1 << AC97_SLOT_LFE))
539 chan_mask |= 1 << 2;
540 }
541
542 return snd_interval_list(hw_param_interval(p, rule->var),
543 ARRAY_SIZE(channel_list), channel_list,
544 chan_mask);
545}
546
41762b8c 547static int aaci_pcm_open(struct snd_pcm_substream *substream)
cb5a6ffc
RK
548{
549 struct aaci *aaci = substream->private_data;
550 int ret;
551
552 /*
553 * Add rule describing channel dependency.
554 */
555 ret = snd_pcm_hw_rule_add(substream->runtime, 0,
556 SNDRV_PCM_HW_PARAM_CHANNELS,
557 aaci_rule_channels, aaci,
558 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
559 if (ret)
560 return ret;
561
41762b8c
KH
562 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
563 ret = __aaci_pcm_open(aaci, substream, &aaci->playback);
564 } else {
565 ret = __aaci_pcm_open(aaci, substream, &aaci->capture);
566 }
567 return ret;
cb5a6ffc
RK
568}
569
ceb9e476
TI
570static int aaci_pcm_playback_hw_params(struct snd_pcm_substream *substream,
571 struct snd_pcm_hw_params *params)
cb5a6ffc 572{
cb5a6ffc
RK
573 struct aaci_runtime *aacirun = substream->runtime->private_data;
574 unsigned int channels = params_channels(params);
575 int ret;
576
577 WARN_ON(channels >= ARRAY_SIZE(channels_to_txmask) ||
578 !channels_to_txmask[channels]);
579
580 ret = aaci_pcm_hw_params(substream, aacirun, params);
581
582 /*
583 * Enable FIFO, compact mode, 16 bits per sample.
584 * FIXME: double rate slots?
585 */
d3aee799 586 if (ret >= 0)
cb5a6ffc
RK
587 aacirun->cr |= channels_to_txmask[channels];
588
cb5a6ffc
RK
589 return ret;
590}
591
592static void aaci_pcm_playback_stop(struct aaci_runtime *aacirun)
593{
594 u32 ie;
595
596 ie = readl(aacirun->base + AACI_IE);
597 ie &= ~(IE_URIE|IE_TXIE);
598 writel(ie, aacirun->base + AACI_IE);
41762b8c 599 aacirun->cr &= ~CR_EN;
d6a89fef 600 aaci_chan_wait_ready(aacirun, SR_TXB);
cb5a6ffc
RK
601 writel(aacirun->cr, aacirun->base + AACI_TXCR);
602}
603
604static void aaci_pcm_playback_start(struct aaci_runtime *aacirun)
605{
606 u32 ie;
607
d6a89fef 608 aaci_chan_wait_ready(aacirun, SR_TXB);
41762b8c 609 aacirun->cr |= CR_EN;
cb5a6ffc
RK
610
611 ie = readl(aacirun->base + AACI_IE);
612 ie |= IE_URIE | IE_TXIE;
613 writel(ie, aacirun->base + AACI_IE);
614 writel(aacirun->cr, aacirun->base + AACI_TXCR);
615}
616
ceb9e476 617static int aaci_pcm_playback_trigger(struct snd_pcm_substream *substream, int cmd)
cb5a6ffc 618{
cb5a6ffc
RK
619 struct aaci_runtime *aacirun = substream->runtime->private_data;
620 unsigned long flags;
621 int ret = 0;
622
d6a89fef
RK
623 spin_lock_irqsave(&aacirun->lock, flags);
624
cb5a6ffc
RK
625 switch (cmd) {
626 case SNDRV_PCM_TRIGGER_START:
627 aaci_pcm_playback_start(aacirun);
628 break;
629
630 case SNDRV_PCM_TRIGGER_RESUME:
631 aaci_pcm_playback_start(aacirun);
632 break;
633
634 case SNDRV_PCM_TRIGGER_STOP:
635 aaci_pcm_playback_stop(aacirun);
636 break;
637
638 case SNDRV_PCM_TRIGGER_SUSPEND:
639 aaci_pcm_playback_stop(aacirun);
640 break;
641
642 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
643 break;
644
645 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
646 break;
647
648 default:
649 ret = -EINVAL;
650 }
d6a89fef
RK
651
652 spin_unlock_irqrestore(&aacirun->lock, flags);
cb5a6ffc
RK
653
654 return ret;
655}
656
ceb9e476 657static struct snd_pcm_ops aaci_playback_ops = {
41762b8c 658 .open = aaci_pcm_open,
cb5a6ffc
RK
659 .close = aaci_pcm_close,
660 .ioctl = snd_pcm_lib_ioctl,
661 .hw_params = aaci_pcm_playback_hw_params,
662 .hw_free = aaci_pcm_hw_free,
663 .prepare = aaci_pcm_prepare,
664 .trigger = aaci_pcm_playback_trigger,
665 .pointer = aaci_pcm_pointer,
cb5a6ffc
RK
666};
667
8a371840
RK
668static int aaci_pcm_capture_hw_params(struct snd_pcm_substream *substream,
669 struct snd_pcm_hw_params *params)
41762b8c 670{
41762b8c
KH
671 struct aaci_runtime *aacirun = substream->runtime->private_data;
672 int ret;
673
674 ret = aaci_pcm_hw_params(substream, aacirun, params);
d3aee799 675 if (ret >= 0)
41762b8c
KH
676 /* Line in record: slot 3 and 4 */
677 aacirun->cr |= CR_SL3 | CR_SL4;
678
41762b8c
KH
679 return ret;
680}
681
682static void aaci_pcm_capture_stop(struct aaci_runtime *aacirun)
683{
684 u32 ie;
685
d6a89fef 686 aaci_chan_wait_ready(aacirun, SR_RXB);
41762b8c
KH
687
688 ie = readl(aacirun->base + AACI_IE);
689 ie &= ~(IE_ORIE | IE_RXIE);
690 writel(ie, aacirun->base+AACI_IE);
691
692 aacirun->cr &= ~CR_EN;
cb5a6ffc 693
41762b8c
KH
694 writel(aacirun->cr, aacirun->base + AACI_RXCR);
695}
696
697static void aaci_pcm_capture_start(struct aaci_runtime *aacirun)
698{
699 u32 ie;
700
d6a89fef 701 aaci_chan_wait_ready(aacirun, SR_RXB);
41762b8c
KH
702
703#ifdef DEBUG
704 /* RX Timeout value: bits 28:17 in RXCR */
705 aacirun->cr |= 0xf << 17;
706#endif
707
708 aacirun->cr |= CR_EN;
709 writel(aacirun->cr, aacirun->base + AACI_RXCR);
710
711 ie = readl(aacirun->base + AACI_IE);
712 ie |= IE_ORIE |IE_RXIE; // overrun and rx interrupt -- half full
713 writel(ie, aacirun->base + AACI_IE);
714}
715
8a371840
RK
716static int aaci_pcm_capture_trigger(struct snd_pcm_substream *substream, int cmd)
717{
41762b8c
KH
718 struct aaci_runtime *aacirun = substream->runtime->private_data;
719 unsigned long flags;
720 int ret = 0;
721
d6a89fef 722 spin_lock_irqsave(&aacirun->lock, flags);
41762b8c
KH
723
724 switch (cmd) {
725 case SNDRV_PCM_TRIGGER_START:
726 aaci_pcm_capture_start(aacirun);
727 break;
728
729 case SNDRV_PCM_TRIGGER_RESUME:
730 aaci_pcm_capture_start(aacirun);
731 break;
732
733 case SNDRV_PCM_TRIGGER_STOP:
734 aaci_pcm_capture_stop(aacirun);
735 break;
736
737 case SNDRV_PCM_TRIGGER_SUSPEND:
738 aaci_pcm_capture_stop(aacirun);
739 break;
740
741 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
742 break;
743
744 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
745 break;
746
747 default:
748 ret = -EINVAL;
749 }
750
d6a89fef 751 spin_unlock_irqrestore(&aacirun->lock, flags);
41762b8c
KH
752
753 return ret;
754}
755
8a371840 756static int aaci_pcm_capture_prepare(struct snd_pcm_substream *substream)
41762b8c
KH
757{
758 struct snd_pcm_runtime *runtime = substream->runtime;
759 struct aaci *aaci = substream->private_data;
760
761 aaci_pcm_prepare(substream);
762
763 /* allow changing of sample rate */
764 aaci_ac97_write(aaci->ac97, AC97_EXTENDED_STATUS, 0x0001); /* VRA */
765 aaci_ac97_write(aaci->ac97, AC97_PCM_LR_ADC_RATE, runtime->rate);
766 aaci_ac97_write(aaci->ac97, AC97_PCM_MIC_ADC_RATE, runtime->rate);
767
768 /* Record select: Mic: 0, Aux: 3, Line: 4 */
769 aaci_ac97_write(aaci->ac97, AC97_REC_SEL, 0x0404);
770
771 return 0;
772}
773
8a371840 774static struct snd_pcm_ops aaci_capture_ops = {
41762b8c
KH
775 .open = aaci_pcm_open,
776 .close = aaci_pcm_close,
777 .ioctl = snd_pcm_lib_ioctl,
778 .hw_params = aaci_pcm_capture_hw_params,
779 .hw_free = aaci_pcm_hw_free,
780 .prepare = aaci_pcm_capture_prepare,
781 .trigger = aaci_pcm_capture_trigger,
782 .pointer = aaci_pcm_pointer,
41762b8c 783};
cb5a6ffc
RK
784
785/*
786 * Power Management.
787 */
788#ifdef CONFIG_PM
ceb9e476 789static int aaci_do_suspend(struct snd_card *card, unsigned int state)
cb5a6ffc
RK
790{
791 struct aaci *aaci = card->private_data;
792a6c51
TI
792 snd_power_change_state(card, SNDRV_CTL_POWER_D3cold);
793 snd_pcm_suspend_all(aaci->pcm);
cb5a6ffc
RK
794 return 0;
795}
796
ceb9e476 797static int aaci_do_resume(struct snd_card *card, unsigned int state)
cb5a6ffc 798{
792a6c51 799 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
cb5a6ffc
RK
800 return 0;
801}
802
e36d394d 803static int aaci_suspend(struct amba_device *dev, pm_message_t state)
cb5a6ffc 804{
ceb9e476 805 struct snd_card *card = amba_get_drvdata(dev);
cb5a6ffc
RK
806 return card ? aaci_do_suspend(card) : 0;
807}
808
809static int aaci_resume(struct amba_device *dev)
810{
ceb9e476 811 struct snd_card *card = amba_get_drvdata(dev);
cb5a6ffc
RK
812 return card ? aaci_do_resume(card) : 0;
813}
814#else
815#define aaci_do_suspend NULL
816#define aaci_do_resume NULL
817#define aaci_suspend NULL
818#define aaci_resume NULL
819#endif
820
821
822static struct ac97_pcm ac97_defs[] __devinitdata = {
41762b8c 823 [0] = { /* Front PCM */
cb5a6ffc
RK
824 .exclusive = 1,
825 .r = {
826 [0] = {
827 .slots = (1 << AC97_SLOT_PCM_LEFT) |
828 (1 << AC97_SLOT_PCM_RIGHT) |
829 (1 << AC97_SLOT_PCM_CENTER) |
830 (1 << AC97_SLOT_PCM_SLEFT) |
831 (1 << AC97_SLOT_PCM_SRIGHT) |
832 (1 << AC97_SLOT_LFE),
833 },
a08d5658
RK
834 [1] = {
835 .slots = (1 << AC97_SLOT_PCM_LEFT) |
836 (1 << AC97_SLOT_PCM_RIGHT) |
837 (1 << AC97_SLOT_PCM_LEFT_0) |
838 (1 << AC97_SLOT_PCM_RIGHT_0),
839 },
cb5a6ffc
RK
840 },
841 },
842 [1] = { /* PCM in */
843 .stream = 1,
844 .exclusive = 1,
845 .r = {
846 [0] = {
847 .slots = (1 << AC97_SLOT_PCM_LEFT) |
848 (1 << AC97_SLOT_PCM_RIGHT),
849 },
850 },
851 },
852 [2] = { /* Mic in */
853 .stream = 1,
854 .exclusive = 1,
855 .r = {
856 [0] = {
857 .slots = (1 << AC97_SLOT_MIC),
858 },
859 },
860 }
861};
862
ceb9e476 863static struct snd_ac97_bus_ops aaci_bus_ops = {
cb5a6ffc
RK
864 .write = aaci_ac97_write,
865 .read = aaci_ac97_read,
866};
867
868static int __devinit aaci_probe_ac97(struct aaci *aaci)
869{
ceb9e476
TI
870 struct snd_ac97_template ac97_template;
871 struct snd_ac97_bus *ac97_bus;
872 struct snd_ac97 *ac97;
cb5a6ffc
RK
873 int ret;
874
875 /*
876 * Assert AACIRESET for 2us
877 */
878 writel(0, aaci->base + AACI_RESET);
879 udelay(2);
880 writel(RESET_NRST, aaci->base + AACI_RESET);
881
882 /*
883 * Give the AC'97 codec more than enough time
884 * to wake up. (42us = ~2 frames at 48kHz.)
885 */
250c7a61 886 udelay(FRAME_PERIOD_US * 2);
cb5a6ffc
RK
887
888 ret = snd_ac97_bus(aaci->card, 0, &aaci_bus_ops, aaci, &ac97_bus);
889 if (ret)
890 goto out;
891
892 ac97_bus->clock = 48000;
893 aaci->ac97_bus = ac97_bus;
894
ceb9e476 895 memset(&ac97_template, 0, sizeof(struct snd_ac97_template));
cb5a6ffc
RK
896 ac97_template.private_data = aaci;
897 ac97_template.num = 0;
898 ac97_template.scaps = AC97_SCAP_SKIP_MODEM;
899
900 ret = snd_ac97_mixer(ac97_bus, &ac97_template, &ac97);
901 if (ret)
902 goto out;
41762b8c 903 aaci->ac97 = ac97;
cb5a6ffc
RK
904
905 /*
906 * Disable AC97 PC Beep input on audio codecs.
907 */
908 if (ac97_is_audio(ac97))
909 snd_ac97_write_cache(ac97, AC97_PC_BEEP, 0x801e);
910
911 ret = snd_ac97_pcm_assign(ac97_bus, ARRAY_SIZE(ac97_defs), ac97_defs);
912 if (ret)
913 goto out;
914
915 aaci->playback.pcm = &ac97_bus->pcms[0];
41762b8c 916 aaci->capture.pcm = &ac97_bus->pcms[1];
cb5a6ffc
RK
917
918 out:
919 return ret;
920}
921
ceb9e476 922static void aaci_free_card(struct snd_card *card)
cb5a6ffc
RK
923{
924 struct aaci *aaci = card->private_data;
925 if (aaci->base)
926 iounmap(aaci->base);
927}
928
929static struct aaci * __devinit aaci_init_card(struct amba_device *dev)
930{
931 struct aaci *aaci;
ceb9e476 932 struct snd_card *card;
bd7dd77c 933 int err;
cb5a6ffc 934
bd7dd77c
TI
935 err = snd_card_create(SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1,
936 THIS_MODULE, sizeof(struct aaci), &card);
937 if (err < 0)
631e8ad4 938 return NULL;
cb5a6ffc
RK
939
940 card->private_free = aaci_free_card;
cb5a6ffc
RK
941
942 strlcpy(card->driver, DRIVER_NAME, sizeof(card->driver));
943 strlcpy(card->shortname, "ARM AC'97 Interface", sizeof(card->shortname));
944 snprintf(card->longname, sizeof(card->longname),
aa0a2ddc
GKH
945 "%s at 0x%016llx, irq %d",
946 card->shortname, (unsigned long long)dev->res.start,
947 dev->irq[0]);
cb5a6ffc
RK
948
949 aaci = card->private_data;
12aa7579 950 mutex_init(&aaci->ac97_sem);
b60fb519 951 mutex_init(&aaci->irq_lock);
cb5a6ffc
RK
952 aaci->card = card;
953 aaci->dev = dev;
954
955 /* Set MAINCR to allow slot 1 and 2 data IO */
956 aaci->maincr = MAINCR_IE | MAINCR_SL1RXEN | MAINCR_SL1TXEN |
957 MAINCR_SL2RXEN | MAINCR_SL2TXEN;
958
959 return aaci;
960}
961
962static int __devinit aaci_init_pcm(struct aaci *aaci)
963{
ceb9e476 964 struct snd_pcm *pcm;
cb5a6ffc
RK
965 int ret;
966
41762b8c 967 ret = snd_pcm_new(aaci->card, "AACI AC'97", 0, 1, 1, &pcm);
cb5a6ffc
RK
968 if (ret == 0) {
969 aaci->pcm = pcm;
970 pcm->private_data = aaci;
971 pcm->info_flags = 0;
972
973 strlcpy(pcm->name, DRIVER_NAME, sizeof(pcm->name));
974
975 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &aaci_playback_ops);
41762b8c 976 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &aaci_capture_ops);
d6797322 977 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
d4946431 978 NULL, 0, 64 * 1024);
cb5a6ffc
RK
979 }
980
981 return ret;
982}
983
984static unsigned int __devinit aaci_size_fifo(struct aaci *aaci)
985{
41762b8c 986 struct aaci_runtime *aacirun = &aaci->playback;
cb5a6ffc
RK
987 int i;
988
41762b8c 989 writel(CR_FEN | CR_SZ16 | CR_EN, aacirun->base + AACI_TXCR);
cb5a6ffc 990
41762b8c
KH
991 for (i = 0; !(readl(aacirun->base + AACI_SR) & SR_TXFF) && i < 4096; i++)
992 writel(0, aacirun->fifo);
cb5a6ffc 993
41762b8c 994 writel(0, aacirun->base + AACI_TXCR);
cb5a6ffc
RK
995
996 /*
997 * Re-initialise the AACI after the FIFO depth test, to
998 * ensure that the FIFOs are empty. Unfortunately, merely
999 * disabling the channel doesn't clear the FIFO.
1000 */
1001 writel(aaci->maincr & ~MAINCR_IE, aaci->base + AACI_MAINCR);
1002 writel(aaci->maincr, aaci->base + AACI_MAINCR);
1003
1004 /*
1005 * If we hit 4096, we failed. Go back to the specified
1006 * fifo depth.
1007 */
1008 if (i == 4096)
1009 i = 8;
1010
1011 return i;
1012}
1013
03fbdb15 1014static int __devinit aaci_probe(struct amba_device *dev, struct amba_id *id)
cb5a6ffc
RK
1015{
1016 struct aaci *aaci;
1017 int ret, i;
1018
1019 ret = amba_request_regions(dev, NULL);
1020 if (ret)
1021 return ret;
1022
1023 aaci = aaci_init_card(dev);
631e8ad4
TI
1024 if (!aaci) {
1025 ret = -ENOMEM;
cb5a6ffc
RK
1026 goto out;
1027 }
1028
dc890c2d 1029 aaci->base = ioremap(dev->res.start, resource_size(&dev->res));
cb5a6ffc
RK
1030 if (!aaci->base) {
1031 ret = -ENOMEM;
1032 goto out;
1033 }
1034
1035 /*
1036 * Playback uses AACI channel 0
1037 */
d6a89fef 1038 spin_lock_init(&aaci->playback.lock);
cb5a6ffc
RK
1039 aaci->playback.base = aaci->base + AACI_CSCH1;
1040 aaci->playback.fifo = aaci->base + AACI_DR1;
1041
41762b8c
KH
1042 /*
1043 * Capture uses AACI channel 0
1044 */
d6a89fef 1045 spin_lock_init(&aaci->capture.lock);
41762b8c
KH
1046 aaci->capture.base = aaci->base + AACI_CSCH1;
1047 aaci->capture.fifo = aaci->base + AACI_DR1;
1048
cb5a6ffc 1049 for (i = 0; i < 4; i++) {
e12ba644 1050 void __iomem *base = aaci->base + i * 0x14;
cb5a6ffc
RK
1051
1052 writel(0, base + AACI_IE);
1053 writel(0, base + AACI_TXCR);
1054 writel(0, base + AACI_RXCR);
1055 }
1056
1057 writel(0x1fff, aaci->base + AACI_INTCLR);
1058 writel(aaci->maincr, aaci->base + AACI_MAINCR);
b68b58fd
PJ
1059 /*
1060 * Fix: ac97 read back fail errors by reading
1061 * from any arbitrary aaci register.
1062 */
1063 readl(aaci->base + AACI_CSCH1);
f27f218c
CM
1064 ret = aaci_probe_ac97(aaci);
1065 if (ret)
1066 goto out;
1067
cb5a6ffc 1068 /*
f27f218c 1069 * Size the FIFOs (must be multiple of 16).
cb5a6ffc
RK
1070 */
1071 aaci->fifosize = aaci_size_fifo(aaci);
f27f218c
CM
1072 if (aaci->fifosize & 15) {
1073 printk(KERN_WARNING "AACI: fifosize = %d not supported\n",
1074 aaci->fifosize);
1075 ret = -ENODEV;
cb5a6ffc 1076 goto out;
f27f218c 1077 }
cb5a6ffc
RK
1078
1079 ret = aaci_init_pcm(aaci);
1080 if (ret)
1081 goto out;
1082
a76af199
TI
1083 snd_card_set_dev(aaci->card, &dev->dev);
1084
cb5a6ffc
RK
1085 ret = snd_card_register(aaci->card);
1086 if (ret == 0) {
1087 dev_info(&dev->dev, "%s, fifo %d\n", aaci->card->longname,
41762b8c 1088 aaci->fifosize);
cb5a6ffc
RK
1089 amba_set_drvdata(dev, aaci->card);
1090 return ret;
1091 }
1092
1093 out:
1094 if (aaci)
1095 snd_card_free(aaci->card);
1096 amba_release_regions(dev);
1097 return ret;
1098}
1099
1100static int __devexit aaci_remove(struct amba_device *dev)
1101{
ceb9e476 1102 struct snd_card *card = amba_get_drvdata(dev);
cb5a6ffc
RK
1103
1104 amba_set_drvdata(dev, NULL);
1105
1106 if (card) {
1107 struct aaci *aaci = card->private_data;
1108 writel(0, aaci->base + AACI_MAINCR);
1109
1110 snd_card_free(card);
1111 amba_release_regions(dev);
1112 }
1113
1114 return 0;
1115}
1116
1117static struct amba_id aaci_ids[] = {
1118 {
1119 .id = 0x00041041,
1120 .mask = 0x000fffff,
1121 },
1122 { 0, 0 },
1123};
1124
1125static struct amba_driver aaci_driver = {
1126 .drv = {
1127 .name = DRIVER_NAME,
1128 },
1129 .probe = aaci_probe,
1130 .remove = __devexit_p(aaci_remove),
1131 .suspend = aaci_suspend,
1132 .resume = aaci_resume,
1133 .id_table = aaci_ids,
1134};
1135
1136static int __init aaci_init(void)
1137{
1138 return amba_driver_register(&aaci_driver);
1139}
1140
1141static void __exit aaci_exit(void)
1142{
1143 amba_driver_unregister(&aaci_driver);
1144}
1145
1146module_init(aaci_init);
1147module_exit(aaci_exit);
1148
1149MODULE_LICENSE("GPL");
1150MODULE_DESCRIPTION("ARM PrimeCell PL041 Advanced Audio CODEC Interface driver");
This page took 0.50779 seconds and 5 git commands to generate.