[ALSA] cmipci: disable 'Modem' control on version 39 or newer chips
[deliverable/linux.git] / sound / pci / cmipci.c
CommitLineData
1da177e4
LT
1/*
2 * Driver for C-Media CMI8338 and 8738 PCI soundcards.
3 * Copyright (c) 2000 by Takashi Iwai <tiwai@suse.de>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20/* Does not work. Warning may block system in capture mode */
21/* #define USE_VAR48KRATE */
22
23#include <sound/driver.h>
24#include <asm/io.h>
25#include <linux/delay.h>
26#include <linux/interrupt.h>
27#include <linux/init.h>
28#include <linux/pci.h>
29#include <linux/slab.h>
30#include <linux/gameport.h>
31#include <linux/moduleparam.h>
62932df8 32#include <linux/mutex.h>
1da177e4
LT
33#include <sound/core.h>
34#include <sound/info.h>
35#include <sound/control.h>
36#include <sound/pcm.h>
37#include <sound/rawmidi.h>
38#include <sound/mpu401.h>
39#include <sound/opl3.h>
40#include <sound/sb.h>
41#include <sound/asoundef.h>
42#include <sound/initval.h>
43
44MODULE_AUTHOR("Takashi Iwai <tiwai@suse.de>");
45MODULE_DESCRIPTION("C-Media CMI8x38 PCI");
46MODULE_LICENSE("GPL");
47MODULE_SUPPORTED_DEVICE("{{C-Media,CMI8738},"
48 "{C-Media,CMI8738B},"
49 "{C-Media,CMI8338A},"
50 "{C-Media,CMI8338B}}");
51
52#if defined(CONFIG_GAMEPORT) || (defined(MODULE) && defined(CONFIG_GAMEPORT_MODULE))
53#define SUPPORT_JOYSTICK 1
54#endif
55
56static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
57static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
58static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable switches */
59static long mpu_port[SNDRV_CARDS];
2f24d159 60static long fm_port[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)]=1};
1da177e4
LT
61static int soft_ac3[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)]=1};
62#ifdef SUPPORT_JOYSTICK
63static int joystick_port[SNDRV_CARDS];
64#endif
65
66module_param_array(index, int, NULL, 0444);
67MODULE_PARM_DESC(index, "Index value for C-Media PCI soundcard.");
68module_param_array(id, charp, NULL, 0444);
69MODULE_PARM_DESC(id, "ID string for C-Media PCI soundcard.");
70module_param_array(enable, bool, NULL, 0444);
71MODULE_PARM_DESC(enable, "Enable C-Media PCI soundcard.");
72module_param_array(mpu_port, long, NULL, 0444);
73MODULE_PARM_DESC(mpu_port, "MPU-401 port.");
74module_param_array(fm_port, long, NULL, 0444);
75MODULE_PARM_DESC(fm_port, "FM port.");
76module_param_array(soft_ac3, bool, NULL, 0444);
77MODULE_PARM_DESC(soft_ac3, "Sofware-conversion of raw SPDIF packets (model 033 only).");
78#ifdef SUPPORT_JOYSTICK
79module_param_array(joystick_port, int, NULL, 0444);
80MODULE_PARM_DESC(joystick_port, "Joystick port address.");
81#endif
82
1da177e4
LT
83/*
84 * CM8x38 registers definition
85 */
86
87#define CM_REG_FUNCTRL0 0x00
88#define CM_RST_CH1 0x00080000
89#define CM_RST_CH0 0x00040000
90#define CM_CHEN1 0x00020000 /* ch1: enable */
91#define CM_CHEN0 0x00010000 /* ch0: enable */
92#define CM_PAUSE1 0x00000008 /* ch1: pause */
93#define CM_PAUSE0 0x00000004 /* ch0: pause */
94#define CM_CHADC1 0x00000002 /* ch1, 0:playback, 1:record */
95#define CM_CHADC0 0x00000001 /* ch0, 0:playback, 1:record */
96
97#define CM_REG_FUNCTRL1 0x04
a839a33d
CL
98#define CM_DSFC_MASK 0x0000E000 /* channel 1 (DAC?) sampling frequency */
99#define CM_DSFC_SHIFT 13
100#define CM_ASFC_MASK 0x00001C00 /* channel 0 (ADC?) sampling frequency */
101#define CM_ASFC_SHIFT 10
1da177e4
LT
102#define CM_SPDF_1 0x00000200 /* SPDIF IN/OUT at channel B */
103#define CM_SPDF_0 0x00000100 /* SPDIF OUT only channel A */
a839a33d 104#define CM_SPDFLOOP 0x00000080 /* ext. SPDIIF/IN -> OUT loopback */
1da177e4
LT
105#define CM_SPDO2DAC 0x00000040 /* SPDIF/OUT can be heard from internal DAC */
106#define CM_INTRM 0x00000020 /* master control block (MCB) interrupt enabled */
107#define CM_BREQ 0x00000010 /* bus master enabled */
108#define CM_VOICE_EN 0x00000008 /* legacy voice (SB16,FM) */
a839a33d
CL
109#define CM_UART_EN 0x00000004 /* legacy UART */
110#define CM_JYSTK_EN 0x00000002 /* legacy joystick */
111#define CM_ZVPORT 0x00000001 /* ZVPORT */
1da177e4
LT
112
113#define CM_REG_CHFORMAT 0x08
114
115#define CM_CHB3D5C 0x80000000 /* 5,6 channels */
a839a33d 116#define CM_FMOFFSET2 0x40000000 /* initial FM PCM offset 2 when Fmute=1 */
1da177e4
LT
117#define CM_CHB3D 0x20000000 /* 4 channels */
118
119#define CM_CHIP_MASK1 0x1f000000
120#define CM_CHIP_037 0x01000000
a839a33d
CL
121#define CM_SETLAT48 0x00800000 /* set latency timer 48h */
122#define CM_EDGEIRQ 0x00400000 /* emulated edge trigger legacy IRQ */
123#define CM_SPD24SEL39 0x00200000 /* 24-bit spdif: model 039 */
1da177e4 124#define CM_AC3EN1 0x00100000 /* enable AC3: model 037 */
a839a33d 125#define CM_SPDIF_SELECT1 0x00080000 /* for model <= 037 ? */
1da177e4
LT
126#define CM_SPD24SEL 0x00020000 /* 24bit spdif: model 037 */
127/* #define CM_SPDIF_INVERSE 0x00010000 */ /* ??? */
128
129#define CM_ADCBITLEN_MASK 0x0000C000
130#define CM_ADCBITLEN_16 0x00000000
131#define CM_ADCBITLEN_15 0x00004000
132#define CM_ADCBITLEN_14 0x00008000
133#define CM_ADCBITLEN_13 0x0000C000
134
a839a33d 135#define CM_ADCDACLEN_MASK 0x00003000 /* model 037 */
1da177e4
LT
136#define CM_ADCDACLEN_060 0x00000000
137#define CM_ADCDACLEN_066 0x00001000
138#define CM_ADCDACLEN_130 0x00002000
139#define CM_ADCDACLEN_280 0x00003000
140
a839a33d
CL
141#define CM_ADCDLEN_MASK 0x00003000 /* model 039 */
142#define CM_ADCDLEN_ORIGINAL 0x00000000
143#define CM_ADCDLEN_EXTRA 0x00001000
144#define CM_ADCDLEN_24K 0x00002000
145#define CM_ADCDLEN_WEIGHT 0x00003000
146
1da177e4 147#define CM_CH1_SRATE_176K 0x00000800
8992e18d 148#define CM_CH1_SRATE_96K 0x00000800 /* model 055? */
1da177e4
LT
149#define CM_CH1_SRATE_88K 0x00000400
150#define CM_CH0_SRATE_176K 0x00000200
8992e18d 151#define CM_CH0_SRATE_96K 0x00000200 /* model 055? */
1da177e4 152#define CM_CH0_SRATE_88K 0x00000100
755c48ab
TB
153#define CM_CH0_SRATE_128K 0x00000300
154#define CM_CH0_SRATE_MASK 0x00000300
1da177e4
LT
155
156#define CM_SPDIF_INVERSE2 0x00000080 /* model 055? */
a839a33d
CL
157#define CM_DBLSPDS 0x00000040 /* double SPDIF sample rate 88.2/96 */
158#define CM_POLVALID 0x00000020 /* inverse SPDIF/IN valid bit */
159#define CM_SPDLOCKED 0x00000010
1da177e4 160
a839a33d 161#define CM_CH1FMT_MASK 0x0000000C /* bit 3: 16 bits, bit 2: stereo */
1da177e4 162#define CM_CH1FMT_SHIFT 2
a839a33d 163#define CM_CH0FMT_MASK 0x00000003 /* bit 1: 16 bits, bit 0: stereo */
1da177e4
LT
164#define CM_CH0FMT_SHIFT 0
165
166#define CM_REG_INT_HLDCLR 0x0C
167#define CM_CHIP_MASK2 0xff000000
a839a33d
CL
168#define CM_CHIP_8768 0x20000000
169#define CM_CHIP_055 0x08000000
1da177e4
LT
170#define CM_CHIP_039 0x04000000
171#define CM_CHIP_039_6CH 0x01000000
a839a33d 172#define CM_UNKNOWN_INT_EN 0x00080000 /* ? */
1da177e4
LT
173#define CM_TDMA_INT_EN 0x00040000
174#define CM_CH1_INT_EN 0x00020000
175#define CM_CH0_INT_EN 0x00010000
1da177e4
LT
176
177#define CM_REG_INT_STATUS 0x10
178#define CM_INTR 0x80000000
179#define CM_VCO 0x08000000 /* Voice Control? CMI8738 */
180#define CM_MCBINT 0x04000000 /* Master Control Block abort cond.? */
181#define CM_UARTINT 0x00010000
182#define CM_LTDMAINT 0x00008000
183#define CM_HTDMAINT 0x00004000
184#define CM_XDO46 0x00000080 /* Modell 033? Direct programming EEPROM (read data register) */
185#define CM_LHBTOG 0x00000040 /* High/Low status from DMA ctrl register */
186#define CM_LEG_HDMA 0x00000020 /* Legacy is in High DMA channel */
187#define CM_LEG_STEREO 0x00000010 /* Legacy is in Stereo mode */
188#define CM_CH1BUSY 0x00000008
189#define CM_CH0BUSY 0x00000004
190#define CM_CHINT1 0x00000002
191#define CM_CHINT0 0x00000001
192
193#define CM_REG_LEGACY_CTRL 0x14
a839a33d 194#define CM_NXCHG 0x80000000 /* don't map base reg dword->sample */
1da177e4
LT
195#define CM_VMPU_MASK 0x60000000 /* MPU401 i/o port address */
196#define CM_VMPU_330 0x00000000
197#define CM_VMPU_320 0x20000000
198#define CM_VMPU_310 0x40000000
199#define CM_VMPU_300 0x60000000
a839a33d 200#define CM_ENWR8237 0x10000000 /* enable bus master to write 8237 base reg */
1da177e4
LT
201#define CM_VSBSEL_MASK 0x0C000000 /* SB16 base address */
202#define CM_VSBSEL_220 0x00000000
203#define CM_VSBSEL_240 0x04000000
204#define CM_VSBSEL_260 0x08000000
205#define CM_VSBSEL_280 0x0C000000
206#define CM_FMSEL_MASK 0x03000000 /* FM OPL3 base address */
207#define CM_FMSEL_388 0x00000000
208#define CM_FMSEL_3C8 0x01000000
209#define CM_FMSEL_3E0 0x02000000
210#define CM_FMSEL_3E8 0x03000000
a839a33d
CL
211#define CM_ENSPDOUT 0x00800000 /* enable XSPDIF/OUT to I/O interface */
212#define CM_SPDCOPYRHT 0x00400000 /* spdif in/out copyright bit */
1da177e4 213#define CM_DAC2SPDO 0x00200000 /* enable wave+fm_midi -> SPDIF/OUT */
a839a33d
CL
214#define CM_INVIDWEN 0x00100000 /* internal vendor ID write enable, model 039? */
215#define CM_SETRETRY 0x00100000 /* 0: legacy i/o wait (default), 1: legacy i/o bus retry */
216#define CM_C_EEACCESS 0x00080000 /* direct programming eeprom regs */
217#define CM_C_EECS 0x00040000
218#define CM_C_EEDI46 0x00020000
219#define CM_C_EECK46 0x00010000
1da177e4 220#define CM_CHB3D6C 0x00008000 /* 5.1 channels support */
a839a33d
CL
221#define CM_CENTR2LIN 0x00004000 /* line-in as center out */
222#define CM_BASE2LIN 0x00002000 /* line-in as bass out */
223#define CM_EXBASEN 0x00001000 /* external bass input enable */
1da177e4
LT
224
225#define CM_REG_MISC_CTRL 0x18
a839a33d 226#define CM_PWD 0x80000000 /* power down */
1da177e4 227#define CM_RESET 0x40000000
a839a33d
CL
228#define CM_SFIL_MASK 0x30000000 /* filter control at front end DAC, model 037? */
229#define CM_VMGAIN 0x10000000 /* analog master amp +6dB, model 039? */
230#define CM_TXVX 0x08000000 /* model 037? */
231#define CM_N4SPK3D 0x04000000 /* copy front to rear */
1da177e4
LT
232#define CM_SPDO5V 0x02000000 /* 5V spdif output (1 = 0.5v (coax)) */
233#define CM_SPDIF48K 0x01000000 /* write */
234#define CM_SPATUS48K 0x01000000 /* read */
a839a33d 235#define CM_ENDBDAC 0x00800000 /* enable double dac */
1da177e4
LT
236#define CM_XCHGDAC 0x00400000 /* 0: front=ch0, 1: front=ch1 */
237#define CM_SPD32SEL 0x00200000 /* 0: 16bit SPDIF, 1: 32bit */
a839a33d
CL
238#define CM_SPDFLOOPI 0x00100000 /* int. SPDIF-OUT -> int. IN */
239#define CM_FM_EN 0x00080000 /* enable legacy FM */
1da177e4 240#define CM_AC3EN2 0x00040000 /* enable AC3: model 039 */
a839a33d
CL
241#define CM_ENWRASID 0x00010000 /* choose writable internal SUBID (audio) */
242#define CM_VIDWPDSB 0x00010000 /* model 037? */
1da177e4 243#define CM_SPDF_AC97 0x00008000 /* 0: SPDIF/OUT 44.1K, 1: 48K */
a839a33d
CL
244#define CM_MASK_EN 0x00004000 /* activate channel mask on legacy DMA */
245#define CM_ENWRMSID 0x00002000 /* choose writable internal SUBID (modem) */
246#define CM_VIDWPPRT 0x00002000 /* model 037? */
247#define CM_SFILENB 0x00001000 /* filter stepping at front end DAC, model 037? */
248#define CM_MMODE_MASK 0x00000E00 /* model DAA interface mode */
1da177e4
LT
249#define CM_SPDIF_SELECT2 0x00000100 /* for model > 039 ? */
250#define CM_ENCENTER 0x00000080
56c36ca3 251#define CM_FLINKON 0x00000040 /* force modem link detection on, model 037 */
a839a33d 252#define CM_MUTECH1 0x00000040 /* mute PCI ch1 to DAC */
56c36ca3 253#define CM_FLINKOFF 0x00000020 /* force modem link detection off, model 037 */
a839a33d
CL
254#define CM_MIDSMP 0x00000010 /* 1/2 interpolation at front end DAC */
255#define CM_UPDDMA_MASK 0x0000000C /* TDMA position update notification */
256#define CM_UPDDMA_2048 0x00000000
257#define CM_UPDDMA_1024 0x00000004
258#define CM_UPDDMA_512 0x00000008
259#define CM_UPDDMA_256 0x0000000C
260#define CM_TWAIT_MASK 0x00000003 /* model 037 */
261#define CM_TWAIT1 0x00000002 /* FM i/o cycle, 0: 48, 1: 64 PCICLKs */
262#define CM_TWAIT0 0x00000001 /* i/o cycle, 0: 4, 1: 6 PCICLKs */
263
264#define CM_REG_TDMA_POSITION 0x1C
265#define CM_TDMA_CNT_MASK 0xFFFF0000 /* current byte/word count */
266#define CM_TDMA_ADR_MASK 0x0000FFFF /* current address */
1da177e4
LT
267
268 /* byte */
269#define CM_REG_MIXER0 0x20
a839a33d
CL
270#define CM_REG_SBVR 0x20 /* write: sb16 version */
271#define CM_REG_DEV 0x20 /* read: hardware device version */
272
273#define CM_REG_MIXER21 0x21
274#define CM_UNKNOWN_21_MASK 0x78 /* ? */
275#define CM_X_ADPCM 0x04 /* SB16 ADPCM enable */
276#define CM_PROINV 0x02 /* SBPro left/right channel switching */
277#define CM_X_SB16 0x01 /* SB16 compatible */
1da177e4
LT
278
279#define CM_REG_SB16_DATA 0x22
280#define CM_REG_SB16_ADDR 0x23
281
282#define CM_REFFREQ_XIN (315*1000*1000)/22 /* 14.31818 Mhz reference clock frequency pin XIN */
283#define CM_ADCMULT_XIN 512 /* Guessed (487 best for 44.1kHz, not for 88/176kHz) */
284#define CM_TOLERANCE_RATE 0.001 /* Tolerance sample rate pitch (1000ppm) */
285#define CM_MAXIMUM_RATE 80000000 /* Note more than 80MHz */
286
287#define CM_REG_MIXER1 0x24
288#define CM_FMMUTE 0x80 /* mute FM */
289#define CM_FMMUTE_SHIFT 7
290#define CM_WSMUTE 0x40 /* mute PCM */
291#define CM_WSMUTE_SHIFT 6
a839a33d
CL
292#define CM_REAR2LIN 0x20 /* lin-in -> rear line out */
293#define CM_REAR2LIN_SHIFT 5
1da177e4
LT
294#define CM_REAR2FRONT 0x10 /* exchange rear/front */
295#define CM_REAR2FRONT_SHIFT 4
296#define CM_WAVEINL 0x08 /* digital wave rec. left chan */
297#define CM_WAVEINL_SHIFT 3
298#define CM_WAVEINR 0x04 /* digical wave rec. right */
299#define CM_WAVEINR_SHIFT 2
300#define CM_X3DEN 0x02 /* 3D surround enable */
301#define CM_X3DEN_SHIFT 1
302#define CM_CDPLAY 0x01 /* enable SPDIF/IN PCM -> DAC */
303#define CM_CDPLAY_SHIFT 0
304
305#define CM_REG_MIXER2 0x25
306#define CM_RAUXREN 0x80 /* AUX right capture */
307#define CM_RAUXREN_SHIFT 7
308#define CM_RAUXLEN 0x40 /* AUX left capture */
309#define CM_RAUXLEN_SHIFT 6
310#define CM_VAUXRM 0x20 /* AUX right mute */
311#define CM_VAUXRM_SHIFT 5
312#define CM_VAUXLM 0x10 /* AUX left mute */
313#define CM_VAUXLM_SHIFT 4
314#define CM_VADMIC_MASK 0x0e /* mic gain level (0-3) << 1 */
315#define CM_VADMIC_SHIFT 1
316#define CM_MICGAINZ 0x01 /* mic boost */
317#define CM_MICGAINZ_SHIFT 0
318
cb60e5f5 319#define CM_REG_MIXER3 0x24
1da177e4
LT
320#define CM_REG_AUX_VOL 0x26
321#define CM_VAUXL_MASK 0xf0
322#define CM_VAUXR_MASK 0x0f
323
324#define CM_REG_MISC 0x27
a839a33d 325#define CM_UNKNOWN_27_MASK 0xd8 /* ? */
1da177e4
LT
326#define CM_XGPO1 0x20
327// #define CM_XGPBIO 0x04
328#define CM_MIC_CENTER_LFE 0x04 /* mic as center/lfe out? (model 039 or later?) */
329#define CM_SPDIF_INVERSE 0x04 /* spdif input phase inverse (model 037) */
330#define CM_SPDVALID 0x02 /* spdif input valid check */
a839a33d 331#define CM_DMAUTO 0x01 /* SB16 DMA auto detect */
1da177e4
LT
332
333#define CM_REG_AC97 0x28 /* hmmm.. do we have ac97 link? */
334/*
335 * For CMI-8338 (0x28 - 0x2b) .. is this valid for CMI-8738
336 * or identical with AC97 codec?
337 */
338#define CM_REG_EXTERN_CODEC CM_REG_AC97
339
340/*
341 * MPU401 pci port index address 0x40 - 0x4f (CMI-8738 spec ver. 0.6)
342 */
343#define CM_REG_MPU_PCI 0x40
344
345/*
346 * FM pci port index address 0x50 - 0x5f (CMI-8738 spec ver. 0.6)
347 */
348#define CM_REG_FM_PCI 0x50
349
350/*
2eff7ec8 351 * access from SB-mixer port
1da177e4
LT
352 */
353#define CM_REG_EXTENT_IND 0xf0
354#define CM_VPHONE_MASK 0xe0 /* Phone volume control (0-3) << 5 */
355#define CM_VPHONE_SHIFT 5
356#define CM_VPHOM 0x10 /* Phone mute control */
357#define CM_VSPKM 0x08 /* Speaker mute control, default high */
358#define CM_RLOOPREN 0x04 /* Rec. R-channel enable */
359#define CM_RLOOPLEN 0x02 /* Rec. L-channel enable */
2eff7ec8 360#define CM_VADMIC3 0x01 /* Mic record boost */
1da177e4
LT
361
362/*
363 * CMI-8338 spec ver 0.5 (this is not valid for CMI-8738):
364 * the 8 registers 0xf8 - 0xff are used for programming m/n counter by the PLL
365 * unit (readonly?).
366 */
367#define CM_REG_PLL 0xf8
368
369/*
370 * extended registers
371 */
a839a33d
CL
372#define CM_REG_CH0_FRAME1 0x80 /* write: base address */
373#define CM_REG_CH0_FRAME2 0x84 /* read: current address */
1da177e4
LT
374#define CM_REG_CH1_FRAME1 0x88 /* 0-15: count of samples at bus master; buffer size */
375#define CM_REG_CH1_FRAME2 0x8C /* 16-31: count of samples at codec; fragment size */
a839a33d 376
cb60e5f5 377#define CM_REG_EXT_MISC 0x90
a839a33d
CL
378#define CM_ADC48K44K 0x10000000 /* ADC parameters group, 0: 44k, 1: 48k */
379#define CM_CHB3D8C 0x00200000 /* 7.1 channels support */
380#define CM_SPD32FMT 0x00100000 /* SPDIF/IN 32k sample rate */
381#define CM_ADC2SPDIF 0x00080000 /* ADC output to SPDIF/OUT */
382#define CM_SHAREADC 0x00040000 /* DAC in ADC as Center/LFE */
383#define CM_REALTCMP 0x00020000 /* monitor the CMPL/CMPR of ADC */
384#define CM_INVLRCK 0x00010000 /* invert ZVPORT's LRCK */
385#define CM_UNKNOWN_90_MASK 0x0000FFFF /* ? */
1da177e4
LT
386
387/*
388 * size of i/o region
389 */
390#define CM_EXTENT_CODEC 0x100
391#define CM_EXTENT_MIDI 0x2
392#define CM_EXTENT_SYNTH 0x4
393
394
1da177e4
LT
395/*
396 * channels for playback / capture
397 */
398#define CM_CH_PLAY 0
399#define CM_CH_CAPT 1
400
401/*
402 * flags to check device open/close
403 */
404#define CM_OPEN_NONE 0
405#define CM_OPEN_CH_MASK 0x01
406#define CM_OPEN_DAC 0x10
407#define CM_OPEN_ADC 0x20
408#define CM_OPEN_SPDIF 0x40
409#define CM_OPEN_MCHAN 0x80
410#define CM_OPEN_PLAYBACK (CM_CH_PLAY | CM_OPEN_DAC)
411#define CM_OPEN_PLAYBACK2 (CM_CH_CAPT | CM_OPEN_DAC)
412#define CM_OPEN_PLAYBACK_MULTI (CM_CH_PLAY | CM_OPEN_DAC | CM_OPEN_MCHAN)
413#define CM_OPEN_CAPTURE (CM_CH_CAPT | CM_OPEN_ADC)
414#define CM_OPEN_SPDIF_PLAYBACK (CM_CH_PLAY | CM_OPEN_DAC | CM_OPEN_SPDIF)
415#define CM_OPEN_SPDIF_CAPTURE (CM_CH_CAPT | CM_OPEN_ADC | CM_OPEN_SPDIF)
416
417
418#if CM_CH_PLAY == 1
419#define CM_PLAYBACK_SRATE_176K CM_CH1_SRATE_176K
420#define CM_PLAYBACK_SPDF CM_SPDF_1
421#define CM_CAPTURE_SPDF CM_SPDF_0
422#else
423#define CM_PLAYBACK_SRATE_176K CM_CH0_SRATE_176K
424#define CM_PLAYBACK_SPDF CM_SPDF_0
425#define CM_CAPTURE_SPDF CM_SPDF_1
426#endif
427
428
429/*
430 * driver data
431 */
432
2cbdb686
TI
433struct cmipci_pcm {
434 struct snd_pcm_substream *substream;
ebe9e289
CL
435 u8 running; /* dac/adc running? */
436 u8 fmt; /* format bits */
437 u8 is_dac;
c36fd8c3 438 u8 needs_silencing;
1da177e4 439 unsigned int dma_size; /* in frames */
ebe9e289
CL
440 unsigned int shift;
441 unsigned int ch; /* channel (0/1) */
1da177e4 442 unsigned int offset; /* physical address of the buffer */
1da177e4
LT
443};
444
445/* mixer elements toggled/resumed during ac3 playback */
446struct cmipci_mixer_auto_switches {
447 const char *name; /* switch to toggle */
448 int toggle_on; /* value to change when ac3 mode */
449};
450static const struct cmipci_mixer_auto_switches cm_saved_mixer[] = {
451 {"PCM Playback Switch", 0},
452 {"IEC958 Output Switch", 1},
453 {"IEC958 Mix Analog", 0},
454 // {"IEC958 Out To DAC", 1}, // no longer used
455 {"IEC958 Loop", 0},
456};
457#define CM_SAVED_MIXERS ARRAY_SIZE(cm_saved_mixer)
458
2cbdb686
TI
459struct cmipci {
460 struct snd_card *card;
1da177e4
LT
461
462 struct pci_dev *pci;
463 unsigned int device; /* device ID */
464 int irq;
465
466 unsigned long iobase;
467 unsigned int ctrl; /* FUNCTRL0 current value */
468
2cbdb686
TI
469 struct snd_pcm *pcm; /* DAC/ADC PCM */
470 struct snd_pcm *pcm2; /* 2nd DAC */
471 struct snd_pcm *pcm_spdif; /* SPDIF */
1da177e4
LT
472
473 int chip_version;
474 int max_channels;
1da177e4
LT
475 unsigned int can_ac3_sw: 1;
476 unsigned int can_ac3_hw: 1;
477 unsigned int can_multi_ch: 1;
755c48ab 478 unsigned int can_96k: 1; /* samplerate above 48k */
1da177e4
LT
479 unsigned int do_soft_ac3: 1;
480
481 unsigned int spdif_playback_avail: 1; /* spdif ready? */
482 unsigned int spdif_playback_enabled: 1; /* spdif switch enabled? */
483 int spdif_counter; /* for software AC3 */
484
485 unsigned int dig_status;
486 unsigned int dig_pcm_status;
487
2cbdb686 488 struct snd_pcm_hardware *hw_info[3]; /* for playbacks */
1da177e4
LT
489
490 int opened[2]; /* open mode */
62932df8 491 struct mutex open_mutex;
1da177e4
LT
492
493 unsigned int mixer_insensitive: 1;
2cbdb686 494 struct snd_kcontrol *mixer_res_ctl[CM_SAVED_MIXERS];
1da177e4
LT
495 int mixer_res_status[CM_SAVED_MIXERS];
496
2cbdb686 497 struct cmipci_pcm channel[2]; /* ch0 - DAC, ch1 - ADC or 2nd DAC */
1da177e4
LT
498
499 /* external MIDI */
2cbdb686 500 struct snd_rawmidi *rmidi;
1da177e4
LT
501
502#ifdef SUPPORT_JOYSTICK
503 struct gameport *gameport;
504#endif
505
506 spinlock_t reg_lock;
cb60e5f5
TI
507
508#ifdef CONFIG_PM
509 unsigned int saved_regs[0x20];
510 unsigned char saved_mixers[0x20];
511#endif
1da177e4
LT
512};
513
514
515/* read/write operations for dword register */
2cbdb686 516static inline void snd_cmipci_write(struct cmipci *cm, unsigned int cmd, unsigned int data)
1da177e4
LT
517{
518 outl(data, cm->iobase + cmd);
519}
77933d72 520
2cbdb686 521static inline unsigned int snd_cmipci_read(struct cmipci *cm, unsigned int cmd)
1da177e4
LT
522{
523 return inl(cm->iobase + cmd);
524}
525
526/* read/write operations for word register */
2cbdb686 527static inline void snd_cmipci_write_w(struct cmipci *cm, unsigned int cmd, unsigned short data)
1da177e4
LT
528{
529 outw(data, cm->iobase + cmd);
530}
77933d72 531
2cbdb686 532static inline unsigned short snd_cmipci_read_w(struct cmipci *cm, unsigned int cmd)
1da177e4
LT
533{
534 return inw(cm->iobase + cmd);
535}
536
537/* read/write operations for byte register */
2cbdb686 538static inline void snd_cmipci_write_b(struct cmipci *cm, unsigned int cmd, unsigned char data)
1da177e4
LT
539{
540 outb(data, cm->iobase + cmd);
541}
542
2cbdb686 543static inline unsigned char snd_cmipci_read_b(struct cmipci *cm, unsigned int cmd)
1da177e4
LT
544{
545 return inb(cm->iobase + cmd);
546}
547
548/* bit operations for dword register */
2cbdb686 549static int snd_cmipci_set_bit(struct cmipci *cm, unsigned int cmd, unsigned int flag)
1da177e4 550{
01d25d46
TI
551 unsigned int val, oval;
552 val = oval = inl(cm->iobase + cmd);
1da177e4 553 val |= flag;
01d25d46
TI
554 if (val == oval)
555 return 0;
1da177e4 556 outl(val, cm->iobase + cmd);
01d25d46 557 return 1;
1da177e4
LT
558}
559
2cbdb686 560static int snd_cmipci_clear_bit(struct cmipci *cm, unsigned int cmd, unsigned int flag)
1da177e4 561{
01d25d46
TI
562 unsigned int val, oval;
563 val = oval = inl(cm->iobase + cmd);
1da177e4 564 val &= ~flag;
01d25d46
TI
565 if (val == oval)
566 return 0;
1da177e4 567 outl(val, cm->iobase + cmd);
01d25d46 568 return 1;
1da177e4
LT
569}
570
1da177e4 571/* bit operations for byte register */
2cbdb686 572static int snd_cmipci_set_bit_b(struct cmipci *cm, unsigned int cmd, unsigned char flag)
1da177e4 573{
01d25d46
TI
574 unsigned char val, oval;
575 val = oval = inb(cm->iobase + cmd);
1da177e4 576 val |= flag;
01d25d46
TI
577 if (val == oval)
578 return 0;
1da177e4 579 outb(val, cm->iobase + cmd);
01d25d46 580 return 1;
1da177e4
LT
581}
582
2cbdb686 583static int snd_cmipci_clear_bit_b(struct cmipci *cm, unsigned int cmd, unsigned char flag)
1da177e4 584{
01d25d46
TI
585 unsigned char val, oval;
586 val = oval = inb(cm->iobase + cmd);
1da177e4 587 val &= ~flag;
01d25d46
TI
588 if (val == oval)
589 return 0;
1da177e4 590 outb(val, cm->iobase + cmd);
01d25d46 591 return 1;
1da177e4 592}
1da177e4
LT
593
594
595/*
596 * PCM interface
597 */
598
599/*
600 * calculate frequency
601 */
602
603static unsigned int rates[] = { 5512, 11025, 22050, 44100, 8000, 16000, 32000, 48000 };
604
605static unsigned int snd_cmipci_rate_freq(unsigned int rate)
606{
607 unsigned int i;
0f28eca3 608
1da177e4
LT
609 for (i = 0; i < ARRAY_SIZE(rates); i++) {
610 if (rates[i] == rate)
611 return i;
612 }
613 snd_BUG();
614 return 0;
615}
616
617#ifdef USE_VAR48KRATE
618/*
619 * Determine PLL values for frequency setup, maybe the CMI8338 (CMI8738???)
620 * does it this way .. maybe not. Never get any information from C-Media about
621 * that <werner@suse.de>.
622 */
623static int snd_cmipci_pll_rmn(unsigned int rate, unsigned int adcmult, int *r, int *m, int *n)
624{
625 unsigned int delta, tolerance;
626 int xm, xn, xr;
627
628 for (*r = 0; rate < CM_MAXIMUM_RATE/adcmult; *r += (1<<5))
629 rate <<= 1;
630 *n = -1;
631 if (*r > 0xff)
632 goto out;
633 tolerance = rate*CM_TOLERANCE_RATE;
634
635 for (xn = (1+2); xn < (0x1f+2); xn++) {
636 for (xm = (1+2); xm < (0xff+2); xm++) {
637 xr = ((CM_REFFREQ_XIN/adcmult) * xm) / xn;
638
639 if (xr < rate)
640 delta = rate - xr;
641 else
642 delta = xr - rate;
643
644 /*
645 * If we found one, remember this,
646 * and try to find a closer one
647 */
648 if (delta < tolerance) {
649 tolerance = delta;
650 *m = xm - 2;
651 *n = xn - 2;
652 }
653 }
654 }
655out:
656 return (*n > -1);
657}
658
659/*
660 * Program pll register bits, I assume that the 8 registers 0xf8 upto 0xff
661 * are mapped onto the 8 ADC/DAC sampling frequency which can be choosen
662 * at the register CM_REG_FUNCTRL1 (0x04).
663 * Problem: other ways are also possible (any information about that?)
664 */
2cbdb686 665static void snd_cmipci_set_pll(struct cmipci *cm, unsigned int rate, unsigned int slot)
1da177e4
LT
666{
667 unsigned int reg = CM_REG_PLL + slot;
668 /*
669 * Guess that this programs at reg. 0x04 the pos 15:13/12:10
670 * for DSFC/ASFC (000 upto 111).
671 */
672
673 /* FIXME: Init (Do we've to set an other register first before programming?) */
674
675 /* FIXME: Is this correct? Or shouldn't the m/n/r values be used for that? */
676 snd_cmipci_write_b(cm, reg, rate>>8);
677 snd_cmipci_write_b(cm, reg, rate&0xff);
678
679 /* FIXME: Setup (Do we've to set an other register first to enable this?) */
680}
681#endif /* USE_VAR48KRATE */
682
2cbdb686
TI
683static int snd_cmipci_hw_params(struct snd_pcm_substream *substream,
684 struct snd_pcm_hw_params *hw_params)
1da177e4
LT
685{
686 return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
687}
688
2cbdb686
TI
689static int snd_cmipci_playback2_hw_params(struct snd_pcm_substream *substream,
690 struct snd_pcm_hw_params *hw_params)
1da177e4 691{
2cbdb686 692 struct cmipci *cm = snd_pcm_substream_chip(substream);
1da177e4 693 if (params_channels(hw_params) > 2) {
62932df8 694 mutex_lock(&cm->open_mutex);
1da177e4 695 if (cm->opened[CM_CH_PLAY]) {
62932df8 696 mutex_unlock(&cm->open_mutex);
1da177e4
LT
697 return -EBUSY;
698 }
699 /* reserve the channel A */
700 cm->opened[CM_CH_PLAY] = CM_OPEN_PLAYBACK_MULTI;
62932df8 701 mutex_unlock(&cm->open_mutex);
1da177e4
LT
702 }
703 return snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(hw_params));
704}
705
2cbdb686 706static void snd_cmipci_ch_reset(struct cmipci *cm, int ch)
1da177e4
LT
707{
708 int reset = CM_RST_CH0 << (cm->channel[ch].ch);
709 snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl | reset);
710 snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl & ~reset);
711 udelay(10);
712}
713
2cbdb686 714static int snd_cmipci_hw_free(struct snd_pcm_substream *substream)
1da177e4
LT
715{
716 return snd_pcm_lib_free_pages(substream);
717}
718
719
720/*
721 */
722
35add1c2 723static unsigned int hw_channels[] = {1, 2, 4, 6, 8};
2cbdb686 724static struct snd_pcm_hw_constraint_list hw_constraints_channels_4 = {
1da177e4
LT
725 .count = 3,
726 .list = hw_channels,
727 .mask = 0,
728};
2cbdb686 729static struct snd_pcm_hw_constraint_list hw_constraints_channels_6 = {
35add1c2 730 .count = 4,
1da177e4
LT
731 .list = hw_channels,
732 .mask = 0,
733};
2cbdb686 734static struct snd_pcm_hw_constraint_list hw_constraints_channels_8 = {
35add1c2 735 .count = 5,
1da177e4
LT
736 .list = hw_channels,
737 .mask = 0,
738};
739
2cbdb686 740static int set_dac_channels(struct cmipci *cm, struct cmipci_pcm *rec, int channels)
1da177e4
LT
741{
742 if (channels > 2) {
8ffbc01e 743 if (!cm->can_multi_ch || !rec->ch)
1da177e4
LT
744 return -EINVAL;
745 if (rec->fmt != 0x03) /* stereo 16bit only */
746 return -EINVAL;
8ffbc01e 747 }
1da177e4 748
8ffbc01e 749 if (cm->can_multi_ch) {
1da177e4 750 spin_lock_irq(&cm->reg_lock);
8ffbc01e
CL
751 if (channels > 2) {
752 snd_cmipci_set_bit(cm, CM_REG_LEGACY_CTRL, CM_NXCHG);
753 snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_XCHGDAC);
1da177e4 754 } else {
8ffbc01e
CL
755 snd_cmipci_clear_bit(cm, CM_REG_LEGACY_CTRL, CM_NXCHG);
756 snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_XCHGDAC);
1da177e4 757 }
8ffbc01e
CL
758 if (channels == 8)
759 snd_cmipci_set_bit(cm, CM_REG_EXT_MISC, CM_CHB3D8C);
760 else
761 snd_cmipci_clear_bit(cm, CM_REG_EXT_MISC, CM_CHB3D8C);
762 if (channels == 6) {
763 snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_CHB3D5C);
1da177e4 764 snd_cmipci_set_bit(cm, CM_REG_LEGACY_CTRL, CM_CHB3D6C);
1da177e4 765 } else {
1da177e4
LT
766 snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_CHB3D5C);
767 snd_cmipci_clear_bit(cm, CM_REG_LEGACY_CTRL, CM_CHB3D6C);
1da177e4 768 }
8ffbc01e
CL
769 if (channels == 4)
770 snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_CHB3D);
771 else
772 snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_CHB3D);
773 spin_unlock_irq(&cm->reg_lock);
1da177e4
LT
774 }
775 return 0;
776}
777
778
779/*
780 * prepare playback/capture channel
781 * channel to be used must have been set in rec->ch.
782 */
2cbdb686
TI
783static int snd_cmipci_pcm_prepare(struct cmipci *cm, struct cmipci_pcm *rec,
784 struct snd_pcm_substream *substream)
1da177e4 785{
755c48ab 786 unsigned int reg, freq, freq_ext, val;
ebe9e289 787 unsigned int period_size;
2cbdb686 788 struct snd_pcm_runtime *runtime = substream->runtime;
1da177e4
LT
789
790 rec->fmt = 0;
791 rec->shift = 0;
792 if (snd_pcm_format_width(runtime->format) >= 16) {
793 rec->fmt |= 0x02;
794 if (snd_pcm_format_width(runtime->format) > 16)
795 rec->shift++; /* 24/32bit */
796 }
797 if (runtime->channels > 1)
798 rec->fmt |= 0x01;
799 if (rec->is_dac && set_dac_channels(cm, rec, runtime->channels) < 0) {
800 snd_printd("cannot set dac channels\n");
801 return -EINVAL;
802 }
803
804 rec->offset = runtime->dma_addr;
805 /* buffer and period sizes in frame */
806 rec->dma_size = runtime->buffer_size << rec->shift;
ebe9e289 807 period_size = runtime->period_size << rec->shift;
1da177e4
LT
808 if (runtime->channels > 2) {
809 /* multi-channels */
810 rec->dma_size = (rec->dma_size * runtime->channels) / 2;
ebe9e289 811 period_size = (period_size * runtime->channels) / 2;
1da177e4
LT
812 }
813
814 spin_lock_irq(&cm->reg_lock);
815
816 /* set buffer address */
817 reg = rec->ch ? CM_REG_CH1_FRAME1 : CM_REG_CH0_FRAME1;
818 snd_cmipci_write(cm, reg, rec->offset);
819 /* program sample counts */
820 reg = rec->ch ? CM_REG_CH1_FRAME2 : CM_REG_CH0_FRAME2;
821 snd_cmipci_write_w(cm, reg, rec->dma_size - 1);
ebe9e289 822 snd_cmipci_write_w(cm, reg + 2, period_size - 1);
1da177e4
LT
823
824 /* set adc/dac flag */
825 val = rec->ch ? CM_CHADC1 : CM_CHADC0;
826 if (rec->is_dac)
827 cm->ctrl &= ~val;
828 else
829 cm->ctrl |= val;
830 snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl);
831 //snd_printd("cmipci: functrl0 = %08x\n", cm->ctrl);
832
833 /* set sample rate */
755c48ab
TB
834 freq = 0;
835 freq_ext = 0;
836 if (runtime->rate > 48000)
837 switch (runtime->rate) {
838 case 88200: freq_ext = CM_CH0_SRATE_88K; break;
839 case 96000: freq_ext = CM_CH0_SRATE_96K; break;
840 case 128000: freq_ext = CM_CH0_SRATE_128K; break;
841 default: snd_BUG(); break;
842 }
843 else
844 freq = snd_cmipci_rate_freq(runtime->rate);
1da177e4
LT
845 val = snd_cmipci_read(cm, CM_REG_FUNCTRL1);
846 if (rec->ch) {
1da177e4
LT
847 val &= ~CM_DSFC_MASK;
848 val |= (freq << CM_DSFC_SHIFT) & CM_DSFC_MASK;
a839a33d
CL
849 } else {
850 val &= ~CM_ASFC_MASK;
851 val |= (freq << CM_ASFC_SHIFT) & CM_ASFC_MASK;
1da177e4
LT
852 }
853 snd_cmipci_write(cm, CM_REG_FUNCTRL1, val);
854 //snd_printd("cmipci: functrl1 = %08x\n", val);
855
856 /* set format */
857 val = snd_cmipci_read(cm, CM_REG_CHFORMAT);
858 if (rec->ch) {
859 val &= ~CM_CH1FMT_MASK;
860 val |= rec->fmt << CM_CH1FMT_SHIFT;
861 } else {
862 val &= ~CM_CH0FMT_MASK;
863 val |= rec->fmt << CM_CH0FMT_SHIFT;
864 }
755c48ab
TB
865 if (cm->can_96k) {
866 val &= ~(CM_CH0_SRATE_MASK << (rec->ch * 2));
867 val |= freq_ext << (rec->ch * 2);
8992e18d 868 }
1da177e4
LT
869 snd_cmipci_write(cm, CM_REG_CHFORMAT, val);
870 //snd_printd("cmipci: chformat = %08x\n", val);
871
feb77712
TB
872 if (!rec->is_dac && cm->chip_version) {
873 if (runtime->rate > 44100)
874 snd_cmipci_set_bit(cm, CM_REG_EXT_MISC, CM_ADC48K44K);
875 else
876 snd_cmipci_clear_bit(cm, CM_REG_EXT_MISC, CM_ADC48K44K);
877 }
878
1da177e4
LT
879 rec->running = 0;
880 spin_unlock_irq(&cm->reg_lock);
881
882 return 0;
883}
884
885/*
886 * PCM trigger/stop
887 */
2cbdb686 888static int snd_cmipci_pcm_trigger(struct cmipci *cm, struct cmipci_pcm *rec,
ebe9e289 889 int cmd)
1da177e4
LT
890{
891 unsigned int inthld, chen, reset, pause;
892 int result = 0;
893
894 inthld = CM_CH0_INT_EN << rec->ch;
895 chen = CM_CHEN0 << rec->ch;
896 reset = CM_RST_CH0 << rec->ch;
897 pause = CM_PAUSE0 << rec->ch;
898
899 spin_lock(&cm->reg_lock);
900 switch (cmd) {
901 case SNDRV_PCM_TRIGGER_START:
902 rec->running = 1;
903 /* set interrupt */
904 snd_cmipci_set_bit(cm, CM_REG_INT_HLDCLR, inthld);
905 cm->ctrl |= chen;
906 /* enable channel */
907 snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl);
908 //snd_printd("cmipci: functrl0 = %08x\n", cm->ctrl);
909 break;
910 case SNDRV_PCM_TRIGGER_STOP:
911 rec->running = 0;
912 /* disable interrupt */
913 snd_cmipci_clear_bit(cm, CM_REG_INT_HLDCLR, inthld);
914 /* reset */
915 cm->ctrl &= ~chen;
916 snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl | reset);
917 snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl & ~reset);
c36fd8c3 918 rec->needs_silencing = rec->is_dac;
1da177e4
LT
919 break;
920 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
cb60e5f5 921 case SNDRV_PCM_TRIGGER_SUSPEND:
1da177e4
LT
922 cm->ctrl |= pause;
923 snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl);
924 break;
925 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
cb60e5f5 926 case SNDRV_PCM_TRIGGER_RESUME:
1da177e4
LT
927 cm->ctrl &= ~pause;
928 snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl);
929 break;
930 default:
931 result = -EINVAL;
932 break;
933 }
934 spin_unlock(&cm->reg_lock);
935 return result;
936}
937
938/*
939 * return the current pointer
940 */
2cbdb686
TI
941static snd_pcm_uframes_t snd_cmipci_pcm_pointer(struct cmipci *cm, struct cmipci_pcm *rec,
942 struct snd_pcm_substream *substream)
1da177e4
LT
943{
944 size_t ptr;
945 unsigned int reg;
946 if (!rec->running)
947 return 0;
948#if 1 // this seems better..
949 reg = rec->ch ? CM_REG_CH1_FRAME2 : CM_REG_CH0_FRAME2;
950 ptr = rec->dma_size - (snd_cmipci_read_w(cm, reg) + 1);
951 ptr >>= rec->shift;
952#else
953 reg = rec->ch ? CM_REG_CH1_FRAME1 : CM_REG_CH0_FRAME1;
954 ptr = snd_cmipci_read(cm, reg) - rec->offset;
955 ptr = bytes_to_frames(substream->runtime, ptr);
956#endif
957 if (substream->runtime->channels > 2)
958 ptr = (ptr * 2) / substream->runtime->channels;
959 return ptr;
960}
961
962/*
963 * playback
964 */
965
2cbdb686 966static int snd_cmipci_playback_trigger(struct snd_pcm_substream *substream,
1da177e4
LT
967 int cmd)
968{
2cbdb686 969 struct cmipci *cm = snd_pcm_substream_chip(substream);
ebe9e289 970 return snd_cmipci_pcm_trigger(cm, &cm->channel[CM_CH_PLAY], cmd);
1da177e4
LT
971}
972
2cbdb686 973static snd_pcm_uframes_t snd_cmipci_playback_pointer(struct snd_pcm_substream *substream)
1da177e4 974{
2cbdb686 975 struct cmipci *cm = snd_pcm_substream_chip(substream);
1da177e4
LT
976 return snd_cmipci_pcm_pointer(cm, &cm->channel[CM_CH_PLAY], substream);
977}
978
979
980
981/*
982 * capture
983 */
984
2cbdb686 985static int snd_cmipci_capture_trigger(struct snd_pcm_substream *substream,
1da177e4
LT
986 int cmd)
987{
2cbdb686 988 struct cmipci *cm = snd_pcm_substream_chip(substream);
ebe9e289 989 return snd_cmipci_pcm_trigger(cm, &cm->channel[CM_CH_CAPT], cmd);
1da177e4
LT
990}
991
2cbdb686 992static snd_pcm_uframes_t snd_cmipci_capture_pointer(struct snd_pcm_substream *substream)
1da177e4 993{
2cbdb686 994 struct cmipci *cm = snd_pcm_substream_chip(substream);
1da177e4
LT
995 return snd_cmipci_pcm_pointer(cm, &cm->channel[CM_CH_CAPT], substream);
996}
997
998
999/*
1000 * hw preparation for spdif
1001 */
1002
2cbdb686
TI
1003static int snd_cmipci_spdif_default_info(struct snd_kcontrol *kcontrol,
1004 struct snd_ctl_elem_info *uinfo)
1da177e4
LT
1005{
1006 uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
1007 uinfo->count = 1;
1008 return 0;
1009}
1010
2cbdb686
TI
1011static int snd_cmipci_spdif_default_get(struct snd_kcontrol *kcontrol,
1012 struct snd_ctl_elem_value *ucontrol)
1da177e4 1013{
2cbdb686 1014 struct cmipci *chip = snd_kcontrol_chip(kcontrol);
1da177e4
LT
1015 int i;
1016
1017 spin_lock_irq(&chip->reg_lock);
1018 for (i = 0; i < 4; i++)
1019 ucontrol->value.iec958.status[i] = (chip->dig_status >> (i * 8)) & 0xff;
1020 spin_unlock_irq(&chip->reg_lock);
1021 return 0;
1022}
1023
2cbdb686
TI
1024static int snd_cmipci_spdif_default_put(struct snd_kcontrol *kcontrol,
1025 struct snd_ctl_elem_value *ucontrol)
1da177e4 1026{
2cbdb686 1027 struct cmipci *chip = snd_kcontrol_chip(kcontrol);
1da177e4
LT
1028 int i, change;
1029 unsigned int val;
1030
1031 val = 0;
1032 spin_lock_irq(&chip->reg_lock);
1033 for (i = 0; i < 4; i++)
1034 val |= (unsigned int)ucontrol->value.iec958.status[i] << (i * 8);
1035 change = val != chip->dig_status;
1036 chip->dig_status = val;
1037 spin_unlock_irq(&chip->reg_lock);
1038 return change;
1039}
1040
2cbdb686 1041static struct snd_kcontrol_new snd_cmipci_spdif_default __devinitdata =
1da177e4
LT
1042{
1043 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
1044 .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
1045 .info = snd_cmipci_spdif_default_info,
1046 .get = snd_cmipci_spdif_default_get,
1047 .put = snd_cmipci_spdif_default_put
1048};
1049
2cbdb686
TI
1050static int snd_cmipci_spdif_mask_info(struct snd_kcontrol *kcontrol,
1051 struct snd_ctl_elem_info *uinfo)
1da177e4
LT
1052{
1053 uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
1054 uinfo->count = 1;
1055 return 0;
1056}
1057
2cbdb686
TI
1058static int snd_cmipci_spdif_mask_get(struct snd_kcontrol *kcontrol,
1059 struct snd_ctl_elem_value *ucontrol)
1da177e4
LT
1060{
1061 ucontrol->value.iec958.status[0] = 0xff;
1062 ucontrol->value.iec958.status[1] = 0xff;
1063 ucontrol->value.iec958.status[2] = 0xff;
1064 ucontrol->value.iec958.status[3] = 0xff;
1065 return 0;
1066}
1067
2cbdb686 1068static struct snd_kcontrol_new snd_cmipci_spdif_mask __devinitdata =
1da177e4
LT
1069{
1070 .access = SNDRV_CTL_ELEM_ACCESS_READ,
67ed4161 1071 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
1da177e4
LT
1072 .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
1073 .info = snd_cmipci_spdif_mask_info,
1074 .get = snd_cmipci_spdif_mask_get,
1075};
1076
2cbdb686
TI
1077static int snd_cmipci_spdif_stream_info(struct snd_kcontrol *kcontrol,
1078 struct snd_ctl_elem_info *uinfo)
1da177e4
LT
1079{
1080 uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
1081 uinfo->count = 1;
1082 return 0;
1083}
1084
2cbdb686
TI
1085static int snd_cmipci_spdif_stream_get(struct snd_kcontrol *kcontrol,
1086 struct snd_ctl_elem_value *ucontrol)
1da177e4 1087{
2cbdb686 1088 struct cmipci *chip = snd_kcontrol_chip(kcontrol);
1da177e4
LT
1089 int i;
1090
1091 spin_lock_irq(&chip->reg_lock);
1092 for (i = 0; i < 4; i++)
1093 ucontrol->value.iec958.status[i] = (chip->dig_pcm_status >> (i * 8)) & 0xff;
1094 spin_unlock_irq(&chip->reg_lock);
1095 return 0;
1096}
1097
2cbdb686
TI
1098static int snd_cmipci_spdif_stream_put(struct snd_kcontrol *kcontrol,
1099 struct snd_ctl_elem_value *ucontrol)
1da177e4 1100{
2cbdb686 1101 struct cmipci *chip = snd_kcontrol_chip(kcontrol);
1da177e4
LT
1102 int i, change;
1103 unsigned int val;
1104
1105 val = 0;
1106 spin_lock_irq(&chip->reg_lock);
1107 for (i = 0; i < 4; i++)
1108 val |= (unsigned int)ucontrol->value.iec958.status[i] << (i * 8);
1109 change = val != chip->dig_pcm_status;
1110 chip->dig_pcm_status = val;
1111 spin_unlock_irq(&chip->reg_lock);
1112 return change;
1113}
1114
2cbdb686 1115static struct snd_kcontrol_new snd_cmipci_spdif_stream __devinitdata =
1da177e4
LT
1116{
1117 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
1118 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
1119 .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
1120 .info = snd_cmipci_spdif_stream_info,
1121 .get = snd_cmipci_spdif_stream_get,
1122 .put = snd_cmipci_spdif_stream_put
1123};
1124
1125/*
1126 */
1127
1128/* save mixer setting and mute for AC3 playback */
2cbdb686 1129static int save_mixer_state(struct cmipci *cm)
1da177e4
LT
1130{
1131 if (! cm->mixer_insensitive) {
2cbdb686 1132 struct snd_ctl_elem_value *val;
1da177e4
LT
1133 unsigned int i;
1134
1135 val = kmalloc(sizeof(*val), GFP_ATOMIC);
1136 if (!val)
1137 return -ENOMEM;
1138 for (i = 0; i < CM_SAVED_MIXERS; i++) {
2cbdb686 1139 struct snd_kcontrol *ctl = cm->mixer_res_ctl[i];
1da177e4
LT
1140 if (ctl) {
1141 int event;
1142 memset(val, 0, sizeof(*val));
1143 ctl->get(ctl, val);
1144 cm->mixer_res_status[i] = val->value.integer.value[0];
1145 val->value.integer.value[0] = cm_saved_mixer[i].toggle_on;
1146 event = SNDRV_CTL_EVENT_MASK_INFO;
1147 if (cm->mixer_res_status[i] != val->value.integer.value[0]) {
1148 ctl->put(ctl, val); /* toggle */
1149 event |= SNDRV_CTL_EVENT_MASK_VALUE;
1150 }
1151 ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
1152 snd_ctl_notify(cm->card, event, &ctl->id);
1153 }
1154 }
1155 kfree(val);
1156 cm->mixer_insensitive = 1;
1157 }
1158 return 0;
1159}
1160
1161
1162/* restore the previously saved mixer status */
2cbdb686 1163static void restore_mixer_state(struct cmipci *cm)
1da177e4
LT
1164{
1165 if (cm->mixer_insensitive) {
2cbdb686 1166 struct snd_ctl_elem_value *val;
1da177e4
LT
1167 unsigned int i;
1168
1169 val = kmalloc(sizeof(*val), GFP_KERNEL);
1170 if (!val)
1171 return;
1172 cm->mixer_insensitive = 0; /* at first clear this;
1173 otherwise the changes will be ignored */
1174 for (i = 0; i < CM_SAVED_MIXERS; i++) {
2cbdb686 1175 struct snd_kcontrol *ctl = cm->mixer_res_ctl[i];
1da177e4
LT
1176 if (ctl) {
1177 int event;
1178
1179 memset(val, 0, sizeof(*val));
1180 ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
1181 ctl->get(ctl, val);
1182 event = SNDRV_CTL_EVENT_MASK_INFO;
1183 if (val->value.integer.value[0] != cm->mixer_res_status[i]) {
1184 val->value.integer.value[0] = cm->mixer_res_status[i];
1185 ctl->put(ctl, val);
1186 event |= SNDRV_CTL_EVENT_MASK_VALUE;
1187 }
1188 snd_ctl_notify(cm->card, event, &ctl->id);
1189 }
1190 }
1191 kfree(val);
1192 }
1193}
1194
1195/* spinlock held! */
2cbdb686 1196static void setup_ac3(struct cmipci *cm, struct snd_pcm_substream *subs, int do_ac3, int rate)
1da177e4
LT
1197{
1198 if (do_ac3) {
1199 /* AC3EN for 037 */
1200 snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_AC3EN1);
1201 /* AC3EN for 039 */
1202 snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_AC3EN2);
1203
1204 if (cm->can_ac3_hw) {
1205 /* SPD24SEL for 037, 0x02 */
1206 /* SPD24SEL for 039, 0x20, but cannot be set */
1207 snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_SPD24SEL);
1208 snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_SPD32SEL);
1209 } else { /* can_ac3_sw */
1210 /* SPD32SEL for 037 & 039, 0x20 */
1211 snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_SPD32SEL);
1212 /* set 176K sample rate to fix 033 HW bug */
1213 if (cm->chip_version == 33) {
1214 if (rate >= 48000) {
1215 snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_PLAYBACK_SRATE_176K);
1216 } else {
1217 snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_PLAYBACK_SRATE_176K);
1218 }
1219 }
1220 }
1221
1222 } else {
1223 snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_AC3EN1);
1224 snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_AC3EN2);
1225
1226 if (cm->can_ac3_hw) {
1227 /* chip model >= 37 */
1228 if (snd_pcm_format_width(subs->runtime->format) > 16) {
1229 snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_SPD32SEL);
1230 snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_SPD24SEL);
1231 } else {
1232 snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_SPD32SEL);
1233 snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_SPD24SEL);
1234 }
1235 } else {
1236 snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_SPD32SEL);
1237 snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_SPD24SEL);
1238 snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_PLAYBACK_SRATE_176K);
1239 }
1240 }
1241}
1242
2cbdb686 1243static int setup_spdif_playback(struct cmipci *cm, struct snd_pcm_substream *subs, int up, int do_ac3)
1da177e4
LT
1244{
1245 int rate, err;
1246
1247 rate = subs->runtime->rate;
1248
1249 if (up && do_ac3)
1250 if ((err = save_mixer_state(cm)) < 0)
1251 return err;
1252
1253 spin_lock_irq(&cm->reg_lock);
1254 cm->spdif_playback_avail = up;
1255 if (up) {
1256 /* they are controlled via "IEC958 Output Switch" */
1257 /* snd_cmipci_set_bit(cm, CM_REG_LEGACY_CTRL, CM_ENSPDOUT); */
1258 /* snd_cmipci_set_bit(cm, CM_REG_FUNCTRL1, CM_SPDO2DAC); */
1259 if (cm->spdif_playback_enabled)
1260 snd_cmipci_set_bit(cm, CM_REG_FUNCTRL1, CM_PLAYBACK_SPDF);
1261 setup_ac3(cm, subs, do_ac3, rate);
1262
8992e18d 1263 if (rate == 48000 || rate == 96000)
1da177e4
LT
1264 snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_SPDIF48K | CM_SPDF_AC97);
1265 else
1266 snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_SPDIF48K | CM_SPDF_AC97);
8992e18d
CL
1267 if (rate > 48000)
1268 snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_DBLSPDS);
1269 else
1270 snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_DBLSPDS);
1da177e4
LT
1271 } else {
1272 /* they are controlled via "IEC958 Output Switch" */
1273 /* snd_cmipci_clear_bit(cm, CM_REG_LEGACY_CTRL, CM_ENSPDOUT); */
1274 /* snd_cmipci_clear_bit(cm, CM_REG_FUNCTRL1, CM_SPDO2DAC); */
8992e18d 1275 snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_DBLSPDS);
1da177e4
LT
1276 snd_cmipci_clear_bit(cm, CM_REG_FUNCTRL1, CM_PLAYBACK_SPDF);
1277 setup_ac3(cm, subs, 0, 0);
1278 }
1279 spin_unlock_irq(&cm->reg_lock);
1280 return 0;
1281}
1282
1283
1284/*
1285 * preparation
1286 */
1287
1288/* playback - enable spdif only on the certain condition */
2cbdb686 1289static int snd_cmipci_playback_prepare(struct snd_pcm_substream *substream)
1da177e4 1290{
2cbdb686 1291 struct cmipci *cm = snd_pcm_substream_chip(substream);
1da177e4
LT
1292 int rate = substream->runtime->rate;
1293 int err, do_spdif, do_ac3 = 0;
1294
755c48ab 1295 do_spdif = (rate >= 44100 && rate <= 96000 &&
1da177e4
LT
1296 substream->runtime->format == SNDRV_PCM_FORMAT_S16_LE &&
1297 substream->runtime->channels == 2);
1298 if (do_spdif && cm->can_ac3_hw)
1299 do_ac3 = cm->dig_pcm_status & IEC958_AES0_NONAUDIO;
1300 if ((err = setup_spdif_playback(cm, substream, do_spdif, do_ac3)) < 0)
1301 return err;
1302 return snd_cmipci_pcm_prepare(cm, &cm->channel[CM_CH_PLAY], substream);
1303}
1304
1305/* playback (via device #2) - enable spdif always */
2cbdb686 1306static int snd_cmipci_playback_spdif_prepare(struct snd_pcm_substream *substream)
1da177e4 1307{
2cbdb686 1308 struct cmipci *cm = snd_pcm_substream_chip(substream);
1da177e4
LT
1309 int err, do_ac3;
1310
1311 if (cm->can_ac3_hw)
1312 do_ac3 = cm->dig_pcm_status & IEC958_AES0_NONAUDIO;
1313 else
1314 do_ac3 = 1; /* doesn't matter */
1315 if ((err = setup_spdif_playback(cm, substream, 1, do_ac3)) < 0)
1316 return err;
1317 return snd_cmipci_pcm_prepare(cm, &cm->channel[CM_CH_PLAY], substream);
1318}
1319
c36fd8c3
CL
1320/*
1321 * Apparently, the samples last played on channel A stay in some buffer, even
1322 * after the channel is reset, and get added to the data for the rear DACs when
1323 * playing a multichannel stream on channel B. This is likely to generate
1324 * wraparounds and thus distortions.
1325 * To avoid this, we play at least one zero sample after the actual stream has
1326 * stopped.
1327 */
1328static void snd_cmipci_silence_hack(struct cmipci *cm, struct cmipci_pcm *rec)
1329{
1330 struct snd_pcm_runtime *runtime = rec->substream->runtime;
1331 unsigned int reg, val;
1332
1333 if (rec->needs_silencing && runtime && runtime->dma_area) {
1334 /* set up a small silence buffer */
1335 memset(runtime->dma_area, 0, PAGE_SIZE);
1336 reg = rec->ch ? CM_REG_CH1_FRAME2 : CM_REG_CH0_FRAME2;
1337 val = ((PAGE_SIZE / 4) - 1) | (((PAGE_SIZE / 4) / 2 - 1) << 16);
1338 snd_cmipci_write(cm, reg, val);
1339
1340 /* configure for 16 bits, 2 channels, 8 kHz */
1341 if (runtime->channels > 2)
1342 set_dac_channels(cm, rec, 2);
1343 spin_lock_irq(&cm->reg_lock);
1344 val = snd_cmipci_read(cm, CM_REG_FUNCTRL1);
1345 val &= ~(CM_ASFC_MASK << (rec->ch * 3));
1346 val |= (4 << CM_ASFC_SHIFT) << (rec->ch * 3);
1347 snd_cmipci_write(cm, CM_REG_FUNCTRL1, val);
1348 val = snd_cmipci_read(cm, CM_REG_CHFORMAT);
1349 val &= ~(CM_CH0FMT_MASK << (rec->ch * 2));
1350 val |= (3 << CM_CH0FMT_SHIFT) << (rec->ch * 2);
755c48ab
TB
1351 if (cm->can_96k)
1352 val &= ~(CM_CH0_SRATE_MASK << (rec->ch * 2));
c36fd8c3
CL
1353 snd_cmipci_write(cm, CM_REG_CHFORMAT, val);
1354
1355 /* start stream (we don't need interrupts) */
1356 cm->ctrl |= CM_CHEN0 << rec->ch;
1357 snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl);
1358 spin_unlock_irq(&cm->reg_lock);
1359
1360 msleep(1);
1361
1362 /* stop and reset stream */
1363 spin_lock_irq(&cm->reg_lock);
1364 cm->ctrl &= ~(CM_CHEN0 << rec->ch);
1365 val = CM_RST_CH0 << rec->ch;
1366 snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl | val);
1367 snd_cmipci_write(cm, CM_REG_FUNCTRL0, cm->ctrl & ~val);
1368 spin_unlock_irq(&cm->reg_lock);
1369
1370 rec->needs_silencing = 0;
1371 }
1372}
1373
2cbdb686 1374static int snd_cmipci_playback_hw_free(struct snd_pcm_substream *substream)
1da177e4 1375{
2cbdb686 1376 struct cmipci *cm = snd_pcm_substream_chip(substream);
1da177e4
LT
1377 setup_spdif_playback(cm, substream, 0, 0);
1378 restore_mixer_state(cm);
c36fd8c3
CL
1379 snd_cmipci_silence_hack(cm, &cm->channel[0]);
1380 return snd_cmipci_hw_free(substream);
1381}
1382
1383static int snd_cmipci_playback2_hw_free(struct snd_pcm_substream *substream)
1384{
1385 struct cmipci *cm = snd_pcm_substream_chip(substream);
1386 snd_cmipci_silence_hack(cm, &cm->channel[1]);
1da177e4
LT
1387 return snd_cmipci_hw_free(substream);
1388}
1389
1390/* capture */
2cbdb686 1391static int snd_cmipci_capture_prepare(struct snd_pcm_substream *substream)
1da177e4 1392{
2cbdb686 1393 struct cmipci *cm = snd_pcm_substream_chip(substream);
1da177e4
LT
1394 return snd_cmipci_pcm_prepare(cm, &cm->channel[CM_CH_CAPT], substream);
1395}
1396
1397/* capture with spdif (via device #2) */
2cbdb686 1398static int snd_cmipci_capture_spdif_prepare(struct snd_pcm_substream *substream)
1da177e4 1399{
2cbdb686 1400 struct cmipci *cm = snd_pcm_substream_chip(substream);
1da177e4
LT
1401
1402 spin_lock_irq(&cm->reg_lock);
1403 snd_cmipci_set_bit(cm, CM_REG_FUNCTRL1, CM_CAPTURE_SPDF);
755c48ab
TB
1404 if (cm->can_96k) {
1405 if (substream->runtime->rate > 48000)
1406 snd_cmipci_set_bit(cm, CM_REG_CHFORMAT, CM_DBLSPDS);
1407 else
1408 snd_cmipci_clear_bit(cm, CM_REG_CHFORMAT, CM_DBLSPDS);
1409 }
b46be727
TB
1410 if (snd_pcm_format_width(substream->runtime->format) > 16)
1411 snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_SPD32SEL);
1412 else
1413 snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_SPD32SEL);
1414
1da177e4
LT
1415 spin_unlock_irq(&cm->reg_lock);
1416
1417 return snd_cmipci_pcm_prepare(cm, &cm->channel[CM_CH_CAPT], substream);
1418}
1419
2cbdb686 1420static int snd_cmipci_capture_spdif_hw_free(struct snd_pcm_substream *subs)
1da177e4 1421{
2cbdb686 1422 struct cmipci *cm = snd_pcm_substream_chip(subs);
1da177e4
LT
1423
1424 spin_lock_irq(&cm->reg_lock);
1425 snd_cmipci_clear_bit(cm, CM_REG_FUNCTRL1, CM_CAPTURE_SPDF);
b46be727 1426 snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_SPD32SEL);
1da177e4
LT
1427 spin_unlock_irq(&cm->reg_lock);
1428
1429 return snd_cmipci_hw_free(subs);
1430}
1431
1432
1433/*
1434 * interrupt handler
1435 */
7d12e780 1436static irqreturn_t snd_cmipci_interrupt(int irq, void *dev_id)
1da177e4 1437{
2cbdb686 1438 struct cmipci *cm = dev_id;
1da177e4
LT
1439 unsigned int status, mask = 0;
1440
1441 /* fastpath out, to ease interrupt sharing */
1442 status = snd_cmipci_read(cm, CM_REG_INT_STATUS);
1443 if (!(status & CM_INTR))
1444 return IRQ_NONE;
1445
1446 /* acknowledge interrupt */
1447 spin_lock(&cm->reg_lock);
1448 if (status & CM_CHINT0)
1449 mask |= CM_CH0_INT_EN;
1450 if (status & CM_CHINT1)
1451 mask |= CM_CH1_INT_EN;
1452 snd_cmipci_clear_bit(cm, CM_REG_INT_HLDCLR, mask);
1453 snd_cmipci_set_bit(cm, CM_REG_INT_HLDCLR, mask);
1454 spin_unlock(&cm->reg_lock);
1455
1456 if (cm->rmidi && (status & CM_UARTINT))
7d12e780 1457 snd_mpu401_uart_interrupt(irq, cm->rmidi->private_data);
1da177e4
LT
1458
1459 if (cm->pcm) {
1460 if ((status & CM_CHINT0) && cm->channel[0].running)
1461 snd_pcm_period_elapsed(cm->channel[0].substream);
1462 if ((status & CM_CHINT1) && cm->channel[1].running)
1463 snd_pcm_period_elapsed(cm->channel[1].substream);
1464 }
1465 return IRQ_HANDLED;
1466}
1467
1468/*
1469 * h/w infos
1470 */
1471
1472/* playback on channel A */
2cbdb686 1473static struct snd_pcm_hardware snd_cmipci_playback =
1da177e4
LT
1474{
1475 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1476 SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_PAUSE |
cb60e5f5 1477 SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID),
1da177e4
LT
1478 .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
1479 .rates = SNDRV_PCM_RATE_5512 | SNDRV_PCM_RATE_8000_48000,
1480 .rate_min = 5512,
1481 .rate_max = 48000,
1482 .channels_min = 1,
1483 .channels_max = 2,
1484 .buffer_bytes_max = (128*1024),
1485 .period_bytes_min = 64,
1486 .period_bytes_max = (128*1024),
1487 .periods_min = 2,
1488 .periods_max = 1024,
1489 .fifo_size = 0,
1490};
1491
1492/* capture on channel B */
2cbdb686 1493static struct snd_pcm_hardware snd_cmipci_capture =
1da177e4
LT
1494{
1495 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1496 SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_PAUSE |
cb60e5f5 1497 SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID),
1da177e4
LT
1498 .formats = SNDRV_PCM_FMTBIT_U8 | SNDRV_PCM_FMTBIT_S16_LE,
1499 .rates = SNDRV_PCM_RATE_5512 | SNDRV_PCM_RATE_8000_48000,
1500 .rate_min = 5512,
1501 .rate_max = 48000,
1502 .channels_min = 1,
1503 .channels_max = 2,
1504 .buffer_bytes_max = (128*1024),
1505 .period_bytes_min = 64,
1506 .period_bytes_max = (128*1024),
1507 .periods_min = 2,
1508 .periods_max = 1024,
1509 .fifo_size = 0,
1510};
1511
1512/* playback on channel B - stereo 16bit only? */
2cbdb686 1513static struct snd_pcm_hardware snd_cmipci_playback2 =
1da177e4
LT
1514{
1515 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1516 SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_PAUSE |
cb60e5f5 1517 SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID),
1da177e4
LT
1518 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1519 .rates = SNDRV_PCM_RATE_5512 | SNDRV_PCM_RATE_8000_48000,
1520 .rate_min = 5512,
1521 .rate_max = 48000,
1522 .channels_min = 2,
1523 .channels_max = 2,
1524 .buffer_bytes_max = (128*1024),
1525 .period_bytes_min = 64,
1526 .period_bytes_max = (128*1024),
1527 .periods_min = 2,
1528 .periods_max = 1024,
1529 .fifo_size = 0,
1530};
1531
1532/* spdif playback on channel A */
2cbdb686 1533static struct snd_pcm_hardware snd_cmipci_playback_spdif =
1da177e4
LT
1534{
1535 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1536 SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_PAUSE |
cb60e5f5 1537 SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID),
1da177e4
LT
1538 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1539 .rates = SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000,
1540 .rate_min = 44100,
1541 .rate_max = 48000,
1542 .channels_min = 2,
1543 .channels_max = 2,
1544 .buffer_bytes_max = (128*1024),
1545 .period_bytes_min = 64,
1546 .period_bytes_max = (128*1024),
1547 .periods_min = 2,
1548 .periods_max = 1024,
1549 .fifo_size = 0,
1550};
1551
1552/* spdif playback on channel A (32bit, IEC958 subframes) */
2cbdb686 1553static struct snd_pcm_hardware snd_cmipci_playback_iec958_subframe =
1da177e4
LT
1554{
1555 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1556 SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_PAUSE |
cb60e5f5 1557 SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID),
1da177e4
LT
1558 .formats = SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE,
1559 .rates = SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000,
1560 .rate_min = 44100,
1561 .rate_max = 48000,
1562 .channels_min = 2,
1563 .channels_max = 2,
1564 .buffer_bytes_max = (128*1024),
1565 .period_bytes_min = 64,
1566 .period_bytes_max = (128*1024),
1567 .periods_min = 2,
1568 .periods_max = 1024,
1569 .fifo_size = 0,
1570};
1571
1572/* spdif capture on channel B */
2cbdb686 1573static struct snd_pcm_hardware snd_cmipci_capture_spdif =
1da177e4
LT
1574{
1575 .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
1576 SNDRV_PCM_INFO_BLOCK_TRANSFER | SNDRV_PCM_INFO_PAUSE |
cb60e5f5 1577 SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID),
b46be727
TB
1578 .formats = SNDRV_PCM_FMTBIT_S16_LE |
1579 SNDRV_PCM_FMTBIT_IEC958_SUBFRAME_LE,
1da177e4
LT
1580 .rates = SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000,
1581 .rate_min = 44100,
1582 .rate_max = 48000,
1583 .channels_min = 2,
1584 .channels_max = 2,
1585 .buffer_bytes_max = (128*1024),
1586 .period_bytes_min = 64,
1587 .period_bytes_max = (128*1024),
1588 .periods_min = 2,
1589 .periods_max = 1024,
1590 .fifo_size = 0,
1591};
1592
755c48ab
TB
1593static unsigned int rate_constraints[] = { 5512, 8000, 11025, 16000, 22050,
1594 32000, 44100, 48000, 88200, 96000, 128000 };
1595static struct snd_pcm_hw_constraint_list hw_constraints_rates = {
1596 .count = ARRAY_SIZE(rate_constraints),
1597 .list = rate_constraints,
1598 .mask = 0,
1599};
1600
1da177e4
LT
1601/*
1602 * check device open/close
1603 */
2cbdb686 1604static int open_device_check(struct cmipci *cm, int mode, struct snd_pcm_substream *subs)
1da177e4
LT
1605{
1606 int ch = mode & CM_OPEN_CH_MASK;
1607
1608 /* FIXME: a file should wait until the device becomes free
1609 * when it's opened on blocking mode. however, since the current
1610 * pcm framework doesn't pass file pointer before actually opened,
1611 * we can't know whether blocking mode or not in open callback..
1612 */
62932df8 1613 mutex_lock(&cm->open_mutex);
1da177e4 1614 if (cm->opened[ch]) {
62932df8 1615 mutex_unlock(&cm->open_mutex);
1da177e4
LT
1616 return -EBUSY;
1617 }
1618 cm->opened[ch] = mode;
1619 cm->channel[ch].substream = subs;
1620 if (! (mode & CM_OPEN_DAC)) {
1621 /* disable dual DAC mode */
1622 cm->channel[ch].is_dac = 0;
1623 spin_lock_irq(&cm->reg_lock);
1624 snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_ENDBDAC);
1625 spin_unlock_irq(&cm->reg_lock);
1626 }
62932df8 1627 mutex_unlock(&cm->open_mutex);
1da177e4
LT
1628 return 0;
1629}
1630
2cbdb686 1631static void close_device_check(struct cmipci *cm, int mode)
1da177e4
LT
1632{
1633 int ch = mode & CM_OPEN_CH_MASK;
1634
62932df8 1635 mutex_lock(&cm->open_mutex);
1da177e4
LT
1636 if (cm->opened[ch] == mode) {
1637 if (cm->channel[ch].substream) {
1638 snd_cmipci_ch_reset(cm, ch);
1639 cm->channel[ch].running = 0;
1640 cm->channel[ch].substream = NULL;
1641 }
1642 cm->opened[ch] = 0;
1643 if (! cm->channel[ch].is_dac) {
1644 /* enable dual DAC mode again */
1645 cm->channel[ch].is_dac = 1;
1646 spin_lock_irq(&cm->reg_lock);
1647 snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_ENDBDAC);
1648 spin_unlock_irq(&cm->reg_lock);
1649 }
1650 }
62932df8 1651 mutex_unlock(&cm->open_mutex);
1da177e4
LT
1652}
1653
1654/*
1655 */
1656
2cbdb686 1657static int snd_cmipci_playback_open(struct snd_pcm_substream *substream)
1da177e4 1658{
2cbdb686
TI
1659 struct cmipci *cm = snd_pcm_substream_chip(substream);
1660 struct snd_pcm_runtime *runtime = substream->runtime;
1da177e4
LT
1661 int err;
1662
1663 if ((err = open_device_check(cm, CM_OPEN_PLAYBACK, substream)) < 0)
1664 return err;
1665 runtime->hw = snd_cmipci_playback;
8992e18d
CL
1666 if (cm->chip_version == 68) {
1667 runtime->hw.rates |= SNDRV_PCM_RATE_88200 |
1668 SNDRV_PCM_RATE_96000;
1669 runtime->hw.rate_max = 96000;
755c48ab
TB
1670 } else if (cm->chip_version == 55) {
1671 err = snd_pcm_hw_constraint_list(runtime, 0,
1672 SNDRV_PCM_HW_PARAM_RATE, &hw_constraints_rates);
1673 if (err < 0)
1674 return err;
1675 runtime->hw.rates |= SNDRV_PCM_RATE_KNOT;
1676 runtime->hw.rate_max = 128000;
8992e18d 1677 }
1da177e4
LT
1678 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_SIZE, 0, 0x10000);
1679 cm->dig_pcm_status = cm->dig_status;
1680 return 0;
1681}
1682
2cbdb686 1683static int snd_cmipci_capture_open(struct snd_pcm_substream *substream)
1da177e4 1684{
2cbdb686
TI
1685 struct cmipci *cm = snd_pcm_substream_chip(substream);
1686 struct snd_pcm_runtime *runtime = substream->runtime;
1da177e4
LT
1687 int err;
1688
1689 if ((err = open_device_check(cm, CM_OPEN_CAPTURE, substream)) < 0)
1690 return err;
1691 runtime->hw = snd_cmipci_capture;
1692 if (cm->chip_version == 68) { // 8768 only supports 44k/48k recording
1693 runtime->hw.rate_min = 41000;
1694 runtime->hw.rates = SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000;
755c48ab
TB
1695 } else if (cm->chip_version == 55) {
1696 err = snd_pcm_hw_constraint_list(runtime, 0,
1697 SNDRV_PCM_HW_PARAM_RATE, &hw_constraints_rates);
1698 if (err < 0)
1699 return err;
1700 runtime->hw.rates |= SNDRV_PCM_RATE_KNOT;
1701 runtime->hw.rate_max = 128000;
1da177e4
LT
1702 }
1703 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_SIZE, 0, 0x10000);
1704 return 0;
1705}
1706
2cbdb686 1707static int snd_cmipci_playback2_open(struct snd_pcm_substream *substream)
1da177e4 1708{
2cbdb686
TI
1709 struct cmipci *cm = snd_pcm_substream_chip(substream);
1710 struct snd_pcm_runtime *runtime = substream->runtime;
1da177e4
LT
1711 int err;
1712
1713 if ((err = open_device_check(cm, CM_OPEN_PLAYBACK2, substream)) < 0) /* use channel B */
1714 return err;
1715 runtime->hw = snd_cmipci_playback2;
62932df8 1716 mutex_lock(&cm->open_mutex);
1da177e4
LT
1717 if (! cm->opened[CM_CH_PLAY]) {
1718 if (cm->can_multi_ch) {
1719 runtime->hw.channels_max = cm->max_channels;
1720 if (cm->max_channels == 4)
1721 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS, &hw_constraints_channels_4);
1722 else if (cm->max_channels == 6)
1723 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS, &hw_constraints_channels_6);
1724 else if (cm->max_channels == 8)
1725 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS, &hw_constraints_channels_8);
1726 }
1da177e4 1727 }
62932df8 1728 mutex_unlock(&cm->open_mutex);
22a22f5a
CL
1729 if (cm->chip_version == 68) {
1730 runtime->hw.rates |= SNDRV_PCM_RATE_88200 |
1731 SNDRV_PCM_RATE_96000;
1732 runtime->hw.rate_max = 96000;
755c48ab
TB
1733 } else if (cm->chip_version == 55) {
1734 err = snd_pcm_hw_constraint_list(runtime, 0,
1735 SNDRV_PCM_HW_PARAM_RATE, &hw_constraints_rates);
1736 if (err < 0)
1737 return err;
1738 runtime->hw.rates |= SNDRV_PCM_RATE_KNOT;
1739 runtime->hw.rate_max = 128000;
22a22f5a
CL
1740 }
1741 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_SIZE, 0, 0x10000);
1da177e4
LT
1742 return 0;
1743}
1744
2cbdb686 1745static int snd_cmipci_playback_spdif_open(struct snd_pcm_substream *substream)
1da177e4 1746{
2cbdb686
TI
1747 struct cmipci *cm = snd_pcm_substream_chip(substream);
1748 struct snd_pcm_runtime *runtime = substream->runtime;
1da177e4
LT
1749 int err;
1750
1751 if ((err = open_device_check(cm, CM_OPEN_SPDIF_PLAYBACK, substream)) < 0) /* use channel A */
1752 return err;
1753 if (cm->can_ac3_hw) {
1754 runtime->hw = snd_cmipci_playback_spdif;
57bd68b8 1755 if (cm->chip_version >= 37) {
1da177e4 1756 runtime->hw.formats |= SNDRV_PCM_FMTBIT_S32_LE;
57bd68b8
CL
1757 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
1758 }
755c48ab 1759 if (cm->can_96k) {
8992e18d
CL
1760 runtime->hw.rates |= SNDRV_PCM_RATE_88200 |
1761 SNDRV_PCM_RATE_96000;
1762 runtime->hw.rate_max = 96000;
1763 }
1da177e4
LT
1764 } else {
1765 runtime->hw = snd_cmipci_playback_iec958_subframe;
1766 }
1767 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_SIZE, 0, 0x40000);
1768 cm->dig_pcm_status = cm->dig_status;
1769 return 0;
1770}
1771
2cbdb686 1772static int snd_cmipci_capture_spdif_open(struct snd_pcm_substream *substream)
1da177e4 1773{
2cbdb686
TI
1774 struct cmipci *cm = snd_pcm_substream_chip(substream);
1775 struct snd_pcm_runtime *runtime = substream->runtime;
1da177e4
LT
1776 int err;
1777
1778 if ((err = open_device_check(cm, CM_OPEN_SPDIF_CAPTURE, substream)) < 0) /* use channel B */
1779 return err;
1780 runtime->hw = snd_cmipci_capture_spdif;
755c48ab
TB
1781 if (cm->can_96k && !(cm->chip_version == 68)) {
1782 runtime->hw.rates |= SNDRV_PCM_RATE_88200 |
1783 SNDRV_PCM_RATE_96000;
1784 runtime->hw.rate_max = 96000;
1785 }
1da177e4
LT
1786 snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_SIZE, 0, 0x40000);
1787 return 0;
1788}
1789
1790
1791/*
1792 */
1793
2cbdb686 1794static int snd_cmipci_playback_close(struct snd_pcm_substream *substream)
1da177e4 1795{
2cbdb686 1796 struct cmipci *cm = snd_pcm_substream_chip(substream);
1da177e4
LT
1797 close_device_check(cm, CM_OPEN_PLAYBACK);
1798 return 0;
1799}
1800
2cbdb686 1801static int snd_cmipci_capture_close(struct snd_pcm_substream *substream)
1da177e4 1802{
2cbdb686 1803 struct cmipci *cm = snd_pcm_substream_chip(substream);
1da177e4
LT
1804 close_device_check(cm, CM_OPEN_CAPTURE);
1805 return 0;
1806}
1807
2cbdb686 1808static int snd_cmipci_playback2_close(struct snd_pcm_substream *substream)
1da177e4 1809{
2cbdb686 1810 struct cmipci *cm = snd_pcm_substream_chip(substream);
1da177e4
LT
1811 close_device_check(cm, CM_OPEN_PLAYBACK2);
1812 close_device_check(cm, CM_OPEN_PLAYBACK_MULTI);
1813 return 0;
1814}
1815
2cbdb686 1816static int snd_cmipci_playback_spdif_close(struct snd_pcm_substream *substream)
1da177e4 1817{
2cbdb686 1818 struct cmipci *cm = snd_pcm_substream_chip(substream);
1da177e4
LT
1819 close_device_check(cm, CM_OPEN_SPDIF_PLAYBACK);
1820 return 0;
1821}
1822
2cbdb686 1823static int snd_cmipci_capture_spdif_close(struct snd_pcm_substream *substream)
1da177e4 1824{
2cbdb686 1825 struct cmipci *cm = snd_pcm_substream_chip(substream);
1da177e4
LT
1826 close_device_check(cm, CM_OPEN_SPDIF_CAPTURE);
1827 return 0;
1828}
1829
1830
1831/*
1832 */
1833
2cbdb686 1834static struct snd_pcm_ops snd_cmipci_playback_ops = {
1da177e4
LT
1835 .open = snd_cmipci_playback_open,
1836 .close = snd_cmipci_playback_close,
1837 .ioctl = snd_pcm_lib_ioctl,
1838 .hw_params = snd_cmipci_hw_params,
1839 .hw_free = snd_cmipci_playback_hw_free,
1840 .prepare = snd_cmipci_playback_prepare,
1841 .trigger = snd_cmipci_playback_trigger,
1842 .pointer = snd_cmipci_playback_pointer,
1843};
1844
2cbdb686 1845static struct snd_pcm_ops snd_cmipci_capture_ops = {
1da177e4
LT
1846 .open = snd_cmipci_capture_open,
1847 .close = snd_cmipci_capture_close,
1848 .ioctl = snd_pcm_lib_ioctl,
1849 .hw_params = snd_cmipci_hw_params,
1850 .hw_free = snd_cmipci_hw_free,
1851 .prepare = snd_cmipci_capture_prepare,
1852 .trigger = snd_cmipci_capture_trigger,
1853 .pointer = snd_cmipci_capture_pointer,
1854};
1855
2cbdb686 1856static struct snd_pcm_ops snd_cmipci_playback2_ops = {
1da177e4
LT
1857 .open = snd_cmipci_playback2_open,
1858 .close = snd_cmipci_playback2_close,
1859 .ioctl = snd_pcm_lib_ioctl,
1860 .hw_params = snd_cmipci_playback2_hw_params,
c36fd8c3 1861 .hw_free = snd_cmipci_playback2_hw_free,
1da177e4
LT
1862 .prepare = snd_cmipci_capture_prepare, /* channel B */
1863 .trigger = snd_cmipci_capture_trigger, /* channel B */
1864 .pointer = snd_cmipci_capture_pointer, /* channel B */
1865};
1866
2cbdb686 1867static struct snd_pcm_ops snd_cmipci_playback_spdif_ops = {
1da177e4
LT
1868 .open = snd_cmipci_playback_spdif_open,
1869 .close = snd_cmipci_playback_spdif_close,
1870 .ioctl = snd_pcm_lib_ioctl,
1871 .hw_params = snd_cmipci_hw_params,
1872 .hw_free = snd_cmipci_playback_hw_free,
1873 .prepare = snd_cmipci_playback_spdif_prepare, /* set up rate */
1874 .trigger = snd_cmipci_playback_trigger,
1875 .pointer = snd_cmipci_playback_pointer,
1876};
1877
2cbdb686 1878static struct snd_pcm_ops snd_cmipci_capture_spdif_ops = {
1da177e4
LT
1879 .open = snd_cmipci_capture_spdif_open,
1880 .close = snd_cmipci_capture_spdif_close,
1881 .ioctl = snd_pcm_lib_ioctl,
1882 .hw_params = snd_cmipci_hw_params,
1883 .hw_free = snd_cmipci_capture_spdif_hw_free,
1884 .prepare = snd_cmipci_capture_spdif_prepare,
1885 .trigger = snd_cmipci_capture_trigger,
1886 .pointer = snd_cmipci_capture_pointer,
1887};
1888
1889
1890/*
1891 */
1892
2cbdb686 1893static int __devinit snd_cmipci_pcm_new(struct cmipci *cm, int device)
1da177e4 1894{
2cbdb686 1895 struct snd_pcm *pcm;
1da177e4
LT
1896 int err;
1897
1898 err = snd_pcm_new(cm->card, cm->card->driver, device, 1, 1, &pcm);
1899 if (err < 0)
1900 return err;
1901
1902 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_cmipci_playback_ops);
1903 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_cmipci_capture_ops);
1904
1905 pcm->private_data = cm;
1da177e4
LT
1906 pcm->info_flags = 0;
1907 strcpy(pcm->name, "C-Media PCI DAC/ADC");
1908 cm->pcm = pcm;
1909
1910 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1911 snd_dma_pci_data(cm->pci), 64*1024, 128*1024);
1912
1913 return 0;
1914}
1915
2cbdb686 1916static int __devinit snd_cmipci_pcm2_new(struct cmipci *cm, int device)
1da177e4 1917{
2cbdb686 1918 struct snd_pcm *pcm;
1da177e4
LT
1919 int err;
1920
1921 err = snd_pcm_new(cm->card, cm->card->driver, device, 1, 0, &pcm);
1922 if (err < 0)
1923 return err;
1924
1925 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_cmipci_playback2_ops);
1926
1927 pcm->private_data = cm;
1da177e4
LT
1928 pcm->info_flags = 0;
1929 strcpy(pcm->name, "C-Media PCI 2nd DAC");
1930 cm->pcm2 = pcm;
1931
1932 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1933 snd_dma_pci_data(cm->pci), 64*1024, 128*1024);
1934
1935 return 0;
1936}
1937
2cbdb686 1938static int __devinit snd_cmipci_pcm_spdif_new(struct cmipci *cm, int device)
1da177e4 1939{
2cbdb686 1940 struct snd_pcm *pcm;
1da177e4
LT
1941 int err;
1942
1943 err = snd_pcm_new(cm->card, cm->card->driver, device, 1, 1, &pcm);
1944 if (err < 0)
1945 return err;
1946
1947 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_cmipci_playback_spdif_ops);
1948 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_cmipci_capture_spdif_ops);
1949
1950 pcm->private_data = cm;
1da177e4
LT
1951 pcm->info_flags = 0;
1952 strcpy(pcm->name, "C-Media PCI IEC958");
1953 cm->pcm_spdif = pcm;
1954
1955 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
1956 snd_dma_pci_data(cm->pci), 64*1024, 128*1024);
1957
1958 return 0;
1959}
1960
1961/*
1962 * mixer interface:
1963 * - CM8338/8738 has a compatible mixer interface with SB16, but
1964 * lack of some elements like tone control, i/o gain and AGC.
1965 * - Access to native registers:
1966 * - A 3D switch
1967 * - Output mute switches
1968 */
1969
2cbdb686 1970static void snd_cmipci_mixer_write(struct cmipci *s, unsigned char idx, unsigned char data)
1da177e4
LT
1971{
1972 outb(idx, s->iobase + CM_REG_SB16_ADDR);
1973 outb(data, s->iobase + CM_REG_SB16_DATA);
1974}
1975
2cbdb686 1976static unsigned char snd_cmipci_mixer_read(struct cmipci *s, unsigned char idx)
1da177e4
LT
1977{
1978 unsigned char v;
1979
1980 outb(idx, s->iobase + CM_REG_SB16_ADDR);
1981 v = inb(s->iobase + CM_REG_SB16_DATA);
1982 return v;
1983}
1984
1985/*
1986 * general mixer element
1987 */
2cbdb686 1988struct cmipci_sb_reg {
1da177e4
LT
1989 unsigned int left_reg, right_reg;
1990 unsigned int left_shift, right_shift;
1991 unsigned int mask;
1992 unsigned int invert: 1;
1993 unsigned int stereo: 1;
2cbdb686 1994};
1da177e4
LT
1995
1996#define COMPOSE_SB_REG(lreg,rreg,lshift,rshift,mask,invert,stereo) \
1997 ((lreg) | ((rreg) << 8) | (lshift << 16) | (rshift << 19) | (mask << 24) | (invert << 22) | (stereo << 23))
1998
1999#define CMIPCI_DOUBLE(xname, left_reg, right_reg, left_shift, right_shift, mask, invert, stereo) \
2000{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
2001 .info = snd_cmipci_info_volume, \
2002 .get = snd_cmipci_get_volume, .put = snd_cmipci_put_volume, \
2003 .private_value = COMPOSE_SB_REG(left_reg, right_reg, left_shift, right_shift, mask, invert, stereo), \
2004}
2005
2006#define CMIPCI_SB_VOL_STEREO(xname,reg,shift,mask) CMIPCI_DOUBLE(xname, reg, reg+1, shift, shift, mask, 0, 1)
2007#define CMIPCI_SB_VOL_MONO(xname,reg,shift,mask) CMIPCI_DOUBLE(xname, reg, reg, shift, shift, mask, 0, 0)
2008#define CMIPCI_SB_SW_STEREO(xname,lshift,rshift) CMIPCI_DOUBLE(xname, SB_DSP4_OUTPUT_SW, SB_DSP4_OUTPUT_SW, lshift, rshift, 1, 0, 1)
2009#define CMIPCI_SB_SW_MONO(xname,shift) CMIPCI_DOUBLE(xname, SB_DSP4_OUTPUT_SW, SB_DSP4_OUTPUT_SW, shift, shift, 1, 0, 0)
2010
2cbdb686 2011static void cmipci_sb_reg_decode(struct cmipci_sb_reg *r, unsigned long val)
1da177e4
LT
2012{
2013 r->left_reg = val & 0xff;
2014 r->right_reg = (val >> 8) & 0xff;
2015 r->left_shift = (val >> 16) & 0x07;
2016 r->right_shift = (val >> 19) & 0x07;
2017 r->invert = (val >> 22) & 1;
2018 r->stereo = (val >> 23) & 1;
2019 r->mask = (val >> 24) & 0xff;
2020}
2021
2cbdb686
TI
2022static int snd_cmipci_info_volume(struct snd_kcontrol *kcontrol,
2023 struct snd_ctl_elem_info *uinfo)
1da177e4 2024{
2cbdb686 2025 struct cmipci_sb_reg reg;
1da177e4
LT
2026
2027 cmipci_sb_reg_decode(&reg, kcontrol->private_value);
2028 uinfo->type = reg.mask == 1 ? SNDRV_CTL_ELEM_TYPE_BOOLEAN : SNDRV_CTL_ELEM_TYPE_INTEGER;
2029 uinfo->count = reg.stereo + 1;
2030 uinfo->value.integer.min = 0;
2031 uinfo->value.integer.max = reg.mask;
2032 return 0;
2033}
2034
2cbdb686
TI
2035static int snd_cmipci_get_volume(struct snd_kcontrol *kcontrol,
2036 struct snd_ctl_elem_value *ucontrol)
1da177e4 2037{
2cbdb686
TI
2038 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
2039 struct cmipci_sb_reg reg;
1da177e4
LT
2040 int val;
2041
2042 cmipci_sb_reg_decode(&reg, kcontrol->private_value);
2043 spin_lock_irq(&cm->reg_lock);
2044 val = (snd_cmipci_mixer_read(cm, reg.left_reg) >> reg.left_shift) & reg.mask;
2045 if (reg.invert)
2046 val = reg.mask - val;
2047 ucontrol->value.integer.value[0] = val;
2048 if (reg.stereo) {
2049 val = (snd_cmipci_mixer_read(cm, reg.right_reg) >> reg.right_shift) & reg.mask;
2050 if (reg.invert)
2051 val = reg.mask - val;
2052 ucontrol->value.integer.value[1] = val;
2053 }
2054 spin_unlock_irq(&cm->reg_lock);
2055 return 0;
2056}
2057
2cbdb686
TI
2058static int snd_cmipci_put_volume(struct snd_kcontrol *kcontrol,
2059 struct snd_ctl_elem_value *ucontrol)
1da177e4 2060{
2cbdb686
TI
2061 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
2062 struct cmipci_sb_reg reg;
1da177e4
LT
2063 int change;
2064 int left, right, oleft, oright;
2065
2066 cmipci_sb_reg_decode(&reg, kcontrol->private_value);
2067 left = ucontrol->value.integer.value[0] & reg.mask;
2068 if (reg.invert)
2069 left = reg.mask - left;
2070 left <<= reg.left_shift;
2071 if (reg.stereo) {
2072 right = ucontrol->value.integer.value[1] & reg.mask;
2073 if (reg.invert)
2074 right = reg.mask - right;
2075 right <<= reg.right_shift;
2076 } else
2077 right = 0;
2078 spin_lock_irq(&cm->reg_lock);
2079 oleft = snd_cmipci_mixer_read(cm, reg.left_reg);
2080 left |= oleft & ~(reg.mask << reg.left_shift);
2081 change = left != oleft;
2082 if (reg.stereo) {
2083 if (reg.left_reg != reg.right_reg) {
2084 snd_cmipci_mixer_write(cm, reg.left_reg, left);
2085 oright = snd_cmipci_mixer_read(cm, reg.right_reg);
2086 } else
2087 oright = left;
2088 right |= oright & ~(reg.mask << reg.right_shift);
2089 change |= right != oright;
2090 snd_cmipci_mixer_write(cm, reg.right_reg, right);
2091 } else
2092 snd_cmipci_mixer_write(cm, reg.left_reg, left);
2093 spin_unlock_irq(&cm->reg_lock);
2094 return change;
2095}
2096
2097/*
2098 * input route (left,right) -> (left,right)
2099 */
2100#define CMIPCI_SB_INPUT_SW(xname, left_shift, right_shift) \
2101{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
2102 .info = snd_cmipci_info_input_sw, \
2103 .get = snd_cmipci_get_input_sw, .put = snd_cmipci_put_input_sw, \
2104 .private_value = COMPOSE_SB_REG(SB_DSP4_INPUT_LEFT, SB_DSP4_INPUT_RIGHT, left_shift, right_shift, 1, 0, 1), \
2105}
2106
2cbdb686
TI
2107static int snd_cmipci_info_input_sw(struct snd_kcontrol *kcontrol,
2108 struct snd_ctl_elem_info *uinfo)
1da177e4
LT
2109{
2110 uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
2111 uinfo->count = 4;
2112 uinfo->value.integer.min = 0;
2113 uinfo->value.integer.max = 1;
2114 return 0;
2115}
2116
2cbdb686
TI
2117static int snd_cmipci_get_input_sw(struct snd_kcontrol *kcontrol,
2118 struct snd_ctl_elem_value *ucontrol)
1da177e4 2119{
2cbdb686
TI
2120 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
2121 struct cmipci_sb_reg reg;
1da177e4
LT
2122 int val1, val2;
2123
2124 cmipci_sb_reg_decode(&reg, kcontrol->private_value);
2125 spin_lock_irq(&cm->reg_lock);
2126 val1 = snd_cmipci_mixer_read(cm, reg.left_reg);
2127 val2 = snd_cmipci_mixer_read(cm, reg.right_reg);
2128 spin_unlock_irq(&cm->reg_lock);
2129 ucontrol->value.integer.value[0] = (val1 >> reg.left_shift) & 1;
2130 ucontrol->value.integer.value[1] = (val2 >> reg.left_shift) & 1;
2131 ucontrol->value.integer.value[2] = (val1 >> reg.right_shift) & 1;
2132 ucontrol->value.integer.value[3] = (val2 >> reg.right_shift) & 1;
2133 return 0;
2134}
2135
2cbdb686
TI
2136static int snd_cmipci_put_input_sw(struct snd_kcontrol *kcontrol,
2137 struct snd_ctl_elem_value *ucontrol)
1da177e4 2138{
2cbdb686
TI
2139 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
2140 struct cmipci_sb_reg reg;
1da177e4
LT
2141 int change;
2142 int val1, val2, oval1, oval2;
2143
2144 cmipci_sb_reg_decode(&reg, kcontrol->private_value);
2145 spin_lock_irq(&cm->reg_lock);
2146 oval1 = snd_cmipci_mixer_read(cm, reg.left_reg);
2147 oval2 = snd_cmipci_mixer_read(cm, reg.right_reg);
2148 val1 = oval1 & ~((1 << reg.left_shift) | (1 << reg.right_shift));
2149 val2 = oval2 & ~((1 << reg.left_shift) | (1 << reg.right_shift));
2150 val1 |= (ucontrol->value.integer.value[0] & 1) << reg.left_shift;
2151 val2 |= (ucontrol->value.integer.value[1] & 1) << reg.left_shift;
2152 val1 |= (ucontrol->value.integer.value[2] & 1) << reg.right_shift;
2153 val2 |= (ucontrol->value.integer.value[3] & 1) << reg.right_shift;
2154 change = val1 != oval1 || val2 != oval2;
2155 snd_cmipci_mixer_write(cm, reg.left_reg, val1);
2156 snd_cmipci_mixer_write(cm, reg.right_reg, val2);
2157 spin_unlock_irq(&cm->reg_lock);
2158 return change;
2159}
2160
2161/*
2162 * native mixer switches/volumes
2163 */
2164
2165#define CMIPCI_MIXER_SW_STEREO(xname, reg, lshift, rshift, invert) \
2166{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
2167 .info = snd_cmipci_info_native_mixer, \
2168 .get = snd_cmipci_get_native_mixer, .put = snd_cmipci_put_native_mixer, \
2169 .private_value = COMPOSE_SB_REG(reg, reg, lshift, rshift, 1, invert, 1), \
2170}
2171
2172#define CMIPCI_MIXER_SW_MONO(xname, reg, shift, invert) \
2173{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
2174 .info = snd_cmipci_info_native_mixer, \
2175 .get = snd_cmipci_get_native_mixer, .put = snd_cmipci_put_native_mixer, \
2176 .private_value = COMPOSE_SB_REG(reg, reg, shift, shift, 1, invert, 0), \
2177}
2178
2179#define CMIPCI_MIXER_VOL_STEREO(xname, reg, lshift, rshift, mask) \
2180{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
2181 .info = snd_cmipci_info_native_mixer, \
2182 .get = snd_cmipci_get_native_mixer, .put = snd_cmipci_put_native_mixer, \
2183 .private_value = COMPOSE_SB_REG(reg, reg, lshift, rshift, mask, 0, 1), \
2184}
2185
2186#define CMIPCI_MIXER_VOL_MONO(xname, reg, shift, mask) \
2187{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
2188 .info = snd_cmipci_info_native_mixer, \
2189 .get = snd_cmipci_get_native_mixer, .put = snd_cmipci_put_native_mixer, \
2190 .private_value = COMPOSE_SB_REG(reg, reg, shift, shift, mask, 0, 0), \
2191}
2192
2cbdb686
TI
2193static int snd_cmipci_info_native_mixer(struct snd_kcontrol *kcontrol,
2194 struct snd_ctl_elem_info *uinfo)
1da177e4 2195{
2cbdb686 2196 struct cmipci_sb_reg reg;
1da177e4
LT
2197
2198 cmipci_sb_reg_decode(&reg, kcontrol->private_value);
2199 uinfo->type = reg.mask == 1 ? SNDRV_CTL_ELEM_TYPE_BOOLEAN : SNDRV_CTL_ELEM_TYPE_INTEGER;
2200 uinfo->count = reg.stereo + 1;
2201 uinfo->value.integer.min = 0;
2202 uinfo->value.integer.max = reg.mask;
2203 return 0;
2204
2205}
2206
2cbdb686
TI
2207static int snd_cmipci_get_native_mixer(struct snd_kcontrol *kcontrol,
2208 struct snd_ctl_elem_value *ucontrol)
1da177e4 2209{
2cbdb686
TI
2210 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
2211 struct cmipci_sb_reg reg;
1da177e4
LT
2212 unsigned char oreg, val;
2213
2214 cmipci_sb_reg_decode(&reg, kcontrol->private_value);
2215 spin_lock_irq(&cm->reg_lock);
2216 oreg = inb(cm->iobase + reg.left_reg);
2217 val = (oreg >> reg.left_shift) & reg.mask;
2218 if (reg.invert)
2219 val = reg.mask - val;
2220 ucontrol->value.integer.value[0] = val;
2221 if (reg.stereo) {
2222 val = (oreg >> reg.right_shift) & reg.mask;
2223 if (reg.invert)
2224 val = reg.mask - val;
2225 ucontrol->value.integer.value[1] = val;
2226 }
2227 spin_unlock_irq(&cm->reg_lock);
2228 return 0;
2229}
2230
2cbdb686
TI
2231static int snd_cmipci_put_native_mixer(struct snd_kcontrol *kcontrol,
2232 struct snd_ctl_elem_value *ucontrol)
1da177e4 2233{
2cbdb686
TI
2234 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
2235 struct cmipci_sb_reg reg;
1da177e4
LT
2236 unsigned char oreg, nreg, val;
2237
2238 cmipci_sb_reg_decode(&reg, kcontrol->private_value);
2239 spin_lock_irq(&cm->reg_lock);
2240 oreg = inb(cm->iobase + reg.left_reg);
2241 val = ucontrol->value.integer.value[0] & reg.mask;
2242 if (reg.invert)
2243 val = reg.mask - val;
2244 nreg = oreg & ~(reg.mask << reg.left_shift);
2245 nreg |= (val << reg.left_shift);
2246 if (reg.stereo) {
2247 val = ucontrol->value.integer.value[1] & reg.mask;
2248 if (reg.invert)
2249 val = reg.mask - val;
2250 nreg &= ~(reg.mask << reg.right_shift);
2251 nreg |= (val << reg.right_shift);
2252 }
2253 outb(nreg, cm->iobase + reg.left_reg);
2254 spin_unlock_irq(&cm->reg_lock);
2255 return (nreg != oreg);
2256}
2257
2258/*
2259 * special case - check mixer sensitivity
2260 */
2cbdb686
TI
2261static int snd_cmipci_get_native_mixer_sensitive(struct snd_kcontrol *kcontrol,
2262 struct snd_ctl_elem_value *ucontrol)
1da177e4 2263{
2cbdb686 2264 //struct cmipci *cm = snd_kcontrol_chip(kcontrol);
1da177e4
LT
2265 return snd_cmipci_get_native_mixer(kcontrol, ucontrol);
2266}
2267
2cbdb686
TI
2268static int snd_cmipci_put_native_mixer_sensitive(struct snd_kcontrol *kcontrol,
2269 struct snd_ctl_elem_value *ucontrol)
1da177e4 2270{
2cbdb686 2271 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
1da177e4
LT
2272 if (cm->mixer_insensitive) {
2273 /* ignored */
2274 return 0;
2275 }
2276 return snd_cmipci_put_native_mixer(kcontrol, ucontrol);
2277}
2278
2279
2cbdb686 2280static struct snd_kcontrol_new snd_cmipci_mixers[] __devinitdata = {
1da177e4
LT
2281 CMIPCI_SB_VOL_STEREO("Master Playback Volume", SB_DSP4_MASTER_DEV, 3, 31),
2282 CMIPCI_MIXER_SW_MONO("3D Control - Switch", CM_REG_MIXER1, CM_X3DEN_SHIFT, 0),
2283 CMIPCI_SB_VOL_STEREO("PCM Playback Volume", SB_DSP4_PCM_DEV, 3, 31),
2284 //CMIPCI_MIXER_SW_MONO("PCM Playback Switch", CM_REG_MIXER1, CM_WSMUTE_SHIFT, 1),
2285 { /* switch with sensitivity */
2286 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
2287 .name = "PCM Playback Switch",
2288 .info = snd_cmipci_info_native_mixer,
2289 .get = snd_cmipci_get_native_mixer_sensitive,
2290 .put = snd_cmipci_put_native_mixer_sensitive,
2291 .private_value = COMPOSE_SB_REG(CM_REG_MIXER1, CM_REG_MIXER1, CM_WSMUTE_SHIFT, CM_WSMUTE_SHIFT, 1, 1, 0),
2292 },
2293 CMIPCI_MIXER_SW_STEREO("PCM Capture Switch", CM_REG_MIXER1, CM_WAVEINL_SHIFT, CM_WAVEINR_SHIFT, 0),
2294 CMIPCI_SB_VOL_STEREO("Synth Playback Volume", SB_DSP4_SYNTH_DEV, 3, 31),
2295 CMIPCI_MIXER_SW_MONO("Synth Playback Switch", CM_REG_MIXER1, CM_FMMUTE_SHIFT, 1),
2296 CMIPCI_SB_INPUT_SW("Synth Capture Route", 6, 5),
2297 CMIPCI_SB_VOL_STEREO("CD Playback Volume", SB_DSP4_CD_DEV, 3, 31),
2298 CMIPCI_SB_SW_STEREO("CD Playback Switch", 2, 1),
2299 CMIPCI_SB_INPUT_SW("CD Capture Route", 2, 1),
2300 CMIPCI_SB_VOL_STEREO("Line Playback Volume", SB_DSP4_LINE_DEV, 3, 31),
2301 CMIPCI_SB_SW_STEREO("Line Playback Switch", 4, 3),
2302 CMIPCI_SB_INPUT_SW("Line Capture Route", 4, 3),
2303 CMIPCI_SB_VOL_MONO("Mic Playback Volume", SB_DSP4_MIC_DEV, 3, 31),
2304 CMIPCI_SB_SW_MONO("Mic Playback Switch", 0),
2305 CMIPCI_DOUBLE("Mic Capture Switch", SB_DSP4_INPUT_LEFT, SB_DSP4_INPUT_RIGHT, 0, 0, 1, 0, 0),
2306 CMIPCI_SB_VOL_MONO("PC Speaker Playback Volume", SB_DSP4_SPEAKER_DEV, 6, 3),
2307 CMIPCI_MIXER_VOL_STEREO("Aux Playback Volume", CM_REG_AUX_VOL, 4, 0, 15),
2308 CMIPCI_MIXER_SW_STEREO("Aux Playback Switch", CM_REG_MIXER2, CM_VAUXLM_SHIFT, CM_VAUXRM_SHIFT, 0),
2309 CMIPCI_MIXER_SW_STEREO("Aux Capture Switch", CM_REG_MIXER2, CM_RAUXLEN_SHIFT, CM_RAUXREN_SHIFT, 0),
2eff7ec8 2310 CMIPCI_MIXER_SW_MONO("Mic Boost Playback Switch", CM_REG_MIXER2, CM_MICGAINZ_SHIFT, 1),
1da177e4 2311 CMIPCI_MIXER_VOL_MONO("Mic Capture Volume", CM_REG_MIXER2, CM_VADMIC_SHIFT, 7),
2eff7ec8
TI
2312 CMIPCI_SB_VOL_MONO("Phone Playback Volume", CM_REG_EXTENT_IND, 5, 7),
2313 CMIPCI_DOUBLE("Phone Playback Switch", CM_REG_EXTENT_IND, CM_REG_EXTENT_IND, 4, 4, 1, 0, 0),
f26eb78f 2314 CMIPCI_DOUBLE("PC Speaker Playback Switch", CM_REG_EXTENT_IND, CM_REG_EXTENT_IND, 3, 3, 1, 0, 0),
2eff7ec8 2315 CMIPCI_DOUBLE("Mic Boost Capture Switch", CM_REG_EXTENT_IND, CM_REG_EXTENT_IND, 0, 0, 1, 0, 0),
1da177e4
LT
2316};
2317
2318/*
2319 * other switches
2320 */
2321
2cbdb686 2322struct cmipci_switch_args {
1da177e4
LT
2323 int reg; /* register index */
2324 unsigned int mask; /* mask bits */
2325 unsigned int mask_on; /* mask bits to turn on */
2326 unsigned int is_byte: 1; /* byte access? */
2cbdb686
TI
2327 unsigned int ac3_sensitive: 1; /* access forbidden during
2328 * non-audio operation?
2329 */
2330};
1da177e4 2331
a5ce8890 2332#define snd_cmipci_uswitch_info snd_ctl_boolean_mono_info
1da177e4 2333
2cbdb686
TI
2334static int _snd_cmipci_uswitch_get(struct snd_kcontrol *kcontrol,
2335 struct snd_ctl_elem_value *ucontrol,
2336 struct cmipci_switch_args *args)
1da177e4
LT
2337{
2338 unsigned int val;
2cbdb686 2339 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
1da177e4
LT
2340
2341 spin_lock_irq(&cm->reg_lock);
2342 if (args->ac3_sensitive && cm->mixer_insensitive) {
2343 ucontrol->value.integer.value[0] = 0;
2344 spin_unlock_irq(&cm->reg_lock);
2345 return 0;
2346 }
2347 if (args->is_byte)
2348 val = inb(cm->iobase + args->reg);
2349 else
2350 val = snd_cmipci_read(cm, args->reg);
2351 ucontrol->value.integer.value[0] = ((val & args->mask) == args->mask_on) ? 1 : 0;
2352 spin_unlock_irq(&cm->reg_lock);
2353 return 0;
2354}
2355
2cbdb686
TI
2356static int snd_cmipci_uswitch_get(struct snd_kcontrol *kcontrol,
2357 struct snd_ctl_elem_value *ucontrol)
1da177e4 2358{
2cbdb686
TI
2359 struct cmipci_switch_args *args;
2360 args = (struct cmipci_switch_args *)kcontrol->private_value;
1da177e4
LT
2361 snd_assert(args != NULL, return -EINVAL);
2362 return _snd_cmipci_uswitch_get(kcontrol, ucontrol, args);
2363}
2364
2cbdb686
TI
2365static int _snd_cmipci_uswitch_put(struct snd_kcontrol *kcontrol,
2366 struct snd_ctl_elem_value *ucontrol,
2367 struct cmipci_switch_args *args)
1da177e4
LT
2368{
2369 unsigned int val;
2370 int change;
2cbdb686 2371 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
1da177e4
LT
2372
2373 spin_lock_irq(&cm->reg_lock);
2374 if (args->ac3_sensitive && cm->mixer_insensitive) {
2375 /* ignored */
2376 spin_unlock_irq(&cm->reg_lock);
2377 return 0;
2378 }
2379 if (args->is_byte)
2380 val = inb(cm->iobase + args->reg);
2381 else
2382 val = snd_cmipci_read(cm, args->reg);
8c670714
TB
2383 change = (val & args->mask) != (ucontrol->value.integer.value[0] ?
2384 args->mask_on : (args->mask & ~args->mask_on));
1da177e4
LT
2385 if (change) {
2386 val &= ~args->mask;
2387 if (ucontrol->value.integer.value[0])
2388 val |= args->mask_on;
2389 else
2390 val |= (args->mask & ~args->mask_on);
2391 if (args->is_byte)
2392 outb((unsigned char)val, cm->iobase + args->reg);
2393 else
2394 snd_cmipci_write(cm, args->reg, val);
2395 }
2396 spin_unlock_irq(&cm->reg_lock);
2397 return change;
2398}
2399
2cbdb686
TI
2400static int snd_cmipci_uswitch_put(struct snd_kcontrol *kcontrol,
2401 struct snd_ctl_elem_value *ucontrol)
1da177e4 2402{
2cbdb686
TI
2403 struct cmipci_switch_args *args;
2404 args = (struct cmipci_switch_args *)kcontrol->private_value;
1da177e4
LT
2405 snd_assert(args != NULL, return -EINVAL);
2406 return _snd_cmipci_uswitch_put(kcontrol, ucontrol, args);
2407}
2408
2409#define DEFINE_SWITCH_ARG(sname, xreg, xmask, xmask_on, xis_byte, xac3) \
2cbdb686 2410static struct cmipci_switch_args cmipci_switch_arg_##sname = { \
1da177e4
LT
2411 .reg = xreg, \
2412 .mask = xmask, \
2413 .mask_on = xmask_on, \
2414 .is_byte = xis_byte, \
2415 .ac3_sensitive = xac3, \
2416}
2417
2418#define DEFINE_BIT_SWITCH_ARG(sname, xreg, xmask, xis_byte, xac3) \
2419 DEFINE_SWITCH_ARG(sname, xreg, xmask, xmask, xis_byte, xac3)
2420
2421#if 0 /* these will be controlled in pcm device */
2422DEFINE_BIT_SWITCH_ARG(spdif_in, CM_REG_FUNCTRL1, CM_SPDF_1, 0, 0);
2423DEFINE_BIT_SWITCH_ARG(spdif_out, CM_REG_FUNCTRL1, CM_SPDF_0, 0, 0);
2424#endif
2425DEFINE_BIT_SWITCH_ARG(spdif_in_sel1, CM_REG_CHFORMAT, CM_SPDIF_SELECT1, 0, 0);
2426DEFINE_BIT_SWITCH_ARG(spdif_in_sel2, CM_REG_MISC_CTRL, CM_SPDIF_SELECT2, 0, 0);
2427DEFINE_BIT_SWITCH_ARG(spdif_enable, CM_REG_LEGACY_CTRL, CM_ENSPDOUT, 0, 0);
2428DEFINE_BIT_SWITCH_ARG(spdo2dac, CM_REG_FUNCTRL1, CM_SPDO2DAC, 0, 1);
2429DEFINE_BIT_SWITCH_ARG(spdi_valid, CM_REG_MISC, CM_SPDVALID, 1, 0);
2430DEFINE_BIT_SWITCH_ARG(spdif_copyright, CM_REG_LEGACY_CTRL, CM_SPDCOPYRHT, 0, 0);
2431DEFINE_BIT_SWITCH_ARG(spdif_dac_out, CM_REG_LEGACY_CTRL, CM_DAC2SPDO, 0, 1);
2432DEFINE_SWITCH_ARG(spdo_5v, CM_REG_MISC_CTRL, CM_SPDO5V, 0, 0, 0); /* inverse: 0 = 5V */
2433// DEFINE_BIT_SWITCH_ARG(spdo_48k, CM_REG_MISC_CTRL, CM_SPDF_AC97|CM_SPDIF48K, 0, 1);
2434DEFINE_BIT_SWITCH_ARG(spdif_loop, CM_REG_FUNCTRL1, CM_SPDFLOOP, 0, 1);
2435DEFINE_BIT_SWITCH_ARG(spdi_monitor, CM_REG_MIXER1, CM_CDPLAY, 1, 0);
2436/* DEFINE_BIT_SWITCH_ARG(spdi_phase, CM_REG_CHFORMAT, CM_SPDIF_INVERSE, 0, 0); */
2437DEFINE_BIT_SWITCH_ARG(spdi_phase, CM_REG_MISC, CM_SPDIF_INVERSE, 1, 0);
2438DEFINE_BIT_SWITCH_ARG(spdi_phase2, CM_REG_CHFORMAT, CM_SPDIF_INVERSE2, 0, 0);
2439#if CM_CH_PLAY == 1
2440DEFINE_SWITCH_ARG(exchange_dac, CM_REG_MISC_CTRL, CM_XCHGDAC, 0, 0, 0); /* reversed */
2441#else
2442DEFINE_SWITCH_ARG(exchange_dac, CM_REG_MISC_CTRL, CM_XCHGDAC, CM_XCHGDAC, 0, 0);
2443#endif
2444DEFINE_BIT_SWITCH_ARG(fourch, CM_REG_MISC_CTRL, CM_N4SPK3D, 0, 0);
a839a33d
CL
2445// DEFINE_BIT_SWITCH_ARG(line_rear, CM_REG_MIXER1, CM_REAR2LIN, 1, 0);
2446// DEFINE_BIT_SWITCH_ARG(line_bass, CM_REG_LEGACY_CTRL, CM_CENTR2LIN|CM_BASE2LIN, 0, 0);
1da177e4
LT
2447// DEFINE_BIT_SWITCH_ARG(joystick, CM_REG_FUNCTRL1, CM_JYSTK_EN, 0, 0); /* now module option */
2448DEFINE_SWITCH_ARG(modem, CM_REG_MISC_CTRL, CM_FLINKON|CM_FLINKOFF, CM_FLINKON, 0, 0);
2449
2450#define DEFINE_SWITCH(sname, stype, sarg) \
2451{ .name = sname, \
2452 .iface = stype, \
2453 .info = snd_cmipci_uswitch_info, \
2454 .get = snd_cmipci_uswitch_get, \
2455 .put = snd_cmipci_uswitch_put, \
2456 .private_value = (unsigned long)&cmipci_switch_arg_##sarg,\
2457}
2458
2459#define DEFINE_CARD_SWITCH(sname, sarg) DEFINE_SWITCH(sname, SNDRV_CTL_ELEM_IFACE_CARD, sarg)
2460#define DEFINE_MIXER_SWITCH(sname, sarg) DEFINE_SWITCH(sname, SNDRV_CTL_ELEM_IFACE_MIXER, sarg)
2461
2462
2463/*
2464 * callbacks for spdif output switch
2465 * needs toggle two registers..
2466 */
2cbdb686
TI
2467static int snd_cmipci_spdout_enable_get(struct snd_kcontrol *kcontrol,
2468 struct snd_ctl_elem_value *ucontrol)
1da177e4
LT
2469{
2470 int changed;
2471 changed = _snd_cmipci_uswitch_get(kcontrol, ucontrol, &cmipci_switch_arg_spdif_enable);
2472 changed |= _snd_cmipci_uswitch_get(kcontrol, ucontrol, &cmipci_switch_arg_spdo2dac);
2473 return changed;
2474}
2475
2cbdb686
TI
2476static int snd_cmipci_spdout_enable_put(struct snd_kcontrol *kcontrol,
2477 struct snd_ctl_elem_value *ucontrol)
1da177e4 2478{
2cbdb686 2479 struct cmipci *chip = snd_kcontrol_chip(kcontrol);
1da177e4
LT
2480 int changed;
2481 changed = _snd_cmipci_uswitch_put(kcontrol, ucontrol, &cmipci_switch_arg_spdif_enable);
2482 changed |= _snd_cmipci_uswitch_put(kcontrol, ucontrol, &cmipci_switch_arg_spdo2dac);
2483 if (changed) {
2484 if (ucontrol->value.integer.value[0]) {
2485 if (chip->spdif_playback_avail)
2486 snd_cmipci_set_bit(chip, CM_REG_FUNCTRL1, CM_PLAYBACK_SPDF);
2487 } else {
2488 if (chip->spdif_playback_avail)
2489 snd_cmipci_clear_bit(chip, CM_REG_FUNCTRL1, CM_PLAYBACK_SPDF);
2490 }
2491 }
2492 chip->spdif_playback_enabled = ucontrol->value.integer.value[0];
2493 return changed;
2494}
2495
2496
2cbdb686
TI
2497static int snd_cmipci_line_in_mode_info(struct snd_kcontrol *kcontrol,
2498 struct snd_ctl_elem_info *uinfo)
01d25d46 2499{
2cbdb686 2500 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
01d25d46
TI
2501 static char *texts[3] = { "Line-In", "Rear Output", "Bass Output" };
2502 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2503 uinfo->count = 1;
2504 uinfo->value.enumerated.items = cm->chip_version >= 39 ? 3 : 2;
2505 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2506 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2507 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2508 return 0;
2509}
2510
2cbdb686 2511static inline unsigned int get_line_in_mode(struct cmipci *cm)
01d25d46
TI
2512{
2513 unsigned int val;
2514 if (cm->chip_version >= 39) {
2515 val = snd_cmipci_read(cm, CM_REG_LEGACY_CTRL);
a839a33d 2516 if (val & (CM_CENTR2LIN | CM_BASE2LIN))
01d25d46
TI
2517 return 2;
2518 }
2519 val = snd_cmipci_read_b(cm, CM_REG_MIXER1);
a839a33d 2520 if (val & CM_REAR2LIN)
01d25d46
TI
2521 return 1;
2522 return 0;
2523}
2524
2cbdb686
TI
2525static int snd_cmipci_line_in_mode_get(struct snd_kcontrol *kcontrol,
2526 struct snd_ctl_elem_value *ucontrol)
01d25d46 2527{
2cbdb686 2528 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
01d25d46
TI
2529
2530 spin_lock_irq(&cm->reg_lock);
2531 ucontrol->value.enumerated.item[0] = get_line_in_mode(cm);
2532 spin_unlock_irq(&cm->reg_lock);
2533 return 0;
2534}
2535
2cbdb686
TI
2536static int snd_cmipci_line_in_mode_put(struct snd_kcontrol *kcontrol,
2537 struct snd_ctl_elem_value *ucontrol)
01d25d46 2538{
2cbdb686 2539 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
01d25d46
TI
2540 int change;
2541
2542 spin_lock_irq(&cm->reg_lock);
2543 if (ucontrol->value.enumerated.item[0] == 2)
a839a33d 2544 change = snd_cmipci_set_bit(cm, CM_REG_LEGACY_CTRL, CM_CENTR2LIN | CM_BASE2LIN);
01d25d46 2545 else
a839a33d 2546 change = snd_cmipci_clear_bit(cm, CM_REG_LEGACY_CTRL, CM_CENTR2LIN | CM_BASE2LIN);
01d25d46 2547 if (ucontrol->value.enumerated.item[0] == 1)
a839a33d 2548 change |= snd_cmipci_set_bit_b(cm, CM_REG_MIXER1, CM_REAR2LIN);
01d25d46 2549 else
a839a33d 2550 change |= snd_cmipci_clear_bit_b(cm, CM_REG_MIXER1, CM_REAR2LIN);
01d25d46
TI
2551 spin_unlock_irq(&cm->reg_lock);
2552 return change;
2553}
2554
2cbdb686
TI
2555static int snd_cmipci_mic_in_mode_info(struct snd_kcontrol *kcontrol,
2556 struct snd_ctl_elem_info *uinfo)
01d25d46
TI
2557{
2558 static char *texts[2] = { "Mic-In", "Center/LFE Output" };
2559 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2560 uinfo->count = 1;
2561 uinfo->value.enumerated.items = 2;
2562 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2563 uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
2564 strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
2565 return 0;
2566}
2567
2cbdb686
TI
2568static int snd_cmipci_mic_in_mode_get(struct snd_kcontrol *kcontrol,
2569 struct snd_ctl_elem_value *ucontrol)
01d25d46 2570{
2cbdb686 2571 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
01d25d46
TI
2572 /* same bit as spdi_phase */
2573 spin_lock_irq(&cm->reg_lock);
2574 ucontrol->value.enumerated.item[0] =
2575 (snd_cmipci_read_b(cm, CM_REG_MISC) & CM_SPDIF_INVERSE) ? 1 : 0;
2576 spin_unlock_irq(&cm->reg_lock);
2577 return 0;
2578}
2579
2cbdb686
TI
2580static int snd_cmipci_mic_in_mode_put(struct snd_kcontrol *kcontrol,
2581 struct snd_ctl_elem_value *ucontrol)
01d25d46 2582{
2cbdb686 2583 struct cmipci *cm = snd_kcontrol_chip(kcontrol);
01d25d46
TI
2584 int change;
2585
2586 spin_lock_irq(&cm->reg_lock);
2587 if (ucontrol->value.enumerated.item[0])
2588 change = snd_cmipci_set_bit_b(cm, CM_REG_MISC, CM_SPDIF_INVERSE);
2589 else
2590 change = snd_cmipci_clear_bit_b(cm, CM_REG_MISC, CM_SPDIF_INVERSE);
2591 spin_unlock_irq(&cm->reg_lock);
2592 return change;
2593}
2594
1da177e4 2595/* both for CM8338/8738 */
2cbdb686 2596static struct snd_kcontrol_new snd_cmipci_mixer_switches[] __devinitdata = {
1da177e4 2597 DEFINE_MIXER_SWITCH("Four Channel Mode", fourch),
01d25d46
TI
2598 {
2599 .name = "Line-In Mode",
2600 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
2601 .info = snd_cmipci_line_in_mode_info,
2602 .get = snd_cmipci_line_in_mode_get,
2603 .put = snd_cmipci_line_in_mode_put,
2604 },
1da177e4
LT
2605};
2606
2607/* for non-multichannel chips */
2cbdb686 2608static struct snd_kcontrol_new snd_cmipci_nomulti_switch __devinitdata =
1da177e4
LT
2609DEFINE_MIXER_SWITCH("Exchange DAC", exchange_dac);
2610
2611/* only for CM8738 */
2cbdb686 2612static struct snd_kcontrol_new snd_cmipci_8738_mixer_switches[] __devinitdata = {
1da177e4
LT
2613#if 0 /* controlled in pcm device */
2614 DEFINE_MIXER_SWITCH("IEC958 In Record", spdif_in),
2615 DEFINE_MIXER_SWITCH("IEC958 Out", spdif_out),
2616 DEFINE_MIXER_SWITCH("IEC958 Out To DAC", spdo2dac),
2617#endif
2618 // DEFINE_MIXER_SWITCH("IEC958 Output Switch", spdif_enable),
2619 { .name = "IEC958 Output Switch",
2620 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
2621 .info = snd_cmipci_uswitch_info,
2622 .get = snd_cmipci_spdout_enable_get,
2623 .put = snd_cmipci_spdout_enable_put,
2624 },
2625 DEFINE_MIXER_SWITCH("IEC958 In Valid", spdi_valid),
2626 DEFINE_MIXER_SWITCH("IEC958 Copyright", spdif_copyright),
2627 DEFINE_MIXER_SWITCH("IEC958 5V", spdo_5v),
2628// DEFINE_MIXER_SWITCH("IEC958 In/Out 48KHz", spdo_48k),
2629 DEFINE_MIXER_SWITCH("IEC958 Loop", spdif_loop),
2630 DEFINE_MIXER_SWITCH("IEC958 In Monitor", spdi_monitor),
2631};
2632
2633/* only for model 033/037 */
2cbdb686 2634static struct snd_kcontrol_new snd_cmipci_old_mixer_switches[] __devinitdata = {
1da177e4
LT
2635 DEFINE_MIXER_SWITCH("IEC958 Mix Analog", spdif_dac_out),
2636 DEFINE_MIXER_SWITCH("IEC958 In Phase Inverse", spdi_phase),
2637 DEFINE_MIXER_SWITCH("IEC958 In Select", spdif_in_sel1),
2638};
2639
2640/* only for model 039 or later */
2cbdb686 2641static struct snd_kcontrol_new snd_cmipci_extra_mixer_switches[] __devinitdata = {
1da177e4
LT
2642 DEFINE_MIXER_SWITCH("IEC958 In Select", spdif_in_sel2),
2643 DEFINE_MIXER_SWITCH("IEC958 In Phase Inverse", spdi_phase2),
01d25d46
TI
2644 {
2645 .name = "Mic-In Mode",
2646 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
2647 .info = snd_cmipci_mic_in_mode_info,
2648 .get = snd_cmipci_mic_in_mode_get,
2649 .put = snd_cmipci_mic_in_mode_put,
2650 }
1da177e4
LT
2651};
2652
2653/* card control switches */
69a07304
CL
2654static struct snd_kcontrol_new snd_cmipci_modem_switch __devinitdata =
2655DEFINE_CARD_SWITCH("Modem", modem);
1da177e4
LT
2656
2657
2cbdb686 2658static int __devinit snd_cmipci_mixer_new(struct cmipci *cm, int pcm_spdif_device)
1da177e4 2659{
2cbdb686
TI
2660 struct snd_card *card;
2661 struct snd_kcontrol_new *sw;
2662 struct snd_kcontrol *kctl;
1da177e4
LT
2663 unsigned int idx;
2664 int err;
2665
2666 snd_assert(cm != NULL && cm->card != NULL, return -EINVAL);
2667
2668 card = cm->card;
2669
2670 strcpy(card->mixername, "CMedia PCI");
2671
2672 spin_lock_irq(&cm->reg_lock);
2673 snd_cmipci_mixer_write(cm, 0x00, 0x00); /* mixer reset */
2674 spin_unlock_irq(&cm->reg_lock);
2675
2676 for (idx = 0; idx < ARRAY_SIZE(snd_cmipci_mixers); idx++) {
2677 if (cm->chip_version == 68) { // 8768 has no PCM volume
2678 if (!strcmp(snd_cmipci_mixers[idx].name,
2679 "PCM Playback Volume"))
2680 continue;
2681 }
2682 if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_cmipci_mixers[idx], cm))) < 0)
2683 return err;
2684 }
2685
2686 /* mixer switches */
2687 sw = snd_cmipci_mixer_switches;
2688 for (idx = 0; idx < ARRAY_SIZE(snd_cmipci_mixer_switches); idx++, sw++) {
2689 err = snd_ctl_add(cm->card, snd_ctl_new1(sw, cm));
2690 if (err < 0)
2691 return err;
2692 }
2693 if (! cm->can_multi_ch) {
2694 err = snd_ctl_add(cm->card, snd_ctl_new1(&snd_cmipci_nomulti_switch, cm));
2695 if (err < 0)
2696 return err;
2697 }
2698 if (cm->device == PCI_DEVICE_ID_CMEDIA_CM8738 ||
2699 cm->device == PCI_DEVICE_ID_CMEDIA_CM8738B) {
2700 sw = snd_cmipci_8738_mixer_switches;
2701 for (idx = 0; idx < ARRAY_SIZE(snd_cmipci_8738_mixer_switches); idx++, sw++) {
2702 err = snd_ctl_add(cm->card, snd_ctl_new1(sw, cm));
2703 if (err < 0)
2704 return err;
2705 }
2706 if (cm->can_ac3_hw) {
2707 if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_cmipci_spdif_default, cm))) < 0)
2708 return err;
2709 kctl->id.device = pcm_spdif_device;
2710 if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_cmipci_spdif_mask, cm))) < 0)
2711 return err;
2712 kctl->id.device = pcm_spdif_device;
2713 if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_cmipci_spdif_stream, cm))) < 0)
2714 return err;
2715 kctl->id.device = pcm_spdif_device;
2716 }
2717 if (cm->chip_version <= 37) {
2718 sw = snd_cmipci_old_mixer_switches;
2719 for (idx = 0; idx < ARRAY_SIZE(snd_cmipci_old_mixer_switches); idx++, sw++) {
2720 err = snd_ctl_add(cm->card, snd_ctl_new1(sw, cm));
2721 if (err < 0)
2722 return err;
2723 }
2724 }
2725 }
2726 if (cm->chip_version >= 39) {
2727 sw = snd_cmipci_extra_mixer_switches;
2728 for (idx = 0; idx < ARRAY_SIZE(snd_cmipci_extra_mixer_switches); idx++, sw++) {
2729 err = snd_ctl_add(cm->card, snd_ctl_new1(sw, cm));
2730 if (err < 0)
2731 return err;
2732 }
2733 }
2734
2735 /* card switches */
69a07304
CL
2736 if (cm->chip_version < 39) {
2737 err = snd_ctl_add(cm->card,
2738 snd_ctl_new1(&snd_cmipci_modem_switch, cm));
1da177e4
LT
2739 if (err < 0)
2740 return err;
2741 }
2742
2743 for (idx = 0; idx < CM_SAVED_MIXERS; idx++) {
2cbdb686
TI
2744 struct snd_ctl_elem_id id;
2745 struct snd_kcontrol *ctl;
1da177e4
LT
2746 memset(&id, 0, sizeof(id));
2747 id.iface = SNDRV_CTL_ELEM_IFACE_MIXER;
2748 strcpy(id.name, cm_saved_mixer[idx].name);
2749 if ((ctl = snd_ctl_find_id(cm->card, &id)) != NULL)
2750 cm->mixer_res_ctl[idx] = ctl;
2751 }
2752
2753 return 0;
2754}
2755
2756
2757/*
2758 * proc interface
2759 */
2760
2761#ifdef CONFIG_PROC_FS
2cbdb686
TI
2762static void snd_cmipci_proc_read(struct snd_info_entry *entry,
2763 struct snd_info_buffer *buffer)
1da177e4 2764{
2cbdb686 2765 struct cmipci *cm = entry->private_data;
54d030cc 2766 int i, v;
1da177e4 2767
54d030cc
CL
2768 snd_iprintf(buffer, "%s\n", cm->card->longname);
2769 for (i = 0; i < 0x94; i++) {
2770 if (i == 0x28)
2771 i = 0x90;
2772 v = inb(cm->iobase + i);
1da177e4 2773 if (i % 4 == 0)
54d030cc
CL
2774 snd_iprintf(buffer, "\n%02x:", i);
2775 snd_iprintf(buffer, " %02x", v);
1da177e4 2776 }
54d030cc 2777 snd_iprintf(buffer, "\n");
1da177e4
LT
2778}
2779
2cbdb686 2780static void __devinit snd_cmipci_proc_init(struct cmipci *cm)
1da177e4 2781{
2cbdb686 2782 struct snd_info_entry *entry;
1da177e4
LT
2783
2784 if (! snd_card_proc_new(cm->card, "cmipci", &entry))
bf850204 2785 snd_info_set_text_ops(entry, cm, snd_cmipci_proc_read);
1da177e4
LT
2786}
2787#else /* !CONFIG_PROC_FS */
2cbdb686 2788static inline void snd_cmipci_proc_init(struct cmipci *cm) {}
1da177e4
LT
2789#endif
2790
2791
f40b6890 2792static struct pci_device_id snd_cmipci_ids[] = {
1da177e4
LT
2793 {PCI_VENDOR_ID_CMEDIA, PCI_DEVICE_ID_CMEDIA_CM8338A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2794 {PCI_VENDOR_ID_CMEDIA, PCI_DEVICE_ID_CMEDIA_CM8338B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2795 {PCI_VENDOR_ID_CMEDIA, PCI_DEVICE_ID_CMEDIA_CM8738, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2796 {PCI_VENDOR_ID_CMEDIA, PCI_DEVICE_ID_CMEDIA_CM8738B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2797 {PCI_VENDOR_ID_AL, PCI_DEVICE_ID_CMEDIA_CM8738, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
2798 {0,},
2799};
2800
2801
2802/*
2803 * check chip version and capabilities
2804 * driver name is modified according to the chip model
2805 */
2cbdb686 2806static void __devinit query_chip(struct cmipci *cm)
1da177e4
LT
2807{
2808 unsigned int detect;
2809
2810 /* check reg 0Ch, bit 24-31 */
2811 detect = snd_cmipci_read(cm, CM_REG_INT_HLDCLR) & CM_CHIP_MASK2;
2812 if (! detect) {
2813 /* check reg 08h, bit 24-28 */
2814 detect = snd_cmipci_read(cm, CM_REG_CHFORMAT) & CM_CHIP_MASK1;
133271fe
CL
2815 switch (detect) {
2816 case 0:
1da177e4 2817 cm->chip_version = 33;
1da177e4
LT
2818 if (cm->do_soft_ac3)
2819 cm->can_ac3_sw = 1;
2820 else
2821 cm->can_ac3_hw = 1;
133271fe 2822 break;
6935e688 2823 case CM_CHIP_037:
1da177e4 2824 cm->chip_version = 37;
1da177e4 2825 cm->can_ac3_hw = 1;
133271fe
CL
2826 break;
2827 default:
2828 cm->chip_version = 39;
2829 cm->can_ac3_hw = 1;
2830 break;
1da177e4 2831 }
133271fe 2832 cm->max_channels = 2;
1da177e4 2833 } else {
133271fe 2834 if (detect & CM_CHIP_039) {
1da177e4
LT
2835 cm->chip_version = 39;
2836 if (detect & CM_CHIP_039_6CH) /* 4 or 6 channels */
2837 cm->max_channels = 6;
2838 else
2839 cm->max_channels = 4;
133271fe
CL
2840 } else if (detect & CM_CHIP_8768) {
2841 cm->chip_version = 68;
2842 cm->max_channels = 8;
755c48ab 2843 cm->can_96k = 1;
1da177e4 2844 } else {
133271fe
CL
2845 cm->chip_version = 55;
2846 cm->max_channels = 6;
755c48ab 2847 cm->can_96k = 1;
1da177e4 2848 }
133271fe 2849 cm->can_ac3_hw = 1;
133271fe 2850 cm->can_multi_ch = 1;
1da177e4
LT
2851 }
2852}
2853
2854#ifdef SUPPORT_JOYSTICK
2cbdb686 2855static int __devinit snd_cmipci_create_gameport(struct cmipci *cm, int dev)
1da177e4
LT
2856{
2857 static int ports[] = { 0x201, 0x200, 0 }; /* FIXME: majority is 0x201? */
2858 struct gameport *gp;
2859 struct resource *r = NULL;
2860 int i, io_port = 0;
2861
2862 if (joystick_port[dev] == 0)
2863 return -ENODEV;
2864
2865 if (joystick_port[dev] == 1) { /* auto-detect */
2866 for (i = 0; ports[i]; i++) {
2867 io_port = ports[i];
2868 r = request_region(io_port, 1, "CMIPCI gameport");
2869 if (r)
2870 break;
2871 }
2872 } else {
2873 io_port = joystick_port[dev];
2874 r = request_region(io_port, 1, "CMIPCI gameport");
2875 }
2876
2877 if (!r) {
2878 printk(KERN_WARNING "cmipci: cannot reserve joystick ports\n");
2879 return -EBUSY;
2880 }
2881
2882 cm->gameport = gp = gameport_allocate_port();
2883 if (!gp) {
2884 printk(KERN_ERR "cmipci: cannot allocate memory for gameport\n");
b1d5776d 2885 release_and_free_resource(r);
1da177e4
LT
2886 return -ENOMEM;
2887 }
2888 gameport_set_name(gp, "C-Media Gameport");
2889 gameport_set_phys(gp, "pci%s/gameport0", pci_name(cm->pci));
2890 gameport_set_dev_parent(gp, &cm->pci->dev);
2891 gp->io = io_port;
2892 gameport_set_port_data(gp, r);
2893
2894 snd_cmipci_set_bit(cm, CM_REG_FUNCTRL1, CM_JYSTK_EN);
2895
2896 gameport_register_port(cm->gameport);
2897
2898 return 0;
2899}
2900
2cbdb686 2901static void snd_cmipci_free_gameport(struct cmipci *cm)
1da177e4
LT
2902{
2903 if (cm->gameport) {
2904 struct resource *r = gameport_get_port_data(cm->gameport);
2905
2906 gameport_unregister_port(cm->gameport);
2907 cm->gameport = NULL;
2908
2909 snd_cmipci_clear_bit(cm, CM_REG_FUNCTRL1, CM_JYSTK_EN);
b1d5776d 2910 release_and_free_resource(r);
1da177e4
LT
2911 }
2912}
2913#else
2cbdb686
TI
2914static inline int snd_cmipci_create_gameport(struct cmipci *cm, int dev) { return -ENOSYS; }
2915static inline void snd_cmipci_free_gameport(struct cmipci *cm) { }
1da177e4
LT
2916#endif
2917
2cbdb686 2918static int snd_cmipci_free(struct cmipci *cm)
1da177e4
LT
2919{
2920 if (cm->irq >= 0) {
2921 snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_FM_EN);
2922 snd_cmipci_clear_bit(cm, CM_REG_LEGACY_CTRL, CM_ENSPDOUT);
2923 snd_cmipci_write(cm, CM_REG_INT_HLDCLR, 0); /* disable ints */
2924 snd_cmipci_ch_reset(cm, CM_CH_PLAY);
2925 snd_cmipci_ch_reset(cm, CM_CH_CAPT);
2926 snd_cmipci_write(cm, CM_REG_FUNCTRL0, 0); /* disable channels */
2927 snd_cmipci_write(cm, CM_REG_FUNCTRL1, 0);
2928
2929 /* reset mixer */
2930 snd_cmipci_mixer_write(cm, 0, 0);
2931
2932 synchronize_irq(cm->irq);
2933
2cbdb686 2934 free_irq(cm->irq, cm);
1da177e4
LT
2935 }
2936
2937 snd_cmipci_free_gameport(cm);
2938 pci_release_regions(cm->pci);
2939 pci_disable_device(cm->pci);
2940 kfree(cm);
2941 return 0;
2942}
2943
2cbdb686 2944static int snd_cmipci_dev_free(struct snd_device *device)
1da177e4 2945{
2cbdb686 2946 struct cmipci *cm = device->device_data;
1da177e4
LT
2947 return snd_cmipci_free(cm);
2948}
2949
2cbdb686 2950static int __devinit snd_cmipci_create_fm(struct cmipci *cm, long fm_port)
5747e540
CL
2951{
2952 long iosynth;
2953 unsigned int val;
2cbdb686 2954 struct snd_opl3 *opl3;
5747e540
CL
2955 int err;
2956
2f24d159
TI
2957 if (!fm_port)
2958 goto disable_fm;
2959
c78c950d 2960 if (cm->chip_version >= 39) {
45c41b48
CL
2961 /* first try FM regs in PCI port range */
2962 iosynth = cm->iobase + CM_REG_FM_PCI;
2963 err = snd_opl3_create(cm->card, iosynth, iosynth + 2,
2964 OPL3_HW_OPL3, 1, &opl3);
2965 } else {
2966 err = -EIO;
2967 }
5747e540
CL
2968 if (err < 0) {
2969 /* then try legacy ports */
2970 val = snd_cmipci_read(cm, CM_REG_LEGACY_CTRL) & ~CM_FMSEL_MASK;
2971 iosynth = fm_port;
2972 switch (iosynth) {
2973 case 0x3E8: val |= CM_FMSEL_3E8; break;
2974 case 0x3E0: val |= CM_FMSEL_3E0; break;
2975 case 0x3C8: val |= CM_FMSEL_3C8; break;
2976 case 0x388: val |= CM_FMSEL_388; break;
2977 default:
2f24d159 2978 goto disable_fm;
5747e540
CL
2979 }
2980 snd_cmipci_write(cm, CM_REG_LEGACY_CTRL, val);
2981 /* enable FM */
2982 snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_FM_EN);
2983
2984 if (snd_opl3_create(cm->card, iosynth, iosynth + 2,
2985 OPL3_HW_OPL3, 0, &opl3) < 0) {
2986 printk(KERN_ERR "cmipci: no OPL device at %#lx, "
2987 "skipping...\n", iosynth);
2f24d159 2988 goto disable_fm;
5747e540
CL
2989 }
2990 }
2991 if ((err = snd_opl3_hwdep_new(opl3, 0, 1, NULL)) < 0) {
2992 printk(KERN_ERR "cmipci: cannot create OPL3 hwdep\n");
2993 return err;
2994 }
2995 return 0;
2f24d159
TI
2996
2997 disable_fm:
2998 snd_cmipci_clear_bit(cm, CM_REG_LEGACY_CTRL, CM_FMSEL_MASK);
2999 snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_FM_EN);
3000 return 0;
5747e540
CL
3001}
3002
2cbdb686
TI
3003static int __devinit snd_cmipci_create(struct snd_card *card, struct pci_dev *pci,
3004 int dev, struct cmipci **rcmipci)
1da177e4 3005{
2cbdb686 3006 struct cmipci *cm;
1da177e4 3007 int err;
2cbdb686 3008 static struct snd_device_ops ops = {
1da177e4
LT
3009 .dev_free = snd_cmipci_dev_free,
3010 };
d6426257 3011 unsigned int val;
5747e540 3012 long iomidi;
c9116ae4 3013 int integrated_midi = 0;
b7e054a7 3014 char modelstr[16];
1da177e4
LT
3015 int pcm_index, pcm_spdif_index;
3016 static struct pci_device_id intel_82437vx[] = {
3017 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX) },
3018 { },
3019 };
3020
3021 *rcmipci = NULL;
3022
3023 if ((err = pci_enable_device(pci)) < 0)
3024 return err;
3025
e560d8d8 3026 cm = kzalloc(sizeof(*cm), GFP_KERNEL);
1da177e4
LT
3027 if (cm == NULL) {
3028 pci_disable_device(pci);
3029 return -ENOMEM;
3030 }
3031
3032 spin_lock_init(&cm->reg_lock);
62932df8 3033 mutex_init(&cm->open_mutex);
1da177e4
LT
3034 cm->device = pci->device;
3035 cm->card = card;
3036 cm->pci = pci;
3037 cm->irq = -1;
3038 cm->channel[0].ch = 0;
3039 cm->channel[1].ch = 1;
3040 cm->channel[0].is_dac = cm->channel[1].is_dac = 1; /* dual DAC mode */
3041
3042 if ((err = pci_request_regions(pci, card->driver)) < 0) {
3043 kfree(cm);
3044 pci_disable_device(pci);
3045 return err;
3046 }
3047 cm->iobase = pci_resource_start(pci, 0);
3048
2cbdb686 3049 if (request_irq(pci->irq, snd_cmipci_interrupt,
437a5a46 3050 IRQF_SHARED, card->driver, cm)) {
99b359ba 3051 snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
1da177e4
LT
3052 snd_cmipci_free(cm);
3053 return -EBUSY;
3054 }
3055 cm->irq = pci->irq;
3056
3057 pci_set_master(cm->pci);
3058
3059 /*
3060 * check chip version, max channels and capabilities
3061 */
3062
3063 cm->chip_version = 0;
3064 cm->max_channels = 2;
3065 cm->do_soft_ac3 = soft_ac3[dev];
3066
3067 if (pci->device != PCI_DEVICE_ID_CMEDIA_CM8338A &&
3068 pci->device != PCI_DEVICE_ID_CMEDIA_CM8338B)
3069 query_chip(cm);
3070 /* added -MCx suffix for chip supporting multi-channels */
3071 if (cm->can_multi_ch)
3072 sprintf(cm->card->driver + strlen(cm->card->driver),
3073 "-MC%d", cm->max_channels);
3074 else if (cm->can_ac3_sw)
3075 strcpy(cm->card->driver + strlen(cm->card->driver), "-SWIEC");
3076
3077 cm->dig_status = SNDRV_PCM_DEFAULT_CON_SPDIF;
3078 cm->dig_pcm_status = SNDRV_PCM_DEFAULT_CON_SPDIF;
3079
3080#if CM_CH_PLAY == 1
3081 cm->ctrl = CM_CHADC0; /* default FUNCNTRL0 */
3082#else
3083 cm->ctrl = CM_CHADC1; /* default FUNCNTRL0 */
3084#endif
3085
3086 /* initialize codec registers */
3042ef75
CL
3087 snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_RESET);
3088 snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_RESET);
1da177e4
LT
3089 snd_cmipci_write(cm, CM_REG_INT_HLDCLR, 0); /* disable ints */
3090 snd_cmipci_ch_reset(cm, CM_CH_PLAY);
3091 snd_cmipci_ch_reset(cm, CM_CH_CAPT);
3092 snd_cmipci_write(cm, CM_REG_FUNCTRL0, 0); /* disable channels */
3093 snd_cmipci_write(cm, CM_REG_FUNCTRL1, 0);
3094
3095 snd_cmipci_write(cm, CM_REG_CHFORMAT, 0);
3096 snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_ENDBDAC|CM_N4SPK3D);
3097#if CM_CH_PLAY == 1
3098 snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_XCHGDAC);
3099#else
3100 snd_cmipci_clear_bit(cm, CM_REG_MISC_CTRL, CM_XCHGDAC);
3101#endif
4ee72717
CL
3102 if (cm->chip_version) {
3103 snd_cmipci_write_b(cm, CM_REG_EXT_MISC, 0x20); /* magic */
3104 snd_cmipci_write_b(cm, CM_REG_EXT_MISC + 1, 0x09); /* more magic */
3105 }
1da177e4
LT
3106 /* Set Bus Master Request */
3107 snd_cmipci_set_bit(cm, CM_REG_FUNCTRL1, CM_BREQ);
3108
3109 /* Assume TX and compatible chip set (Autodetection required for VX chip sets) */
3110 switch (pci->device) {
3111 case PCI_DEVICE_ID_CMEDIA_CM8738:
3112 case PCI_DEVICE_ID_CMEDIA_CM8738B:
3113 if (!pci_dev_present(intel_82437vx))
3114 snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_TXVX);
3115 break;
3116 default:
3117 break;
3118 }
3119
d6426257
CL
3120 if (cm->chip_version < 68) {
3121 val = pci->device < 0x110 ? 8338 : 8738;
d6426257
CL
3122 } else {
3123 switch (snd_cmipci_read_b(cm, CM_REG_INT_HLDCLR + 3) & 0x03) {
3124 case 0:
3125 val = 8769;
3126 break;
3127 case 2:
3128 val = 8762;
3129 break;
3130 default:
3131 switch ((pci->subsystem_vendor << 16) |
3132 pci->subsystem_device) {
3133 case 0x13f69761:
3134 case 0x584d3741:
3135 case 0x584d3751:
3136 case 0x584d3761:
3137 case 0x584d3771:
3138 case 0x72848384:
3139 val = 8770;
3140 break;
3141 default:
3142 val = 8768;
3143 break;
3144 }
3145 }
d6426257 3146 }
b7e054a7
CL
3147 sprintf(card->shortname, "C-Media CMI%d", val);
3148 if (cm->chip_version < 68)
3149 sprintf(modelstr, " (model %d)", cm->chip_version);
3150 else
3151 modelstr[0] = '\0';
3152 sprintf(card->longname, "%s%s at %#lx, irq %i",
3153 card->shortname, modelstr, cm->iobase, cm->irq);
1e02d6ea 3154
1da177e4
LT
3155 if ((err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, cm, &ops)) < 0) {
3156 snd_cmipci_free(cm);
3157 return err;
3158 }
3159
c78c950d 3160 if (cm->chip_version >= 39) {
c9116ae4
CL
3161 val = snd_cmipci_read_b(cm, CM_REG_MPU_PCI + 1);
3162 if (val != 0x00 && val != 0xff) {
3163 iomidi = cm->iobase + CM_REG_MPU_PCI;
3164 integrated_midi = 1;
3165 }
3166 }
3167 if (!integrated_midi) {
c78c950d 3168 val = 0;
5747e540
CL
3169 iomidi = mpu_port[dev];
3170 switch (iomidi) {
3171 case 0x320: val = CM_VMPU_320; break;
3172 case 0x310: val = CM_VMPU_310; break;
3173 case 0x300: val = CM_VMPU_300; break;
3174 case 0x330: val = CM_VMPU_330; break;
3175 default:
3176 iomidi = 0; break;
3177 }
3178 if (iomidi > 0) {
3179 snd_cmipci_write(cm, CM_REG_LEGACY_CTRL, val);
3180 /* enable UART */
3181 snd_cmipci_set_bit(cm, CM_REG_FUNCTRL1, CM_UART_EN);
88039815
CL
3182 if (inb(iomidi + 1) == 0xff) {
3183 snd_printk(KERN_ERR "cannot enable MPU-401 port"
3184 " at %#lx\n", iomidi);
3185 snd_cmipci_clear_bit(cm, CM_REG_FUNCTRL1,
3186 CM_UART_EN);
3187 iomidi = 0;
3188 }
1da177e4
LT
3189 }
3190 }
5747e540 3191
45c41b48
CL
3192 if (cm->chip_version < 68) {
3193 err = snd_cmipci_create_fm(cm, fm_port[dev]);
3194 if (err < 0)
3195 return err;
3196 }
1da177e4
LT
3197
3198 /* reset mixer */
3199 snd_cmipci_mixer_write(cm, 0, 0);
3200
3201 snd_cmipci_proc_init(cm);
3202
3203 /* create pcm devices */
3204 pcm_index = pcm_spdif_index = 0;
3205 if ((err = snd_cmipci_pcm_new(cm, pcm_index)) < 0)
3206 return err;
3207 pcm_index++;
b080ebbf
CL
3208 if ((err = snd_cmipci_pcm2_new(cm, pcm_index)) < 0)
3209 return err;
3210 pcm_index++;
1da177e4
LT
3211 if (cm->can_ac3_hw || cm->can_ac3_sw) {
3212 pcm_spdif_index = pcm_index;
3213 if ((err = snd_cmipci_pcm_spdif_new(cm, pcm_index)) < 0)
3214 return err;
3215 }
3216
3217 /* create mixer interface & switches */
3218 if ((err = snd_cmipci_mixer_new(cm, pcm_spdif_index)) < 0)
3219 return err;
3220
3221 if (iomidi > 0) {
3222 if ((err = snd_mpu401_uart_new(card, 0, MPU401_HW_CMIPCI,
302e4c2f
TI
3223 iomidi,
3224 (integrated_midi ?
3225 MPU401_INFO_INTEGRATED : 0),
1da177e4
LT
3226 cm->irq, 0, &cm->rmidi)) < 0) {
3227 printk(KERN_ERR "cmipci: no UART401 device at 0x%lx\n", iomidi);
3228 }
3229 }
3230
3231#ifdef USE_VAR48KRATE
3232 for (val = 0; val < ARRAY_SIZE(rates); val++)
3233 snd_cmipci_set_pll(cm, rates[val], val);
3234
3235 /*
3236 * (Re-)Enable external switch spdo_48k
3237 */
3238 snd_cmipci_set_bit(cm, CM_REG_MISC_CTRL, CM_SPDIF48K|CM_SPDF_AC97);
3239#endif /* USE_VAR48KRATE */
3240
3241 if (snd_cmipci_create_gameport(cm, dev) < 0)
3242 snd_cmipci_clear_bit(cm, CM_REG_FUNCTRL1, CM_JYSTK_EN);
3243
3244 snd_card_set_dev(card, &pci->dev);
3245
3246 *rcmipci = cm;
3247 return 0;
3248}
3249
3250/*
3251 */
3252
3253MODULE_DEVICE_TABLE(pci, snd_cmipci_ids);
3254
3255static int __devinit snd_cmipci_probe(struct pci_dev *pci,
3256 const struct pci_device_id *pci_id)
3257{
3258 static int dev;
2cbdb686
TI
3259 struct snd_card *card;
3260 struct cmipci *cm;
1da177e4
LT
3261 int err;
3262
3263 if (dev >= SNDRV_CARDS)
3264 return -ENODEV;
3265 if (! enable[dev]) {
3266 dev++;
3267 return -ENOENT;
3268 }
3269
3270 card = snd_card_new(index[dev], id[dev], THIS_MODULE, 0);
3271 if (card == NULL)
3272 return -ENOMEM;
3273
3274 switch (pci->device) {
3275 case PCI_DEVICE_ID_CMEDIA_CM8738:
3276 case PCI_DEVICE_ID_CMEDIA_CM8738B:
3277 strcpy(card->driver, "CMI8738");
3278 break;
3279 case PCI_DEVICE_ID_CMEDIA_CM8338A:
3280 case PCI_DEVICE_ID_CMEDIA_CM8338B:
3281 strcpy(card->driver, "CMI8338");
3282 break;
3283 default:
3284 strcpy(card->driver, "CMIPCI");
3285 break;
3286 }
3287
3288 if ((err = snd_cmipci_create(card, pci, dev, &cm)) < 0) {
3289 snd_card_free(card);
3290 return err;
3291 }
cb60e5f5 3292 card->private_data = cm;
1da177e4 3293
1da177e4
LT
3294 if ((err = snd_card_register(card)) < 0) {
3295 snd_card_free(card);
3296 return err;
3297 }
3298 pci_set_drvdata(pci, card);
3299 dev++;
3300 return 0;
3301
3302}
3303
3304static void __devexit snd_cmipci_remove(struct pci_dev *pci)
3305{
3306 snd_card_free(pci_get_drvdata(pci));
3307 pci_set_drvdata(pci, NULL);
3308}
3309
3310
cb60e5f5
TI
3311#ifdef CONFIG_PM
3312/*
3313 * power management
3314 */
3315static unsigned char saved_regs[] = {
3316 CM_REG_FUNCTRL1, CM_REG_CHFORMAT, CM_REG_LEGACY_CTRL, CM_REG_MISC_CTRL,
3317 CM_REG_MIXER0, CM_REG_MIXER1, CM_REG_MIXER2, CM_REG_MIXER3, CM_REG_PLL,
3318 CM_REG_CH0_FRAME1, CM_REG_CH0_FRAME2,
3319 CM_REG_CH1_FRAME1, CM_REG_CH1_FRAME2, CM_REG_EXT_MISC,
3320 CM_REG_INT_STATUS, CM_REG_INT_HLDCLR, CM_REG_FUNCTRL0,
3321};
3322
3323static unsigned char saved_mixers[] = {
3324 SB_DSP4_MASTER_DEV, SB_DSP4_MASTER_DEV + 1,
3325 SB_DSP4_PCM_DEV, SB_DSP4_PCM_DEV + 1,
3326 SB_DSP4_SYNTH_DEV, SB_DSP4_SYNTH_DEV + 1,
3327 SB_DSP4_CD_DEV, SB_DSP4_CD_DEV + 1,
3328 SB_DSP4_LINE_DEV, SB_DSP4_LINE_DEV + 1,
3329 SB_DSP4_MIC_DEV, SB_DSP4_SPEAKER_DEV,
3330 CM_REG_EXTENT_IND, SB_DSP4_OUTPUT_SW,
3331 SB_DSP4_INPUT_LEFT, SB_DSP4_INPUT_RIGHT,
3332};
3333
3334static int snd_cmipci_suspend(struct pci_dev *pci, pm_message_t state)
3335{
3336 struct snd_card *card = pci_get_drvdata(pci);
3337 struct cmipci *cm = card->private_data;
3338 int i;
3339
3340 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
3341
3342 snd_pcm_suspend_all(cm->pcm);
3343 snd_pcm_suspend_all(cm->pcm2);
3344 snd_pcm_suspend_all(cm->pcm_spdif);
3345
3346 /* save registers */
3347 for (i = 0; i < ARRAY_SIZE(saved_regs); i++)
3348 cm->saved_regs[i] = snd_cmipci_read(cm, saved_regs[i]);
3349 for (i = 0; i < ARRAY_SIZE(saved_mixers); i++)
3350 cm->saved_mixers[i] = snd_cmipci_mixer_read(cm, saved_mixers[i]);
3351
3352 /* disable ints */
3353 snd_cmipci_write(cm, CM_REG_INT_HLDCLR, 0);
3354
cb60e5f5
TI
3355 pci_disable_device(pci);
3356 pci_save_state(pci);
30b35399 3357 pci_set_power_state(pci, pci_choose_state(pci, state));
cb60e5f5
TI
3358 return 0;
3359}
3360
3361static int snd_cmipci_resume(struct pci_dev *pci)
3362{
3363 struct snd_card *card = pci_get_drvdata(pci);
3364 struct cmipci *cm = card->private_data;
3365 int i;
3366
cb60e5f5 3367 pci_set_power_state(pci, PCI_D0);
30b35399
TI
3368 pci_restore_state(pci);
3369 if (pci_enable_device(pci) < 0) {
3370 printk(KERN_ERR "cmipci: pci_enable_device failed, "
3371 "disabling device\n");
3372 snd_card_disconnect(card);
3373 return -EIO;
3374 }
cb60e5f5
TI
3375 pci_set_master(pci);
3376
3377 /* reset / initialize to a sane state */
3378 snd_cmipci_write(cm, CM_REG_INT_HLDCLR, 0);
3379 snd_cmipci_ch_reset(cm, CM_CH_PLAY);
3380 snd_cmipci_ch_reset(cm, CM_CH_CAPT);
3381 snd_cmipci_mixer_write(cm, 0, 0);
3382
3383 /* restore registers */
3384 for (i = 0; i < ARRAY_SIZE(saved_regs); i++)
3385 snd_cmipci_write(cm, saved_regs[i], cm->saved_regs[i]);
3386 for (i = 0; i < ARRAY_SIZE(saved_mixers); i++)
3387 snd_cmipci_mixer_write(cm, saved_mixers[i], cm->saved_mixers[i]);
3388
3389 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
3390 return 0;
3391}
3392#endif /* CONFIG_PM */
3393
1da177e4
LT
3394static struct pci_driver driver = {
3395 .name = "C-Media PCI",
3396 .id_table = snd_cmipci_ids,
3397 .probe = snd_cmipci_probe,
3398 .remove = __devexit_p(snd_cmipci_remove),
cb60e5f5
TI
3399#ifdef CONFIG_PM
3400 .suspend = snd_cmipci_suspend,
3401 .resume = snd_cmipci_resume,
3402#endif
1da177e4
LT
3403};
3404
3405static int __init alsa_card_cmipci_init(void)
3406{
01d25d46 3407 return pci_register_driver(&driver);
1da177e4
LT
3408}
3409
3410static void __exit alsa_card_cmipci_exit(void)
3411{
3412 pci_unregister_driver(&driver);
3413}
3414
3415module_init(alsa_card_cmipci_init)
3416module_exit(alsa_card_cmipci_exit)
This page took 0.481017 seconds and 5 git commands to generate.