ALSA: hdspm - Enable AD/DA/PH gains and S/PDIF-Input select on AIO
[deliverable/linux.git] / sound / pci / rme9652 / hdspm.c
CommitLineData
ef5fa1a4 1/*
763f356c
TI
2 * ALSA driver for RME Hammerfall DSP MADI audio interface(s)
3 *
4 * Copyright (c) 2003 Winfried Ritsch (IEM)
5 * code based on hdsp.c Paul Davis
6 * Marcus Andersson
7 * Thomas Charbonnel
3cee5a60
RB
8 * Modified 2006-06-01 for AES32 support by Remy Bruno
9 * <remy.bruno@trinnov.com>
763f356c 10 *
0dca1793
AK
11 * Modified 2009-04-13 for proper metering by Florian Faber
12 * <faber@faberman.de>
13 *
14 * Modified 2009-04-14 for native float support by Florian Faber
15 * <faber@faberman.de>
16 *
17 * Modified 2009-04-26 fixed bug in rms metering by Florian Faber
18 * <faber@faberman.de>
19 *
20 * Modified 2009-04-30 added hw serial number support by Florian Faber
21 *
22 * Modified 2011-01-14 added S/PDIF input on RayDATs by Adrian Knoth
23 *
24 * Modified 2011-01-25 variable period sizes on RayDAT/AIO by Adrian Knoth
25 *
763f356c
TI
26 * This program is free software; you can redistribute it and/or modify
27 * it under the terms of the GNU General Public License as published by
28 * the Free Software Foundation; either version 2 of the License, or
29 * (at your option) any later version.
30 *
31 * This program is distributed in the hope that it will be useful,
32 * but WITHOUT ANY WARRANTY; without even the implied warranty of
33 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
34 * GNU General Public License for more details.
35 *
36 * You should have received a copy of the GNU General Public License
37 * along with this program; if not, write to the Free Software
38 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
39 *
40 */
763f356c
TI
41#include <linux/init.h>
42#include <linux/delay.h>
43#include <linux/interrupt.h>
65a77217 44#include <linux/module.h>
763f356c
TI
45#include <linux/slab.h>
46#include <linux/pci.h>
3f7440a6 47#include <linux/math64.h>
763f356c
TI
48#include <asm/io.h>
49
50#include <sound/core.h>
51#include <sound/control.h>
52#include <sound/pcm.h>
0dca1793 53#include <sound/pcm_params.h>
763f356c
TI
54#include <sound/info.h>
55#include <sound/asoundef.h>
56#include <sound/rawmidi.h>
57#include <sound/hwdep.h>
58#include <sound/initval.h>
59
60#include <sound/hdspm.h>
61
62static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
63static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
a67ff6a5 64static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;/* Enable this card */
763f356c 65
763f356c
TI
66module_param_array(index, int, NULL, 0444);
67MODULE_PARM_DESC(index, "Index value for RME HDSPM interface.");
68
69module_param_array(id, charp, NULL, 0444);
70MODULE_PARM_DESC(id, "ID string for RME HDSPM interface.");
71
72module_param_array(enable, bool, NULL, 0444);
73MODULE_PARM_DESC(enable, "Enable/disable specific HDSPM soundcards.");
74
763f356c
TI
75
76MODULE_AUTHOR
0dca1793
AK
77(
78 "Winfried Ritsch <ritsch_AT_iem.at>, "
79 "Paul Davis <paul@linuxaudiosystems.com>, "
80 "Marcus Andersson, Thomas Charbonnel <thomas@undata.org>, "
81 "Remy Bruno <remy.bruno@trinnov.com>, "
82 "Florian Faber <faberman@linuxproaudio.org>, "
83 "Adrian Knoth <adi@drcomp.erfurt.thur.de>"
84);
763f356c
TI
85MODULE_DESCRIPTION("RME HDSPM");
86MODULE_LICENSE("GPL");
87MODULE_SUPPORTED_DEVICE("{{RME HDSPM-MADI}}");
88
0dca1793 89/* --- Write registers. ---
763f356c
TI
90 These are defined as byte-offsets from the iobase value. */
91
0dca1793
AK
92#define HDSPM_WR_SETTINGS 0
93#define HDSPM_outputBufferAddress 32
94#define HDSPM_inputBufferAddress 36
763f356c
TI
95#define HDSPM_controlRegister 64
96#define HDSPM_interruptConfirmation 96
97#define HDSPM_control2Reg 256 /* not in specs ???????? */
ffb2c3c0 98#define HDSPM_freqReg 256 /* for AES32 */
0dca1793
AK
99#define HDSPM_midiDataOut0 352 /* just believe in old code */
100#define HDSPM_midiDataOut1 356
ffb2c3c0 101#define HDSPM_eeprom_wr 384 /* for AES32 */
763f356c
TI
102
103/* DMA enable for 64 channels, only Bit 0 is relevant */
0dca1793 104#define HDSPM_outputEnableBase 512 /* 512-767 input DMA */
763f356c
TI
105#define HDSPM_inputEnableBase 768 /* 768-1023 output DMA */
106
0dca1793 107/* 16 page addresses for each of the 64 channels DMA buffer in and out
763f356c
TI
108 (each 64k=16*4k) Buffer must be 4k aligned (which is default i386 ????) */
109#define HDSPM_pageAddressBufferOut 8192
110#define HDSPM_pageAddressBufferIn (HDSPM_pageAddressBufferOut+64*16*4)
111
112#define HDSPM_MADI_mixerBase 32768 /* 32768-65535 for 2x64x64 Fader */
113
114#define HDSPM_MATRIX_MIXER_SIZE 8192 /* = 2*64*64 * 4 Byte => 32kB */
115
116/* --- Read registers. ---
117 These are defined as byte-offsets from the iobase value */
118#define HDSPM_statusRegister 0
3cee5a60
RB
119/*#define HDSPM_statusRegister2 96 */
120/* after RME Windows driver sources, status2 is 4-byte word # 48 = word at
121 * offset 192, for AES32 *and* MADI
122 * => need to check that offset 192 is working on MADI */
123#define HDSPM_statusRegister2 192
124#define HDSPM_timecodeRegister 128
763f356c 125
0dca1793
AK
126/* AIO, RayDAT */
127#define HDSPM_RD_STATUS_0 0
128#define HDSPM_RD_STATUS_1 64
129#define HDSPM_RD_STATUS_2 128
130#define HDSPM_RD_STATUS_3 192
131
132#define HDSPM_RD_TCO 256
133#define HDSPM_RD_PLL_FREQ 512
134#define HDSPM_WR_TCO 128
135
136#define HDSPM_TCO1_TCO_lock 0x00000001
137#define HDSPM_TCO1_WCK_Input_Range_LSB 0x00000002
138#define HDSPM_TCO1_WCK_Input_Range_MSB 0x00000004
139#define HDSPM_TCO1_LTC_Input_valid 0x00000008
140#define HDSPM_TCO1_WCK_Input_valid 0x00000010
141#define HDSPM_TCO1_Video_Input_Format_NTSC 0x00000020
142#define HDSPM_TCO1_Video_Input_Format_PAL 0x00000040
143
144#define HDSPM_TCO1_set_TC 0x00000100
145#define HDSPM_TCO1_set_drop_frame_flag 0x00000200
146#define HDSPM_TCO1_LTC_Format_LSB 0x00000400
147#define HDSPM_TCO1_LTC_Format_MSB 0x00000800
148
149#define HDSPM_TCO2_TC_run 0x00010000
150#define HDSPM_TCO2_WCK_IO_ratio_LSB 0x00020000
151#define HDSPM_TCO2_WCK_IO_ratio_MSB 0x00040000
152#define HDSPM_TCO2_set_num_drop_frames_LSB 0x00080000
153#define HDSPM_TCO2_set_num_drop_frames_MSB 0x00100000
154#define HDSPM_TCO2_set_jam_sync 0x00200000
155#define HDSPM_TCO2_set_flywheel 0x00400000
156
157#define HDSPM_TCO2_set_01_4 0x01000000
158#define HDSPM_TCO2_set_pull_down 0x02000000
159#define HDSPM_TCO2_set_pull_up 0x04000000
160#define HDSPM_TCO2_set_freq 0x08000000
161#define HDSPM_TCO2_set_term_75R 0x10000000
162#define HDSPM_TCO2_set_input_LSB 0x20000000
163#define HDSPM_TCO2_set_input_MSB 0x40000000
164#define HDSPM_TCO2_set_freq_from_app 0x80000000
165
166
167#define HDSPM_midiDataOut0 352
168#define HDSPM_midiDataOut1 356
169#define HDSPM_midiDataOut2 368
170
763f356c
TI
171#define HDSPM_midiDataIn0 360
172#define HDSPM_midiDataIn1 364
0dca1793
AK
173#define HDSPM_midiDataIn2 372
174#define HDSPM_midiDataIn3 376
763f356c
TI
175
176/* status is data bytes in MIDI-FIFO (0-128) */
0dca1793
AK
177#define HDSPM_midiStatusOut0 384
178#define HDSPM_midiStatusOut1 388
179#define HDSPM_midiStatusOut2 400
180
181#define HDSPM_midiStatusIn0 392
182#define HDSPM_midiStatusIn1 396
183#define HDSPM_midiStatusIn2 404
184#define HDSPM_midiStatusIn3 408
763f356c
TI
185
186
187/* the meters are regular i/o-mapped registers, but offset
188 considerably from the rest. the peak registers are reset
0dca1793 189 when read; the least-significant 4 bits are full-scale counters;
763f356c
TI
190 the actual peak value is in the most-significant 24 bits.
191*/
0dca1793
AK
192
193#define HDSPM_MADI_INPUT_PEAK 4096
194#define HDSPM_MADI_PLAYBACK_PEAK 4352
195#define HDSPM_MADI_OUTPUT_PEAK 4608
196
197#define HDSPM_MADI_INPUT_RMS_L 6144
198#define HDSPM_MADI_PLAYBACK_RMS_L 6400
199#define HDSPM_MADI_OUTPUT_RMS_L 6656
200
201#define HDSPM_MADI_INPUT_RMS_H 7168
202#define HDSPM_MADI_PLAYBACK_RMS_H 7424
203#define HDSPM_MADI_OUTPUT_RMS_H 7680
763f356c
TI
204
205/* --- Control Register bits --------- */
206#define HDSPM_Start (1<<0) /* start engine */
207
208#define HDSPM_Latency0 (1<<1) /* buffer size = 2^n */
209#define HDSPM_Latency1 (1<<2) /* where n is defined */
210#define HDSPM_Latency2 (1<<3) /* by Latency{2,1,0} */
211
0dca1793
AK
212#define HDSPM_ClockModeMaster (1<<4) /* 1=Master, 0=Autosync */
213#define HDSPM_c0Master 0x1 /* Master clock bit in settings
214 register [RayDAT, AIO] */
763f356c
TI
215
216#define HDSPM_AudioInterruptEnable (1<<5) /* what do you think ? */
217
218#define HDSPM_Frequency0 (1<<6) /* 0=44.1kHz/88.2kHz 1=48kHz/96kHz */
219#define HDSPM_Frequency1 (1<<7) /* 0=32kHz/64kHz */
220#define HDSPM_DoubleSpeed (1<<8) /* 0=normal speed, 1=double speed */
3cee5a60 221#define HDSPM_QuadSpeed (1<<31) /* quad speed bit */
763f356c 222
3cee5a60 223#define HDSPM_Professional (1<<9) /* Professional */ /* AES32 ONLY */
763f356c 224#define HDSPM_TX_64ch (1<<10) /* Output 64channel MODE=1,
3cee5a60
RB
225 56channelMODE=0 */ /* MADI ONLY*/
226#define HDSPM_Emphasis (1<<10) /* Emphasis */ /* AES32 ONLY */
763f356c 227
0dca1793 228#define HDSPM_AutoInp (1<<11) /* Auto Input (takeover) == Safe Mode,
3cee5a60
RB
229 0=off, 1=on */ /* MADI ONLY */
230#define HDSPM_Dolby (1<<11) /* Dolby = "NonAudio" ?? */ /* AES32 ONLY */
763f356c 231
ef5fa1a4
TI
232#define HDSPM_InputSelect0 (1<<14) /* Input select 0= optical, 1=coax
233 * -- MADI ONLY
234 */
763f356c
TI
235#define HDSPM_InputSelect1 (1<<15) /* should be 0 */
236
3cee5a60
RB
237#define HDSPM_SyncRef2 (1<<13)
238#define HDSPM_SyncRef3 (1<<25)
763f356c 239
3cee5a60 240#define HDSPM_SMUX (1<<18) /* Frame ??? */ /* MADI ONY */
0dca1793 241#define HDSPM_clr_tms (1<<19) /* clear track marker, do not use
763f356c
TI
242 AES additional bits in
243 lower 5 Audiodatabits ??? */
3cee5a60
RB
244#define HDSPM_taxi_reset (1<<20) /* ??? */ /* MADI ONLY ? */
245#define HDSPM_WCK48 (1<<20) /* Frame ??? = HDSPM_SMUX */ /* AES32 ONLY */
763f356c 246
0dca1793
AK
247#define HDSPM_Midi0InterruptEnable 0x0400000
248#define HDSPM_Midi1InterruptEnable 0x0800000
249#define HDSPM_Midi2InterruptEnable 0x0200000
250#define HDSPM_Midi3InterruptEnable 0x4000000
763f356c
TI
251
252#define HDSPM_LineOut (1<<24) /* Analog Out on channel 63/64 on=1, mute=0 */
0dca1793 253#define HDSPe_FLOAT_FORMAT 0x2000000
763f356c 254
3cee5a60
RB
255#define HDSPM_DS_DoubleWire (1<<26) /* AES32 ONLY */
256#define HDSPM_QS_DoubleWire (1<<27) /* AES32 ONLY */
257#define HDSPM_QS_QuadWire (1<<28) /* AES32 ONLY */
258
259#define HDSPM_wclk_sel (1<<30)
763f356c 260
384f778f
AK
261/* additional control register bits for AIO*/
262#define HDSPM_c0_Wck48 0x20 /* also RayDAT */
263#define HDSPM_c0_Input0 0x1000
264#define HDSPM_c0_Input1 0x2000
265#define HDSPM_c0_Spdif_Opt 0x4000
266#define HDSPM_c0_Pro 0x8000
267#define HDSPM_c0_clr_tms 0x10000
268#define HDSPM_c0_AEB1 0x20000
269#define HDSPM_c0_AEB2 0x40000
270#define HDSPM_c0_LineOut 0x80000
271#define HDSPM_c0_AD_GAIN0 0x100000
272#define HDSPM_c0_AD_GAIN1 0x200000
273#define HDSPM_c0_DA_GAIN0 0x400000
274#define HDSPM_c0_DA_GAIN1 0x800000
275#define HDSPM_c0_PH_GAIN0 0x1000000
276#define HDSPM_c0_PH_GAIN1 0x2000000
277#define HDSPM_c0_Sym6db 0x4000000
278
279
763f356c
TI
280/* --- bit helper defines */
281#define HDSPM_LatencyMask (HDSPM_Latency0|HDSPM_Latency1|HDSPM_Latency2)
ef5fa1a4
TI
282#define HDSPM_FrequencyMask (HDSPM_Frequency0|HDSPM_Frequency1|\
283 HDSPM_DoubleSpeed|HDSPM_QuadSpeed)
763f356c
TI
284#define HDSPM_InputMask (HDSPM_InputSelect0|HDSPM_InputSelect1)
285#define HDSPM_InputOptical 0
286#define HDSPM_InputCoaxial (HDSPM_InputSelect0)
ef5fa1a4
TI
287#define HDSPM_SyncRefMask (HDSPM_SyncRef0|HDSPM_SyncRef1|\
288 HDSPM_SyncRef2|HDSPM_SyncRef3)
763f356c 289
0dca1793
AK
290#define HDSPM_c0_SyncRef0 0x2
291#define HDSPM_c0_SyncRef1 0x4
292#define HDSPM_c0_SyncRef2 0x8
293#define HDSPM_c0_SyncRef3 0x10
294#define HDSPM_c0_SyncRefMask (HDSPM_c0_SyncRef0 | HDSPM_c0_SyncRef1 |\
295 HDSPM_c0_SyncRef2 | HDSPM_c0_SyncRef3)
296
297#define HDSPM_SYNC_FROM_WORD 0 /* Preferred sync reference */
298#define HDSPM_SYNC_FROM_MADI 1 /* choices - used by "pref_sync_ref" */
299#define HDSPM_SYNC_FROM_TCO 2
300#define HDSPM_SYNC_FROM_SYNC_IN 3
763f356c
TI
301
302#define HDSPM_Frequency32KHz HDSPM_Frequency0
303#define HDSPM_Frequency44_1KHz HDSPM_Frequency1
304#define HDSPM_Frequency48KHz (HDSPM_Frequency1|HDSPM_Frequency0)
305#define HDSPM_Frequency64KHz (HDSPM_DoubleSpeed|HDSPM_Frequency0)
306#define HDSPM_Frequency88_2KHz (HDSPM_DoubleSpeed|HDSPM_Frequency1)
ef5fa1a4
TI
307#define HDSPM_Frequency96KHz (HDSPM_DoubleSpeed|HDSPM_Frequency1|\
308 HDSPM_Frequency0)
3cee5a60
RB
309#define HDSPM_Frequency128KHz (HDSPM_QuadSpeed|HDSPM_Frequency0)
310#define HDSPM_Frequency176_4KHz (HDSPM_QuadSpeed|HDSPM_Frequency1)
ef5fa1a4
TI
311#define HDSPM_Frequency192KHz (HDSPM_QuadSpeed|HDSPM_Frequency1|\
312 HDSPM_Frequency0)
763f356c 313
763f356c
TI
314
315/* Synccheck Status */
316#define HDSPM_SYNC_CHECK_NO_LOCK 0
317#define HDSPM_SYNC_CHECK_LOCK 1
318#define HDSPM_SYNC_CHECK_SYNC 2
319
320/* AutoSync References - used by "autosync_ref" control switch */
321#define HDSPM_AUTOSYNC_FROM_WORD 0
322#define HDSPM_AUTOSYNC_FROM_MADI 1
0dca1793
AK
323#define HDSPM_AUTOSYNC_FROM_TCO 2
324#define HDSPM_AUTOSYNC_FROM_SYNC_IN 3
325#define HDSPM_AUTOSYNC_FROM_NONE 4
763f356c
TI
326
327/* Possible sources of MADI input */
328#define HDSPM_OPTICAL 0 /* optical */
329#define HDSPM_COAXIAL 1 /* BNC */
330
331#define hdspm_encode_latency(x) (((x)<<1) & HDSPM_LatencyMask)
0dca1793 332#define hdspm_decode_latency(x) ((((x) & HDSPM_LatencyMask)>>1))
763f356c
TI
333
334#define hdspm_encode_in(x) (((x)&0x3)<<14)
335#define hdspm_decode_in(x) (((x)>>14)&0x3)
336
337/* --- control2 register bits --- */
338#define HDSPM_TMS (1<<0)
339#define HDSPM_TCK (1<<1)
340#define HDSPM_TDI (1<<2)
341#define HDSPM_JTAG (1<<3)
342#define HDSPM_PWDN (1<<4)
343#define HDSPM_PROGRAM (1<<5)
344#define HDSPM_CONFIG_MODE_0 (1<<6)
345#define HDSPM_CONFIG_MODE_1 (1<<7)
346/*#define HDSPM_VERSION_BIT (1<<8) not defined any more*/
347#define HDSPM_BIGENDIAN_MODE (1<<9)
348#define HDSPM_RD_MULTIPLE (1<<10)
349
3cee5a60 350/* --- Status Register bits --- */ /* MADI ONLY */ /* Bits defined here and
ef5fa1a4
TI
351 that do not conflict with specific bits for AES32 seem to be valid also
352 for the AES32
353 */
763f356c 354#define HDSPM_audioIRQPending (1<<0) /* IRQ is high and pending */
ef5fa1a4
TI
355#define HDSPM_RX_64ch (1<<1) /* Input 64chan. MODE=1, 56chn MODE=0 */
356#define HDSPM_AB_int (1<<2) /* InputChannel Opt=0, Coax=1
357 * (like inp0)
358 */
0dca1793 359
763f356c 360#define HDSPM_madiLock (1<<3) /* MADI Locked =1, no=0 */
0dca1793
AK
361#define HDSPM_madiSync (1<<18) /* MADI is in sync */
362
363#define HDSPM_tcoLock 0x00000020 /* Optional TCO locked status FOR HDSPe MADI! */
364#define HDSPM_tcoSync 0x10000000 /* Optional TCO sync status */
365
366#define HDSPM_syncInLock 0x00010000 /* Sync In lock status FOR HDSPe MADI! */
367#define HDSPM_syncInSync 0x00020000 /* Sync In sync status FOR HDSPe MADI! */
763f356c
TI
368
369#define HDSPM_BufferPositionMask 0x000FFC0 /* Bit 6..15 : h/w buffer pointer */
0dca1793
AK
370 /* since 64byte accurate, last 6 bits are not used */
371
372
763f356c 373
763f356c
TI
374#define HDSPM_DoubleSpeedStatus (1<<19) /* (input) card in double speed */
375
376#define HDSPM_madiFreq0 (1<<22) /* system freq 0=error */
377#define HDSPM_madiFreq1 (1<<23) /* 1=32, 2=44.1 3=48 */
378#define HDSPM_madiFreq2 (1<<24) /* 4=64, 5=88.2 6=96 */
379#define HDSPM_madiFreq3 (1<<25) /* 7=128, 8=176.4 9=192 */
380
ef5fa1a4
TI
381#define HDSPM_BufferID (1<<26) /* (Double)Buffer ID toggles with
382 * Interrupt
383 */
0dca1793
AK
384#define HDSPM_tco_detect 0x08000000
385#define HDSPM_tco_lock 0x20000000
386
387#define HDSPM_s2_tco_detect 0x00000040
388#define HDSPM_s2_AEBO_D 0x00000080
389#define HDSPM_s2_AEBI_D 0x00000100
390
391
392#define HDSPM_midi0IRQPending 0x40000000
393#define HDSPM_midi1IRQPending 0x80000000
394#define HDSPM_midi2IRQPending 0x20000000
395#define HDSPM_midi2IRQPendingAES 0x00000020
396#define HDSPM_midi3IRQPending 0x00200000
763f356c
TI
397
398/* --- status bit helpers */
ef5fa1a4
TI
399#define HDSPM_madiFreqMask (HDSPM_madiFreq0|HDSPM_madiFreq1|\
400 HDSPM_madiFreq2|HDSPM_madiFreq3)
763f356c
TI
401#define HDSPM_madiFreq32 (HDSPM_madiFreq0)
402#define HDSPM_madiFreq44_1 (HDSPM_madiFreq1)
403#define HDSPM_madiFreq48 (HDSPM_madiFreq0|HDSPM_madiFreq1)
404#define HDSPM_madiFreq64 (HDSPM_madiFreq2)
405#define HDSPM_madiFreq88_2 (HDSPM_madiFreq0|HDSPM_madiFreq2)
406#define HDSPM_madiFreq96 (HDSPM_madiFreq1|HDSPM_madiFreq2)
407#define HDSPM_madiFreq128 (HDSPM_madiFreq0|HDSPM_madiFreq1|HDSPM_madiFreq2)
408#define HDSPM_madiFreq176_4 (HDSPM_madiFreq3)
409#define HDSPM_madiFreq192 (HDSPM_madiFreq3|HDSPM_madiFreq0)
410
3cee5a60 411/* Status2 Register bits */ /* MADI ONLY */
763f356c 412
25985edc 413#define HDSPM_version0 (1<<0) /* not really defined but I guess */
763f356c
TI
414#define HDSPM_version1 (1<<1) /* in former cards it was ??? */
415#define HDSPM_version2 (1<<2)
416
417#define HDSPM_wcLock (1<<3) /* Wordclock is detected and locked */
418#define HDSPM_wcSync (1<<4) /* Wordclock is in sync with systemclock */
419
420#define HDSPM_wc_freq0 (1<<5) /* input freq detected via autosync */
421#define HDSPM_wc_freq1 (1<<6) /* 001=32, 010==44.1, 011=48, */
a8cd7148
AK
422#define HDSPM_wc_freq2 (1<<7) /* 100=64, 101=88.2, 110=96, 111=128 */
423#define HDSPM_wc_freq3 0x800 /* 1000=176.4, 1001=192 */
763f356c 424
0dca1793
AK
425#define HDSPM_SyncRef0 0x10000 /* Sync Reference */
426#define HDSPM_SyncRef1 0x20000
427
428#define HDSPM_SelSyncRef0 (1<<8) /* AutoSync Source */
763f356c
TI
429#define HDSPM_SelSyncRef1 (1<<9) /* 000=word, 001=MADI, */
430#define HDSPM_SelSyncRef2 (1<<10) /* 111=no valid signal */
431
432#define HDSPM_wc_valid (HDSPM_wcLock|HDSPM_wcSync)
433
a8cd7148
AK
434#define HDSPM_wcFreqMask (HDSPM_wc_freq0|HDSPM_wc_freq1|HDSPM_wc_freq2|\
435 HDSPM_wc_freq3)
763f356c
TI
436#define HDSPM_wcFreq32 (HDSPM_wc_freq0)
437#define HDSPM_wcFreq44_1 (HDSPM_wc_freq1)
438#define HDSPM_wcFreq48 (HDSPM_wc_freq0|HDSPM_wc_freq1)
439#define HDSPM_wcFreq64 (HDSPM_wc_freq2)
440#define HDSPM_wcFreq88_2 (HDSPM_wc_freq0|HDSPM_wc_freq2)
441#define HDSPM_wcFreq96 (HDSPM_wc_freq1|HDSPM_wc_freq2)
a8cd7148
AK
442#define HDSPM_wcFreq128 (HDSPM_wc_freq0|HDSPM_wc_freq1|HDSPM_wc_freq2)
443#define HDSPM_wcFreq176_4 (HDSPM_wc_freq3)
444#define HDSPM_wcFreq192 (HDSPM_wc_freq0|HDSPM_wc_freq3)
763f356c 445
0dca1793
AK
446#define HDSPM_status1_F_0 0x0400000
447#define HDSPM_status1_F_1 0x0800000
448#define HDSPM_status1_F_2 0x1000000
449#define HDSPM_status1_F_3 0x2000000
450#define HDSPM_status1_freqMask (HDSPM_status1_F_0|HDSPM_status1_F_1|HDSPM_status1_F_2|HDSPM_status1_F_3)
451
763f356c 452
ef5fa1a4
TI
453#define HDSPM_SelSyncRefMask (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1|\
454 HDSPM_SelSyncRef2)
763f356c
TI
455#define HDSPM_SelSyncRef_WORD 0
456#define HDSPM_SelSyncRef_MADI (HDSPM_SelSyncRef0)
0dca1793
AK
457#define HDSPM_SelSyncRef_TCO (HDSPM_SelSyncRef1)
458#define HDSPM_SelSyncRef_SyncIn (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1)
ef5fa1a4
TI
459#define HDSPM_SelSyncRef_NVALID (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1|\
460 HDSPM_SelSyncRef2)
763f356c 461
3cee5a60
RB
462/*
463 For AES32, bits for status, status2 and timecode are different
464*/
465/* status */
466#define HDSPM_AES32_wcLock 0x0200000
56bde0f3 467#define HDSPM_AES32_wcSync 0x0100000
3cee5a60 468#define HDSPM_AES32_wcFreq_bit 22
0dca1793 469/* (status >> HDSPM_AES32_wcFreq_bit) & 0xF gives WC frequency (cf function
3cee5a60
RB
470 HDSPM_bit2freq */
471#define HDSPM_AES32_syncref_bit 16
472/* (status >> HDSPM_AES32_syncref_bit) & 0xF gives sync source */
473
474#define HDSPM_AES32_AUTOSYNC_FROM_WORD 0
475#define HDSPM_AES32_AUTOSYNC_FROM_AES1 1
476#define HDSPM_AES32_AUTOSYNC_FROM_AES2 2
477#define HDSPM_AES32_AUTOSYNC_FROM_AES3 3
478#define HDSPM_AES32_AUTOSYNC_FROM_AES4 4
479#define HDSPM_AES32_AUTOSYNC_FROM_AES5 5
480#define HDSPM_AES32_AUTOSYNC_FROM_AES6 6
481#define HDSPM_AES32_AUTOSYNC_FROM_AES7 7
482#define HDSPM_AES32_AUTOSYNC_FROM_AES8 8
6534599d 483#define HDSPM_AES32_AUTOSYNC_FROM_NONE 9
3cee5a60
RB
484
485/* status2 */
486/* HDSPM_LockAES_bit is given by HDSPM_LockAES >> (AES# - 1) */
487#define HDSPM_LockAES 0x80
488#define HDSPM_LockAES1 0x80
489#define HDSPM_LockAES2 0x40
490#define HDSPM_LockAES3 0x20
491#define HDSPM_LockAES4 0x10
492#define HDSPM_LockAES5 0x8
493#define HDSPM_LockAES6 0x4
494#define HDSPM_LockAES7 0x2
495#define HDSPM_LockAES8 0x1
496/*
497 Timecode
498 After windows driver sources, bits 4*i to 4*i+3 give the input frequency on
499 AES i+1
500 bits 3210
501 0001 32kHz
502 0010 44.1kHz
503 0011 48kHz
504 0100 64kHz
505 0101 88.2kHz
506 0110 96kHz
507 0111 128kHz
508 1000 176.4kHz
509 1001 192kHz
510 NB: Timecode register doesn't seem to work on AES32 card revision 230
511*/
512
763f356c
TI
513/* Mixer Values */
514#define UNITY_GAIN 32768 /* = 65536/2 */
515#define MINUS_INFINITY_GAIN 0
516
763f356c
TI
517/* Number of channels for different Speed Modes */
518#define MADI_SS_CHANNELS 64
519#define MADI_DS_CHANNELS 32
520#define MADI_QS_CHANNELS 16
521
0dca1793
AK
522#define RAYDAT_SS_CHANNELS 36
523#define RAYDAT_DS_CHANNELS 20
524#define RAYDAT_QS_CHANNELS 12
525
526#define AIO_IN_SS_CHANNELS 14
527#define AIO_IN_DS_CHANNELS 10
528#define AIO_IN_QS_CHANNELS 8
529#define AIO_OUT_SS_CHANNELS 16
530#define AIO_OUT_DS_CHANNELS 12
531#define AIO_OUT_QS_CHANNELS 10
532
d2d10a21
AK
533#define AES32_CHANNELS 16
534
763f356c
TI
535/* the size of a substream (1 mono data stream) */
536#define HDSPM_CHANNEL_BUFFER_SAMPLES (16*1024)
537#define HDSPM_CHANNEL_BUFFER_BYTES (4*HDSPM_CHANNEL_BUFFER_SAMPLES)
538
539/* the size of the area we need to allocate for DMA transfers. the
540 size is the same regardless of the number of channels, and
0dca1793 541 also the latency to use.
763f356c
TI
542 for one direction !!!
543*/
ffb2c3c0 544#define HDSPM_DMA_AREA_BYTES (HDSPM_MAX_CHANNELS * HDSPM_CHANNEL_BUFFER_BYTES)
763f356c
TI
545#define HDSPM_DMA_AREA_KILOBYTES (HDSPM_DMA_AREA_BYTES/1024)
546
0dca1793
AK
547#define HDSPM_RAYDAT_REV 211
548#define HDSPM_AIO_REV 212
549#define HDSPM_MADIFACE_REV 213
3cee5a60 550
6534599d
RB
551/* speed factor modes */
552#define HDSPM_SPEED_SINGLE 0
553#define HDSPM_SPEED_DOUBLE 1
554#define HDSPM_SPEED_QUAD 2
0dca1793 555
6534599d
RB
556/* names for speed modes */
557static char *hdspm_speed_names[] = { "single", "double", "quad" };
558
0dca1793
AK
559static char *texts_autosync_aes_tco[] = { "Word Clock",
560 "AES1", "AES2", "AES3", "AES4",
561 "AES5", "AES6", "AES7", "AES8",
562 "TCO" };
563static char *texts_autosync_aes[] = { "Word Clock",
564 "AES1", "AES2", "AES3", "AES4",
565 "AES5", "AES6", "AES7", "AES8" };
566static char *texts_autosync_madi_tco[] = { "Word Clock",
567 "MADI", "TCO", "Sync In" };
568static char *texts_autosync_madi[] = { "Word Clock",
569 "MADI", "Sync In" };
570
571static char *texts_autosync_raydat_tco[] = {
572 "Word Clock",
573 "ADAT 1", "ADAT 2", "ADAT 3", "ADAT 4",
574 "AES", "SPDIF", "TCO", "Sync In"
575};
576static char *texts_autosync_raydat[] = {
577 "Word Clock",
578 "ADAT 1", "ADAT 2", "ADAT 3", "ADAT 4",
579 "AES", "SPDIF", "Sync In"
580};
581static char *texts_autosync_aio_tco[] = {
582 "Word Clock",
583 "ADAT", "AES", "SPDIF", "TCO", "Sync In"
584};
585static char *texts_autosync_aio[] = { "Word Clock",
586 "ADAT", "AES", "SPDIF", "Sync In" };
587
588static char *texts_freq[] = {
589 "No Lock",
590 "32 kHz",
591 "44.1 kHz",
592 "48 kHz",
593 "64 kHz",
594 "88.2 kHz",
595 "96 kHz",
596 "128 kHz",
597 "176.4 kHz",
598 "192 kHz"
599};
600
0dca1793
AK
601static char *texts_ports_madi[] = {
602 "MADI.1", "MADI.2", "MADI.3", "MADI.4", "MADI.5", "MADI.6",
603 "MADI.7", "MADI.8", "MADI.9", "MADI.10", "MADI.11", "MADI.12",
604 "MADI.13", "MADI.14", "MADI.15", "MADI.16", "MADI.17", "MADI.18",
605 "MADI.19", "MADI.20", "MADI.21", "MADI.22", "MADI.23", "MADI.24",
606 "MADI.25", "MADI.26", "MADI.27", "MADI.28", "MADI.29", "MADI.30",
607 "MADI.31", "MADI.32", "MADI.33", "MADI.34", "MADI.35", "MADI.36",
608 "MADI.37", "MADI.38", "MADI.39", "MADI.40", "MADI.41", "MADI.42",
609 "MADI.43", "MADI.44", "MADI.45", "MADI.46", "MADI.47", "MADI.48",
610 "MADI.49", "MADI.50", "MADI.51", "MADI.52", "MADI.53", "MADI.54",
611 "MADI.55", "MADI.56", "MADI.57", "MADI.58", "MADI.59", "MADI.60",
612 "MADI.61", "MADI.62", "MADI.63", "MADI.64",
613};
614
615
616static char *texts_ports_raydat_ss[] = {
617 "ADAT1.1", "ADAT1.2", "ADAT1.3", "ADAT1.4", "ADAT1.5", "ADAT1.6",
618 "ADAT1.7", "ADAT1.8", "ADAT2.1", "ADAT2.2", "ADAT2.3", "ADAT2.4",
619 "ADAT2.5", "ADAT2.6", "ADAT2.7", "ADAT2.8", "ADAT3.1", "ADAT3.2",
620 "ADAT3.3", "ADAT3.4", "ADAT3.5", "ADAT3.6", "ADAT3.7", "ADAT3.8",
621 "ADAT4.1", "ADAT4.2", "ADAT4.3", "ADAT4.4", "ADAT4.5", "ADAT4.6",
622 "ADAT4.7", "ADAT4.8",
623 "AES.L", "AES.R",
624 "SPDIF.L", "SPDIF.R"
625};
626
627static char *texts_ports_raydat_ds[] = {
628 "ADAT1.1", "ADAT1.2", "ADAT1.3", "ADAT1.4",
629 "ADAT2.1", "ADAT2.2", "ADAT2.3", "ADAT2.4",
630 "ADAT3.1", "ADAT3.2", "ADAT3.3", "ADAT3.4",
631 "ADAT4.1", "ADAT4.2", "ADAT4.3", "ADAT4.4",
632 "AES.L", "AES.R",
633 "SPDIF.L", "SPDIF.R"
634};
635
636static char *texts_ports_raydat_qs[] = {
637 "ADAT1.1", "ADAT1.2",
638 "ADAT2.1", "ADAT2.2",
639 "ADAT3.1", "ADAT3.2",
640 "ADAT4.1", "ADAT4.2",
641 "AES.L", "AES.R",
642 "SPDIF.L", "SPDIF.R"
643};
644
645
646static char *texts_ports_aio_in_ss[] = {
647 "Analogue.L", "Analogue.R",
648 "AES.L", "AES.R",
649 "SPDIF.L", "SPDIF.R",
650 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4", "ADAT.5", "ADAT.6",
651 "ADAT.7", "ADAT.8"
652};
653
654static char *texts_ports_aio_out_ss[] = {
655 "Analogue.L", "Analogue.R",
656 "AES.L", "AES.R",
657 "SPDIF.L", "SPDIF.R",
658 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4", "ADAT.5", "ADAT.6",
659 "ADAT.7", "ADAT.8",
660 "Phone.L", "Phone.R"
661};
662
663static char *texts_ports_aio_in_ds[] = {
664 "Analogue.L", "Analogue.R",
665 "AES.L", "AES.R",
666 "SPDIF.L", "SPDIF.R",
667 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4"
668};
669
670static char *texts_ports_aio_out_ds[] = {
671 "Analogue.L", "Analogue.R",
672 "AES.L", "AES.R",
673 "SPDIF.L", "SPDIF.R",
674 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4",
675 "Phone.L", "Phone.R"
676};
677
678static char *texts_ports_aio_in_qs[] = {
679 "Analogue.L", "Analogue.R",
680 "AES.L", "AES.R",
681 "SPDIF.L", "SPDIF.R",
682 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4"
683};
684
685static char *texts_ports_aio_out_qs[] = {
686 "Analogue.L", "Analogue.R",
687 "AES.L", "AES.R",
688 "SPDIF.L", "SPDIF.R",
689 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4",
690 "Phone.L", "Phone.R"
691};
692
432d2500
AK
693static char *texts_ports_aes32[] = {
694 "AES.1", "AES.2", "AES.3", "AES.4", "AES.5", "AES.6", "AES.7",
695 "AES.8", "AES.9.", "AES.10", "AES.11", "AES.12", "AES.13", "AES.14",
696 "AES.15", "AES.16"
697};
698
55a57606
AK
699/* These tables map the ALSA channels 1..N to the channels that we
700 need to use in order to find the relevant channel buffer. RME
701 refers to this kind of mapping as between "the ADAT channel and
702 the DMA channel." We index it using the logical audio channel,
703 and the value is the DMA channel (i.e. channel buffer number)
704 where the data for that channel can be read/written from/to.
705*/
706
707static char channel_map_unity_ss[HDSPM_MAX_CHANNELS] = {
708 0, 1, 2, 3, 4, 5, 6, 7,
709 8, 9, 10, 11, 12, 13, 14, 15,
710 16, 17, 18, 19, 20, 21, 22, 23,
711 24, 25, 26, 27, 28, 29, 30, 31,
712 32, 33, 34, 35, 36, 37, 38, 39,
713 40, 41, 42, 43, 44, 45, 46, 47,
714 48, 49, 50, 51, 52, 53, 54, 55,
715 56, 57, 58, 59, 60, 61, 62, 63
716};
717
55a57606
AK
718static char channel_map_raydat_ss[HDSPM_MAX_CHANNELS] = {
719 4, 5, 6, 7, 8, 9, 10, 11, /* ADAT 1 */
720 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT 2 */
721 20, 21, 22, 23, 24, 25, 26, 27, /* ADAT 3 */
722 28, 29, 30, 31, 32, 33, 34, 35, /* ADAT 4 */
723 0, 1, /* AES */
724 2, 3, /* SPDIF */
725 -1, -1, -1, -1,
726 -1, -1, -1, -1, -1, -1, -1, -1,
727 -1, -1, -1, -1, -1, -1, -1, -1,
728 -1, -1, -1, -1, -1, -1, -1, -1,
729};
730
731static char channel_map_raydat_ds[HDSPM_MAX_CHANNELS] = {
732 4, 5, 6, 7, /* ADAT 1 */
733 8, 9, 10, 11, /* ADAT 2 */
734 12, 13, 14, 15, /* ADAT 3 */
735 16, 17, 18, 19, /* ADAT 4 */
736 0, 1, /* AES */
737 2, 3, /* SPDIF */
738 -1, -1, -1, -1,
739 -1, -1, -1, -1, -1, -1, -1, -1,
740 -1, -1, -1, -1, -1, -1, -1, -1,
741 -1, -1, -1, -1, -1, -1, -1, -1,
742 -1, -1, -1, -1, -1, -1, -1, -1,
743 -1, -1, -1, -1, -1, -1, -1, -1,
744};
745
746static char channel_map_raydat_qs[HDSPM_MAX_CHANNELS] = {
747 4, 5, /* ADAT 1 */
748 6, 7, /* ADAT 2 */
749 8, 9, /* ADAT 3 */
750 10, 11, /* ADAT 4 */
751 0, 1, /* AES */
752 2, 3, /* SPDIF */
753 -1, -1, -1, -1,
754 -1, -1, -1, -1, -1, -1, -1, -1,
755 -1, -1, -1, -1, -1, -1, -1, -1,
756 -1, -1, -1, -1, -1, -1, -1, -1,
757 -1, -1, -1, -1, -1, -1, -1, -1,
758 -1, -1, -1, -1, -1, -1, -1, -1,
759 -1, -1, -1, -1, -1, -1, -1, -1,
760};
761
762static char channel_map_aio_in_ss[HDSPM_MAX_CHANNELS] = {
763 0, 1, /* line in */
764 8, 9, /* aes in, */
765 10, 11, /* spdif in */
766 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT in */
767 -1, -1,
768 -1, -1, -1, -1, -1, -1, -1, -1,
769 -1, -1, -1, -1, -1, -1, -1, -1,
770 -1, -1, -1, -1, -1, -1, -1, -1,
771 -1, -1, -1, -1, -1, -1, -1, -1,
772 -1, -1, -1, -1, -1, -1, -1, -1,
773 -1, -1, -1, -1, -1, -1, -1, -1,
774};
775
776static char channel_map_aio_out_ss[HDSPM_MAX_CHANNELS] = {
777 0, 1, /* line out */
778 8, 9, /* aes out */
779 10, 11, /* spdif out */
780 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT out */
781 6, 7, /* phone out */
782 -1, -1, -1, -1, -1, -1, -1, -1,
783 -1, -1, -1, -1, -1, -1, -1, -1,
784 -1, -1, -1, -1, -1, -1, -1, -1,
785 -1, -1, -1, -1, -1, -1, -1, -1,
786 -1, -1, -1, -1, -1, -1, -1, -1,
787 -1, -1, -1, -1, -1, -1, -1, -1,
788};
789
790static char channel_map_aio_in_ds[HDSPM_MAX_CHANNELS] = {
791 0, 1, /* line in */
792 8, 9, /* aes in */
793 10, 11, /* spdif in */
794 12, 14, 16, 18, /* adat in */
795 -1, -1, -1, -1, -1, -1,
796 -1, -1, -1, -1, -1, -1, -1, -1,
797 -1, -1, -1, -1, -1, -1, -1, -1,
798 -1, -1, -1, -1, -1, -1, -1, -1,
799 -1, -1, -1, -1, -1, -1, -1, -1,
800 -1, -1, -1, -1, -1, -1, -1, -1,
801 -1, -1, -1, -1, -1, -1, -1, -1
802};
803
804static char channel_map_aio_out_ds[HDSPM_MAX_CHANNELS] = {
805 0, 1, /* line out */
806 8, 9, /* aes out */
807 10, 11, /* spdif out */
808 12, 14, 16, 18, /* adat out */
809 6, 7, /* phone out */
810 -1, -1, -1, -1,
811 -1, -1, -1, -1, -1, -1, -1, -1,
812 -1, -1, -1, -1, -1, -1, -1, -1,
813 -1, -1, -1, -1, -1, -1, -1, -1,
814 -1, -1, -1, -1, -1, -1, -1, -1,
815 -1, -1, -1, -1, -1, -1, -1, -1,
816 -1, -1, -1, -1, -1, -1, -1, -1
817};
818
819static char channel_map_aio_in_qs[HDSPM_MAX_CHANNELS] = {
820 0, 1, /* line in */
821 8, 9, /* aes in */
822 10, 11, /* spdif in */
823 12, 16, /* adat in */
824 -1, -1, -1, -1, -1, -1, -1, -1,
825 -1, -1, -1, -1, -1, -1, -1, -1,
826 -1, -1, -1, -1, -1, -1, -1, -1,
827 -1, -1, -1, -1, -1, -1, -1, -1,
828 -1, -1, -1, -1, -1, -1, -1, -1,
829 -1, -1, -1, -1, -1, -1, -1, -1,
830 -1, -1, -1, -1, -1, -1, -1, -1
831};
832
833static char channel_map_aio_out_qs[HDSPM_MAX_CHANNELS] = {
834 0, 1, /* line out */
835 8, 9, /* aes out */
836 10, 11, /* spdif out */
837 12, 16, /* adat out */
838 6, 7, /* phone out */
839 -1, -1, -1, -1, -1, -1,
840 -1, -1, -1, -1, -1, -1, -1, -1,
841 -1, -1, -1, -1, -1, -1, -1, -1,
842 -1, -1, -1, -1, -1, -1, -1, -1,
843 -1, -1, -1, -1, -1, -1, -1, -1,
844 -1, -1, -1, -1, -1, -1, -1, -1,
845 -1, -1, -1, -1, -1, -1, -1, -1
846};
847
432d2500
AK
848static char channel_map_aes32[HDSPM_MAX_CHANNELS] = {
849 0, 1, 2, 3, 4, 5, 6, 7,
850 8, 9, 10, 11, 12, 13, 14, 15,
851 -1, -1, -1, -1, -1, -1, -1, -1,
852 -1, -1, -1, -1, -1, -1, -1, -1,
853 -1, -1, -1, -1, -1, -1, -1, -1,
854 -1, -1, -1, -1, -1, -1, -1, -1,
855 -1, -1, -1, -1, -1, -1, -1, -1,
856 -1, -1, -1, -1, -1, -1, -1, -1
857};
858
98274f07
TI
859struct hdspm_midi {
860 struct hdspm *hdspm;
763f356c 861 int id;
98274f07
TI
862 struct snd_rawmidi *rmidi;
863 struct snd_rawmidi_substream *input;
864 struct snd_rawmidi_substream *output;
763f356c
TI
865 char istimer; /* timer in use */
866 struct timer_list timer;
867 spinlock_t lock;
868 int pending;
0dca1793
AK
869 int dataIn;
870 int statusIn;
871 int dataOut;
872 int statusOut;
873 int ie;
874 int irq;
875};
876
877struct hdspm_tco {
878 int input;
879 int framerate;
880 int wordclock;
881 int samplerate;
882 int pull;
883 int term; /* 0 = off, 1 = on */
763f356c
TI
884};
885
98274f07 886struct hdspm {
763f356c 887 spinlock_t lock;
ef5fa1a4
TI
888 /* only one playback and/or capture stream */
889 struct snd_pcm_substream *capture_substream;
890 struct snd_pcm_substream *playback_substream;
763f356c
TI
891
892 char *card_name; /* for procinfo */
3cee5a60
RB
893 unsigned short firmware_rev; /* dont know if relevant (yes if AES32)*/
894
0dca1793 895 uint8_t io_type;
763f356c 896
763f356c
TI
897 int monitor_outs; /* set up monitoring outs init flag */
898
899 u32 control_register; /* cached value */
900 u32 control2_register; /* cached value */
0dca1793 901 u32 settings_register;
763f356c 902
0dca1793 903 struct hdspm_midi midi[4];
763f356c
TI
904 struct tasklet_struct midi_tasklet;
905
906 size_t period_bytes;
0dca1793
AK
907 unsigned char ss_in_channels;
908 unsigned char ds_in_channels;
909 unsigned char qs_in_channels;
910 unsigned char ss_out_channels;
911 unsigned char ds_out_channels;
912 unsigned char qs_out_channels;
913
914 unsigned char max_channels_in;
915 unsigned char max_channels_out;
916
286bed0f
TI
917 signed char *channel_map_in;
918 signed char *channel_map_out;
0dca1793 919
286bed0f
TI
920 signed char *channel_map_in_ss, *channel_map_in_ds, *channel_map_in_qs;
921 signed char *channel_map_out_ss, *channel_map_out_ds, *channel_map_out_qs;
0dca1793
AK
922
923 char **port_names_in;
924 char **port_names_out;
925
926 char **port_names_in_ss, **port_names_in_ds, **port_names_in_qs;
927 char **port_names_out_ss, **port_names_out_ds, **port_names_out_qs;
763f356c
TI
928
929 unsigned char *playback_buffer; /* suitably aligned address */
930 unsigned char *capture_buffer; /* suitably aligned address */
931
932 pid_t capture_pid; /* process id which uses capture */
933 pid_t playback_pid; /* process id which uses capture */
934 int running; /* running status */
935
936 int last_external_sample_rate; /* samplerate mystic ... */
937 int last_internal_sample_rate;
938 int system_sample_rate;
939
763f356c
TI
940 int dev; /* Hardware vars... */
941 int irq;
942 unsigned long port;
943 void __iomem *iobase;
944
945 int irq_count; /* for debug */
0dca1793 946 int midiPorts;
763f356c 947
98274f07
TI
948 struct snd_card *card; /* one card */
949 struct snd_pcm *pcm; /* has one pcm */
950 struct snd_hwdep *hwdep; /* and a hwdep for additional ioctl */
763f356c
TI
951 struct pci_dev *pci; /* and an pci info */
952
953 /* Mixer vars */
ef5fa1a4
TI
954 /* fast alsa mixer */
955 struct snd_kcontrol *playback_mixer_ctls[HDSPM_MAX_CHANNELS];
956 /* but input to much, so not used */
957 struct snd_kcontrol *input_mixer_ctls[HDSPM_MAX_CHANNELS];
25985edc 958 /* full mixer accessible over mixer ioctl or hwdep-device */
ef5fa1a4 959 struct hdspm_mixer *mixer;
763f356c 960
0dca1793 961 struct hdspm_tco *tco; /* NULL if no TCO detected */
763f356c 962
0dca1793
AK
963 char **texts_autosync;
964 int texts_autosync_items;
763f356c 965
0dca1793 966 cycles_t last_interrupt;
730a5865 967
7d53a631
AK
968 unsigned int serial;
969
730a5865 970 struct hdspm_peak_rms peak_rms;
763f356c
TI
971};
972
763f356c 973
cebe41d4 974static DEFINE_PCI_DEVICE_TABLE(snd_hdspm_ids) = {
763f356c
TI
975 {
976 .vendor = PCI_VENDOR_ID_XILINX,
977 .device = PCI_DEVICE_ID_XILINX_HAMMERFALL_DSP_MADI,
978 .subvendor = PCI_ANY_ID,
979 .subdevice = PCI_ANY_ID,
980 .class = 0,
981 .class_mask = 0,
982 .driver_data = 0},
983 {0,}
984};
985
986MODULE_DEVICE_TABLE(pci, snd_hdspm_ids);
987
988/* prototypes */
e23e7a14
BP
989static int snd_hdspm_create_alsa_devices(struct snd_card *card,
990 struct hdspm *hdspm);
991static int snd_hdspm_create_pcm(struct snd_card *card,
992 struct hdspm *hdspm);
98274f07 993
0dca1793 994static inline void snd_hdspm_initialize_midi_flush(struct hdspm *hdspm);
3f7bf918 995static inline int hdspm_get_pll_freq(struct hdspm *hdspm);
0dca1793
AK
996static int hdspm_update_simple_mixer_controls(struct hdspm *hdspm);
997static int hdspm_autosync_ref(struct hdspm *hdspm);
34be7ebb 998static int hdspm_set_toggle_setting(struct hdspm *hdspm, u32 regmask, int out);
0dca1793 999static int snd_hdspm_set_defaults(struct hdspm *hdspm);
21a164df 1000static int hdspm_system_clock_mode(struct hdspm *hdspm);
0dca1793 1001static void hdspm_set_sgbuf(struct hdspm *hdspm,
77a23f26 1002 struct snd_pcm_substream *substream,
763f356c
TI
1003 unsigned int reg, int channels);
1004
3cee5a60
RB
1005static inline int HDSPM_bit2freq(int n)
1006{
62cef821
DV
1007 static const int bit2freq_tab[] = {
1008 0, 32000, 44100, 48000, 64000, 88200,
3cee5a60
RB
1009 96000, 128000, 176400, 192000 };
1010 if (n < 1 || n > 9)
1011 return 0;
1012 return bit2freq_tab[n];
1013}
1014
b2ed6326
AK
1015static bool hdspm_is_raydat_or_aio(struct hdspm *hdspm)
1016{
1017 return ((AIO == hdspm->io_type) || (RayDAT == hdspm->io_type));
1018}
1019
1020
0dca1793 1021/* Write/read to/from HDSPM with Adresses in Bytes
763f356c
TI
1022 not words but only 32Bit writes are allowed */
1023
98274f07 1024static inline void hdspm_write(struct hdspm * hdspm, unsigned int reg,
763f356c
TI
1025 unsigned int val)
1026{
1027 writel(val, hdspm->iobase + reg);
1028}
1029
98274f07 1030static inline unsigned int hdspm_read(struct hdspm * hdspm, unsigned int reg)
763f356c
TI
1031{
1032 return readl(hdspm->iobase + reg);
1033}
1034
0dca1793
AK
1035/* for each output channel (chan) I have an Input (in) and Playback (pb) Fader
1036 mixer is write only on hardware so we have to cache him for read
763f356c
TI
1037 each fader is a u32, but uses only the first 16 bit */
1038
98274f07 1039static inline int hdspm_read_in_gain(struct hdspm * hdspm, unsigned int chan,
763f356c
TI
1040 unsigned int in)
1041{
5bab2482 1042 if (chan >= HDSPM_MIXER_CHANNELS || in >= HDSPM_MIXER_CHANNELS)
763f356c
TI
1043 return 0;
1044
1045 return hdspm->mixer->ch[chan].in[in];
1046}
1047
98274f07 1048static inline int hdspm_read_pb_gain(struct hdspm * hdspm, unsigned int chan,
763f356c
TI
1049 unsigned int pb)
1050{
5bab2482 1051 if (chan >= HDSPM_MIXER_CHANNELS || pb >= HDSPM_MIXER_CHANNELS)
763f356c
TI
1052 return 0;
1053 return hdspm->mixer->ch[chan].pb[pb];
1054}
1055
62cef821 1056static int hdspm_write_in_gain(struct hdspm *hdspm, unsigned int chan,
763f356c
TI
1057 unsigned int in, unsigned short data)
1058{
1059 if (chan >= HDSPM_MIXER_CHANNELS || in >= HDSPM_MIXER_CHANNELS)
1060 return -1;
1061
1062 hdspm_write(hdspm,
1063 HDSPM_MADI_mixerBase +
1064 ((in + 128 * chan) * sizeof(u32)),
1065 (hdspm->mixer->ch[chan].in[in] = data & 0xFFFF));
1066 return 0;
1067}
1068
62cef821 1069static int hdspm_write_pb_gain(struct hdspm *hdspm, unsigned int chan,
763f356c
TI
1070 unsigned int pb, unsigned short data)
1071{
1072 if (chan >= HDSPM_MIXER_CHANNELS || pb >= HDSPM_MIXER_CHANNELS)
1073 return -1;
1074
1075 hdspm_write(hdspm,
1076 HDSPM_MADI_mixerBase +
1077 ((64 + pb + 128 * chan) * sizeof(u32)),
1078 (hdspm->mixer->ch[chan].pb[pb] = data & 0xFFFF));
1079 return 0;
1080}
1081
1082
1083/* enable DMA for specific channels, now available for DSP-MADI */
98274f07 1084static inline void snd_hdspm_enable_in(struct hdspm * hdspm, int i, int v)
763f356c
TI
1085{
1086 hdspm_write(hdspm, HDSPM_inputEnableBase + (4 * i), v);
1087}
1088
98274f07 1089static inline void snd_hdspm_enable_out(struct hdspm * hdspm, int i, int v)
763f356c
TI
1090{
1091 hdspm_write(hdspm, HDSPM_outputEnableBase + (4 * i), v);
1092}
1093
1094/* check if same process is writing and reading */
62cef821 1095static int snd_hdspm_use_is_exclusive(struct hdspm *hdspm)
763f356c
TI
1096{
1097 unsigned long flags;
1098 int ret = 1;
1099
1100 spin_lock_irqsave(&hdspm->lock, flags);
1101 if ((hdspm->playback_pid != hdspm->capture_pid) &&
1102 (hdspm->playback_pid >= 0) && (hdspm->capture_pid >= 0)) {
1103 ret = 0;
1104 }
1105 spin_unlock_irqrestore(&hdspm->lock, flags);
1106 return ret;
1107}
1108
fcdc4ba1
AK
1109/* round arbitary sample rates to commonly known rates */
1110static int hdspm_round_frequency(int rate)
1111{
1112 if (rate < 38050)
1113 return 32000;
1114 if (rate < 46008)
1115 return 44100;
1116 else
1117 return 48000;
1118}
1119
a8a729fa
AK
1120/* QS and DS rates normally can not be detected
1121 * automatically by the card. Only exception is MADI
1122 * in 96k frame mode.
1123 *
1124 * So if we read SS values (32 .. 48k), check for
1125 * user-provided DS/QS bits in the control register
1126 * and multiply the base frequency accordingly.
1127 */
1128static int hdspm_rate_multiplier(struct hdspm *hdspm, int rate)
1129{
1130 if (rate <= 48000) {
1131 if (hdspm->control_register & HDSPM_QuadSpeed)
1132 return rate * 4;
1133 else if (hdspm->control_register &
1134 HDSPM_DoubleSpeed)
1135 return rate * 2;
1136 };
1137 return rate;
1138}
1139
fcdc4ba1
AK
1140static int hdspm_tco_sync_check(struct hdspm *hdspm);
1141static int hdspm_sync_in_sync_check(struct hdspm *hdspm);
1142
763f356c 1143/* check for external sample rate */
62cef821 1144static int hdspm_external_sample_rate(struct hdspm *hdspm)
763f356c 1145{
0dca1793
AK
1146 unsigned int status, status2, timecode;
1147 int syncref, rate = 0, rate_bits;
3cee5a60 1148
0dca1793
AK
1149 switch (hdspm->io_type) {
1150 case AES32:
1151 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
1152 status = hdspm_read(hdspm, HDSPM_statusRegister);
7c4a95b5 1153 timecode = hdspm_read(hdspm, HDSPM_timecodeRegister);
0dca1793
AK
1154
1155 syncref = hdspm_autosync_ref(hdspm);
3cee5a60
RB
1156
1157 if (syncref == HDSPM_AES32_AUTOSYNC_FROM_WORD &&
1158 status & HDSPM_AES32_wcLock)
0dca1793
AK
1159 return HDSPM_bit2freq((status >> HDSPM_AES32_wcFreq_bit) & 0xF);
1160
3cee5a60 1161 if (syncref >= HDSPM_AES32_AUTOSYNC_FROM_AES1 &&
0dca1793
AK
1162 syncref <= HDSPM_AES32_AUTOSYNC_FROM_AES8 &&
1163 status2 & (HDSPM_LockAES >>
1164 (syncref - HDSPM_AES32_AUTOSYNC_FROM_AES1)))
1165 return HDSPM_bit2freq((timecode >> (4*(syncref-HDSPM_AES32_AUTOSYNC_FROM_AES1))) & 0xF);
3cee5a60 1166 return 0;
0dca1793
AK
1167 break;
1168
1169 case MADIface:
1170 status = hdspm_read(hdspm, HDSPM_statusRegister);
1171
1172 if (!(status & HDSPM_madiLock)) {
1173 rate = 0; /* no lock */
1174 } else {
1175 switch (status & (HDSPM_status1_freqMask)) {
1176 case HDSPM_status1_F_0*1:
1177 rate = 32000; break;
1178 case HDSPM_status1_F_0*2:
1179 rate = 44100; break;
1180 case HDSPM_status1_F_0*3:
1181 rate = 48000; break;
1182 case HDSPM_status1_F_0*4:
1183 rate = 64000; break;
1184 case HDSPM_status1_F_0*5:
1185 rate = 88200; break;
1186 case HDSPM_status1_F_0*6:
1187 rate = 96000; break;
1188 case HDSPM_status1_F_0*7:
1189 rate = 128000; break;
1190 case HDSPM_status1_F_0*8:
1191 rate = 176400; break;
1192 case HDSPM_status1_F_0*9:
1193 rate = 192000; break;
1194 default:
1195 rate = 0; break;
1196 }
1197 }
1198
1199 break;
1200
1201 case MADI:
1202 case AIO:
1203 case RayDAT:
1204 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
1205 status = hdspm_read(hdspm, HDSPM_statusRegister);
1206 rate = 0;
763f356c 1207
3cee5a60
RB
1208 /* if wordclock has synced freq and wordclock is valid */
1209 if ((status2 & HDSPM_wcLock) != 0 &&
fedf1535 1210 (status2 & HDSPM_SelSyncRef0) == 0) {
763f356c 1211
3cee5a60 1212 rate_bits = status2 & HDSPM_wcFreqMask;
763f356c 1213
0dca1793 1214
3cee5a60
RB
1215 switch (rate_bits) {
1216 case HDSPM_wcFreq32:
1217 rate = 32000;
1218 break;
1219 case HDSPM_wcFreq44_1:
1220 rate = 44100;
1221 break;
1222 case HDSPM_wcFreq48:
1223 rate = 48000;
1224 break;
1225 case HDSPM_wcFreq64:
1226 rate = 64000;
1227 break;
1228 case HDSPM_wcFreq88_2:
1229 rate = 88200;
1230 break;
1231 case HDSPM_wcFreq96:
1232 rate = 96000;
1233 break;
a8cd7148
AK
1234 case HDSPM_wcFreq128:
1235 rate = 128000;
1236 break;
1237 case HDSPM_wcFreq176_4:
1238 rate = 176400;
1239 break;
1240 case HDSPM_wcFreq192:
1241 rate = 192000;
1242 break;
3cee5a60
RB
1243 default:
1244 rate = 0;
1245 break;
1246 }
763f356c 1247 }
763f356c 1248
ef5fa1a4
TI
1249 /* if rate detected and Syncref is Word than have it,
1250 * word has priority to MADI
1251 */
3cee5a60 1252 if (rate != 0 &&
0dca1793 1253 (status2 & HDSPM_SelSyncRefMask) == HDSPM_SelSyncRef_WORD)
7b559397 1254 return hdspm_rate_multiplier(hdspm, rate);
763f356c 1255
0dca1793 1256 /* maybe a madi input (which is taken if sel sync is madi) */
3cee5a60
RB
1257 if (status & HDSPM_madiLock) {
1258 rate_bits = status & HDSPM_madiFreqMask;
763f356c 1259
3cee5a60
RB
1260 switch (rate_bits) {
1261 case HDSPM_madiFreq32:
1262 rate = 32000;
1263 break;
1264 case HDSPM_madiFreq44_1:
1265 rate = 44100;
1266 break;
1267 case HDSPM_madiFreq48:
1268 rate = 48000;
1269 break;
1270 case HDSPM_madiFreq64:
1271 rate = 64000;
1272 break;
1273 case HDSPM_madiFreq88_2:
1274 rate = 88200;
1275 break;
1276 case HDSPM_madiFreq96:
1277 rate = 96000;
1278 break;
1279 case HDSPM_madiFreq128:
1280 rate = 128000;
1281 break;
1282 case HDSPM_madiFreq176_4:
1283 rate = 176400;
1284 break;
1285 case HDSPM_madiFreq192:
1286 rate = 192000;
1287 break;
1288 default:
1289 rate = 0;
1290 break;
1291 }
d12c51d8 1292
fcdc4ba1
AK
1293 } /* endif HDSPM_madiLock */
1294
1295 /* check sample rate from TCO or SYNC_IN */
1296 {
1297 bool is_valid_input = 0;
1298 bool has_sync = 0;
1299
1300 syncref = hdspm_autosync_ref(hdspm);
1301 if (HDSPM_AUTOSYNC_FROM_TCO == syncref) {
1302 is_valid_input = 1;
1303 has_sync = (HDSPM_SYNC_CHECK_SYNC ==
1304 hdspm_tco_sync_check(hdspm));
1305 } else if (HDSPM_AUTOSYNC_FROM_SYNC_IN == syncref) {
1306 is_valid_input = 1;
1307 has_sync = (HDSPM_SYNC_CHECK_SYNC ==
1308 hdspm_sync_in_sync_check(hdspm));
d12c51d8 1309 }
fcdc4ba1
AK
1310
1311 if (is_valid_input && has_sync) {
1312 rate = hdspm_round_frequency(
1313 hdspm_get_pll_freq(hdspm));
1314 }
1315 }
1316
a8a729fa
AK
1317 rate = hdspm_rate_multiplier(hdspm, rate);
1318
0dca1793 1319 break;
763f356c 1320 }
0dca1793
AK
1321
1322 return rate;
763f356c
TI
1323}
1324
7cb155ff
AK
1325/* return latency in samples per period */
1326static int hdspm_get_latency(struct hdspm *hdspm)
1327{
1328 int n;
1329
1330 n = hdspm_decode_latency(hdspm->control_register);
1331
1332 /* Special case for new RME cards with 32 samples period size.
1333 * The three latency bits in the control register
1334 * (HDSP_LatencyMask) encode latency values of 64 samples as
1335 * 0, 128 samples as 1 ... 4096 samples as 6. For old cards, 7
1336 * denotes 8192 samples, but on new cards like RayDAT or AIO,
1337 * it corresponds to 32 samples.
1338 */
1339 if ((7 == n) && (RayDAT == hdspm->io_type || AIO == hdspm->io_type))
1340 n = -1;
1341
1342 return 1 << (n + 6);
1343}
1344
763f356c 1345/* Latency function */
0dca1793 1346static inline void hdspm_compute_period_size(struct hdspm *hdspm)
763f356c 1347{
7cb155ff 1348 hdspm->period_bytes = 4 * hdspm_get_latency(hdspm);
763f356c
TI
1349}
1350
0dca1793
AK
1351
1352static snd_pcm_uframes_t hdspm_hw_pointer(struct hdspm *hdspm)
763f356c
TI
1353{
1354 int position;
1355
1356 position = hdspm_read(hdspm, HDSPM_statusRegister);
483cee77
AK
1357
1358 switch (hdspm->io_type) {
1359 case RayDAT:
1360 case AIO:
1361 position &= HDSPM_BufferPositionMask;
1362 position /= 4; /* Bytes per sample */
1363 break;
1364 default:
1365 position = (position & HDSPM_BufferID) ?
1366 (hdspm->period_bytes / 4) : 0;
1367 }
763f356c
TI
1368
1369 return position;
1370}
1371
1372
98274f07 1373static inline void hdspm_start_audio(struct hdspm * s)
763f356c
TI
1374{
1375 s->control_register |= (HDSPM_AudioInterruptEnable | HDSPM_Start);
1376 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1377}
1378
98274f07 1379static inline void hdspm_stop_audio(struct hdspm * s)
763f356c
TI
1380{
1381 s->control_register &= ~(HDSPM_Start | HDSPM_AudioInterruptEnable);
1382 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1383}
1384
1385/* should I silence all or only opened ones ? doit all for first even is 4MB*/
62cef821 1386static void hdspm_silence_playback(struct hdspm *hdspm)
763f356c
TI
1387{
1388 int i;
1389 int n = hdspm->period_bytes;
1390 void *buf = hdspm->playback_buffer;
1391
3cee5a60
RB
1392 if (buf == NULL)
1393 return;
763f356c
TI
1394
1395 for (i = 0; i < HDSPM_MAX_CHANNELS; i++) {
1396 memset(buf, 0, n);
1397 buf += HDSPM_CHANNEL_BUFFER_BYTES;
1398 }
1399}
1400
0dca1793 1401static int hdspm_set_interrupt_interval(struct hdspm *s, unsigned int frames)
763f356c
TI
1402{
1403 int n;
1404
1405 spin_lock_irq(&s->lock);
1406
2e610270
AK
1407 if (32 == frames) {
1408 /* Special case for new RME cards like RayDAT/AIO which
1409 * support period sizes of 32 samples. Since latency is
1410 * encoded in the three bits of HDSP_LatencyMask, we can only
1411 * have values from 0 .. 7. While 0 still means 64 samples and
1412 * 6 represents 4096 samples on all cards, 7 represents 8192
1413 * on older cards and 32 samples on new cards.
1414 *
1415 * In other words, period size in samples is calculated by
1416 * 2^(n+6) with n ranging from 0 .. 7.
1417 */
1418 n = 7;
1419 } else {
1420 frames >>= 7;
1421 n = 0;
1422 while (frames) {
1423 n++;
1424 frames >>= 1;
1425 }
763f356c 1426 }
2e610270 1427
763f356c
TI
1428 s->control_register &= ~HDSPM_LatencyMask;
1429 s->control_register |= hdspm_encode_latency(n);
1430
1431 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1432
1433 hdspm_compute_period_size(s);
1434
1435 spin_unlock_irq(&s->lock);
1436
1437 return 0;
1438}
1439
0dca1793
AK
1440static u64 hdspm_calc_dds_value(struct hdspm *hdspm, u64 period)
1441{
1442 u64 freq_const;
1443
1444 if (period == 0)
1445 return 0;
1446
1447 switch (hdspm->io_type) {
1448 case MADI:
1449 case AES32:
1450 freq_const = 110069313433624ULL;
1451 break;
1452 case RayDAT:
1453 case AIO:
1454 freq_const = 104857600000000ULL;
1455 break;
1456 case MADIface:
1457 freq_const = 131072000000000ULL;
3d56c8e6
TI
1458 break;
1459 default:
1460 snd_BUG();
1461 return 0;
0dca1793
AK
1462 }
1463
1464 return div_u64(freq_const, period);
1465}
1466
1467
ffb2c3c0
RB
1468static void hdspm_set_dds_value(struct hdspm *hdspm, int rate)
1469{
1470 u64 n;
0dca1793 1471
ffb2c3c0
RB
1472 if (rate >= 112000)
1473 rate /= 4;
1474 else if (rate >= 56000)
1475 rate /= 2;
1476
0dca1793
AK
1477 switch (hdspm->io_type) {
1478 case MADIface:
3d56c8e6
TI
1479 n = 131072000000000ULL; /* 125 MHz */
1480 break;
0dca1793
AK
1481 case MADI:
1482 case AES32:
3d56c8e6
TI
1483 n = 110069313433624ULL; /* 105 MHz */
1484 break;
0dca1793
AK
1485 case RayDAT:
1486 case AIO:
3d56c8e6
TI
1487 n = 104857600000000ULL; /* 100 MHz */
1488 break;
1489 default:
1490 snd_BUG();
1491 return;
0dca1793
AK
1492 }
1493
3f7440a6 1494 n = div_u64(n, rate);
ffb2c3c0 1495 /* n should be less than 2^32 for being written to FREQ register */
da3cec35 1496 snd_BUG_ON(n >> 32);
ffb2c3c0
RB
1497 hdspm_write(hdspm, HDSPM_freqReg, (u32)n);
1498}
763f356c
TI
1499
1500/* dummy set rate lets see what happens */
98274f07 1501static int hdspm_set_rate(struct hdspm * hdspm, int rate, int called_internally)
763f356c 1502{
763f356c
TI
1503 int current_rate;
1504 int rate_bits;
1505 int not_set = 0;
6534599d 1506 int current_speed, target_speed;
763f356c
TI
1507
1508 /* ASSUMPTION: hdspm->lock is either set, or there is no need for
1509 it (e.g. during module initialization).
1510 */
1511
1512 if (!(hdspm->control_register & HDSPM_ClockModeMaster)) {
1513
0dca1793 1514 /* SLAVE --- */
763f356c
TI
1515 if (called_internally) {
1516
0dca1793
AK
1517 /* request from ctl or card initialization
1518 just make a warning an remember setting
1519 for future master mode switching */
1520
ef5fa1a4
TI
1521 snd_printk(KERN_WARNING "HDSPM: "
1522 "Warning: device is not running "
1523 "as a clock master.\n");
763f356c
TI
1524 not_set = 1;
1525 } else {
1526
1527 /* hw_param request while in AutoSync mode */
1528 int external_freq =
1529 hdspm_external_sample_rate(hdspm);
1530
ef5fa1a4
TI
1531 if (hdspm_autosync_ref(hdspm) ==
1532 HDSPM_AUTOSYNC_FROM_NONE) {
763f356c 1533
ef5fa1a4
TI
1534 snd_printk(KERN_WARNING "HDSPM: "
1535 "Detected no Externel Sync \n");
763f356c
TI
1536 not_set = 1;
1537
1538 } else if (rate != external_freq) {
1539
ef5fa1a4
TI
1540 snd_printk(KERN_WARNING "HDSPM: "
1541 "Warning: No AutoSync source for "
1542 "requested rate\n");
763f356c
TI
1543 not_set = 1;
1544 }
1545 }
1546 }
1547
1548 current_rate = hdspm->system_sample_rate;
1549
1550 /* Changing between Singe, Double and Quad speed is not
1551 allowed if any substreams are open. This is because such a change
1552 causes a shift in the location of the DMA buffers and a reduction
1553 in the number of available buffers.
1554
1555 Note that a similar but essentially insoluble problem exists for
1556 externally-driven rate changes. All we can do is to flag rate
0dca1793 1557 changes in the read/write routines.
763f356c
TI
1558 */
1559
6534599d
RB
1560 if (current_rate <= 48000)
1561 current_speed = HDSPM_SPEED_SINGLE;
1562 else if (current_rate <= 96000)
1563 current_speed = HDSPM_SPEED_DOUBLE;
1564 else
1565 current_speed = HDSPM_SPEED_QUAD;
1566
1567 if (rate <= 48000)
1568 target_speed = HDSPM_SPEED_SINGLE;
1569 else if (rate <= 96000)
1570 target_speed = HDSPM_SPEED_DOUBLE;
1571 else
1572 target_speed = HDSPM_SPEED_QUAD;
3cee5a60 1573
763f356c
TI
1574 switch (rate) {
1575 case 32000:
763f356c
TI
1576 rate_bits = HDSPM_Frequency32KHz;
1577 break;
1578 case 44100:
763f356c
TI
1579 rate_bits = HDSPM_Frequency44_1KHz;
1580 break;
1581 case 48000:
763f356c
TI
1582 rate_bits = HDSPM_Frequency48KHz;
1583 break;
1584 case 64000:
763f356c
TI
1585 rate_bits = HDSPM_Frequency64KHz;
1586 break;
1587 case 88200:
763f356c
TI
1588 rate_bits = HDSPM_Frequency88_2KHz;
1589 break;
1590 case 96000:
763f356c
TI
1591 rate_bits = HDSPM_Frequency96KHz;
1592 break;
3cee5a60 1593 case 128000:
3cee5a60
RB
1594 rate_bits = HDSPM_Frequency128KHz;
1595 break;
1596 case 176400:
3cee5a60
RB
1597 rate_bits = HDSPM_Frequency176_4KHz;
1598 break;
1599 case 192000:
3cee5a60
RB
1600 rate_bits = HDSPM_Frequency192KHz;
1601 break;
763f356c
TI
1602 default:
1603 return -EINVAL;
1604 }
1605
6534599d 1606 if (current_speed != target_speed
763f356c
TI
1607 && (hdspm->capture_pid >= 0 || hdspm->playback_pid >= 0)) {
1608 snd_printk
ef5fa1a4 1609 (KERN_ERR "HDSPM: "
6534599d 1610 "cannot change from %s speed to %s speed mode "
ef5fa1a4 1611 "(capture PID = %d, playback PID = %d)\n",
6534599d
RB
1612 hdspm_speed_names[current_speed],
1613 hdspm_speed_names[target_speed],
763f356c
TI
1614 hdspm->capture_pid, hdspm->playback_pid);
1615 return -EBUSY;
1616 }
1617
1618 hdspm->control_register &= ~HDSPM_FrequencyMask;
1619 hdspm->control_register |= rate_bits;
1620 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
1621
ffb2c3c0
RB
1622 /* For AES32, need to set DDS value in FREQ register
1623 For MADI, also apparently */
1624 hdspm_set_dds_value(hdspm, rate);
0dca1793
AK
1625
1626 if (AES32 == hdspm->io_type && rate != current_rate)
ffb2c3c0 1627 hdspm_write(hdspm, HDSPM_eeprom_wr, 0);
763f356c
TI
1628
1629 hdspm->system_sample_rate = rate;
1630
0dca1793
AK
1631 if (rate <= 48000) {
1632 hdspm->channel_map_in = hdspm->channel_map_in_ss;
1633 hdspm->channel_map_out = hdspm->channel_map_out_ss;
1634 hdspm->max_channels_in = hdspm->ss_in_channels;
1635 hdspm->max_channels_out = hdspm->ss_out_channels;
1636 hdspm->port_names_in = hdspm->port_names_in_ss;
1637 hdspm->port_names_out = hdspm->port_names_out_ss;
1638 } else if (rate <= 96000) {
1639 hdspm->channel_map_in = hdspm->channel_map_in_ds;
1640 hdspm->channel_map_out = hdspm->channel_map_out_ds;
1641 hdspm->max_channels_in = hdspm->ds_in_channels;
1642 hdspm->max_channels_out = hdspm->ds_out_channels;
1643 hdspm->port_names_in = hdspm->port_names_in_ds;
1644 hdspm->port_names_out = hdspm->port_names_out_ds;
1645 } else {
1646 hdspm->channel_map_in = hdspm->channel_map_in_qs;
1647 hdspm->channel_map_out = hdspm->channel_map_out_qs;
1648 hdspm->max_channels_in = hdspm->qs_in_channels;
1649 hdspm->max_channels_out = hdspm->qs_out_channels;
1650 hdspm->port_names_in = hdspm->port_names_in_qs;
1651 hdspm->port_names_out = hdspm->port_names_out_qs;
1652 }
1653
763f356c
TI
1654 if (not_set != 0)
1655 return -1;
1656
1657 return 0;
1658}
1659
1660/* mainly for init to 0 on load */
98274f07 1661static void all_in_all_mixer(struct hdspm * hdspm, int sgain)
763f356c
TI
1662{
1663 int i, j;
ef5fa1a4
TI
1664 unsigned int gain;
1665
1666 if (sgain > UNITY_GAIN)
1667 gain = UNITY_GAIN;
1668 else if (sgain < 0)
1669 gain = 0;
1670 else
1671 gain = sgain;
763f356c
TI
1672
1673 for (i = 0; i < HDSPM_MIXER_CHANNELS; i++)
1674 for (j = 0; j < HDSPM_MIXER_CHANNELS; j++) {
1675 hdspm_write_in_gain(hdspm, i, j, gain);
1676 hdspm_write_pb_gain(hdspm, i, j, gain);
1677 }
1678}
1679
1680/*----------------------------------------------------------------------------
1681 MIDI
1682 ----------------------------------------------------------------------------*/
1683
ef5fa1a4
TI
1684static inline unsigned char snd_hdspm_midi_read_byte (struct hdspm *hdspm,
1685 int id)
763f356c
TI
1686{
1687 /* the hardware already does the relevant bit-mask with 0xff */
0dca1793 1688 return hdspm_read(hdspm, hdspm->midi[id].dataIn);
763f356c
TI
1689}
1690
ef5fa1a4
TI
1691static inline void snd_hdspm_midi_write_byte (struct hdspm *hdspm, int id,
1692 int val)
763f356c
TI
1693{
1694 /* the hardware already does the relevant bit-mask with 0xff */
0dca1793 1695 return hdspm_write(hdspm, hdspm->midi[id].dataOut, val);
763f356c
TI
1696}
1697
98274f07 1698static inline int snd_hdspm_midi_input_available (struct hdspm *hdspm, int id)
763f356c 1699{
0dca1793 1700 return hdspm_read(hdspm, hdspm->midi[id].statusIn) & 0xFF;
763f356c
TI
1701}
1702
98274f07 1703static inline int snd_hdspm_midi_output_possible (struct hdspm *hdspm, int id)
763f356c
TI
1704{
1705 int fifo_bytes_used;
1706
0dca1793 1707 fifo_bytes_used = hdspm_read(hdspm, hdspm->midi[id].statusOut) & 0xFF;
763f356c
TI
1708
1709 if (fifo_bytes_used < 128)
1710 return 128 - fifo_bytes_used;
1711 else
1712 return 0;
1713}
1714
62cef821 1715static void snd_hdspm_flush_midi_input(struct hdspm *hdspm, int id)
763f356c
TI
1716{
1717 while (snd_hdspm_midi_input_available (hdspm, id))
1718 snd_hdspm_midi_read_byte (hdspm, id);
1719}
1720
98274f07 1721static int snd_hdspm_midi_output_write (struct hdspm_midi *hmidi)
763f356c
TI
1722{
1723 unsigned long flags;
1724 int n_pending;
1725 int to_write;
1726 int i;
1727 unsigned char buf[128];
1728
1729 /* Output is not interrupt driven */
0dca1793 1730
763f356c 1731 spin_lock_irqsave (&hmidi->lock, flags);
ef5fa1a4
TI
1732 if (hmidi->output &&
1733 !snd_rawmidi_transmit_empty (hmidi->output)) {
1734 n_pending = snd_hdspm_midi_output_possible (hmidi->hdspm,
1735 hmidi->id);
1736 if (n_pending > 0) {
1737 if (n_pending > (int)sizeof (buf))
1738 n_pending = sizeof (buf);
0dca1793 1739
ef5fa1a4
TI
1740 to_write = snd_rawmidi_transmit (hmidi->output, buf,
1741 n_pending);
1742 if (to_write > 0) {
0dca1793 1743 for (i = 0; i < to_write; ++i)
ef5fa1a4
TI
1744 snd_hdspm_midi_write_byte (hmidi->hdspm,
1745 hmidi->id,
1746 buf[i]);
763f356c
TI
1747 }
1748 }
1749 }
1750 spin_unlock_irqrestore (&hmidi->lock, flags);
1751 return 0;
1752}
1753
98274f07 1754static int snd_hdspm_midi_input_read (struct hdspm_midi *hmidi)
763f356c 1755{
ef5fa1a4
TI
1756 unsigned char buf[128]; /* this buffer is designed to match the MIDI
1757 * input FIFO size
1758 */
763f356c
TI
1759 unsigned long flags;
1760 int n_pending;
1761 int i;
1762
1763 spin_lock_irqsave (&hmidi->lock, flags);
ef5fa1a4
TI
1764 n_pending = snd_hdspm_midi_input_available (hmidi->hdspm, hmidi->id);
1765 if (n_pending > 0) {
763f356c 1766 if (hmidi->input) {
ef5fa1a4 1767 if (n_pending > (int)sizeof (buf))
763f356c 1768 n_pending = sizeof (buf);
ef5fa1a4
TI
1769 for (i = 0; i < n_pending; ++i)
1770 buf[i] = snd_hdspm_midi_read_byte (hmidi->hdspm,
1771 hmidi->id);
1772 if (n_pending)
1773 snd_rawmidi_receive (hmidi->input, buf,
1774 n_pending);
763f356c
TI
1775 } else {
1776 /* flush the MIDI input FIFO */
ef5fa1a4
TI
1777 while (n_pending--)
1778 snd_hdspm_midi_read_byte (hmidi->hdspm,
1779 hmidi->id);
763f356c
TI
1780 }
1781 }
1782 hmidi->pending = 0;
c0da0014 1783 spin_unlock_irqrestore(&hmidi->lock, flags);
0dca1793 1784
c0da0014 1785 spin_lock_irqsave(&hmidi->hdspm->lock, flags);
0dca1793 1786 hmidi->hdspm->control_register |= hmidi->ie;
ef5fa1a4
TI
1787 hdspm_write(hmidi->hdspm, HDSPM_controlRegister,
1788 hmidi->hdspm->control_register);
c0da0014 1789 spin_unlock_irqrestore(&hmidi->hdspm->lock, flags);
0dca1793 1790
763f356c
TI
1791 return snd_hdspm_midi_output_write (hmidi);
1792}
1793
ef5fa1a4
TI
1794static void
1795snd_hdspm_midi_input_trigger(struct snd_rawmidi_substream *substream, int up)
763f356c 1796{
98274f07
TI
1797 struct hdspm *hdspm;
1798 struct hdspm_midi *hmidi;
763f356c 1799 unsigned long flags;
763f356c 1800
ef5fa1a4 1801 hmidi = substream->rmidi->private_data;
763f356c 1802 hdspm = hmidi->hdspm;
0dca1793 1803
763f356c
TI
1804 spin_lock_irqsave (&hdspm->lock, flags);
1805 if (up) {
0dca1793 1806 if (!(hdspm->control_register & hmidi->ie)) {
763f356c 1807 snd_hdspm_flush_midi_input (hdspm, hmidi->id);
0dca1793 1808 hdspm->control_register |= hmidi->ie;
763f356c
TI
1809 }
1810 } else {
0dca1793 1811 hdspm->control_register &= ~hmidi->ie;
763f356c
TI
1812 }
1813
1814 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
1815 spin_unlock_irqrestore (&hdspm->lock, flags);
1816}
1817
1818static void snd_hdspm_midi_output_timer(unsigned long data)
1819{
98274f07 1820 struct hdspm_midi *hmidi = (struct hdspm_midi *) data;
763f356c 1821 unsigned long flags;
0dca1793 1822
763f356c
TI
1823 snd_hdspm_midi_output_write(hmidi);
1824 spin_lock_irqsave (&hmidi->lock, flags);
1825
1826 /* this does not bump hmidi->istimer, because the
1827 kernel automatically removed the timer when it
1828 expired, and we are now adding it back, thus
0dca1793 1829 leaving istimer wherever it was set before.
763f356c
TI
1830 */
1831
1832 if (hmidi->istimer) {
1833 hmidi->timer.expires = 1 + jiffies;
1834 add_timer(&hmidi->timer);
1835 }
1836
1837 spin_unlock_irqrestore (&hmidi->lock, flags);
1838}
1839
ef5fa1a4
TI
1840static void
1841snd_hdspm_midi_output_trigger(struct snd_rawmidi_substream *substream, int up)
763f356c 1842{
98274f07 1843 struct hdspm_midi *hmidi;
763f356c
TI
1844 unsigned long flags;
1845
ef5fa1a4 1846 hmidi = substream->rmidi->private_data;
763f356c
TI
1847 spin_lock_irqsave (&hmidi->lock, flags);
1848 if (up) {
1849 if (!hmidi->istimer) {
1850 init_timer(&hmidi->timer);
1851 hmidi->timer.function = snd_hdspm_midi_output_timer;
1852 hmidi->timer.data = (unsigned long) hmidi;
1853 hmidi->timer.expires = 1 + jiffies;
1854 add_timer(&hmidi->timer);
1855 hmidi->istimer++;
1856 }
1857 } else {
ef5fa1a4 1858 if (hmidi->istimer && --hmidi->istimer <= 0)
763f356c 1859 del_timer (&hmidi->timer);
763f356c
TI
1860 }
1861 spin_unlock_irqrestore (&hmidi->lock, flags);
1862 if (up)
1863 snd_hdspm_midi_output_write(hmidi);
1864}
1865
98274f07 1866static int snd_hdspm_midi_input_open(struct snd_rawmidi_substream *substream)
763f356c 1867{
98274f07 1868 struct hdspm_midi *hmidi;
763f356c 1869
ef5fa1a4 1870 hmidi = substream->rmidi->private_data;
763f356c
TI
1871 spin_lock_irq (&hmidi->lock);
1872 snd_hdspm_flush_midi_input (hmidi->hdspm, hmidi->id);
1873 hmidi->input = substream;
1874 spin_unlock_irq (&hmidi->lock);
1875
1876 return 0;
1877}
1878
98274f07 1879static int snd_hdspm_midi_output_open(struct snd_rawmidi_substream *substream)
763f356c 1880{
98274f07 1881 struct hdspm_midi *hmidi;
763f356c 1882
ef5fa1a4 1883 hmidi = substream->rmidi->private_data;
763f356c
TI
1884 spin_lock_irq (&hmidi->lock);
1885 hmidi->output = substream;
1886 spin_unlock_irq (&hmidi->lock);
1887
1888 return 0;
1889}
1890
98274f07 1891static int snd_hdspm_midi_input_close(struct snd_rawmidi_substream *substream)
763f356c 1892{
98274f07 1893 struct hdspm_midi *hmidi;
763f356c
TI
1894
1895 snd_hdspm_midi_input_trigger (substream, 0);
1896
ef5fa1a4 1897 hmidi = substream->rmidi->private_data;
763f356c
TI
1898 spin_lock_irq (&hmidi->lock);
1899 hmidi->input = NULL;
1900 spin_unlock_irq (&hmidi->lock);
1901
1902 return 0;
1903}
1904
98274f07 1905static int snd_hdspm_midi_output_close(struct snd_rawmidi_substream *substream)
763f356c 1906{
98274f07 1907 struct hdspm_midi *hmidi;
763f356c
TI
1908
1909 snd_hdspm_midi_output_trigger (substream, 0);
1910
ef5fa1a4 1911 hmidi = substream->rmidi->private_data;
763f356c
TI
1912 spin_lock_irq (&hmidi->lock);
1913 hmidi->output = NULL;
1914 spin_unlock_irq (&hmidi->lock);
1915
1916 return 0;
1917}
1918
98274f07 1919static struct snd_rawmidi_ops snd_hdspm_midi_output =
763f356c
TI
1920{
1921 .open = snd_hdspm_midi_output_open,
1922 .close = snd_hdspm_midi_output_close,
1923 .trigger = snd_hdspm_midi_output_trigger,
1924};
1925
98274f07 1926static struct snd_rawmidi_ops snd_hdspm_midi_input =
763f356c
TI
1927{
1928 .open = snd_hdspm_midi_input_open,
1929 .close = snd_hdspm_midi_input_close,
1930 .trigger = snd_hdspm_midi_input_trigger,
1931};
1932
e23e7a14
BP
1933static int snd_hdspm_create_midi(struct snd_card *card,
1934 struct hdspm *hdspm, int id)
763f356c
TI
1935{
1936 int err;
1937 char buf[32];
1938
1939 hdspm->midi[id].id = id;
763f356c 1940 hdspm->midi[id].hdspm = hdspm;
763f356c
TI
1941 spin_lock_init (&hdspm->midi[id].lock);
1942
0dca1793
AK
1943 if (0 == id) {
1944 if (MADIface == hdspm->io_type) {
1945 /* MIDI-over-MADI on HDSPe MADIface */
1946 hdspm->midi[0].dataIn = HDSPM_midiDataIn2;
1947 hdspm->midi[0].statusIn = HDSPM_midiStatusIn2;
1948 hdspm->midi[0].dataOut = HDSPM_midiDataOut2;
1949 hdspm->midi[0].statusOut = HDSPM_midiStatusOut2;
1950 hdspm->midi[0].ie = HDSPM_Midi2InterruptEnable;
1951 hdspm->midi[0].irq = HDSPM_midi2IRQPending;
1952 } else {
1953 hdspm->midi[0].dataIn = HDSPM_midiDataIn0;
1954 hdspm->midi[0].statusIn = HDSPM_midiStatusIn0;
1955 hdspm->midi[0].dataOut = HDSPM_midiDataOut0;
1956 hdspm->midi[0].statusOut = HDSPM_midiStatusOut0;
1957 hdspm->midi[0].ie = HDSPM_Midi0InterruptEnable;
1958 hdspm->midi[0].irq = HDSPM_midi0IRQPending;
1959 }
1960 } else if (1 == id) {
1961 hdspm->midi[1].dataIn = HDSPM_midiDataIn1;
1962 hdspm->midi[1].statusIn = HDSPM_midiStatusIn1;
1963 hdspm->midi[1].dataOut = HDSPM_midiDataOut1;
1964 hdspm->midi[1].statusOut = HDSPM_midiStatusOut1;
1965 hdspm->midi[1].ie = HDSPM_Midi1InterruptEnable;
1966 hdspm->midi[1].irq = HDSPM_midi1IRQPending;
1967 } else if ((2 == id) && (MADI == hdspm->io_type)) {
1968 /* MIDI-over-MADI on HDSPe MADI */
1969 hdspm->midi[2].dataIn = HDSPM_midiDataIn2;
1970 hdspm->midi[2].statusIn = HDSPM_midiStatusIn2;
1971 hdspm->midi[2].dataOut = HDSPM_midiDataOut2;
1972 hdspm->midi[2].statusOut = HDSPM_midiStatusOut2;
1973 hdspm->midi[2].ie = HDSPM_Midi2InterruptEnable;
1974 hdspm->midi[2].irq = HDSPM_midi2IRQPending;
1975 } else if (2 == id) {
1976 /* TCO MTC, read only */
1977 hdspm->midi[2].dataIn = HDSPM_midiDataIn2;
1978 hdspm->midi[2].statusIn = HDSPM_midiStatusIn2;
1979 hdspm->midi[2].dataOut = -1;
1980 hdspm->midi[2].statusOut = -1;
1981 hdspm->midi[2].ie = HDSPM_Midi2InterruptEnable;
1982 hdspm->midi[2].irq = HDSPM_midi2IRQPendingAES;
1983 } else if (3 == id) {
1984 /* TCO MTC on HDSPe MADI */
1985 hdspm->midi[3].dataIn = HDSPM_midiDataIn3;
1986 hdspm->midi[3].statusIn = HDSPM_midiStatusIn3;
1987 hdspm->midi[3].dataOut = -1;
1988 hdspm->midi[3].statusOut = -1;
1989 hdspm->midi[3].ie = HDSPM_Midi3InterruptEnable;
1990 hdspm->midi[3].irq = HDSPM_midi3IRQPending;
1991 }
1992
1993 if ((id < 2) || ((2 == id) && ((MADI == hdspm->io_type) ||
1994 (MADIface == hdspm->io_type)))) {
1995 if ((id == 0) && (MADIface == hdspm->io_type)) {
1996 sprintf(buf, "%s MIDIoverMADI", card->shortname);
1997 } else if ((id == 2) && (MADI == hdspm->io_type)) {
1998 sprintf(buf, "%s MIDIoverMADI", card->shortname);
1999 } else {
2000 sprintf(buf, "%s MIDI %d", card->shortname, id+1);
2001 }
2002 err = snd_rawmidi_new(card, buf, id, 1, 1,
2003 &hdspm->midi[id].rmidi);
2004 if (err < 0)
2005 return err;
763f356c 2006
0dca1793
AK
2007 sprintf(hdspm->midi[id].rmidi->name, "%s MIDI %d",
2008 card->id, id+1);
2009 hdspm->midi[id].rmidi->private_data = &hdspm->midi[id];
2010
2011 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
2012 SNDRV_RAWMIDI_STREAM_OUTPUT,
2013 &snd_hdspm_midi_output);
2014 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
2015 SNDRV_RAWMIDI_STREAM_INPUT,
2016 &snd_hdspm_midi_input);
2017
2018 hdspm->midi[id].rmidi->info_flags |=
2019 SNDRV_RAWMIDI_INFO_OUTPUT |
2020 SNDRV_RAWMIDI_INFO_INPUT |
2021 SNDRV_RAWMIDI_INFO_DUPLEX;
2022 } else {
2023 /* TCO MTC, read only */
2024 sprintf(buf, "%s MTC %d", card->shortname, id+1);
2025 err = snd_rawmidi_new(card, buf, id, 1, 1,
2026 &hdspm->midi[id].rmidi);
2027 if (err < 0)
2028 return err;
2029
2030 sprintf(hdspm->midi[id].rmidi->name,
2031 "%s MTC %d", card->id, id+1);
2032 hdspm->midi[id].rmidi->private_data = &hdspm->midi[id];
763f356c 2033
0dca1793
AK
2034 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
2035 SNDRV_RAWMIDI_STREAM_INPUT,
2036 &snd_hdspm_midi_input);
763f356c 2037
0dca1793
AK
2038 hdspm->midi[id].rmidi->info_flags |= SNDRV_RAWMIDI_INFO_INPUT;
2039 }
763f356c
TI
2040
2041 return 0;
2042}
2043
2044
2045static void hdspm_midi_tasklet(unsigned long arg)
2046{
98274f07 2047 struct hdspm *hdspm = (struct hdspm *)arg;
0dca1793
AK
2048 int i = 0;
2049
2050 while (i < hdspm->midiPorts) {
2051 if (hdspm->midi[i].pending)
2052 snd_hdspm_midi_input_read(&hdspm->midi[i]);
2053
2054 i++;
2055 }
2056}
763f356c
TI
2057
2058
2059/*-----------------------------------------------------------------------------
2060 Status Interface
2061 ----------------------------------------------------------------------------*/
2062
2063/* get the system sample rate which is set */
2064
0dca1793 2065
3f7bf918
AK
2066static inline int hdspm_get_pll_freq(struct hdspm *hdspm)
2067{
2068 unsigned int period, rate;
2069
2070 period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
2071 rate = hdspm_calc_dds_value(hdspm, period);
2072
2073 return rate;
2074}
2075
0dca1793
AK
2076/**
2077 * Calculate the real sample rate from the
2078 * current DDS value.
2079 **/
2080static int hdspm_get_system_sample_rate(struct hdspm *hdspm)
2081{
3f7bf918 2082 unsigned int rate;
0dca1793 2083
3f7bf918 2084 rate = hdspm_get_pll_freq(hdspm);
0dca1793 2085
a97bda7d 2086 if (rate > 207000) {
21a164df
AK
2087 /* Unreasonable high sample rate as seen on PCI MADI cards. */
2088 if (0 == hdspm_system_clock_mode(hdspm)) {
2089 /* master mode, return internal sample rate */
2090 rate = hdspm->system_sample_rate;
2091 } else {
2092 /* slave mode, return external sample rate */
2093 rate = hdspm_external_sample_rate(hdspm);
2094 }
a97bda7d
AK
2095 }
2096
0dca1793
AK
2097 return rate;
2098}
2099
2100
763f356c 2101#define HDSPM_SYSTEM_SAMPLE_RATE(xname, xindex) \
f27a64f9
AK
2102{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2103 .name = xname, \
2104 .index = xindex, \
2105 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2106 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2107 .info = snd_hdspm_info_system_sample_rate, \
2108 .put = snd_hdspm_put_system_sample_rate, \
2109 .get = snd_hdspm_get_system_sample_rate \
763f356c
TI
2110}
2111
98274f07
TI
2112static int snd_hdspm_info_system_sample_rate(struct snd_kcontrol *kcontrol,
2113 struct snd_ctl_elem_info *uinfo)
763f356c
TI
2114{
2115 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
2116 uinfo->count = 1;
0dca1793
AK
2117 uinfo->value.integer.min = 27000;
2118 uinfo->value.integer.max = 207000;
2119 uinfo->value.integer.step = 1;
763f356c
TI
2120 return 0;
2121}
2122
0dca1793 2123
98274f07
TI
2124static int snd_hdspm_get_system_sample_rate(struct snd_kcontrol *kcontrol,
2125 struct snd_ctl_elem_value *
763f356c
TI
2126 ucontrol)
2127{
98274f07 2128 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2129
0dca1793
AK
2130 ucontrol->value.integer.value[0] = hdspm_get_system_sample_rate(hdspm);
2131 return 0;
2132}
2133
41285a98
AK
2134static int snd_hdspm_put_system_sample_rate(struct snd_kcontrol *kcontrol,
2135 struct snd_ctl_elem_value *
2136 ucontrol)
2137{
2138 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
2139
2140 hdspm_set_dds_value(hdspm, ucontrol->value.enumerated.item[0]);
2141 return 0;
2142}
2143
0dca1793
AK
2144
2145/**
2146 * Returns the WordClock sample rate class for the given card.
2147 **/
2148static int hdspm_get_wc_sample_rate(struct hdspm *hdspm)
2149{
2150 int status;
2151
2152 switch (hdspm->io_type) {
2153 case RayDAT:
2154 case AIO:
2155 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
2156 return (status >> 16) & 0xF;
2157 break;
2158 default:
2159 break;
2160 }
2161
2162
2163 return 0;
2164}
2165
2166
2167/**
2168 * Returns the TCO sample rate class for the given card.
2169 **/
2170static int hdspm_get_tco_sample_rate(struct hdspm *hdspm)
2171{
2172 int status;
2173
2174 if (hdspm->tco) {
2175 switch (hdspm->io_type) {
2176 case RayDAT:
2177 case AIO:
2178 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
2179 return (status >> 20) & 0xF;
2180 break;
2181 default:
2182 break;
2183 }
2184 }
2185
2186 return 0;
2187}
2188
2189
2190/**
2191 * Returns the SYNC_IN sample rate class for the given card.
2192 **/
2193static int hdspm_get_sync_in_sample_rate(struct hdspm *hdspm)
2194{
2195 int status;
2196
2197 if (hdspm->tco) {
2198 switch (hdspm->io_type) {
2199 case RayDAT:
2200 case AIO:
2201 status = hdspm_read(hdspm, HDSPM_RD_STATUS_2);
2202 return (status >> 12) & 0xF;
2203 break;
2204 default:
2205 break;
2206 }
2207 }
2208
763f356c
TI
2209 return 0;
2210}
2211
0dca1793
AK
2212
2213/**
2214 * Returns the sample rate class for input source <idx> for
2215 * 'new style' cards like the AIO and RayDAT.
2216 **/
2217static int hdspm_get_s1_sample_rate(struct hdspm *hdspm, unsigned int idx)
2218{
2219 int status = hdspm_read(hdspm, HDSPM_RD_STATUS_2);
2220
2221 return (status >> (idx*4)) & 0xF;
2222}
2223
8cea5710
AK
2224static void snd_hdspm_set_infotext(struct snd_ctl_elem_info *uinfo,
2225 char **texts, const int count)
2226{
2227 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2228 uinfo->count = 1;
2229 uinfo->value.enumerated.items = count;
2230 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2231 uinfo->value.enumerated.item =
2232 uinfo->value.enumerated.items - 1;
2233 strcpy(uinfo->value.enumerated.name,
2234 texts[uinfo->value.enumerated.item]);
e5b7b1fe
AK
2235}
2236
8cea5710
AK
2237#define ENUMERATED_CTL_INFO(info, texts) \
2238 snd_hdspm_set_infotext(info, texts, ARRAY_SIZE(texts))
2239
0dca1793
AK
2240
2241
763f356c 2242#define HDSPM_AUTOSYNC_SAMPLE_RATE(xname, xindex) \
0dca1793
AK
2243{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2244 .name = xname, \
2245 .private_value = xindex, \
2246 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
2247 .info = snd_hdspm_info_autosync_sample_rate, \
2248 .get = snd_hdspm_get_autosync_sample_rate \
763f356c
TI
2249}
2250
0dca1793 2251
98274f07
TI
2252static int snd_hdspm_info_autosync_sample_rate(struct snd_kcontrol *kcontrol,
2253 struct snd_ctl_elem_info *uinfo)
763f356c 2254{
e5b7b1fe 2255 ENUMERATED_CTL_INFO(uinfo, texts_freq);
763f356c
TI
2256 return 0;
2257}
2258
0dca1793 2259
98274f07
TI
2260static int snd_hdspm_get_autosync_sample_rate(struct snd_kcontrol *kcontrol,
2261 struct snd_ctl_elem_value *
763f356c
TI
2262 ucontrol)
2263{
98274f07 2264 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2265
0dca1793
AK
2266 switch (hdspm->io_type) {
2267 case RayDAT:
2268 switch (kcontrol->private_value) {
2269 case 0:
2270 ucontrol->value.enumerated.item[0] =
2271 hdspm_get_wc_sample_rate(hdspm);
2272 break;
2273 case 7:
2274 ucontrol->value.enumerated.item[0] =
2275 hdspm_get_tco_sample_rate(hdspm);
2276 break;
2277 case 8:
2278 ucontrol->value.enumerated.item[0] =
2279 hdspm_get_sync_in_sample_rate(hdspm);
2280 break;
2281 default:
2282 ucontrol->value.enumerated.item[0] =
2283 hdspm_get_s1_sample_rate(hdspm,
2284 kcontrol->private_value-1);
2285 }
d681deaa 2286 break;
763f356c 2287
0dca1793
AK
2288 case AIO:
2289 switch (kcontrol->private_value) {
2290 case 0: /* WC */
2291 ucontrol->value.enumerated.item[0] =
2292 hdspm_get_wc_sample_rate(hdspm);
2293 break;
2294 case 4: /* TCO */
2295 ucontrol->value.enumerated.item[0] =
2296 hdspm_get_tco_sample_rate(hdspm);
2297 break;
2298 case 5: /* SYNC_IN */
2299 ucontrol->value.enumerated.item[0] =
2300 hdspm_get_sync_in_sample_rate(hdspm);
2301 break;
2302 default:
2303 ucontrol->value.enumerated.item[0] =
2304 hdspm_get_s1_sample_rate(hdspm,
2305 ucontrol->id.index-1);
2306 }
d681deaa 2307 break;
7c4a95b5
AK
2308
2309 case AES32:
2310
2311 switch (kcontrol->private_value) {
2312 case 0: /* WC */
2313 ucontrol->value.enumerated.item[0] =
2314 hdspm_get_wc_sample_rate(hdspm);
2315 break;
2316 case 9: /* TCO */
2317 ucontrol->value.enumerated.item[0] =
2318 hdspm_get_tco_sample_rate(hdspm);
2319 break;
2320 case 10: /* SYNC_IN */
2321 ucontrol->value.enumerated.item[0] =
2322 hdspm_get_sync_in_sample_rate(hdspm);
2323 break;
2324 default: /* AES1 to AES8 */
2325 ucontrol->value.enumerated.item[0] =
2326 hdspm_get_s1_sample_rate(hdspm,
2327 kcontrol->private_value-1);
2328 break;
7c4a95b5 2329 }
d681deaa 2330 break;
b8812c55
AK
2331
2332 case MADI:
2333 case MADIface:
2334 {
2335 int rate = hdspm_external_sample_rate(hdspm);
2336 int i, selected_rate = 0;
2337 for (i = 1; i < 10; i++)
2338 if (HDSPM_bit2freq(i) == rate) {
2339 selected_rate = i;
2340 break;
2341 }
2342 ucontrol->value.enumerated.item[0] = selected_rate;
2343 }
2344 break;
2345
763f356c 2346 default:
0dca1793 2347 break;
763f356c 2348 }
763f356c 2349
0dca1793 2350 return 0;
763f356c
TI
2351}
2352
2353
0dca1793
AK
2354#define HDSPM_SYSTEM_CLOCK_MODE(xname, xindex) \
2355{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2356 .name = xname, \
2357 .index = xindex, \
2358 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2359 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2360 .info = snd_hdspm_info_system_clock_mode, \
2361 .get = snd_hdspm_get_system_clock_mode, \
2362 .put = snd_hdspm_put_system_clock_mode, \
2363}
2364
2365
2366/**
2367 * Returns the system clock mode for the given card.
2368 * @returns 0 - master, 1 - slave
2369 **/
2370static int hdspm_system_clock_mode(struct hdspm *hdspm)
2371{
2372 switch (hdspm->io_type) {
2373 case AIO:
2374 case RayDAT:
2375 if (hdspm->settings_register & HDSPM_c0Master)
2376 return 0;
2377 break;
763f356c 2378
0dca1793
AK
2379 default:
2380 if (hdspm->control_register & HDSPM_ClockModeMaster)
2381 return 0;
2382 }
763f356c 2383
763f356c
TI
2384 return 1;
2385}
2386
0dca1793
AK
2387
2388/**
2389 * Sets the system clock mode.
2390 * @param mode 0 - master, 1 - slave
2391 **/
2392static void hdspm_set_system_clock_mode(struct hdspm *hdspm, int mode)
2393{
34be7ebb
AK
2394 hdspm_set_toggle_setting(hdspm,
2395 (hdspm_is_raydat_or_aio(hdspm)) ?
2396 HDSPM_c0Master : HDSPM_ClockModeMaster,
2397 (0 == mode));
0dca1793
AK
2398}
2399
2400
2401static int snd_hdspm_info_system_clock_mode(struct snd_kcontrol *kcontrol,
98274f07 2402 struct snd_ctl_elem_info *uinfo)
763f356c 2403{
0dca1793 2404 static char *texts[] = { "Master", "AutoSync" };
e5b7b1fe 2405 ENUMERATED_CTL_INFO(uinfo, texts);
763f356c
TI
2406 return 0;
2407}
2408
98274f07
TI
2409static int snd_hdspm_get_system_clock_mode(struct snd_kcontrol *kcontrol,
2410 struct snd_ctl_elem_value *ucontrol)
763f356c 2411{
98274f07 2412 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2413
0dca1793 2414 ucontrol->value.enumerated.item[0] = hdspm_system_clock_mode(hdspm);
763f356c
TI
2415 return 0;
2416}
2417
0dca1793
AK
2418static int snd_hdspm_put_system_clock_mode(struct snd_kcontrol *kcontrol,
2419 struct snd_ctl_elem_value *ucontrol)
2420{
2421 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
2422 int val;
2423
2424 if (!snd_hdspm_use_is_exclusive(hdspm))
2425 return -EBUSY;
2426
2427 val = ucontrol->value.enumerated.item[0];
2428 if (val < 0)
2429 val = 0;
2430 else if (val > 1)
2431 val = 1;
2432
2433 hdspm_set_system_clock_mode(hdspm, val);
2434
2435 return 0;
2436}
2437
2438
2439#define HDSPM_INTERNAL_CLOCK(xname, xindex) \
2440{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2441 .name = xname, \
2442 .index = xindex, \
2443 .info = snd_hdspm_info_clock_source, \
2444 .get = snd_hdspm_get_clock_source, \
2445 .put = snd_hdspm_put_clock_source \
763f356c
TI
2446}
2447
0dca1793 2448
98274f07 2449static int hdspm_clock_source(struct hdspm * hdspm)
763f356c 2450{
0dca1793
AK
2451 switch (hdspm->system_sample_rate) {
2452 case 32000: return 0;
2453 case 44100: return 1;
2454 case 48000: return 2;
2455 case 64000: return 3;
2456 case 88200: return 4;
2457 case 96000: return 5;
2458 case 128000: return 6;
2459 case 176400: return 7;
2460 case 192000: return 8;
763f356c 2461 }
0dca1793
AK
2462
2463 return -1;
763f356c
TI
2464}
2465
98274f07 2466static int hdspm_set_clock_source(struct hdspm * hdspm, int mode)
763f356c
TI
2467{
2468 int rate;
2469 switch (mode) {
0dca1793
AK
2470 case 0:
2471 rate = 32000; break;
2472 case 1:
2473 rate = 44100; break;
2474 case 2:
2475 rate = 48000; break;
2476 case 3:
2477 rate = 64000; break;
2478 case 4:
2479 rate = 88200; break;
2480 case 5:
2481 rate = 96000; break;
2482 case 6:
2483 rate = 128000; break;
2484 case 7:
2485 rate = 176400; break;
2486 case 8:
2487 rate = 192000; break;
763f356c 2488 default:
0dca1793 2489 rate = 48000;
763f356c 2490 }
763f356c
TI
2491 hdspm_set_rate(hdspm, rate, 1);
2492 return 0;
2493}
2494
98274f07
TI
2495static int snd_hdspm_info_clock_source(struct snd_kcontrol *kcontrol,
2496 struct snd_ctl_elem_info *uinfo)
763f356c 2497{
763f356c
TI
2498 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2499 uinfo->count = 1;
0dca1793 2500 uinfo->value.enumerated.items = 9;
763f356c
TI
2501
2502 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2503 uinfo->value.enumerated.item =
2504 uinfo->value.enumerated.items - 1;
2505
2506 strcpy(uinfo->value.enumerated.name,
0dca1793 2507 texts_freq[uinfo->value.enumerated.item+1]);
763f356c
TI
2508
2509 return 0;
2510}
2511
98274f07
TI
2512static int snd_hdspm_get_clock_source(struct snd_kcontrol *kcontrol,
2513 struct snd_ctl_elem_value *ucontrol)
763f356c 2514{
98274f07 2515 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
2516
2517 ucontrol->value.enumerated.item[0] = hdspm_clock_source(hdspm);
2518 return 0;
2519}
2520
98274f07
TI
2521static int snd_hdspm_put_clock_source(struct snd_kcontrol *kcontrol,
2522 struct snd_ctl_elem_value *ucontrol)
763f356c 2523{
98274f07 2524 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
2525 int change;
2526 int val;
2527
2528 if (!snd_hdspm_use_is_exclusive(hdspm))
2529 return -EBUSY;
2530 val = ucontrol->value.enumerated.item[0];
2531 if (val < 0)
2532 val = 0;
6534599d
RB
2533 if (val > 9)
2534 val = 9;
763f356c
TI
2535 spin_lock_irq(&hdspm->lock);
2536 if (val != hdspm_clock_source(hdspm))
2537 change = (hdspm_set_clock_source(hdspm, val) == 0) ? 1 : 0;
2538 else
2539 change = 0;
2540 spin_unlock_irq(&hdspm->lock);
2541 return change;
2542}
2543
763f356c 2544
0dca1793 2545#define HDSPM_PREF_SYNC_REF(xname, xindex) \
f27a64f9 2546{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
0dca1793
AK
2547 .name = xname, \
2548 .index = xindex, \
2549 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2550 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2551 .info = snd_hdspm_info_pref_sync_ref, \
2552 .get = snd_hdspm_get_pref_sync_ref, \
2553 .put = snd_hdspm_put_pref_sync_ref \
2554}
2555
2556
2557/**
2558 * Returns the current preferred sync reference setting.
2559 * The semantics of the return value are depending on the
2560 * card, please see the comments for clarification.
2561 **/
98274f07 2562static int hdspm_pref_sync_ref(struct hdspm * hdspm)
763f356c 2563{
0dca1793
AK
2564 switch (hdspm->io_type) {
2565 case AES32:
3cee5a60 2566 switch (hdspm->control_register & HDSPM_SyncRefMask) {
0dca1793
AK
2567 case 0: return 0; /* WC */
2568 case HDSPM_SyncRef0: return 1; /* AES 1 */
2569 case HDSPM_SyncRef1: return 2; /* AES 2 */
2570 case HDSPM_SyncRef1+HDSPM_SyncRef0: return 3; /* AES 3 */
2571 case HDSPM_SyncRef2: return 4; /* AES 4 */
2572 case HDSPM_SyncRef2+HDSPM_SyncRef0: return 5; /* AES 5 */
2573 case HDSPM_SyncRef2+HDSPM_SyncRef1: return 6; /* AES 6 */
2574 case HDSPM_SyncRef2+HDSPM_SyncRef1+HDSPM_SyncRef0:
2575 return 7; /* AES 7 */
2576 case HDSPM_SyncRef3: return 8; /* AES 8 */
2577 case HDSPM_SyncRef3+HDSPM_SyncRef0: return 9; /* TCO */
3cee5a60 2578 }
0dca1793
AK
2579 break;
2580
2581 case MADI:
2582 case MADIface:
2583 if (hdspm->tco) {
2584 switch (hdspm->control_register & HDSPM_SyncRefMask) {
2585 case 0: return 0; /* WC */
2586 case HDSPM_SyncRef0: return 1; /* MADI */
2587 case HDSPM_SyncRef1: return 2; /* TCO */
2588 case HDSPM_SyncRef1+HDSPM_SyncRef0:
2589 return 3; /* SYNC_IN */
2590 }
2591 } else {
2592 switch (hdspm->control_register & HDSPM_SyncRefMask) {
2593 case 0: return 0; /* WC */
2594 case HDSPM_SyncRef0: return 1; /* MADI */
2595 case HDSPM_SyncRef1+HDSPM_SyncRef0:
2596 return 2; /* SYNC_IN */
2597 }
2598 }
2599 break;
2600
2601 case RayDAT:
2602 if (hdspm->tco) {
2603 switch ((hdspm->settings_register &
2604 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2605 case 0: return 0; /* WC */
2606 case 3: return 1; /* ADAT 1 */
2607 case 4: return 2; /* ADAT 2 */
2608 case 5: return 3; /* ADAT 3 */
2609 case 6: return 4; /* ADAT 4 */
2610 case 1: return 5; /* AES */
2611 case 2: return 6; /* SPDIF */
2612 case 9: return 7; /* TCO */
2613 case 10: return 8; /* SYNC_IN */
2614 }
2615 } else {
2616 switch ((hdspm->settings_register &
2617 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2618 case 0: return 0; /* WC */
2619 case 3: return 1; /* ADAT 1 */
2620 case 4: return 2; /* ADAT 2 */
2621 case 5: return 3; /* ADAT 3 */
2622 case 6: return 4; /* ADAT 4 */
2623 case 1: return 5; /* AES */
2624 case 2: return 6; /* SPDIF */
2625 case 10: return 7; /* SYNC_IN */
2626 }
3cee5a60 2627 }
0dca1793
AK
2628
2629 break;
2630
2631 case AIO:
2632 if (hdspm->tco) {
2633 switch ((hdspm->settings_register &
2634 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2635 case 0: return 0; /* WC */
2636 case 3: return 1; /* ADAT */
2637 case 1: return 2; /* AES */
2638 case 2: return 3; /* SPDIF */
2639 case 9: return 4; /* TCO */
2640 case 10: return 5; /* SYNC_IN */
2641 }
2642 } else {
2643 switch ((hdspm->settings_register &
2644 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2645 case 0: return 0; /* WC */
2646 case 3: return 1; /* ADAT */
2647 case 1: return 2; /* AES */
2648 case 2: return 3; /* SPDIF */
2649 case 10: return 4; /* SYNC_IN */
2650 }
2651 }
2652
2653 break;
763f356c
TI
2654 }
2655
0dca1793 2656 return -1;
763f356c
TI
2657}
2658
0dca1793
AK
2659
2660/**
2661 * Set the preferred sync reference to <pref>. The semantics
2662 * of <pref> are depending on the card type, see the comments
2663 * for clarification.
2664 **/
98274f07 2665static int hdspm_set_pref_sync_ref(struct hdspm * hdspm, int pref)
763f356c 2666{
0dca1793 2667 int p = 0;
763f356c 2668
0dca1793
AK
2669 switch (hdspm->io_type) {
2670 case AES32:
2671 hdspm->control_register &= ~HDSPM_SyncRefMask;
3cee5a60 2672 switch (pref) {
0dca1793
AK
2673 case 0: /* WC */
2674 break;
2675 case 1: /* AES 1 */
2676 hdspm->control_register |= HDSPM_SyncRef0;
2677 break;
2678 case 2: /* AES 2 */
2679 hdspm->control_register |= HDSPM_SyncRef1;
2680 break;
2681 case 3: /* AES 3 */
2682 hdspm->control_register |=
2683 HDSPM_SyncRef1+HDSPM_SyncRef0;
2684 break;
2685 case 4: /* AES 4 */
2686 hdspm->control_register |= HDSPM_SyncRef2;
2687 break;
2688 case 5: /* AES 5 */
2689 hdspm->control_register |=
2690 HDSPM_SyncRef2+HDSPM_SyncRef0;
2691 break;
2692 case 6: /* AES 6 */
2693 hdspm->control_register |=
2694 HDSPM_SyncRef2+HDSPM_SyncRef1;
2695 break;
2696 case 7: /* AES 7 */
2697 hdspm->control_register |=
2698 HDSPM_SyncRef2+HDSPM_SyncRef1+HDSPM_SyncRef0;
3cee5a60 2699 break;
0dca1793
AK
2700 case 8: /* AES 8 */
2701 hdspm->control_register |= HDSPM_SyncRef3;
2702 break;
2703 case 9: /* TCO */
2704 hdspm->control_register |=
2705 HDSPM_SyncRef3+HDSPM_SyncRef0;
3cee5a60
RB
2706 break;
2707 default:
2708 return -1;
2709 }
0dca1793
AK
2710
2711 break;
2712
2713 case MADI:
2714 case MADIface:
2715 hdspm->control_register &= ~HDSPM_SyncRefMask;
2716 if (hdspm->tco) {
2717 switch (pref) {
2718 case 0: /* WC */
2719 break;
2720 case 1: /* MADI */
2721 hdspm->control_register |= HDSPM_SyncRef0;
2722 break;
2723 case 2: /* TCO */
2724 hdspm->control_register |= HDSPM_SyncRef1;
2725 break;
2726 case 3: /* SYNC_IN */
2727 hdspm->control_register |=
2728 HDSPM_SyncRef0+HDSPM_SyncRef1;
2729 break;
2730 default:
2731 return -1;
2732 }
2733 } else {
2734 switch (pref) {
2735 case 0: /* WC */
2736 break;
2737 case 1: /* MADI */
2738 hdspm->control_register |= HDSPM_SyncRef0;
2739 break;
2740 case 2: /* SYNC_IN */
2741 hdspm->control_register |=
2742 HDSPM_SyncRef0+HDSPM_SyncRef1;
2743 break;
2744 default:
2745 return -1;
2746 }
2747 }
2748
2749 break;
2750
2751 case RayDAT:
2752 if (hdspm->tco) {
2753 switch (pref) {
2754 case 0: p = 0; break; /* WC */
2755 case 1: p = 3; break; /* ADAT 1 */
2756 case 2: p = 4; break; /* ADAT 2 */
2757 case 3: p = 5; break; /* ADAT 3 */
2758 case 4: p = 6; break; /* ADAT 4 */
2759 case 5: p = 1; break; /* AES */
2760 case 6: p = 2; break; /* SPDIF */
2761 case 7: p = 9; break; /* TCO */
2762 case 8: p = 10; break; /* SYNC_IN */
2763 default: return -1;
2764 }
2765 } else {
2766 switch (pref) {
2767 case 0: p = 0; break; /* WC */
2768 case 1: p = 3; break; /* ADAT 1 */
2769 case 2: p = 4; break; /* ADAT 2 */
2770 case 3: p = 5; break; /* ADAT 3 */
2771 case 4: p = 6; break; /* ADAT 4 */
2772 case 5: p = 1; break; /* AES */
2773 case 6: p = 2; break; /* SPDIF */
2774 case 7: p = 10; break; /* SYNC_IN */
2775 default: return -1;
2776 }
2777 }
2778 break;
2779
2780 case AIO:
2781 if (hdspm->tco) {
2782 switch (pref) {
2783 case 0: p = 0; break; /* WC */
2784 case 1: p = 3; break; /* ADAT */
2785 case 2: p = 1; break; /* AES */
2786 case 3: p = 2; break; /* SPDIF */
2787 case 4: p = 9; break; /* TCO */
2788 case 5: p = 10; break; /* SYNC_IN */
2789 default: return -1;
2790 }
2791 } else {
2792 switch (pref) {
2793 case 0: p = 0; break; /* WC */
2794 case 1: p = 3; break; /* ADAT */
2795 case 2: p = 1; break; /* AES */
2796 case 3: p = 2; break; /* SPDIF */
2797 case 4: p = 10; break; /* SYNC_IN */
2798 default: return -1;
2799 }
2800 }
2801 break;
763f356c 2802 }
0dca1793
AK
2803
2804 switch (hdspm->io_type) {
2805 case RayDAT:
2806 case AIO:
2807 hdspm->settings_register &= ~HDSPM_c0_SyncRefMask;
2808 hdspm->settings_register |= HDSPM_c0_SyncRef0 * p;
2809 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
2810 break;
2811
2812 case MADI:
2813 case MADIface:
2814 case AES32:
2815 hdspm_write(hdspm, HDSPM_controlRegister,
2816 hdspm->control_register);
2817 }
2818
763f356c
TI
2819 return 0;
2820}
2821
0dca1793 2822
98274f07
TI
2823static int snd_hdspm_info_pref_sync_ref(struct snd_kcontrol *kcontrol,
2824 struct snd_ctl_elem_info *uinfo)
763f356c 2825{
3cee5a60 2826 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2827
0dca1793
AK
2828 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2829 uinfo->count = 1;
2830 uinfo->value.enumerated.items = hdspm->texts_autosync_items;
3cee5a60 2831
0dca1793
AK
2832 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2833 uinfo->value.enumerated.item =
2834 uinfo->value.enumerated.items - 1;
3cee5a60 2835
0dca1793
AK
2836 strcpy(uinfo->value.enumerated.name,
2837 hdspm->texts_autosync[uinfo->value.enumerated.item]);
3cee5a60 2838
763f356c
TI
2839 return 0;
2840}
2841
98274f07
TI
2842static int snd_hdspm_get_pref_sync_ref(struct snd_kcontrol *kcontrol,
2843 struct snd_ctl_elem_value *ucontrol)
763f356c 2844{
98274f07 2845 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
0dca1793 2846 int psf = hdspm_pref_sync_ref(hdspm);
763f356c 2847
0dca1793
AK
2848 if (psf >= 0) {
2849 ucontrol->value.enumerated.item[0] = psf;
2850 return 0;
2851 }
2852
2853 return -1;
763f356c
TI
2854}
2855
98274f07
TI
2856static int snd_hdspm_put_pref_sync_ref(struct snd_kcontrol *kcontrol,
2857 struct snd_ctl_elem_value *ucontrol)
763f356c 2858{
98274f07 2859 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
0dca1793 2860 int val, change = 0;
763f356c
TI
2861
2862 if (!snd_hdspm_use_is_exclusive(hdspm))
2863 return -EBUSY;
2864
0dca1793
AK
2865 val = ucontrol->value.enumerated.item[0];
2866
2867 if (val < 0)
2868 val = 0;
2869 else if (val >= hdspm->texts_autosync_items)
2870 val = hdspm->texts_autosync_items-1;
763f356c
TI
2871
2872 spin_lock_irq(&hdspm->lock);
0dca1793
AK
2873 if (val != hdspm_pref_sync_ref(hdspm))
2874 change = (0 == hdspm_set_pref_sync_ref(hdspm, val)) ? 1 : 0;
2875
763f356c
TI
2876 spin_unlock_irq(&hdspm->lock);
2877 return change;
2878}
2879
0dca1793 2880
763f356c 2881#define HDSPM_AUTOSYNC_REF(xname, xindex) \
f27a64f9
AK
2882{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2883 .name = xname, \
2884 .index = xindex, \
2885 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
2886 .info = snd_hdspm_info_autosync_ref, \
2887 .get = snd_hdspm_get_autosync_ref, \
763f356c
TI
2888}
2889
0dca1793 2890static int hdspm_autosync_ref(struct hdspm *hdspm)
763f356c 2891{
0dca1793 2892 if (AES32 == hdspm->io_type) {
3cee5a60 2893 unsigned int status = hdspm_read(hdspm, HDSPM_statusRegister);
0dca1793
AK
2894 unsigned int syncref =
2895 (status >> HDSPM_AES32_syncref_bit) & 0xF;
3cee5a60
RB
2896 if (syncref == 0)
2897 return HDSPM_AES32_AUTOSYNC_FROM_WORD;
2898 if (syncref <= 8)
2899 return syncref;
2900 return HDSPM_AES32_AUTOSYNC_FROM_NONE;
0dca1793 2901 } else if (MADI == hdspm->io_type) {
3cee5a60
RB
2902 /* This looks at the autosync selected sync reference */
2903 unsigned int status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
2904
2905 switch (status2 & HDSPM_SelSyncRefMask) {
2906 case HDSPM_SelSyncRef_WORD:
2907 return HDSPM_AUTOSYNC_FROM_WORD;
2908 case HDSPM_SelSyncRef_MADI:
2909 return HDSPM_AUTOSYNC_FROM_MADI;
0dca1793
AK
2910 case HDSPM_SelSyncRef_TCO:
2911 return HDSPM_AUTOSYNC_FROM_TCO;
2912 case HDSPM_SelSyncRef_SyncIn:
2913 return HDSPM_AUTOSYNC_FROM_SYNC_IN;
3cee5a60
RB
2914 case HDSPM_SelSyncRef_NVALID:
2915 return HDSPM_AUTOSYNC_FROM_NONE;
2916 default:
2917 return 0;
2918 }
763f356c 2919
763f356c 2920 }
0dca1793 2921 return 0;
763f356c
TI
2922}
2923
0dca1793 2924
98274f07
TI
2925static int snd_hdspm_info_autosync_ref(struct snd_kcontrol *kcontrol,
2926 struct snd_ctl_elem_info *uinfo)
763f356c 2927{
3cee5a60 2928 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2929
0dca1793 2930 if (AES32 == hdspm->io_type) {
3cee5a60
RB
2931 static char *texts[] = { "WordClock", "AES1", "AES2", "AES3",
2932 "AES4", "AES5", "AES6", "AES7", "AES8", "None"};
2933
2934 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2935 uinfo->count = 1;
2936 uinfo->value.enumerated.items = 10;
ef5fa1a4
TI
2937 if (uinfo->value.enumerated.item >=
2938 uinfo->value.enumerated.items)
3cee5a60
RB
2939 uinfo->value.enumerated.item =
2940 uinfo->value.enumerated.items - 1;
2941 strcpy(uinfo->value.enumerated.name,
2942 texts[uinfo->value.enumerated.item]);
0dca1793
AK
2943 } else if (MADI == hdspm->io_type) {
2944 static char *texts[] = {"Word Clock", "MADI", "TCO",
2945 "Sync In", "None" };
3cee5a60
RB
2946
2947 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2948 uinfo->count = 1;
0dca1793 2949 uinfo->value.enumerated.items = 5;
ef5fa1a4 2950 if (uinfo->value.enumerated.item >=
0dca1793 2951 uinfo->value.enumerated.items)
3cee5a60
RB
2952 uinfo->value.enumerated.item =
2953 uinfo->value.enumerated.items - 1;
2954 strcpy(uinfo->value.enumerated.name,
2955 texts[uinfo->value.enumerated.item]);
2956 }
763f356c
TI
2957 return 0;
2958}
2959
98274f07
TI
2960static int snd_hdspm_get_autosync_ref(struct snd_kcontrol *kcontrol,
2961 struct snd_ctl_elem_value *ucontrol)
763f356c 2962{
98274f07 2963 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2964
6534599d 2965 ucontrol->value.enumerated.item[0] = hdspm_autosync_ref(hdspm);
763f356c
TI
2966 return 0;
2967}
2968
f99c7881
AK
2969
2970
2971#define HDSPM_TCO_VIDEO_INPUT_FORMAT(xname, xindex) \
2972{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2973 .name = xname, \
2974 .access = SNDRV_CTL_ELEM_ACCESS_READ |\
2975 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2976 .info = snd_hdspm_info_tco_video_input_format, \
2977 .get = snd_hdspm_get_tco_video_input_format, \
2978}
2979
2980static int snd_hdspm_info_tco_video_input_format(struct snd_kcontrol *kcontrol,
2981 struct snd_ctl_elem_info *uinfo)
2982{
2983 static char *texts[] = {"No video", "NTSC", "PAL"};
2984 ENUMERATED_CTL_INFO(uinfo, texts);
2985 return 0;
2986}
2987
2988static int snd_hdspm_get_tco_video_input_format(struct snd_kcontrol *kcontrol,
2989 struct snd_ctl_elem_value *ucontrol)
2990{
2991 u32 status;
2992 int ret = 0;
2993
2994 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
2995 status = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
2996 switch (status & (HDSPM_TCO1_Video_Input_Format_NTSC |
2997 HDSPM_TCO1_Video_Input_Format_PAL)) {
2998 case HDSPM_TCO1_Video_Input_Format_NTSC:
2999 /* ntsc */
3000 ret = 1;
3001 break;
3002 case HDSPM_TCO1_Video_Input_Format_PAL:
3003 /* pal */
3004 ret = 2;
3005 break;
3006 default:
3007 /* no video */
3008 ret = 0;
3009 break;
3010 }
3011 ucontrol->value.enumerated.item[0] = ret;
3012 return 0;
3013}
3014
3015
3016
3017#define HDSPM_TCO_LTC_FRAMES(xname, xindex) \
3018{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3019 .name = xname, \
3020 .access = SNDRV_CTL_ELEM_ACCESS_READ |\
3021 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3022 .info = snd_hdspm_info_tco_ltc_frames, \
3023 .get = snd_hdspm_get_tco_ltc_frames, \
3024}
3025
3026static int snd_hdspm_info_tco_ltc_frames(struct snd_kcontrol *kcontrol,
3027 struct snd_ctl_elem_info *uinfo)
3028{
3029 static char *texts[] = {"No lock", "24 fps", "25 fps", "29.97 fps",
3030 "30 fps"};
3031 ENUMERATED_CTL_INFO(uinfo, texts);
3032 return 0;
3033}
3034
3035static int hdspm_tco_ltc_frames(struct hdspm *hdspm)
3036{
3037 u32 status;
3038 int ret = 0;
3039
3040 status = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
3041 if (status & HDSPM_TCO1_LTC_Input_valid) {
3042 switch (status & (HDSPM_TCO1_LTC_Format_LSB |
3043 HDSPM_TCO1_LTC_Format_MSB)) {
3044 case 0:
3045 /* 24 fps */
3046 ret = 1;
3047 break;
3048 case HDSPM_TCO1_LTC_Format_LSB:
3049 /* 25 fps */
3050 ret = 2;
3051 break;
3052 case HDSPM_TCO1_LTC_Format_MSB:
3053 /* 25 fps */
3054 ret = 3;
3055 break;
3056 default:
3057 /* 30 fps */
3058 ret = 4;
3059 break;
3060 }
3061 }
3062
3063 return ret;
3064}
3065
3066static int snd_hdspm_get_tco_ltc_frames(struct snd_kcontrol *kcontrol,
3067 struct snd_ctl_elem_value *ucontrol)
3068{
3069 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3070
3071 ucontrol->value.enumerated.item[0] = hdspm_tco_ltc_frames(hdspm);
3072 return 0;
3073}
3074
bf0ff87b
AK
3075#define HDSPM_TOGGLE_SETTING(xname, xindex) \
3076{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3077 .name = xname, \
3078 .private_value = xindex, \
3079 .info = snd_hdspm_info_toggle_setting, \
3080 .get = snd_hdspm_get_toggle_setting, \
3081 .put = snd_hdspm_put_toggle_setting \
3082}
3083
3084static int hdspm_toggle_setting(struct hdspm *hdspm, u32 regmask)
3085{
ce13f3f3
AK
3086 u32 reg;
3087
3088 if (hdspm_is_raydat_or_aio(hdspm))
3089 reg = hdspm->settings_register;
3090 else
3091 reg = hdspm->control_register;
3092
3093 return (reg & regmask) ? 1 : 0;
bf0ff87b
AK
3094}
3095
3096static int hdspm_set_toggle_setting(struct hdspm *hdspm, u32 regmask, int out)
3097{
ce13f3f3
AK
3098 u32 *reg;
3099 u32 target_reg;
3100
3101 if (hdspm_is_raydat_or_aio(hdspm)) {
3102 reg = &(hdspm->settings_register);
3103 target_reg = HDSPM_WR_SETTINGS;
3104 } else {
3105 reg = &(hdspm->control_register);
3106 target_reg = HDSPM_controlRegister;
3107 }
3108
bf0ff87b 3109 if (out)
ce13f3f3 3110 *reg |= regmask;
bf0ff87b 3111 else
ce13f3f3
AK
3112 *reg &= ~regmask;
3113
3114 hdspm_write(hdspm, target_reg, *reg);
bf0ff87b
AK
3115
3116 return 0;
3117}
3118
3119#define snd_hdspm_info_toggle_setting snd_ctl_boolean_mono_info
3120
3121static int snd_hdspm_get_toggle_setting(struct snd_kcontrol *kcontrol,
3122 struct snd_ctl_elem_value *ucontrol)
3123{
3124 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3125 u32 regmask = kcontrol->private_value;
3126
3127 spin_lock_irq(&hdspm->lock);
3128 ucontrol->value.integer.value[0] = hdspm_toggle_setting(hdspm, regmask);
3129 spin_unlock_irq(&hdspm->lock);
3130 return 0;
3131}
3132
3133static int snd_hdspm_put_toggle_setting(struct snd_kcontrol *kcontrol,
3134 struct snd_ctl_elem_value *ucontrol)
3135{
3136 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3137 u32 regmask = kcontrol->private_value;
3138 int change;
3139 unsigned int val;
3140
3141 if (!snd_hdspm_use_is_exclusive(hdspm))
3142 return -EBUSY;
3143 val = ucontrol->value.integer.value[0] & 1;
3144 spin_lock_irq(&hdspm->lock);
3145 change = (int) val != hdspm_toggle_setting(hdspm, regmask);
3146 hdspm_set_toggle_setting(hdspm, regmask, val);
3147 spin_unlock_irq(&hdspm->lock);
3148 return change;
3149}
3150
3cee5a60 3151#define HDSPM_INPUT_SELECT(xname, xindex) \
f27a64f9
AK
3152{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3153 .name = xname, \
3154 .index = xindex, \
3155 .info = snd_hdspm_info_input_select, \
3156 .get = snd_hdspm_get_input_select, \
3157 .put = snd_hdspm_put_input_select \
3cee5a60
RB
3158}
3159
3160static int hdspm_input_select(struct hdspm * hdspm)
3161{
3162 return (hdspm->control_register & HDSPM_InputSelect0) ? 1 : 0;
3163}
3164
3165static int hdspm_set_input_select(struct hdspm * hdspm, int out)
3166{
3167 if (out)
3168 hdspm->control_register |= HDSPM_InputSelect0;
3169 else
3170 hdspm->control_register &= ~HDSPM_InputSelect0;
3171 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3172
3173 return 0;
3174}
3175
3176static int snd_hdspm_info_input_select(struct snd_kcontrol *kcontrol,
3177 struct snd_ctl_elem_info *uinfo)
3178{
3179 static char *texts[] = { "optical", "coaxial" };
e5b7b1fe 3180 ENUMERATED_CTL_INFO(uinfo, texts);
3cee5a60
RB
3181 return 0;
3182}
3183
3184static int snd_hdspm_get_input_select(struct snd_kcontrol *kcontrol,
3185 struct snd_ctl_elem_value *ucontrol)
3186{
3187 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3188
3189 spin_lock_irq(&hdspm->lock);
3190 ucontrol->value.enumerated.item[0] = hdspm_input_select(hdspm);
3191 spin_unlock_irq(&hdspm->lock);
3192 return 0;
3193}
3194
3195static int snd_hdspm_put_input_select(struct snd_kcontrol *kcontrol,
3196 struct snd_ctl_elem_value *ucontrol)
3197{
3198 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3199 int change;
3200 unsigned int val;
3201
3202 if (!snd_hdspm_use_is_exclusive(hdspm))
3203 return -EBUSY;
3204 val = ucontrol->value.integer.value[0] & 1;
3205 spin_lock_irq(&hdspm->lock);
3206 change = (int) val != hdspm_input_select(hdspm);
3207 hdspm_set_input_select(hdspm, val);
3208 spin_unlock_irq(&hdspm->lock);
3209 return change;
3210}
3211
0dca1793 3212
3cee5a60 3213#define HDSPM_DS_WIRE(xname, xindex) \
f27a64f9
AK
3214{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3215 .name = xname, \
3216 .index = xindex, \
3217 .info = snd_hdspm_info_ds_wire, \
3218 .get = snd_hdspm_get_ds_wire, \
3219 .put = snd_hdspm_put_ds_wire \
3cee5a60
RB
3220}
3221
3222static int hdspm_ds_wire(struct hdspm * hdspm)
763f356c 3223{
3cee5a60 3224 return (hdspm->control_register & HDSPM_DS_DoubleWire) ? 1 : 0;
763f356c
TI
3225}
3226
3cee5a60 3227static int hdspm_set_ds_wire(struct hdspm * hdspm, int ds)
763f356c 3228{
3cee5a60
RB
3229 if (ds)
3230 hdspm->control_register |= HDSPM_DS_DoubleWire;
763f356c 3231 else
3cee5a60 3232 hdspm->control_register &= ~HDSPM_DS_DoubleWire;
763f356c
TI
3233 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3234
3235 return 0;
3236}
3237
3cee5a60
RB
3238static int snd_hdspm_info_ds_wire(struct snd_kcontrol *kcontrol,
3239 struct snd_ctl_elem_info *uinfo)
763f356c 3240{
3cee5a60 3241 static char *texts[] = { "Single", "Double" };
e5b7b1fe 3242 ENUMERATED_CTL_INFO(uinfo, texts);
763f356c
TI
3243 return 0;
3244}
3245
3cee5a60
RB
3246static int snd_hdspm_get_ds_wire(struct snd_kcontrol *kcontrol,
3247 struct snd_ctl_elem_value *ucontrol)
763f356c 3248{
98274f07 3249 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3250
3251 spin_lock_irq(&hdspm->lock);
3cee5a60 3252 ucontrol->value.enumerated.item[0] = hdspm_ds_wire(hdspm);
763f356c
TI
3253 spin_unlock_irq(&hdspm->lock);
3254 return 0;
3255}
3256
3cee5a60
RB
3257static int snd_hdspm_put_ds_wire(struct snd_kcontrol *kcontrol,
3258 struct snd_ctl_elem_value *ucontrol)
763f356c 3259{
98274f07 3260 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3261 int change;
3262 unsigned int val;
3263
3264 if (!snd_hdspm_use_is_exclusive(hdspm))
3265 return -EBUSY;
3266 val = ucontrol->value.integer.value[0] & 1;
3267 spin_lock_irq(&hdspm->lock);
3cee5a60
RB
3268 change = (int) val != hdspm_ds_wire(hdspm);
3269 hdspm_set_ds_wire(hdspm, val);
763f356c
TI
3270 spin_unlock_irq(&hdspm->lock);
3271 return change;
3272}
3273
0dca1793 3274
3cee5a60 3275#define HDSPM_QS_WIRE(xname, xindex) \
f27a64f9
AK
3276{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3277 .name = xname, \
3278 .index = xindex, \
3279 .info = snd_hdspm_info_qs_wire, \
3280 .get = snd_hdspm_get_qs_wire, \
3281 .put = snd_hdspm_put_qs_wire \
763f356c
TI
3282}
3283
3cee5a60 3284static int hdspm_qs_wire(struct hdspm * hdspm)
763f356c 3285{
3cee5a60
RB
3286 if (hdspm->control_register & HDSPM_QS_DoubleWire)
3287 return 1;
3288 if (hdspm->control_register & HDSPM_QS_QuadWire)
3289 return 2;
3290 return 0;
763f356c
TI
3291}
3292
3cee5a60 3293static int hdspm_set_qs_wire(struct hdspm * hdspm, int mode)
763f356c 3294{
3cee5a60
RB
3295 hdspm->control_register &= ~(HDSPM_QS_DoubleWire | HDSPM_QS_QuadWire);
3296 switch (mode) {
3297 case 0:
3298 break;
3299 case 1:
3300 hdspm->control_register |= HDSPM_QS_DoubleWire;
3301 break;
3302 case 2:
3303 hdspm->control_register |= HDSPM_QS_QuadWire;
3304 break;
3305 }
763f356c
TI
3306 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3307
3308 return 0;
3309}
3310
3cee5a60 3311static int snd_hdspm_info_qs_wire(struct snd_kcontrol *kcontrol,
98274f07 3312 struct snd_ctl_elem_info *uinfo)
763f356c 3313{
3cee5a60 3314 static char *texts[] = { "Single", "Double", "Quad" };
e5b7b1fe 3315 ENUMERATED_CTL_INFO(uinfo, texts);
763f356c
TI
3316 return 0;
3317}
3318
3cee5a60 3319static int snd_hdspm_get_qs_wire(struct snd_kcontrol *kcontrol,
98274f07 3320 struct snd_ctl_elem_value *ucontrol)
763f356c 3321{
98274f07 3322 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3323
3324 spin_lock_irq(&hdspm->lock);
3cee5a60 3325 ucontrol->value.enumerated.item[0] = hdspm_qs_wire(hdspm);
763f356c
TI
3326 spin_unlock_irq(&hdspm->lock);
3327 return 0;
3328}
3329
3cee5a60 3330static int snd_hdspm_put_qs_wire(struct snd_kcontrol *kcontrol,
98274f07 3331 struct snd_ctl_elem_value *ucontrol)
763f356c 3332{
98274f07 3333 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 3334 int change;
3cee5a60 3335 int val;
763f356c
TI
3336
3337 if (!snd_hdspm_use_is_exclusive(hdspm))
3338 return -EBUSY;
3cee5a60
RB
3339 val = ucontrol->value.integer.value[0];
3340 if (val < 0)
3341 val = 0;
3342 if (val > 2)
3343 val = 2;
763f356c 3344 spin_lock_irq(&hdspm->lock);
ef5fa1a4 3345 change = val != hdspm_qs_wire(hdspm);
3cee5a60 3346 hdspm_set_qs_wire(hdspm, val);
763f356c
TI
3347 spin_unlock_irq(&hdspm->lock);
3348 return change;
3349}
3350
acf14767
AK
3351#define HDSPM_CONTROL_TRISTATE(xname, xindex) \
3352{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3353 .name = xname, \
3354 .private_value = xindex, \
3355 .info = snd_hdspm_info_tristate, \
3356 .get = snd_hdspm_get_tristate, \
3357 .put = snd_hdspm_put_tristate \
3358}
3359
3360static int hdspm_tristate(struct hdspm *hdspm, u32 regmask)
3361{
3362 u32 reg = hdspm->settings_register & (regmask * 3);
3363 return reg / regmask;
3364}
3365
3366static int hdspm_set_tristate(struct hdspm *hdspm, int mode, u32 regmask)
3367{
3368 hdspm->settings_register &= ~(regmask * 3);
3369 hdspm->settings_register |= (regmask * mode);
3370 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
3371
3372 return 0;
3373}
3374
3375static int snd_hdspm_info_tristate(struct snd_kcontrol *kcontrol,
3376 struct snd_ctl_elem_info *uinfo)
3377{
3378 u32 regmask = kcontrol->private_value;
3379
3380 static char *texts_spdif[] = { "Optical", "Coaxial", "Internal" };
3381 static char *texts_levels[] = { "Hi Gain", "+4 dBu", "-10 dBV" };
3382
3383 switch (regmask) {
3384 case HDSPM_c0_Input0:
3385 ENUMERATED_CTL_INFO(uinfo, texts_spdif);
3386 break;
3387 default:
3388 ENUMERATED_CTL_INFO(uinfo, texts_levels);
3389 break;
3390 }
3391 return 0;
3392}
3393
3394static int snd_hdspm_get_tristate(struct snd_kcontrol *kcontrol,
3395 struct snd_ctl_elem_value *ucontrol)
3396{
3397 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3398 u32 regmask = kcontrol->private_value;
3399
3400 spin_lock_irq(&hdspm->lock);
3401 ucontrol->value.enumerated.item[0] = hdspm_tristate(hdspm, regmask);
3402 spin_unlock_irq(&hdspm->lock);
3403 return 0;
3404}
3405
3406static int snd_hdspm_put_tristate(struct snd_kcontrol *kcontrol,
3407 struct snd_ctl_elem_value *ucontrol)
3408{
3409 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3410 u32 regmask = kcontrol->private_value;
3411 int change;
3412 int val;
3413
3414 if (!snd_hdspm_use_is_exclusive(hdspm))
3415 return -EBUSY;
3416 val = ucontrol->value.integer.value[0];
3417 if (val < 0)
3418 val = 0;
3419 if (val > 2)
3420 val = 2;
3421
3422 spin_lock_irq(&hdspm->lock);
3423 change = val != hdspm_tristate(hdspm, regmask);
3424 hdspm_set_tristate(hdspm, val, regmask);
3425 spin_unlock_irq(&hdspm->lock);
3426 return change;
3427}
3428
700d1ef3
AK
3429#define HDSPM_MADI_SPEEDMODE(xname, xindex) \
3430{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3431 .name = xname, \
3432 .index = xindex, \
3433 .info = snd_hdspm_info_madi_speedmode, \
3434 .get = snd_hdspm_get_madi_speedmode, \
3435 .put = snd_hdspm_put_madi_speedmode \
3436}
3437
3438static int hdspm_madi_speedmode(struct hdspm *hdspm)
3439{
3440 if (hdspm->control_register & HDSPM_QuadSpeed)
3441 return 2;
3442 if (hdspm->control_register & HDSPM_DoubleSpeed)
3443 return 1;
3444 return 0;
3445}
3446
3447static int hdspm_set_madi_speedmode(struct hdspm *hdspm, int mode)
3448{
3449 hdspm->control_register &= ~(HDSPM_DoubleSpeed | HDSPM_QuadSpeed);
3450 switch (mode) {
3451 case 0:
3452 break;
3453 case 1:
3454 hdspm->control_register |= HDSPM_DoubleSpeed;
3455 break;
3456 case 2:
3457 hdspm->control_register |= HDSPM_QuadSpeed;
3458 break;
3459 }
3460 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3461
3462 return 0;
3463}
3464
3465static int snd_hdspm_info_madi_speedmode(struct snd_kcontrol *kcontrol,
3466 struct snd_ctl_elem_info *uinfo)
3467{
3468 static char *texts[] = { "Single", "Double", "Quad" };
e5b7b1fe 3469 ENUMERATED_CTL_INFO(uinfo, texts);
700d1ef3
AK
3470 return 0;
3471}
3472
3473static int snd_hdspm_get_madi_speedmode(struct snd_kcontrol *kcontrol,
3474 struct snd_ctl_elem_value *ucontrol)
3475{
3476 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3477
3478 spin_lock_irq(&hdspm->lock);
3479 ucontrol->value.enumerated.item[0] = hdspm_madi_speedmode(hdspm);
3480 spin_unlock_irq(&hdspm->lock);
3481 return 0;
3482}
3483
3484static int snd_hdspm_put_madi_speedmode(struct snd_kcontrol *kcontrol,
3485 struct snd_ctl_elem_value *ucontrol)
3486{
3487 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3488 int change;
3489 int val;
3490
3491 if (!snd_hdspm_use_is_exclusive(hdspm))
3492 return -EBUSY;
3493 val = ucontrol->value.integer.value[0];
3494 if (val < 0)
3495 val = 0;
3496 if (val > 2)
3497 val = 2;
3498 spin_lock_irq(&hdspm->lock);
3499 change = val != hdspm_madi_speedmode(hdspm);
3500 hdspm_set_madi_speedmode(hdspm, val);
3501 spin_unlock_irq(&hdspm->lock);
3502 return change;
3503}
763f356c
TI
3504
3505#define HDSPM_MIXER(xname, xindex) \
f27a64f9
AK
3506{ .iface = SNDRV_CTL_ELEM_IFACE_HWDEP, \
3507 .name = xname, \
3508 .index = xindex, \
3509 .device = 0, \
3510 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | \
3511 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3512 .info = snd_hdspm_info_mixer, \
3513 .get = snd_hdspm_get_mixer, \
3514 .put = snd_hdspm_put_mixer \
763f356c
TI
3515}
3516
98274f07
TI
3517static int snd_hdspm_info_mixer(struct snd_kcontrol *kcontrol,
3518 struct snd_ctl_elem_info *uinfo)
763f356c
TI
3519{
3520 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
3521 uinfo->count = 3;
3522 uinfo->value.integer.min = 0;
3523 uinfo->value.integer.max = 65535;
3524 uinfo->value.integer.step = 1;
3525 return 0;
3526}
3527
98274f07
TI
3528static int snd_hdspm_get_mixer(struct snd_kcontrol *kcontrol,
3529 struct snd_ctl_elem_value *ucontrol)
763f356c 3530{
98274f07 3531 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3532 int source;
3533 int destination;
3534
3535 source = ucontrol->value.integer.value[0];
3536 if (source < 0)
3537 source = 0;
3538 else if (source >= 2 * HDSPM_MAX_CHANNELS)
3539 source = 2 * HDSPM_MAX_CHANNELS - 1;
3540
3541 destination = ucontrol->value.integer.value[1];
3542 if (destination < 0)
3543 destination = 0;
3544 else if (destination >= HDSPM_MAX_CHANNELS)
3545 destination = HDSPM_MAX_CHANNELS - 1;
3546
3547 spin_lock_irq(&hdspm->lock);
3548 if (source >= HDSPM_MAX_CHANNELS)
3549 ucontrol->value.integer.value[2] =
3550 hdspm_read_pb_gain(hdspm, destination,
3551 source - HDSPM_MAX_CHANNELS);
3552 else
3553 ucontrol->value.integer.value[2] =
3554 hdspm_read_in_gain(hdspm, destination, source);
3555
3556 spin_unlock_irq(&hdspm->lock);
3557
3558 return 0;
3559}
3560
98274f07
TI
3561static int snd_hdspm_put_mixer(struct snd_kcontrol *kcontrol,
3562 struct snd_ctl_elem_value *ucontrol)
763f356c 3563{
98274f07 3564 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3565 int change;
3566 int source;
3567 int destination;
3568 int gain;
3569
3570 if (!snd_hdspm_use_is_exclusive(hdspm))
3571 return -EBUSY;
3572
3573 source = ucontrol->value.integer.value[0];
3574 destination = ucontrol->value.integer.value[1];
3575
3576 if (source < 0 || source >= 2 * HDSPM_MAX_CHANNELS)
3577 return -1;
3578 if (destination < 0 || destination >= HDSPM_MAX_CHANNELS)
3579 return -1;
3580
3581 gain = ucontrol->value.integer.value[2];
3582
3583 spin_lock_irq(&hdspm->lock);
3584
3585 if (source >= HDSPM_MAX_CHANNELS)
3586 change = gain != hdspm_read_pb_gain(hdspm, destination,
3587 source -
3588 HDSPM_MAX_CHANNELS);
3589 else
ef5fa1a4
TI
3590 change = gain != hdspm_read_in_gain(hdspm, destination,
3591 source);
763f356c
TI
3592
3593 if (change) {
3594 if (source >= HDSPM_MAX_CHANNELS)
3595 hdspm_write_pb_gain(hdspm, destination,
3596 source - HDSPM_MAX_CHANNELS,
3597 gain);
3598 else
3599 hdspm_write_in_gain(hdspm, destination, source,
3600 gain);
3601 }
3602 spin_unlock_irq(&hdspm->lock);
3603
3604 return change;
3605}
3606
3607/* The simple mixer control(s) provide gain control for the
3608 basic 1:1 mappings of playback streams to output
0dca1793 3609 streams.
763f356c
TI
3610*/
3611
3612#define HDSPM_PLAYBACK_MIXER \
f27a64f9
AK
3613{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3614 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_WRITE | \
3615 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3616 .info = snd_hdspm_info_playback_mixer, \
3617 .get = snd_hdspm_get_playback_mixer, \
3618 .put = snd_hdspm_put_playback_mixer \
763f356c
TI
3619}
3620
98274f07
TI
3621static int snd_hdspm_info_playback_mixer(struct snd_kcontrol *kcontrol,
3622 struct snd_ctl_elem_info *uinfo)
763f356c
TI
3623{
3624 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
3625 uinfo->count = 1;
3626 uinfo->value.integer.min = 0;
0dca1793 3627 uinfo->value.integer.max = 64;
763f356c
TI
3628 uinfo->value.integer.step = 1;
3629 return 0;
3630}
3631
98274f07
TI
3632static int snd_hdspm_get_playback_mixer(struct snd_kcontrol *kcontrol,
3633 struct snd_ctl_elem_value *ucontrol)
763f356c 3634{
98274f07 3635 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 3636 int channel;
763f356c
TI
3637
3638 channel = ucontrol->id.index - 1;
3639
da3cec35
TI
3640 if (snd_BUG_ON(channel < 0 || channel >= HDSPM_MAX_CHANNELS))
3641 return -EINVAL;
763f356c 3642
763f356c
TI
3643 spin_lock_irq(&hdspm->lock);
3644 ucontrol->value.integer.value[0] =
0dca1793 3645 (hdspm_read_pb_gain(hdspm, channel, channel)*64)/UNITY_GAIN;
763f356c
TI
3646 spin_unlock_irq(&hdspm->lock);
3647
763f356c
TI
3648 return 0;
3649}
3650
98274f07
TI
3651static int snd_hdspm_put_playback_mixer(struct snd_kcontrol *kcontrol,
3652 struct snd_ctl_elem_value *ucontrol)
763f356c 3653{
98274f07 3654 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3655 int change;
3656 int channel;
763f356c
TI
3657 int gain;
3658
3659 if (!snd_hdspm_use_is_exclusive(hdspm))
3660 return -EBUSY;
3661
3662 channel = ucontrol->id.index - 1;
3663
da3cec35
TI
3664 if (snd_BUG_ON(channel < 0 || channel >= HDSPM_MAX_CHANNELS))
3665 return -EINVAL;
763f356c 3666
0dca1793 3667 gain = ucontrol->value.integer.value[0]*UNITY_GAIN/64;
763f356c
TI
3668
3669 spin_lock_irq(&hdspm->lock);
3670 change =
0dca1793
AK
3671 gain != hdspm_read_pb_gain(hdspm, channel,
3672 channel);
763f356c 3673 if (change)
0dca1793 3674 hdspm_write_pb_gain(hdspm, channel, channel,
763f356c
TI
3675 gain);
3676 spin_unlock_irq(&hdspm->lock);
3677 return change;
3678}
3679
0dca1793
AK
3680#define HDSPM_SYNC_CHECK(xname, xindex) \
3681{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3682 .name = xname, \
3683 .private_value = xindex, \
3684 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3685 .info = snd_hdspm_info_sync_check, \
3686 .get = snd_hdspm_get_sync_check \
763f356c
TI
3687}
3688
34542213
AK
3689#define HDSPM_TCO_LOCK_CHECK(xname, xindex) \
3690{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3691 .name = xname, \
3692 .private_value = xindex, \
3693 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3694 .info = snd_hdspm_tco_info_lock_check, \
3695 .get = snd_hdspm_get_sync_check \
3696}
3697
3698
0dca1793 3699
98274f07
TI
3700static int snd_hdspm_info_sync_check(struct snd_kcontrol *kcontrol,
3701 struct snd_ctl_elem_info *uinfo)
763f356c 3702{
0dca1793 3703 static char *texts[] = { "No Lock", "Lock", "Sync", "N/A" };
e5b7b1fe 3704 ENUMERATED_CTL_INFO(uinfo, texts);
763f356c
TI
3705 return 0;
3706}
3707
34542213
AK
3708static int snd_hdspm_tco_info_lock_check(struct snd_kcontrol *kcontrol,
3709 struct snd_ctl_elem_info *uinfo)
3710{
3711 static char *texts[] = { "No Lock", "Lock" };
3712 ENUMERATED_CTL_INFO(uinfo, texts);
3713 return 0;
3714}
3715
0dca1793 3716static int hdspm_wc_sync_check(struct hdspm *hdspm)
763f356c 3717{
0dca1793
AK
3718 int status, status2;
3719
3720 switch (hdspm->io_type) {
3721 case AES32:
3722 status = hdspm_read(hdspm, HDSPM_statusRegister);
56bde0f3
AS
3723 if (status & HDSPM_AES32_wcLock) {
3724 if (status & HDSPM_AES32_wcSync)
3725 return 2;
3726 else
3727 return 1;
3728 }
3cee5a60 3729 return 0;
0dca1793
AK
3730 break;
3731
3732 case MADI:
3733 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
3cee5a60
RB
3734 if (status2 & HDSPM_wcLock) {
3735 if (status2 & HDSPM_wcSync)
3736 return 2;
3737 else
3738 return 1;
3739 }
3740 return 0;
0dca1793 3741 break;
763f356c 3742
0dca1793
AK
3743 case RayDAT:
3744 case AIO:
3745 status = hdspm_read(hdspm, HDSPM_statusRegister);
763f356c 3746
0dca1793
AK
3747 if (status & 0x2000000)
3748 return 2;
3749 else if (status & 0x1000000)
3750 return 1;
3751 return 0;
763f356c 3752
0dca1793 3753 break;
763f356c 3754
0dca1793
AK
3755 case MADIface:
3756 break;
3757 }
3758
3759
3760 return 3;
763f356c
TI
3761}
3762
0dca1793
AK
3763
3764static int hdspm_madi_sync_check(struct hdspm *hdspm)
763f356c
TI
3765{
3766 int status = hdspm_read(hdspm, HDSPM_statusRegister);
3767 if (status & HDSPM_madiLock) {
3768 if (status & HDSPM_madiSync)
3769 return 2;
3770 else
3771 return 1;
3772 }
3773 return 0;
3774}
3775
763f356c 3776
0dca1793
AK
3777static int hdspm_s1_sync_check(struct hdspm *hdspm, int idx)
3778{
3779 int status, lock, sync;
763f356c 3780
0dca1793 3781 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
763f356c 3782
0dca1793
AK
3783 lock = (status & (0x1<<idx)) ? 1 : 0;
3784 sync = (status & (0x100<<idx)) ? 1 : 0;
3cee5a60 3785
0dca1793 3786 if (lock && sync)
3cee5a60 3787 return 2;
0dca1793
AK
3788 else if (lock)
3789 return 1;
3cee5a60
RB
3790 return 0;
3791}
3792
0dca1793
AK
3793
3794static int hdspm_sync_in_sync_check(struct hdspm *hdspm)
3795{
3796 int status, lock = 0, sync = 0;
3797
3798 switch (hdspm->io_type) {
3799 case RayDAT:
3800 case AIO:
3801 status = hdspm_read(hdspm, HDSPM_RD_STATUS_3);
3802 lock = (status & 0x400) ? 1 : 0;
3803 sync = (status & 0x800) ? 1 : 0;
3804 break;
3805
3806 case MADI:
2e0452f5
AK
3807 status = hdspm_read(hdspm, HDSPM_statusRegister);
3808 lock = (status & HDSPM_syncInLock) ? 1 : 0;
3809 sync = (status & HDSPM_syncInSync) ? 1 : 0;
3810 break;
3811
0dca1793
AK
3812 case AES32:
3813 status = hdspm_read(hdspm, HDSPM_statusRegister2);
9a215f47
AK
3814 lock = (status & 0x100000) ? 1 : 0;
3815 sync = (status & 0x200000) ? 1 : 0;
0dca1793
AK
3816 break;
3817
3818 case MADIface:
3819 break;
3820 }
3821
3822 if (lock && sync)
3823 return 2;
3824 else if (lock)
3825 return 1;
3826
3827 return 0;
3828}
3829
3830static int hdspm_aes_sync_check(struct hdspm *hdspm, int idx)
3831{
3832 int status2, lock, sync;
3833 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
3834
3835 lock = (status2 & (0x0080 >> idx)) ? 1 : 0;
3836 sync = (status2 & (0x8000 >> idx)) ? 1 : 0;
3837
3838 if (sync)
3839 return 2;
3840 else if (lock)
3841 return 1;
3842 return 0;
3843}
3844
34542213
AK
3845static int hdspm_tco_input_check(struct hdspm *hdspm, u32 mask)
3846{
3847 u32 status;
3848 status = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
3849
3850 return (status & mask) ? 1 : 0;
3851}
3852
0dca1793
AK
3853
3854static int hdspm_tco_sync_check(struct hdspm *hdspm)
3855{
3856 int status;
3857
3858 if (hdspm->tco) {
3859 switch (hdspm->io_type) {
3860 case MADI:
3861 case AES32:
3862 status = hdspm_read(hdspm, HDSPM_statusRegister);
3863 if (status & HDSPM_tcoLock) {
3864 if (status & HDSPM_tcoSync)
3865 return 2;
3866 else
3867 return 1;
3868 }
3869 return 0;
3870
3871 break;
3872
3873 case RayDAT:
3874 case AIO:
3875 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
3876
3877 if (status & 0x8000000)
3878 return 2; /* Sync */
3879 if (status & 0x4000000)
3880 return 1; /* Lock */
3881 return 0; /* No signal */
3882 break;
3883
3884 default:
3885 break;
3886 }
3887 }
3888
3889 return 3; /* N/A */
3890}
3891
3892
3893static int snd_hdspm_get_sync_check(struct snd_kcontrol *kcontrol,
3894 struct snd_ctl_elem_value *ucontrol)
3895{
3896 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3897 int val = -1;
3898
3899 switch (hdspm->io_type) {
3900 case RayDAT:
3901 switch (kcontrol->private_value) {
3902 case 0: /* WC */
3903 val = hdspm_wc_sync_check(hdspm); break;
3904 case 7: /* TCO */
3905 val = hdspm_tco_sync_check(hdspm); break;
3906 case 8: /* SYNC IN */
3907 val = hdspm_sync_in_sync_check(hdspm); break;
3908 default:
d1a3c98d
AK
3909 val = hdspm_s1_sync_check(hdspm,
3910 kcontrol->private_value-1);
0dca1793 3911 }
fba30fd3 3912 break;
0dca1793
AK
3913
3914 case AIO:
3915 switch (kcontrol->private_value) {
3916 case 0: /* WC */
3917 val = hdspm_wc_sync_check(hdspm); break;
3918 case 4: /* TCO */
3919 val = hdspm_tco_sync_check(hdspm); break;
3920 case 5: /* SYNC IN */
3921 val = hdspm_sync_in_sync_check(hdspm); break;
3922 default:
3923 val = hdspm_s1_sync_check(hdspm, ucontrol->id.index-1);
3924 }
fba30fd3 3925 break;
0dca1793
AK
3926
3927 case MADI:
3928 switch (kcontrol->private_value) {
3929 case 0: /* WC */
3930 val = hdspm_wc_sync_check(hdspm); break;
3931 case 1: /* MADI */
3932 val = hdspm_madi_sync_check(hdspm); break;
3933 case 2: /* TCO */
3934 val = hdspm_tco_sync_check(hdspm); break;
3935 case 3: /* SYNC_IN */
3936 val = hdspm_sync_in_sync_check(hdspm); break;
3937 }
fba30fd3 3938 break;
0dca1793
AK
3939
3940 case MADIface:
3941 val = hdspm_madi_sync_check(hdspm); /* MADI */
3942 break;
3943
3944 case AES32:
3945 switch (kcontrol->private_value) {
3946 case 0: /* WC */
3947 val = hdspm_wc_sync_check(hdspm); break;
3948 case 9: /* TCO */
3949 val = hdspm_tco_sync_check(hdspm); break;
3950 case 10 /* SYNC IN */:
3951 val = hdspm_sync_in_sync_check(hdspm); break;
7c4a95b5 3952 default: /* AES1 to AES8 */
0dca1793 3953 val = hdspm_aes_sync_check(hdspm,
7c4a95b5 3954 kcontrol->private_value-1);
0dca1793 3955 }
fba30fd3 3956 break;
0dca1793
AK
3957
3958 }
3959
34542213
AK
3960 if (hdspm->tco) {
3961 switch (kcontrol->private_value) {
3962 case 11:
3963 /* Check TCO for lock state of its current input */
3964 val = hdspm_tco_input_check(hdspm, HDSPM_TCO1_TCO_lock);
3965 break;
3966 case 12:
3967 /* Check TCO for valid time code on LTC input. */
3968 val = hdspm_tco_input_check(hdspm,
3969 HDSPM_TCO1_LTC_Input_valid);
3970 break;
3971 default:
3972 break;
3973 }
3974 }
3975
0dca1793
AK
3976 if (-1 == val)
3977 val = 3;
3978
3979 ucontrol->value.enumerated.item[0] = val;
3980 return 0;
3981}
3982
3983
3984
3985/**
3986 * TCO controls
3987 **/
3988static void hdspm_tco_write(struct hdspm *hdspm)
3989{
3990 unsigned int tc[4] = { 0, 0, 0, 0};
3991
3992 switch (hdspm->tco->input) {
3993 case 0:
3994 tc[2] |= HDSPM_TCO2_set_input_MSB;
3995 break;
3996 case 1:
3997 tc[2] |= HDSPM_TCO2_set_input_LSB;
3998 break;
3999 default:
4000 break;
4001 }
4002
4003 switch (hdspm->tco->framerate) {
4004 case 1:
4005 tc[1] |= HDSPM_TCO1_LTC_Format_LSB;
4006 break;
4007 case 2:
4008 tc[1] |= HDSPM_TCO1_LTC_Format_MSB;
4009 break;
4010 case 3:
4011 tc[1] |= HDSPM_TCO1_LTC_Format_MSB +
4012 HDSPM_TCO1_set_drop_frame_flag;
4013 break;
4014 case 4:
4015 tc[1] |= HDSPM_TCO1_LTC_Format_LSB +
4016 HDSPM_TCO1_LTC_Format_MSB;
4017 break;
4018 case 5:
4019 tc[1] |= HDSPM_TCO1_LTC_Format_LSB +
4020 HDSPM_TCO1_LTC_Format_MSB +
4021 HDSPM_TCO1_set_drop_frame_flag;
4022 break;
4023 default:
4024 break;
4025 }
4026
4027 switch (hdspm->tco->wordclock) {
4028 case 1:
4029 tc[2] |= HDSPM_TCO2_WCK_IO_ratio_LSB;
4030 break;
4031 case 2:
4032 tc[2] |= HDSPM_TCO2_WCK_IO_ratio_MSB;
4033 break;
4034 default:
4035 break;
4036 }
4037
4038 switch (hdspm->tco->samplerate) {
4039 case 1:
4040 tc[2] |= HDSPM_TCO2_set_freq;
4041 break;
4042 case 2:
4043 tc[2] |= HDSPM_TCO2_set_freq_from_app;
4044 break;
4045 default:
4046 break;
4047 }
4048
4049 switch (hdspm->tco->pull) {
4050 case 1:
4051 tc[2] |= HDSPM_TCO2_set_pull_up;
4052 break;
4053 case 2:
4054 tc[2] |= HDSPM_TCO2_set_pull_down;
4055 break;
4056 case 3:
4057 tc[2] |= HDSPM_TCO2_set_pull_up + HDSPM_TCO2_set_01_4;
4058 break;
4059 case 4:
4060 tc[2] |= HDSPM_TCO2_set_pull_down + HDSPM_TCO2_set_01_4;
4061 break;
4062 default:
4063 break;
4064 }
4065
4066 if (1 == hdspm->tco->term) {
4067 tc[2] |= HDSPM_TCO2_set_term_75R;
4068 }
4069
4070 hdspm_write(hdspm, HDSPM_WR_TCO, tc[0]);
4071 hdspm_write(hdspm, HDSPM_WR_TCO+4, tc[1]);
4072 hdspm_write(hdspm, HDSPM_WR_TCO+8, tc[2]);
4073 hdspm_write(hdspm, HDSPM_WR_TCO+12, tc[3]);
4074}
4075
4076
4077#define HDSPM_TCO_SAMPLE_RATE(xname, xindex) \
4078{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4079 .name = xname, \
4080 .index = xindex, \
4081 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4082 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4083 .info = snd_hdspm_info_tco_sample_rate, \
4084 .get = snd_hdspm_get_tco_sample_rate, \
4085 .put = snd_hdspm_put_tco_sample_rate \
4086}
4087
4088static int snd_hdspm_info_tco_sample_rate(struct snd_kcontrol *kcontrol,
4089 struct snd_ctl_elem_info *uinfo)
4090{
4091 static char *texts[] = { "44.1 kHz", "48 kHz" };
e5b7b1fe 4092 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4093 return 0;
4094}
4095
4096static int snd_hdspm_get_tco_sample_rate(struct snd_kcontrol *kcontrol,
4097 struct snd_ctl_elem_value *ucontrol)
4098{
4099 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4100
4101 ucontrol->value.enumerated.item[0] = hdspm->tco->samplerate;
4102
4103 return 0;
4104}
4105
4106static int snd_hdspm_put_tco_sample_rate(struct snd_kcontrol *kcontrol,
4107 struct snd_ctl_elem_value *ucontrol)
4108{
4109 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4110
4111 if (hdspm->tco->samplerate != ucontrol->value.enumerated.item[0]) {
4112 hdspm->tco->samplerate = ucontrol->value.enumerated.item[0];
4113
4114 hdspm_tco_write(hdspm);
4115
4116 return 1;
4117 }
4118
4119 return 0;
4120}
4121
4122
4123#define HDSPM_TCO_PULL(xname, xindex) \
4124{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4125 .name = xname, \
4126 .index = xindex, \
4127 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4128 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4129 .info = snd_hdspm_info_tco_pull, \
4130 .get = snd_hdspm_get_tco_pull, \
4131 .put = snd_hdspm_put_tco_pull \
4132}
4133
4134static int snd_hdspm_info_tco_pull(struct snd_kcontrol *kcontrol,
4135 struct snd_ctl_elem_info *uinfo)
4136{
4137 static char *texts[] = { "0", "+ 0.1 %", "- 0.1 %", "+ 4 %", "- 4 %" };
e5b7b1fe 4138 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4139 return 0;
4140}
4141
4142static int snd_hdspm_get_tco_pull(struct snd_kcontrol *kcontrol,
4143 struct snd_ctl_elem_value *ucontrol)
4144{
4145 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4146
4147 ucontrol->value.enumerated.item[0] = hdspm->tco->pull;
4148
4149 return 0;
4150}
4151
4152static int snd_hdspm_put_tco_pull(struct snd_kcontrol *kcontrol,
4153 struct snd_ctl_elem_value *ucontrol)
4154{
4155 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4156
4157 if (hdspm->tco->pull != ucontrol->value.enumerated.item[0]) {
4158 hdspm->tco->pull = ucontrol->value.enumerated.item[0];
4159
4160 hdspm_tco_write(hdspm);
4161
4162 return 1;
4163 }
4164
4165 return 0;
4166}
4167
4168#define HDSPM_TCO_WCK_CONVERSION(xname, xindex) \
4169{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4170 .name = xname, \
4171 .index = xindex, \
4172 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4173 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4174 .info = snd_hdspm_info_tco_wck_conversion, \
4175 .get = snd_hdspm_get_tco_wck_conversion, \
4176 .put = snd_hdspm_put_tco_wck_conversion \
4177}
4178
4179static int snd_hdspm_info_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4180 struct snd_ctl_elem_info *uinfo)
4181{
4182 static char *texts[] = { "1:1", "44.1 -> 48", "48 -> 44.1" };
e5b7b1fe 4183 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4184 return 0;
4185}
4186
4187static int snd_hdspm_get_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4188 struct snd_ctl_elem_value *ucontrol)
4189{
4190 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4191
4192 ucontrol->value.enumerated.item[0] = hdspm->tco->wordclock;
4193
4194 return 0;
4195}
4196
4197static int snd_hdspm_put_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4198 struct snd_ctl_elem_value *ucontrol)
4199{
4200 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4201
4202 if (hdspm->tco->wordclock != ucontrol->value.enumerated.item[0]) {
4203 hdspm->tco->wordclock = ucontrol->value.enumerated.item[0];
4204
4205 hdspm_tco_write(hdspm);
4206
4207 return 1;
4208 }
4209
4210 return 0;
4211}
4212
4213
4214#define HDSPM_TCO_FRAME_RATE(xname, xindex) \
4215{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4216 .name = xname, \
4217 .index = xindex, \
4218 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4219 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4220 .info = snd_hdspm_info_tco_frame_rate, \
4221 .get = snd_hdspm_get_tco_frame_rate, \
4222 .put = snd_hdspm_put_tco_frame_rate \
4223}
4224
4225static int snd_hdspm_info_tco_frame_rate(struct snd_kcontrol *kcontrol,
4226 struct snd_ctl_elem_info *uinfo)
4227{
4228 static char *texts[] = { "24 fps", "25 fps", "29.97fps",
4229 "29.97 dfps", "30 fps", "30 dfps" };
e5b7b1fe 4230 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4231 return 0;
4232}
4233
4234static int snd_hdspm_get_tco_frame_rate(struct snd_kcontrol *kcontrol,
3cee5a60
RB
4235 struct snd_ctl_elem_value *ucontrol)
4236{
3cee5a60
RB
4237 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4238
0dca1793 4239 ucontrol->value.enumerated.item[0] = hdspm->tco->framerate;
3cee5a60 4240
3cee5a60
RB
4241 return 0;
4242}
763f356c 4243
0dca1793
AK
4244static int snd_hdspm_put_tco_frame_rate(struct snd_kcontrol *kcontrol,
4245 struct snd_ctl_elem_value *ucontrol)
4246{
4247 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 4248
0dca1793
AK
4249 if (hdspm->tco->framerate != ucontrol->value.enumerated.item[0]) {
4250 hdspm->tco->framerate = ucontrol->value.enumerated.item[0];
763f356c 4251
0dca1793
AK
4252 hdspm_tco_write(hdspm);
4253
4254 return 1;
4255 }
4256
4257 return 0;
4258}
763f356c 4259
0dca1793
AK
4260
4261#define HDSPM_TCO_SYNC_SOURCE(xname, xindex) \
4262{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4263 .name = xname, \
4264 .index = xindex, \
4265 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4266 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4267 .info = snd_hdspm_info_tco_sync_source, \
4268 .get = snd_hdspm_get_tco_sync_source, \
4269 .put = snd_hdspm_put_tco_sync_source \
4270}
4271
4272static int snd_hdspm_info_tco_sync_source(struct snd_kcontrol *kcontrol,
4273 struct snd_ctl_elem_info *uinfo)
4274{
4275 static char *texts[] = { "LTC", "Video", "WCK" };
e5b7b1fe 4276 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4277 return 0;
4278}
4279
4280static int snd_hdspm_get_tco_sync_source(struct snd_kcontrol *kcontrol,
4281 struct snd_ctl_elem_value *ucontrol)
4282{
4283 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4284
4285 ucontrol->value.enumerated.item[0] = hdspm->tco->input;
4286
4287 return 0;
4288}
4289
4290static int snd_hdspm_put_tco_sync_source(struct snd_kcontrol *kcontrol,
4291 struct snd_ctl_elem_value *ucontrol)
4292{
4293 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4294
4295 if (hdspm->tco->input != ucontrol->value.enumerated.item[0]) {
4296 hdspm->tco->input = ucontrol->value.enumerated.item[0];
4297
4298 hdspm_tco_write(hdspm);
4299
4300 return 1;
4301 }
4302
4303 return 0;
4304}
4305
4306
4307#define HDSPM_TCO_WORD_TERM(xname, xindex) \
4308{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4309 .name = xname, \
4310 .index = xindex, \
4311 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4312 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4313 .info = snd_hdspm_info_tco_word_term, \
4314 .get = snd_hdspm_get_tco_word_term, \
4315 .put = snd_hdspm_put_tco_word_term \
4316}
4317
4318static int snd_hdspm_info_tco_word_term(struct snd_kcontrol *kcontrol,
4319 struct snd_ctl_elem_info *uinfo)
4320{
4321 uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
4322 uinfo->count = 1;
4323 uinfo->value.integer.min = 0;
4324 uinfo->value.integer.max = 1;
4325
4326 return 0;
4327}
4328
4329
4330static int snd_hdspm_get_tco_word_term(struct snd_kcontrol *kcontrol,
4331 struct snd_ctl_elem_value *ucontrol)
4332{
4333 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4334
4335 ucontrol->value.enumerated.item[0] = hdspm->tco->term;
4336
4337 return 0;
4338}
4339
4340
4341static int snd_hdspm_put_tco_word_term(struct snd_kcontrol *kcontrol,
4342 struct snd_ctl_elem_value *ucontrol)
4343{
4344 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4345
4346 if (hdspm->tco->term != ucontrol->value.enumerated.item[0]) {
4347 hdspm->tco->term = ucontrol->value.enumerated.item[0];
4348
4349 hdspm_tco_write(hdspm);
4350
4351 return 1;
4352 }
4353
4354 return 0;
4355}
4356
4357
4358
4359
4360static struct snd_kcontrol_new snd_hdspm_controls_madi[] = {
4361 HDSPM_MIXER("Mixer", 0),
4362 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
763f356c
TI
4363 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4364 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4365 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4366 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
b8812c55 4367 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
0dca1793
AK
4368 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4369 HDSPM_SYNC_CHECK("MADI SyncCheck", 1),
930f4ff0 4370 HDSPM_SYNC_CHECK("TCO SyncCheck", 2),
0dca1793 4371 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 3),
c9e1668c
AK
4372 HDSPM_TOGGLE_SETTING("Line Out", HDSPM_LineOut),
4373 HDSPM_TOGGLE_SETTING("TX 64 channels mode", HDSPM_TX_64ch),
696be0fb 4374 HDSPM_TOGGLE_SETTING("Disable 96K frames", HDSPM_SMUX),
c9e1668c
AK
4375 HDSPM_TOGGLE_SETTING("Clear Track Marker", HDSPM_clr_tms),
4376 HDSPM_TOGGLE_SETTING("Safe Mode", HDSPM_AutoInp),
700d1ef3
AK
4377 HDSPM_INPUT_SELECT("Input Select", 0),
4378 HDSPM_MADI_SPEEDMODE("MADI Speed Mode", 0)
0dca1793
AK
4379};
4380
4381
4382static struct snd_kcontrol_new snd_hdspm_controls_madiface[] = {
4383 HDSPM_MIXER("Mixer", 0),
4384 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4385 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4386 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4387 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
4388 HDSPM_SYNC_CHECK("MADI SyncCheck", 0),
c9e1668c
AK
4389 HDSPM_TOGGLE_SETTING("TX 64 channels mode", HDSPM_TX_64ch),
4390 HDSPM_TOGGLE_SETTING("Clear Track Marker", HDSPM_clr_tms),
4391 HDSPM_TOGGLE_SETTING("Safe Mode", HDSPM_AutoInp),
700d1ef3 4392 HDSPM_MADI_SPEEDMODE("MADI Speed Mode", 0)
763f356c
TI
4393};
4394
0dca1793
AK
4395static struct snd_kcontrol_new snd_hdspm_controls_aio[] = {
4396 HDSPM_MIXER("Mixer", 0),
4397 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4398 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4399 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4400 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4401 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4402 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
4403 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4404 HDSPM_SYNC_CHECK("AES SyncCheck", 1),
4405 HDSPM_SYNC_CHECK("SPDIF SyncCheck", 2),
4406 HDSPM_SYNC_CHECK("ADAT SyncCheck", 3),
4407 HDSPM_SYNC_CHECK("TCO SyncCheck", 4),
4408 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 5),
4409 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4410 HDSPM_AUTOSYNC_SAMPLE_RATE("AES Frequency", 1),
4411 HDSPM_AUTOSYNC_SAMPLE_RATE("SPDIF Frequency", 2),
4412 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT Frequency", 3),
4413 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 4),
fb0f121e 4414 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 5),
42f4c12d 4415 HDSPM_CONTROL_TRISTATE("S/PDIF Input", HDSPM_c0_Input0),
fb0f121e
AK
4416 HDSPM_TOGGLE_SETTING("S/PDIF Out Optical", HDSPM_c0_Spdif_Opt),
4417 HDSPM_TOGGLE_SETTING("S/PDIF Out Professional", HDSPM_c0_Pro),
4418 HDSPM_TOGGLE_SETTING("ADAT internal (AEB/TEB)", HDSPM_c0_AEB1),
4419 HDSPM_TOGGLE_SETTING("XLR Breakout Cable", HDSPM_c0_Sym6db),
42f4c12d
AK
4420 HDSPM_TOGGLE_SETTING("Single Speed WordClock Out", HDSPM_c0_Wck48),
4421 HDSPM_CONTROL_TRISTATE("Input Level", HDSPM_c0_AD_GAIN0),
4422 HDSPM_CONTROL_TRISTATE("Output Level", HDSPM_c0_DA_GAIN0),
4423 HDSPM_CONTROL_TRISTATE("Phones Level", HDSPM_c0_PH_GAIN0)
0dca1793
AK
4424
4425 /*
4426 HDSPM_INPUT_SELECT("Input Select", 0),
4427 HDSPM_SPDIF_OPTICAL("SPDIF Out Optical", 0),
4428 HDSPM_PROFESSIONAL("SPDIF Out Professional", 0);
4429 HDSPM_SPDIF_IN("SPDIF In", 0);
4430 HDSPM_BREAKOUT_CABLE("Breakout Cable", 0);
4431 HDSPM_INPUT_LEVEL("Input Level", 0);
4432 HDSPM_OUTPUT_LEVEL("Output Level", 0);
4433 HDSPM_PHONES("Phones", 0);
4434 */
4435};
3cee5a60 4436
0dca1793
AK
4437static struct snd_kcontrol_new snd_hdspm_controls_raydat[] = {
4438 HDSPM_MIXER("Mixer", 0),
4439 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4440 HDSPM_SYSTEM_CLOCK_MODE("Clock Mode", 0),
4441 HDSPM_PREF_SYNC_REF("Pref Sync Ref", 0),
4442 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4443 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4444 HDSPM_SYNC_CHECK("AES SyncCheck", 1),
4445 HDSPM_SYNC_CHECK("SPDIF SyncCheck", 2),
4446 HDSPM_SYNC_CHECK("ADAT1 SyncCheck", 3),
4447 HDSPM_SYNC_CHECK("ADAT2 SyncCheck", 4),
4448 HDSPM_SYNC_CHECK("ADAT3 SyncCheck", 5),
4449 HDSPM_SYNC_CHECK("ADAT4 SyncCheck", 6),
4450 HDSPM_SYNC_CHECK("TCO SyncCheck", 7),
4451 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 8),
4452 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4453 HDSPM_AUTOSYNC_SAMPLE_RATE("AES Frequency", 1),
4454 HDSPM_AUTOSYNC_SAMPLE_RATE("SPDIF Frequency", 2),
4455 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT1 Frequency", 3),
4456 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT2 Frequency", 4),
4457 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT3 Frequency", 5),
4458 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT4 Frequency", 6),
4459 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 7),
11a5cd3c
AK
4460 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 8),
4461 HDSPM_TOGGLE_SETTING("S/PDIF Out Professional", HDSPM_c0_Pro),
4462 HDSPM_TOGGLE_SETTING("Single Speed WordClock Out", HDSPM_c0_Wck48)
0dca1793
AK
4463};
4464
4465static struct snd_kcontrol_new snd_hdspm_controls_aes32[] = {
3cee5a60 4466 HDSPM_MIXER("Mixer", 0),
0dca1793 4467 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
3cee5a60
RB
4468 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4469 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4470 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4471 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
3cee5a60 4472 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
0dca1793
AK
4473 HDSPM_SYNC_CHECK("WC Sync Check", 0),
4474 HDSPM_SYNC_CHECK("AES1 Sync Check", 1),
4475 HDSPM_SYNC_CHECK("AES2 Sync Check", 2),
4476 HDSPM_SYNC_CHECK("AES3 Sync Check", 3),
4477 HDSPM_SYNC_CHECK("AES4 Sync Check", 4),
4478 HDSPM_SYNC_CHECK("AES5 Sync Check", 5),
4479 HDSPM_SYNC_CHECK("AES6 Sync Check", 6),
4480 HDSPM_SYNC_CHECK("AES7 Sync Check", 7),
4481 HDSPM_SYNC_CHECK("AES8 Sync Check", 8),
4482 HDSPM_SYNC_CHECK("TCO Sync Check", 9),
4483 HDSPM_SYNC_CHECK("SYNC IN Sync Check", 10),
4484 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4485 HDSPM_AUTOSYNC_SAMPLE_RATE("AES1 Frequency", 1),
4486 HDSPM_AUTOSYNC_SAMPLE_RATE("AES2 Frequency", 2),
4487 HDSPM_AUTOSYNC_SAMPLE_RATE("AES3 Frequency", 3),
4488 HDSPM_AUTOSYNC_SAMPLE_RATE("AES4 Frequency", 4),
4489 HDSPM_AUTOSYNC_SAMPLE_RATE("AES5 Frequency", 5),
4490 HDSPM_AUTOSYNC_SAMPLE_RATE("AES6 Frequency", 6),
4491 HDSPM_AUTOSYNC_SAMPLE_RATE("AES7 Frequency", 7),
4492 HDSPM_AUTOSYNC_SAMPLE_RATE("AES8 Frequency", 8),
4493 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 9),
4494 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 10),
c9e1668c
AK
4495 HDSPM_TOGGLE_SETTING("Line Out", HDSPM_LineOut),
4496 HDSPM_TOGGLE_SETTING("Emphasis", HDSPM_Emphasis),
4497 HDSPM_TOGGLE_SETTING("Non Audio", HDSPM_Dolby),
4498 HDSPM_TOGGLE_SETTING("Professional", HDSPM_Professional),
4499 HDSPM_TOGGLE_SETTING("Clear Track Marker", HDSPM_clr_tms),
3cee5a60
RB
4500 HDSPM_DS_WIRE("Double Speed Wire Mode", 0),
4501 HDSPM_QS_WIRE("Quad Speed Wire Mode", 0),
4502};
4503
0dca1793
AK
4504
4505
4506/* Control elements for the optional TCO module */
4507static struct snd_kcontrol_new snd_hdspm_controls_tco[] = {
4508 HDSPM_TCO_SAMPLE_RATE("TCO Sample Rate", 0),
4509 HDSPM_TCO_PULL("TCO Pull", 0),
4510 HDSPM_TCO_WCK_CONVERSION("TCO WCK Conversion", 0),
4511 HDSPM_TCO_FRAME_RATE("TCO Frame Rate", 0),
4512 HDSPM_TCO_SYNC_SOURCE("TCO Sync Source", 0),
a817650e
AK
4513 HDSPM_TCO_WORD_TERM("TCO Word Term", 0),
4514 HDSPM_TCO_LOCK_CHECK("TCO Input Check", 11),
4515 HDSPM_TCO_LOCK_CHECK("TCO LTC Valid", 12),
4516 HDSPM_TCO_LTC_FRAMES("TCO Detected Frame Rate", 0),
4517 HDSPM_TCO_VIDEO_INPUT_FORMAT("Video Input Format", 0)
0dca1793
AK
4518};
4519
4520
98274f07 4521static struct snd_kcontrol_new snd_hdspm_playback_mixer = HDSPM_PLAYBACK_MIXER;
763f356c
TI
4522
4523
98274f07 4524static int hdspm_update_simple_mixer_controls(struct hdspm * hdspm)
763f356c
TI
4525{
4526 int i;
4527
0dca1793 4528 for (i = hdspm->ds_out_channels; i < hdspm->ss_out_channels; ++i) {
763f356c
TI
4529 if (hdspm->system_sample_rate > 48000) {
4530 hdspm->playback_mixer_ctls[i]->vd[0].access =
0dca1793
AK
4531 SNDRV_CTL_ELEM_ACCESS_INACTIVE |
4532 SNDRV_CTL_ELEM_ACCESS_READ |
4533 SNDRV_CTL_ELEM_ACCESS_VOLATILE;
763f356c
TI
4534 } else {
4535 hdspm->playback_mixer_ctls[i]->vd[0].access =
0dca1793
AK
4536 SNDRV_CTL_ELEM_ACCESS_READWRITE |
4537 SNDRV_CTL_ELEM_ACCESS_VOLATILE;
763f356c
TI
4538 }
4539 snd_ctl_notify(hdspm->card, SNDRV_CTL_EVENT_MASK_VALUE |
0dca1793
AK
4540 SNDRV_CTL_EVENT_MASK_INFO,
4541 &hdspm->playback_mixer_ctls[i]->id);
763f356c
TI
4542 }
4543
4544 return 0;
4545}
4546
4547
0dca1793
AK
4548static int snd_hdspm_create_controls(struct snd_card *card,
4549 struct hdspm *hdspm)
763f356c
TI
4550{
4551 unsigned int idx, limit;
4552 int err;
98274f07 4553 struct snd_kcontrol *kctl;
0dca1793 4554 struct snd_kcontrol_new *list = NULL;
763f356c 4555
0dca1793
AK
4556 switch (hdspm->io_type) {
4557 case MADI:
4558 list = snd_hdspm_controls_madi;
4559 limit = ARRAY_SIZE(snd_hdspm_controls_madi);
4560 break;
4561 case MADIface:
4562 list = snd_hdspm_controls_madiface;
4563 limit = ARRAY_SIZE(snd_hdspm_controls_madiface);
4564 break;
4565 case AIO:
4566 list = snd_hdspm_controls_aio;
4567 limit = ARRAY_SIZE(snd_hdspm_controls_aio);
4568 break;
4569 case RayDAT:
4570 list = snd_hdspm_controls_raydat;
4571 limit = ARRAY_SIZE(snd_hdspm_controls_raydat);
4572 break;
4573 case AES32:
4574 list = snd_hdspm_controls_aes32;
4575 limit = ARRAY_SIZE(snd_hdspm_controls_aes32);
4576 break;
4577 }
3cee5a60 4578
0dca1793
AK
4579 if (NULL != list) {
4580 for (idx = 0; idx < limit; idx++) {
3cee5a60 4581 err = snd_ctl_add(card,
0dca1793 4582 snd_ctl_new1(&list[idx], hdspm));
3cee5a60
RB
4583 if (err < 0)
4584 return err;
763f356c
TI
4585 }
4586 }
4587
763f356c 4588
0dca1793 4589 /* create simple 1:1 playback mixer controls */
763f356c 4590 snd_hdspm_playback_mixer.name = "Chn";
0dca1793
AK
4591 if (hdspm->system_sample_rate >= 128000) {
4592 limit = hdspm->qs_out_channels;
4593 } else if (hdspm->system_sample_rate >= 64000) {
4594 limit = hdspm->ds_out_channels;
4595 } else {
4596 limit = hdspm->ss_out_channels;
4597 }
763f356c
TI
4598 for (idx = 0; idx < limit; ++idx) {
4599 snd_hdspm_playback_mixer.index = idx + 1;
ef5fa1a4
TI
4600 kctl = snd_ctl_new1(&snd_hdspm_playback_mixer, hdspm);
4601 err = snd_ctl_add(card, kctl);
4602 if (err < 0)
763f356c 4603 return err;
763f356c
TI
4604 hdspm->playback_mixer_ctls[idx] = kctl;
4605 }
4606
0dca1793
AK
4607
4608 if (hdspm->tco) {
4609 /* add tco control elements */
4610 list = snd_hdspm_controls_tco;
4611 limit = ARRAY_SIZE(snd_hdspm_controls_tco);
4612 for (idx = 0; idx < limit; idx++) {
4613 err = snd_ctl_add(card,
4614 snd_ctl_new1(&list[idx], hdspm));
4615 if (err < 0)
4616 return err;
4617 }
4618 }
4619
763f356c
TI
4620 return 0;
4621}
4622
4623/*------------------------------------------------------------
0dca1793 4624 /proc interface
763f356c
TI
4625 ------------------------------------------------------------*/
4626
4627static void
3cee5a60
RB
4628snd_hdspm_proc_read_madi(struct snd_info_entry * entry,
4629 struct snd_info_buffer *buffer)
763f356c 4630{
ef5fa1a4 4631 struct hdspm *hdspm = entry->private_data;
0dca1793
AK
4632 unsigned int status, status2, control, freq;
4633
763f356c
TI
4634 char *pref_sync_ref;
4635 char *autosync_ref;
4636 char *system_clock_mode;
763f356c 4637 char *insel;
763f356c
TI
4638 int x, x2;
4639
0dca1793
AK
4640 /* TCO stuff */
4641 int a, ltc, frames, seconds, minutes, hours;
4642 unsigned int period;
4643 u64 freq_const = 0;
4644 u32 rate;
4645
763f356c
TI
4646 status = hdspm_read(hdspm, HDSPM_statusRegister);
4647 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
0dca1793
AK
4648 control = hdspm->control_register;
4649 freq = hdspm_read(hdspm, HDSPM_timecodeRegister);
763f356c
TI
4650
4651 snd_iprintf(buffer, "%s (Card #%d) Rev.%x Status2first3bits: %x\n",
0dca1793
AK
4652 hdspm->card_name, hdspm->card->number + 1,
4653 hdspm->firmware_rev,
4654 (status2 & HDSPM_version0) |
4655 (status2 & HDSPM_version1) | (status2 &
4656 HDSPM_version2));
4657
4658 snd_iprintf(buffer, "HW Serial: 0x%06x%06x\n",
4659 (hdspm_read(hdspm, HDSPM_midiStatusIn1)>>8) & 0xFFFFFF,
7d53a631 4660 hdspm->serial);
763f356c
TI
4661
4662 snd_iprintf(buffer, "IRQ: %d Registers bus: 0x%lx VM: 0x%lx\n",
0dca1793 4663 hdspm->irq, hdspm->port, (unsigned long)hdspm->iobase);
763f356c
TI
4664
4665 snd_iprintf(buffer, "--- System ---\n");
4666
4667 snd_iprintf(buffer,
0dca1793
AK
4668 "IRQ Pending: Audio=%d, MIDI0=%d, MIDI1=%d, IRQcount=%d\n",
4669 status & HDSPM_audioIRQPending,
4670 (status & HDSPM_midi0IRQPending) ? 1 : 0,
4671 (status & HDSPM_midi1IRQPending) ? 1 : 0,
4672 hdspm->irq_count);
763f356c 4673 snd_iprintf(buffer,
0dca1793
AK
4674 "HW pointer: id = %d, rawptr = %d (%d->%d) "
4675 "estimated= %ld (bytes)\n",
4676 ((status & HDSPM_BufferID) ? 1 : 0),
4677 (status & HDSPM_BufferPositionMask),
4678 (status & HDSPM_BufferPositionMask) %
4679 (2 * (int)hdspm->period_bytes),
4680 ((status & HDSPM_BufferPositionMask) - 64) %
4681 (2 * (int)hdspm->period_bytes),
4682 (long) hdspm_hw_pointer(hdspm) * 4);
763f356c
TI
4683
4684 snd_iprintf(buffer,
0dca1793
AK
4685 "MIDI FIFO: Out1=0x%x, Out2=0x%x, In1=0x%x, In2=0x%x \n",
4686 hdspm_read(hdspm, HDSPM_midiStatusOut0) & 0xFF,
4687 hdspm_read(hdspm, HDSPM_midiStatusOut1) & 0xFF,
4688 hdspm_read(hdspm, HDSPM_midiStatusIn0) & 0xFF,
4689 hdspm_read(hdspm, HDSPM_midiStatusIn1) & 0xFF);
763f356c 4690 snd_iprintf(buffer,
0dca1793
AK
4691 "MIDIoverMADI FIFO: In=0x%x, Out=0x%x \n",
4692 hdspm_read(hdspm, HDSPM_midiStatusIn2) & 0xFF,
4693 hdspm_read(hdspm, HDSPM_midiStatusOut2) & 0xFF);
4694 snd_iprintf(buffer,
4695 "Register: ctrl1=0x%x, ctrl2=0x%x, status1=0x%x, "
4696 "status2=0x%x\n",
4697 hdspm->control_register, hdspm->control2_register,
4698 status, status2);
4699 if (status & HDSPM_tco_detect) {
4700 snd_iprintf(buffer, "TCO module detected.\n");
4701 a = hdspm_read(hdspm, HDSPM_RD_TCO+4);
4702 if (a & HDSPM_TCO1_LTC_Input_valid) {
4703 snd_iprintf(buffer, " LTC valid, ");
4704 switch (a & (HDSPM_TCO1_LTC_Format_LSB |
4705 HDSPM_TCO1_LTC_Format_MSB)) {
4706 case 0:
4707 snd_iprintf(buffer, "24 fps, ");
4708 break;
4709 case HDSPM_TCO1_LTC_Format_LSB:
4710 snd_iprintf(buffer, "25 fps, ");
4711 break;
4712 case HDSPM_TCO1_LTC_Format_MSB:
4713 snd_iprintf(buffer, "29.97 fps, ");
4714 break;
4715 default:
4716 snd_iprintf(buffer, "30 fps, ");
4717 break;
4718 }
4719 if (a & HDSPM_TCO1_set_drop_frame_flag) {
4720 snd_iprintf(buffer, "drop frame\n");
4721 } else {
4722 snd_iprintf(buffer, "full frame\n");
4723 }
4724 } else {
4725 snd_iprintf(buffer, " no LTC\n");
4726 }
4727 if (a & HDSPM_TCO1_Video_Input_Format_NTSC) {
4728 snd_iprintf(buffer, " Video: NTSC\n");
4729 } else if (a & HDSPM_TCO1_Video_Input_Format_PAL) {
4730 snd_iprintf(buffer, " Video: PAL\n");
4731 } else {
4732 snd_iprintf(buffer, " No video\n");
4733 }
4734 if (a & HDSPM_TCO1_TCO_lock) {
4735 snd_iprintf(buffer, " Sync: lock\n");
4736 } else {
4737 snd_iprintf(buffer, " Sync: no lock\n");
4738 }
4739
4740 switch (hdspm->io_type) {
4741 case MADI:
4742 case AES32:
4743 freq_const = 110069313433624ULL;
4744 break;
4745 case RayDAT:
4746 case AIO:
4747 freq_const = 104857600000000ULL;
4748 break;
4749 case MADIface:
4750 break; /* no TCO possible */
4751 }
4752
4753 period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
4754 snd_iprintf(buffer, " period: %u\n", period);
4755
4756
4757 /* rate = freq_const/period; */
4758 rate = div_u64(freq_const, period);
4759
4760 if (control & HDSPM_QuadSpeed) {
4761 rate *= 4;
4762 } else if (control & HDSPM_DoubleSpeed) {
4763 rate *= 2;
4764 }
4765
4766 snd_iprintf(buffer, " Frequency: %u Hz\n",
4767 (unsigned int) rate);
4768
4769 ltc = hdspm_read(hdspm, HDSPM_RD_TCO);
4770 frames = ltc & 0xF;
4771 ltc >>= 4;
4772 frames += (ltc & 0x3) * 10;
4773 ltc >>= 4;
4774 seconds = ltc & 0xF;
4775 ltc >>= 4;
4776 seconds += (ltc & 0x7) * 10;
4777 ltc >>= 4;
4778 minutes = ltc & 0xF;
4779 ltc >>= 4;
4780 minutes += (ltc & 0x7) * 10;
4781 ltc >>= 4;
4782 hours = ltc & 0xF;
4783 ltc >>= 4;
4784 hours += (ltc & 0x3) * 10;
4785 snd_iprintf(buffer,
4786 " LTC In: %02d:%02d:%02d:%02d\n",
4787 hours, minutes, seconds, frames);
4788
4789 } else {
4790 snd_iprintf(buffer, "No TCO module detected.\n");
4791 }
763f356c
TI
4792
4793 snd_iprintf(buffer, "--- Settings ---\n");
4794
7cb155ff 4795 x = hdspm_get_latency(hdspm);
763f356c
TI
4796
4797 snd_iprintf(buffer,
0dca1793
AK
4798 "Size (Latency): %d samples (2 periods of %lu bytes)\n",
4799 x, (unsigned long) hdspm->period_bytes);
763f356c 4800
0dca1793
AK
4801 snd_iprintf(buffer, "Line out: %s\n",
4802 (hdspm->control_register & HDSPM_LineOut) ? "on " : "off");
763f356c
TI
4803
4804 switch (hdspm->control_register & HDSPM_InputMask) {
4805 case HDSPM_InputOptical:
4806 insel = "Optical";
4807 break;
4808 case HDSPM_InputCoaxial:
4809 insel = "Coaxial";
4810 break;
4811 default:
ec8f53fb 4812 insel = "Unknown";
763f356c 4813 }
763f356c
TI
4814
4815 snd_iprintf(buffer,
0dca1793
AK
4816 "ClearTrackMarker = %s, Transmit in %s Channel Mode, "
4817 "Auto Input %s\n",
4818 (hdspm->control_register & HDSPM_clr_tms) ? "on" : "off",
4819 (hdspm->control_register & HDSPM_TX_64ch) ? "64" : "56",
4820 (hdspm->control_register & HDSPM_AutoInp) ? "on" : "off");
4821
763f356c 4822
3cee5a60 4823 if (!(hdspm->control_register & HDSPM_ClockModeMaster))
0dca1793 4824 system_clock_mode = "AutoSync";
3cee5a60 4825 else
763f356c 4826 system_clock_mode = "Master";
0dca1793 4827 snd_iprintf(buffer, "AutoSync Reference: %s\n", system_clock_mode);
763f356c
TI
4828
4829 switch (hdspm_pref_sync_ref(hdspm)) {
4830 case HDSPM_SYNC_FROM_WORD:
4831 pref_sync_ref = "Word Clock";
4832 break;
4833 case HDSPM_SYNC_FROM_MADI:
4834 pref_sync_ref = "MADI Sync";
4835 break;
0dca1793
AK
4836 case HDSPM_SYNC_FROM_TCO:
4837 pref_sync_ref = "TCO";
4838 break;
4839 case HDSPM_SYNC_FROM_SYNC_IN:
4840 pref_sync_ref = "Sync In";
4841 break;
763f356c
TI
4842 default:
4843 pref_sync_ref = "XXXX Clock";
4844 break;
4845 }
4846 snd_iprintf(buffer, "Preferred Sync Reference: %s\n",
0dca1793 4847 pref_sync_ref);
763f356c
TI
4848
4849 snd_iprintf(buffer, "System Clock Frequency: %d\n",
0dca1793 4850 hdspm->system_sample_rate);
763f356c
TI
4851
4852
4853 snd_iprintf(buffer, "--- Status:\n");
4854
4855 x = status & HDSPM_madiSync;
4856 x2 = status2 & HDSPM_wcSync;
4857
4858 snd_iprintf(buffer, "Inputs MADI=%s, WordClock=%s\n",
0dca1793
AK
4859 (status & HDSPM_madiLock) ? (x ? "Sync" : "Lock") :
4860 "NoLock",
4861 (status2 & HDSPM_wcLock) ? (x2 ? "Sync" : "Lock") :
4862 "NoLock");
763f356c
TI
4863
4864 switch (hdspm_autosync_ref(hdspm)) {
0dca1793
AK
4865 case HDSPM_AUTOSYNC_FROM_SYNC_IN:
4866 autosync_ref = "Sync In";
4867 break;
4868 case HDSPM_AUTOSYNC_FROM_TCO:
4869 autosync_ref = "TCO";
4870 break;
763f356c
TI
4871 case HDSPM_AUTOSYNC_FROM_WORD:
4872 autosync_ref = "Word Clock";
4873 break;
4874 case HDSPM_AUTOSYNC_FROM_MADI:
4875 autosync_ref = "MADI Sync";
4876 break;
4877 case HDSPM_AUTOSYNC_FROM_NONE:
4878 autosync_ref = "Input not valid";
4879 break;
4880 default:
4881 autosync_ref = "---";
4882 break;
4883 }
4884 snd_iprintf(buffer,
0dca1793
AK
4885 "AutoSync: Reference= %s, Freq=%d (MADI = %d, Word = %d)\n",
4886 autosync_ref, hdspm_external_sample_rate(hdspm),
4887 (status & HDSPM_madiFreqMask) >> 22,
4888 (status2 & HDSPM_wcFreqMask) >> 5);
763f356c
TI
4889
4890 snd_iprintf(buffer, "Input: %s, Mode=%s\n",
0dca1793
AK
4891 (status & HDSPM_AB_int) ? "Coax" : "Optical",
4892 (status & HDSPM_RX_64ch) ? "64 channels" :
4893 "56 channels");
763f356c
TI
4894
4895 snd_iprintf(buffer, "\n");
4896}
4897
3cee5a60
RB
4898static void
4899snd_hdspm_proc_read_aes32(struct snd_info_entry * entry,
4900 struct snd_info_buffer *buffer)
4901{
ef5fa1a4 4902 struct hdspm *hdspm = entry->private_data;
3cee5a60
RB
4903 unsigned int status;
4904 unsigned int status2;
4905 unsigned int timecode;
56bde0f3 4906 unsigned int wcLock, wcSync;
3cee5a60
RB
4907 int pref_syncref;
4908 char *autosync_ref;
3cee5a60
RB
4909 int x;
4910
4911 status = hdspm_read(hdspm, HDSPM_statusRegister);
4912 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
4913 timecode = hdspm_read(hdspm, HDSPM_timecodeRegister);
4914
4915 snd_iprintf(buffer, "%s (Card #%d) Rev.%x\n",
4916 hdspm->card_name, hdspm->card->number + 1,
4917 hdspm->firmware_rev);
4918
4919 snd_iprintf(buffer, "IRQ: %d Registers bus: 0x%lx VM: 0x%lx\n",
4920 hdspm->irq, hdspm->port, (unsigned long)hdspm->iobase);
4921
4922 snd_iprintf(buffer, "--- System ---\n");
4923
4924 snd_iprintf(buffer,
4925 "IRQ Pending: Audio=%d, MIDI0=%d, MIDI1=%d, IRQcount=%d\n",
4926 status & HDSPM_audioIRQPending,
4927 (status & HDSPM_midi0IRQPending) ? 1 : 0,
4928 (status & HDSPM_midi1IRQPending) ? 1 : 0,
4929 hdspm->irq_count);
4930 snd_iprintf(buffer,
ef5fa1a4
TI
4931 "HW pointer: id = %d, rawptr = %d (%d->%d) "
4932 "estimated= %ld (bytes)\n",
3cee5a60
RB
4933 ((status & HDSPM_BufferID) ? 1 : 0),
4934 (status & HDSPM_BufferPositionMask),
ef5fa1a4
TI
4935 (status & HDSPM_BufferPositionMask) %
4936 (2 * (int)hdspm->period_bytes),
4937 ((status & HDSPM_BufferPositionMask) - 64) %
4938 (2 * (int)hdspm->period_bytes),
3cee5a60
RB
4939 (long) hdspm_hw_pointer(hdspm) * 4);
4940
4941 snd_iprintf(buffer,
4942 "MIDI FIFO: Out1=0x%x, Out2=0x%x, In1=0x%x, In2=0x%x \n",
4943 hdspm_read(hdspm, HDSPM_midiStatusOut0) & 0xFF,
4944 hdspm_read(hdspm, HDSPM_midiStatusOut1) & 0xFF,
4945 hdspm_read(hdspm, HDSPM_midiStatusIn0) & 0xFF,
4946 hdspm_read(hdspm, HDSPM_midiStatusIn1) & 0xFF);
4947 snd_iprintf(buffer,
0dca1793
AK
4948 "MIDIoverMADI FIFO: In=0x%x, Out=0x%x \n",
4949 hdspm_read(hdspm, HDSPM_midiStatusIn2) & 0xFF,
4950 hdspm_read(hdspm, HDSPM_midiStatusOut2) & 0xFF);
4951 snd_iprintf(buffer,
4952 "Register: ctrl1=0x%x, ctrl2=0x%x, status1=0x%x, "
4953 "status2=0x%x\n",
4954 hdspm->control_register, hdspm->control2_register,
4955 status, status2);
3cee5a60
RB
4956
4957 snd_iprintf(buffer, "--- Settings ---\n");
4958
7cb155ff 4959 x = hdspm_get_latency(hdspm);
3cee5a60
RB
4960
4961 snd_iprintf(buffer,
4962 "Size (Latency): %d samples (2 periods of %lu bytes)\n",
4963 x, (unsigned long) hdspm->period_bytes);
4964
0dca1793 4965 snd_iprintf(buffer, "Line out: %s\n",
3cee5a60 4966 (hdspm->
0dca1793 4967 control_register & HDSPM_LineOut) ? "on " : "off");
3cee5a60
RB
4968
4969 snd_iprintf(buffer,
4970 "ClearTrackMarker %s, Emphasis %s, Dolby %s\n",
4971 (hdspm->
4972 control_register & HDSPM_clr_tms) ? "on" : "off",
4973 (hdspm->
4974 control_register & HDSPM_Emphasis) ? "on" : "off",
4975 (hdspm->
4976 control_register & HDSPM_Dolby) ? "on" : "off");
4977
3cee5a60
RB
4978
4979 pref_syncref = hdspm_pref_sync_ref(hdspm);
4980 if (pref_syncref == 0)
4981 snd_iprintf(buffer, "Preferred Sync Reference: Word Clock\n");
4982 else
4983 snd_iprintf(buffer, "Preferred Sync Reference: AES%d\n",
4984 pref_syncref);
4985
4986 snd_iprintf(buffer, "System Clock Frequency: %d\n",
4987 hdspm->system_sample_rate);
4988
4989 snd_iprintf(buffer, "Double speed: %s\n",
4990 hdspm->control_register & HDSPM_DS_DoubleWire?
4991 "Double wire" : "Single wire");
4992 snd_iprintf(buffer, "Quad speed: %s\n",
4993 hdspm->control_register & HDSPM_QS_DoubleWire?
4994 "Double wire" :
4995 hdspm->control_register & HDSPM_QS_QuadWire?
4996 "Quad wire" : "Single wire");
4997
4998 snd_iprintf(buffer, "--- Status:\n");
4999
56bde0f3
AS
5000 wcLock = status & HDSPM_AES32_wcLock;
5001 wcSync = wcLock && (status & HDSPM_AES32_wcSync);
5002
3cee5a60 5003 snd_iprintf(buffer, "Word: %s Frequency: %d\n",
56bde0f3 5004 (wcLock) ? (wcSync ? "Sync " : "Lock ") : "No Lock",
ef5fa1a4 5005 HDSPM_bit2freq((status >> HDSPM_AES32_wcFreq_bit) & 0xF));
3cee5a60
RB
5006
5007 for (x = 0; x < 8; x++) {
5008 snd_iprintf(buffer, "AES%d: %s Frequency: %d\n",
ef5fa1a4
TI
5009 x+1,
5010 (status2 & (HDSPM_LockAES >> x)) ?
0dca1793 5011 "Sync " : "No Lock",
ef5fa1a4 5012 HDSPM_bit2freq((timecode >> (4*x)) & 0xF));
3cee5a60
RB
5013 }
5014
5015 switch (hdspm_autosync_ref(hdspm)) {
0dca1793
AK
5016 case HDSPM_AES32_AUTOSYNC_FROM_NONE:
5017 autosync_ref = "None"; break;
5018 case HDSPM_AES32_AUTOSYNC_FROM_WORD:
5019 autosync_ref = "Word Clock"; break;
5020 case HDSPM_AES32_AUTOSYNC_FROM_AES1:
5021 autosync_ref = "AES1"; break;
5022 case HDSPM_AES32_AUTOSYNC_FROM_AES2:
5023 autosync_ref = "AES2"; break;
5024 case HDSPM_AES32_AUTOSYNC_FROM_AES3:
5025 autosync_ref = "AES3"; break;
5026 case HDSPM_AES32_AUTOSYNC_FROM_AES4:
5027 autosync_ref = "AES4"; break;
5028 case HDSPM_AES32_AUTOSYNC_FROM_AES5:
5029 autosync_ref = "AES5"; break;
5030 case HDSPM_AES32_AUTOSYNC_FROM_AES6:
5031 autosync_ref = "AES6"; break;
5032 case HDSPM_AES32_AUTOSYNC_FROM_AES7:
5033 autosync_ref = "AES7"; break;
5034 case HDSPM_AES32_AUTOSYNC_FROM_AES8:
5035 autosync_ref = "AES8"; break;
5036 default:
5037 autosync_ref = "---"; break;
3cee5a60
RB
5038 }
5039 snd_iprintf(buffer, "AutoSync ref = %s\n", autosync_ref);
5040
5041 snd_iprintf(buffer, "\n");
5042}
5043
0dca1793
AK
5044static void
5045snd_hdspm_proc_read_raydat(struct snd_info_entry *entry,
5046 struct snd_info_buffer *buffer)
5047{
5048 struct hdspm *hdspm = entry->private_data;
5049 unsigned int status1, status2, status3, control, i;
5050 unsigned int lock, sync;
5051
5052 status1 = hdspm_read(hdspm, HDSPM_RD_STATUS_1); /* s1 */
5053 status2 = hdspm_read(hdspm, HDSPM_RD_STATUS_2); /* freq */
5054 status3 = hdspm_read(hdspm, HDSPM_RD_STATUS_3); /* s2 */
5055
5056 control = hdspm->control_register;
5057
5058 snd_iprintf(buffer, "STATUS1: 0x%08x\n", status1);
5059 snd_iprintf(buffer, "STATUS2: 0x%08x\n", status2);
5060 snd_iprintf(buffer, "STATUS3: 0x%08x\n", status3);
5061
5062
5063 snd_iprintf(buffer, "\n*** CLOCK MODE\n\n");
5064
5065 snd_iprintf(buffer, "Clock mode : %s\n",
5066 (hdspm_system_clock_mode(hdspm) == 0) ? "master" : "slave");
5067 snd_iprintf(buffer, "System frequency: %d Hz\n",
5068 hdspm_get_system_sample_rate(hdspm));
5069
5070 snd_iprintf(buffer, "\n*** INPUT STATUS\n\n");
5071
5072 lock = 0x1;
5073 sync = 0x100;
5074
5075 for (i = 0; i < 8; i++) {
5076 snd_iprintf(buffer, "s1_input %d: Lock %d, Sync %d, Freq %s\n",
5077 i,
5078 (status1 & lock) ? 1 : 0,
5079 (status1 & sync) ? 1 : 0,
5080 texts_freq[(status2 >> (i * 4)) & 0xF]);
5081
5082 lock = lock<<1;
5083 sync = sync<<1;
5084 }
5085
5086 snd_iprintf(buffer, "WC input: Lock %d, Sync %d, Freq %s\n",
5087 (status1 & 0x1000000) ? 1 : 0,
5088 (status1 & 0x2000000) ? 1 : 0,
5089 texts_freq[(status1 >> 16) & 0xF]);
5090
5091 snd_iprintf(buffer, "TCO input: Lock %d, Sync %d, Freq %s\n",
5092 (status1 & 0x4000000) ? 1 : 0,
5093 (status1 & 0x8000000) ? 1 : 0,
5094 texts_freq[(status1 >> 20) & 0xF]);
5095
5096 snd_iprintf(buffer, "SYNC IN: Lock %d, Sync %d, Freq %s\n",
5097 (status3 & 0x400) ? 1 : 0,
5098 (status3 & 0x800) ? 1 : 0,
5099 texts_freq[(status2 >> 12) & 0xF]);
5100
5101}
5102
3cee5a60
RB
5103#ifdef CONFIG_SND_DEBUG
5104static void
0dca1793 5105snd_hdspm_proc_read_debug(struct snd_info_entry *entry,
3cee5a60
RB
5106 struct snd_info_buffer *buffer)
5107{
ef5fa1a4 5108 struct hdspm *hdspm = entry->private_data;
3cee5a60
RB
5109
5110 int j,i;
5111
ef5fa1a4 5112 for (i = 0; i < 256 /* 1024*64 */; i += j) {
3cee5a60
RB
5113 snd_iprintf(buffer, "0x%08X: ", i);
5114 for (j = 0; j < 16; j += 4)
5115 snd_iprintf(buffer, "%08X ", hdspm_read(hdspm, i + j));
5116 snd_iprintf(buffer, "\n");
5117 }
5118}
5119#endif
5120
5121
0dca1793
AK
5122static void snd_hdspm_proc_ports_in(struct snd_info_entry *entry,
5123 struct snd_info_buffer *buffer)
5124{
5125 struct hdspm *hdspm = entry->private_data;
5126 int i;
5127
5128 snd_iprintf(buffer, "# generated by hdspm\n");
5129
5130 for (i = 0; i < hdspm->max_channels_in; i++) {
5131 snd_iprintf(buffer, "%d=%s\n", i+1, hdspm->port_names_in[i]);
5132 }
5133}
5134
5135static void snd_hdspm_proc_ports_out(struct snd_info_entry *entry,
5136 struct snd_info_buffer *buffer)
5137{
5138 struct hdspm *hdspm = entry->private_data;
5139 int i;
5140
5141 snd_iprintf(buffer, "# generated by hdspm\n");
5142
5143 for (i = 0; i < hdspm->max_channels_out; i++) {
5144 snd_iprintf(buffer, "%d=%s\n", i+1, hdspm->port_names_out[i]);
5145 }
5146}
5147
3cee5a60 5148
e23e7a14 5149static void snd_hdspm_proc_init(struct hdspm *hdspm)
763f356c 5150{
98274f07 5151 struct snd_info_entry *entry;
763f356c 5152
0dca1793
AK
5153 if (!snd_card_proc_new(hdspm->card, "hdspm", &entry)) {
5154 switch (hdspm->io_type) {
5155 case AES32:
5156 snd_info_set_text_ops(entry, hdspm,
5157 snd_hdspm_proc_read_aes32);
5158 break;
5159 case MADI:
5160 snd_info_set_text_ops(entry, hdspm,
5161 snd_hdspm_proc_read_madi);
5162 break;
5163 case MADIface:
5164 /* snd_info_set_text_ops(entry, hdspm,
5165 snd_hdspm_proc_read_madiface); */
5166 break;
5167 case RayDAT:
5168 snd_info_set_text_ops(entry, hdspm,
5169 snd_hdspm_proc_read_raydat);
5170 break;
5171 case AIO:
5172 break;
5173 }
5174 }
5175
5176 if (!snd_card_proc_new(hdspm->card, "ports.in", &entry)) {
5177 snd_info_set_text_ops(entry, hdspm, snd_hdspm_proc_ports_in);
5178 }
5179
5180 if (!snd_card_proc_new(hdspm->card, "ports.out", &entry)) {
5181 snd_info_set_text_ops(entry, hdspm, snd_hdspm_proc_ports_out);
5182 }
5183
3cee5a60
RB
5184#ifdef CONFIG_SND_DEBUG
5185 /* debug file to read all hdspm registers */
5186 if (!snd_card_proc_new(hdspm->card, "debug", &entry))
5187 snd_info_set_text_ops(entry, hdspm,
5188 snd_hdspm_proc_read_debug);
5189#endif
763f356c
TI
5190}
5191
5192/*------------------------------------------------------------
0dca1793 5193 hdspm intitialize
763f356c
TI
5194 ------------------------------------------------------------*/
5195
98274f07 5196static int snd_hdspm_set_defaults(struct hdspm * hdspm)
763f356c 5197{
763f356c 5198 /* ASSUMPTION: hdspm->lock is either held, or there is no need to
561de31a 5199 hold it (e.g. during module initialization).
0dca1793 5200 */
763f356c
TI
5201
5202 /* set defaults: */
5203
0dca1793
AK
5204 hdspm->settings_register = 0;
5205
5206 switch (hdspm->io_type) {
5207 case MADI:
5208 case MADIface:
5209 hdspm->control_register =
5210 0x2 + 0x8 + 0x10 + 0x80 + 0x400 + 0x4000 + 0x1000000;
5211 break;
5212
5213 case RayDAT:
5214 case AIO:
5215 hdspm->settings_register = 0x1 + 0x1000;
5216 /* Magic values are: LAT_0, LAT_2, Master, freq1, tx64ch, inp_0,
5217 * line_out */
5218 hdspm->control_register =
5219 0x2 + 0x8 + 0x10 + 0x80 + 0x400 + 0x4000 + 0x1000000;
5220 break;
5221
5222 case AES32:
ef5fa1a4
TI
5223 hdspm->control_register =
5224 HDSPM_ClockModeMaster | /* Master Cloack Mode on */
0dca1793 5225 hdspm_encode_latency(7) | /* latency max=8192samples */
3cee5a60
RB
5226 HDSPM_SyncRef0 | /* AES1 is syncclock */
5227 HDSPM_LineOut | /* Analog output in */
5228 HDSPM_Professional; /* Professional mode */
0dca1793
AK
5229 break;
5230 }
763f356c
TI
5231
5232 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
5233
0dca1793 5234 if (AES32 == hdspm->io_type) {
ffb2c3c0 5235 /* No control2 register for AES32 */
763f356c 5236#ifdef SNDRV_BIG_ENDIAN
ffb2c3c0 5237 hdspm->control2_register = HDSPM_BIGENDIAN_MODE;
763f356c 5238#else
ffb2c3c0 5239 hdspm->control2_register = 0;
763f356c
TI
5240#endif
5241
ffb2c3c0
RB
5242 hdspm_write(hdspm, HDSPM_control2Reg, hdspm->control2_register);
5243 }
763f356c
TI
5244 hdspm_compute_period_size(hdspm);
5245
5246 /* silence everything */
5247
5248 all_in_all_mixer(hdspm, 0 * UNITY_GAIN);
5249
b2ed6326 5250 if (hdspm_is_raydat_or_aio(hdspm))
0dca1793 5251 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
763f356c
TI
5252
5253 /* set a default rate so that the channel map is set up. */
0dca1793 5254 hdspm_set_rate(hdspm, 48000, 1);
763f356c
TI
5255
5256 return 0;
5257}
5258
5259
5260/*------------------------------------------------------------
0dca1793 5261 interrupt
763f356c
TI
5262 ------------------------------------------------------------*/
5263
7d12e780 5264static irqreturn_t snd_hdspm_interrupt(int irq, void *dev_id)
763f356c 5265{
98274f07 5266 struct hdspm *hdspm = (struct hdspm *) dev_id;
763f356c 5267 unsigned int status;
0dca1793
AK
5268 int i, audio, midi, schedule = 0;
5269 /* cycles_t now; */
763f356c
TI
5270
5271 status = hdspm_read(hdspm, HDSPM_statusRegister);
5272
5273 audio = status & HDSPM_audioIRQPending;
0dca1793
AK
5274 midi = status & (HDSPM_midi0IRQPending | HDSPM_midi1IRQPending |
5275 HDSPM_midi2IRQPending | HDSPM_midi3IRQPending);
5276
5277 /* now = get_cycles(); */
5278 /**
5279 * LAT_2..LAT_0 period counter (win) counter (mac)
5280 * 6 4096 ~256053425 ~514672358
5281 * 5 2048 ~128024983 ~257373821
5282 * 4 1024 ~64023706 ~128718089
5283 * 3 512 ~32005945 ~64385999
5284 * 2 256 ~16003039 ~32260176
5285 * 1 128 ~7998738 ~16194507
5286 * 0 64 ~3998231 ~8191558
5287 **/
5288 /*
5289 snd_printk(KERN_INFO "snd_hdspm_interrupt %llu @ %llx\n",
5290 now-hdspm->last_interrupt, status & 0xFFC0);
5291 hdspm->last_interrupt = now;
5292 */
763f356c 5293
0dca1793 5294 if (!audio && !midi)
763f356c
TI
5295 return IRQ_NONE;
5296
5297 hdspm_write(hdspm, HDSPM_interruptConfirmation, 0);
5298 hdspm->irq_count++;
5299
763f356c
TI
5300
5301 if (audio) {
763f356c 5302 if (hdspm->capture_substream)
ef5fa1a4 5303 snd_pcm_period_elapsed(hdspm->capture_substream);
763f356c
TI
5304
5305 if (hdspm->playback_substream)
ef5fa1a4 5306 snd_pcm_period_elapsed(hdspm->playback_substream);
763f356c
TI
5307 }
5308
0dca1793
AK
5309 if (midi) {
5310 i = 0;
5311 while (i < hdspm->midiPorts) {
5312 if ((hdspm_read(hdspm,
5313 hdspm->midi[i].statusIn) & 0xff) &&
5314 (status & hdspm->midi[i].irq)) {
5315 /* we disable interrupts for this input until
5316 * processing is done
5317 */
5318 hdspm->control_register &= ~hdspm->midi[i].ie;
5319 hdspm_write(hdspm, HDSPM_controlRegister,
5320 hdspm->control_register);
5321 hdspm->midi[i].pending = 1;
5322 schedule = 1;
5323 }
5324
5325 i++;
5326 }
5327
5328 if (schedule)
5329 tasklet_hi_schedule(&hdspm->midi_tasklet);
763f356c 5330 }
0dca1793 5331
763f356c
TI
5332 return IRQ_HANDLED;
5333}
5334
5335/*------------------------------------------------------------
0dca1793 5336 pcm interface
763f356c
TI
5337 ------------------------------------------------------------*/
5338
5339
0dca1793
AK
5340static snd_pcm_uframes_t snd_hdspm_hw_pointer(struct snd_pcm_substream
5341 *substream)
763f356c 5342{
98274f07 5343 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5344 return hdspm_hw_pointer(hdspm);
5345}
5346
763f356c 5347
98274f07 5348static int snd_hdspm_reset(struct snd_pcm_substream *substream)
763f356c 5349{
98274f07
TI
5350 struct snd_pcm_runtime *runtime = substream->runtime;
5351 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5352 struct snd_pcm_substream *other;
763f356c
TI
5353
5354 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
5355 other = hdspm->capture_substream;
5356 else
5357 other = hdspm->playback_substream;
5358
5359 if (hdspm->running)
5360 runtime->status->hw_ptr = hdspm_hw_pointer(hdspm);
5361 else
5362 runtime->status->hw_ptr = 0;
5363 if (other) {
98274f07
TI
5364 struct snd_pcm_substream *s;
5365 struct snd_pcm_runtime *oruntime = other->runtime;
ef991b95 5366 snd_pcm_group_for_each_entry(s, substream) {
763f356c
TI
5367 if (s == other) {
5368 oruntime->status->hw_ptr =
0dca1793 5369 runtime->status->hw_ptr;
763f356c
TI
5370 break;
5371 }
5372 }
5373 }
5374 return 0;
5375}
5376
98274f07
TI
5377static int snd_hdspm_hw_params(struct snd_pcm_substream *substream,
5378 struct snd_pcm_hw_params *params)
763f356c 5379{
98274f07 5380 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5381 int err;
5382 int i;
5383 pid_t this_pid;
5384 pid_t other_pid;
763f356c
TI
5385
5386 spin_lock_irq(&hdspm->lock);
5387
5388 if (substream->pstr->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5389 this_pid = hdspm->playback_pid;
5390 other_pid = hdspm->capture_pid;
5391 } else {
5392 this_pid = hdspm->capture_pid;
5393 other_pid = hdspm->playback_pid;
5394 }
5395
ef5fa1a4 5396 if (other_pid > 0 && this_pid != other_pid) {
763f356c
TI
5397
5398 /* The other stream is open, and not by the same
5399 task as this one. Make sure that the parameters
5400 that matter are the same.
0dca1793 5401 */
763f356c
TI
5402
5403 if (params_rate(params) != hdspm->system_sample_rate) {
5404 spin_unlock_irq(&hdspm->lock);
5405 _snd_pcm_hw_param_setempty(params,
0dca1793 5406 SNDRV_PCM_HW_PARAM_RATE);
763f356c
TI
5407 return -EBUSY;
5408 }
5409
5410 if (params_period_size(params) != hdspm->period_bytes / 4) {
5411 spin_unlock_irq(&hdspm->lock);
5412 _snd_pcm_hw_param_setempty(params,
0dca1793 5413 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
763f356c
TI
5414 return -EBUSY;
5415 }
5416
5417 }
5418 /* We're fine. */
5419 spin_unlock_irq(&hdspm->lock);
5420
5421 /* how to make sure that the rate matches an externally-set one ? */
5422
5423 spin_lock_irq(&hdspm->lock);
ef5fa1a4
TI
5424 err = hdspm_set_rate(hdspm, params_rate(params), 0);
5425 if (err < 0) {
0dca1793 5426 snd_printk(KERN_INFO "err on hdspm_set_rate: %d\n", err);
763f356c
TI
5427 spin_unlock_irq(&hdspm->lock);
5428 _snd_pcm_hw_param_setempty(params,
0dca1793 5429 SNDRV_PCM_HW_PARAM_RATE);
763f356c
TI
5430 return err;
5431 }
5432 spin_unlock_irq(&hdspm->lock);
5433
ef5fa1a4 5434 err = hdspm_set_interrupt_interval(hdspm,
0dca1793 5435 params_period_size(params));
ef5fa1a4 5436 if (err < 0) {
0dca1793 5437 snd_printk(KERN_INFO "err on hdspm_set_interrupt_interval: %d\n", err);
763f356c 5438 _snd_pcm_hw_param_setempty(params,
0dca1793 5439 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
763f356c
TI
5440 return err;
5441 }
5442
ef5fa1a4
TI
5443 /* Memory allocation, takashi's method, dont know if we should
5444 * spinlock
5445 */
763f356c 5446 /* malloc all buffer even if not enabled to get sure */
ffb2c3c0
RB
5447 /* Update for MADI rev 204: we need to allocate for all channels,
5448 * otherwise it doesn't work at 96kHz */
0dca1793 5449
763f356c 5450 err =
0dca1793
AK
5451 snd_pcm_lib_malloc_pages(substream, HDSPM_DMA_AREA_BYTES);
5452 if (err < 0) {
5453 snd_printk(KERN_INFO "err on snd_pcm_lib_malloc_pages: %d\n", err);
763f356c 5454 return err;
0dca1793 5455 }
763f356c 5456
763f356c
TI
5457 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5458
77a23f26 5459 hdspm_set_sgbuf(hdspm, substream, HDSPM_pageAddressBufferOut,
763f356c
TI
5460 params_channels(params));
5461
5462 for (i = 0; i < params_channels(params); ++i)
5463 snd_hdspm_enable_out(hdspm, i, 1);
5464
5465 hdspm->playback_buffer =
0dca1793 5466 (unsigned char *) substream->runtime->dma_area;
54bf5dd9 5467 snd_printdd("Allocated sample buffer for playback at %p\n",
3cee5a60 5468 hdspm->playback_buffer);
763f356c 5469 } else {
77a23f26 5470 hdspm_set_sgbuf(hdspm, substream, HDSPM_pageAddressBufferIn,
763f356c
TI
5471 params_channels(params));
5472
5473 for (i = 0; i < params_channels(params); ++i)
5474 snd_hdspm_enable_in(hdspm, i, 1);
5475
5476 hdspm->capture_buffer =
0dca1793 5477 (unsigned char *) substream->runtime->dma_area;
54bf5dd9 5478 snd_printdd("Allocated sample buffer for capture at %p\n",
3cee5a60 5479 hdspm->capture_buffer);
763f356c 5480 }
0dca1793 5481
3cee5a60
RB
5482 /*
5483 snd_printdd("Allocated sample buffer for %s at 0x%08X\n",
5484 substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
5485 "playback" : "capture",
77a23f26 5486 snd_pcm_sgbuf_get_addr(substream, 0));
0dca1793 5487 */
ffb2c3c0 5488 /*
0dca1793
AK
5489 snd_printdd("set_hwparams: %s %d Hz, %d channels, bs = %d\n",
5490 substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
5491 "playback" : "capture",
5492 params_rate(params), params_channels(params),
5493 params_buffer_size(params));
5494 */
5495
5496
5497 /* Switch to native float format if requested */
5498 if (SNDRV_PCM_FORMAT_FLOAT_LE == params_format(params)) {
5499 if (!(hdspm->control_register & HDSPe_FLOAT_FORMAT))
5500 snd_printk(KERN_INFO "hdspm: Switching to native 32bit LE float format.\n");
5501
5502 hdspm->control_register |= HDSPe_FLOAT_FORMAT;
5503 } else if (SNDRV_PCM_FORMAT_S32_LE == params_format(params)) {
5504 if (hdspm->control_register & HDSPe_FLOAT_FORMAT)
5505 snd_printk(KERN_INFO "hdspm: Switching to native 32bit LE integer format.\n");
5506
5507 hdspm->control_register &= ~HDSPe_FLOAT_FORMAT;
5508 }
5509 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
5510
763f356c
TI
5511 return 0;
5512}
5513
98274f07 5514static int snd_hdspm_hw_free(struct snd_pcm_substream *substream)
763f356c
TI
5515{
5516 int i;
98274f07 5517 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5518
5519 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5520
0dca1793 5521 /* params_channels(params) should be enough,
763f356c 5522 but to get sure in case of error */
0dca1793 5523 for (i = 0; i < hdspm->max_channels_out; ++i)
763f356c
TI
5524 snd_hdspm_enable_out(hdspm, i, 0);
5525
5526 hdspm->playback_buffer = NULL;
5527 } else {
0dca1793 5528 for (i = 0; i < hdspm->max_channels_in; ++i)
763f356c
TI
5529 snd_hdspm_enable_in(hdspm, i, 0);
5530
5531 hdspm->capture_buffer = NULL;
5532
5533 }
5534
5535 snd_pcm_lib_free_pages(substream);
5536
5537 return 0;
5538}
5539
0dca1793 5540
98274f07 5541static int snd_hdspm_channel_info(struct snd_pcm_substream *substream,
0dca1793 5542 struct snd_pcm_channel_info *info)
763f356c 5543{
98274f07 5544 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c 5545
0dca1793
AK
5546 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5547 if (snd_BUG_ON(info->channel >= hdspm->max_channels_out)) {
5548 snd_printk(KERN_INFO "snd_hdspm_channel_info: output channel out of range (%d)\n", info->channel);
5549 return -EINVAL;
5550 }
763f356c 5551
0dca1793
AK
5552 if (hdspm->channel_map_out[info->channel] < 0) {
5553 snd_printk(KERN_INFO "snd_hdspm_channel_info: output channel %d mapped out\n", info->channel);
5554 return -EINVAL;
5555 }
5556
5557 info->offset = hdspm->channel_map_out[info->channel] *
5558 HDSPM_CHANNEL_BUFFER_BYTES;
5559 } else {
5560 if (snd_BUG_ON(info->channel >= hdspm->max_channels_in)) {
5561 snd_printk(KERN_INFO "snd_hdspm_channel_info: input channel out of range (%d)\n", info->channel);
5562 return -EINVAL;
5563 }
5564
5565 if (hdspm->channel_map_in[info->channel] < 0) {
5566 snd_printk(KERN_INFO "snd_hdspm_channel_info: input channel %d mapped out\n", info->channel);
5567 return -EINVAL;
5568 }
5569
5570 info->offset = hdspm->channel_map_in[info->channel] *
5571 HDSPM_CHANNEL_BUFFER_BYTES;
5572 }
763f356c 5573
763f356c
TI
5574 info->first = 0;
5575 info->step = 32;
5576 return 0;
5577}
5578
0dca1793 5579
98274f07 5580static int snd_hdspm_ioctl(struct snd_pcm_substream *substream,
0dca1793 5581 unsigned int cmd, void *arg)
763f356c
TI
5582{
5583 switch (cmd) {
5584 case SNDRV_PCM_IOCTL1_RESET:
ef5fa1a4 5585 return snd_hdspm_reset(substream);
763f356c
TI
5586
5587 case SNDRV_PCM_IOCTL1_CHANNEL_INFO:
0dca1793
AK
5588 {
5589 struct snd_pcm_channel_info *info = arg;
5590 return snd_hdspm_channel_info(substream, info);
5591 }
763f356c
TI
5592 default:
5593 break;
5594 }
5595
5596 return snd_pcm_lib_ioctl(substream, cmd, arg);
5597}
5598
98274f07 5599static int snd_hdspm_trigger(struct snd_pcm_substream *substream, int cmd)
763f356c 5600{
98274f07
TI
5601 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5602 struct snd_pcm_substream *other;
763f356c
TI
5603 int running;
5604
5605 spin_lock(&hdspm->lock);
5606 running = hdspm->running;
5607 switch (cmd) {
5608 case SNDRV_PCM_TRIGGER_START:
5609 running |= 1 << substream->stream;
5610 break;
5611 case SNDRV_PCM_TRIGGER_STOP:
5612 running &= ~(1 << substream->stream);
5613 break;
5614 default:
5615 snd_BUG();
5616 spin_unlock(&hdspm->lock);
5617 return -EINVAL;
5618 }
5619 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
5620 other = hdspm->capture_substream;
5621 else
5622 other = hdspm->playback_substream;
5623
5624 if (other) {
98274f07 5625 struct snd_pcm_substream *s;
ef991b95 5626 snd_pcm_group_for_each_entry(s, substream) {
763f356c
TI
5627 if (s == other) {
5628 snd_pcm_trigger_done(s, substream);
5629 if (cmd == SNDRV_PCM_TRIGGER_START)
5630 running |= 1 << s->stream;
5631 else
5632 running &= ~(1 << s->stream);
5633 goto _ok;
5634 }
5635 }
5636 if (cmd == SNDRV_PCM_TRIGGER_START) {
5637 if (!(running & (1 << SNDRV_PCM_STREAM_PLAYBACK))
0dca1793
AK
5638 && substream->stream ==
5639 SNDRV_PCM_STREAM_CAPTURE)
763f356c
TI
5640 hdspm_silence_playback(hdspm);
5641 } else {
5642 if (running &&
0dca1793 5643 substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
763f356c
TI
5644 hdspm_silence_playback(hdspm);
5645 }
5646 } else {
5647 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
5648 hdspm_silence_playback(hdspm);
5649 }
0dca1793 5650_ok:
763f356c
TI
5651 snd_pcm_trigger_done(substream, substream);
5652 if (!hdspm->running && running)
5653 hdspm_start_audio(hdspm);
5654 else if (hdspm->running && !running)
5655 hdspm_stop_audio(hdspm);
5656 hdspm->running = running;
5657 spin_unlock(&hdspm->lock);
5658
5659 return 0;
5660}
5661
98274f07 5662static int snd_hdspm_prepare(struct snd_pcm_substream *substream)
763f356c
TI
5663{
5664 return 0;
5665}
5666
98274f07 5667static struct snd_pcm_hardware snd_hdspm_playback_subinfo = {
763f356c
TI
5668 .info = (SNDRV_PCM_INFO_MMAP |
5669 SNDRV_PCM_INFO_MMAP_VALID |
5670 SNDRV_PCM_INFO_NONINTERLEAVED |
5671 SNDRV_PCM_INFO_SYNC_START | SNDRV_PCM_INFO_DOUBLE),
5672 .formats = SNDRV_PCM_FMTBIT_S32_LE,
5673 .rates = (SNDRV_PCM_RATE_32000 |
5674 SNDRV_PCM_RATE_44100 |
5675 SNDRV_PCM_RATE_48000 |
5676 SNDRV_PCM_RATE_64000 |
3cee5a60
RB
5677 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
5678 SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000 ),
763f356c 5679 .rate_min = 32000,
3cee5a60 5680 .rate_max = 192000,
763f356c
TI
5681 .channels_min = 1,
5682 .channels_max = HDSPM_MAX_CHANNELS,
5683 .buffer_bytes_max =
5684 HDSPM_CHANNEL_BUFFER_BYTES * HDSPM_MAX_CHANNELS,
1b6fa108 5685 .period_bytes_min = (32 * 4),
52e6fb48 5686 .period_bytes_max = (8192 * 4) * HDSPM_MAX_CHANNELS,
763f356c 5687 .periods_min = 2,
0dca1793 5688 .periods_max = 512,
763f356c
TI
5689 .fifo_size = 0
5690};
5691
98274f07 5692static struct snd_pcm_hardware snd_hdspm_capture_subinfo = {
763f356c
TI
5693 .info = (SNDRV_PCM_INFO_MMAP |
5694 SNDRV_PCM_INFO_MMAP_VALID |
5695 SNDRV_PCM_INFO_NONINTERLEAVED |
5696 SNDRV_PCM_INFO_SYNC_START),
5697 .formats = SNDRV_PCM_FMTBIT_S32_LE,
5698 .rates = (SNDRV_PCM_RATE_32000 |
5699 SNDRV_PCM_RATE_44100 |
5700 SNDRV_PCM_RATE_48000 |
5701 SNDRV_PCM_RATE_64000 |
3cee5a60
RB
5702 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
5703 SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000),
763f356c 5704 .rate_min = 32000,
3cee5a60 5705 .rate_max = 192000,
763f356c
TI
5706 .channels_min = 1,
5707 .channels_max = HDSPM_MAX_CHANNELS,
5708 .buffer_bytes_max =
5709 HDSPM_CHANNEL_BUFFER_BYTES * HDSPM_MAX_CHANNELS,
1b6fa108 5710 .period_bytes_min = (32 * 4),
52e6fb48 5711 .period_bytes_max = (8192 * 4) * HDSPM_MAX_CHANNELS,
763f356c 5712 .periods_min = 2,
0dca1793 5713 .periods_max = 512,
763f356c
TI
5714 .fifo_size = 0
5715};
5716
0dca1793
AK
5717static int snd_hdspm_hw_rule_in_channels_rate(struct snd_pcm_hw_params *params,
5718 struct snd_pcm_hw_rule *rule)
5719{
5720 struct hdspm *hdspm = rule->private;
5721 struct snd_interval *c =
5722 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
5723 struct snd_interval *r =
5724 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5725
5726 if (r->min > 96000 && r->max <= 192000) {
5727 struct snd_interval t = {
5728 .min = hdspm->qs_in_channels,
5729 .max = hdspm->qs_in_channels,
5730 .integer = 1,
5731 };
5732 return snd_interval_refine(c, &t);
5733 } else if (r->min > 48000 && r->max <= 96000) {
5734 struct snd_interval t = {
5735 .min = hdspm->ds_in_channels,
5736 .max = hdspm->ds_in_channels,
5737 .integer = 1,
5738 };
5739 return snd_interval_refine(c, &t);
5740 } else if (r->max < 64000) {
5741 struct snd_interval t = {
5742 .min = hdspm->ss_in_channels,
5743 .max = hdspm->ss_in_channels,
5744 .integer = 1,
5745 };
5746 return snd_interval_refine(c, &t);
5747 }
5748
5749 return 0;
5750}
763f356c 5751
0dca1793 5752static int snd_hdspm_hw_rule_out_channels_rate(struct snd_pcm_hw_params *params,
98274f07 5753 struct snd_pcm_hw_rule * rule)
763f356c 5754{
98274f07
TI
5755 struct hdspm *hdspm = rule->private;
5756 struct snd_interval *c =
763f356c 5757 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
98274f07 5758 struct snd_interval *r =
763f356c
TI
5759 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5760
0dca1793
AK
5761 if (r->min > 96000 && r->max <= 192000) {
5762 struct snd_interval t = {
5763 .min = hdspm->qs_out_channels,
5764 .max = hdspm->qs_out_channels,
5765 .integer = 1,
5766 };
5767 return snd_interval_refine(c, &t);
5768 } else if (r->min > 48000 && r->max <= 96000) {
98274f07 5769 struct snd_interval t = {
0dca1793
AK
5770 .min = hdspm->ds_out_channels,
5771 .max = hdspm->ds_out_channels,
763f356c
TI
5772 .integer = 1,
5773 };
5774 return snd_interval_refine(c, &t);
5775 } else if (r->max < 64000) {
98274f07 5776 struct snd_interval t = {
0dca1793
AK
5777 .min = hdspm->ss_out_channels,
5778 .max = hdspm->ss_out_channels,
763f356c
TI
5779 .integer = 1,
5780 };
5781 return snd_interval_refine(c, &t);
0dca1793 5782 } else {
763f356c
TI
5783 }
5784 return 0;
5785}
5786
0dca1793 5787static int snd_hdspm_hw_rule_rate_in_channels(struct snd_pcm_hw_params *params,
98274f07 5788 struct snd_pcm_hw_rule * rule)
763f356c 5789{
98274f07
TI
5790 struct hdspm *hdspm = rule->private;
5791 struct snd_interval *c =
763f356c 5792 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
98274f07 5793 struct snd_interval *r =
763f356c
TI
5794 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5795
0dca1793 5796 if (c->min >= hdspm->ss_in_channels) {
98274f07 5797 struct snd_interval t = {
763f356c
TI
5798 .min = 32000,
5799 .max = 48000,
5800 .integer = 1,
5801 };
5802 return snd_interval_refine(r, &t);
0dca1793
AK
5803 } else if (c->max <= hdspm->qs_in_channels) {
5804 struct snd_interval t = {
5805 .min = 128000,
5806 .max = 192000,
5807 .integer = 1,
5808 };
5809 return snd_interval_refine(r, &t);
5810 } else if (c->max <= hdspm->ds_in_channels) {
98274f07 5811 struct snd_interval t = {
763f356c
TI
5812 .min = 64000,
5813 .max = 96000,
5814 .integer = 1,
5815 };
0dca1793
AK
5816 return snd_interval_refine(r, &t);
5817 }
5818
5819 return 0;
5820}
5821static int snd_hdspm_hw_rule_rate_out_channels(struct snd_pcm_hw_params *params,
5822 struct snd_pcm_hw_rule *rule)
5823{
5824 struct hdspm *hdspm = rule->private;
5825 struct snd_interval *c =
5826 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
5827 struct snd_interval *r =
5828 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
763f356c 5829
0dca1793
AK
5830 if (c->min >= hdspm->ss_out_channels) {
5831 struct snd_interval t = {
5832 .min = 32000,
5833 .max = 48000,
5834 .integer = 1,
5835 };
5836 return snd_interval_refine(r, &t);
5837 } else if (c->max <= hdspm->qs_out_channels) {
5838 struct snd_interval t = {
5839 .min = 128000,
5840 .max = 192000,
5841 .integer = 1,
5842 };
5843 return snd_interval_refine(r, &t);
5844 } else if (c->max <= hdspm->ds_out_channels) {
5845 struct snd_interval t = {
5846 .min = 64000,
5847 .max = 96000,
5848 .integer = 1,
5849 };
763f356c
TI
5850 return snd_interval_refine(r, &t);
5851 }
0dca1793 5852
763f356c
TI
5853 return 0;
5854}
5855
0dca1793 5856static int snd_hdspm_hw_rule_in_channels(struct snd_pcm_hw_params *params,
ffb2c3c0
RB
5857 struct snd_pcm_hw_rule *rule)
5858{
5859 unsigned int list[3];
5860 struct hdspm *hdspm = rule->private;
5861 struct snd_interval *c = hw_param_interval(params,
5862 SNDRV_PCM_HW_PARAM_CHANNELS);
0dca1793
AK
5863
5864 list[0] = hdspm->qs_in_channels;
5865 list[1] = hdspm->ds_in_channels;
5866 list[2] = hdspm->ss_in_channels;
5867 return snd_interval_list(c, 3, list, 0);
5868}
5869
5870static int snd_hdspm_hw_rule_out_channels(struct snd_pcm_hw_params *params,
5871 struct snd_pcm_hw_rule *rule)
5872{
5873 unsigned int list[3];
5874 struct hdspm *hdspm = rule->private;
5875 struct snd_interval *c = hw_param_interval(params,
5876 SNDRV_PCM_HW_PARAM_CHANNELS);
5877
5878 list[0] = hdspm->qs_out_channels;
5879 list[1] = hdspm->ds_out_channels;
5880 list[2] = hdspm->ss_out_channels;
5881 return snd_interval_list(c, 3, list, 0);
ffb2c3c0
RB
5882}
5883
5884
ef5fa1a4
TI
5885static unsigned int hdspm_aes32_sample_rates[] = {
5886 32000, 44100, 48000, 64000, 88200, 96000, 128000, 176400, 192000
5887};
ffb2c3c0 5888
ef5fa1a4
TI
5889static struct snd_pcm_hw_constraint_list
5890hdspm_hw_constraints_aes32_sample_rates = {
ffb2c3c0
RB
5891 .count = ARRAY_SIZE(hdspm_aes32_sample_rates),
5892 .list = hdspm_aes32_sample_rates,
5893 .mask = 0
5894};
5895
98274f07 5896static int snd_hdspm_playback_open(struct snd_pcm_substream *substream)
763f356c 5897{
98274f07
TI
5898 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5899 struct snd_pcm_runtime *runtime = substream->runtime;
763f356c 5900
763f356c
TI
5901 spin_lock_irq(&hdspm->lock);
5902
5903 snd_pcm_set_sync(substream);
5904
0dca1793 5905
763f356c
TI
5906 runtime->hw = snd_hdspm_playback_subinfo;
5907
5908 if (hdspm->capture_substream == NULL)
5909 hdspm_stop_audio(hdspm);
5910
5911 hdspm->playback_pid = current->pid;
5912 hdspm->playback_substream = substream;
5913
5914 spin_unlock_irq(&hdspm->lock);
5915
5916 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
d877681d 5917 snd_pcm_hw_constraint_pow2(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
763f356c 5918
0dca1793
AK
5919 switch (hdspm->io_type) {
5920 case AIO:
5921 case RayDAT:
d877681d
TI
5922 snd_pcm_hw_constraint_minmax(runtime,
5923 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
5924 32, 4096);
5925 /* RayDAT & AIO have a fixed buffer of 16384 samples per channel */
5926 snd_pcm_hw_constraint_minmax(runtime,
5927 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
5928 16384, 16384);
0dca1793
AK
5929 break;
5930
5931 default:
d877681d
TI
5932 snd_pcm_hw_constraint_minmax(runtime,
5933 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
5934 64, 8192);
5935 break;
0dca1793 5936 }
763f356c 5937
0dca1793 5938 if (AES32 == hdspm->io_type) {
3fa9e3d2 5939 runtime->hw.rates |= SNDRV_PCM_RATE_KNOT;
ffb2c3c0
RB
5940 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
5941 &hdspm_hw_constraints_aes32_sample_rates);
5942 } else {
ffb2c3c0 5943 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
0dca1793
AK
5944 snd_hdspm_hw_rule_rate_out_channels, hdspm,
5945 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
ffb2c3c0 5946 }
88fabbfc
AK
5947
5948 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
5949 snd_hdspm_hw_rule_out_channels, hdspm,
5950 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
5951
5952 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
5953 snd_hdspm_hw_rule_out_channels_rate, hdspm,
5954 SNDRV_PCM_HW_PARAM_RATE, -1);
5955
763f356c
TI
5956 return 0;
5957}
5958
98274f07 5959static int snd_hdspm_playback_release(struct snd_pcm_substream *substream)
763f356c 5960{
98274f07 5961 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5962
5963 spin_lock_irq(&hdspm->lock);
5964
5965 hdspm->playback_pid = -1;
5966 hdspm->playback_substream = NULL;
5967
5968 spin_unlock_irq(&hdspm->lock);
5969
5970 return 0;
5971}
5972
5973
98274f07 5974static int snd_hdspm_capture_open(struct snd_pcm_substream *substream)
763f356c 5975{
98274f07
TI
5976 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5977 struct snd_pcm_runtime *runtime = substream->runtime;
763f356c
TI
5978
5979 spin_lock_irq(&hdspm->lock);
5980 snd_pcm_set_sync(substream);
5981 runtime->hw = snd_hdspm_capture_subinfo;
5982
5983 if (hdspm->playback_substream == NULL)
5984 hdspm_stop_audio(hdspm);
5985
5986 hdspm->capture_pid = current->pid;
5987 hdspm->capture_substream = substream;
5988
5989 spin_unlock_irq(&hdspm->lock);
5990
5991 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
d877681d
TI
5992 snd_pcm_hw_constraint_pow2(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
5993
0dca1793
AK
5994 switch (hdspm->io_type) {
5995 case AIO:
5996 case RayDAT:
d877681d
TI
5997 snd_pcm_hw_constraint_minmax(runtime,
5998 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
5999 32, 4096);
6000 snd_pcm_hw_constraint_minmax(runtime,
6001 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
6002 16384, 16384);
6003 break;
0dca1793
AK
6004
6005 default:
d877681d
TI
6006 snd_pcm_hw_constraint_minmax(runtime,
6007 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
6008 64, 8192);
6009 break;
0dca1793
AK
6010 }
6011
6012 if (AES32 == hdspm->io_type) {
3fa9e3d2 6013 runtime->hw.rates |= SNDRV_PCM_RATE_KNOT;
ffb2c3c0
RB
6014 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
6015 &hdspm_hw_constraints_aes32_sample_rates);
6016 } else {
ffb2c3c0 6017 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
88fabbfc
AK
6018 snd_hdspm_hw_rule_rate_in_channels, hdspm,
6019 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
ffb2c3c0 6020 }
88fabbfc
AK
6021
6022 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
6023 snd_hdspm_hw_rule_in_channels, hdspm,
6024 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
6025
6026 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
6027 snd_hdspm_hw_rule_in_channels_rate, hdspm,
6028 SNDRV_PCM_HW_PARAM_RATE, -1);
6029
763f356c
TI
6030 return 0;
6031}
6032
98274f07 6033static int snd_hdspm_capture_release(struct snd_pcm_substream *substream)
763f356c 6034{
98274f07 6035 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
6036
6037 spin_lock_irq(&hdspm->lock);
6038
6039 hdspm->capture_pid = -1;
6040 hdspm->capture_substream = NULL;
6041
6042 spin_unlock_irq(&hdspm->lock);
6043 return 0;
6044}
6045
0dca1793
AK
6046static int snd_hdspm_hwdep_dummy_op(struct snd_hwdep *hw, struct file *file)
6047{
6048 /* we have nothing to initialize but the call is required */
6049 return 0;
6050}
6051
6052static inline int copy_u32_le(void __user *dest, void __iomem *src)
6053{
6054 u32 val = readl(src);
6055 return copy_to_user(dest, &val, 4);
6056}
6057
6058static int snd_hdspm_hwdep_ioctl(struct snd_hwdep *hw, struct file *file,
2ca595ab 6059 unsigned int cmd, unsigned long arg)
763f356c 6060{
0dca1793 6061 void __user *argp = (void __user *)arg;
ef5fa1a4 6062 struct hdspm *hdspm = hw->private_data;
98274f07 6063 struct hdspm_mixer_ioctl mixer;
0dca1793
AK
6064 struct hdspm_config info;
6065 struct hdspm_status status;
98274f07 6066 struct hdspm_version hdspm_version;
730a5865 6067 struct hdspm_peak_rms *levels;
0dca1793
AK
6068 struct hdspm_ltc ltc;
6069 unsigned int statusregister;
6070 long unsigned int s;
6071 int i = 0;
763f356c
TI
6072
6073 switch (cmd) {
6074
763f356c 6075 case SNDRV_HDSPM_IOCTL_GET_PEAK_RMS:
730a5865 6076 levels = &hdspm->peak_rms;
0dca1793 6077 for (i = 0; i < HDSPM_MAX_CHANNELS; i++) {
730a5865 6078 levels->input_peaks[i] =
0dca1793
AK
6079 readl(hdspm->iobase +
6080 HDSPM_MADI_INPUT_PEAK + i*4);
730a5865 6081 levels->playback_peaks[i] =
0dca1793
AK
6082 readl(hdspm->iobase +
6083 HDSPM_MADI_PLAYBACK_PEAK + i*4);
730a5865 6084 levels->output_peaks[i] =
0dca1793
AK
6085 readl(hdspm->iobase +
6086 HDSPM_MADI_OUTPUT_PEAK + i*4);
6087
730a5865 6088 levels->input_rms[i] =
0dca1793
AK
6089 ((uint64_t) readl(hdspm->iobase +
6090 HDSPM_MADI_INPUT_RMS_H + i*4) << 32) |
6091 (uint64_t) readl(hdspm->iobase +
6092 HDSPM_MADI_INPUT_RMS_L + i*4);
730a5865 6093 levels->playback_rms[i] =
0dca1793
AK
6094 ((uint64_t)readl(hdspm->iobase +
6095 HDSPM_MADI_PLAYBACK_RMS_H+i*4) << 32) |
6096 (uint64_t)readl(hdspm->iobase +
6097 HDSPM_MADI_PLAYBACK_RMS_L + i*4);
730a5865 6098 levels->output_rms[i] =
0dca1793
AK
6099 ((uint64_t)readl(hdspm->iobase +
6100 HDSPM_MADI_OUTPUT_RMS_H + i*4) << 32) |
6101 (uint64_t)readl(hdspm->iobase +
6102 HDSPM_MADI_OUTPUT_RMS_L + i*4);
6103 }
6104
6105 if (hdspm->system_sample_rate > 96000) {
730a5865 6106 levels->speed = qs;
0dca1793 6107 } else if (hdspm->system_sample_rate > 48000) {
730a5865 6108 levels->speed = ds;
0dca1793 6109 } else {
730a5865 6110 levels->speed = ss;
0dca1793 6111 }
730a5865 6112 levels->status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
0dca1793 6113
730a5865 6114 s = copy_to_user(argp, levels, sizeof(struct hdspm_peak_rms));
0dca1793
AK
6115 if (0 != s) {
6116 /* snd_printk(KERN_ERR "copy_to_user(.., .., %lu): %lu
6117 [Levels]\n", sizeof(struct hdspm_peak_rms), s);
6118 */
763f356c 6119 return -EFAULT;
0dca1793
AK
6120 }
6121 break;
6122
6123 case SNDRV_HDSPM_IOCTL_GET_LTC:
6124 ltc.ltc = hdspm_read(hdspm, HDSPM_RD_TCO);
6125 i = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
6126 if (i & HDSPM_TCO1_LTC_Input_valid) {
6127 switch (i & (HDSPM_TCO1_LTC_Format_LSB |
6128 HDSPM_TCO1_LTC_Format_MSB)) {
6129 case 0:
6130 ltc.format = fps_24;
6131 break;
6132 case HDSPM_TCO1_LTC_Format_LSB:
6133 ltc.format = fps_25;
6134 break;
6135 case HDSPM_TCO1_LTC_Format_MSB:
6136 ltc.format = fps_2997;
6137 break;
6138 default:
6139 ltc.format = 30;
6140 break;
6141 }
6142 if (i & HDSPM_TCO1_set_drop_frame_flag) {
6143 ltc.frame = drop_frame;
6144 } else {
6145 ltc.frame = full_frame;
6146 }
6147 } else {
6148 ltc.format = format_invalid;
6149 ltc.frame = frame_invalid;
6150 }
6151 if (i & HDSPM_TCO1_Video_Input_Format_NTSC) {
6152 ltc.input_format = ntsc;
6153 } else if (i & HDSPM_TCO1_Video_Input_Format_PAL) {
6154 ltc.input_format = pal;
6155 } else {
6156 ltc.input_format = no_video;
6157 }
6158
6159 s = copy_to_user(argp, &ltc, sizeof(struct hdspm_ltc));
6160 if (0 != s) {
6161 /*
6162 snd_printk(KERN_ERR "copy_to_user(.., .., %lu): %lu [LTC]\n", sizeof(struct hdspm_ltc), s); */
763f356c 6163 return -EFAULT;
0dca1793 6164 }
763f356c
TI
6165
6166 break;
763f356c 6167
0dca1793 6168 case SNDRV_HDSPM_IOCTL_GET_CONFIG:
763f356c 6169
4ab69a2b 6170 memset(&info, 0, sizeof(info));
763f356c 6171 spin_lock_irq(&hdspm->lock);
ef5fa1a4
TI
6172 info.pref_sync_ref = hdspm_pref_sync_ref(hdspm);
6173 info.wordclock_sync_check = hdspm_wc_sync_check(hdspm);
763f356c
TI
6174
6175 info.system_sample_rate = hdspm->system_sample_rate;
6176 info.autosync_sample_rate =
0dca1793 6177 hdspm_external_sample_rate(hdspm);
ef5fa1a4
TI
6178 info.system_clock_mode = hdspm_system_clock_mode(hdspm);
6179 info.clock_source = hdspm_clock_source(hdspm);
6180 info.autosync_ref = hdspm_autosync_ref(hdspm);
c9e1668c 6181 info.line_out = hdspm_toggle_setting(hdspm, HDSPM_LineOut);
763f356c
TI
6182 info.passthru = 0;
6183 spin_unlock_irq(&hdspm->lock);
2ca595ab 6184 if (copy_to_user(argp, &info, sizeof(info)))
763f356c
TI
6185 return -EFAULT;
6186 break;
6187
0dca1793 6188 case SNDRV_HDSPM_IOCTL_GET_STATUS:
643d6bbb
DC
6189 memset(&status, 0, sizeof(status));
6190
0dca1793
AK
6191 status.card_type = hdspm->io_type;
6192
6193 status.autosync_source = hdspm_autosync_ref(hdspm);
6194
6195 status.card_clock = 110069313433624ULL;
6196 status.master_period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
6197
6198 switch (hdspm->io_type) {
6199 case MADI:
6200 case MADIface:
6201 status.card_specific.madi.sync_wc =
6202 hdspm_wc_sync_check(hdspm);
6203 status.card_specific.madi.sync_madi =
6204 hdspm_madi_sync_check(hdspm);
6205 status.card_specific.madi.sync_tco =
6206 hdspm_tco_sync_check(hdspm);
6207 status.card_specific.madi.sync_in =
6208 hdspm_sync_in_sync_check(hdspm);
6209
6210 statusregister =
6211 hdspm_read(hdspm, HDSPM_statusRegister);
6212 status.card_specific.madi.madi_input =
6213 (statusregister & HDSPM_AB_int) ? 1 : 0;
6214 status.card_specific.madi.channel_format =
9e6ff520 6215 (statusregister & HDSPM_RX_64ch) ? 1 : 0;
0dca1793
AK
6216 /* TODO: Mac driver sets it when f_s>48kHz */
6217 status.card_specific.madi.frame_format = 0;
6218
6219 default:
6220 break;
6221 }
6222
2ca595ab 6223 if (copy_to_user(argp, &status, sizeof(status)))
0dca1793
AK
6224 return -EFAULT;
6225
6226
6227 break;
6228
763f356c 6229 case SNDRV_HDSPM_IOCTL_GET_VERSION:
643d6bbb
DC
6230 memset(&hdspm_version, 0, sizeof(hdspm_version));
6231
0dca1793
AK
6232 hdspm_version.card_type = hdspm->io_type;
6233 strncpy(hdspm_version.cardname, hdspm->card_name,
6234 sizeof(hdspm_version.cardname));
7d53a631 6235 hdspm_version.serial = hdspm->serial;
763f356c 6236 hdspm_version.firmware_rev = hdspm->firmware_rev;
0dca1793
AK
6237 hdspm_version.addons = 0;
6238 if (hdspm->tco)
6239 hdspm_version.addons |= HDSPM_ADDON_TCO;
6240
2ca595ab 6241 if (copy_to_user(argp, &hdspm_version,
0dca1793 6242 sizeof(hdspm_version)))
763f356c
TI
6243 return -EFAULT;
6244 break;
6245
6246 case SNDRV_HDSPM_IOCTL_GET_MIXER:
2ca595ab 6247 if (copy_from_user(&mixer, argp, sizeof(mixer)))
763f356c 6248 return -EFAULT;
ef5fa1a4 6249 if (copy_to_user((void __user *)mixer.mixer, hdspm->mixer,
0dca1793 6250 sizeof(struct hdspm_mixer)))
763f356c
TI
6251 return -EFAULT;
6252 break;
6253
6254 default:
6255 return -EINVAL;
6256 }
6257 return 0;
6258}
6259
98274f07 6260static struct snd_pcm_ops snd_hdspm_playback_ops = {
763f356c
TI
6261 .open = snd_hdspm_playback_open,
6262 .close = snd_hdspm_playback_release,
6263 .ioctl = snd_hdspm_ioctl,
6264 .hw_params = snd_hdspm_hw_params,
6265 .hw_free = snd_hdspm_hw_free,
6266 .prepare = snd_hdspm_prepare,
6267 .trigger = snd_hdspm_trigger,
6268 .pointer = snd_hdspm_hw_pointer,
763f356c
TI
6269 .page = snd_pcm_sgbuf_ops_page,
6270};
6271
98274f07 6272static struct snd_pcm_ops snd_hdspm_capture_ops = {
763f356c
TI
6273 .open = snd_hdspm_capture_open,
6274 .close = snd_hdspm_capture_release,
6275 .ioctl = snd_hdspm_ioctl,
6276 .hw_params = snd_hdspm_hw_params,
6277 .hw_free = snd_hdspm_hw_free,
6278 .prepare = snd_hdspm_prepare,
6279 .trigger = snd_hdspm_trigger,
6280 .pointer = snd_hdspm_hw_pointer,
763f356c
TI
6281 .page = snd_pcm_sgbuf_ops_page,
6282};
6283
e23e7a14
BP
6284static int snd_hdspm_create_hwdep(struct snd_card *card,
6285 struct hdspm *hdspm)
763f356c 6286{
98274f07 6287 struct snd_hwdep *hw;
763f356c
TI
6288 int err;
6289
ef5fa1a4
TI
6290 err = snd_hwdep_new(card, "HDSPM hwdep", 0, &hw);
6291 if (err < 0)
763f356c
TI
6292 return err;
6293
6294 hdspm->hwdep = hw;
6295 hw->private_data = hdspm;
6296 strcpy(hw->name, "HDSPM hwdep interface");
6297
0dca1793 6298 hw->ops.open = snd_hdspm_hwdep_dummy_op;
763f356c 6299 hw->ops.ioctl = snd_hdspm_hwdep_ioctl;
8de5d6f1 6300 hw->ops.ioctl_compat = snd_hdspm_hwdep_ioctl;
0dca1793 6301 hw->ops.release = snd_hdspm_hwdep_dummy_op;
763f356c
TI
6302
6303 return 0;
6304}
6305
6306
6307/*------------------------------------------------------------
0dca1793 6308 memory interface
763f356c 6309 ------------------------------------------------------------*/
e23e7a14 6310static int snd_hdspm_preallocate_memory(struct hdspm *hdspm)
763f356c
TI
6311{
6312 int err;
98274f07 6313 struct snd_pcm *pcm;
763f356c
TI
6314 size_t wanted;
6315
6316 pcm = hdspm->pcm;
6317
3cee5a60 6318 wanted = HDSPM_DMA_AREA_BYTES;
763f356c 6319
ef5fa1a4 6320 err =
763f356c 6321 snd_pcm_lib_preallocate_pages_for_all(pcm,
0dca1793 6322 SNDRV_DMA_TYPE_DEV_SG,
763f356c
TI
6323 snd_dma_pci_data(hdspm->pci),
6324 wanted,
ef5fa1a4
TI
6325 wanted);
6326 if (err < 0) {
e2eba3e7 6327 snd_printdd("Could not preallocate %zd Bytes\n", wanted);
763f356c
TI
6328
6329 return err;
6330 } else
e2eba3e7 6331 snd_printdd(" Preallocated %zd Bytes\n", wanted);
763f356c
TI
6332
6333 return 0;
6334}
6335
0dca1793
AK
6336
6337static void hdspm_set_sgbuf(struct hdspm *hdspm,
77a23f26 6338 struct snd_pcm_substream *substream,
763f356c
TI
6339 unsigned int reg, int channels)
6340{
6341 int i;
0dca1793
AK
6342
6343 /* continuous memory segment */
763f356c
TI
6344 for (i = 0; i < (channels * 16); i++)
6345 hdspm_write(hdspm, reg + 4 * i,
0dca1793 6346 snd_pcm_sgbuf_get_addr(substream, 4096 * i));
763f356c
TI
6347}
6348
0dca1793 6349
763f356c 6350/* ------------- ALSA Devices ---------------------------- */
e23e7a14
BP
6351static int snd_hdspm_create_pcm(struct snd_card *card,
6352 struct hdspm *hdspm)
763f356c 6353{
98274f07 6354 struct snd_pcm *pcm;
763f356c
TI
6355 int err;
6356
ef5fa1a4
TI
6357 err = snd_pcm_new(card, hdspm->card_name, 0, 1, 1, &pcm);
6358 if (err < 0)
763f356c
TI
6359 return err;
6360
6361 hdspm->pcm = pcm;
6362 pcm->private_data = hdspm;
6363 strcpy(pcm->name, hdspm->card_name);
6364
6365 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
6366 &snd_hdspm_playback_ops);
6367 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
6368 &snd_hdspm_capture_ops);
6369
6370 pcm->info_flags = SNDRV_PCM_INFO_JOINT_DUPLEX;
6371
ef5fa1a4
TI
6372 err = snd_hdspm_preallocate_memory(hdspm);
6373 if (err < 0)
763f356c
TI
6374 return err;
6375
6376 return 0;
6377}
6378
98274f07 6379static inline void snd_hdspm_initialize_midi_flush(struct hdspm * hdspm)
763f356c 6380{
7c7102b7
AK
6381 int i;
6382
6383 for (i = 0; i < hdspm->midiPorts; i++)
6384 snd_hdspm_flush_midi_input(hdspm, i);
763f356c
TI
6385}
6386
e23e7a14
BP
6387static int snd_hdspm_create_alsa_devices(struct snd_card *card,
6388 struct hdspm *hdspm)
763f356c 6389{
0dca1793 6390 int err, i;
763f356c
TI
6391
6392 snd_printdd("Create card...\n");
ef5fa1a4
TI
6393 err = snd_hdspm_create_pcm(card, hdspm);
6394 if (err < 0)
763f356c
TI
6395 return err;
6396
0dca1793
AK
6397 i = 0;
6398 while (i < hdspm->midiPorts) {
6399 err = snd_hdspm_create_midi(card, hdspm, i);
6400 if (err < 0) {
6401 return err;
6402 }
6403 i++;
6404 }
763f356c 6405
ef5fa1a4
TI
6406 err = snd_hdspm_create_controls(card, hdspm);
6407 if (err < 0)
763f356c
TI
6408 return err;
6409
ef5fa1a4
TI
6410 err = snd_hdspm_create_hwdep(card, hdspm);
6411 if (err < 0)
763f356c
TI
6412 return err;
6413
6414 snd_printdd("proc init...\n");
6415 snd_hdspm_proc_init(hdspm);
6416
6417 hdspm->system_sample_rate = -1;
6418 hdspm->last_external_sample_rate = -1;
6419 hdspm->last_internal_sample_rate = -1;
6420 hdspm->playback_pid = -1;
6421 hdspm->capture_pid = -1;
6422 hdspm->capture_substream = NULL;
6423 hdspm->playback_substream = NULL;
6424
6425 snd_printdd("Set defaults...\n");
ef5fa1a4
TI
6426 err = snd_hdspm_set_defaults(hdspm);
6427 if (err < 0)
763f356c
TI
6428 return err;
6429
6430 snd_printdd("Update mixer controls...\n");
6431 hdspm_update_simple_mixer_controls(hdspm);
6432
6433 snd_printdd("Initializeing complete ???\n");
6434
ef5fa1a4
TI
6435 err = snd_card_register(card);
6436 if (err < 0) {
763f356c
TI
6437 snd_printk(KERN_ERR "HDSPM: error registering card\n");
6438 return err;
6439 }
6440
6441 snd_printdd("... yes now\n");
6442
6443 return 0;
6444}
6445
e23e7a14
BP
6446static int snd_hdspm_create(struct snd_card *card,
6447 struct hdspm *hdspm)
6448{
0dca1793 6449
763f356c
TI
6450 struct pci_dev *pci = hdspm->pci;
6451 int err;
763f356c
TI
6452 unsigned long io_extent;
6453
6454 hdspm->irq = -1;
763f356c
TI
6455 hdspm->card = card;
6456
6457 spin_lock_init(&hdspm->lock);
6458
763f356c 6459 pci_read_config_word(hdspm->pci,
0dca1793 6460 PCI_CLASS_REVISION, &hdspm->firmware_rev);
3cee5a60 6461
763f356c 6462 strcpy(card->mixername, "Xilinx FPGA");
0dca1793
AK
6463 strcpy(card->driver, "HDSPM");
6464
6465 switch (hdspm->firmware_rev) {
0dca1793
AK
6466 case HDSPM_RAYDAT_REV:
6467 hdspm->io_type = RayDAT;
6468 hdspm->card_name = "RME RayDAT";
6469 hdspm->midiPorts = 2;
6470 break;
6471 case HDSPM_AIO_REV:
6472 hdspm->io_type = AIO;
6473 hdspm->card_name = "RME AIO";
6474 hdspm->midiPorts = 1;
6475 break;
6476 case HDSPM_MADIFACE_REV:
6477 hdspm->io_type = MADIface;
6478 hdspm->card_name = "RME MADIface";
6479 hdspm->midiPorts = 1;
6480 break;
5027f347 6481 default:
c09403dc
AK
6482 if ((hdspm->firmware_rev == 0xf0) ||
6483 ((hdspm->firmware_rev >= 0xe6) &&
6484 (hdspm->firmware_rev <= 0xea))) {
6485 hdspm->io_type = AES32;
6486 hdspm->card_name = "RME AES32";
6487 hdspm->midiPorts = 2;
05c7cc9c 6488 } else if ((hdspm->firmware_rev == 0xd2) ||
c09403dc
AK
6489 ((hdspm->firmware_rev >= 0xc8) &&
6490 (hdspm->firmware_rev <= 0xcf))) {
6491 hdspm->io_type = MADI;
6492 hdspm->card_name = "RME MADI";
6493 hdspm->midiPorts = 3;
6494 } else {
6495 snd_printk(KERN_ERR
6496 "HDSPM: unknown firmware revision %x\n",
5027f347 6497 hdspm->firmware_rev);
c09403dc
AK
6498 return -ENODEV;
6499 }
3cee5a60 6500 }
763f356c 6501
ef5fa1a4
TI
6502 err = pci_enable_device(pci);
6503 if (err < 0)
763f356c
TI
6504 return err;
6505
6506 pci_set_master(hdspm->pci);
6507
ef5fa1a4
TI
6508 err = pci_request_regions(pci, "hdspm");
6509 if (err < 0)
763f356c
TI
6510 return err;
6511
6512 hdspm->port = pci_resource_start(pci, 0);
6513 io_extent = pci_resource_len(pci, 0);
6514
6515 snd_printdd("grabbed memory region 0x%lx-0x%lx\n",
0dca1793 6516 hdspm->port, hdspm->port + io_extent - 1);
763f356c 6517
ef5fa1a4
TI
6518 hdspm->iobase = ioremap_nocache(hdspm->port, io_extent);
6519 if (!hdspm->iobase) {
6520 snd_printk(KERN_ERR "HDSPM: "
0dca1793
AK
6521 "unable to remap region 0x%lx-0x%lx\n",
6522 hdspm->port, hdspm->port + io_extent - 1);
763f356c
TI
6523 return -EBUSY;
6524 }
6525 snd_printdd("remapped region (0x%lx) 0x%lx-0x%lx\n",
0dca1793
AK
6526 (unsigned long)hdspm->iobase, hdspm->port,
6527 hdspm->port + io_extent - 1);
763f356c
TI
6528
6529 if (request_irq(pci->irq, snd_hdspm_interrupt,
934c2b6d 6530 IRQF_SHARED, KBUILD_MODNAME, hdspm)) {
763f356c
TI
6531 snd_printk(KERN_ERR "HDSPM: unable to use IRQ %d\n", pci->irq);
6532 return -EBUSY;
6533 }
6534
6535 snd_printdd("use IRQ %d\n", pci->irq);
6536
6537 hdspm->irq = pci->irq;
763f356c 6538
e2eba3e7 6539 snd_printdd("kmalloc Mixer memory of %zd Bytes\n",
0dca1793 6540 sizeof(struct hdspm_mixer));
ef5fa1a4
TI
6541 hdspm->mixer = kzalloc(sizeof(struct hdspm_mixer), GFP_KERNEL);
6542 if (!hdspm->mixer) {
6543 snd_printk(KERN_ERR "HDSPM: "
0dca1793
AK
6544 "unable to kmalloc Mixer memory of %d Bytes\n",
6545 (int)sizeof(struct hdspm_mixer));
b17cbdd8 6546 return -ENOMEM;
763f356c
TI
6547 }
6548
0dca1793
AK
6549 hdspm->port_names_in = NULL;
6550 hdspm->port_names_out = NULL;
6551
6552 switch (hdspm->io_type) {
6553 case AES32:
d2d10a21
AK
6554 hdspm->ss_in_channels = hdspm->ss_out_channels = AES32_CHANNELS;
6555 hdspm->ds_in_channels = hdspm->ds_out_channels = AES32_CHANNELS;
6556 hdspm->qs_in_channels = hdspm->qs_out_channels = AES32_CHANNELS;
432d2500
AK
6557
6558 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6559 channel_map_aes32;
6560 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
6561 channel_map_aes32;
6562 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
6563 channel_map_aes32;
6564 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6565 texts_ports_aes32;
6566 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6567 texts_ports_aes32;
6568 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6569 texts_ports_aes32;
6570
d2d10a21
AK
6571 hdspm->max_channels_out = hdspm->max_channels_in =
6572 AES32_CHANNELS;
432d2500
AK
6573 hdspm->port_names_in = hdspm->port_names_out =
6574 texts_ports_aes32;
6575 hdspm->channel_map_in = hdspm->channel_map_out =
6576 channel_map_aes32;
6577
0dca1793
AK
6578 break;
6579
6580 case MADI:
6581 case MADIface:
6582 hdspm->ss_in_channels = hdspm->ss_out_channels =
6583 MADI_SS_CHANNELS;
6584 hdspm->ds_in_channels = hdspm->ds_out_channels =
6585 MADI_DS_CHANNELS;
6586 hdspm->qs_in_channels = hdspm->qs_out_channels =
6587 MADI_QS_CHANNELS;
6588
6589 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6590 channel_map_unity_ss;
01e96078 6591 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
0dca1793 6592 channel_map_unity_ss;
01e96078 6593 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
0dca1793
AK
6594 channel_map_unity_ss;
6595
6596 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6597 texts_ports_madi;
6598 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6599 texts_ports_madi;
6600 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6601 texts_ports_madi;
6602 break;
6603
6604 case AIO:
6605 if (0 == (hdspm_read(hdspm, HDSPM_statusRegister2) & HDSPM_s2_AEBI_D)) {
6606 snd_printk(KERN_INFO "HDSPM: AEB input board found, but not supported\n");
6607 }
6608
6609 hdspm->ss_in_channels = AIO_IN_SS_CHANNELS;
6610 hdspm->ds_in_channels = AIO_IN_DS_CHANNELS;
6611 hdspm->qs_in_channels = AIO_IN_QS_CHANNELS;
6612 hdspm->ss_out_channels = AIO_OUT_SS_CHANNELS;
6613 hdspm->ds_out_channels = AIO_OUT_DS_CHANNELS;
6614 hdspm->qs_out_channels = AIO_OUT_QS_CHANNELS;
6615
6616 hdspm->channel_map_out_ss = channel_map_aio_out_ss;
6617 hdspm->channel_map_out_ds = channel_map_aio_out_ds;
6618 hdspm->channel_map_out_qs = channel_map_aio_out_qs;
6619
6620 hdspm->channel_map_in_ss = channel_map_aio_in_ss;
6621 hdspm->channel_map_in_ds = channel_map_aio_in_ds;
6622 hdspm->channel_map_in_qs = channel_map_aio_in_qs;
6623
6624 hdspm->port_names_in_ss = texts_ports_aio_in_ss;
6625 hdspm->port_names_out_ss = texts_ports_aio_out_ss;
6626 hdspm->port_names_in_ds = texts_ports_aio_in_ds;
6627 hdspm->port_names_out_ds = texts_ports_aio_out_ds;
6628 hdspm->port_names_in_qs = texts_ports_aio_in_qs;
6629 hdspm->port_names_out_qs = texts_ports_aio_out_qs;
6630
6631 break;
6632
6633 case RayDAT:
6634 hdspm->ss_in_channels = hdspm->ss_out_channels =
6635 RAYDAT_SS_CHANNELS;
6636 hdspm->ds_in_channels = hdspm->ds_out_channels =
6637 RAYDAT_DS_CHANNELS;
6638 hdspm->qs_in_channels = hdspm->qs_out_channels =
6639 RAYDAT_QS_CHANNELS;
6640
6641 hdspm->max_channels_in = RAYDAT_SS_CHANNELS;
6642 hdspm->max_channels_out = RAYDAT_SS_CHANNELS;
6643
6644 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6645 channel_map_raydat_ss;
6646 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
6647 channel_map_raydat_ds;
6648 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
6649 channel_map_raydat_qs;
6650 hdspm->channel_map_in = hdspm->channel_map_out =
6651 channel_map_raydat_ss;
6652
6653 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6654 texts_ports_raydat_ss;
6655 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6656 texts_ports_raydat_ds;
6657 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6658 texts_ports_raydat_qs;
6659
6660
6661 break;
6662
6663 }
6664
6665 /* TCO detection */
6666 switch (hdspm->io_type) {
6667 case AIO:
6668 case RayDAT:
6669 if (hdspm_read(hdspm, HDSPM_statusRegister2) &
6670 HDSPM_s2_tco_detect) {
6671 hdspm->midiPorts++;
6672 hdspm->tco = kzalloc(sizeof(struct hdspm_tco),
6673 GFP_KERNEL);
6674 if (NULL != hdspm->tco) {
6675 hdspm_tco_write(hdspm);
6676 }
6677 snd_printk(KERN_INFO "HDSPM: AIO/RayDAT TCO module found\n");
6678 } else {
6679 hdspm->tco = NULL;
6680 }
6681 break;
6682
6683 case MADI:
6684 if (hdspm_read(hdspm, HDSPM_statusRegister) & HDSPM_tco_detect) {
6685 hdspm->midiPorts++;
6686 hdspm->tco = kzalloc(sizeof(struct hdspm_tco),
6687 GFP_KERNEL);
6688 if (NULL != hdspm->tco) {
6689 hdspm_tco_write(hdspm);
6690 }
6691 snd_printk(KERN_INFO "HDSPM: MADI TCO module found\n");
6692 } else {
6693 hdspm->tco = NULL;
6694 }
6695 break;
6696
6697 default:
6698 hdspm->tco = NULL;
6699 }
6700
6701 /* texts */
6702 switch (hdspm->io_type) {
6703 case AES32:
6704 if (hdspm->tco) {
6705 hdspm->texts_autosync = texts_autosync_aes_tco;
6706 hdspm->texts_autosync_items = 10;
6707 } else {
6708 hdspm->texts_autosync = texts_autosync_aes;
6709 hdspm->texts_autosync_items = 9;
6710 }
6711 break;
6712
6713 case MADI:
6714 if (hdspm->tco) {
6715 hdspm->texts_autosync = texts_autosync_madi_tco;
6716 hdspm->texts_autosync_items = 4;
6717 } else {
6718 hdspm->texts_autosync = texts_autosync_madi;
6719 hdspm->texts_autosync_items = 3;
6720 }
6721 break;
6722
6723 case MADIface:
6724
6725 break;
6726
6727 case RayDAT:
6728 if (hdspm->tco) {
6729 hdspm->texts_autosync = texts_autosync_raydat_tco;
6730 hdspm->texts_autosync_items = 9;
6731 } else {
6732 hdspm->texts_autosync = texts_autosync_raydat;
6733 hdspm->texts_autosync_items = 8;
6734 }
6735 break;
6736
6737 case AIO:
6738 if (hdspm->tco) {
6739 hdspm->texts_autosync = texts_autosync_aio_tco;
6740 hdspm->texts_autosync_items = 6;
6741 } else {
6742 hdspm->texts_autosync = texts_autosync_aio;
6743 hdspm->texts_autosync_items = 5;
6744 }
6745 break;
6746
6747 }
6748
6749 tasklet_init(&hdspm->midi_tasklet,
6750 hdspm_midi_tasklet, (unsigned long) hdspm);
763f356c 6751
f7de8ba3
AK
6752
6753 if (hdspm->io_type != MADIface) {
6754 hdspm->serial = (hdspm_read(hdspm,
6755 HDSPM_midiStatusIn0)>>8) & 0xFFFFFF;
6756 /* id contains either a user-provided value or the default
6757 * NULL. If it's the default, we're safe to
6758 * fill card->id with the serial number.
6759 *
6760 * If the serial number is 0xFFFFFF, then we're dealing with
6761 * an old PCI revision that comes without a sane number. In
6762 * this case, we don't set card->id to avoid collisions
6763 * when running with multiple cards.
6764 */
6765 if (NULL == id[hdspm->dev] && hdspm->serial != 0xFFFFFF) {
6766 sprintf(card->id, "HDSPMx%06x", hdspm->serial);
6767 snd_card_set_id(card, card->id);
6768 }
6769 }
6770
763f356c 6771 snd_printdd("create alsa devices.\n");
ef5fa1a4
TI
6772 err = snd_hdspm_create_alsa_devices(card, hdspm);
6773 if (err < 0)
763f356c
TI
6774 return err;
6775
6776 snd_hdspm_initialize_midi_flush(hdspm);
6777
6778 return 0;
6779}
6780
0dca1793 6781
98274f07 6782static int snd_hdspm_free(struct hdspm * hdspm)
763f356c
TI
6783{
6784
6785 if (hdspm->port) {
6786
6787 /* stop th audio, and cancel all interrupts */
6788 hdspm->control_register &=
ef5fa1a4 6789 ~(HDSPM_Start | HDSPM_AudioInterruptEnable |
0dca1793
AK
6790 HDSPM_Midi0InterruptEnable | HDSPM_Midi1InterruptEnable |
6791 HDSPM_Midi2InterruptEnable | HDSPM_Midi3InterruptEnable);
763f356c
TI
6792 hdspm_write(hdspm, HDSPM_controlRegister,
6793 hdspm->control_register);
6794 }
6795
6796 if (hdspm->irq >= 0)
6797 free_irq(hdspm->irq, (void *) hdspm);
6798
fc58422a 6799 kfree(hdspm->mixer);
763f356c
TI
6800
6801 if (hdspm->iobase)
6802 iounmap(hdspm->iobase);
6803
763f356c
TI
6804 if (hdspm->port)
6805 pci_release_regions(hdspm->pci);
6806
6807 pci_disable_device(hdspm->pci);
6808 return 0;
6809}
6810
0dca1793 6811
98274f07 6812static void snd_hdspm_card_free(struct snd_card *card)
763f356c 6813{
ef5fa1a4 6814 struct hdspm *hdspm = card->private_data;
763f356c
TI
6815
6816 if (hdspm)
6817 snd_hdspm_free(hdspm);
6818}
6819
0dca1793 6820
e23e7a14
BP
6821static int snd_hdspm_probe(struct pci_dev *pci,
6822 const struct pci_device_id *pci_id)
763f356c
TI
6823{
6824 static int dev;
98274f07
TI
6825 struct hdspm *hdspm;
6826 struct snd_card *card;
763f356c
TI
6827 int err;
6828
6829 if (dev >= SNDRV_CARDS)
6830 return -ENODEV;
6831 if (!enable[dev]) {
6832 dev++;
6833 return -ENOENT;
6834 }
6835
e58de7ba 6836 err = snd_card_create(index[dev], id[dev],
0dca1793 6837 THIS_MODULE, sizeof(struct hdspm), &card);
e58de7ba
TI
6838 if (err < 0)
6839 return err;
763f356c 6840
ef5fa1a4 6841 hdspm = card->private_data;
763f356c
TI
6842 card->private_free = snd_hdspm_card_free;
6843 hdspm->dev = dev;
6844 hdspm->pci = pci;
6845
c187c041
TI
6846 snd_card_set_dev(card, &pci->dev);
6847
0dca1793 6848 err = snd_hdspm_create(card, hdspm);
ef5fa1a4 6849 if (err < 0) {
763f356c
TI
6850 snd_card_free(card);
6851 return err;
6852 }
6853
0dca1793
AK
6854 if (hdspm->io_type != MADIface) {
6855 sprintf(card->shortname, "%s_%x",
6856 hdspm->card_name,
7d53a631 6857 hdspm->serial);
0dca1793
AK
6858 sprintf(card->longname, "%s S/N 0x%x at 0x%lx, irq %d",
6859 hdspm->card_name,
7d53a631 6860 hdspm->serial,
0dca1793
AK
6861 hdspm->port, hdspm->irq);
6862 } else {
6863 sprintf(card->shortname, "%s", hdspm->card_name);
6864 sprintf(card->longname, "%s at 0x%lx, irq %d",
6865 hdspm->card_name, hdspm->port, hdspm->irq);
6866 }
763f356c 6867
ef5fa1a4
TI
6868 err = snd_card_register(card);
6869 if (err < 0) {
763f356c
TI
6870 snd_card_free(card);
6871 return err;
6872 }
6873
6874 pci_set_drvdata(pci, card);
6875
6876 dev++;
6877 return 0;
6878}
6879
e23e7a14 6880static void snd_hdspm_remove(struct pci_dev *pci)
763f356c
TI
6881{
6882 snd_card_free(pci_get_drvdata(pci));
763f356c
TI
6883}
6884
e9f66d9b 6885static struct pci_driver hdspm_driver = {
3733e424 6886 .name = KBUILD_MODNAME,
763f356c
TI
6887 .id_table = snd_hdspm_ids,
6888 .probe = snd_hdspm_probe,
e23e7a14 6889 .remove = snd_hdspm_remove,
763f356c
TI
6890};
6891
e9f66d9b 6892module_pci_driver(hdspm_driver);
This page took 1.034417 seconds and 5 git commands to generate.