ALSA: hdspm - Refactor ENUMERATED_CTL_INFO into function
[deliverable/linux.git] / sound / pci / rme9652 / hdspm.c
CommitLineData
ef5fa1a4 1/*
763f356c
TI
2 * ALSA driver for RME Hammerfall DSP MADI audio interface(s)
3 *
4 * Copyright (c) 2003 Winfried Ritsch (IEM)
5 * code based on hdsp.c Paul Davis
6 * Marcus Andersson
7 * Thomas Charbonnel
3cee5a60
RB
8 * Modified 2006-06-01 for AES32 support by Remy Bruno
9 * <remy.bruno@trinnov.com>
763f356c 10 *
0dca1793
AK
11 * Modified 2009-04-13 for proper metering by Florian Faber
12 * <faber@faberman.de>
13 *
14 * Modified 2009-04-14 for native float support by Florian Faber
15 * <faber@faberman.de>
16 *
17 * Modified 2009-04-26 fixed bug in rms metering by Florian Faber
18 * <faber@faberman.de>
19 *
20 * Modified 2009-04-30 added hw serial number support by Florian Faber
21 *
22 * Modified 2011-01-14 added S/PDIF input on RayDATs by Adrian Knoth
23 *
24 * Modified 2011-01-25 variable period sizes on RayDAT/AIO by Adrian Knoth
25 *
763f356c
TI
26 * This program is free software; you can redistribute it and/or modify
27 * it under the terms of the GNU General Public License as published by
28 * the Free Software Foundation; either version 2 of the License, or
29 * (at your option) any later version.
30 *
31 * This program is distributed in the hope that it will be useful,
32 * but WITHOUT ANY WARRANTY; without even the implied warranty of
33 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
34 * GNU General Public License for more details.
35 *
36 * You should have received a copy of the GNU General Public License
37 * along with this program; if not, write to the Free Software
38 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
39 *
40 */
763f356c
TI
41#include <linux/init.h>
42#include <linux/delay.h>
43#include <linux/interrupt.h>
65a77217 44#include <linux/module.h>
763f356c
TI
45#include <linux/slab.h>
46#include <linux/pci.h>
3f7440a6 47#include <linux/math64.h>
763f356c
TI
48#include <asm/io.h>
49
50#include <sound/core.h>
51#include <sound/control.h>
52#include <sound/pcm.h>
0dca1793 53#include <sound/pcm_params.h>
763f356c
TI
54#include <sound/info.h>
55#include <sound/asoundef.h>
56#include <sound/rawmidi.h>
57#include <sound/hwdep.h>
58#include <sound/initval.h>
59
60#include <sound/hdspm.h>
61
62static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
63static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
a67ff6a5 64static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;/* Enable this card */
763f356c 65
763f356c
TI
66module_param_array(index, int, NULL, 0444);
67MODULE_PARM_DESC(index, "Index value for RME HDSPM interface.");
68
69module_param_array(id, charp, NULL, 0444);
70MODULE_PARM_DESC(id, "ID string for RME HDSPM interface.");
71
72module_param_array(enable, bool, NULL, 0444);
73MODULE_PARM_DESC(enable, "Enable/disable specific HDSPM soundcards.");
74
763f356c
TI
75
76MODULE_AUTHOR
0dca1793
AK
77(
78 "Winfried Ritsch <ritsch_AT_iem.at>, "
79 "Paul Davis <paul@linuxaudiosystems.com>, "
80 "Marcus Andersson, Thomas Charbonnel <thomas@undata.org>, "
81 "Remy Bruno <remy.bruno@trinnov.com>, "
82 "Florian Faber <faberman@linuxproaudio.org>, "
83 "Adrian Knoth <adi@drcomp.erfurt.thur.de>"
84);
763f356c
TI
85MODULE_DESCRIPTION("RME HDSPM");
86MODULE_LICENSE("GPL");
87MODULE_SUPPORTED_DEVICE("{{RME HDSPM-MADI}}");
88
0dca1793 89/* --- Write registers. ---
763f356c
TI
90 These are defined as byte-offsets from the iobase value. */
91
0dca1793
AK
92#define HDSPM_WR_SETTINGS 0
93#define HDSPM_outputBufferAddress 32
94#define HDSPM_inputBufferAddress 36
763f356c
TI
95#define HDSPM_controlRegister 64
96#define HDSPM_interruptConfirmation 96
97#define HDSPM_control2Reg 256 /* not in specs ???????? */
ffb2c3c0 98#define HDSPM_freqReg 256 /* for AES32 */
0dca1793
AK
99#define HDSPM_midiDataOut0 352 /* just believe in old code */
100#define HDSPM_midiDataOut1 356
ffb2c3c0 101#define HDSPM_eeprom_wr 384 /* for AES32 */
763f356c
TI
102
103/* DMA enable for 64 channels, only Bit 0 is relevant */
0dca1793 104#define HDSPM_outputEnableBase 512 /* 512-767 input DMA */
763f356c
TI
105#define HDSPM_inputEnableBase 768 /* 768-1023 output DMA */
106
0dca1793 107/* 16 page addresses for each of the 64 channels DMA buffer in and out
763f356c
TI
108 (each 64k=16*4k) Buffer must be 4k aligned (which is default i386 ????) */
109#define HDSPM_pageAddressBufferOut 8192
110#define HDSPM_pageAddressBufferIn (HDSPM_pageAddressBufferOut+64*16*4)
111
112#define HDSPM_MADI_mixerBase 32768 /* 32768-65535 for 2x64x64 Fader */
113
114#define HDSPM_MATRIX_MIXER_SIZE 8192 /* = 2*64*64 * 4 Byte => 32kB */
115
116/* --- Read registers. ---
117 These are defined as byte-offsets from the iobase value */
118#define HDSPM_statusRegister 0
3cee5a60
RB
119/*#define HDSPM_statusRegister2 96 */
120/* after RME Windows driver sources, status2 is 4-byte word # 48 = word at
121 * offset 192, for AES32 *and* MADI
122 * => need to check that offset 192 is working on MADI */
123#define HDSPM_statusRegister2 192
124#define HDSPM_timecodeRegister 128
763f356c 125
0dca1793
AK
126/* AIO, RayDAT */
127#define HDSPM_RD_STATUS_0 0
128#define HDSPM_RD_STATUS_1 64
129#define HDSPM_RD_STATUS_2 128
130#define HDSPM_RD_STATUS_3 192
131
132#define HDSPM_RD_TCO 256
133#define HDSPM_RD_PLL_FREQ 512
134#define HDSPM_WR_TCO 128
135
136#define HDSPM_TCO1_TCO_lock 0x00000001
137#define HDSPM_TCO1_WCK_Input_Range_LSB 0x00000002
138#define HDSPM_TCO1_WCK_Input_Range_MSB 0x00000004
139#define HDSPM_TCO1_LTC_Input_valid 0x00000008
140#define HDSPM_TCO1_WCK_Input_valid 0x00000010
141#define HDSPM_TCO1_Video_Input_Format_NTSC 0x00000020
142#define HDSPM_TCO1_Video_Input_Format_PAL 0x00000040
143
144#define HDSPM_TCO1_set_TC 0x00000100
145#define HDSPM_TCO1_set_drop_frame_flag 0x00000200
146#define HDSPM_TCO1_LTC_Format_LSB 0x00000400
147#define HDSPM_TCO1_LTC_Format_MSB 0x00000800
148
149#define HDSPM_TCO2_TC_run 0x00010000
150#define HDSPM_TCO2_WCK_IO_ratio_LSB 0x00020000
151#define HDSPM_TCO2_WCK_IO_ratio_MSB 0x00040000
152#define HDSPM_TCO2_set_num_drop_frames_LSB 0x00080000
153#define HDSPM_TCO2_set_num_drop_frames_MSB 0x00100000
154#define HDSPM_TCO2_set_jam_sync 0x00200000
155#define HDSPM_TCO2_set_flywheel 0x00400000
156
157#define HDSPM_TCO2_set_01_4 0x01000000
158#define HDSPM_TCO2_set_pull_down 0x02000000
159#define HDSPM_TCO2_set_pull_up 0x04000000
160#define HDSPM_TCO2_set_freq 0x08000000
161#define HDSPM_TCO2_set_term_75R 0x10000000
162#define HDSPM_TCO2_set_input_LSB 0x20000000
163#define HDSPM_TCO2_set_input_MSB 0x40000000
164#define HDSPM_TCO2_set_freq_from_app 0x80000000
165
166
167#define HDSPM_midiDataOut0 352
168#define HDSPM_midiDataOut1 356
169#define HDSPM_midiDataOut2 368
170
763f356c
TI
171#define HDSPM_midiDataIn0 360
172#define HDSPM_midiDataIn1 364
0dca1793
AK
173#define HDSPM_midiDataIn2 372
174#define HDSPM_midiDataIn3 376
763f356c
TI
175
176/* status is data bytes in MIDI-FIFO (0-128) */
0dca1793
AK
177#define HDSPM_midiStatusOut0 384
178#define HDSPM_midiStatusOut1 388
179#define HDSPM_midiStatusOut2 400
180
181#define HDSPM_midiStatusIn0 392
182#define HDSPM_midiStatusIn1 396
183#define HDSPM_midiStatusIn2 404
184#define HDSPM_midiStatusIn3 408
763f356c
TI
185
186
187/* the meters are regular i/o-mapped registers, but offset
188 considerably from the rest. the peak registers are reset
0dca1793 189 when read; the least-significant 4 bits are full-scale counters;
763f356c
TI
190 the actual peak value is in the most-significant 24 bits.
191*/
0dca1793
AK
192
193#define HDSPM_MADI_INPUT_PEAK 4096
194#define HDSPM_MADI_PLAYBACK_PEAK 4352
195#define HDSPM_MADI_OUTPUT_PEAK 4608
196
197#define HDSPM_MADI_INPUT_RMS_L 6144
198#define HDSPM_MADI_PLAYBACK_RMS_L 6400
199#define HDSPM_MADI_OUTPUT_RMS_L 6656
200
201#define HDSPM_MADI_INPUT_RMS_H 7168
202#define HDSPM_MADI_PLAYBACK_RMS_H 7424
203#define HDSPM_MADI_OUTPUT_RMS_H 7680
763f356c
TI
204
205/* --- Control Register bits --------- */
206#define HDSPM_Start (1<<0) /* start engine */
207
208#define HDSPM_Latency0 (1<<1) /* buffer size = 2^n */
209#define HDSPM_Latency1 (1<<2) /* where n is defined */
210#define HDSPM_Latency2 (1<<3) /* by Latency{2,1,0} */
211
0dca1793
AK
212#define HDSPM_ClockModeMaster (1<<4) /* 1=Master, 0=Autosync */
213#define HDSPM_c0Master 0x1 /* Master clock bit in settings
214 register [RayDAT, AIO] */
763f356c
TI
215
216#define HDSPM_AudioInterruptEnable (1<<5) /* what do you think ? */
217
218#define HDSPM_Frequency0 (1<<6) /* 0=44.1kHz/88.2kHz 1=48kHz/96kHz */
219#define HDSPM_Frequency1 (1<<7) /* 0=32kHz/64kHz */
220#define HDSPM_DoubleSpeed (1<<8) /* 0=normal speed, 1=double speed */
3cee5a60 221#define HDSPM_QuadSpeed (1<<31) /* quad speed bit */
763f356c 222
3cee5a60 223#define HDSPM_Professional (1<<9) /* Professional */ /* AES32 ONLY */
763f356c 224#define HDSPM_TX_64ch (1<<10) /* Output 64channel MODE=1,
3cee5a60
RB
225 56channelMODE=0 */ /* MADI ONLY*/
226#define HDSPM_Emphasis (1<<10) /* Emphasis */ /* AES32 ONLY */
763f356c 227
0dca1793 228#define HDSPM_AutoInp (1<<11) /* Auto Input (takeover) == Safe Mode,
3cee5a60
RB
229 0=off, 1=on */ /* MADI ONLY */
230#define HDSPM_Dolby (1<<11) /* Dolby = "NonAudio" ?? */ /* AES32 ONLY */
763f356c 231
ef5fa1a4
TI
232#define HDSPM_InputSelect0 (1<<14) /* Input select 0= optical, 1=coax
233 * -- MADI ONLY
234 */
763f356c
TI
235#define HDSPM_InputSelect1 (1<<15) /* should be 0 */
236
3cee5a60
RB
237#define HDSPM_SyncRef2 (1<<13)
238#define HDSPM_SyncRef3 (1<<25)
763f356c 239
3cee5a60 240#define HDSPM_SMUX (1<<18) /* Frame ??? */ /* MADI ONY */
0dca1793 241#define HDSPM_clr_tms (1<<19) /* clear track marker, do not use
763f356c
TI
242 AES additional bits in
243 lower 5 Audiodatabits ??? */
3cee5a60
RB
244#define HDSPM_taxi_reset (1<<20) /* ??? */ /* MADI ONLY ? */
245#define HDSPM_WCK48 (1<<20) /* Frame ??? = HDSPM_SMUX */ /* AES32 ONLY */
763f356c 246
0dca1793
AK
247#define HDSPM_Midi0InterruptEnable 0x0400000
248#define HDSPM_Midi1InterruptEnable 0x0800000
249#define HDSPM_Midi2InterruptEnable 0x0200000
250#define HDSPM_Midi3InterruptEnable 0x4000000
763f356c
TI
251
252#define HDSPM_LineOut (1<<24) /* Analog Out on channel 63/64 on=1, mute=0 */
0dca1793 253#define HDSPe_FLOAT_FORMAT 0x2000000
763f356c 254
3cee5a60
RB
255#define HDSPM_DS_DoubleWire (1<<26) /* AES32 ONLY */
256#define HDSPM_QS_DoubleWire (1<<27) /* AES32 ONLY */
257#define HDSPM_QS_QuadWire (1<<28) /* AES32 ONLY */
258
259#define HDSPM_wclk_sel (1<<30)
763f356c 260
384f778f
AK
261/* additional control register bits for AIO*/
262#define HDSPM_c0_Wck48 0x20 /* also RayDAT */
263#define HDSPM_c0_Input0 0x1000
264#define HDSPM_c0_Input1 0x2000
265#define HDSPM_c0_Spdif_Opt 0x4000
266#define HDSPM_c0_Pro 0x8000
267#define HDSPM_c0_clr_tms 0x10000
268#define HDSPM_c0_AEB1 0x20000
269#define HDSPM_c0_AEB2 0x40000
270#define HDSPM_c0_LineOut 0x80000
271#define HDSPM_c0_AD_GAIN0 0x100000
272#define HDSPM_c0_AD_GAIN1 0x200000
273#define HDSPM_c0_DA_GAIN0 0x400000
274#define HDSPM_c0_DA_GAIN1 0x800000
275#define HDSPM_c0_PH_GAIN0 0x1000000
276#define HDSPM_c0_PH_GAIN1 0x2000000
277#define HDSPM_c0_Sym6db 0x4000000
278
279
763f356c
TI
280/* --- bit helper defines */
281#define HDSPM_LatencyMask (HDSPM_Latency0|HDSPM_Latency1|HDSPM_Latency2)
ef5fa1a4
TI
282#define HDSPM_FrequencyMask (HDSPM_Frequency0|HDSPM_Frequency1|\
283 HDSPM_DoubleSpeed|HDSPM_QuadSpeed)
763f356c
TI
284#define HDSPM_InputMask (HDSPM_InputSelect0|HDSPM_InputSelect1)
285#define HDSPM_InputOptical 0
286#define HDSPM_InputCoaxial (HDSPM_InputSelect0)
ef5fa1a4
TI
287#define HDSPM_SyncRefMask (HDSPM_SyncRef0|HDSPM_SyncRef1|\
288 HDSPM_SyncRef2|HDSPM_SyncRef3)
763f356c 289
0dca1793
AK
290#define HDSPM_c0_SyncRef0 0x2
291#define HDSPM_c0_SyncRef1 0x4
292#define HDSPM_c0_SyncRef2 0x8
293#define HDSPM_c0_SyncRef3 0x10
294#define HDSPM_c0_SyncRefMask (HDSPM_c0_SyncRef0 | HDSPM_c0_SyncRef1 |\
295 HDSPM_c0_SyncRef2 | HDSPM_c0_SyncRef3)
296
297#define HDSPM_SYNC_FROM_WORD 0 /* Preferred sync reference */
298#define HDSPM_SYNC_FROM_MADI 1 /* choices - used by "pref_sync_ref" */
299#define HDSPM_SYNC_FROM_TCO 2
300#define HDSPM_SYNC_FROM_SYNC_IN 3
763f356c
TI
301
302#define HDSPM_Frequency32KHz HDSPM_Frequency0
303#define HDSPM_Frequency44_1KHz HDSPM_Frequency1
304#define HDSPM_Frequency48KHz (HDSPM_Frequency1|HDSPM_Frequency0)
305#define HDSPM_Frequency64KHz (HDSPM_DoubleSpeed|HDSPM_Frequency0)
306#define HDSPM_Frequency88_2KHz (HDSPM_DoubleSpeed|HDSPM_Frequency1)
ef5fa1a4
TI
307#define HDSPM_Frequency96KHz (HDSPM_DoubleSpeed|HDSPM_Frequency1|\
308 HDSPM_Frequency0)
3cee5a60
RB
309#define HDSPM_Frequency128KHz (HDSPM_QuadSpeed|HDSPM_Frequency0)
310#define HDSPM_Frequency176_4KHz (HDSPM_QuadSpeed|HDSPM_Frequency1)
ef5fa1a4
TI
311#define HDSPM_Frequency192KHz (HDSPM_QuadSpeed|HDSPM_Frequency1|\
312 HDSPM_Frequency0)
763f356c 313
763f356c
TI
314
315/* Synccheck Status */
316#define HDSPM_SYNC_CHECK_NO_LOCK 0
317#define HDSPM_SYNC_CHECK_LOCK 1
318#define HDSPM_SYNC_CHECK_SYNC 2
319
320/* AutoSync References - used by "autosync_ref" control switch */
321#define HDSPM_AUTOSYNC_FROM_WORD 0
322#define HDSPM_AUTOSYNC_FROM_MADI 1
0dca1793
AK
323#define HDSPM_AUTOSYNC_FROM_TCO 2
324#define HDSPM_AUTOSYNC_FROM_SYNC_IN 3
325#define HDSPM_AUTOSYNC_FROM_NONE 4
763f356c
TI
326
327/* Possible sources of MADI input */
328#define HDSPM_OPTICAL 0 /* optical */
329#define HDSPM_COAXIAL 1 /* BNC */
330
331#define hdspm_encode_latency(x) (((x)<<1) & HDSPM_LatencyMask)
0dca1793 332#define hdspm_decode_latency(x) ((((x) & HDSPM_LatencyMask)>>1))
763f356c
TI
333
334#define hdspm_encode_in(x) (((x)&0x3)<<14)
335#define hdspm_decode_in(x) (((x)>>14)&0x3)
336
337/* --- control2 register bits --- */
338#define HDSPM_TMS (1<<0)
339#define HDSPM_TCK (1<<1)
340#define HDSPM_TDI (1<<2)
341#define HDSPM_JTAG (1<<3)
342#define HDSPM_PWDN (1<<4)
343#define HDSPM_PROGRAM (1<<5)
344#define HDSPM_CONFIG_MODE_0 (1<<6)
345#define HDSPM_CONFIG_MODE_1 (1<<7)
346/*#define HDSPM_VERSION_BIT (1<<8) not defined any more*/
347#define HDSPM_BIGENDIAN_MODE (1<<9)
348#define HDSPM_RD_MULTIPLE (1<<10)
349
3cee5a60 350/* --- Status Register bits --- */ /* MADI ONLY */ /* Bits defined here and
ef5fa1a4
TI
351 that do not conflict with specific bits for AES32 seem to be valid also
352 for the AES32
353 */
763f356c 354#define HDSPM_audioIRQPending (1<<0) /* IRQ is high and pending */
ef5fa1a4
TI
355#define HDSPM_RX_64ch (1<<1) /* Input 64chan. MODE=1, 56chn MODE=0 */
356#define HDSPM_AB_int (1<<2) /* InputChannel Opt=0, Coax=1
357 * (like inp0)
358 */
0dca1793 359
763f356c 360#define HDSPM_madiLock (1<<3) /* MADI Locked =1, no=0 */
0dca1793
AK
361#define HDSPM_madiSync (1<<18) /* MADI is in sync */
362
363#define HDSPM_tcoLock 0x00000020 /* Optional TCO locked status FOR HDSPe MADI! */
364#define HDSPM_tcoSync 0x10000000 /* Optional TCO sync status */
365
366#define HDSPM_syncInLock 0x00010000 /* Sync In lock status FOR HDSPe MADI! */
367#define HDSPM_syncInSync 0x00020000 /* Sync In sync status FOR HDSPe MADI! */
763f356c
TI
368
369#define HDSPM_BufferPositionMask 0x000FFC0 /* Bit 6..15 : h/w buffer pointer */
0dca1793
AK
370 /* since 64byte accurate, last 6 bits are not used */
371
372
763f356c 373
763f356c
TI
374#define HDSPM_DoubleSpeedStatus (1<<19) /* (input) card in double speed */
375
376#define HDSPM_madiFreq0 (1<<22) /* system freq 0=error */
377#define HDSPM_madiFreq1 (1<<23) /* 1=32, 2=44.1 3=48 */
378#define HDSPM_madiFreq2 (1<<24) /* 4=64, 5=88.2 6=96 */
379#define HDSPM_madiFreq3 (1<<25) /* 7=128, 8=176.4 9=192 */
380
ef5fa1a4
TI
381#define HDSPM_BufferID (1<<26) /* (Double)Buffer ID toggles with
382 * Interrupt
383 */
0dca1793
AK
384#define HDSPM_tco_detect 0x08000000
385#define HDSPM_tco_lock 0x20000000
386
387#define HDSPM_s2_tco_detect 0x00000040
388#define HDSPM_s2_AEBO_D 0x00000080
389#define HDSPM_s2_AEBI_D 0x00000100
390
391
392#define HDSPM_midi0IRQPending 0x40000000
393#define HDSPM_midi1IRQPending 0x80000000
394#define HDSPM_midi2IRQPending 0x20000000
395#define HDSPM_midi2IRQPendingAES 0x00000020
396#define HDSPM_midi3IRQPending 0x00200000
763f356c
TI
397
398/* --- status bit helpers */
ef5fa1a4
TI
399#define HDSPM_madiFreqMask (HDSPM_madiFreq0|HDSPM_madiFreq1|\
400 HDSPM_madiFreq2|HDSPM_madiFreq3)
763f356c
TI
401#define HDSPM_madiFreq32 (HDSPM_madiFreq0)
402#define HDSPM_madiFreq44_1 (HDSPM_madiFreq1)
403#define HDSPM_madiFreq48 (HDSPM_madiFreq0|HDSPM_madiFreq1)
404#define HDSPM_madiFreq64 (HDSPM_madiFreq2)
405#define HDSPM_madiFreq88_2 (HDSPM_madiFreq0|HDSPM_madiFreq2)
406#define HDSPM_madiFreq96 (HDSPM_madiFreq1|HDSPM_madiFreq2)
407#define HDSPM_madiFreq128 (HDSPM_madiFreq0|HDSPM_madiFreq1|HDSPM_madiFreq2)
408#define HDSPM_madiFreq176_4 (HDSPM_madiFreq3)
409#define HDSPM_madiFreq192 (HDSPM_madiFreq3|HDSPM_madiFreq0)
410
3cee5a60 411/* Status2 Register bits */ /* MADI ONLY */
763f356c 412
25985edc 413#define HDSPM_version0 (1<<0) /* not really defined but I guess */
763f356c
TI
414#define HDSPM_version1 (1<<1) /* in former cards it was ??? */
415#define HDSPM_version2 (1<<2)
416
417#define HDSPM_wcLock (1<<3) /* Wordclock is detected and locked */
418#define HDSPM_wcSync (1<<4) /* Wordclock is in sync with systemclock */
419
420#define HDSPM_wc_freq0 (1<<5) /* input freq detected via autosync */
421#define HDSPM_wc_freq1 (1<<6) /* 001=32, 010==44.1, 011=48, */
a8cd7148
AK
422#define HDSPM_wc_freq2 (1<<7) /* 100=64, 101=88.2, 110=96, 111=128 */
423#define HDSPM_wc_freq3 0x800 /* 1000=176.4, 1001=192 */
763f356c 424
0dca1793
AK
425#define HDSPM_SyncRef0 0x10000 /* Sync Reference */
426#define HDSPM_SyncRef1 0x20000
427
428#define HDSPM_SelSyncRef0 (1<<8) /* AutoSync Source */
763f356c
TI
429#define HDSPM_SelSyncRef1 (1<<9) /* 000=word, 001=MADI, */
430#define HDSPM_SelSyncRef2 (1<<10) /* 111=no valid signal */
431
432#define HDSPM_wc_valid (HDSPM_wcLock|HDSPM_wcSync)
433
a8cd7148
AK
434#define HDSPM_wcFreqMask (HDSPM_wc_freq0|HDSPM_wc_freq1|HDSPM_wc_freq2|\
435 HDSPM_wc_freq3)
763f356c
TI
436#define HDSPM_wcFreq32 (HDSPM_wc_freq0)
437#define HDSPM_wcFreq44_1 (HDSPM_wc_freq1)
438#define HDSPM_wcFreq48 (HDSPM_wc_freq0|HDSPM_wc_freq1)
439#define HDSPM_wcFreq64 (HDSPM_wc_freq2)
440#define HDSPM_wcFreq88_2 (HDSPM_wc_freq0|HDSPM_wc_freq2)
441#define HDSPM_wcFreq96 (HDSPM_wc_freq1|HDSPM_wc_freq2)
a8cd7148
AK
442#define HDSPM_wcFreq128 (HDSPM_wc_freq0|HDSPM_wc_freq1|HDSPM_wc_freq2)
443#define HDSPM_wcFreq176_4 (HDSPM_wc_freq3)
444#define HDSPM_wcFreq192 (HDSPM_wc_freq0|HDSPM_wc_freq3)
763f356c 445
0dca1793
AK
446#define HDSPM_status1_F_0 0x0400000
447#define HDSPM_status1_F_1 0x0800000
448#define HDSPM_status1_F_2 0x1000000
449#define HDSPM_status1_F_3 0x2000000
450#define HDSPM_status1_freqMask (HDSPM_status1_F_0|HDSPM_status1_F_1|HDSPM_status1_F_2|HDSPM_status1_F_3)
451
763f356c 452
ef5fa1a4
TI
453#define HDSPM_SelSyncRefMask (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1|\
454 HDSPM_SelSyncRef2)
763f356c
TI
455#define HDSPM_SelSyncRef_WORD 0
456#define HDSPM_SelSyncRef_MADI (HDSPM_SelSyncRef0)
0dca1793
AK
457#define HDSPM_SelSyncRef_TCO (HDSPM_SelSyncRef1)
458#define HDSPM_SelSyncRef_SyncIn (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1)
ef5fa1a4
TI
459#define HDSPM_SelSyncRef_NVALID (HDSPM_SelSyncRef0|HDSPM_SelSyncRef1|\
460 HDSPM_SelSyncRef2)
763f356c 461
3cee5a60
RB
462/*
463 For AES32, bits for status, status2 and timecode are different
464*/
465/* status */
466#define HDSPM_AES32_wcLock 0x0200000
56bde0f3 467#define HDSPM_AES32_wcSync 0x0100000
3cee5a60 468#define HDSPM_AES32_wcFreq_bit 22
0dca1793 469/* (status >> HDSPM_AES32_wcFreq_bit) & 0xF gives WC frequency (cf function
3cee5a60
RB
470 HDSPM_bit2freq */
471#define HDSPM_AES32_syncref_bit 16
472/* (status >> HDSPM_AES32_syncref_bit) & 0xF gives sync source */
473
474#define HDSPM_AES32_AUTOSYNC_FROM_WORD 0
475#define HDSPM_AES32_AUTOSYNC_FROM_AES1 1
476#define HDSPM_AES32_AUTOSYNC_FROM_AES2 2
477#define HDSPM_AES32_AUTOSYNC_FROM_AES3 3
478#define HDSPM_AES32_AUTOSYNC_FROM_AES4 4
479#define HDSPM_AES32_AUTOSYNC_FROM_AES5 5
480#define HDSPM_AES32_AUTOSYNC_FROM_AES6 6
481#define HDSPM_AES32_AUTOSYNC_FROM_AES7 7
482#define HDSPM_AES32_AUTOSYNC_FROM_AES8 8
6534599d 483#define HDSPM_AES32_AUTOSYNC_FROM_NONE 9
3cee5a60
RB
484
485/* status2 */
486/* HDSPM_LockAES_bit is given by HDSPM_LockAES >> (AES# - 1) */
487#define HDSPM_LockAES 0x80
488#define HDSPM_LockAES1 0x80
489#define HDSPM_LockAES2 0x40
490#define HDSPM_LockAES3 0x20
491#define HDSPM_LockAES4 0x10
492#define HDSPM_LockAES5 0x8
493#define HDSPM_LockAES6 0x4
494#define HDSPM_LockAES7 0x2
495#define HDSPM_LockAES8 0x1
496/*
497 Timecode
498 After windows driver sources, bits 4*i to 4*i+3 give the input frequency on
499 AES i+1
500 bits 3210
501 0001 32kHz
502 0010 44.1kHz
503 0011 48kHz
504 0100 64kHz
505 0101 88.2kHz
506 0110 96kHz
507 0111 128kHz
508 1000 176.4kHz
509 1001 192kHz
510 NB: Timecode register doesn't seem to work on AES32 card revision 230
511*/
512
763f356c
TI
513/* Mixer Values */
514#define UNITY_GAIN 32768 /* = 65536/2 */
515#define MINUS_INFINITY_GAIN 0
516
763f356c
TI
517/* Number of channels for different Speed Modes */
518#define MADI_SS_CHANNELS 64
519#define MADI_DS_CHANNELS 32
520#define MADI_QS_CHANNELS 16
521
0dca1793
AK
522#define RAYDAT_SS_CHANNELS 36
523#define RAYDAT_DS_CHANNELS 20
524#define RAYDAT_QS_CHANNELS 12
525
526#define AIO_IN_SS_CHANNELS 14
527#define AIO_IN_DS_CHANNELS 10
528#define AIO_IN_QS_CHANNELS 8
529#define AIO_OUT_SS_CHANNELS 16
530#define AIO_OUT_DS_CHANNELS 12
531#define AIO_OUT_QS_CHANNELS 10
532
d2d10a21
AK
533#define AES32_CHANNELS 16
534
763f356c
TI
535/* the size of a substream (1 mono data stream) */
536#define HDSPM_CHANNEL_BUFFER_SAMPLES (16*1024)
537#define HDSPM_CHANNEL_BUFFER_BYTES (4*HDSPM_CHANNEL_BUFFER_SAMPLES)
538
539/* the size of the area we need to allocate for DMA transfers. the
540 size is the same regardless of the number of channels, and
0dca1793 541 also the latency to use.
763f356c
TI
542 for one direction !!!
543*/
ffb2c3c0 544#define HDSPM_DMA_AREA_BYTES (HDSPM_MAX_CHANNELS * HDSPM_CHANNEL_BUFFER_BYTES)
763f356c
TI
545#define HDSPM_DMA_AREA_KILOBYTES (HDSPM_DMA_AREA_BYTES/1024)
546
0dca1793
AK
547#define HDSPM_RAYDAT_REV 211
548#define HDSPM_AIO_REV 212
549#define HDSPM_MADIFACE_REV 213
3cee5a60 550
6534599d
RB
551/* speed factor modes */
552#define HDSPM_SPEED_SINGLE 0
553#define HDSPM_SPEED_DOUBLE 1
554#define HDSPM_SPEED_QUAD 2
0dca1793 555
6534599d
RB
556/* names for speed modes */
557static char *hdspm_speed_names[] = { "single", "double", "quad" };
558
0dca1793
AK
559static char *texts_autosync_aes_tco[] = { "Word Clock",
560 "AES1", "AES2", "AES3", "AES4",
561 "AES5", "AES6", "AES7", "AES8",
562 "TCO" };
563static char *texts_autosync_aes[] = { "Word Clock",
564 "AES1", "AES2", "AES3", "AES4",
565 "AES5", "AES6", "AES7", "AES8" };
566static char *texts_autosync_madi_tco[] = { "Word Clock",
567 "MADI", "TCO", "Sync In" };
568static char *texts_autosync_madi[] = { "Word Clock",
569 "MADI", "Sync In" };
570
571static char *texts_autosync_raydat_tco[] = {
572 "Word Clock",
573 "ADAT 1", "ADAT 2", "ADAT 3", "ADAT 4",
574 "AES", "SPDIF", "TCO", "Sync In"
575};
576static char *texts_autosync_raydat[] = {
577 "Word Clock",
578 "ADAT 1", "ADAT 2", "ADAT 3", "ADAT 4",
579 "AES", "SPDIF", "Sync In"
580};
581static char *texts_autosync_aio_tco[] = {
582 "Word Clock",
583 "ADAT", "AES", "SPDIF", "TCO", "Sync In"
584};
585static char *texts_autosync_aio[] = { "Word Clock",
586 "ADAT", "AES", "SPDIF", "Sync In" };
587
588static char *texts_freq[] = {
589 "No Lock",
590 "32 kHz",
591 "44.1 kHz",
592 "48 kHz",
593 "64 kHz",
594 "88.2 kHz",
595 "96 kHz",
596 "128 kHz",
597 "176.4 kHz",
598 "192 kHz"
599};
600
0dca1793
AK
601static char *texts_ports_madi[] = {
602 "MADI.1", "MADI.2", "MADI.3", "MADI.4", "MADI.5", "MADI.6",
603 "MADI.7", "MADI.8", "MADI.9", "MADI.10", "MADI.11", "MADI.12",
604 "MADI.13", "MADI.14", "MADI.15", "MADI.16", "MADI.17", "MADI.18",
605 "MADI.19", "MADI.20", "MADI.21", "MADI.22", "MADI.23", "MADI.24",
606 "MADI.25", "MADI.26", "MADI.27", "MADI.28", "MADI.29", "MADI.30",
607 "MADI.31", "MADI.32", "MADI.33", "MADI.34", "MADI.35", "MADI.36",
608 "MADI.37", "MADI.38", "MADI.39", "MADI.40", "MADI.41", "MADI.42",
609 "MADI.43", "MADI.44", "MADI.45", "MADI.46", "MADI.47", "MADI.48",
610 "MADI.49", "MADI.50", "MADI.51", "MADI.52", "MADI.53", "MADI.54",
611 "MADI.55", "MADI.56", "MADI.57", "MADI.58", "MADI.59", "MADI.60",
612 "MADI.61", "MADI.62", "MADI.63", "MADI.64",
613};
614
615
616static char *texts_ports_raydat_ss[] = {
617 "ADAT1.1", "ADAT1.2", "ADAT1.3", "ADAT1.4", "ADAT1.5", "ADAT1.6",
618 "ADAT1.7", "ADAT1.8", "ADAT2.1", "ADAT2.2", "ADAT2.3", "ADAT2.4",
619 "ADAT2.5", "ADAT2.6", "ADAT2.7", "ADAT2.8", "ADAT3.1", "ADAT3.2",
620 "ADAT3.3", "ADAT3.4", "ADAT3.5", "ADAT3.6", "ADAT3.7", "ADAT3.8",
621 "ADAT4.1", "ADAT4.2", "ADAT4.3", "ADAT4.4", "ADAT4.5", "ADAT4.6",
622 "ADAT4.7", "ADAT4.8",
623 "AES.L", "AES.R",
624 "SPDIF.L", "SPDIF.R"
625};
626
627static char *texts_ports_raydat_ds[] = {
628 "ADAT1.1", "ADAT1.2", "ADAT1.3", "ADAT1.4",
629 "ADAT2.1", "ADAT2.2", "ADAT2.3", "ADAT2.4",
630 "ADAT3.1", "ADAT3.2", "ADAT3.3", "ADAT3.4",
631 "ADAT4.1", "ADAT4.2", "ADAT4.3", "ADAT4.4",
632 "AES.L", "AES.R",
633 "SPDIF.L", "SPDIF.R"
634};
635
636static char *texts_ports_raydat_qs[] = {
637 "ADAT1.1", "ADAT1.2",
638 "ADAT2.1", "ADAT2.2",
639 "ADAT3.1", "ADAT3.2",
640 "ADAT4.1", "ADAT4.2",
641 "AES.L", "AES.R",
642 "SPDIF.L", "SPDIF.R"
643};
644
645
646static char *texts_ports_aio_in_ss[] = {
647 "Analogue.L", "Analogue.R",
648 "AES.L", "AES.R",
649 "SPDIF.L", "SPDIF.R",
650 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4", "ADAT.5", "ADAT.6",
651 "ADAT.7", "ADAT.8"
652};
653
654static char *texts_ports_aio_out_ss[] = {
655 "Analogue.L", "Analogue.R",
656 "AES.L", "AES.R",
657 "SPDIF.L", "SPDIF.R",
658 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4", "ADAT.5", "ADAT.6",
659 "ADAT.7", "ADAT.8",
660 "Phone.L", "Phone.R"
661};
662
663static char *texts_ports_aio_in_ds[] = {
664 "Analogue.L", "Analogue.R",
665 "AES.L", "AES.R",
666 "SPDIF.L", "SPDIF.R",
667 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4"
668};
669
670static char *texts_ports_aio_out_ds[] = {
671 "Analogue.L", "Analogue.R",
672 "AES.L", "AES.R",
673 "SPDIF.L", "SPDIF.R",
674 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4",
675 "Phone.L", "Phone.R"
676};
677
678static char *texts_ports_aio_in_qs[] = {
679 "Analogue.L", "Analogue.R",
680 "AES.L", "AES.R",
681 "SPDIF.L", "SPDIF.R",
682 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4"
683};
684
685static char *texts_ports_aio_out_qs[] = {
686 "Analogue.L", "Analogue.R",
687 "AES.L", "AES.R",
688 "SPDIF.L", "SPDIF.R",
689 "ADAT.1", "ADAT.2", "ADAT.3", "ADAT.4",
690 "Phone.L", "Phone.R"
691};
692
432d2500
AK
693static char *texts_ports_aes32[] = {
694 "AES.1", "AES.2", "AES.3", "AES.4", "AES.5", "AES.6", "AES.7",
695 "AES.8", "AES.9.", "AES.10", "AES.11", "AES.12", "AES.13", "AES.14",
696 "AES.15", "AES.16"
697};
698
55a57606
AK
699/* These tables map the ALSA channels 1..N to the channels that we
700 need to use in order to find the relevant channel buffer. RME
701 refers to this kind of mapping as between "the ADAT channel and
702 the DMA channel." We index it using the logical audio channel,
703 and the value is the DMA channel (i.e. channel buffer number)
704 where the data for that channel can be read/written from/to.
705*/
706
707static char channel_map_unity_ss[HDSPM_MAX_CHANNELS] = {
708 0, 1, 2, 3, 4, 5, 6, 7,
709 8, 9, 10, 11, 12, 13, 14, 15,
710 16, 17, 18, 19, 20, 21, 22, 23,
711 24, 25, 26, 27, 28, 29, 30, 31,
712 32, 33, 34, 35, 36, 37, 38, 39,
713 40, 41, 42, 43, 44, 45, 46, 47,
714 48, 49, 50, 51, 52, 53, 54, 55,
715 56, 57, 58, 59, 60, 61, 62, 63
716};
717
55a57606
AK
718static char channel_map_raydat_ss[HDSPM_MAX_CHANNELS] = {
719 4, 5, 6, 7, 8, 9, 10, 11, /* ADAT 1 */
720 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT 2 */
721 20, 21, 22, 23, 24, 25, 26, 27, /* ADAT 3 */
722 28, 29, 30, 31, 32, 33, 34, 35, /* ADAT 4 */
723 0, 1, /* AES */
724 2, 3, /* SPDIF */
725 -1, -1, -1, -1,
726 -1, -1, -1, -1, -1, -1, -1, -1,
727 -1, -1, -1, -1, -1, -1, -1, -1,
728 -1, -1, -1, -1, -1, -1, -1, -1,
729};
730
731static char channel_map_raydat_ds[HDSPM_MAX_CHANNELS] = {
732 4, 5, 6, 7, /* ADAT 1 */
733 8, 9, 10, 11, /* ADAT 2 */
734 12, 13, 14, 15, /* ADAT 3 */
735 16, 17, 18, 19, /* ADAT 4 */
736 0, 1, /* AES */
737 2, 3, /* SPDIF */
738 -1, -1, -1, -1,
739 -1, -1, -1, -1, -1, -1, -1, -1,
740 -1, -1, -1, -1, -1, -1, -1, -1,
741 -1, -1, -1, -1, -1, -1, -1, -1,
742 -1, -1, -1, -1, -1, -1, -1, -1,
743 -1, -1, -1, -1, -1, -1, -1, -1,
744};
745
746static char channel_map_raydat_qs[HDSPM_MAX_CHANNELS] = {
747 4, 5, /* ADAT 1 */
748 6, 7, /* ADAT 2 */
749 8, 9, /* ADAT 3 */
750 10, 11, /* ADAT 4 */
751 0, 1, /* AES */
752 2, 3, /* SPDIF */
753 -1, -1, -1, -1,
754 -1, -1, -1, -1, -1, -1, -1, -1,
755 -1, -1, -1, -1, -1, -1, -1, -1,
756 -1, -1, -1, -1, -1, -1, -1, -1,
757 -1, -1, -1, -1, -1, -1, -1, -1,
758 -1, -1, -1, -1, -1, -1, -1, -1,
759 -1, -1, -1, -1, -1, -1, -1, -1,
760};
761
762static char channel_map_aio_in_ss[HDSPM_MAX_CHANNELS] = {
763 0, 1, /* line in */
764 8, 9, /* aes in, */
765 10, 11, /* spdif in */
766 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT in */
767 -1, -1,
768 -1, -1, -1, -1, -1, -1, -1, -1,
769 -1, -1, -1, -1, -1, -1, -1, -1,
770 -1, -1, -1, -1, -1, -1, -1, -1,
771 -1, -1, -1, -1, -1, -1, -1, -1,
772 -1, -1, -1, -1, -1, -1, -1, -1,
773 -1, -1, -1, -1, -1, -1, -1, -1,
774};
775
776static char channel_map_aio_out_ss[HDSPM_MAX_CHANNELS] = {
777 0, 1, /* line out */
778 8, 9, /* aes out */
779 10, 11, /* spdif out */
780 12, 13, 14, 15, 16, 17, 18, 19, /* ADAT out */
781 6, 7, /* phone out */
782 -1, -1, -1, -1, -1, -1, -1, -1,
783 -1, -1, -1, -1, -1, -1, -1, -1,
784 -1, -1, -1, -1, -1, -1, -1, -1,
785 -1, -1, -1, -1, -1, -1, -1, -1,
786 -1, -1, -1, -1, -1, -1, -1, -1,
787 -1, -1, -1, -1, -1, -1, -1, -1,
788};
789
790static char channel_map_aio_in_ds[HDSPM_MAX_CHANNELS] = {
791 0, 1, /* line in */
792 8, 9, /* aes in */
793 10, 11, /* spdif in */
794 12, 14, 16, 18, /* adat in */
795 -1, -1, -1, -1, -1, -1,
796 -1, -1, -1, -1, -1, -1, -1, -1,
797 -1, -1, -1, -1, -1, -1, -1, -1,
798 -1, -1, -1, -1, -1, -1, -1, -1,
799 -1, -1, -1, -1, -1, -1, -1, -1,
800 -1, -1, -1, -1, -1, -1, -1, -1,
801 -1, -1, -1, -1, -1, -1, -1, -1
802};
803
804static char channel_map_aio_out_ds[HDSPM_MAX_CHANNELS] = {
805 0, 1, /* line out */
806 8, 9, /* aes out */
807 10, 11, /* spdif out */
808 12, 14, 16, 18, /* adat out */
809 6, 7, /* phone out */
810 -1, -1, -1, -1,
811 -1, -1, -1, -1, -1, -1, -1, -1,
812 -1, -1, -1, -1, -1, -1, -1, -1,
813 -1, -1, -1, -1, -1, -1, -1, -1,
814 -1, -1, -1, -1, -1, -1, -1, -1,
815 -1, -1, -1, -1, -1, -1, -1, -1,
816 -1, -1, -1, -1, -1, -1, -1, -1
817};
818
819static char channel_map_aio_in_qs[HDSPM_MAX_CHANNELS] = {
820 0, 1, /* line in */
821 8, 9, /* aes in */
822 10, 11, /* spdif in */
823 12, 16, /* adat in */
824 -1, -1, -1, -1, -1, -1, -1, -1,
825 -1, -1, -1, -1, -1, -1, -1, -1,
826 -1, -1, -1, -1, -1, -1, -1, -1,
827 -1, -1, -1, -1, -1, -1, -1, -1,
828 -1, -1, -1, -1, -1, -1, -1, -1,
829 -1, -1, -1, -1, -1, -1, -1, -1,
830 -1, -1, -1, -1, -1, -1, -1, -1
831};
832
833static char channel_map_aio_out_qs[HDSPM_MAX_CHANNELS] = {
834 0, 1, /* line out */
835 8, 9, /* aes out */
836 10, 11, /* spdif out */
837 12, 16, /* adat out */
838 6, 7, /* phone out */
839 -1, -1, -1, -1, -1, -1,
840 -1, -1, -1, -1, -1, -1, -1, -1,
841 -1, -1, -1, -1, -1, -1, -1, -1,
842 -1, -1, -1, -1, -1, -1, -1, -1,
843 -1, -1, -1, -1, -1, -1, -1, -1,
844 -1, -1, -1, -1, -1, -1, -1, -1,
845 -1, -1, -1, -1, -1, -1, -1, -1
846};
847
432d2500
AK
848static char channel_map_aes32[HDSPM_MAX_CHANNELS] = {
849 0, 1, 2, 3, 4, 5, 6, 7,
850 8, 9, 10, 11, 12, 13, 14, 15,
851 -1, -1, -1, -1, -1, -1, -1, -1,
852 -1, -1, -1, -1, -1, -1, -1, -1,
853 -1, -1, -1, -1, -1, -1, -1, -1,
854 -1, -1, -1, -1, -1, -1, -1, -1,
855 -1, -1, -1, -1, -1, -1, -1, -1,
856 -1, -1, -1, -1, -1, -1, -1, -1
857};
858
98274f07
TI
859struct hdspm_midi {
860 struct hdspm *hdspm;
763f356c 861 int id;
98274f07
TI
862 struct snd_rawmidi *rmidi;
863 struct snd_rawmidi_substream *input;
864 struct snd_rawmidi_substream *output;
763f356c
TI
865 char istimer; /* timer in use */
866 struct timer_list timer;
867 spinlock_t lock;
868 int pending;
0dca1793
AK
869 int dataIn;
870 int statusIn;
871 int dataOut;
872 int statusOut;
873 int ie;
874 int irq;
875};
876
877struct hdspm_tco {
878 int input;
879 int framerate;
880 int wordclock;
881 int samplerate;
882 int pull;
883 int term; /* 0 = off, 1 = on */
763f356c
TI
884};
885
98274f07 886struct hdspm {
763f356c 887 spinlock_t lock;
ef5fa1a4
TI
888 /* only one playback and/or capture stream */
889 struct snd_pcm_substream *capture_substream;
890 struct snd_pcm_substream *playback_substream;
763f356c
TI
891
892 char *card_name; /* for procinfo */
3cee5a60
RB
893 unsigned short firmware_rev; /* dont know if relevant (yes if AES32)*/
894
0dca1793 895 uint8_t io_type;
763f356c 896
763f356c
TI
897 int monitor_outs; /* set up monitoring outs init flag */
898
899 u32 control_register; /* cached value */
900 u32 control2_register; /* cached value */
0dca1793 901 u32 settings_register;
763f356c 902
0dca1793 903 struct hdspm_midi midi[4];
763f356c
TI
904 struct tasklet_struct midi_tasklet;
905
906 size_t period_bytes;
0dca1793
AK
907 unsigned char ss_in_channels;
908 unsigned char ds_in_channels;
909 unsigned char qs_in_channels;
910 unsigned char ss_out_channels;
911 unsigned char ds_out_channels;
912 unsigned char qs_out_channels;
913
914 unsigned char max_channels_in;
915 unsigned char max_channels_out;
916
286bed0f
TI
917 signed char *channel_map_in;
918 signed char *channel_map_out;
0dca1793 919
286bed0f
TI
920 signed char *channel_map_in_ss, *channel_map_in_ds, *channel_map_in_qs;
921 signed char *channel_map_out_ss, *channel_map_out_ds, *channel_map_out_qs;
0dca1793
AK
922
923 char **port_names_in;
924 char **port_names_out;
925
926 char **port_names_in_ss, **port_names_in_ds, **port_names_in_qs;
927 char **port_names_out_ss, **port_names_out_ds, **port_names_out_qs;
763f356c
TI
928
929 unsigned char *playback_buffer; /* suitably aligned address */
930 unsigned char *capture_buffer; /* suitably aligned address */
931
932 pid_t capture_pid; /* process id which uses capture */
933 pid_t playback_pid; /* process id which uses capture */
934 int running; /* running status */
935
936 int last_external_sample_rate; /* samplerate mystic ... */
937 int last_internal_sample_rate;
938 int system_sample_rate;
939
763f356c
TI
940 int dev; /* Hardware vars... */
941 int irq;
942 unsigned long port;
943 void __iomem *iobase;
944
945 int irq_count; /* for debug */
0dca1793 946 int midiPorts;
763f356c 947
98274f07
TI
948 struct snd_card *card; /* one card */
949 struct snd_pcm *pcm; /* has one pcm */
950 struct snd_hwdep *hwdep; /* and a hwdep for additional ioctl */
763f356c
TI
951 struct pci_dev *pci; /* and an pci info */
952
953 /* Mixer vars */
ef5fa1a4
TI
954 /* fast alsa mixer */
955 struct snd_kcontrol *playback_mixer_ctls[HDSPM_MAX_CHANNELS];
956 /* but input to much, so not used */
957 struct snd_kcontrol *input_mixer_ctls[HDSPM_MAX_CHANNELS];
25985edc 958 /* full mixer accessible over mixer ioctl or hwdep-device */
ef5fa1a4 959 struct hdspm_mixer *mixer;
763f356c 960
0dca1793 961 struct hdspm_tco *tco; /* NULL if no TCO detected */
763f356c 962
0dca1793
AK
963 char **texts_autosync;
964 int texts_autosync_items;
763f356c 965
0dca1793 966 cycles_t last_interrupt;
730a5865 967
7d53a631
AK
968 unsigned int serial;
969
730a5865 970 struct hdspm_peak_rms peak_rms;
763f356c
TI
971};
972
763f356c 973
cebe41d4 974static DEFINE_PCI_DEVICE_TABLE(snd_hdspm_ids) = {
763f356c
TI
975 {
976 .vendor = PCI_VENDOR_ID_XILINX,
977 .device = PCI_DEVICE_ID_XILINX_HAMMERFALL_DSP_MADI,
978 .subvendor = PCI_ANY_ID,
979 .subdevice = PCI_ANY_ID,
980 .class = 0,
981 .class_mask = 0,
982 .driver_data = 0},
983 {0,}
984};
985
986MODULE_DEVICE_TABLE(pci, snd_hdspm_ids);
987
988/* prototypes */
e23e7a14
BP
989static int snd_hdspm_create_alsa_devices(struct snd_card *card,
990 struct hdspm *hdspm);
991static int snd_hdspm_create_pcm(struct snd_card *card,
992 struct hdspm *hdspm);
98274f07 993
0dca1793 994static inline void snd_hdspm_initialize_midi_flush(struct hdspm *hdspm);
3f7bf918 995static inline int hdspm_get_pll_freq(struct hdspm *hdspm);
0dca1793
AK
996static int hdspm_update_simple_mixer_controls(struct hdspm *hdspm);
997static int hdspm_autosync_ref(struct hdspm *hdspm);
34be7ebb 998static int hdspm_set_toggle_setting(struct hdspm *hdspm, u32 regmask, int out);
0dca1793 999static int snd_hdspm_set_defaults(struct hdspm *hdspm);
21a164df 1000static int hdspm_system_clock_mode(struct hdspm *hdspm);
0dca1793 1001static void hdspm_set_sgbuf(struct hdspm *hdspm,
77a23f26 1002 struct snd_pcm_substream *substream,
763f356c
TI
1003 unsigned int reg, int channels);
1004
3cee5a60
RB
1005static inline int HDSPM_bit2freq(int n)
1006{
62cef821
DV
1007 static const int bit2freq_tab[] = {
1008 0, 32000, 44100, 48000, 64000, 88200,
3cee5a60
RB
1009 96000, 128000, 176400, 192000 };
1010 if (n < 1 || n > 9)
1011 return 0;
1012 return bit2freq_tab[n];
1013}
1014
b2ed6326
AK
1015static bool hdspm_is_raydat_or_aio(struct hdspm *hdspm)
1016{
1017 return ((AIO == hdspm->io_type) || (RayDAT == hdspm->io_type));
1018}
1019
1020
0dca1793 1021/* Write/read to/from HDSPM with Adresses in Bytes
763f356c
TI
1022 not words but only 32Bit writes are allowed */
1023
98274f07 1024static inline void hdspm_write(struct hdspm * hdspm, unsigned int reg,
763f356c
TI
1025 unsigned int val)
1026{
1027 writel(val, hdspm->iobase + reg);
1028}
1029
98274f07 1030static inline unsigned int hdspm_read(struct hdspm * hdspm, unsigned int reg)
763f356c
TI
1031{
1032 return readl(hdspm->iobase + reg);
1033}
1034
0dca1793
AK
1035/* for each output channel (chan) I have an Input (in) and Playback (pb) Fader
1036 mixer is write only on hardware so we have to cache him for read
763f356c
TI
1037 each fader is a u32, but uses only the first 16 bit */
1038
98274f07 1039static inline int hdspm_read_in_gain(struct hdspm * hdspm, unsigned int chan,
763f356c
TI
1040 unsigned int in)
1041{
5bab2482 1042 if (chan >= HDSPM_MIXER_CHANNELS || in >= HDSPM_MIXER_CHANNELS)
763f356c
TI
1043 return 0;
1044
1045 return hdspm->mixer->ch[chan].in[in];
1046}
1047
98274f07 1048static inline int hdspm_read_pb_gain(struct hdspm * hdspm, unsigned int chan,
763f356c
TI
1049 unsigned int pb)
1050{
5bab2482 1051 if (chan >= HDSPM_MIXER_CHANNELS || pb >= HDSPM_MIXER_CHANNELS)
763f356c
TI
1052 return 0;
1053 return hdspm->mixer->ch[chan].pb[pb];
1054}
1055
62cef821 1056static int hdspm_write_in_gain(struct hdspm *hdspm, unsigned int chan,
763f356c
TI
1057 unsigned int in, unsigned short data)
1058{
1059 if (chan >= HDSPM_MIXER_CHANNELS || in >= HDSPM_MIXER_CHANNELS)
1060 return -1;
1061
1062 hdspm_write(hdspm,
1063 HDSPM_MADI_mixerBase +
1064 ((in + 128 * chan) * sizeof(u32)),
1065 (hdspm->mixer->ch[chan].in[in] = data & 0xFFFF));
1066 return 0;
1067}
1068
62cef821 1069static int hdspm_write_pb_gain(struct hdspm *hdspm, unsigned int chan,
763f356c
TI
1070 unsigned int pb, unsigned short data)
1071{
1072 if (chan >= HDSPM_MIXER_CHANNELS || pb >= HDSPM_MIXER_CHANNELS)
1073 return -1;
1074
1075 hdspm_write(hdspm,
1076 HDSPM_MADI_mixerBase +
1077 ((64 + pb + 128 * chan) * sizeof(u32)),
1078 (hdspm->mixer->ch[chan].pb[pb] = data & 0xFFFF));
1079 return 0;
1080}
1081
1082
1083/* enable DMA for specific channels, now available for DSP-MADI */
98274f07 1084static inline void snd_hdspm_enable_in(struct hdspm * hdspm, int i, int v)
763f356c
TI
1085{
1086 hdspm_write(hdspm, HDSPM_inputEnableBase + (4 * i), v);
1087}
1088
98274f07 1089static inline void snd_hdspm_enable_out(struct hdspm * hdspm, int i, int v)
763f356c
TI
1090{
1091 hdspm_write(hdspm, HDSPM_outputEnableBase + (4 * i), v);
1092}
1093
1094/* check if same process is writing and reading */
62cef821 1095static int snd_hdspm_use_is_exclusive(struct hdspm *hdspm)
763f356c
TI
1096{
1097 unsigned long flags;
1098 int ret = 1;
1099
1100 spin_lock_irqsave(&hdspm->lock, flags);
1101 if ((hdspm->playback_pid != hdspm->capture_pid) &&
1102 (hdspm->playback_pid >= 0) && (hdspm->capture_pid >= 0)) {
1103 ret = 0;
1104 }
1105 spin_unlock_irqrestore(&hdspm->lock, flags);
1106 return ret;
1107}
1108
fcdc4ba1
AK
1109/* round arbitary sample rates to commonly known rates */
1110static int hdspm_round_frequency(int rate)
1111{
1112 if (rate < 38050)
1113 return 32000;
1114 if (rate < 46008)
1115 return 44100;
1116 else
1117 return 48000;
1118}
1119
a8a729fa
AK
1120/* QS and DS rates normally can not be detected
1121 * automatically by the card. Only exception is MADI
1122 * in 96k frame mode.
1123 *
1124 * So if we read SS values (32 .. 48k), check for
1125 * user-provided DS/QS bits in the control register
1126 * and multiply the base frequency accordingly.
1127 */
1128static int hdspm_rate_multiplier(struct hdspm *hdspm, int rate)
1129{
1130 if (rate <= 48000) {
1131 if (hdspm->control_register & HDSPM_QuadSpeed)
1132 return rate * 4;
1133 else if (hdspm->control_register &
1134 HDSPM_DoubleSpeed)
1135 return rate * 2;
1136 };
1137 return rate;
1138}
1139
fcdc4ba1
AK
1140static int hdspm_tco_sync_check(struct hdspm *hdspm);
1141static int hdspm_sync_in_sync_check(struct hdspm *hdspm);
1142
763f356c 1143/* check for external sample rate */
62cef821 1144static int hdspm_external_sample_rate(struct hdspm *hdspm)
763f356c 1145{
0dca1793
AK
1146 unsigned int status, status2, timecode;
1147 int syncref, rate = 0, rate_bits;
3cee5a60 1148
0dca1793
AK
1149 switch (hdspm->io_type) {
1150 case AES32:
1151 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
1152 status = hdspm_read(hdspm, HDSPM_statusRegister);
7c4a95b5 1153 timecode = hdspm_read(hdspm, HDSPM_timecodeRegister);
0dca1793
AK
1154
1155 syncref = hdspm_autosync_ref(hdspm);
3cee5a60
RB
1156
1157 if (syncref == HDSPM_AES32_AUTOSYNC_FROM_WORD &&
1158 status & HDSPM_AES32_wcLock)
0dca1793
AK
1159 return HDSPM_bit2freq((status >> HDSPM_AES32_wcFreq_bit) & 0xF);
1160
3cee5a60 1161 if (syncref >= HDSPM_AES32_AUTOSYNC_FROM_AES1 &&
0dca1793
AK
1162 syncref <= HDSPM_AES32_AUTOSYNC_FROM_AES8 &&
1163 status2 & (HDSPM_LockAES >>
1164 (syncref - HDSPM_AES32_AUTOSYNC_FROM_AES1)))
1165 return HDSPM_bit2freq((timecode >> (4*(syncref-HDSPM_AES32_AUTOSYNC_FROM_AES1))) & 0xF);
3cee5a60 1166 return 0;
0dca1793
AK
1167 break;
1168
1169 case MADIface:
1170 status = hdspm_read(hdspm, HDSPM_statusRegister);
1171
1172 if (!(status & HDSPM_madiLock)) {
1173 rate = 0; /* no lock */
1174 } else {
1175 switch (status & (HDSPM_status1_freqMask)) {
1176 case HDSPM_status1_F_0*1:
1177 rate = 32000; break;
1178 case HDSPM_status1_F_0*2:
1179 rate = 44100; break;
1180 case HDSPM_status1_F_0*3:
1181 rate = 48000; break;
1182 case HDSPM_status1_F_0*4:
1183 rate = 64000; break;
1184 case HDSPM_status1_F_0*5:
1185 rate = 88200; break;
1186 case HDSPM_status1_F_0*6:
1187 rate = 96000; break;
1188 case HDSPM_status1_F_0*7:
1189 rate = 128000; break;
1190 case HDSPM_status1_F_0*8:
1191 rate = 176400; break;
1192 case HDSPM_status1_F_0*9:
1193 rate = 192000; break;
1194 default:
1195 rate = 0; break;
1196 }
1197 }
1198
1199 break;
1200
1201 case MADI:
1202 case AIO:
1203 case RayDAT:
1204 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
1205 status = hdspm_read(hdspm, HDSPM_statusRegister);
1206 rate = 0;
763f356c 1207
3cee5a60
RB
1208 /* if wordclock has synced freq and wordclock is valid */
1209 if ((status2 & HDSPM_wcLock) != 0 &&
fedf1535 1210 (status2 & HDSPM_SelSyncRef0) == 0) {
763f356c 1211
3cee5a60 1212 rate_bits = status2 & HDSPM_wcFreqMask;
763f356c 1213
0dca1793 1214
3cee5a60
RB
1215 switch (rate_bits) {
1216 case HDSPM_wcFreq32:
1217 rate = 32000;
1218 break;
1219 case HDSPM_wcFreq44_1:
1220 rate = 44100;
1221 break;
1222 case HDSPM_wcFreq48:
1223 rate = 48000;
1224 break;
1225 case HDSPM_wcFreq64:
1226 rate = 64000;
1227 break;
1228 case HDSPM_wcFreq88_2:
1229 rate = 88200;
1230 break;
1231 case HDSPM_wcFreq96:
1232 rate = 96000;
1233 break;
a8cd7148
AK
1234 case HDSPM_wcFreq128:
1235 rate = 128000;
1236 break;
1237 case HDSPM_wcFreq176_4:
1238 rate = 176400;
1239 break;
1240 case HDSPM_wcFreq192:
1241 rate = 192000;
1242 break;
3cee5a60
RB
1243 default:
1244 rate = 0;
1245 break;
1246 }
763f356c 1247 }
763f356c 1248
ef5fa1a4
TI
1249 /* if rate detected and Syncref is Word than have it,
1250 * word has priority to MADI
1251 */
3cee5a60 1252 if (rate != 0 &&
0dca1793 1253 (status2 & HDSPM_SelSyncRefMask) == HDSPM_SelSyncRef_WORD)
7b559397 1254 return hdspm_rate_multiplier(hdspm, rate);
763f356c 1255
0dca1793 1256 /* maybe a madi input (which is taken if sel sync is madi) */
3cee5a60
RB
1257 if (status & HDSPM_madiLock) {
1258 rate_bits = status & HDSPM_madiFreqMask;
763f356c 1259
3cee5a60
RB
1260 switch (rate_bits) {
1261 case HDSPM_madiFreq32:
1262 rate = 32000;
1263 break;
1264 case HDSPM_madiFreq44_1:
1265 rate = 44100;
1266 break;
1267 case HDSPM_madiFreq48:
1268 rate = 48000;
1269 break;
1270 case HDSPM_madiFreq64:
1271 rate = 64000;
1272 break;
1273 case HDSPM_madiFreq88_2:
1274 rate = 88200;
1275 break;
1276 case HDSPM_madiFreq96:
1277 rate = 96000;
1278 break;
1279 case HDSPM_madiFreq128:
1280 rate = 128000;
1281 break;
1282 case HDSPM_madiFreq176_4:
1283 rate = 176400;
1284 break;
1285 case HDSPM_madiFreq192:
1286 rate = 192000;
1287 break;
1288 default:
1289 rate = 0;
1290 break;
1291 }
d12c51d8 1292
fcdc4ba1
AK
1293 } /* endif HDSPM_madiLock */
1294
1295 /* check sample rate from TCO or SYNC_IN */
1296 {
1297 bool is_valid_input = 0;
1298 bool has_sync = 0;
1299
1300 syncref = hdspm_autosync_ref(hdspm);
1301 if (HDSPM_AUTOSYNC_FROM_TCO == syncref) {
1302 is_valid_input = 1;
1303 has_sync = (HDSPM_SYNC_CHECK_SYNC ==
1304 hdspm_tco_sync_check(hdspm));
1305 } else if (HDSPM_AUTOSYNC_FROM_SYNC_IN == syncref) {
1306 is_valid_input = 1;
1307 has_sync = (HDSPM_SYNC_CHECK_SYNC ==
1308 hdspm_sync_in_sync_check(hdspm));
d12c51d8 1309 }
fcdc4ba1
AK
1310
1311 if (is_valid_input && has_sync) {
1312 rate = hdspm_round_frequency(
1313 hdspm_get_pll_freq(hdspm));
1314 }
1315 }
1316
a8a729fa
AK
1317 rate = hdspm_rate_multiplier(hdspm, rate);
1318
0dca1793 1319 break;
763f356c 1320 }
0dca1793
AK
1321
1322 return rate;
763f356c
TI
1323}
1324
7cb155ff
AK
1325/* return latency in samples per period */
1326static int hdspm_get_latency(struct hdspm *hdspm)
1327{
1328 int n;
1329
1330 n = hdspm_decode_latency(hdspm->control_register);
1331
1332 /* Special case for new RME cards with 32 samples period size.
1333 * The three latency bits in the control register
1334 * (HDSP_LatencyMask) encode latency values of 64 samples as
1335 * 0, 128 samples as 1 ... 4096 samples as 6. For old cards, 7
1336 * denotes 8192 samples, but on new cards like RayDAT or AIO,
1337 * it corresponds to 32 samples.
1338 */
1339 if ((7 == n) && (RayDAT == hdspm->io_type || AIO == hdspm->io_type))
1340 n = -1;
1341
1342 return 1 << (n + 6);
1343}
1344
763f356c 1345/* Latency function */
0dca1793 1346static inline void hdspm_compute_period_size(struct hdspm *hdspm)
763f356c 1347{
7cb155ff 1348 hdspm->period_bytes = 4 * hdspm_get_latency(hdspm);
763f356c
TI
1349}
1350
0dca1793
AK
1351
1352static snd_pcm_uframes_t hdspm_hw_pointer(struct hdspm *hdspm)
763f356c
TI
1353{
1354 int position;
1355
1356 position = hdspm_read(hdspm, HDSPM_statusRegister);
483cee77
AK
1357
1358 switch (hdspm->io_type) {
1359 case RayDAT:
1360 case AIO:
1361 position &= HDSPM_BufferPositionMask;
1362 position /= 4; /* Bytes per sample */
1363 break;
1364 default:
1365 position = (position & HDSPM_BufferID) ?
1366 (hdspm->period_bytes / 4) : 0;
1367 }
763f356c
TI
1368
1369 return position;
1370}
1371
1372
98274f07 1373static inline void hdspm_start_audio(struct hdspm * s)
763f356c
TI
1374{
1375 s->control_register |= (HDSPM_AudioInterruptEnable | HDSPM_Start);
1376 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1377}
1378
98274f07 1379static inline void hdspm_stop_audio(struct hdspm * s)
763f356c
TI
1380{
1381 s->control_register &= ~(HDSPM_Start | HDSPM_AudioInterruptEnable);
1382 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1383}
1384
1385/* should I silence all or only opened ones ? doit all for first even is 4MB*/
62cef821 1386static void hdspm_silence_playback(struct hdspm *hdspm)
763f356c
TI
1387{
1388 int i;
1389 int n = hdspm->period_bytes;
1390 void *buf = hdspm->playback_buffer;
1391
3cee5a60
RB
1392 if (buf == NULL)
1393 return;
763f356c
TI
1394
1395 for (i = 0; i < HDSPM_MAX_CHANNELS; i++) {
1396 memset(buf, 0, n);
1397 buf += HDSPM_CHANNEL_BUFFER_BYTES;
1398 }
1399}
1400
0dca1793 1401static int hdspm_set_interrupt_interval(struct hdspm *s, unsigned int frames)
763f356c
TI
1402{
1403 int n;
1404
1405 spin_lock_irq(&s->lock);
1406
2e610270
AK
1407 if (32 == frames) {
1408 /* Special case for new RME cards like RayDAT/AIO which
1409 * support period sizes of 32 samples. Since latency is
1410 * encoded in the three bits of HDSP_LatencyMask, we can only
1411 * have values from 0 .. 7. While 0 still means 64 samples and
1412 * 6 represents 4096 samples on all cards, 7 represents 8192
1413 * on older cards and 32 samples on new cards.
1414 *
1415 * In other words, period size in samples is calculated by
1416 * 2^(n+6) with n ranging from 0 .. 7.
1417 */
1418 n = 7;
1419 } else {
1420 frames >>= 7;
1421 n = 0;
1422 while (frames) {
1423 n++;
1424 frames >>= 1;
1425 }
763f356c 1426 }
2e610270 1427
763f356c
TI
1428 s->control_register &= ~HDSPM_LatencyMask;
1429 s->control_register |= hdspm_encode_latency(n);
1430
1431 hdspm_write(s, HDSPM_controlRegister, s->control_register);
1432
1433 hdspm_compute_period_size(s);
1434
1435 spin_unlock_irq(&s->lock);
1436
1437 return 0;
1438}
1439
0dca1793
AK
1440static u64 hdspm_calc_dds_value(struct hdspm *hdspm, u64 period)
1441{
1442 u64 freq_const;
1443
1444 if (period == 0)
1445 return 0;
1446
1447 switch (hdspm->io_type) {
1448 case MADI:
1449 case AES32:
1450 freq_const = 110069313433624ULL;
1451 break;
1452 case RayDAT:
1453 case AIO:
1454 freq_const = 104857600000000ULL;
1455 break;
1456 case MADIface:
1457 freq_const = 131072000000000ULL;
3d56c8e6
TI
1458 break;
1459 default:
1460 snd_BUG();
1461 return 0;
0dca1793
AK
1462 }
1463
1464 return div_u64(freq_const, period);
1465}
1466
1467
ffb2c3c0
RB
1468static void hdspm_set_dds_value(struct hdspm *hdspm, int rate)
1469{
1470 u64 n;
0dca1793 1471
ffb2c3c0
RB
1472 if (rate >= 112000)
1473 rate /= 4;
1474 else if (rate >= 56000)
1475 rate /= 2;
1476
0dca1793
AK
1477 switch (hdspm->io_type) {
1478 case MADIface:
3d56c8e6
TI
1479 n = 131072000000000ULL; /* 125 MHz */
1480 break;
0dca1793
AK
1481 case MADI:
1482 case AES32:
3d56c8e6
TI
1483 n = 110069313433624ULL; /* 105 MHz */
1484 break;
0dca1793
AK
1485 case RayDAT:
1486 case AIO:
3d56c8e6
TI
1487 n = 104857600000000ULL; /* 100 MHz */
1488 break;
1489 default:
1490 snd_BUG();
1491 return;
0dca1793
AK
1492 }
1493
3f7440a6 1494 n = div_u64(n, rate);
ffb2c3c0 1495 /* n should be less than 2^32 for being written to FREQ register */
da3cec35 1496 snd_BUG_ON(n >> 32);
ffb2c3c0
RB
1497 hdspm_write(hdspm, HDSPM_freqReg, (u32)n);
1498}
763f356c
TI
1499
1500/* dummy set rate lets see what happens */
98274f07 1501static int hdspm_set_rate(struct hdspm * hdspm, int rate, int called_internally)
763f356c 1502{
763f356c
TI
1503 int current_rate;
1504 int rate_bits;
1505 int not_set = 0;
6534599d 1506 int current_speed, target_speed;
763f356c
TI
1507
1508 /* ASSUMPTION: hdspm->lock is either set, or there is no need for
1509 it (e.g. during module initialization).
1510 */
1511
1512 if (!(hdspm->control_register & HDSPM_ClockModeMaster)) {
1513
0dca1793 1514 /* SLAVE --- */
763f356c
TI
1515 if (called_internally) {
1516
0dca1793
AK
1517 /* request from ctl or card initialization
1518 just make a warning an remember setting
1519 for future master mode switching */
1520
ef5fa1a4
TI
1521 snd_printk(KERN_WARNING "HDSPM: "
1522 "Warning: device is not running "
1523 "as a clock master.\n");
763f356c
TI
1524 not_set = 1;
1525 } else {
1526
1527 /* hw_param request while in AutoSync mode */
1528 int external_freq =
1529 hdspm_external_sample_rate(hdspm);
1530
ef5fa1a4
TI
1531 if (hdspm_autosync_ref(hdspm) ==
1532 HDSPM_AUTOSYNC_FROM_NONE) {
763f356c 1533
ef5fa1a4
TI
1534 snd_printk(KERN_WARNING "HDSPM: "
1535 "Detected no Externel Sync \n");
763f356c
TI
1536 not_set = 1;
1537
1538 } else if (rate != external_freq) {
1539
ef5fa1a4
TI
1540 snd_printk(KERN_WARNING "HDSPM: "
1541 "Warning: No AutoSync source for "
1542 "requested rate\n");
763f356c
TI
1543 not_set = 1;
1544 }
1545 }
1546 }
1547
1548 current_rate = hdspm->system_sample_rate;
1549
1550 /* Changing between Singe, Double and Quad speed is not
1551 allowed if any substreams are open. This is because such a change
1552 causes a shift in the location of the DMA buffers and a reduction
1553 in the number of available buffers.
1554
1555 Note that a similar but essentially insoluble problem exists for
1556 externally-driven rate changes. All we can do is to flag rate
0dca1793 1557 changes in the read/write routines.
763f356c
TI
1558 */
1559
6534599d
RB
1560 if (current_rate <= 48000)
1561 current_speed = HDSPM_SPEED_SINGLE;
1562 else if (current_rate <= 96000)
1563 current_speed = HDSPM_SPEED_DOUBLE;
1564 else
1565 current_speed = HDSPM_SPEED_QUAD;
1566
1567 if (rate <= 48000)
1568 target_speed = HDSPM_SPEED_SINGLE;
1569 else if (rate <= 96000)
1570 target_speed = HDSPM_SPEED_DOUBLE;
1571 else
1572 target_speed = HDSPM_SPEED_QUAD;
3cee5a60 1573
763f356c
TI
1574 switch (rate) {
1575 case 32000:
763f356c
TI
1576 rate_bits = HDSPM_Frequency32KHz;
1577 break;
1578 case 44100:
763f356c
TI
1579 rate_bits = HDSPM_Frequency44_1KHz;
1580 break;
1581 case 48000:
763f356c
TI
1582 rate_bits = HDSPM_Frequency48KHz;
1583 break;
1584 case 64000:
763f356c
TI
1585 rate_bits = HDSPM_Frequency64KHz;
1586 break;
1587 case 88200:
763f356c
TI
1588 rate_bits = HDSPM_Frequency88_2KHz;
1589 break;
1590 case 96000:
763f356c
TI
1591 rate_bits = HDSPM_Frequency96KHz;
1592 break;
3cee5a60 1593 case 128000:
3cee5a60
RB
1594 rate_bits = HDSPM_Frequency128KHz;
1595 break;
1596 case 176400:
3cee5a60
RB
1597 rate_bits = HDSPM_Frequency176_4KHz;
1598 break;
1599 case 192000:
3cee5a60
RB
1600 rate_bits = HDSPM_Frequency192KHz;
1601 break;
763f356c
TI
1602 default:
1603 return -EINVAL;
1604 }
1605
6534599d 1606 if (current_speed != target_speed
763f356c
TI
1607 && (hdspm->capture_pid >= 0 || hdspm->playback_pid >= 0)) {
1608 snd_printk
ef5fa1a4 1609 (KERN_ERR "HDSPM: "
6534599d 1610 "cannot change from %s speed to %s speed mode "
ef5fa1a4 1611 "(capture PID = %d, playback PID = %d)\n",
6534599d
RB
1612 hdspm_speed_names[current_speed],
1613 hdspm_speed_names[target_speed],
763f356c
TI
1614 hdspm->capture_pid, hdspm->playback_pid);
1615 return -EBUSY;
1616 }
1617
1618 hdspm->control_register &= ~HDSPM_FrequencyMask;
1619 hdspm->control_register |= rate_bits;
1620 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
1621
ffb2c3c0
RB
1622 /* For AES32, need to set DDS value in FREQ register
1623 For MADI, also apparently */
1624 hdspm_set_dds_value(hdspm, rate);
0dca1793
AK
1625
1626 if (AES32 == hdspm->io_type && rate != current_rate)
ffb2c3c0 1627 hdspm_write(hdspm, HDSPM_eeprom_wr, 0);
763f356c
TI
1628
1629 hdspm->system_sample_rate = rate;
1630
0dca1793
AK
1631 if (rate <= 48000) {
1632 hdspm->channel_map_in = hdspm->channel_map_in_ss;
1633 hdspm->channel_map_out = hdspm->channel_map_out_ss;
1634 hdspm->max_channels_in = hdspm->ss_in_channels;
1635 hdspm->max_channels_out = hdspm->ss_out_channels;
1636 hdspm->port_names_in = hdspm->port_names_in_ss;
1637 hdspm->port_names_out = hdspm->port_names_out_ss;
1638 } else if (rate <= 96000) {
1639 hdspm->channel_map_in = hdspm->channel_map_in_ds;
1640 hdspm->channel_map_out = hdspm->channel_map_out_ds;
1641 hdspm->max_channels_in = hdspm->ds_in_channels;
1642 hdspm->max_channels_out = hdspm->ds_out_channels;
1643 hdspm->port_names_in = hdspm->port_names_in_ds;
1644 hdspm->port_names_out = hdspm->port_names_out_ds;
1645 } else {
1646 hdspm->channel_map_in = hdspm->channel_map_in_qs;
1647 hdspm->channel_map_out = hdspm->channel_map_out_qs;
1648 hdspm->max_channels_in = hdspm->qs_in_channels;
1649 hdspm->max_channels_out = hdspm->qs_out_channels;
1650 hdspm->port_names_in = hdspm->port_names_in_qs;
1651 hdspm->port_names_out = hdspm->port_names_out_qs;
1652 }
1653
763f356c
TI
1654 if (not_set != 0)
1655 return -1;
1656
1657 return 0;
1658}
1659
1660/* mainly for init to 0 on load */
98274f07 1661static void all_in_all_mixer(struct hdspm * hdspm, int sgain)
763f356c
TI
1662{
1663 int i, j;
ef5fa1a4
TI
1664 unsigned int gain;
1665
1666 if (sgain > UNITY_GAIN)
1667 gain = UNITY_GAIN;
1668 else if (sgain < 0)
1669 gain = 0;
1670 else
1671 gain = sgain;
763f356c
TI
1672
1673 for (i = 0; i < HDSPM_MIXER_CHANNELS; i++)
1674 for (j = 0; j < HDSPM_MIXER_CHANNELS; j++) {
1675 hdspm_write_in_gain(hdspm, i, j, gain);
1676 hdspm_write_pb_gain(hdspm, i, j, gain);
1677 }
1678}
1679
1680/*----------------------------------------------------------------------------
1681 MIDI
1682 ----------------------------------------------------------------------------*/
1683
ef5fa1a4
TI
1684static inline unsigned char snd_hdspm_midi_read_byte (struct hdspm *hdspm,
1685 int id)
763f356c
TI
1686{
1687 /* the hardware already does the relevant bit-mask with 0xff */
0dca1793 1688 return hdspm_read(hdspm, hdspm->midi[id].dataIn);
763f356c
TI
1689}
1690
ef5fa1a4
TI
1691static inline void snd_hdspm_midi_write_byte (struct hdspm *hdspm, int id,
1692 int val)
763f356c
TI
1693{
1694 /* the hardware already does the relevant bit-mask with 0xff */
0dca1793 1695 return hdspm_write(hdspm, hdspm->midi[id].dataOut, val);
763f356c
TI
1696}
1697
98274f07 1698static inline int snd_hdspm_midi_input_available (struct hdspm *hdspm, int id)
763f356c 1699{
0dca1793 1700 return hdspm_read(hdspm, hdspm->midi[id].statusIn) & 0xFF;
763f356c
TI
1701}
1702
98274f07 1703static inline int snd_hdspm_midi_output_possible (struct hdspm *hdspm, int id)
763f356c
TI
1704{
1705 int fifo_bytes_used;
1706
0dca1793 1707 fifo_bytes_used = hdspm_read(hdspm, hdspm->midi[id].statusOut) & 0xFF;
763f356c
TI
1708
1709 if (fifo_bytes_used < 128)
1710 return 128 - fifo_bytes_used;
1711 else
1712 return 0;
1713}
1714
62cef821 1715static void snd_hdspm_flush_midi_input(struct hdspm *hdspm, int id)
763f356c
TI
1716{
1717 while (snd_hdspm_midi_input_available (hdspm, id))
1718 snd_hdspm_midi_read_byte (hdspm, id);
1719}
1720
98274f07 1721static int snd_hdspm_midi_output_write (struct hdspm_midi *hmidi)
763f356c
TI
1722{
1723 unsigned long flags;
1724 int n_pending;
1725 int to_write;
1726 int i;
1727 unsigned char buf[128];
1728
1729 /* Output is not interrupt driven */
0dca1793 1730
763f356c 1731 spin_lock_irqsave (&hmidi->lock, flags);
ef5fa1a4
TI
1732 if (hmidi->output &&
1733 !snd_rawmidi_transmit_empty (hmidi->output)) {
1734 n_pending = snd_hdspm_midi_output_possible (hmidi->hdspm,
1735 hmidi->id);
1736 if (n_pending > 0) {
1737 if (n_pending > (int)sizeof (buf))
1738 n_pending = sizeof (buf);
0dca1793 1739
ef5fa1a4
TI
1740 to_write = snd_rawmidi_transmit (hmidi->output, buf,
1741 n_pending);
1742 if (to_write > 0) {
0dca1793 1743 for (i = 0; i < to_write; ++i)
ef5fa1a4
TI
1744 snd_hdspm_midi_write_byte (hmidi->hdspm,
1745 hmidi->id,
1746 buf[i]);
763f356c
TI
1747 }
1748 }
1749 }
1750 spin_unlock_irqrestore (&hmidi->lock, flags);
1751 return 0;
1752}
1753
98274f07 1754static int snd_hdspm_midi_input_read (struct hdspm_midi *hmidi)
763f356c 1755{
ef5fa1a4
TI
1756 unsigned char buf[128]; /* this buffer is designed to match the MIDI
1757 * input FIFO size
1758 */
763f356c
TI
1759 unsigned long flags;
1760 int n_pending;
1761 int i;
1762
1763 spin_lock_irqsave (&hmidi->lock, flags);
ef5fa1a4
TI
1764 n_pending = snd_hdspm_midi_input_available (hmidi->hdspm, hmidi->id);
1765 if (n_pending > 0) {
763f356c 1766 if (hmidi->input) {
ef5fa1a4 1767 if (n_pending > (int)sizeof (buf))
763f356c 1768 n_pending = sizeof (buf);
ef5fa1a4
TI
1769 for (i = 0; i < n_pending; ++i)
1770 buf[i] = snd_hdspm_midi_read_byte (hmidi->hdspm,
1771 hmidi->id);
1772 if (n_pending)
1773 snd_rawmidi_receive (hmidi->input, buf,
1774 n_pending);
763f356c
TI
1775 } else {
1776 /* flush the MIDI input FIFO */
ef5fa1a4
TI
1777 while (n_pending--)
1778 snd_hdspm_midi_read_byte (hmidi->hdspm,
1779 hmidi->id);
763f356c
TI
1780 }
1781 }
1782 hmidi->pending = 0;
c0da0014 1783 spin_unlock_irqrestore(&hmidi->lock, flags);
0dca1793 1784
c0da0014 1785 spin_lock_irqsave(&hmidi->hdspm->lock, flags);
0dca1793 1786 hmidi->hdspm->control_register |= hmidi->ie;
ef5fa1a4
TI
1787 hdspm_write(hmidi->hdspm, HDSPM_controlRegister,
1788 hmidi->hdspm->control_register);
c0da0014 1789 spin_unlock_irqrestore(&hmidi->hdspm->lock, flags);
0dca1793 1790
763f356c
TI
1791 return snd_hdspm_midi_output_write (hmidi);
1792}
1793
ef5fa1a4
TI
1794static void
1795snd_hdspm_midi_input_trigger(struct snd_rawmidi_substream *substream, int up)
763f356c 1796{
98274f07
TI
1797 struct hdspm *hdspm;
1798 struct hdspm_midi *hmidi;
763f356c 1799 unsigned long flags;
763f356c 1800
ef5fa1a4 1801 hmidi = substream->rmidi->private_data;
763f356c 1802 hdspm = hmidi->hdspm;
0dca1793 1803
763f356c
TI
1804 spin_lock_irqsave (&hdspm->lock, flags);
1805 if (up) {
0dca1793 1806 if (!(hdspm->control_register & hmidi->ie)) {
763f356c 1807 snd_hdspm_flush_midi_input (hdspm, hmidi->id);
0dca1793 1808 hdspm->control_register |= hmidi->ie;
763f356c
TI
1809 }
1810 } else {
0dca1793 1811 hdspm->control_register &= ~hmidi->ie;
763f356c
TI
1812 }
1813
1814 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
1815 spin_unlock_irqrestore (&hdspm->lock, flags);
1816}
1817
1818static void snd_hdspm_midi_output_timer(unsigned long data)
1819{
98274f07 1820 struct hdspm_midi *hmidi = (struct hdspm_midi *) data;
763f356c 1821 unsigned long flags;
0dca1793 1822
763f356c
TI
1823 snd_hdspm_midi_output_write(hmidi);
1824 spin_lock_irqsave (&hmidi->lock, flags);
1825
1826 /* this does not bump hmidi->istimer, because the
1827 kernel automatically removed the timer when it
1828 expired, and we are now adding it back, thus
0dca1793 1829 leaving istimer wherever it was set before.
763f356c
TI
1830 */
1831
1832 if (hmidi->istimer) {
1833 hmidi->timer.expires = 1 + jiffies;
1834 add_timer(&hmidi->timer);
1835 }
1836
1837 spin_unlock_irqrestore (&hmidi->lock, flags);
1838}
1839
ef5fa1a4
TI
1840static void
1841snd_hdspm_midi_output_trigger(struct snd_rawmidi_substream *substream, int up)
763f356c 1842{
98274f07 1843 struct hdspm_midi *hmidi;
763f356c
TI
1844 unsigned long flags;
1845
ef5fa1a4 1846 hmidi = substream->rmidi->private_data;
763f356c
TI
1847 spin_lock_irqsave (&hmidi->lock, flags);
1848 if (up) {
1849 if (!hmidi->istimer) {
1850 init_timer(&hmidi->timer);
1851 hmidi->timer.function = snd_hdspm_midi_output_timer;
1852 hmidi->timer.data = (unsigned long) hmidi;
1853 hmidi->timer.expires = 1 + jiffies;
1854 add_timer(&hmidi->timer);
1855 hmidi->istimer++;
1856 }
1857 } else {
ef5fa1a4 1858 if (hmidi->istimer && --hmidi->istimer <= 0)
763f356c 1859 del_timer (&hmidi->timer);
763f356c
TI
1860 }
1861 spin_unlock_irqrestore (&hmidi->lock, flags);
1862 if (up)
1863 snd_hdspm_midi_output_write(hmidi);
1864}
1865
98274f07 1866static int snd_hdspm_midi_input_open(struct snd_rawmidi_substream *substream)
763f356c 1867{
98274f07 1868 struct hdspm_midi *hmidi;
763f356c 1869
ef5fa1a4 1870 hmidi = substream->rmidi->private_data;
763f356c
TI
1871 spin_lock_irq (&hmidi->lock);
1872 snd_hdspm_flush_midi_input (hmidi->hdspm, hmidi->id);
1873 hmidi->input = substream;
1874 spin_unlock_irq (&hmidi->lock);
1875
1876 return 0;
1877}
1878
98274f07 1879static int snd_hdspm_midi_output_open(struct snd_rawmidi_substream *substream)
763f356c 1880{
98274f07 1881 struct hdspm_midi *hmidi;
763f356c 1882
ef5fa1a4 1883 hmidi = substream->rmidi->private_data;
763f356c
TI
1884 spin_lock_irq (&hmidi->lock);
1885 hmidi->output = substream;
1886 spin_unlock_irq (&hmidi->lock);
1887
1888 return 0;
1889}
1890
98274f07 1891static int snd_hdspm_midi_input_close(struct snd_rawmidi_substream *substream)
763f356c 1892{
98274f07 1893 struct hdspm_midi *hmidi;
763f356c
TI
1894
1895 snd_hdspm_midi_input_trigger (substream, 0);
1896
ef5fa1a4 1897 hmidi = substream->rmidi->private_data;
763f356c
TI
1898 spin_lock_irq (&hmidi->lock);
1899 hmidi->input = NULL;
1900 spin_unlock_irq (&hmidi->lock);
1901
1902 return 0;
1903}
1904
98274f07 1905static int snd_hdspm_midi_output_close(struct snd_rawmidi_substream *substream)
763f356c 1906{
98274f07 1907 struct hdspm_midi *hmidi;
763f356c
TI
1908
1909 snd_hdspm_midi_output_trigger (substream, 0);
1910
ef5fa1a4 1911 hmidi = substream->rmidi->private_data;
763f356c
TI
1912 spin_lock_irq (&hmidi->lock);
1913 hmidi->output = NULL;
1914 spin_unlock_irq (&hmidi->lock);
1915
1916 return 0;
1917}
1918
98274f07 1919static struct snd_rawmidi_ops snd_hdspm_midi_output =
763f356c
TI
1920{
1921 .open = snd_hdspm_midi_output_open,
1922 .close = snd_hdspm_midi_output_close,
1923 .trigger = snd_hdspm_midi_output_trigger,
1924};
1925
98274f07 1926static struct snd_rawmidi_ops snd_hdspm_midi_input =
763f356c
TI
1927{
1928 .open = snd_hdspm_midi_input_open,
1929 .close = snd_hdspm_midi_input_close,
1930 .trigger = snd_hdspm_midi_input_trigger,
1931};
1932
e23e7a14
BP
1933static int snd_hdspm_create_midi(struct snd_card *card,
1934 struct hdspm *hdspm, int id)
763f356c
TI
1935{
1936 int err;
1937 char buf[32];
1938
1939 hdspm->midi[id].id = id;
763f356c 1940 hdspm->midi[id].hdspm = hdspm;
763f356c
TI
1941 spin_lock_init (&hdspm->midi[id].lock);
1942
0dca1793
AK
1943 if (0 == id) {
1944 if (MADIface == hdspm->io_type) {
1945 /* MIDI-over-MADI on HDSPe MADIface */
1946 hdspm->midi[0].dataIn = HDSPM_midiDataIn2;
1947 hdspm->midi[0].statusIn = HDSPM_midiStatusIn2;
1948 hdspm->midi[0].dataOut = HDSPM_midiDataOut2;
1949 hdspm->midi[0].statusOut = HDSPM_midiStatusOut2;
1950 hdspm->midi[0].ie = HDSPM_Midi2InterruptEnable;
1951 hdspm->midi[0].irq = HDSPM_midi2IRQPending;
1952 } else {
1953 hdspm->midi[0].dataIn = HDSPM_midiDataIn0;
1954 hdspm->midi[0].statusIn = HDSPM_midiStatusIn0;
1955 hdspm->midi[0].dataOut = HDSPM_midiDataOut0;
1956 hdspm->midi[0].statusOut = HDSPM_midiStatusOut0;
1957 hdspm->midi[0].ie = HDSPM_Midi0InterruptEnable;
1958 hdspm->midi[0].irq = HDSPM_midi0IRQPending;
1959 }
1960 } else if (1 == id) {
1961 hdspm->midi[1].dataIn = HDSPM_midiDataIn1;
1962 hdspm->midi[1].statusIn = HDSPM_midiStatusIn1;
1963 hdspm->midi[1].dataOut = HDSPM_midiDataOut1;
1964 hdspm->midi[1].statusOut = HDSPM_midiStatusOut1;
1965 hdspm->midi[1].ie = HDSPM_Midi1InterruptEnable;
1966 hdspm->midi[1].irq = HDSPM_midi1IRQPending;
1967 } else if ((2 == id) && (MADI == hdspm->io_type)) {
1968 /* MIDI-over-MADI on HDSPe MADI */
1969 hdspm->midi[2].dataIn = HDSPM_midiDataIn2;
1970 hdspm->midi[2].statusIn = HDSPM_midiStatusIn2;
1971 hdspm->midi[2].dataOut = HDSPM_midiDataOut2;
1972 hdspm->midi[2].statusOut = HDSPM_midiStatusOut2;
1973 hdspm->midi[2].ie = HDSPM_Midi2InterruptEnable;
1974 hdspm->midi[2].irq = HDSPM_midi2IRQPending;
1975 } else if (2 == id) {
1976 /* TCO MTC, read only */
1977 hdspm->midi[2].dataIn = HDSPM_midiDataIn2;
1978 hdspm->midi[2].statusIn = HDSPM_midiStatusIn2;
1979 hdspm->midi[2].dataOut = -1;
1980 hdspm->midi[2].statusOut = -1;
1981 hdspm->midi[2].ie = HDSPM_Midi2InterruptEnable;
1982 hdspm->midi[2].irq = HDSPM_midi2IRQPendingAES;
1983 } else if (3 == id) {
1984 /* TCO MTC on HDSPe MADI */
1985 hdspm->midi[3].dataIn = HDSPM_midiDataIn3;
1986 hdspm->midi[3].statusIn = HDSPM_midiStatusIn3;
1987 hdspm->midi[3].dataOut = -1;
1988 hdspm->midi[3].statusOut = -1;
1989 hdspm->midi[3].ie = HDSPM_Midi3InterruptEnable;
1990 hdspm->midi[3].irq = HDSPM_midi3IRQPending;
1991 }
1992
1993 if ((id < 2) || ((2 == id) && ((MADI == hdspm->io_type) ||
1994 (MADIface == hdspm->io_type)))) {
1995 if ((id == 0) && (MADIface == hdspm->io_type)) {
1996 sprintf(buf, "%s MIDIoverMADI", card->shortname);
1997 } else if ((id == 2) && (MADI == hdspm->io_type)) {
1998 sprintf(buf, "%s MIDIoverMADI", card->shortname);
1999 } else {
2000 sprintf(buf, "%s MIDI %d", card->shortname, id+1);
2001 }
2002 err = snd_rawmidi_new(card, buf, id, 1, 1,
2003 &hdspm->midi[id].rmidi);
2004 if (err < 0)
2005 return err;
763f356c 2006
0dca1793
AK
2007 sprintf(hdspm->midi[id].rmidi->name, "%s MIDI %d",
2008 card->id, id+1);
2009 hdspm->midi[id].rmidi->private_data = &hdspm->midi[id];
2010
2011 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
2012 SNDRV_RAWMIDI_STREAM_OUTPUT,
2013 &snd_hdspm_midi_output);
2014 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
2015 SNDRV_RAWMIDI_STREAM_INPUT,
2016 &snd_hdspm_midi_input);
2017
2018 hdspm->midi[id].rmidi->info_flags |=
2019 SNDRV_RAWMIDI_INFO_OUTPUT |
2020 SNDRV_RAWMIDI_INFO_INPUT |
2021 SNDRV_RAWMIDI_INFO_DUPLEX;
2022 } else {
2023 /* TCO MTC, read only */
2024 sprintf(buf, "%s MTC %d", card->shortname, id+1);
2025 err = snd_rawmidi_new(card, buf, id, 1, 1,
2026 &hdspm->midi[id].rmidi);
2027 if (err < 0)
2028 return err;
2029
2030 sprintf(hdspm->midi[id].rmidi->name,
2031 "%s MTC %d", card->id, id+1);
2032 hdspm->midi[id].rmidi->private_data = &hdspm->midi[id];
763f356c 2033
0dca1793
AK
2034 snd_rawmidi_set_ops(hdspm->midi[id].rmidi,
2035 SNDRV_RAWMIDI_STREAM_INPUT,
2036 &snd_hdspm_midi_input);
763f356c 2037
0dca1793
AK
2038 hdspm->midi[id].rmidi->info_flags |= SNDRV_RAWMIDI_INFO_INPUT;
2039 }
763f356c
TI
2040
2041 return 0;
2042}
2043
2044
2045static void hdspm_midi_tasklet(unsigned long arg)
2046{
98274f07 2047 struct hdspm *hdspm = (struct hdspm *)arg;
0dca1793
AK
2048 int i = 0;
2049
2050 while (i < hdspm->midiPorts) {
2051 if (hdspm->midi[i].pending)
2052 snd_hdspm_midi_input_read(&hdspm->midi[i]);
2053
2054 i++;
2055 }
2056}
763f356c
TI
2057
2058
2059/*-----------------------------------------------------------------------------
2060 Status Interface
2061 ----------------------------------------------------------------------------*/
2062
2063/* get the system sample rate which is set */
2064
0dca1793 2065
3f7bf918
AK
2066static inline int hdspm_get_pll_freq(struct hdspm *hdspm)
2067{
2068 unsigned int period, rate;
2069
2070 period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
2071 rate = hdspm_calc_dds_value(hdspm, period);
2072
2073 return rate;
2074}
2075
0dca1793
AK
2076/**
2077 * Calculate the real sample rate from the
2078 * current DDS value.
2079 **/
2080static int hdspm_get_system_sample_rate(struct hdspm *hdspm)
2081{
3f7bf918 2082 unsigned int rate;
0dca1793 2083
3f7bf918 2084 rate = hdspm_get_pll_freq(hdspm);
0dca1793 2085
a97bda7d 2086 if (rate > 207000) {
21a164df
AK
2087 /* Unreasonable high sample rate as seen on PCI MADI cards. */
2088 if (0 == hdspm_system_clock_mode(hdspm)) {
2089 /* master mode, return internal sample rate */
2090 rate = hdspm->system_sample_rate;
2091 } else {
2092 /* slave mode, return external sample rate */
2093 rate = hdspm_external_sample_rate(hdspm);
2094 }
a97bda7d
AK
2095 }
2096
0dca1793
AK
2097 return rate;
2098}
2099
2100
763f356c 2101#define HDSPM_SYSTEM_SAMPLE_RATE(xname, xindex) \
f27a64f9
AK
2102{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2103 .name = xname, \
2104 .index = xindex, \
2105 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2106 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2107 .info = snd_hdspm_info_system_sample_rate, \
2108 .put = snd_hdspm_put_system_sample_rate, \
2109 .get = snd_hdspm_get_system_sample_rate \
763f356c
TI
2110}
2111
98274f07
TI
2112static int snd_hdspm_info_system_sample_rate(struct snd_kcontrol *kcontrol,
2113 struct snd_ctl_elem_info *uinfo)
763f356c
TI
2114{
2115 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
2116 uinfo->count = 1;
0dca1793
AK
2117 uinfo->value.integer.min = 27000;
2118 uinfo->value.integer.max = 207000;
2119 uinfo->value.integer.step = 1;
763f356c
TI
2120 return 0;
2121}
2122
0dca1793 2123
98274f07
TI
2124static int snd_hdspm_get_system_sample_rate(struct snd_kcontrol *kcontrol,
2125 struct snd_ctl_elem_value *
763f356c
TI
2126 ucontrol)
2127{
98274f07 2128 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2129
0dca1793
AK
2130 ucontrol->value.integer.value[0] = hdspm_get_system_sample_rate(hdspm);
2131 return 0;
2132}
2133
41285a98
AK
2134static int snd_hdspm_put_system_sample_rate(struct snd_kcontrol *kcontrol,
2135 struct snd_ctl_elem_value *
2136 ucontrol)
2137{
2138 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
2139
2140 hdspm_set_dds_value(hdspm, ucontrol->value.enumerated.item[0]);
2141 return 0;
2142}
2143
0dca1793
AK
2144
2145/**
2146 * Returns the WordClock sample rate class for the given card.
2147 **/
2148static int hdspm_get_wc_sample_rate(struct hdspm *hdspm)
2149{
2150 int status;
2151
2152 switch (hdspm->io_type) {
2153 case RayDAT:
2154 case AIO:
2155 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
2156 return (status >> 16) & 0xF;
2157 break;
2158 default:
2159 break;
2160 }
2161
2162
2163 return 0;
2164}
2165
2166
2167/**
2168 * Returns the TCO sample rate class for the given card.
2169 **/
2170static int hdspm_get_tco_sample_rate(struct hdspm *hdspm)
2171{
2172 int status;
2173
2174 if (hdspm->tco) {
2175 switch (hdspm->io_type) {
2176 case RayDAT:
2177 case AIO:
2178 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
2179 return (status >> 20) & 0xF;
2180 break;
2181 default:
2182 break;
2183 }
2184 }
2185
2186 return 0;
2187}
2188
2189
2190/**
2191 * Returns the SYNC_IN sample rate class for the given card.
2192 **/
2193static int hdspm_get_sync_in_sample_rate(struct hdspm *hdspm)
2194{
2195 int status;
2196
2197 if (hdspm->tco) {
2198 switch (hdspm->io_type) {
2199 case RayDAT:
2200 case AIO:
2201 status = hdspm_read(hdspm, HDSPM_RD_STATUS_2);
2202 return (status >> 12) & 0xF;
2203 break;
2204 default:
2205 break;
2206 }
2207 }
2208
763f356c
TI
2209 return 0;
2210}
2211
0dca1793
AK
2212
2213/**
2214 * Returns the sample rate class for input source <idx> for
2215 * 'new style' cards like the AIO and RayDAT.
2216 **/
2217static int hdspm_get_s1_sample_rate(struct hdspm *hdspm, unsigned int idx)
2218{
2219 int status = hdspm_read(hdspm, HDSPM_RD_STATUS_2);
2220
2221 return (status >> (idx*4)) & 0xF;
2222}
2223
8cea5710
AK
2224static void snd_hdspm_set_infotext(struct snd_ctl_elem_info *uinfo,
2225 char **texts, const int count)
2226{
2227 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2228 uinfo->count = 1;
2229 uinfo->value.enumerated.items = count;
2230 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2231 uinfo->value.enumerated.item =
2232 uinfo->value.enumerated.items - 1;
2233 strcpy(uinfo->value.enumerated.name,
2234 texts[uinfo->value.enumerated.item]);
e5b7b1fe
AK
2235}
2236
8cea5710
AK
2237#define ENUMERATED_CTL_INFO(info, texts) \
2238 snd_hdspm_set_infotext(info, texts, ARRAY_SIZE(texts))
2239
0dca1793
AK
2240
2241
763f356c 2242#define HDSPM_AUTOSYNC_SAMPLE_RATE(xname, xindex) \
0dca1793
AK
2243{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2244 .name = xname, \
2245 .private_value = xindex, \
2246 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
2247 .info = snd_hdspm_info_autosync_sample_rate, \
2248 .get = snd_hdspm_get_autosync_sample_rate \
763f356c
TI
2249}
2250
0dca1793 2251
98274f07
TI
2252static int snd_hdspm_info_autosync_sample_rate(struct snd_kcontrol *kcontrol,
2253 struct snd_ctl_elem_info *uinfo)
763f356c 2254{
e5b7b1fe 2255 ENUMERATED_CTL_INFO(uinfo, texts_freq);
763f356c
TI
2256 return 0;
2257}
2258
0dca1793 2259
98274f07
TI
2260static int snd_hdspm_get_autosync_sample_rate(struct snd_kcontrol *kcontrol,
2261 struct snd_ctl_elem_value *
763f356c
TI
2262 ucontrol)
2263{
98274f07 2264 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2265
0dca1793
AK
2266 switch (hdspm->io_type) {
2267 case RayDAT:
2268 switch (kcontrol->private_value) {
2269 case 0:
2270 ucontrol->value.enumerated.item[0] =
2271 hdspm_get_wc_sample_rate(hdspm);
2272 break;
2273 case 7:
2274 ucontrol->value.enumerated.item[0] =
2275 hdspm_get_tco_sample_rate(hdspm);
2276 break;
2277 case 8:
2278 ucontrol->value.enumerated.item[0] =
2279 hdspm_get_sync_in_sample_rate(hdspm);
2280 break;
2281 default:
2282 ucontrol->value.enumerated.item[0] =
2283 hdspm_get_s1_sample_rate(hdspm,
2284 kcontrol->private_value-1);
2285 }
d681deaa 2286 break;
763f356c 2287
0dca1793
AK
2288 case AIO:
2289 switch (kcontrol->private_value) {
2290 case 0: /* WC */
2291 ucontrol->value.enumerated.item[0] =
2292 hdspm_get_wc_sample_rate(hdspm);
2293 break;
2294 case 4: /* TCO */
2295 ucontrol->value.enumerated.item[0] =
2296 hdspm_get_tco_sample_rate(hdspm);
2297 break;
2298 case 5: /* SYNC_IN */
2299 ucontrol->value.enumerated.item[0] =
2300 hdspm_get_sync_in_sample_rate(hdspm);
2301 break;
2302 default:
2303 ucontrol->value.enumerated.item[0] =
2304 hdspm_get_s1_sample_rate(hdspm,
2305 ucontrol->id.index-1);
2306 }
d681deaa 2307 break;
7c4a95b5
AK
2308
2309 case AES32:
2310
2311 switch (kcontrol->private_value) {
2312 case 0: /* WC */
2313 ucontrol->value.enumerated.item[0] =
2314 hdspm_get_wc_sample_rate(hdspm);
2315 break;
2316 case 9: /* TCO */
2317 ucontrol->value.enumerated.item[0] =
2318 hdspm_get_tco_sample_rate(hdspm);
2319 break;
2320 case 10: /* SYNC_IN */
2321 ucontrol->value.enumerated.item[0] =
2322 hdspm_get_sync_in_sample_rate(hdspm);
2323 break;
2324 default: /* AES1 to AES8 */
2325 ucontrol->value.enumerated.item[0] =
2326 hdspm_get_s1_sample_rate(hdspm,
2327 kcontrol->private_value-1);
2328 break;
7c4a95b5 2329 }
d681deaa 2330 break;
b8812c55
AK
2331
2332 case MADI:
2333 case MADIface:
2334 {
2335 int rate = hdspm_external_sample_rate(hdspm);
2336 int i, selected_rate = 0;
2337 for (i = 1; i < 10; i++)
2338 if (HDSPM_bit2freq(i) == rate) {
2339 selected_rate = i;
2340 break;
2341 }
2342 ucontrol->value.enumerated.item[0] = selected_rate;
2343 }
2344 break;
2345
763f356c 2346 default:
0dca1793 2347 break;
763f356c 2348 }
763f356c 2349
0dca1793 2350 return 0;
763f356c
TI
2351}
2352
2353
0dca1793
AK
2354#define HDSPM_SYSTEM_CLOCK_MODE(xname, xindex) \
2355{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2356 .name = xname, \
2357 .index = xindex, \
2358 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2359 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2360 .info = snd_hdspm_info_system_clock_mode, \
2361 .get = snd_hdspm_get_system_clock_mode, \
2362 .put = snd_hdspm_put_system_clock_mode, \
2363}
2364
2365
2366/**
2367 * Returns the system clock mode for the given card.
2368 * @returns 0 - master, 1 - slave
2369 **/
2370static int hdspm_system_clock_mode(struct hdspm *hdspm)
2371{
2372 switch (hdspm->io_type) {
2373 case AIO:
2374 case RayDAT:
2375 if (hdspm->settings_register & HDSPM_c0Master)
2376 return 0;
2377 break;
763f356c 2378
0dca1793
AK
2379 default:
2380 if (hdspm->control_register & HDSPM_ClockModeMaster)
2381 return 0;
2382 }
763f356c 2383
763f356c
TI
2384 return 1;
2385}
2386
0dca1793
AK
2387
2388/**
2389 * Sets the system clock mode.
2390 * @param mode 0 - master, 1 - slave
2391 **/
2392static void hdspm_set_system_clock_mode(struct hdspm *hdspm, int mode)
2393{
34be7ebb
AK
2394 hdspm_set_toggle_setting(hdspm,
2395 (hdspm_is_raydat_or_aio(hdspm)) ?
2396 HDSPM_c0Master : HDSPM_ClockModeMaster,
2397 (0 == mode));
0dca1793
AK
2398}
2399
2400
2401static int snd_hdspm_info_system_clock_mode(struct snd_kcontrol *kcontrol,
98274f07 2402 struct snd_ctl_elem_info *uinfo)
763f356c 2403{
0dca1793 2404 static char *texts[] = { "Master", "AutoSync" };
e5b7b1fe 2405 ENUMERATED_CTL_INFO(uinfo, texts);
763f356c
TI
2406 return 0;
2407}
2408
98274f07
TI
2409static int snd_hdspm_get_system_clock_mode(struct snd_kcontrol *kcontrol,
2410 struct snd_ctl_elem_value *ucontrol)
763f356c 2411{
98274f07 2412 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2413
0dca1793 2414 ucontrol->value.enumerated.item[0] = hdspm_system_clock_mode(hdspm);
763f356c
TI
2415 return 0;
2416}
2417
0dca1793
AK
2418static int snd_hdspm_put_system_clock_mode(struct snd_kcontrol *kcontrol,
2419 struct snd_ctl_elem_value *ucontrol)
2420{
2421 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
2422 int val;
2423
2424 if (!snd_hdspm_use_is_exclusive(hdspm))
2425 return -EBUSY;
2426
2427 val = ucontrol->value.enumerated.item[0];
2428 if (val < 0)
2429 val = 0;
2430 else if (val > 1)
2431 val = 1;
2432
2433 hdspm_set_system_clock_mode(hdspm, val);
2434
2435 return 0;
2436}
2437
2438
2439#define HDSPM_INTERNAL_CLOCK(xname, xindex) \
2440{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2441 .name = xname, \
2442 .index = xindex, \
2443 .info = snd_hdspm_info_clock_source, \
2444 .get = snd_hdspm_get_clock_source, \
2445 .put = snd_hdspm_put_clock_source \
763f356c
TI
2446}
2447
0dca1793 2448
98274f07 2449static int hdspm_clock_source(struct hdspm * hdspm)
763f356c 2450{
0dca1793
AK
2451 switch (hdspm->system_sample_rate) {
2452 case 32000: return 0;
2453 case 44100: return 1;
2454 case 48000: return 2;
2455 case 64000: return 3;
2456 case 88200: return 4;
2457 case 96000: return 5;
2458 case 128000: return 6;
2459 case 176400: return 7;
2460 case 192000: return 8;
763f356c 2461 }
0dca1793
AK
2462
2463 return -1;
763f356c
TI
2464}
2465
98274f07 2466static int hdspm_set_clock_source(struct hdspm * hdspm, int mode)
763f356c
TI
2467{
2468 int rate;
2469 switch (mode) {
0dca1793
AK
2470 case 0:
2471 rate = 32000; break;
2472 case 1:
2473 rate = 44100; break;
2474 case 2:
2475 rate = 48000; break;
2476 case 3:
2477 rate = 64000; break;
2478 case 4:
2479 rate = 88200; break;
2480 case 5:
2481 rate = 96000; break;
2482 case 6:
2483 rate = 128000; break;
2484 case 7:
2485 rate = 176400; break;
2486 case 8:
2487 rate = 192000; break;
763f356c 2488 default:
0dca1793 2489 rate = 48000;
763f356c 2490 }
763f356c
TI
2491 hdspm_set_rate(hdspm, rate, 1);
2492 return 0;
2493}
2494
98274f07
TI
2495static int snd_hdspm_info_clock_source(struct snd_kcontrol *kcontrol,
2496 struct snd_ctl_elem_info *uinfo)
763f356c 2497{
763f356c
TI
2498 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2499 uinfo->count = 1;
0dca1793 2500 uinfo->value.enumerated.items = 9;
763f356c
TI
2501
2502 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2503 uinfo->value.enumerated.item =
2504 uinfo->value.enumerated.items - 1;
2505
2506 strcpy(uinfo->value.enumerated.name,
0dca1793 2507 texts_freq[uinfo->value.enumerated.item+1]);
763f356c
TI
2508
2509 return 0;
2510}
2511
98274f07
TI
2512static int snd_hdspm_get_clock_source(struct snd_kcontrol *kcontrol,
2513 struct snd_ctl_elem_value *ucontrol)
763f356c 2514{
98274f07 2515 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
2516
2517 ucontrol->value.enumerated.item[0] = hdspm_clock_source(hdspm);
2518 return 0;
2519}
2520
98274f07
TI
2521static int snd_hdspm_put_clock_source(struct snd_kcontrol *kcontrol,
2522 struct snd_ctl_elem_value *ucontrol)
763f356c 2523{
98274f07 2524 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
2525 int change;
2526 int val;
2527
2528 if (!snd_hdspm_use_is_exclusive(hdspm))
2529 return -EBUSY;
2530 val = ucontrol->value.enumerated.item[0];
2531 if (val < 0)
2532 val = 0;
6534599d
RB
2533 if (val > 9)
2534 val = 9;
763f356c
TI
2535 spin_lock_irq(&hdspm->lock);
2536 if (val != hdspm_clock_source(hdspm))
2537 change = (hdspm_set_clock_source(hdspm, val) == 0) ? 1 : 0;
2538 else
2539 change = 0;
2540 spin_unlock_irq(&hdspm->lock);
2541 return change;
2542}
2543
763f356c 2544
0dca1793 2545#define HDSPM_PREF_SYNC_REF(xname, xindex) \
f27a64f9 2546{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
0dca1793
AK
2547 .name = xname, \
2548 .index = xindex, \
2549 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
2550 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2551 .info = snd_hdspm_info_pref_sync_ref, \
2552 .get = snd_hdspm_get_pref_sync_ref, \
2553 .put = snd_hdspm_put_pref_sync_ref \
2554}
2555
2556
2557/**
2558 * Returns the current preferred sync reference setting.
2559 * The semantics of the return value are depending on the
2560 * card, please see the comments for clarification.
2561 **/
98274f07 2562static int hdspm_pref_sync_ref(struct hdspm * hdspm)
763f356c 2563{
0dca1793
AK
2564 switch (hdspm->io_type) {
2565 case AES32:
3cee5a60 2566 switch (hdspm->control_register & HDSPM_SyncRefMask) {
0dca1793
AK
2567 case 0: return 0; /* WC */
2568 case HDSPM_SyncRef0: return 1; /* AES 1 */
2569 case HDSPM_SyncRef1: return 2; /* AES 2 */
2570 case HDSPM_SyncRef1+HDSPM_SyncRef0: return 3; /* AES 3 */
2571 case HDSPM_SyncRef2: return 4; /* AES 4 */
2572 case HDSPM_SyncRef2+HDSPM_SyncRef0: return 5; /* AES 5 */
2573 case HDSPM_SyncRef2+HDSPM_SyncRef1: return 6; /* AES 6 */
2574 case HDSPM_SyncRef2+HDSPM_SyncRef1+HDSPM_SyncRef0:
2575 return 7; /* AES 7 */
2576 case HDSPM_SyncRef3: return 8; /* AES 8 */
2577 case HDSPM_SyncRef3+HDSPM_SyncRef0: return 9; /* TCO */
3cee5a60 2578 }
0dca1793
AK
2579 break;
2580
2581 case MADI:
2582 case MADIface:
2583 if (hdspm->tco) {
2584 switch (hdspm->control_register & HDSPM_SyncRefMask) {
2585 case 0: return 0; /* WC */
2586 case HDSPM_SyncRef0: return 1; /* MADI */
2587 case HDSPM_SyncRef1: return 2; /* TCO */
2588 case HDSPM_SyncRef1+HDSPM_SyncRef0:
2589 return 3; /* SYNC_IN */
2590 }
2591 } else {
2592 switch (hdspm->control_register & HDSPM_SyncRefMask) {
2593 case 0: return 0; /* WC */
2594 case HDSPM_SyncRef0: return 1; /* MADI */
2595 case HDSPM_SyncRef1+HDSPM_SyncRef0:
2596 return 2; /* SYNC_IN */
2597 }
2598 }
2599 break;
2600
2601 case RayDAT:
2602 if (hdspm->tco) {
2603 switch ((hdspm->settings_register &
2604 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2605 case 0: return 0; /* WC */
2606 case 3: return 1; /* ADAT 1 */
2607 case 4: return 2; /* ADAT 2 */
2608 case 5: return 3; /* ADAT 3 */
2609 case 6: return 4; /* ADAT 4 */
2610 case 1: return 5; /* AES */
2611 case 2: return 6; /* SPDIF */
2612 case 9: return 7; /* TCO */
2613 case 10: return 8; /* SYNC_IN */
2614 }
2615 } else {
2616 switch ((hdspm->settings_register &
2617 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2618 case 0: return 0; /* WC */
2619 case 3: return 1; /* ADAT 1 */
2620 case 4: return 2; /* ADAT 2 */
2621 case 5: return 3; /* ADAT 3 */
2622 case 6: return 4; /* ADAT 4 */
2623 case 1: return 5; /* AES */
2624 case 2: return 6; /* SPDIF */
2625 case 10: return 7; /* SYNC_IN */
2626 }
3cee5a60 2627 }
0dca1793
AK
2628
2629 break;
2630
2631 case AIO:
2632 if (hdspm->tco) {
2633 switch ((hdspm->settings_register &
2634 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2635 case 0: return 0; /* WC */
2636 case 3: return 1; /* ADAT */
2637 case 1: return 2; /* AES */
2638 case 2: return 3; /* SPDIF */
2639 case 9: return 4; /* TCO */
2640 case 10: return 5; /* SYNC_IN */
2641 }
2642 } else {
2643 switch ((hdspm->settings_register &
2644 HDSPM_c0_SyncRefMask) / HDSPM_c0_SyncRef0) {
2645 case 0: return 0; /* WC */
2646 case 3: return 1; /* ADAT */
2647 case 1: return 2; /* AES */
2648 case 2: return 3; /* SPDIF */
2649 case 10: return 4; /* SYNC_IN */
2650 }
2651 }
2652
2653 break;
763f356c
TI
2654 }
2655
0dca1793 2656 return -1;
763f356c
TI
2657}
2658
0dca1793
AK
2659
2660/**
2661 * Set the preferred sync reference to <pref>. The semantics
2662 * of <pref> are depending on the card type, see the comments
2663 * for clarification.
2664 **/
98274f07 2665static int hdspm_set_pref_sync_ref(struct hdspm * hdspm, int pref)
763f356c 2666{
0dca1793 2667 int p = 0;
763f356c 2668
0dca1793
AK
2669 switch (hdspm->io_type) {
2670 case AES32:
2671 hdspm->control_register &= ~HDSPM_SyncRefMask;
3cee5a60 2672 switch (pref) {
0dca1793
AK
2673 case 0: /* WC */
2674 break;
2675 case 1: /* AES 1 */
2676 hdspm->control_register |= HDSPM_SyncRef0;
2677 break;
2678 case 2: /* AES 2 */
2679 hdspm->control_register |= HDSPM_SyncRef1;
2680 break;
2681 case 3: /* AES 3 */
2682 hdspm->control_register |=
2683 HDSPM_SyncRef1+HDSPM_SyncRef0;
2684 break;
2685 case 4: /* AES 4 */
2686 hdspm->control_register |= HDSPM_SyncRef2;
2687 break;
2688 case 5: /* AES 5 */
2689 hdspm->control_register |=
2690 HDSPM_SyncRef2+HDSPM_SyncRef0;
2691 break;
2692 case 6: /* AES 6 */
2693 hdspm->control_register |=
2694 HDSPM_SyncRef2+HDSPM_SyncRef1;
2695 break;
2696 case 7: /* AES 7 */
2697 hdspm->control_register |=
2698 HDSPM_SyncRef2+HDSPM_SyncRef1+HDSPM_SyncRef0;
3cee5a60 2699 break;
0dca1793
AK
2700 case 8: /* AES 8 */
2701 hdspm->control_register |= HDSPM_SyncRef3;
2702 break;
2703 case 9: /* TCO */
2704 hdspm->control_register |=
2705 HDSPM_SyncRef3+HDSPM_SyncRef0;
3cee5a60
RB
2706 break;
2707 default:
2708 return -1;
2709 }
0dca1793
AK
2710
2711 break;
2712
2713 case MADI:
2714 case MADIface:
2715 hdspm->control_register &= ~HDSPM_SyncRefMask;
2716 if (hdspm->tco) {
2717 switch (pref) {
2718 case 0: /* WC */
2719 break;
2720 case 1: /* MADI */
2721 hdspm->control_register |= HDSPM_SyncRef0;
2722 break;
2723 case 2: /* TCO */
2724 hdspm->control_register |= HDSPM_SyncRef1;
2725 break;
2726 case 3: /* SYNC_IN */
2727 hdspm->control_register |=
2728 HDSPM_SyncRef0+HDSPM_SyncRef1;
2729 break;
2730 default:
2731 return -1;
2732 }
2733 } else {
2734 switch (pref) {
2735 case 0: /* WC */
2736 break;
2737 case 1: /* MADI */
2738 hdspm->control_register |= HDSPM_SyncRef0;
2739 break;
2740 case 2: /* SYNC_IN */
2741 hdspm->control_register |=
2742 HDSPM_SyncRef0+HDSPM_SyncRef1;
2743 break;
2744 default:
2745 return -1;
2746 }
2747 }
2748
2749 break;
2750
2751 case RayDAT:
2752 if (hdspm->tco) {
2753 switch (pref) {
2754 case 0: p = 0; break; /* WC */
2755 case 1: p = 3; break; /* ADAT 1 */
2756 case 2: p = 4; break; /* ADAT 2 */
2757 case 3: p = 5; break; /* ADAT 3 */
2758 case 4: p = 6; break; /* ADAT 4 */
2759 case 5: p = 1; break; /* AES */
2760 case 6: p = 2; break; /* SPDIF */
2761 case 7: p = 9; break; /* TCO */
2762 case 8: p = 10; break; /* SYNC_IN */
2763 default: return -1;
2764 }
2765 } else {
2766 switch (pref) {
2767 case 0: p = 0; break; /* WC */
2768 case 1: p = 3; break; /* ADAT 1 */
2769 case 2: p = 4; break; /* ADAT 2 */
2770 case 3: p = 5; break; /* ADAT 3 */
2771 case 4: p = 6; break; /* ADAT 4 */
2772 case 5: p = 1; break; /* AES */
2773 case 6: p = 2; break; /* SPDIF */
2774 case 7: p = 10; break; /* SYNC_IN */
2775 default: return -1;
2776 }
2777 }
2778 break;
2779
2780 case AIO:
2781 if (hdspm->tco) {
2782 switch (pref) {
2783 case 0: p = 0; break; /* WC */
2784 case 1: p = 3; break; /* ADAT */
2785 case 2: p = 1; break; /* AES */
2786 case 3: p = 2; break; /* SPDIF */
2787 case 4: p = 9; break; /* TCO */
2788 case 5: p = 10; break; /* SYNC_IN */
2789 default: return -1;
2790 }
2791 } else {
2792 switch (pref) {
2793 case 0: p = 0; break; /* WC */
2794 case 1: p = 3; break; /* ADAT */
2795 case 2: p = 1; break; /* AES */
2796 case 3: p = 2; break; /* SPDIF */
2797 case 4: p = 10; break; /* SYNC_IN */
2798 default: return -1;
2799 }
2800 }
2801 break;
763f356c 2802 }
0dca1793
AK
2803
2804 switch (hdspm->io_type) {
2805 case RayDAT:
2806 case AIO:
2807 hdspm->settings_register &= ~HDSPM_c0_SyncRefMask;
2808 hdspm->settings_register |= HDSPM_c0_SyncRef0 * p;
2809 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
2810 break;
2811
2812 case MADI:
2813 case MADIface:
2814 case AES32:
2815 hdspm_write(hdspm, HDSPM_controlRegister,
2816 hdspm->control_register);
2817 }
2818
763f356c
TI
2819 return 0;
2820}
2821
0dca1793 2822
98274f07
TI
2823static int snd_hdspm_info_pref_sync_ref(struct snd_kcontrol *kcontrol,
2824 struct snd_ctl_elem_info *uinfo)
763f356c 2825{
3cee5a60 2826 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2827
0dca1793
AK
2828 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2829 uinfo->count = 1;
2830 uinfo->value.enumerated.items = hdspm->texts_autosync_items;
3cee5a60 2831
0dca1793
AK
2832 if (uinfo->value.enumerated.item >= uinfo->value.enumerated.items)
2833 uinfo->value.enumerated.item =
2834 uinfo->value.enumerated.items - 1;
3cee5a60 2835
0dca1793
AK
2836 strcpy(uinfo->value.enumerated.name,
2837 hdspm->texts_autosync[uinfo->value.enumerated.item]);
3cee5a60 2838
763f356c
TI
2839 return 0;
2840}
2841
98274f07
TI
2842static int snd_hdspm_get_pref_sync_ref(struct snd_kcontrol *kcontrol,
2843 struct snd_ctl_elem_value *ucontrol)
763f356c 2844{
98274f07 2845 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
0dca1793 2846 int psf = hdspm_pref_sync_ref(hdspm);
763f356c 2847
0dca1793
AK
2848 if (psf >= 0) {
2849 ucontrol->value.enumerated.item[0] = psf;
2850 return 0;
2851 }
2852
2853 return -1;
763f356c
TI
2854}
2855
98274f07
TI
2856static int snd_hdspm_put_pref_sync_ref(struct snd_kcontrol *kcontrol,
2857 struct snd_ctl_elem_value *ucontrol)
763f356c 2858{
98274f07 2859 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
0dca1793 2860 int val, change = 0;
763f356c
TI
2861
2862 if (!snd_hdspm_use_is_exclusive(hdspm))
2863 return -EBUSY;
2864
0dca1793
AK
2865 val = ucontrol->value.enumerated.item[0];
2866
2867 if (val < 0)
2868 val = 0;
2869 else if (val >= hdspm->texts_autosync_items)
2870 val = hdspm->texts_autosync_items-1;
763f356c
TI
2871
2872 spin_lock_irq(&hdspm->lock);
0dca1793
AK
2873 if (val != hdspm_pref_sync_ref(hdspm))
2874 change = (0 == hdspm_set_pref_sync_ref(hdspm, val)) ? 1 : 0;
2875
763f356c
TI
2876 spin_unlock_irq(&hdspm->lock);
2877 return change;
2878}
2879
0dca1793 2880
763f356c 2881#define HDSPM_AUTOSYNC_REF(xname, xindex) \
f27a64f9
AK
2882{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2883 .name = xname, \
2884 .index = xindex, \
2885 .access = SNDRV_CTL_ELEM_ACCESS_READ, \
2886 .info = snd_hdspm_info_autosync_ref, \
2887 .get = snd_hdspm_get_autosync_ref, \
763f356c
TI
2888}
2889
0dca1793 2890static int hdspm_autosync_ref(struct hdspm *hdspm)
763f356c 2891{
0dca1793 2892 if (AES32 == hdspm->io_type) {
3cee5a60 2893 unsigned int status = hdspm_read(hdspm, HDSPM_statusRegister);
0dca1793
AK
2894 unsigned int syncref =
2895 (status >> HDSPM_AES32_syncref_bit) & 0xF;
3cee5a60
RB
2896 if (syncref == 0)
2897 return HDSPM_AES32_AUTOSYNC_FROM_WORD;
2898 if (syncref <= 8)
2899 return syncref;
2900 return HDSPM_AES32_AUTOSYNC_FROM_NONE;
0dca1793 2901 } else if (MADI == hdspm->io_type) {
3cee5a60
RB
2902 /* This looks at the autosync selected sync reference */
2903 unsigned int status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
2904
2905 switch (status2 & HDSPM_SelSyncRefMask) {
2906 case HDSPM_SelSyncRef_WORD:
2907 return HDSPM_AUTOSYNC_FROM_WORD;
2908 case HDSPM_SelSyncRef_MADI:
2909 return HDSPM_AUTOSYNC_FROM_MADI;
0dca1793
AK
2910 case HDSPM_SelSyncRef_TCO:
2911 return HDSPM_AUTOSYNC_FROM_TCO;
2912 case HDSPM_SelSyncRef_SyncIn:
2913 return HDSPM_AUTOSYNC_FROM_SYNC_IN;
3cee5a60
RB
2914 case HDSPM_SelSyncRef_NVALID:
2915 return HDSPM_AUTOSYNC_FROM_NONE;
2916 default:
2917 return 0;
2918 }
763f356c 2919
763f356c 2920 }
0dca1793 2921 return 0;
763f356c
TI
2922}
2923
0dca1793 2924
98274f07
TI
2925static int snd_hdspm_info_autosync_ref(struct snd_kcontrol *kcontrol,
2926 struct snd_ctl_elem_info *uinfo)
763f356c 2927{
3cee5a60 2928 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2929
0dca1793 2930 if (AES32 == hdspm->io_type) {
3cee5a60
RB
2931 static char *texts[] = { "WordClock", "AES1", "AES2", "AES3",
2932 "AES4", "AES5", "AES6", "AES7", "AES8", "None"};
2933
2934 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2935 uinfo->count = 1;
2936 uinfo->value.enumerated.items = 10;
ef5fa1a4
TI
2937 if (uinfo->value.enumerated.item >=
2938 uinfo->value.enumerated.items)
3cee5a60
RB
2939 uinfo->value.enumerated.item =
2940 uinfo->value.enumerated.items - 1;
2941 strcpy(uinfo->value.enumerated.name,
2942 texts[uinfo->value.enumerated.item]);
0dca1793
AK
2943 } else if (MADI == hdspm->io_type) {
2944 static char *texts[] = {"Word Clock", "MADI", "TCO",
2945 "Sync In", "None" };
3cee5a60
RB
2946
2947 uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
2948 uinfo->count = 1;
0dca1793 2949 uinfo->value.enumerated.items = 5;
ef5fa1a4 2950 if (uinfo->value.enumerated.item >=
0dca1793 2951 uinfo->value.enumerated.items)
3cee5a60
RB
2952 uinfo->value.enumerated.item =
2953 uinfo->value.enumerated.items - 1;
2954 strcpy(uinfo->value.enumerated.name,
2955 texts[uinfo->value.enumerated.item]);
2956 }
763f356c
TI
2957 return 0;
2958}
2959
98274f07
TI
2960static int snd_hdspm_get_autosync_ref(struct snd_kcontrol *kcontrol,
2961 struct snd_ctl_elem_value *ucontrol)
763f356c 2962{
98274f07 2963 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 2964
6534599d 2965 ucontrol->value.enumerated.item[0] = hdspm_autosync_ref(hdspm);
763f356c
TI
2966 return 0;
2967}
2968
f99c7881
AK
2969
2970
2971#define HDSPM_TCO_VIDEO_INPUT_FORMAT(xname, xindex) \
2972{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
2973 .name = xname, \
2974 .access = SNDRV_CTL_ELEM_ACCESS_READ |\
2975 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
2976 .info = snd_hdspm_info_tco_video_input_format, \
2977 .get = snd_hdspm_get_tco_video_input_format, \
2978}
2979
2980static int snd_hdspm_info_tco_video_input_format(struct snd_kcontrol *kcontrol,
2981 struct snd_ctl_elem_info *uinfo)
2982{
2983 static char *texts[] = {"No video", "NTSC", "PAL"};
2984 ENUMERATED_CTL_INFO(uinfo, texts);
2985 return 0;
2986}
2987
2988static int snd_hdspm_get_tco_video_input_format(struct snd_kcontrol *kcontrol,
2989 struct snd_ctl_elem_value *ucontrol)
2990{
2991 u32 status;
2992 int ret = 0;
2993
2994 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
2995 status = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
2996 switch (status & (HDSPM_TCO1_Video_Input_Format_NTSC |
2997 HDSPM_TCO1_Video_Input_Format_PAL)) {
2998 case HDSPM_TCO1_Video_Input_Format_NTSC:
2999 /* ntsc */
3000 ret = 1;
3001 break;
3002 case HDSPM_TCO1_Video_Input_Format_PAL:
3003 /* pal */
3004 ret = 2;
3005 break;
3006 default:
3007 /* no video */
3008 ret = 0;
3009 break;
3010 }
3011 ucontrol->value.enumerated.item[0] = ret;
3012 return 0;
3013}
3014
3015
3016
3017#define HDSPM_TCO_LTC_FRAMES(xname, xindex) \
3018{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3019 .name = xname, \
3020 .access = SNDRV_CTL_ELEM_ACCESS_READ |\
3021 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3022 .info = snd_hdspm_info_tco_ltc_frames, \
3023 .get = snd_hdspm_get_tco_ltc_frames, \
3024}
3025
3026static int snd_hdspm_info_tco_ltc_frames(struct snd_kcontrol *kcontrol,
3027 struct snd_ctl_elem_info *uinfo)
3028{
3029 static char *texts[] = {"No lock", "24 fps", "25 fps", "29.97 fps",
3030 "30 fps"};
3031 ENUMERATED_CTL_INFO(uinfo, texts);
3032 return 0;
3033}
3034
3035static int hdspm_tco_ltc_frames(struct hdspm *hdspm)
3036{
3037 u32 status;
3038 int ret = 0;
3039
3040 status = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
3041 if (status & HDSPM_TCO1_LTC_Input_valid) {
3042 switch (status & (HDSPM_TCO1_LTC_Format_LSB |
3043 HDSPM_TCO1_LTC_Format_MSB)) {
3044 case 0:
3045 /* 24 fps */
3046 ret = 1;
3047 break;
3048 case HDSPM_TCO1_LTC_Format_LSB:
3049 /* 25 fps */
3050 ret = 2;
3051 break;
3052 case HDSPM_TCO1_LTC_Format_MSB:
3053 /* 25 fps */
3054 ret = 3;
3055 break;
3056 default:
3057 /* 30 fps */
3058 ret = 4;
3059 break;
3060 }
3061 }
3062
3063 return ret;
3064}
3065
3066static int snd_hdspm_get_tco_ltc_frames(struct snd_kcontrol *kcontrol,
3067 struct snd_ctl_elem_value *ucontrol)
3068{
3069 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3070
3071 ucontrol->value.enumerated.item[0] = hdspm_tco_ltc_frames(hdspm);
3072 return 0;
3073}
3074
bf0ff87b
AK
3075#define HDSPM_TOGGLE_SETTING(xname, xindex) \
3076{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3077 .name = xname, \
3078 .private_value = xindex, \
3079 .info = snd_hdspm_info_toggle_setting, \
3080 .get = snd_hdspm_get_toggle_setting, \
3081 .put = snd_hdspm_put_toggle_setting \
3082}
3083
3084static int hdspm_toggle_setting(struct hdspm *hdspm, u32 regmask)
3085{
ce13f3f3
AK
3086 u32 reg;
3087
3088 if (hdspm_is_raydat_or_aio(hdspm))
3089 reg = hdspm->settings_register;
3090 else
3091 reg = hdspm->control_register;
3092
3093 return (reg & regmask) ? 1 : 0;
bf0ff87b
AK
3094}
3095
3096static int hdspm_set_toggle_setting(struct hdspm *hdspm, u32 regmask, int out)
3097{
ce13f3f3
AK
3098 u32 *reg;
3099 u32 target_reg;
3100
3101 if (hdspm_is_raydat_or_aio(hdspm)) {
3102 reg = &(hdspm->settings_register);
3103 target_reg = HDSPM_WR_SETTINGS;
3104 } else {
3105 reg = &(hdspm->control_register);
3106 target_reg = HDSPM_controlRegister;
3107 }
3108
bf0ff87b 3109 if (out)
ce13f3f3 3110 *reg |= regmask;
bf0ff87b 3111 else
ce13f3f3
AK
3112 *reg &= ~regmask;
3113
3114 hdspm_write(hdspm, target_reg, *reg);
bf0ff87b
AK
3115
3116 return 0;
3117}
3118
3119#define snd_hdspm_info_toggle_setting snd_ctl_boolean_mono_info
3120
3121static int snd_hdspm_get_toggle_setting(struct snd_kcontrol *kcontrol,
3122 struct snd_ctl_elem_value *ucontrol)
3123{
3124 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3125 u32 regmask = kcontrol->private_value;
3126
3127 spin_lock_irq(&hdspm->lock);
3128 ucontrol->value.integer.value[0] = hdspm_toggle_setting(hdspm, regmask);
3129 spin_unlock_irq(&hdspm->lock);
3130 return 0;
3131}
3132
3133static int snd_hdspm_put_toggle_setting(struct snd_kcontrol *kcontrol,
3134 struct snd_ctl_elem_value *ucontrol)
3135{
3136 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3137 u32 regmask = kcontrol->private_value;
3138 int change;
3139 unsigned int val;
3140
3141 if (!snd_hdspm_use_is_exclusive(hdspm))
3142 return -EBUSY;
3143 val = ucontrol->value.integer.value[0] & 1;
3144 spin_lock_irq(&hdspm->lock);
3145 change = (int) val != hdspm_toggle_setting(hdspm, regmask);
3146 hdspm_set_toggle_setting(hdspm, regmask, val);
3147 spin_unlock_irq(&hdspm->lock);
3148 return change;
3149}
3150
3cee5a60 3151#define HDSPM_INPUT_SELECT(xname, xindex) \
f27a64f9
AK
3152{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3153 .name = xname, \
3154 .index = xindex, \
3155 .info = snd_hdspm_info_input_select, \
3156 .get = snd_hdspm_get_input_select, \
3157 .put = snd_hdspm_put_input_select \
3cee5a60
RB
3158}
3159
3160static int hdspm_input_select(struct hdspm * hdspm)
3161{
3162 return (hdspm->control_register & HDSPM_InputSelect0) ? 1 : 0;
3163}
3164
3165static int hdspm_set_input_select(struct hdspm * hdspm, int out)
3166{
3167 if (out)
3168 hdspm->control_register |= HDSPM_InputSelect0;
3169 else
3170 hdspm->control_register &= ~HDSPM_InputSelect0;
3171 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3172
3173 return 0;
3174}
3175
3176static int snd_hdspm_info_input_select(struct snd_kcontrol *kcontrol,
3177 struct snd_ctl_elem_info *uinfo)
3178{
3179 static char *texts[] = { "optical", "coaxial" };
e5b7b1fe 3180 ENUMERATED_CTL_INFO(uinfo, texts);
3cee5a60
RB
3181 return 0;
3182}
3183
3184static int snd_hdspm_get_input_select(struct snd_kcontrol *kcontrol,
3185 struct snd_ctl_elem_value *ucontrol)
3186{
3187 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3188
3189 spin_lock_irq(&hdspm->lock);
3190 ucontrol->value.enumerated.item[0] = hdspm_input_select(hdspm);
3191 spin_unlock_irq(&hdspm->lock);
3192 return 0;
3193}
3194
3195static int snd_hdspm_put_input_select(struct snd_kcontrol *kcontrol,
3196 struct snd_ctl_elem_value *ucontrol)
3197{
3198 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3199 int change;
3200 unsigned int val;
3201
3202 if (!snd_hdspm_use_is_exclusive(hdspm))
3203 return -EBUSY;
3204 val = ucontrol->value.integer.value[0] & 1;
3205 spin_lock_irq(&hdspm->lock);
3206 change = (int) val != hdspm_input_select(hdspm);
3207 hdspm_set_input_select(hdspm, val);
3208 spin_unlock_irq(&hdspm->lock);
3209 return change;
3210}
3211
0dca1793 3212
3cee5a60 3213#define HDSPM_DS_WIRE(xname, xindex) \
f27a64f9
AK
3214{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3215 .name = xname, \
3216 .index = xindex, \
3217 .info = snd_hdspm_info_ds_wire, \
3218 .get = snd_hdspm_get_ds_wire, \
3219 .put = snd_hdspm_put_ds_wire \
3cee5a60
RB
3220}
3221
3222static int hdspm_ds_wire(struct hdspm * hdspm)
763f356c 3223{
3cee5a60 3224 return (hdspm->control_register & HDSPM_DS_DoubleWire) ? 1 : 0;
763f356c
TI
3225}
3226
3cee5a60 3227static int hdspm_set_ds_wire(struct hdspm * hdspm, int ds)
763f356c 3228{
3cee5a60
RB
3229 if (ds)
3230 hdspm->control_register |= HDSPM_DS_DoubleWire;
763f356c 3231 else
3cee5a60 3232 hdspm->control_register &= ~HDSPM_DS_DoubleWire;
763f356c
TI
3233 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3234
3235 return 0;
3236}
3237
3cee5a60
RB
3238static int snd_hdspm_info_ds_wire(struct snd_kcontrol *kcontrol,
3239 struct snd_ctl_elem_info *uinfo)
763f356c 3240{
3cee5a60 3241 static char *texts[] = { "Single", "Double" };
e5b7b1fe 3242 ENUMERATED_CTL_INFO(uinfo, texts);
763f356c
TI
3243 return 0;
3244}
3245
3cee5a60
RB
3246static int snd_hdspm_get_ds_wire(struct snd_kcontrol *kcontrol,
3247 struct snd_ctl_elem_value *ucontrol)
763f356c 3248{
98274f07 3249 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3250
3251 spin_lock_irq(&hdspm->lock);
3cee5a60 3252 ucontrol->value.enumerated.item[0] = hdspm_ds_wire(hdspm);
763f356c
TI
3253 spin_unlock_irq(&hdspm->lock);
3254 return 0;
3255}
3256
3cee5a60
RB
3257static int snd_hdspm_put_ds_wire(struct snd_kcontrol *kcontrol,
3258 struct snd_ctl_elem_value *ucontrol)
763f356c 3259{
98274f07 3260 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3261 int change;
3262 unsigned int val;
3263
3264 if (!snd_hdspm_use_is_exclusive(hdspm))
3265 return -EBUSY;
3266 val = ucontrol->value.integer.value[0] & 1;
3267 spin_lock_irq(&hdspm->lock);
3cee5a60
RB
3268 change = (int) val != hdspm_ds_wire(hdspm);
3269 hdspm_set_ds_wire(hdspm, val);
763f356c
TI
3270 spin_unlock_irq(&hdspm->lock);
3271 return change;
3272}
3273
0dca1793 3274
3cee5a60 3275#define HDSPM_QS_WIRE(xname, xindex) \
f27a64f9
AK
3276{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3277 .name = xname, \
3278 .index = xindex, \
3279 .info = snd_hdspm_info_qs_wire, \
3280 .get = snd_hdspm_get_qs_wire, \
3281 .put = snd_hdspm_put_qs_wire \
763f356c
TI
3282}
3283
3cee5a60 3284static int hdspm_qs_wire(struct hdspm * hdspm)
763f356c 3285{
3cee5a60
RB
3286 if (hdspm->control_register & HDSPM_QS_DoubleWire)
3287 return 1;
3288 if (hdspm->control_register & HDSPM_QS_QuadWire)
3289 return 2;
3290 return 0;
763f356c
TI
3291}
3292
3cee5a60 3293static int hdspm_set_qs_wire(struct hdspm * hdspm, int mode)
763f356c 3294{
3cee5a60
RB
3295 hdspm->control_register &= ~(HDSPM_QS_DoubleWire | HDSPM_QS_QuadWire);
3296 switch (mode) {
3297 case 0:
3298 break;
3299 case 1:
3300 hdspm->control_register |= HDSPM_QS_DoubleWire;
3301 break;
3302 case 2:
3303 hdspm->control_register |= HDSPM_QS_QuadWire;
3304 break;
3305 }
763f356c
TI
3306 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3307
3308 return 0;
3309}
3310
3cee5a60 3311static int snd_hdspm_info_qs_wire(struct snd_kcontrol *kcontrol,
98274f07 3312 struct snd_ctl_elem_info *uinfo)
763f356c 3313{
3cee5a60 3314 static char *texts[] = { "Single", "Double", "Quad" };
e5b7b1fe 3315 ENUMERATED_CTL_INFO(uinfo, texts);
763f356c
TI
3316 return 0;
3317}
3318
3cee5a60 3319static int snd_hdspm_get_qs_wire(struct snd_kcontrol *kcontrol,
98274f07 3320 struct snd_ctl_elem_value *ucontrol)
763f356c 3321{
98274f07 3322 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3323
3324 spin_lock_irq(&hdspm->lock);
3cee5a60 3325 ucontrol->value.enumerated.item[0] = hdspm_qs_wire(hdspm);
763f356c
TI
3326 spin_unlock_irq(&hdspm->lock);
3327 return 0;
3328}
3329
3cee5a60 3330static int snd_hdspm_put_qs_wire(struct snd_kcontrol *kcontrol,
98274f07 3331 struct snd_ctl_elem_value *ucontrol)
763f356c 3332{
98274f07 3333 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 3334 int change;
3cee5a60 3335 int val;
763f356c
TI
3336
3337 if (!snd_hdspm_use_is_exclusive(hdspm))
3338 return -EBUSY;
3cee5a60
RB
3339 val = ucontrol->value.integer.value[0];
3340 if (val < 0)
3341 val = 0;
3342 if (val > 2)
3343 val = 2;
763f356c 3344 spin_lock_irq(&hdspm->lock);
ef5fa1a4 3345 change = val != hdspm_qs_wire(hdspm);
3cee5a60 3346 hdspm_set_qs_wire(hdspm, val);
763f356c
TI
3347 spin_unlock_irq(&hdspm->lock);
3348 return change;
3349}
3350
700d1ef3
AK
3351#define HDSPM_MADI_SPEEDMODE(xname, xindex) \
3352{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3353 .name = xname, \
3354 .index = xindex, \
3355 .info = snd_hdspm_info_madi_speedmode, \
3356 .get = snd_hdspm_get_madi_speedmode, \
3357 .put = snd_hdspm_put_madi_speedmode \
3358}
3359
3360static int hdspm_madi_speedmode(struct hdspm *hdspm)
3361{
3362 if (hdspm->control_register & HDSPM_QuadSpeed)
3363 return 2;
3364 if (hdspm->control_register & HDSPM_DoubleSpeed)
3365 return 1;
3366 return 0;
3367}
3368
3369static int hdspm_set_madi_speedmode(struct hdspm *hdspm, int mode)
3370{
3371 hdspm->control_register &= ~(HDSPM_DoubleSpeed | HDSPM_QuadSpeed);
3372 switch (mode) {
3373 case 0:
3374 break;
3375 case 1:
3376 hdspm->control_register |= HDSPM_DoubleSpeed;
3377 break;
3378 case 2:
3379 hdspm->control_register |= HDSPM_QuadSpeed;
3380 break;
3381 }
3382 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
3383
3384 return 0;
3385}
3386
3387static int snd_hdspm_info_madi_speedmode(struct snd_kcontrol *kcontrol,
3388 struct snd_ctl_elem_info *uinfo)
3389{
3390 static char *texts[] = { "Single", "Double", "Quad" };
e5b7b1fe 3391 ENUMERATED_CTL_INFO(uinfo, texts);
700d1ef3
AK
3392 return 0;
3393}
3394
3395static int snd_hdspm_get_madi_speedmode(struct snd_kcontrol *kcontrol,
3396 struct snd_ctl_elem_value *ucontrol)
3397{
3398 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3399
3400 spin_lock_irq(&hdspm->lock);
3401 ucontrol->value.enumerated.item[0] = hdspm_madi_speedmode(hdspm);
3402 spin_unlock_irq(&hdspm->lock);
3403 return 0;
3404}
3405
3406static int snd_hdspm_put_madi_speedmode(struct snd_kcontrol *kcontrol,
3407 struct snd_ctl_elem_value *ucontrol)
3408{
3409 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3410 int change;
3411 int val;
3412
3413 if (!snd_hdspm_use_is_exclusive(hdspm))
3414 return -EBUSY;
3415 val = ucontrol->value.integer.value[0];
3416 if (val < 0)
3417 val = 0;
3418 if (val > 2)
3419 val = 2;
3420 spin_lock_irq(&hdspm->lock);
3421 change = val != hdspm_madi_speedmode(hdspm);
3422 hdspm_set_madi_speedmode(hdspm, val);
3423 spin_unlock_irq(&hdspm->lock);
3424 return change;
3425}
763f356c
TI
3426
3427#define HDSPM_MIXER(xname, xindex) \
f27a64f9
AK
3428{ .iface = SNDRV_CTL_ELEM_IFACE_HWDEP, \
3429 .name = xname, \
3430 .index = xindex, \
3431 .device = 0, \
3432 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | \
3433 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3434 .info = snd_hdspm_info_mixer, \
3435 .get = snd_hdspm_get_mixer, \
3436 .put = snd_hdspm_put_mixer \
763f356c
TI
3437}
3438
98274f07
TI
3439static int snd_hdspm_info_mixer(struct snd_kcontrol *kcontrol,
3440 struct snd_ctl_elem_info *uinfo)
763f356c
TI
3441{
3442 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
3443 uinfo->count = 3;
3444 uinfo->value.integer.min = 0;
3445 uinfo->value.integer.max = 65535;
3446 uinfo->value.integer.step = 1;
3447 return 0;
3448}
3449
98274f07
TI
3450static int snd_hdspm_get_mixer(struct snd_kcontrol *kcontrol,
3451 struct snd_ctl_elem_value *ucontrol)
763f356c 3452{
98274f07 3453 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3454 int source;
3455 int destination;
3456
3457 source = ucontrol->value.integer.value[0];
3458 if (source < 0)
3459 source = 0;
3460 else if (source >= 2 * HDSPM_MAX_CHANNELS)
3461 source = 2 * HDSPM_MAX_CHANNELS - 1;
3462
3463 destination = ucontrol->value.integer.value[1];
3464 if (destination < 0)
3465 destination = 0;
3466 else if (destination >= HDSPM_MAX_CHANNELS)
3467 destination = HDSPM_MAX_CHANNELS - 1;
3468
3469 spin_lock_irq(&hdspm->lock);
3470 if (source >= HDSPM_MAX_CHANNELS)
3471 ucontrol->value.integer.value[2] =
3472 hdspm_read_pb_gain(hdspm, destination,
3473 source - HDSPM_MAX_CHANNELS);
3474 else
3475 ucontrol->value.integer.value[2] =
3476 hdspm_read_in_gain(hdspm, destination, source);
3477
3478 spin_unlock_irq(&hdspm->lock);
3479
3480 return 0;
3481}
3482
98274f07
TI
3483static int snd_hdspm_put_mixer(struct snd_kcontrol *kcontrol,
3484 struct snd_ctl_elem_value *ucontrol)
763f356c 3485{
98274f07 3486 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3487 int change;
3488 int source;
3489 int destination;
3490 int gain;
3491
3492 if (!snd_hdspm_use_is_exclusive(hdspm))
3493 return -EBUSY;
3494
3495 source = ucontrol->value.integer.value[0];
3496 destination = ucontrol->value.integer.value[1];
3497
3498 if (source < 0 || source >= 2 * HDSPM_MAX_CHANNELS)
3499 return -1;
3500 if (destination < 0 || destination >= HDSPM_MAX_CHANNELS)
3501 return -1;
3502
3503 gain = ucontrol->value.integer.value[2];
3504
3505 spin_lock_irq(&hdspm->lock);
3506
3507 if (source >= HDSPM_MAX_CHANNELS)
3508 change = gain != hdspm_read_pb_gain(hdspm, destination,
3509 source -
3510 HDSPM_MAX_CHANNELS);
3511 else
ef5fa1a4
TI
3512 change = gain != hdspm_read_in_gain(hdspm, destination,
3513 source);
763f356c
TI
3514
3515 if (change) {
3516 if (source >= HDSPM_MAX_CHANNELS)
3517 hdspm_write_pb_gain(hdspm, destination,
3518 source - HDSPM_MAX_CHANNELS,
3519 gain);
3520 else
3521 hdspm_write_in_gain(hdspm, destination, source,
3522 gain);
3523 }
3524 spin_unlock_irq(&hdspm->lock);
3525
3526 return change;
3527}
3528
3529/* The simple mixer control(s) provide gain control for the
3530 basic 1:1 mappings of playback streams to output
0dca1793 3531 streams.
763f356c
TI
3532*/
3533
3534#define HDSPM_PLAYBACK_MIXER \
f27a64f9
AK
3535{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3536 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_WRITE | \
3537 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3538 .info = snd_hdspm_info_playback_mixer, \
3539 .get = snd_hdspm_get_playback_mixer, \
3540 .put = snd_hdspm_put_playback_mixer \
763f356c
TI
3541}
3542
98274f07
TI
3543static int snd_hdspm_info_playback_mixer(struct snd_kcontrol *kcontrol,
3544 struct snd_ctl_elem_info *uinfo)
763f356c
TI
3545{
3546 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
3547 uinfo->count = 1;
3548 uinfo->value.integer.min = 0;
0dca1793 3549 uinfo->value.integer.max = 64;
763f356c
TI
3550 uinfo->value.integer.step = 1;
3551 return 0;
3552}
3553
98274f07
TI
3554static int snd_hdspm_get_playback_mixer(struct snd_kcontrol *kcontrol,
3555 struct snd_ctl_elem_value *ucontrol)
763f356c 3556{
98274f07 3557 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 3558 int channel;
763f356c
TI
3559
3560 channel = ucontrol->id.index - 1;
3561
da3cec35
TI
3562 if (snd_BUG_ON(channel < 0 || channel >= HDSPM_MAX_CHANNELS))
3563 return -EINVAL;
763f356c 3564
763f356c
TI
3565 spin_lock_irq(&hdspm->lock);
3566 ucontrol->value.integer.value[0] =
0dca1793 3567 (hdspm_read_pb_gain(hdspm, channel, channel)*64)/UNITY_GAIN;
763f356c
TI
3568 spin_unlock_irq(&hdspm->lock);
3569
763f356c
TI
3570 return 0;
3571}
3572
98274f07
TI
3573static int snd_hdspm_put_playback_mixer(struct snd_kcontrol *kcontrol,
3574 struct snd_ctl_elem_value *ucontrol)
763f356c 3575{
98274f07 3576 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c
TI
3577 int change;
3578 int channel;
763f356c
TI
3579 int gain;
3580
3581 if (!snd_hdspm_use_is_exclusive(hdspm))
3582 return -EBUSY;
3583
3584 channel = ucontrol->id.index - 1;
3585
da3cec35
TI
3586 if (snd_BUG_ON(channel < 0 || channel >= HDSPM_MAX_CHANNELS))
3587 return -EINVAL;
763f356c 3588
0dca1793 3589 gain = ucontrol->value.integer.value[0]*UNITY_GAIN/64;
763f356c
TI
3590
3591 spin_lock_irq(&hdspm->lock);
3592 change =
0dca1793
AK
3593 gain != hdspm_read_pb_gain(hdspm, channel,
3594 channel);
763f356c 3595 if (change)
0dca1793 3596 hdspm_write_pb_gain(hdspm, channel, channel,
763f356c
TI
3597 gain);
3598 spin_unlock_irq(&hdspm->lock);
3599 return change;
3600}
3601
0dca1793
AK
3602#define HDSPM_SYNC_CHECK(xname, xindex) \
3603{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3604 .name = xname, \
3605 .private_value = xindex, \
3606 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3607 .info = snd_hdspm_info_sync_check, \
3608 .get = snd_hdspm_get_sync_check \
763f356c
TI
3609}
3610
34542213
AK
3611#define HDSPM_TCO_LOCK_CHECK(xname, xindex) \
3612{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
3613 .name = xname, \
3614 .private_value = xindex, \
3615 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
3616 .info = snd_hdspm_tco_info_lock_check, \
3617 .get = snd_hdspm_get_sync_check \
3618}
3619
3620
0dca1793 3621
98274f07
TI
3622static int snd_hdspm_info_sync_check(struct snd_kcontrol *kcontrol,
3623 struct snd_ctl_elem_info *uinfo)
763f356c 3624{
0dca1793 3625 static char *texts[] = { "No Lock", "Lock", "Sync", "N/A" };
e5b7b1fe 3626 ENUMERATED_CTL_INFO(uinfo, texts);
763f356c
TI
3627 return 0;
3628}
3629
34542213
AK
3630static int snd_hdspm_tco_info_lock_check(struct snd_kcontrol *kcontrol,
3631 struct snd_ctl_elem_info *uinfo)
3632{
3633 static char *texts[] = { "No Lock", "Lock" };
3634 ENUMERATED_CTL_INFO(uinfo, texts);
3635 return 0;
3636}
3637
0dca1793 3638static int hdspm_wc_sync_check(struct hdspm *hdspm)
763f356c 3639{
0dca1793
AK
3640 int status, status2;
3641
3642 switch (hdspm->io_type) {
3643 case AES32:
3644 status = hdspm_read(hdspm, HDSPM_statusRegister);
56bde0f3
AS
3645 if (status & HDSPM_AES32_wcLock) {
3646 if (status & HDSPM_AES32_wcSync)
3647 return 2;
3648 else
3649 return 1;
3650 }
3cee5a60 3651 return 0;
0dca1793
AK
3652 break;
3653
3654 case MADI:
3655 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
3cee5a60
RB
3656 if (status2 & HDSPM_wcLock) {
3657 if (status2 & HDSPM_wcSync)
3658 return 2;
3659 else
3660 return 1;
3661 }
3662 return 0;
0dca1793 3663 break;
763f356c 3664
0dca1793
AK
3665 case RayDAT:
3666 case AIO:
3667 status = hdspm_read(hdspm, HDSPM_statusRegister);
763f356c 3668
0dca1793
AK
3669 if (status & 0x2000000)
3670 return 2;
3671 else if (status & 0x1000000)
3672 return 1;
3673 return 0;
763f356c 3674
0dca1793 3675 break;
763f356c 3676
0dca1793
AK
3677 case MADIface:
3678 break;
3679 }
3680
3681
3682 return 3;
763f356c
TI
3683}
3684
0dca1793
AK
3685
3686static int hdspm_madi_sync_check(struct hdspm *hdspm)
763f356c
TI
3687{
3688 int status = hdspm_read(hdspm, HDSPM_statusRegister);
3689 if (status & HDSPM_madiLock) {
3690 if (status & HDSPM_madiSync)
3691 return 2;
3692 else
3693 return 1;
3694 }
3695 return 0;
3696}
3697
763f356c 3698
0dca1793
AK
3699static int hdspm_s1_sync_check(struct hdspm *hdspm, int idx)
3700{
3701 int status, lock, sync;
763f356c 3702
0dca1793 3703 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
763f356c 3704
0dca1793
AK
3705 lock = (status & (0x1<<idx)) ? 1 : 0;
3706 sync = (status & (0x100<<idx)) ? 1 : 0;
3cee5a60 3707
0dca1793 3708 if (lock && sync)
3cee5a60 3709 return 2;
0dca1793
AK
3710 else if (lock)
3711 return 1;
3cee5a60
RB
3712 return 0;
3713}
3714
0dca1793
AK
3715
3716static int hdspm_sync_in_sync_check(struct hdspm *hdspm)
3717{
3718 int status, lock = 0, sync = 0;
3719
3720 switch (hdspm->io_type) {
3721 case RayDAT:
3722 case AIO:
3723 status = hdspm_read(hdspm, HDSPM_RD_STATUS_3);
3724 lock = (status & 0x400) ? 1 : 0;
3725 sync = (status & 0x800) ? 1 : 0;
3726 break;
3727
3728 case MADI:
2e0452f5
AK
3729 status = hdspm_read(hdspm, HDSPM_statusRegister);
3730 lock = (status & HDSPM_syncInLock) ? 1 : 0;
3731 sync = (status & HDSPM_syncInSync) ? 1 : 0;
3732 break;
3733
0dca1793
AK
3734 case AES32:
3735 status = hdspm_read(hdspm, HDSPM_statusRegister2);
9a215f47
AK
3736 lock = (status & 0x100000) ? 1 : 0;
3737 sync = (status & 0x200000) ? 1 : 0;
0dca1793
AK
3738 break;
3739
3740 case MADIface:
3741 break;
3742 }
3743
3744 if (lock && sync)
3745 return 2;
3746 else if (lock)
3747 return 1;
3748
3749 return 0;
3750}
3751
3752static int hdspm_aes_sync_check(struct hdspm *hdspm, int idx)
3753{
3754 int status2, lock, sync;
3755 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
3756
3757 lock = (status2 & (0x0080 >> idx)) ? 1 : 0;
3758 sync = (status2 & (0x8000 >> idx)) ? 1 : 0;
3759
3760 if (sync)
3761 return 2;
3762 else if (lock)
3763 return 1;
3764 return 0;
3765}
3766
34542213
AK
3767static int hdspm_tco_input_check(struct hdspm *hdspm, u32 mask)
3768{
3769 u32 status;
3770 status = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
3771
3772 return (status & mask) ? 1 : 0;
3773}
3774
0dca1793
AK
3775
3776static int hdspm_tco_sync_check(struct hdspm *hdspm)
3777{
3778 int status;
3779
3780 if (hdspm->tco) {
3781 switch (hdspm->io_type) {
3782 case MADI:
3783 case AES32:
3784 status = hdspm_read(hdspm, HDSPM_statusRegister);
3785 if (status & HDSPM_tcoLock) {
3786 if (status & HDSPM_tcoSync)
3787 return 2;
3788 else
3789 return 1;
3790 }
3791 return 0;
3792
3793 break;
3794
3795 case RayDAT:
3796 case AIO:
3797 status = hdspm_read(hdspm, HDSPM_RD_STATUS_1);
3798
3799 if (status & 0x8000000)
3800 return 2; /* Sync */
3801 if (status & 0x4000000)
3802 return 1; /* Lock */
3803 return 0; /* No signal */
3804 break;
3805
3806 default:
3807 break;
3808 }
3809 }
3810
3811 return 3; /* N/A */
3812}
3813
3814
3815static int snd_hdspm_get_sync_check(struct snd_kcontrol *kcontrol,
3816 struct snd_ctl_elem_value *ucontrol)
3817{
3818 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
3819 int val = -1;
3820
3821 switch (hdspm->io_type) {
3822 case RayDAT:
3823 switch (kcontrol->private_value) {
3824 case 0: /* WC */
3825 val = hdspm_wc_sync_check(hdspm); break;
3826 case 7: /* TCO */
3827 val = hdspm_tco_sync_check(hdspm); break;
3828 case 8: /* SYNC IN */
3829 val = hdspm_sync_in_sync_check(hdspm); break;
3830 default:
d1a3c98d
AK
3831 val = hdspm_s1_sync_check(hdspm,
3832 kcontrol->private_value-1);
0dca1793 3833 }
fba30fd3 3834 break;
0dca1793
AK
3835
3836 case AIO:
3837 switch (kcontrol->private_value) {
3838 case 0: /* WC */
3839 val = hdspm_wc_sync_check(hdspm); break;
3840 case 4: /* TCO */
3841 val = hdspm_tco_sync_check(hdspm); break;
3842 case 5: /* SYNC IN */
3843 val = hdspm_sync_in_sync_check(hdspm); break;
3844 default:
3845 val = hdspm_s1_sync_check(hdspm, ucontrol->id.index-1);
3846 }
fba30fd3 3847 break;
0dca1793
AK
3848
3849 case MADI:
3850 switch (kcontrol->private_value) {
3851 case 0: /* WC */
3852 val = hdspm_wc_sync_check(hdspm); break;
3853 case 1: /* MADI */
3854 val = hdspm_madi_sync_check(hdspm); break;
3855 case 2: /* TCO */
3856 val = hdspm_tco_sync_check(hdspm); break;
3857 case 3: /* SYNC_IN */
3858 val = hdspm_sync_in_sync_check(hdspm); break;
3859 }
fba30fd3 3860 break;
0dca1793
AK
3861
3862 case MADIface:
3863 val = hdspm_madi_sync_check(hdspm); /* MADI */
3864 break;
3865
3866 case AES32:
3867 switch (kcontrol->private_value) {
3868 case 0: /* WC */
3869 val = hdspm_wc_sync_check(hdspm); break;
3870 case 9: /* TCO */
3871 val = hdspm_tco_sync_check(hdspm); break;
3872 case 10 /* SYNC IN */:
3873 val = hdspm_sync_in_sync_check(hdspm); break;
7c4a95b5 3874 default: /* AES1 to AES8 */
0dca1793 3875 val = hdspm_aes_sync_check(hdspm,
7c4a95b5 3876 kcontrol->private_value-1);
0dca1793 3877 }
fba30fd3 3878 break;
0dca1793
AK
3879
3880 }
3881
34542213
AK
3882 if (hdspm->tco) {
3883 switch (kcontrol->private_value) {
3884 case 11:
3885 /* Check TCO for lock state of its current input */
3886 val = hdspm_tco_input_check(hdspm, HDSPM_TCO1_TCO_lock);
3887 break;
3888 case 12:
3889 /* Check TCO for valid time code on LTC input. */
3890 val = hdspm_tco_input_check(hdspm,
3891 HDSPM_TCO1_LTC_Input_valid);
3892 break;
3893 default:
3894 break;
3895 }
3896 }
3897
0dca1793
AK
3898 if (-1 == val)
3899 val = 3;
3900
3901 ucontrol->value.enumerated.item[0] = val;
3902 return 0;
3903}
3904
3905
3906
3907/**
3908 * TCO controls
3909 **/
3910static void hdspm_tco_write(struct hdspm *hdspm)
3911{
3912 unsigned int tc[4] = { 0, 0, 0, 0};
3913
3914 switch (hdspm->tco->input) {
3915 case 0:
3916 tc[2] |= HDSPM_TCO2_set_input_MSB;
3917 break;
3918 case 1:
3919 tc[2] |= HDSPM_TCO2_set_input_LSB;
3920 break;
3921 default:
3922 break;
3923 }
3924
3925 switch (hdspm->tco->framerate) {
3926 case 1:
3927 tc[1] |= HDSPM_TCO1_LTC_Format_LSB;
3928 break;
3929 case 2:
3930 tc[1] |= HDSPM_TCO1_LTC_Format_MSB;
3931 break;
3932 case 3:
3933 tc[1] |= HDSPM_TCO1_LTC_Format_MSB +
3934 HDSPM_TCO1_set_drop_frame_flag;
3935 break;
3936 case 4:
3937 tc[1] |= HDSPM_TCO1_LTC_Format_LSB +
3938 HDSPM_TCO1_LTC_Format_MSB;
3939 break;
3940 case 5:
3941 tc[1] |= HDSPM_TCO1_LTC_Format_LSB +
3942 HDSPM_TCO1_LTC_Format_MSB +
3943 HDSPM_TCO1_set_drop_frame_flag;
3944 break;
3945 default:
3946 break;
3947 }
3948
3949 switch (hdspm->tco->wordclock) {
3950 case 1:
3951 tc[2] |= HDSPM_TCO2_WCK_IO_ratio_LSB;
3952 break;
3953 case 2:
3954 tc[2] |= HDSPM_TCO2_WCK_IO_ratio_MSB;
3955 break;
3956 default:
3957 break;
3958 }
3959
3960 switch (hdspm->tco->samplerate) {
3961 case 1:
3962 tc[2] |= HDSPM_TCO2_set_freq;
3963 break;
3964 case 2:
3965 tc[2] |= HDSPM_TCO2_set_freq_from_app;
3966 break;
3967 default:
3968 break;
3969 }
3970
3971 switch (hdspm->tco->pull) {
3972 case 1:
3973 tc[2] |= HDSPM_TCO2_set_pull_up;
3974 break;
3975 case 2:
3976 tc[2] |= HDSPM_TCO2_set_pull_down;
3977 break;
3978 case 3:
3979 tc[2] |= HDSPM_TCO2_set_pull_up + HDSPM_TCO2_set_01_4;
3980 break;
3981 case 4:
3982 tc[2] |= HDSPM_TCO2_set_pull_down + HDSPM_TCO2_set_01_4;
3983 break;
3984 default:
3985 break;
3986 }
3987
3988 if (1 == hdspm->tco->term) {
3989 tc[2] |= HDSPM_TCO2_set_term_75R;
3990 }
3991
3992 hdspm_write(hdspm, HDSPM_WR_TCO, tc[0]);
3993 hdspm_write(hdspm, HDSPM_WR_TCO+4, tc[1]);
3994 hdspm_write(hdspm, HDSPM_WR_TCO+8, tc[2]);
3995 hdspm_write(hdspm, HDSPM_WR_TCO+12, tc[3]);
3996}
3997
3998
3999#define HDSPM_TCO_SAMPLE_RATE(xname, xindex) \
4000{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4001 .name = xname, \
4002 .index = xindex, \
4003 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4004 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4005 .info = snd_hdspm_info_tco_sample_rate, \
4006 .get = snd_hdspm_get_tco_sample_rate, \
4007 .put = snd_hdspm_put_tco_sample_rate \
4008}
4009
4010static int snd_hdspm_info_tco_sample_rate(struct snd_kcontrol *kcontrol,
4011 struct snd_ctl_elem_info *uinfo)
4012{
4013 static char *texts[] = { "44.1 kHz", "48 kHz" };
e5b7b1fe 4014 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4015 return 0;
4016}
4017
4018static int snd_hdspm_get_tco_sample_rate(struct snd_kcontrol *kcontrol,
4019 struct snd_ctl_elem_value *ucontrol)
4020{
4021 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4022
4023 ucontrol->value.enumerated.item[0] = hdspm->tco->samplerate;
4024
4025 return 0;
4026}
4027
4028static int snd_hdspm_put_tco_sample_rate(struct snd_kcontrol *kcontrol,
4029 struct snd_ctl_elem_value *ucontrol)
4030{
4031 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4032
4033 if (hdspm->tco->samplerate != ucontrol->value.enumerated.item[0]) {
4034 hdspm->tco->samplerate = ucontrol->value.enumerated.item[0];
4035
4036 hdspm_tco_write(hdspm);
4037
4038 return 1;
4039 }
4040
4041 return 0;
4042}
4043
4044
4045#define HDSPM_TCO_PULL(xname, xindex) \
4046{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4047 .name = xname, \
4048 .index = xindex, \
4049 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4050 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4051 .info = snd_hdspm_info_tco_pull, \
4052 .get = snd_hdspm_get_tco_pull, \
4053 .put = snd_hdspm_put_tco_pull \
4054}
4055
4056static int snd_hdspm_info_tco_pull(struct snd_kcontrol *kcontrol,
4057 struct snd_ctl_elem_info *uinfo)
4058{
4059 static char *texts[] = { "0", "+ 0.1 %", "- 0.1 %", "+ 4 %", "- 4 %" };
e5b7b1fe 4060 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4061 return 0;
4062}
4063
4064static int snd_hdspm_get_tco_pull(struct snd_kcontrol *kcontrol,
4065 struct snd_ctl_elem_value *ucontrol)
4066{
4067 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4068
4069 ucontrol->value.enumerated.item[0] = hdspm->tco->pull;
4070
4071 return 0;
4072}
4073
4074static int snd_hdspm_put_tco_pull(struct snd_kcontrol *kcontrol,
4075 struct snd_ctl_elem_value *ucontrol)
4076{
4077 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4078
4079 if (hdspm->tco->pull != ucontrol->value.enumerated.item[0]) {
4080 hdspm->tco->pull = ucontrol->value.enumerated.item[0];
4081
4082 hdspm_tco_write(hdspm);
4083
4084 return 1;
4085 }
4086
4087 return 0;
4088}
4089
4090#define HDSPM_TCO_WCK_CONVERSION(xname, xindex) \
4091{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4092 .name = xname, \
4093 .index = xindex, \
4094 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4095 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4096 .info = snd_hdspm_info_tco_wck_conversion, \
4097 .get = snd_hdspm_get_tco_wck_conversion, \
4098 .put = snd_hdspm_put_tco_wck_conversion \
4099}
4100
4101static int snd_hdspm_info_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4102 struct snd_ctl_elem_info *uinfo)
4103{
4104 static char *texts[] = { "1:1", "44.1 -> 48", "48 -> 44.1" };
e5b7b1fe 4105 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4106 return 0;
4107}
4108
4109static int snd_hdspm_get_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4110 struct snd_ctl_elem_value *ucontrol)
4111{
4112 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4113
4114 ucontrol->value.enumerated.item[0] = hdspm->tco->wordclock;
4115
4116 return 0;
4117}
4118
4119static int snd_hdspm_put_tco_wck_conversion(struct snd_kcontrol *kcontrol,
4120 struct snd_ctl_elem_value *ucontrol)
4121{
4122 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4123
4124 if (hdspm->tco->wordclock != ucontrol->value.enumerated.item[0]) {
4125 hdspm->tco->wordclock = ucontrol->value.enumerated.item[0];
4126
4127 hdspm_tco_write(hdspm);
4128
4129 return 1;
4130 }
4131
4132 return 0;
4133}
4134
4135
4136#define HDSPM_TCO_FRAME_RATE(xname, xindex) \
4137{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4138 .name = xname, \
4139 .index = xindex, \
4140 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4141 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4142 .info = snd_hdspm_info_tco_frame_rate, \
4143 .get = snd_hdspm_get_tco_frame_rate, \
4144 .put = snd_hdspm_put_tco_frame_rate \
4145}
4146
4147static int snd_hdspm_info_tco_frame_rate(struct snd_kcontrol *kcontrol,
4148 struct snd_ctl_elem_info *uinfo)
4149{
4150 static char *texts[] = { "24 fps", "25 fps", "29.97fps",
4151 "29.97 dfps", "30 fps", "30 dfps" };
e5b7b1fe 4152 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4153 return 0;
4154}
4155
4156static int snd_hdspm_get_tco_frame_rate(struct snd_kcontrol *kcontrol,
3cee5a60
RB
4157 struct snd_ctl_elem_value *ucontrol)
4158{
3cee5a60
RB
4159 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4160
0dca1793 4161 ucontrol->value.enumerated.item[0] = hdspm->tco->framerate;
3cee5a60 4162
3cee5a60
RB
4163 return 0;
4164}
763f356c 4165
0dca1793
AK
4166static int snd_hdspm_put_tco_frame_rate(struct snd_kcontrol *kcontrol,
4167 struct snd_ctl_elem_value *ucontrol)
4168{
4169 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
763f356c 4170
0dca1793
AK
4171 if (hdspm->tco->framerate != ucontrol->value.enumerated.item[0]) {
4172 hdspm->tco->framerate = ucontrol->value.enumerated.item[0];
763f356c 4173
0dca1793
AK
4174 hdspm_tco_write(hdspm);
4175
4176 return 1;
4177 }
4178
4179 return 0;
4180}
763f356c 4181
0dca1793
AK
4182
4183#define HDSPM_TCO_SYNC_SOURCE(xname, xindex) \
4184{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4185 .name = xname, \
4186 .index = xindex, \
4187 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4188 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4189 .info = snd_hdspm_info_tco_sync_source, \
4190 .get = snd_hdspm_get_tco_sync_source, \
4191 .put = snd_hdspm_put_tco_sync_source \
4192}
4193
4194static int snd_hdspm_info_tco_sync_source(struct snd_kcontrol *kcontrol,
4195 struct snd_ctl_elem_info *uinfo)
4196{
4197 static char *texts[] = { "LTC", "Video", "WCK" };
e5b7b1fe 4198 ENUMERATED_CTL_INFO(uinfo, texts);
0dca1793
AK
4199 return 0;
4200}
4201
4202static int snd_hdspm_get_tco_sync_source(struct snd_kcontrol *kcontrol,
4203 struct snd_ctl_elem_value *ucontrol)
4204{
4205 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4206
4207 ucontrol->value.enumerated.item[0] = hdspm->tco->input;
4208
4209 return 0;
4210}
4211
4212static int snd_hdspm_put_tco_sync_source(struct snd_kcontrol *kcontrol,
4213 struct snd_ctl_elem_value *ucontrol)
4214{
4215 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4216
4217 if (hdspm->tco->input != ucontrol->value.enumerated.item[0]) {
4218 hdspm->tco->input = ucontrol->value.enumerated.item[0];
4219
4220 hdspm_tco_write(hdspm);
4221
4222 return 1;
4223 }
4224
4225 return 0;
4226}
4227
4228
4229#define HDSPM_TCO_WORD_TERM(xname, xindex) \
4230{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, \
4231 .name = xname, \
4232 .index = xindex, \
4233 .access = SNDRV_CTL_ELEM_ACCESS_READWRITE |\
4234 SNDRV_CTL_ELEM_ACCESS_VOLATILE, \
4235 .info = snd_hdspm_info_tco_word_term, \
4236 .get = snd_hdspm_get_tco_word_term, \
4237 .put = snd_hdspm_put_tco_word_term \
4238}
4239
4240static int snd_hdspm_info_tco_word_term(struct snd_kcontrol *kcontrol,
4241 struct snd_ctl_elem_info *uinfo)
4242{
4243 uinfo->type = SNDRV_CTL_ELEM_TYPE_BOOLEAN;
4244 uinfo->count = 1;
4245 uinfo->value.integer.min = 0;
4246 uinfo->value.integer.max = 1;
4247
4248 return 0;
4249}
4250
4251
4252static int snd_hdspm_get_tco_word_term(struct snd_kcontrol *kcontrol,
4253 struct snd_ctl_elem_value *ucontrol)
4254{
4255 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4256
4257 ucontrol->value.enumerated.item[0] = hdspm->tco->term;
4258
4259 return 0;
4260}
4261
4262
4263static int snd_hdspm_put_tco_word_term(struct snd_kcontrol *kcontrol,
4264 struct snd_ctl_elem_value *ucontrol)
4265{
4266 struct hdspm *hdspm = snd_kcontrol_chip(kcontrol);
4267
4268 if (hdspm->tco->term != ucontrol->value.enumerated.item[0]) {
4269 hdspm->tco->term = ucontrol->value.enumerated.item[0];
4270
4271 hdspm_tco_write(hdspm);
4272
4273 return 1;
4274 }
4275
4276 return 0;
4277}
4278
4279
4280
4281
4282static struct snd_kcontrol_new snd_hdspm_controls_madi[] = {
4283 HDSPM_MIXER("Mixer", 0),
4284 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
763f356c
TI
4285 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4286 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4287 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4288 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
b8812c55 4289 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
0dca1793
AK
4290 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4291 HDSPM_SYNC_CHECK("MADI SyncCheck", 1),
930f4ff0 4292 HDSPM_SYNC_CHECK("TCO SyncCheck", 2),
0dca1793 4293 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 3),
c9e1668c
AK
4294 HDSPM_TOGGLE_SETTING("Line Out", HDSPM_LineOut),
4295 HDSPM_TOGGLE_SETTING("TX 64 channels mode", HDSPM_TX_64ch),
696be0fb 4296 HDSPM_TOGGLE_SETTING("Disable 96K frames", HDSPM_SMUX),
c9e1668c
AK
4297 HDSPM_TOGGLE_SETTING("Clear Track Marker", HDSPM_clr_tms),
4298 HDSPM_TOGGLE_SETTING("Safe Mode", HDSPM_AutoInp),
700d1ef3
AK
4299 HDSPM_INPUT_SELECT("Input Select", 0),
4300 HDSPM_MADI_SPEEDMODE("MADI Speed Mode", 0)
0dca1793
AK
4301};
4302
4303
4304static struct snd_kcontrol_new snd_hdspm_controls_madiface[] = {
4305 HDSPM_MIXER("Mixer", 0),
4306 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4307 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4308 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4309 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
4310 HDSPM_SYNC_CHECK("MADI SyncCheck", 0),
c9e1668c
AK
4311 HDSPM_TOGGLE_SETTING("TX 64 channels mode", HDSPM_TX_64ch),
4312 HDSPM_TOGGLE_SETTING("Clear Track Marker", HDSPM_clr_tms),
4313 HDSPM_TOGGLE_SETTING("Safe Mode", HDSPM_AutoInp),
700d1ef3 4314 HDSPM_MADI_SPEEDMODE("MADI Speed Mode", 0)
763f356c
TI
4315};
4316
0dca1793
AK
4317static struct snd_kcontrol_new snd_hdspm_controls_aio[] = {
4318 HDSPM_MIXER("Mixer", 0),
4319 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4320 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4321 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4322 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4323 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4324 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
4325 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4326 HDSPM_SYNC_CHECK("AES SyncCheck", 1),
4327 HDSPM_SYNC_CHECK("SPDIF SyncCheck", 2),
4328 HDSPM_SYNC_CHECK("ADAT SyncCheck", 3),
4329 HDSPM_SYNC_CHECK("TCO SyncCheck", 4),
4330 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 5),
4331 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4332 HDSPM_AUTOSYNC_SAMPLE_RATE("AES Frequency", 1),
4333 HDSPM_AUTOSYNC_SAMPLE_RATE("SPDIF Frequency", 2),
4334 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT Frequency", 3),
4335 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 4),
fb0f121e
AK
4336 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 5),
4337 HDSPM_TOGGLE_SETTING("S/PDIF Out Optical", HDSPM_c0_Spdif_Opt),
4338 HDSPM_TOGGLE_SETTING("S/PDIF Out Professional", HDSPM_c0_Pro),
4339 HDSPM_TOGGLE_SETTING("ADAT internal (AEB/TEB)", HDSPM_c0_AEB1),
4340 HDSPM_TOGGLE_SETTING("XLR Breakout Cable", HDSPM_c0_Sym6db),
4341 HDSPM_TOGGLE_SETTING("Single Speed WordClock Out", HDSPM_c0_Wck48)
0dca1793
AK
4342
4343 /*
4344 HDSPM_INPUT_SELECT("Input Select", 0),
4345 HDSPM_SPDIF_OPTICAL("SPDIF Out Optical", 0),
4346 HDSPM_PROFESSIONAL("SPDIF Out Professional", 0);
4347 HDSPM_SPDIF_IN("SPDIF In", 0);
4348 HDSPM_BREAKOUT_CABLE("Breakout Cable", 0);
4349 HDSPM_INPUT_LEVEL("Input Level", 0);
4350 HDSPM_OUTPUT_LEVEL("Output Level", 0);
4351 HDSPM_PHONES("Phones", 0);
4352 */
4353};
3cee5a60 4354
0dca1793
AK
4355static struct snd_kcontrol_new snd_hdspm_controls_raydat[] = {
4356 HDSPM_MIXER("Mixer", 0),
4357 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
4358 HDSPM_SYSTEM_CLOCK_MODE("Clock Mode", 0),
4359 HDSPM_PREF_SYNC_REF("Pref Sync Ref", 0),
4360 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
4361 HDSPM_SYNC_CHECK("WC SyncCheck", 0),
4362 HDSPM_SYNC_CHECK("AES SyncCheck", 1),
4363 HDSPM_SYNC_CHECK("SPDIF SyncCheck", 2),
4364 HDSPM_SYNC_CHECK("ADAT1 SyncCheck", 3),
4365 HDSPM_SYNC_CHECK("ADAT2 SyncCheck", 4),
4366 HDSPM_SYNC_CHECK("ADAT3 SyncCheck", 5),
4367 HDSPM_SYNC_CHECK("ADAT4 SyncCheck", 6),
4368 HDSPM_SYNC_CHECK("TCO SyncCheck", 7),
4369 HDSPM_SYNC_CHECK("SYNC IN SyncCheck", 8),
4370 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4371 HDSPM_AUTOSYNC_SAMPLE_RATE("AES Frequency", 1),
4372 HDSPM_AUTOSYNC_SAMPLE_RATE("SPDIF Frequency", 2),
4373 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT1 Frequency", 3),
4374 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT2 Frequency", 4),
4375 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT3 Frequency", 5),
4376 HDSPM_AUTOSYNC_SAMPLE_RATE("ADAT4 Frequency", 6),
4377 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 7),
11a5cd3c
AK
4378 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 8),
4379 HDSPM_TOGGLE_SETTING("S/PDIF Out Professional", HDSPM_c0_Pro),
4380 HDSPM_TOGGLE_SETTING("Single Speed WordClock Out", HDSPM_c0_Wck48)
0dca1793
AK
4381};
4382
4383static struct snd_kcontrol_new snd_hdspm_controls_aes32[] = {
3cee5a60 4384 HDSPM_MIXER("Mixer", 0),
0dca1793 4385 HDSPM_INTERNAL_CLOCK("Internal Clock", 0),
3cee5a60
RB
4386 HDSPM_SYSTEM_CLOCK_MODE("System Clock Mode", 0),
4387 HDSPM_PREF_SYNC_REF("Preferred Sync Reference", 0),
4388 HDSPM_AUTOSYNC_REF("AutoSync Reference", 0),
4389 HDSPM_SYSTEM_SAMPLE_RATE("System Sample Rate", 0),
3cee5a60 4390 HDSPM_AUTOSYNC_SAMPLE_RATE("External Rate", 0),
0dca1793
AK
4391 HDSPM_SYNC_CHECK("WC Sync Check", 0),
4392 HDSPM_SYNC_CHECK("AES1 Sync Check", 1),
4393 HDSPM_SYNC_CHECK("AES2 Sync Check", 2),
4394 HDSPM_SYNC_CHECK("AES3 Sync Check", 3),
4395 HDSPM_SYNC_CHECK("AES4 Sync Check", 4),
4396 HDSPM_SYNC_CHECK("AES5 Sync Check", 5),
4397 HDSPM_SYNC_CHECK("AES6 Sync Check", 6),
4398 HDSPM_SYNC_CHECK("AES7 Sync Check", 7),
4399 HDSPM_SYNC_CHECK("AES8 Sync Check", 8),
4400 HDSPM_SYNC_CHECK("TCO Sync Check", 9),
4401 HDSPM_SYNC_CHECK("SYNC IN Sync Check", 10),
4402 HDSPM_AUTOSYNC_SAMPLE_RATE("WC Frequency", 0),
4403 HDSPM_AUTOSYNC_SAMPLE_RATE("AES1 Frequency", 1),
4404 HDSPM_AUTOSYNC_SAMPLE_RATE("AES2 Frequency", 2),
4405 HDSPM_AUTOSYNC_SAMPLE_RATE("AES3 Frequency", 3),
4406 HDSPM_AUTOSYNC_SAMPLE_RATE("AES4 Frequency", 4),
4407 HDSPM_AUTOSYNC_SAMPLE_RATE("AES5 Frequency", 5),
4408 HDSPM_AUTOSYNC_SAMPLE_RATE("AES6 Frequency", 6),
4409 HDSPM_AUTOSYNC_SAMPLE_RATE("AES7 Frequency", 7),
4410 HDSPM_AUTOSYNC_SAMPLE_RATE("AES8 Frequency", 8),
4411 HDSPM_AUTOSYNC_SAMPLE_RATE("TCO Frequency", 9),
4412 HDSPM_AUTOSYNC_SAMPLE_RATE("SYNC IN Frequency", 10),
c9e1668c
AK
4413 HDSPM_TOGGLE_SETTING("Line Out", HDSPM_LineOut),
4414 HDSPM_TOGGLE_SETTING("Emphasis", HDSPM_Emphasis),
4415 HDSPM_TOGGLE_SETTING("Non Audio", HDSPM_Dolby),
4416 HDSPM_TOGGLE_SETTING("Professional", HDSPM_Professional),
4417 HDSPM_TOGGLE_SETTING("Clear Track Marker", HDSPM_clr_tms),
3cee5a60
RB
4418 HDSPM_DS_WIRE("Double Speed Wire Mode", 0),
4419 HDSPM_QS_WIRE("Quad Speed Wire Mode", 0),
4420};
4421
0dca1793
AK
4422
4423
4424/* Control elements for the optional TCO module */
4425static struct snd_kcontrol_new snd_hdspm_controls_tco[] = {
4426 HDSPM_TCO_SAMPLE_RATE("TCO Sample Rate", 0),
4427 HDSPM_TCO_PULL("TCO Pull", 0),
4428 HDSPM_TCO_WCK_CONVERSION("TCO WCK Conversion", 0),
4429 HDSPM_TCO_FRAME_RATE("TCO Frame Rate", 0),
4430 HDSPM_TCO_SYNC_SOURCE("TCO Sync Source", 0),
a817650e
AK
4431 HDSPM_TCO_WORD_TERM("TCO Word Term", 0),
4432 HDSPM_TCO_LOCK_CHECK("TCO Input Check", 11),
4433 HDSPM_TCO_LOCK_CHECK("TCO LTC Valid", 12),
4434 HDSPM_TCO_LTC_FRAMES("TCO Detected Frame Rate", 0),
4435 HDSPM_TCO_VIDEO_INPUT_FORMAT("Video Input Format", 0)
0dca1793
AK
4436};
4437
4438
98274f07 4439static struct snd_kcontrol_new snd_hdspm_playback_mixer = HDSPM_PLAYBACK_MIXER;
763f356c
TI
4440
4441
98274f07 4442static int hdspm_update_simple_mixer_controls(struct hdspm * hdspm)
763f356c
TI
4443{
4444 int i;
4445
0dca1793 4446 for (i = hdspm->ds_out_channels; i < hdspm->ss_out_channels; ++i) {
763f356c
TI
4447 if (hdspm->system_sample_rate > 48000) {
4448 hdspm->playback_mixer_ctls[i]->vd[0].access =
0dca1793
AK
4449 SNDRV_CTL_ELEM_ACCESS_INACTIVE |
4450 SNDRV_CTL_ELEM_ACCESS_READ |
4451 SNDRV_CTL_ELEM_ACCESS_VOLATILE;
763f356c
TI
4452 } else {
4453 hdspm->playback_mixer_ctls[i]->vd[0].access =
0dca1793
AK
4454 SNDRV_CTL_ELEM_ACCESS_READWRITE |
4455 SNDRV_CTL_ELEM_ACCESS_VOLATILE;
763f356c
TI
4456 }
4457 snd_ctl_notify(hdspm->card, SNDRV_CTL_EVENT_MASK_VALUE |
0dca1793
AK
4458 SNDRV_CTL_EVENT_MASK_INFO,
4459 &hdspm->playback_mixer_ctls[i]->id);
763f356c
TI
4460 }
4461
4462 return 0;
4463}
4464
4465
0dca1793
AK
4466static int snd_hdspm_create_controls(struct snd_card *card,
4467 struct hdspm *hdspm)
763f356c
TI
4468{
4469 unsigned int idx, limit;
4470 int err;
98274f07 4471 struct snd_kcontrol *kctl;
0dca1793 4472 struct snd_kcontrol_new *list = NULL;
763f356c 4473
0dca1793
AK
4474 switch (hdspm->io_type) {
4475 case MADI:
4476 list = snd_hdspm_controls_madi;
4477 limit = ARRAY_SIZE(snd_hdspm_controls_madi);
4478 break;
4479 case MADIface:
4480 list = snd_hdspm_controls_madiface;
4481 limit = ARRAY_SIZE(snd_hdspm_controls_madiface);
4482 break;
4483 case AIO:
4484 list = snd_hdspm_controls_aio;
4485 limit = ARRAY_SIZE(snd_hdspm_controls_aio);
4486 break;
4487 case RayDAT:
4488 list = snd_hdspm_controls_raydat;
4489 limit = ARRAY_SIZE(snd_hdspm_controls_raydat);
4490 break;
4491 case AES32:
4492 list = snd_hdspm_controls_aes32;
4493 limit = ARRAY_SIZE(snd_hdspm_controls_aes32);
4494 break;
4495 }
3cee5a60 4496
0dca1793
AK
4497 if (NULL != list) {
4498 for (idx = 0; idx < limit; idx++) {
3cee5a60 4499 err = snd_ctl_add(card,
0dca1793 4500 snd_ctl_new1(&list[idx], hdspm));
3cee5a60
RB
4501 if (err < 0)
4502 return err;
763f356c
TI
4503 }
4504 }
4505
763f356c 4506
0dca1793 4507 /* create simple 1:1 playback mixer controls */
763f356c 4508 snd_hdspm_playback_mixer.name = "Chn";
0dca1793
AK
4509 if (hdspm->system_sample_rate >= 128000) {
4510 limit = hdspm->qs_out_channels;
4511 } else if (hdspm->system_sample_rate >= 64000) {
4512 limit = hdspm->ds_out_channels;
4513 } else {
4514 limit = hdspm->ss_out_channels;
4515 }
763f356c
TI
4516 for (idx = 0; idx < limit; ++idx) {
4517 snd_hdspm_playback_mixer.index = idx + 1;
ef5fa1a4
TI
4518 kctl = snd_ctl_new1(&snd_hdspm_playback_mixer, hdspm);
4519 err = snd_ctl_add(card, kctl);
4520 if (err < 0)
763f356c 4521 return err;
763f356c
TI
4522 hdspm->playback_mixer_ctls[idx] = kctl;
4523 }
4524
0dca1793
AK
4525
4526 if (hdspm->tco) {
4527 /* add tco control elements */
4528 list = snd_hdspm_controls_tco;
4529 limit = ARRAY_SIZE(snd_hdspm_controls_tco);
4530 for (idx = 0; idx < limit; idx++) {
4531 err = snd_ctl_add(card,
4532 snd_ctl_new1(&list[idx], hdspm));
4533 if (err < 0)
4534 return err;
4535 }
4536 }
4537
763f356c
TI
4538 return 0;
4539}
4540
4541/*------------------------------------------------------------
0dca1793 4542 /proc interface
763f356c
TI
4543 ------------------------------------------------------------*/
4544
4545static void
3cee5a60
RB
4546snd_hdspm_proc_read_madi(struct snd_info_entry * entry,
4547 struct snd_info_buffer *buffer)
763f356c 4548{
ef5fa1a4 4549 struct hdspm *hdspm = entry->private_data;
0dca1793
AK
4550 unsigned int status, status2, control, freq;
4551
763f356c
TI
4552 char *pref_sync_ref;
4553 char *autosync_ref;
4554 char *system_clock_mode;
763f356c 4555 char *insel;
763f356c
TI
4556 int x, x2;
4557
0dca1793
AK
4558 /* TCO stuff */
4559 int a, ltc, frames, seconds, minutes, hours;
4560 unsigned int period;
4561 u64 freq_const = 0;
4562 u32 rate;
4563
763f356c
TI
4564 status = hdspm_read(hdspm, HDSPM_statusRegister);
4565 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
0dca1793
AK
4566 control = hdspm->control_register;
4567 freq = hdspm_read(hdspm, HDSPM_timecodeRegister);
763f356c
TI
4568
4569 snd_iprintf(buffer, "%s (Card #%d) Rev.%x Status2first3bits: %x\n",
0dca1793
AK
4570 hdspm->card_name, hdspm->card->number + 1,
4571 hdspm->firmware_rev,
4572 (status2 & HDSPM_version0) |
4573 (status2 & HDSPM_version1) | (status2 &
4574 HDSPM_version2));
4575
4576 snd_iprintf(buffer, "HW Serial: 0x%06x%06x\n",
4577 (hdspm_read(hdspm, HDSPM_midiStatusIn1)>>8) & 0xFFFFFF,
7d53a631 4578 hdspm->serial);
763f356c
TI
4579
4580 snd_iprintf(buffer, "IRQ: %d Registers bus: 0x%lx VM: 0x%lx\n",
0dca1793 4581 hdspm->irq, hdspm->port, (unsigned long)hdspm->iobase);
763f356c
TI
4582
4583 snd_iprintf(buffer, "--- System ---\n");
4584
4585 snd_iprintf(buffer,
0dca1793
AK
4586 "IRQ Pending: Audio=%d, MIDI0=%d, MIDI1=%d, IRQcount=%d\n",
4587 status & HDSPM_audioIRQPending,
4588 (status & HDSPM_midi0IRQPending) ? 1 : 0,
4589 (status & HDSPM_midi1IRQPending) ? 1 : 0,
4590 hdspm->irq_count);
763f356c 4591 snd_iprintf(buffer,
0dca1793
AK
4592 "HW pointer: id = %d, rawptr = %d (%d->%d) "
4593 "estimated= %ld (bytes)\n",
4594 ((status & HDSPM_BufferID) ? 1 : 0),
4595 (status & HDSPM_BufferPositionMask),
4596 (status & HDSPM_BufferPositionMask) %
4597 (2 * (int)hdspm->period_bytes),
4598 ((status & HDSPM_BufferPositionMask) - 64) %
4599 (2 * (int)hdspm->period_bytes),
4600 (long) hdspm_hw_pointer(hdspm) * 4);
763f356c
TI
4601
4602 snd_iprintf(buffer,
0dca1793
AK
4603 "MIDI FIFO: Out1=0x%x, Out2=0x%x, In1=0x%x, In2=0x%x \n",
4604 hdspm_read(hdspm, HDSPM_midiStatusOut0) & 0xFF,
4605 hdspm_read(hdspm, HDSPM_midiStatusOut1) & 0xFF,
4606 hdspm_read(hdspm, HDSPM_midiStatusIn0) & 0xFF,
4607 hdspm_read(hdspm, HDSPM_midiStatusIn1) & 0xFF);
763f356c 4608 snd_iprintf(buffer,
0dca1793
AK
4609 "MIDIoverMADI FIFO: In=0x%x, Out=0x%x \n",
4610 hdspm_read(hdspm, HDSPM_midiStatusIn2) & 0xFF,
4611 hdspm_read(hdspm, HDSPM_midiStatusOut2) & 0xFF);
4612 snd_iprintf(buffer,
4613 "Register: ctrl1=0x%x, ctrl2=0x%x, status1=0x%x, "
4614 "status2=0x%x\n",
4615 hdspm->control_register, hdspm->control2_register,
4616 status, status2);
4617 if (status & HDSPM_tco_detect) {
4618 snd_iprintf(buffer, "TCO module detected.\n");
4619 a = hdspm_read(hdspm, HDSPM_RD_TCO+4);
4620 if (a & HDSPM_TCO1_LTC_Input_valid) {
4621 snd_iprintf(buffer, " LTC valid, ");
4622 switch (a & (HDSPM_TCO1_LTC_Format_LSB |
4623 HDSPM_TCO1_LTC_Format_MSB)) {
4624 case 0:
4625 snd_iprintf(buffer, "24 fps, ");
4626 break;
4627 case HDSPM_TCO1_LTC_Format_LSB:
4628 snd_iprintf(buffer, "25 fps, ");
4629 break;
4630 case HDSPM_TCO1_LTC_Format_MSB:
4631 snd_iprintf(buffer, "29.97 fps, ");
4632 break;
4633 default:
4634 snd_iprintf(buffer, "30 fps, ");
4635 break;
4636 }
4637 if (a & HDSPM_TCO1_set_drop_frame_flag) {
4638 snd_iprintf(buffer, "drop frame\n");
4639 } else {
4640 snd_iprintf(buffer, "full frame\n");
4641 }
4642 } else {
4643 snd_iprintf(buffer, " no LTC\n");
4644 }
4645 if (a & HDSPM_TCO1_Video_Input_Format_NTSC) {
4646 snd_iprintf(buffer, " Video: NTSC\n");
4647 } else if (a & HDSPM_TCO1_Video_Input_Format_PAL) {
4648 snd_iprintf(buffer, " Video: PAL\n");
4649 } else {
4650 snd_iprintf(buffer, " No video\n");
4651 }
4652 if (a & HDSPM_TCO1_TCO_lock) {
4653 snd_iprintf(buffer, " Sync: lock\n");
4654 } else {
4655 snd_iprintf(buffer, " Sync: no lock\n");
4656 }
4657
4658 switch (hdspm->io_type) {
4659 case MADI:
4660 case AES32:
4661 freq_const = 110069313433624ULL;
4662 break;
4663 case RayDAT:
4664 case AIO:
4665 freq_const = 104857600000000ULL;
4666 break;
4667 case MADIface:
4668 break; /* no TCO possible */
4669 }
4670
4671 period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
4672 snd_iprintf(buffer, " period: %u\n", period);
4673
4674
4675 /* rate = freq_const/period; */
4676 rate = div_u64(freq_const, period);
4677
4678 if (control & HDSPM_QuadSpeed) {
4679 rate *= 4;
4680 } else if (control & HDSPM_DoubleSpeed) {
4681 rate *= 2;
4682 }
4683
4684 snd_iprintf(buffer, " Frequency: %u Hz\n",
4685 (unsigned int) rate);
4686
4687 ltc = hdspm_read(hdspm, HDSPM_RD_TCO);
4688 frames = ltc & 0xF;
4689 ltc >>= 4;
4690 frames += (ltc & 0x3) * 10;
4691 ltc >>= 4;
4692 seconds = ltc & 0xF;
4693 ltc >>= 4;
4694 seconds += (ltc & 0x7) * 10;
4695 ltc >>= 4;
4696 minutes = ltc & 0xF;
4697 ltc >>= 4;
4698 minutes += (ltc & 0x7) * 10;
4699 ltc >>= 4;
4700 hours = ltc & 0xF;
4701 ltc >>= 4;
4702 hours += (ltc & 0x3) * 10;
4703 snd_iprintf(buffer,
4704 " LTC In: %02d:%02d:%02d:%02d\n",
4705 hours, minutes, seconds, frames);
4706
4707 } else {
4708 snd_iprintf(buffer, "No TCO module detected.\n");
4709 }
763f356c
TI
4710
4711 snd_iprintf(buffer, "--- Settings ---\n");
4712
7cb155ff 4713 x = hdspm_get_latency(hdspm);
763f356c
TI
4714
4715 snd_iprintf(buffer,
0dca1793
AK
4716 "Size (Latency): %d samples (2 periods of %lu bytes)\n",
4717 x, (unsigned long) hdspm->period_bytes);
763f356c 4718
0dca1793
AK
4719 snd_iprintf(buffer, "Line out: %s\n",
4720 (hdspm->control_register & HDSPM_LineOut) ? "on " : "off");
763f356c
TI
4721
4722 switch (hdspm->control_register & HDSPM_InputMask) {
4723 case HDSPM_InputOptical:
4724 insel = "Optical";
4725 break;
4726 case HDSPM_InputCoaxial:
4727 insel = "Coaxial";
4728 break;
4729 default:
ec8f53fb 4730 insel = "Unknown";
763f356c 4731 }
763f356c
TI
4732
4733 snd_iprintf(buffer,
0dca1793
AK
4734 "ClearTrackMarker = %s, Transmit in %s Channel Mode, "
4735 "Auto Input %s\n",
4736 (hdspm->control_register & HDSPM_clr_tms) ? "on" : "off",
4737 (hdspm->control_register & HDSPM_TX_64ch) ? "64" : "56",
4738 (hdspm->control_register & HDSPM_AutoInp) ? "on" : "off");
4739
763f356c 4740
3cee5a60 4741 if (!(hdspm->control_register & HDSPM_ClockModeMaster))
0dca1793 4742 system_clock_mode = "AutoSync";
3cee5a60 4743 else
763f356c 4744 system_clock_mode = "Master";
0dca1793 4745 snd_iprintf(buffer, "AutoSync Reference: %s\n", system_clock_mode);
763f356c
TI
4746
4747 switch (hdspm_pref_sync_ref(hdspm)) {
4748 case HDSPM_SYNC_FROM_WORD:
4749 pref_sync_ref = "Word Clock";
4750 break;
4751 case HDSPM_SYNC_FROM_MADI:
4752 pref_sync_ref = "MADI Sync";
4753 break;
0dca1793
AK
4754 case HDSPM_SYNC_FROM_TCO:
4755 pref_sync_ref = "TCO";
4756 break;
4757 case HDSPM_SYNC_FROM_SYNC_IN:
4758 pref_sync_ref = "Sync In";
4759 break;
763f356c
TI
4760 default:
4761 pref_sync_ref = "XXXX Clock";
4762 break;
4763 }
4764 snd_iprintf(buffer, "Preferred Sync Reference: %s\n",
0dca1793 4765 pref_sync_ref);
763f356c
TI
4766
4767 snd_iprintf(buffer, "System Clock Frequency: %d\n",
0dca1793 4768 hdspm->system_sample_rate);
763f356c
TI
4769
4770
4771 snd_iprintf(buffer, "--- Status:\n");
4772
4773 x = status & HDSPM_madiSync;
4774 x2 = status2 & HDSPM_wcSync;
4775
4776 snd_iprintf(buffer, "Inputs MADI=%s, WordClock=%s\n",
0dca1793
AK
4777 (status & HDSPM_madiLock) ? (x ? "Sync" : "Lock") :
4778 "NoLock",
4779 (status2 & HDSPM_wcLock) ? (x2 ? "Sync" : "Lock") :
4780 "NoLock");
763f356c
TI
4781
4782 switch (hdspm_autosync_ref(hdspm)) {
0dca1793
AK
4783 case HDSPM_AUTOSYNC_FROM_SYNC_IN:
4784 autosync_ref = "Sync In";
4785 break;
4786 case HDSPM_AUTOSYNC_FROM_TCO:
4787 autosync_ref = "TCO";
4788 break;
763f356c
TI
4789 case HDSPM_AUTOSYNC_FROM_WORD:
4790 autosync_ref = "Word Clock";
4791 break;
4792 case HDSPM_AUTOSYNC_FROM_MADI:
4793 autosync_ref = "MADI Sync";
4794 break;
4795 case HDSPM_AUTOSYNC_FROM_NONE:
4796 autosync_ref = "Input not valid";
4797 break;
4798 default:
4799 autosync_ref = "---";
4800 break;
4801 }
4802 snd_iprintf(buffer,
0dca1793
AK
4803 "AutoSync: Reference= %s, Freq=%d (MADI = %d, Word = %d)\n",
4804 autosync_ref, hdspm_external_sample_rate(hdspm),
4805 (status & HDSPM_madiFreqMask) >> 22,
4806 (status2 & HDSPM_wcFreqMask) >> 5);
763f356c
TI
4807
4808 snd_iprintf(buffer, "Input: %s, Mode=%s\n",
0dca1793
AK
4809 (status & HDSPM_AB_int) ? "Coax" : "Optical",
4810 (status & HDSPM_RX_64ch) ? "64 channels" :
4811 "56 channels");
763f356c
TI
4812
4813 snd_iprintf(buffer, "\n");
4814}
4815
3cee5a60
RB
4816static void
4817snd_hdspm_proc_read_aes32(struct snd_info_entry * entry,
4818 struct snd_info_buffer *buffer)
4819{
ef5fa1a4 4820 struct hdspm *hdspm = entry->private_data;
3cee5a60
RB
4821 unsigned int status;
4822 unsigned int status2;
4823 unsigned int timecode;
56bde0f3 4824 unsigned int wcLock, wcSync;
3cee5a60
RB
4825 int pref_syncref;
4826 char *autosync_ref;
3cee5a60
RB
4827 int x;
4828
4829 status = hdspm_read(hdspm, HDSPM_statusRegister);
4830 status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
4831 timecode = hdspm_read(hdspm, HDSPM_timecodeRegister);
4832
4833 snd_iprintf(buffer, "%s (Card #%d) Rev.%x\n",
4834 hdspm->card_name, hdspm->card->number + 1,
4835 hdspm->firmware_rev);
4836
4837 snd_iprintf(buffer, "IRQ: %d Registers bus: 0x%lx VM: 0x%lx\n",
4838 hdspm->irq, hdspm->port, (unsigned long)hdspm->iobase);
4839
4840 snd_iprintf(buffer, "--- System ---\n");
4841
4842 snd_iprintf(buffer,
4843 "IRQ Pending: Audio=%d, MIDI0=%d, MIDI1=%d, IRQcount=%d\n",
4844 status & HDSPM_audioIRQPending,
4845 (status & HDSPM_midi0IRQPending) ? 1 : 0,
4846 (status & HDSPM_midi1IRQPending) ? 1 : 0,
4847 hdspm->irq_count);
4848 snd_iprintf(buffer,
ef5fa1a4
TI
4849 "HW pointer: id = %d, rawptr = %d (%d->%d) "
4850 "estimated= %ld (bytes)\n",
3cee5a60
RB
4851 ((status & HDSPM_BufferID) ? 1 : 0),
4852 (status & HDSPM_BufferPositionMask),
ef5fa1a4
TI
4853 (status & HDSPM_BufferPositionMask) %
4854 (2 * (int)hdspm->period_bytes),
4855 ((status & HDSPM_BufferPositionMask) - 64) %
4856 (2 * (int)hdspm->period_bytes),
3cee5a60
RB
4857 (long) hdspm_hw_pointer(hdspm) * 4);
4858
4859 snd_iprintf(buffer,
4860 "MIDI FIFO: Out1=0x%x, Out2=0x%x, In1=0x%x, In2=0x%x \n",
4861 hdspm_read(hdspm, HDSPM_midiStatusOut0) & 0xFF,
4862 hdspm_read(hdspm, HDSPM_midiStatusOut1) & 0xFF,
4863 hdspm_read(hdspm, HDSPM_midiStatusIn0) & 0xFF,
4864 hdspm_read(hdspm, HDSPM_midiStatusIn1) & 0xFF);
4865 snd_iprintf(buffer,
0dca1793
AK
4866 "MIDIoverMADI FIFO: In=0x%x, Out=0x%x \n",
4867 hdspm_read(hdspm, HDSPM_midiStatusIn2) & 0xFF,
4868 hdspm_read(hdspm, HDSPM_midiStatusOut2) & 0xFF);
4869 snd_iprintf(buffer,
4870 "Register: ctrl1=0x%x, ctrl2=0x%x, status1=0x%x, "
4871 "status2=0x%x\n",
4872 hdspm->control_register, hdspm->control2_register,
4873 status, status2);
3cee5a60
RB
4874
4875 snd_iprintf(buffer, "--- Settings ---\n");
4876
7cb155ff 4877 x = hdspm_get_latency(hdspm);
3cee5a60
RB
4878
4879 snd_iprintf(buffer,
4880 "Size (Latency): %d samples (2 periods of %lu bytes)\n",
4881 x, (unsigned long) hdspm->period_bytes);
4882
0dca1793 4883 snd_iprintf(buffer, "Line out: %s\n",
3cee5a60 4884 (hdspm->
0dca1793 4885 control_register & HDSPM_LineOut) ? "on " : "off");
3cee5a60
RB
4886
4887 snd_iprintf(buffer,
4888 "ClearTrackMarker %s, Emphasis %s, Dolby %s\n",
4889 (hdspm->
4890 control_register & HDSPM_clr_tms) ? "on" : "off",
4891 (hdspm->
4892 control_register & HDSPM_Emphasis) ? "on" : "off",
4893 (hdspm->
4894 control_register & HDSPM_Dolby) ? "on" : "off");
4895
3cee5a60
RB
4896
4897 pref_syncref = hdspm_pref_sync_ref(hdspm);
4898 if (pref_syncref == 0)
4899 snd_iprintf(buffer, "Preferred Sync Reference: Word Clock\n");
4900 else
4901 snd_iprintf(buffer, "Preferred Sync Reference: AES%d\n",
4902 pref_syncref);
4903
4904 snd_iprintf(buffer, "System Clock Frequency: %d\n",
4905 hdspm->system_sample_rate);
4906
4907 snd_iprintf(buffer, "Double speed: %s\n",
4908 hdspm->control_register & HDSPM_DS_DoubleWire?
4909 "Double wire" : "Single wire");
4910 snd_iprintf(buffer, "Quad speed: %s\n",
4911 hdspm->control_register & HDSPM_QS_DoubleWire?
4912 "Double wire" :
4913 hdspm->control_register & HDSPM_QS_QuadWire?
4914 "Quad wire" : "Single wire");
4915
4916 snd_iprintf(buffer, "--- Status:\n");
4917
56bde0f3
AS
4918 wcLock = status & HDSPM_AES32_wcLock;
4919 wcSync = wcLock && (status & HDSPM_AES32_wcSync);
4920
3cee5a60 4921 snd_iprintf(buffer, "Word: %s Frequency: %d\n",
56bde0f3 4922 (wcLock) ? (wcSync ? "Sync " : "Lock ") : "No Lock",
ef5fa1a4 4923 HDSPM_bit2freq((status >> HDSPM_AES32_wcFreq_bit) & 0xF));
3cee5a60
RB
4924
4925 for (x = 0; x < 8; x++) {
4926 snd_iprintf(buffer, "AES%d: %s Frequency: %d\n",
ef5fa1a4
TI
4927 x+1,
4928 (status2 & (HDSPM_LockAES >> x)) ?
0dca1793 4929 "Sync " : "No Lock",
ef5fa1a4 4930 HDSPM_bit2freq((timecode >> (4*x)) & 0xF));
3cee5a60
RB
4931 }
4932
4933 switch (hdspm_autosync_ref(hdspm)) {
0dca1793
AK
4934 case HDSPM_AES32_AUTOSYNC_FROM_NONE:
4935 autosync_ref = "None"; break;
4936 case HDSPM_AES32_AUTOSYNC_FROM_WORD:
4937 autosync_ref = "Word Clock"; break;
4938 case HDSPM_AES32_AUTOSYNC_FROM_AES1:
4939 autosync_ref = "AES1"; break;
4940 case HDSPM_AES32_AUTOSYNC_FROM_AES2:
4941 autosync_ref = "AES2"; break;
4942 case HDSPM_AES32_AUTOSYNC_FROM_AES3:
4943 autosync_ref = "AES3"; break;
4944 case HDSPM_AES32_AUTOSYNC_FROM_AES4:
4945 autosync_ref = "AES4"; break;
4946 case HDSPM_AES32_AUTOSYNC_FROM_AES5:
4947 autosync_ref = "AES5"; break;
4948 case HDSPM_AES32_AUTOSYNC_FROM_AES6:
4949 autosync_ref = "AES6"; break;
4950 case HDSPM_AES32_AUTOSYNC_FROM_AES7:
4951 autosync_ref = "AES7"; break;
4952 case HDSPM_AES32_AUTOSYNC_FROM_AES8:
4953 autosync_ref = "AES8"; break;
4954 default:
4955 autosync_ref = "---"; break;
3cee5a60
RB
4956 }
4957 snd_iprintf(buffer, "AutoSync ref = %s\n", autosync_ref);
4958
4959 snd_iprintf(buffer, "\n");
4960}
4961
0dca1793
AK
4962static void
4963snd_hdspm_proc_read_raydat(struct snd_info_entry *entry,
4964 struct snd_info_buffer *buffer)
4965{
4966 struct hdspm *hdspm = entry->private_data;
4967 unsigned int status1, status2, status3, control, i;
4968 unsigned int lock, sync;
4969
4970 status1 = hdspm_read(hdspm, HDSPM_RD_STATUS_1); /* s1 */
4971 status2 = hdspm_read(hdspm, HDSPM_RD_STATUS_2); /* freq */
4972 status3 = hdspm_read(hdspm, HDSPM_RD_STATUS_3); /* s2 */
4973
4974 control = hdspm->control_register;
4975
4976 snd_iprintf(buffer, "STATUS1: 0x%08x\n", status1);
4977 snd_iprintf(buffer, "STATUS2: 0x%08x\n", status2);
4978 snd_iprintf(buffer, "STATUS3: 0x%08x\n", status3);
4979
4980
4981 snd_iprintf(buffer, "\n*** CLOCK MODE\n\n");
4982
4983 snd_iprintf(buffer, "Clock mode : %s\n",
4984 (hdspm_system_clock_mode(hdspm) == 0) ? "master" : "slave");
4985 snd_iprintf(buffer, "System frequency: %d Hz\n",
4986 hdspm_get_system_sample_rate(hdspm));
4987
4988 snd_iprintf(buffer, "\n*** INPUT STATUS\n\n");
4989
4990 lock = 0x1;
4991 sync = 0x100;
4992
4993 for (i = 0; i < 8; i++) {
4994 snd_iprintf(buffer, "s1_input %d: Lock %d, Sync %d, Freq %s\n",
4995 i,
4996 (status1 & lock) ? 1 : 0,
4997 (status1 & sync) ? 1 : 0,
4998 texts_freq[(status2 >> (i * 4)) & 0xF]);
4999
5000 lock = lock<<1;
5001 sync = sync<<1;
5002 }
5003
5004 snd_iprintf(buffer, "WC input: Lock %d, Sync %d, Freq %s\n",
5005 (status1 & 0x1000000) ? 1 : 0,
5006 (status1 & 0x2000000) ? 1 : 0,
5007 texts_freq[(status1 >> 16) & 0xF]);
5008
5009 snd_iprintf(buffer, "TCO input: Lock %d, Sync %d, Freq %s\n",
5010 (status1 & 0x4000000) ? 1 : 0,
5011 (status1 & 0x8000000) ? 1 : 0,
5012 texts_freq[(status1 >> 20) & 0xF]);
5013
5014 snd_iprintf(buffer, "SYNC IN: Lock %d, Sync %d, Freq %s\n",
5015 (status3 & 0x400) ? 1 : 0,
5016 (status3 & 0x800) ? 1 : 0,
5017 texts_freq[(status2 >> 12) & 0xF]);
5018
5019}
5020
3cee5a60
RB
5021#ifdef CONFIG_SND_DEBUG
5022static void
0dca1793 5023snd_hdspm_proc_read_debug(struct snd_info_entry *entry,
3cee5a60
RB
5024 struct snd_info_buffer *buffer)
5025{
ef5fa1a4 5026 struct hdspm *hdspm = entry->private_data;
3cee5a60
RB
5027
5028 int j,i;
5029
ef5fa1a4 5030 for (i = 0; i < 256 /* 1024*64 */; i += j) {
3cee5a60
RB
5031 snd_iprintf(buffer, "0x%08X: ", i);
5032 for (j = 0; j < 16; j += 4)
5033 snd_iprintf(buffer, "%08X ", hdspm_read(hdspm, i + j));
5034 snd_iprintf(buffer, "\n");
5035 }
5036}
5037#endif
5038
5039
0dca1793
AK
5040static void snd_hdspm_proc_ports_in(struct snd_info_entry *entry,
5041 struct snd_info_buffer *buffer)
5042{
5043 struct hdspm *hdspm = entry->private_data;
5044 int i;
5045
5046 snd_iprintf(buffer, "# generated by hdspm\n");
5047
5048 for (i = 0; i < hdspm->max_channels_in; i++) {
5049 snd_iprintf(buffer, "%d=%s\n", i+1, hdspm->port_names_in[i]);
5050 }
5051}
5052
5053static void snd_hdspm_proc_ports_out(struct snd_info_entry *entry,
5054 struct snd_info_buffer *buffer)
5055{
5056 struct hdspm *hdspm = entry->private_data;
5057 int i;
5058
5059 snd_iprintf(buffer, "# generated by hdspm\n");
5060
5061 for (i = 0; i < hdspm->max_channels_out; i++) {
5062 snd_iprintf(buffer, "%d=%s\n", i+1, hdspm->port_names_out[i]);
5063 }
5064}
5065
3cee5a60 5066
e23e7a14 5067static void snd_hdspm_proc_init(struct hdspm *hdspm)
763f356c 5068{
98274f07 5069 struct snd_info_entry *entry;
763f356c 5070
0dca1793
AK
5071 if (!snd_card_proc_new(hdspm->card, "hdspm", &entry)) {
5072 switch (hdspm->io_type) {
5073 case AES32:
5074 snd_info_set_text_ops(entry, hdspm,
5075 snd_hdspm_proc_read_aes32);
5076 break;
5077 case MADI:
5078 snd_info_set_text_ops(entry, hdspm,
5079 snd_hdspm_proc_read_madi);
5080 break;
5081 case MADIface:
5082 /* snd_info_set_text_ops(entry, hdspm,
5083 snd_hdspm_proc_read_madiface); */
5084 break;
5085 case RayDAT:
5086 snd_info_set_text_ops(entry, hdspm,
5087 snd_hdspm_proc_read_raydat);
5088 break;
5089 case AIO:
5090 break;
5091 }
5092 }
5093
5094 if (!snd_card_proc_new(hdspm->card, "ports.in", &entry)) {
5095 snd_info_set_text_ops(entry, hdspm, snd_hdspm_proc_ports_in);
5096 }
5097
5098 if (!snd_card_proc_new(hdspm->card, "ports.out", &entry)) {
5099 snd_info_set_text_ops(entry, hdspm, snd_hdspm_proc_ports_out);
5100 }
5101
3cee5a60
RB
5102#ifdef CONFIG_SND_DEBUG
5103 /* debug file to read all hdspm registers */
5104 if (!snd_card_proc_new(hdspm->card, "debug", &entry))
5105 snd_info_set_text_ops(entry, hdspm,
5106 snd_hdspm_proc_read_debug);
5107#endif
763f356c
TI
5108}
5109
5110/*------------------------------------------------------------
0dca1793 5111 hdspm intitialize
763f356c
TI
5112 ------------------------------------------------------------*/
5113
98274f07 5114static int snd_hdspm_set_defaults(struct hdspm * hdspm)
763f356c 5115{
763f356c 5116 /* ASSUMPTION: hdspm->lock is either held, or there is no need to
561de31a 5117 hold it (e.g. during module initialization).
0dca1793 5118 */
763f356c
TI
5119
5120 /* set defaults: */
5121
0dca1793
AK
5122 hdspm->settings_register = 0;
5123
5124 switch (hdspm->io_type) {
5125 case MADI:
5126 case MADIface:
5127 hdspm->control_register =
5128 0x2 + 0x8 + 0x10 + 0x80 + 0x400 + 0x4000 + 0x1000000;
5129 break;
5130
5131 case RayDAT:
5132 case AIO:
5133 hdspm->settings_register = 0x1 + 0x1000;
5134 /* Magic values are: LAT_0, LAT_2, Master, freq1, tx64ch, inp_0,
5135 * line_out */
5136 hdspm->control_register =
5137 0x2 + 0x8 + 0x10 + 0x80 + 0x400 + 0x4000 + 0x1000000;
5138 break;
5139
5140 case AES32:
ef5fa1a4
TI
5141 hdspm->control_register =
5142 HDSPM_ClockModeMaster | /* Master Cloack Mode on */
0dca1793 5143 hdspm_encode_latency(7) | /* latency max=8192samples */
3cee5a60
RB
5144 HDSPM_SyncRef0 | /* AES1 is syncclock */
5145 HDSPM_LineOut | /* Analog output in */
5146 HDSPM_Professional; /* Professional mode */
0dca1793
AK
5147 break;
5148 }
763f356c
TI
5149
5150 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
5151
0dca1793 5152 if (AES32 == hdspm->io_type) {
ffb2c3c0 5153 /* No control2 register for AES32 */
763f356c 5154#ifdef SNDRV_BIG_ENDIAN
ffb2c3c0 5155 hdspm->control2_register = HDSPM_BIGENDIAN_MODE;
763f356c 5156#else
ffb2c3c0 5157 hdspm->control2_register = 0;
763f356c
TI
5158#endif
5159
ffb2c3c0
RB
5160 hdspm_write(hdspm, HDSPM_control2Reg, hdspm->control2_register);
5161 }
763f356c
TI
5162 hdspm_compute_period_size(hdspm);
5163
5164 /* silence everything */
5165
5166 all_in_all_mixer(hdspm, 0 * UNITY_GAIN);
5167
b2ed6326 5168 if (hdspm_is_raydat_or_aio(hdspm))
0dca1793 5169 hdspm_write(hdspm, HDSPM_WR_SETTINGS, hdspm->settings_register);
763f356c
TI
5170
5171 /* set a default rate so that the channel map is set up. */
0dca1793 5172 hdspm_set_rate(hdspm, 48000, 1);
763f356c
TI
5173
5174 return 0;
5175}
5176
5177
5178/*------------------------------------------------------------
0dca1793 5179 interrupt
763f356c
TI
5180 ------------------------------------------------------------*/
5181
7d12e780 5182static irqreturn_t snd_hdspm_interrupt(int irq, void *dev_id)
763f356c 5183{
98274f07 5184 struct hdspm *hdspm = (struct hdspm *) dev_id;
763f356c 5185 unsigned int status;
0dca1793
AK
5186 int i, audio, midi, schedule = 0;
5187 /* cycles_t now; */
763f356c
TI
5188
5189 status = hdspm_read(hdspm, HDSPM_statusRegister);
5190
5191 audio = status & HDSPM_audioIRQPending;
0dca1793
AK
5192 midi = status & (HDSPM_midi0IRQPending | HDSPM_midi1IRQPending |
5193 HDSPM_midi2IRQPending | HDSPM_midi3IRQPending);
5194
5195 /* now = get_cycles(); */
5196 /**
5197 * LAT_2..LAT_0 period counter (win) counter (mac)
5198 * 6 4096 ~256053425 ~514672358
5199 * 5 2048 ~128024983 ~257373821
5200 * 4 1024 ~64023706 ~128718089
5201 * 3 512 ~32005945 ~64385999
5202 * 2 256 ~16003039 ~32260176
5203 * 1 128 ~7998738 ~16194507
5204 * 0 64 ~3998231 ~8191558
5205 **/
5206 /*
5207 snd_printk(KERN_INFO "snd_hdspm_interrupt %llu @ %llx\n",
5208 now-hdspm->last_interrupt, status & 0xFFC0);
5209 hdspm->last_interrupt = now;
5210 */
763f356c 5211
0dca1793 5212 if (!audio && !midi)
763f356c
TI
5213 return IRQ_NONE;
5214
5215 hdspm_write(hdspm, HDSPM_interruptConfirmation, 0);
5216 hdspm->irq_count++;
5217
763f356c
TI
5218
5219 if (audio) {
763f356c 5220 if (hdspm->capture_substream)
ef5fa1a4 5221 snd_pcm_period_elapsed(hdspm->capture_substream);
763f356c
TI
5222
5223 if (hdspm->playback_substream)
ef5fa1a4 5224 snd_pcm_period_elapsed(hdspm->playback_substream);
763f356c
TI
5225 }
5226
0dca1793
AK
5227 if (midi) {
5228 i = 0;
5229 while (i < hdspm->midiPorts) {
5230 if ((hdspm_read(hdspm,
5231 hdspm->midi[i].statusIn) & 0xff) &&
5232 (status & hdspm->midi[i].irq)) {
5233 /* we disable interrupts for this input until
5234 * processing is done
5235 */
5236 hdspm->control_register &= ~hdspm->midi[i].ie;
5237 hdspm_write(hdspm, HDSPM_controlRegister,
5238 hdspm->control_register);
5239 hdspm->midi[i].pending = 1;
5240 schedule = 1;
5241 }
5242
5243 i++;
5244 }
5245
5246 if (schedule)
5247 tasklet_hi_schedule(&hdspm->midi_tasklet);
763f356c 5248 }
0dca1793 5249
763f356c
TI
5250 return IRQ_HANDLED;
5251}
5252
5253/*------------------------------------------------------------
0dca1793 5254 pcm interface
763f356c
TI
5255 ------------------------------------------------------------*/
5256
5257
0dca1793
AK
5258static snd_pcm_uframes_t snd_hdspm_hw_pointer(struct snd_pcm_substream
5259 *substream)
763f356c 5260{
98274f07 5261 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5262 return hdspm_hw_pointer(hdspm);
5263}
5264
763f356c 5265
98274f07 5266static int snd_hdspm_reset(struct snd_pcm_substream *substream)
763f356c 5267{
98274f07
TI
5268 struct snd_pcm_runtime *runtime = substream->runtime;
5269 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5270 struct snd_pcm_substream *other;
763f356c
TI
5271
5272 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
5273 other = hdspm->capture_substream;
5274 else
5275 other = hdspm->playback_substream;
5276
5277 if (hdspm->running)
5278 runtime->status->hw_ptr = hdspm_hw_pointer(hdspm);
5279 else
5280 runtime->status->hw_ptr = 0;
5281 if (other) {
98274f07
TI
5282 struct snd_pcm_substream *s;
5283 struct snd_pcm_runtime *oruntime = other->runtime;
ef991b95 5284 snd_pcm_group_for_each_entry(s, substream) {
763f356c
TI
5285 if (s == other) {
5286 oruntime->status->hw_ptr =
0dca1793 5287 runtime->status->hw_ptr;
763f356c
TI
5288 break;
5289 }
5290 }
5291 }
5292 return 0;
5293}
5294
98274f07
TI
5295static int snd_hdspm_hw_params(struct snd_pcm_substream *substream,
5296 struct snd_pcm_hw_params *params)
763f356c 5297{
98274f07 5298 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5299 int err;
5300 int i;
5301 pid_t this_pid;
5302 pid_t other_pid;
763f356c
TI
5303
5304 spin_lock_irq(&hdspm->lock);
5305
5306 if (substream->pstr->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5307 this_pid = hdspm->playback_pid;
5308 other_pid = hdspm->capture_pid;
5309 } else {
5310 this_pid = hdspm->capture_pid;
5311 other_pid = hdspm->playback_pid;
5312 }
5313
ef5fa1a4 5314 if (other_pid > 0 && this_pid != other_pid) {
763f356c
TI
5315
5316 /* The other stream is open, and not by the same
5317 task as this one. Make sure that the parameters
5318 that matter are the same.
0dca1793 5319 */
763f356c
TI
5320
5321 if (params_rate(params) != hdspm->system_sample_rate) {
5322 spin_unlock_irq(&hdspm->lock);
5323 _snd_pcm_hw_param_setempty(params,
0dca1793 5324 SNDRV_PCM_HW_PARAM_RATE);
763f356c
TI
5325 return -EBUSY;
5326 }
5327
5328 if (params_period_size(params) != hdspm->period_bytes / 4) {
5329 spin_unlock_irq(&hdspm->lock);
5330 _snd_pcm_hw_param_setempty(params,
0dca1793 5331 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
763f356c
TI
5332 return -EBUSY;
5333 }
5334
5335 }
5336 /* We're fine. */
5337 spin_unlock_irq(&hdspm->lock);
5338
5339 /* how to make sure that the rate matches an externally-set one ? */
5340
5341 spin_lock_irq(&hdspm->lock);
ef5fa1a4
TI
5342 err = hdspm_set_rate(hdspm, params_rate(params), 0);
5343 if (err < 0) {
0dca1793 5344 snd_printk(KERN_INFO "err on hdspm_set_rate: %d\n", err);
763f356c
TI
5345 spin_unlock_irq(&hdspm->lock);
5346 _snd_pcm_hw_param_setempty(params,
0dca1793 5347 SNDRV_PCM_HW_PARAM_RATE);
763f356c
TI
5348 return err;
5349 }
5350 spin_unlock_irq(&hdspm->lock);
5351
ef5fa1a4 5352 err = hdspm_set_interrupt_interval(hdspm,
0dca1793 5353 params_period_size(params));
ef5fa1a4 5354 if (err < 0) {
0dca1793 5355 snd_printk(KERN_INFO "err on hdspm_set_interrupt_interval: %d\n", err);
763f356c 5356 _snd_pcm_hw_param_setempty(params,
0dca1793 5357 SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
763f356c
TI
5358 return err;
5359 }
5360
ef5fa1a4
TI
5361 /* Memory allocation, takashi's method, dont know if we should
5362 * spinlock
5363 */
763f356c 5364 /* malloc all buffer even if not enabled to get sure */
ffb2c3c0
RB
5365 /* Update for MADI rev 204: we need to allocate for all channels,
5366 * otherwise it doesn't work at 96kHz */
0dca1793 5367
763f356c 5368 err =
0dca1793
AK
5369 snd_pcm_lib_malloc_pages(substream, HDSPM_DMA_AREA_BYTES);
5370 if (err < 0) {
5371 snd_printk(KERN_INFO "err on snd_pcm_lib_malloc_pages: %d\n", err);
763f356c 5372 return err;
0dca1793 5373 }
763f356c 5374
763f356c
TI
5375 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5376
77a23f26 5377 hdspm_set_sgbuf(hdspm, substream, HDSPM_pageAddressBufferOut,
763f356c
TI
5378 params_channels(params));
5379
5380 for (i = 0; i < params_channels(params); ++i)
5381 snd_hdspm_enable_out(hdspm, i, 1);
5382
5383 hdspm->playback_buffer =
0dca1793 5384 (unsigned char *) substream->runtime->dma_area;
54bf5dd9 5385 snd_printdd("Allocated sample buffer for playback at %p\n",
3cee5a60 5386 hdspm->playback_buffer);
763f356c 5387 } else {
77a23f26 5388 hdspm_set_sgbuf(hdspm, substream, HDSPM_pageAddressBufferIn,
763f356c
TI
5389 params_channels(params));
5390
5391 for (i = 0; i < params_channels(params); ++i)
5392 snd_hdspm_enable_in(hdspm, i, 1);
5393
5394 hdspm->capture_buffer =
0dca1793 5395 (unsigned char *) substream->runtime->dma_area;
54bf5dd9 5396 snd_printdd("Allocated sample buffer for capture at %p\n",
3cee5a60 5397 hdspm->capture_buffer);
763f356c 5398 }
0dca1793 5399
3cee5a60
RB
5400 /*
5401 snd_printdd("Allocated sample buffer for %s at 0x%08X\n",
5402 substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
5403 "playback" : "capture",
77a23f26 5404 snd_pcm_sgbuf_get_addr(substream, 0));
0dca1793 5405 */
ffb2c3c0 5406 /*
0dca1793
AK
5407 snd_printdd("set_hwparams: %s %d Hz, %d channels, bs = %d\n",
5408 substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
5409 "playback" : "capture",
5410 params_rate(params), params_channels(params),
5411 params_buffer_size(params));
5412 */
5413
5414
5415 /* Switch to native float format if requested */
5416 if (SNDRV_PCM_FORMAT_FLOAT_LE == params_format(params)) {
5417 if (!(hdspm->control_register & HDSPe_FLOAT_FORMAT))
5418 snd_printk(KERN_INFO "hdspm: Switching to native 32bit LE float format.\n");
5419
5420 hdspm->control_register |= HDSPe_FLOAT_FORMAT;
5421 } else if (SNDRV_PCM_FORMAT_S32_LE == params_format(params)) {
5422 if (hdspm->control_register & HDSPe_FLOAT_FORMAT)
5423 snd_printk(KERN_INFO "hdspm: Switching to native 32bit LE integer format.\n");
5424
5425 hdspm->control_register &= ~HDSPe_FLOAT_FORMAT;
5426 }
5427 hdspm_write(hdspm, HDSPM_controlRegister, hdspm->control_register);
5428
763f356c
TI
5429 return 0;
5430}
5431
98274f07 5432static int snd_hdspm_hw_free(struct snd_pcm_substream *substream)
763f356c
TI
5433{
5434 int i;
98274f07 5435 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5436
5437 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5438
0dca1793 5439 /* params_channels(params) should be enough,
763f356c 5440 but to get sure in case of error */
0dca1793 5441 for (i = 0; i < hdspm->max_channels_out; ++i)
763f356c
TI
5442 snd_hdspm_enable_out(hdspm, i, 0);
5443
5444 hdspm->playback_buffer = NULL;
5445 } else {
0dca1793 5446 for (i = 0; i < hdspm->max_channels_in; ++i)
763f356c
TI
5447 snd_hdspm_enable_in(hdspm, i, 0);
5448
5449 hdspm->capture_buffer = NULL;
5450
5451 }
5452
5453 snd_pcm_lib_free_pages(substream);
5454
5455 return 0;
5456}
5457
0dca1793 5458
98274f07 5459static int snd_hdspm_channel_info(struct snd_pcm_substream *substream,
0dca1793 5460 struct snd_pcm_channel_info *info)
763f356c 5461{
98274f07 5462 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c 5463
0dca1793
AK
5464 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
5465 if (snd_BUG_ON(info->channel >= hdspm->max_channels_out)) {
5466 snd_printk(KERN_INFO "snd_hdspm_channel_info: output channel out of range (%d)\n", info->channel);
5467 return -EINVAL;
5468 }
763f356c 5469
0dca1793
AK
5470 if (hdspm->channel_map_out[info->channel] < 0) {
5471 snd_printk(KERN_INFO "snd_hdspm_channel_info: output channel %d mapped out\n", info->channel);
5472 return -EINVAL;
5473 }
5474
5475 info->offset = hdspm->channel_map_out[info->channel] *
5476 HDSPM_CHANNEL_BUFFER_BYTES;
5477 } else {
5478 if (snd_BUG_ON(info->channel >= hdspm->max_channels_in)) {
5479 snd_printk(KERN_INFO "snd_hdspm_channel_info: input channel out of range (%d)\n", info->channel);
5480 return -EINVAL;
5481 }
5482
5483 if (hdspm->channel_map_in[info->channel] < 0) {
5484 snd_printk(KERN_INFO "snd_hdspm_channel_info: input channel %d mapped out\n", info->channel);
5485 return -EINVAL;
5486 }
5487
5488 info->offset = hdspm->channel_map_in[info->channel] *
5489 HDSPM_CHANNEL_BUFFER_BYTES;
5490 }
763f356c 5491
763f356c
TI
5492 info->first = 0;
5493 info->step = 32;
5494 return 0;
5495}
5496
0dca1793 5497
98274f07 5498static int snd_hdspm_ioctl(struct snd_pcm_substream *substream,
0dca1793 5499 unsigned int cmd, void *arg)
763f356c
TI
5500{
5501 switch (cmd) {
5502 case SNDRV_PCM_IOCTL1_RESET:
ef5fa1a4 5503 return snd_hdspm_reset(substream);
763f356c
TI
5504
5505 case SNDRV_PCM_IOCTL1_CHANNEL_INFO:
0dca1793
AK
5506 {
5507 struct snd_pcm_channel_info *info = arg;
5508 return snd_hdspm_channel_info(substream, info);
5509 }
763f356c
TI
5510 default:
5511 break;
5512 }
5513
5514 return snd_pcm_lib_ioctl(substream, cmd, arg);
5515}
5516
98274f07 5517static int snd_hdspm_trigger(struct snd_pcm_substream *substream, int cmd)
763f356c 5518{
98274f07
TI
5519 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5520 struct snd_pcm_substream *other;
763f356c
TI
5521 int running;
5522
5523 spin_lock(&hdspm->lock);
5524 running = hdspm->running;
5525 switch (cmd) {
5526 case SNDRV_PCM_TRIGGER_START:
5527 running |= 1 << substream->stream;
5528 break;
5529 case SNDRV_PCM_TRIGGER_STOP:
5530 running &= ~(1 << substream->stream);
5531 break;
5532 default:
5533 snd_BUG();
5534 spin_unlock(&hdspm->lock);
5535 return -EINVAL;
5536 }
5537 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
5538 other = hdspm->capture_substream;
5539 else
5540 other = hdspm->playback_substream;
5541
5542 if (other) {
98274f07 5543 struct snd_pcm_substream *s;
ef991b95 5544 snd_pcm_group_for_each_entry(s, substream) {
763f356c
TI
5545 if (s == other) {
5546 snd_pcm_trigger_done(s, substream);
5547 if (cmd == SNDRV_PCM_TRIGGER_START)
5548 running |= 1 << s->stream;
5549 else
5550 running &= ~(1 << s->stream);
5551 goto _ok;
5552 }
5553 }
5554 if (cmd == SNDRV_PCM_TRIGGER_START) {
5555 if (!(running & (1 << SNDRV_PCM_STREAM_PLAYBACK))
0dca1793
AK
5556 && substream->stream ==
5557 SNDRV_PCM_STREAM_CAPTURE)
763f356c
TI
5558 hdspm_silence_playback(hdspm);
5559 } else {
5560 if (running &&
0dca1793 5561 substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
763f356c
TI
5562 hdspm_silence_playback(hdspm);
5563 }
5564 } else {
5565 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
5566 hdspm_silence_playback(hdspm);
5567 }
0dca1793 5568_ok:
763f356c
TI
5569 snd_pcm_trigger_done(substream, substream);
5570 if (!hdspm->running && running)
5571 hdspm_start_audio(hdspm);
5572 else if (hdspm->running && !running)
5573 hdspm_stop_audio(hdspm);
5574 hdspm->running = running;
5575 spin_unlock(&hdspm->lock);
5576
5577 return 0;
5578}
5579
98274f07 5580static int snd_hdspm_prepare(struct snd_pcm_substream *substream)
763f356c
TI
5581{
5582 return 0;
5583}
5584
98274f07 5585static struct snd_pcm_hardware snd_hdspm_playback_subinfo = {
763f356c
TI
5586 .info = (SNDRV_PCM_INFO_MMAP |
5587 SNDRV_PCM_INFO_MMAP_VALID |
5588 SNDRV_PCM_INFO_NONINTERLEAVED |
5589 SNDRV_PCM_INFO_SYNC_START | SNDRV_PCM_INFO_DOUBLE),
5590 .formats = SNDRV_PCM_FMTBIT_S32_LE,
5591 .rates = (SNDRV_PCM_RATE_32000 |
5592 SNDRV_PCM_RATE_44100 |
5593 SNDRV_PCM_RATE_48000 |
5594 SNDRV_PCM_RATE_64000 |
3cee5a60
RB
5595 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
5596 SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000 ),
763f356c 5597 .rate_min = 32000,
3cee5a60 5598 .rate_max = 192000,
763f356c
TI
5599 .channels_min = 1,
5600 .channels_max = HDSPM_MAX_CHANNELS,
5601 .buffer_bytes_max =
5602 HDSPM_CHANNEL_BUFFER_BYTES * HDSPM_MAX_CHANNELS,
1b6fa108 5603 .period_bytes_min = (32 * 4),
52e6fb48 5604 .period_bytes_max = (8192 * 4) * HDSPM_MAX_CHANNELS,
763f356c 5605 .periods_min = 2,
0dca1793 5606 .periods_max = 512,
763f356c
TI
5607 .fifo_size = 0
5608};
5609
98274f07 5610static struct snd_pcm_hardware snd_hdspm_capture_subinfo = {
763f356c
TI
5611 .info = (SNDRV_PCM_INFO_MMAP |
5612 SNDRV_PCM_INFO_MMAP_VALID |
5613 SNDRV_PCM_INFO_NONINTERLEAVED |
5614 SNDRV_PCM_INFO_SYNC_START),
5615 .formats = SNDRV_PCM_FMTBIT_S32_LE,
5616 .rates = (SNDRV_PCM_RATE_32000 |
5617 SNDRV_PCM_RATE_44100 |
5618 SNDRV_PCM_RATE_48000 |
5619 SNDRV_PCM_RATE_64000 |
3cee5a60
RB
5620 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
5621 SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000),
763f356c 5622 .rate_min = 32000,
3cee5a60 5623 .rate_max = 192000,
763f356c
TI
5624 .channels_min = 1,
5625 .channels_max = HDSPM_MAX_CHANNELS,
5626 .buffer_bytes_max =
5627 HDSPM_CHANNEL_BUFFER_BYTES * HDSPM_MAX_CHANNELS,
1b6fa108 5628 .period_bytes_min = (32 * 4),
52e6fb48 5629 .period_bytes_max = (8192 * 4) * HDSPM_MAX_CHANNELS,
763f356c 5630 .periods_min = 2,
0dca1793 5631 .periods_max = 512,
763f356c
TI
5632 .fifo_size = 0
5633};
5634
0dca1793
AK
5635static int snd_hdspm_hw_rule_in_channels_rate(struct snd_pcm_hw_params *params,
5636 struct snd_pcm_hw_rule *rule)
5637{
5638 struct hdspm *hdspm = rule->private;
5639 struct snd_interval *c =
5640 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
5641 struct snd_interval *r =
5642 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5643
5644 if (r->min > 96000 && r->max <= 192000) {
5645 struct snd_interval t = {
5646 .min = hdspm->qs_in_channels,
5647 .max = hdspm->qs_in_channels,
5648 .integer = 1,
5649 };
5650 return snd_interval_refine(c, &t);
5651 } else if (r->min > 48000 && r->max <= 96000) {
5652 struct snd_interval t = {
5653 .min = hdspm->ds_in_channels,
5654 .max = hdspm->ds_in_channels,
5655 .integer = 1,
5656 };
5657 return snd_interval_refine(c, &t);
5658 } else if (r->max < 64000) {
5659 struct snd_interval t = {
5660 .min = hdspm->ss_in_channels,
5661 .max = hdspm->ss_in_channels,
5662 .integer = 1,
5663 };
5664 return snd_interval_refine(c, &t);
5665 }
5666
5667 return 0;
5668}
763f356c 5669
0dca1793 5670static int snd_hdspm_hw_rule_out_channels_rate(struct snd_pcm_hw_params *params,
98274f07 5671 struct snd_pcm_hw_rule * rule)
763f356c 5672{
98274f07
TI
5673 struct hdspm *hdspm = rule->private;
5674 struct snd_interval *c =
763f356c 5675 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
98274f07 5676 struct snd_interval *r =
763f356c
TI
5677 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5678
0dca1793
AK
5679 if (r->min > 96000 && r->max <= 192000) {
5680 struct snd_interval t = {
5681 .min = hdspm->qs_out_channels,
5682 .max = hdspm->qs_out_channels,
5683 .integer = 1,
5684 };
5685 return snd_interval_refine(c, &t);
5686 } else if (r->min > 48000 && r->max <= 96000) {
98274f07 5687 struct snd_interval t = {
0dca1793
AK
5688 .min = hdspm->ds_out_channels,
5689 .max = hdspm->ds_out_channels,
763f356c
TI
5690 .integer = 1,
5691 };
5692 return snd_interval_refine(c, &t);
5693 } else if (r->max < 64000) {
98274f07 5694 struct snd_interval t = {
0dca1793
AK
5695 .min = hdspm->ss_out_channels,
5696 .max = hdspm->ss_out_channels,
763f356c
TI
5697 .integer = 1,
5698 };
5699 return snd_interval_refine(c, &t);
0dca1793 5700 } else {
763f356c
TI
5701 }
5702 return 0;
5703}
5704
0dca1793 5705static int snd_hdspm_hw_rule_rate_in_channels(struct snd_pcm_hw_params *params,
98274f07 5706 struct snd_pcm_hw_rule * rule)
763f356c 5707{
98274f07
TI
5708 struct hdspm *hdspm = rule->private;
5709 struct snd_interval *c =
763f356c 5710 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
98274f07 5711 struct snd_interval *r =
763f356c
TI
5712 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
5713
0dca1793 5714 if (c->min >= hdspm->ss_in_channels) {
98274f07 5715 struct snd_interval t = {
763f356c
TI
5716 .min = 32000,
5717 .max = 48000,
5718 .integer = 1,
5719 };
5720 return snd_interval_refine(r, &t);
0dca1793
AK
5721 } else if (c->max <= hdspm->qs_in_channels) {
5722 struct snd_interval t = {
5723 .min = 128000,
5724 .max = 192000,
5725 .integer = 1,
5726 };
5727 return snd_interval_refine(r, &t);
5728 } else if (c->max <= hdspm->ds_in_channels) {
98274f07 5729 struct snd_interval t = {
763f356c
TI
5730 .min = 64000,
5731 .max = 96000,
5732 .integer = 1,
5733 };
0dca1793
AK
5734 return snd_interval_refine(r, &t);
5735 }
5736
5737 return 0;
5738}
5739static int snd_hdspm_hw_rule_rate_out_channels(struct snd_pcm_hw_params *params,
5740 struct snd_pcm_hw_rule *rule)
5741{
5742 struct hdspm *hdspm = rule->private;
5743 struct snd_interval *c =
5744 hw_param_interval(params, SNDRV_PCM_HW_PARAM_CHANNELS);
5745 struct snd_interval *r =
5746 hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
763f356c 5747
0dca1793
AK
5748 if (c->min >= hdspm->ss_out_channels) {
5749 struct snd_interval t = {
5750 .min = 32000,
5751 .max = 48000,
5752 .integer = 1,
5753 };
5754 return snd_interval_refine(r, &t);
5755 } else if (c->max <= hdspm->qs_out_channels) {
5756 struct snd_interval t = {
5757 .min = 128000,
5758 .max = 192000,
5759 .integer = 1,
5760 };
5761 return snd_interval_refine(r, &t);
5762 } else if (c->max <= hdspm->ds_out_channels) {
5763 struct snd_interval t = {
5764 .min = 64000,
5765 .max = 96000,
5766 .integer = 1,
5767 };
763f356c
TI
5768 return snd_interval_refine(r, &t);
5769 }
0dca1793 5770
763f356c
TI
5771 return 0;
5772}
5773
0dca1793 5774static int snd_hdspm_hw_rule_in_channels(struct snd_pcm_hw_params *params,
ffb2c3c0
RB
5775 struct snd_pcm_hw_rule *rule)
5776{
5777 unsigned int list[3];
5778 struct hdspm *hdspm = rule->private;
5779 struct snd_interval *c = hw_param_interval(params,
5780 SNDRV_PCM_HW_PARAM_CHANNELS);
0dca1793
AK
5781
5782 list[0] = hdspm->qs_in_channels;
5783 list[1] = hdspm->ds_in_channels;
5784 list[2] = hdspm->ss_in_channels;
5785 return snd_interval_list(c, 3, list, 0);
5786}
5787
5788static int snd_hdspm_hw_rule_out_channels(struct snd_pcm_hw_params *params,
5789 struct snd_pcm_hw_rule *rule)
5790{
5791 unsigned int list[3];
5792 struct hdspm *hdspm = rule->private;
5793 struct snd_interval *c = hw_param_interval(params,
5794 SNDRV_PCM_HW_PARAM_CHANNELS);
5795
5796 list[0] = hdspm->qs_out_channels;
5797 list[1] = hdspm->ds_out_channels;
5798 list[2] = hdspm->ss_out_channels;
5799 return snd_interval_list(c, 3, list, 0);
ffb2c3c0
RB
5800}
5801
5802
ef5fa1a4
TI
5803static unsigned int hdspm_aes32_sample_rates[] = {
5804 32000, 44100, 48000, 64000, 88200, 96000, 128000, 176400, 192000
5805};
ffb2c3c0 5806
ef5fa1a4
TI
5807static struct snd_pcm_hw_constraint_list
5808hdspm_hw_constraints_aes32_sample_rates = {
ffb2c3c0
RB
5809 .count = ARRAY_SIZE(hdspm_aes32_sample_rates),
5810 .list = hdspm_aes32_sample_rates,
5811 .mask = 0
5812};
5813
98274f07 5814static int snd_hdspm_playback_open(struct snd_pcm_substream *substream)
763f356c 5815{
98274f07
TI
5816 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5817 struct snd_pcm_runtime *runtime = substream->runtime;
763f356c 5818
763f356c
TI
5819 spin_lock_irq(&hdspm->lock);
5820
5821 snd_pcm_set_sync(substream);
5822
0dca1793 5823
763f356c
TI
5824 runtime->hw = snd_hdspm_playback_subinfo;
5825
5826 if (hdspm->capture_substream == NULL)
5827 hdspm_stop_audio(hdspm);
5828
5829 hdspm->playback_pid = current->pid;
5830 hdspm->playback_substream = substream;
5831
5832 spin_unlock_irq(&hdspm->lock);
5833
5834 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
d877681d 5835 snd_pcm_hw_constraint_pow2(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
763f356c 5836
0dca1793
AK
5837 switch (hdspm->io_type) {
5838 case AIO:
5839 case RayDAT:
d877681d
TI
5840 snd_pcm_hw_constraint_minmax(runtime,
5841 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
5842 32, 4096);
5843 /* RayDAT & AIO have a fixed buffer of 16384 samples per channel */
5844 snd_pcm_hw_constraint_minmax(runtime,
5845 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
5846 16384, 16384);
0dca1793
AK
5847 break;
5848
5849 default:
d877681d
TI
5850 snd_pcm_hw_constraint_minmax(runtime,
5851 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
5852 64, 8192);
5853 break;
0dca1793 5854 }
763f356c 5855
0dca1793 5856 if (AES32 == hdspm->io_type) {
3fa9e3d2 5857 runtime->hw.rates |= SNDRV_PCM_RATE_KNOT;
ffb2c3c0
RB
5858 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
5859 &hdspm_hw_constraints_aes32_sample_rates);
5860 } else {
ffb2c3c0 5861 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
0dca1793
AK
5862 snd_hdspm_hw_rule_rate_out_channels, hdspm,
5863 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
ffb2c3c0 5864 }
88fabbfc
AK
5865
5866 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
5867 snd_hdspm_hw_rule_out_channels, hdspm,
5868 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
5869
5870 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
5871 snd_hdspm_hw_rule_out_channels_rate, hdspm,
5872 SNDRV_PCM_HW_PARAM_RATE, -1);
5873
763f356c
TI
5874 return 0;
5875}
5876
98274f07 5877static int snd_hdspm_playback_release(struct snd_pcm_substream *substream)
763f356c 5878{
98274f07 5879 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5880
5881 spin_lock_irq(&hdspm->lock);
5882
5883 hdspm->playback_pid = -1;
5884 hdspm->playback_substream = NULL;
5885
5886 spin_unlock_irq(&hdspm->lock);
5887
5888 return 0;
5889}
5890
5891
98274f07 5892static int snd_hdspm_capture_open(struct snd_pcm_substream *substream)
763f356c 5893{
98274f07
TI
5894 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
5895 struct snd_pcm_runtime *runtime = substream->runtime;
763f356c
TI
5896
5897 spin_lock_irq(&hdspm->lock);
5898 snd_pcm_set_sync(substream);
5899 runtime->hw = snd_hdspm_capture_subinfo;
5900
5901 if (hdspm->playback_substream == NULL)
5902 hdspm_stop_audio(hdspm);
5903
5904 hdspm->capture_pid = current->pid;
5905 hdspm->capture_substream = substream;
5906
5907 spin_unlock_irq(&hdspm->lock);
5908
5909 snd_pcm_hw_constraint_msbits(runtime, 0, 32, 24);
d877681d
TI
5910 snd_pcm_hw_constraint_pow2(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
5911
0dca1793
AK
5912 switch (hdspm->io_type) {
5913 case AIO:
5914 case RayDAT:
d877681d
TI
5915 snd_pcm_hw_constraint_minmax(runtime,
5916 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
5917 32, 4096);
5918 snd_pcm_hw_constraint_minmax(runtime,
5919 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
5920 16384, 16384);
5921 break;
0dca1793
AK
5922
5923 default:
d877681d
TI
5924 snd_pcm_hw_constraint_minmax(runtime,
5925 SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
5926 64, 8192);
5927 break;
0dca1793
AK
5928 }
5929
5930 if (AES32 == hdspm->io_type) {
3fa9e3d2 5931 runtime->hw.rates |= SNDRV_PCM_RATE_KNOT;
ffb2c3c0
RB
5932 snd_pcm_hw_constraint_list(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
5933 &hdspm_hw_constraints_aes32_sample_rates);
5934 } else {
ffb2c3c0 5935 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_RATE,
88fabbfc
AK
5936 snd_hdspm_hw_rule_rate_in_channels, hdspm,
5937 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
ffb2c3c0 5938 }
88fabbfc
AK
5939
5940 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
5941 snd_hdspm_hw_rule_in_channels, hdspm,
5942 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
5943
5944 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
5945 snd_hdspm_hw_rule_in_channels_rate, hdspm,
5946 SNDRV_PCM_HW_PARAM_RATE, -1);
5947
763f356c
TI
5948 return 0;
5949}
5950
98274f07 5951static int snd_hdspm_capture_release(struct snd_pcm_substream *substream)
763f356c 5952{
98274f07 5953 struct hdspm *hdspm = snd_pcm_substream_chip(substream);
763f356c
TI
5954
5955 spin_lock_irq(&hdspm->lock);
5956
5957 hdspm->capture_pid = -1;
5958 hdspm->capture_substream = NULL;
5959
5960 spin_unlock_irq(&hdspm->lock);
5961 return 0;
5962}
5963
0dca1793
AK
5964static int snd_hdspm_hwdep_dummy_op(struct snd_hwdep *hw, struct file *file)
5965{
5966 /* we have nothing to initialize but the call is required */
5967 return 0;
5968}
5969
5970static inline int copy_u32_le(void __user *dest, void __iomem *src)
5971{
5972 u32 val = readl(src);
5973 return copy_to_user(dest, &val, 4);
5974}
5975
5976static int snd_hdspm_hwdep_ioctl(struct snd_hwdep *hw, struct file *file,
2ca595ab 5977 unsigned int cmd, unsigned long arg)
763f356c 5978{
0dca1793 5979 void __user *argp = (void __user *)arg;
ef5fa1a4 5980 struct hdspm *hdspm = hw->private_data;
98274f07 5981 struct hdspm_mixer_ioctl mixer;
0dca1793
AK
5982 struct hdspm_config info;
5983 struct hdspm_status status;
98274f07 5984 struct hdspm_version hdspm_version;
730a5865 5985 struct hdspm_peak_rms *levels;
0dca1793
AK
5986 struct hdspm_ltc ltc;
5987 unsigned int statusregister;
5988 long unsigned int s;
5989 int i = 0;
763f356c
TI
5990
5991 switch (cmd) {
5992
763f356c 5993 case SNDRV_HDSPM_IOCTL_GET_PEAK_RMS:
730a5865 5994 levels = &hdspm->peak_rms;
0dca1793 5995 for (i = 0; i < HDSPM_MAX_CHANNELS; i++) {
730a5865 5996 levels->input_peaks[i] =
0dca1793
AK
5997 readl(hdspm->iobase +
5998 HDSPM_MADI_INPUT_PEAK + i*4);
730a5865 5999 levels->playback_peaks[i] =
0dca1793
AK
6000 readl(hdspm->iobase +
6001 HDSPM_MADI_PLAYBACK_PEAK + i*4);
730a5865 6002 levels->output_peaks[i] =
0dca1793
AK
6003 readl(hdspm->iobase +
6004 HDSPM_MADI_OUTPUT_PEAK + i*4);
6005
730a5865 6006 levels->input_rms[i] =
0dca1793
AK
6007 ((uint64_t) readl(hdspm->iobase +
6008 HDSPM_MADI_INPUT_RMS_H + i*4) << 32) |
6009 (uint64_t) readl(hdspm->iobase +
6010 HDSPM_MADI_INPUT_RMS_L + i*4);
730a5865 6011 levels->playback_rms[i] =
0dca1793
AK
6012 ((uint64_t)readl(hdspm->iobase +
6013 HDSPM_MADI_PLAYBACK_RMS_H+i*4) << 32) |
6014 (uint64_t)readl(hdspm->iobase +
6015 HDSPM_MADI_PLAYBACK_RMS_L + i*4);
730a5865 6016 levels->output_rms[i] =
0dca1793
AK
6017 ((uint64_t)readl(hdspm->iobase +
6018 HDSPM_MADI_OUTPUT_RMS_H + i*4) << 32) |
6019 (uint64_t)readl(hdspm->iobase +
6020 HDSPM_MADI_OUTPUT_RMS_L + i*4);
6021 }
6022
6023 if (hdspm->system_sample_rate > 96000) {
730a5865 6024 levels->speed = qs;
0dca1793 6025 } else if (hdspm->system_sample_rate > 48000) {
730a5865 6026 levels->speed = ds;
0dca1793 6027 } else {
730a5865 6028 levels->speed = ss;
0dca1793 6029 }
730a5865 6030 levels->status2 = hdspm_read(hdspm, HDSPM_statusRegister2);
0dca1793 6031
730a5865 6032 s = copy_to_user(argp, levels, sizeof(struct hdspm_peak_rms));
0dca1793
AK
6033 if (0 != s) {
6034 /* snd_printk(KERN_ERR "copy_to_user(.., .., %lu): %lu
6035 [Levels]\n", sizeof(struct hdspm_peak_rms), s);
6036 */
763f356c 6037 return -EFAULT;
0dca1793
AK
6038 }
6039 break;
6040
6041 case SNDRV_HDSPM_IOCTL_GET_LTC:
6042 ltc.ltc = hdspm_read(hdspm, HDSPM_RD_TCO);
6043 i = hdspm_read(hdspm, HDSPM_RD_TCO + 4);
6044 if (i & HDSPM_TCO1_LTC_Input_valid) {
6045 switch (i & (HDSPM_TCO1_LTC_Format_LSB |
6046 HDSPM_TCO1_LTC_Format_MSB)) {
6047 case 0:
6048 ltc.format = fps_24;
6049 break;
6050 case HDSPM_TCO1_LTC_Format_LSB:
6051 ltc.format = fps_25;
6052 break;
6053 case HDSPM_TCO1_LTC_Format_MSB:
6054 ltc.format = fps_2997;
6055 break;
6056 default:
6057 ltc.format = 30;
6058 break;
6059 }
6060 if (i & HDSPM_TCO1_set_drop_frame_flag) {
6061 ltc.frame = drop_frame;
6062 } else {
6063 ltc.frame = full_frame;
6064 }
6065 } else {
6066 ltc.format = format_invalid;
6067 ltc.frame = frame_invalid;
6068 }
6069 if (i & HDSPM_TCO1_Video_Input_Format_NTSC) {
6070 ltc.input_format = ntsc;
6071 } else if (i & HDSPM_TCO1_Video_Input_Format_PAL) {
6072 ltc.input_format = pal;
6073 } else {
6074 ltc.input_format = no_video;
6075 }
6076
6077 s = copy_to_user(argp, &ltc, sizeof(struct hdspm_ltc));
6078 if (0 != s) {
6079 /*
6080 snd_printk(KERN_ERR "copy_to_user(.., .., %lu): %lu [LTC]\n", sizeof(struct hdspm_ltc), s); */
763f356c 6081 return -EFAULT;
0dca1793 6082 }
763f356c
TI
6083
6084 break;
763f356c 6085
0dca1793 6086 case SNDRV_HDSPM_IOCTL_GET_CONFIG:
763f356c 6087
4ab69a2b 6088 memset(&info, 0, sizeof(info));
763f356c 6089 spin_lock_irq(&hdspm->lock);
ef5fa1a4
TI
6090 info.pref_sync_ref = hdspm_pref_sync_ref(hdspm);
6091 info.wordclock_sync_check = hdspm_wc_sync_check(hdspm);
763f356c
TI
6092
6093 info.system_sample_rate = hdspm->system_sample_rate;
6094 info.autosync_sample_rate =
0dca1793 6095 hdspm_external_sample_rate(hdspm);
ef5fa1a4
TI
6096 info.system_clock_mode = hdspm_system_clock_mode(hdspm);
6097 info.clock_source = hdspm_clock_source(hdspm);
6098 info.autosync_ref = hdspm_autosync_ref(hdspm);
c9e1668c 6099 info.line_out = hdspm_toggle_setting(hdspm, HDSPM_LineOut);
763f356c
TI
6100 info.passthru = 0;
6101 spin_unlock_irq(&hdspm->lock);
2ca595ab 6102 if (copy_to_user(argp, &info, sizeof(info)))
763f356c
TI
6103 return -EFAULT;
6104 break;
6105
0dca1793 6106 case SNDRV_HDSPM_IOCTL_GET_STATUS:
643d6bbb
DC
6107 memset(&status, 0, sizeof(status));
6108
0dca1793
AK
6109 status.card_type = hdspm->io_type;
6110
6111 status.autosync_source = hdspm_autosync_ref(hdspm);
6112
6113 status.card_clock = 110069313433624ULL;
6114 status.master_period = hdspm_read(hdspm, HDSPM_RD_PLL_FREQ);
6115
6116 switch (hdspm->io_type) {
6117 case MADI:
6118 case MADIface:
6119 status.card_specific.madi.sync_wc =
6120 hdspm_wc_sync_check(hdspm);
6121 status.card_specific.madi.sync_madi =
6122 hdspm_madi_sync_check(hdspm);
6123 status.card_specific.madi.sync_tco =
6124 hdspm_tco_sync_check(hdspm);
6125 status.card_specific.madi.sync_in =
6126 hdspm_sync_in_sync_check(hdspm);
6127
6128 statusregister =
6129 hdspm_read(hdspm, HDSPM_statusRegister);
6130 status.card_specific.madi.madi_input =
6131 (statusregister & HDSPM_AB_int) ? 1 : 0;
6132 status.card_specific.madi.channel_format =
9e6ff520 6133 (statusregister & HDSPM_RX_64ch) ? 1 : 0;
0dca1793
AK
6134 /* TODO: Mac driver sets it when f_s>48kHz */
6135 status.card_specific.madi.frame_format = 0;
6136
6137 default:
6138 break;
6139 }
6140
2ca595ab 6141 if (copy_to_user(argp, &status, sizeof(status)))
0dca1793
AK
6142 return -EFAULT;
6143
6144
6145 break;
6146
763f356c 6147 case SNDRV_HDSPM_IOCTL_GET_VERSION:
643d6bbb
DC
6148 memset(&hdspm_version, 0, sizeof(hdspm_version));
6149
0dca1793
AK
6150 hdspm_version.card_type = hdspm->io_type;
6151 strncpy(hdspm_version.cardname, hdspm->card_name,
6152 sizeof(hdspm_version.cardname));
7d53a631 6153 hdspm_version.serial = hdspm->serial;
763f356c 6154 hdspm_version.firmware_rev = hdspm->firmware_rev;
0dca1793
AK
6155 hdspm_version.addons = 0;
6156 if (hdspm->tco)
6157 hdspm_version.addons |= HDSPM_ADDON_TCO;
6158
2ca595ab 6159 if (copy_to_user(argp, &hdspm_version,
0dca1793 6160 sizeof(hdspm_version)))
763f356c
TI
6161 return -EFAULT;
6162 break;
6163
6164 case SNDRV_HDSPM_IOCTL_GET_MIXER:
2ca595ab 6165 if (copy_from_user(&mixer, argp, sizeof(mixer)))
763f356c 6166 return -EFAULT;
ef5fa1a4 6167 if (copy_to_user((void __user *)mixer.mixer, hdspm->mixer,
0dca1793 6168 sizeof(struct hdspm_mixer)))
763f356c
TI
6169 return -EFAULT;
6170 break;
6171
6172 default:
6173 return -EINVAL;
6174 }
6175 return 0;
6176}
6177
98274f07 6178static struct snd_pcm_ops snd_hdspm_playback_ops = {
763f356c
TI
6179 .open = snd_hdspm_playback_open,
6180 .close = snd_hdspm_playback_release,
6181 .ioctl = snd_hdspm_ioctl,
6182 .hw_params = snd_hdspm_hw_params,
6183 .hw_free = snd_hdspm_hw_free,
6184 .prepare = snd_hdspm_prepare,
6185 .trigger = snd_hdspm_trigger,
6186 .pointer = snd_hdspm_hw_pointer,
763f356c
TI
6187 .page = snd_pcm_sgbuf_ops_page,
6188};
6189
98274f07 6190static struct snd_pcm_ops snd_hdspm_capture_ops = {
763f356c
TI
6191 .open = snd_hdspm_capture_open,
6192 .close = snd_hdspm_capture_release,
6193 .ioctl = snd_hdspm_ioctl,
6194 .hw_params = snd_hdspm_hw_params,
6195 .hw_free = snd_hdspm_hw_free,
6196 .prepare = snd_hdspm_prepare,
6197 .trigger = snd_hdspm_trigger,
6198 .pointer = snd_hdspm_hw_pointer,
763f356c
TI
6199 .page = snd_pcm_sgbuf_ops_page,
6200};
6201
e23e7a14
BP
6202static int snd_hdspm_create_hwdep(struct snd_card *card,
6203 struct hdspm *hdspm)
763f356c 6204{
98274f07 6205 struct snd_hwdep *hw;
763f356c
TI
6206 int err;
6207
ef5fa1a4
TI
6208 err = snd_hwdep_new(card, "HDSPM hwdep", 0, &hw);
6209 if (err < 0)
763f356c
TI
6210 return err;
6211
6212 hdspm->hwdep = hw;
6213 hw->private_data = hdspm;
6214 strcpy(hw->name, "HDSPM hwdep interface");
6215
0dca1793 6216 hw->ops.open = snd_hdspm_hwdep_dummy_op;
763f356c 6217 hw->ops.ioctl = snd_hdspm_hwdep_ioctl;
8de5d6f1 6218 hw->ops.ioctl_compat = snd_hdspm_hwdep_ioctl;
0dca1793 6219 hw->ops.release = snd_hdspm_hwdep_dummy_op;
763f356c
TI
6220
6221 return 0;
6222}
6223
6224
6225/*------------------------------------------------------------
0dca1793 6226 memory interface
763f356c 6227 ------------------------------------------------------------*/
e23e7a14 6228static int snd_hdspm_preallocate_memory(struct hdspm *hdspm)
763f356c
TI
6229{
6230 int err;
98274f07 6231 struct snd_pcm *pcm;
763f356c
TI
6232 size_t wanted;
6233
6234 pcm = hdspm->pcm;
6235
3cee5a60 6236 wanted = HDSPM_DMA_AREA_BYTES;
763f356c 6237
ef5fa1a4 6238 err =
763f356c 6239 snd_pcm_lib_preallocate_pages_for_all(pcm,
0dca1793 6240 SNDRV_DMA_TYPE_DEV_SG,
763f356c
TI
6241 snd_dma_pci_data(hdspm->pci),
6242 wanted,
ef5fa1a4
TI
6243 wanted);
6244 if (err < 0) {
e2eba3e7 6245 snd_printdd("Could not preallocate %zd Bytes\n", wanted);
763f356c
TI
6246
6247 return err;
6248 } else
e2eba3e7 6249 snd_printdd(" Preallocated %zd Bytes\n", wanted);
763f356c
TI
6250
6251 return 0;
6252}
6253
0dca1793
AK
6254
6255static void hdspm_set_sgbuf(struct hdspm *hdspm,
77a23f26 6256 struct snd_pcm_substream *substream,
763f356c
TI
6257 unsigned int reg, int channels)
6258{
6259 int i;
0dca1793
AK
6260
6261 /* continuous memory segment */
763f356c
TI
6262 for (i = 0; i < (channels * 16); i++)
6263 hdspm_write(hdspm, reg + 4 * i,
0dca1793 6264 snd_pcm_sgbuf_get_addr(substream, 4096 * i));
763f356c
TI
6265}
6266
0dca1793 6267
763f356c 6268/* ------------- ALSA Devices ---------------------------- */
e23e7a14
BP
6269static int snd_hdspm_create_pcm(struct snd_card *card,
6270 struct hdspm *hdspm)
763f356c 6271{
98274f07 6272 struct snd_pcm *pcm;
763f356c
TI
6273 int err;
6274
ef5fa1a4
TI
6275 err = snd_pcm_new(card, hdspm->card_name, 0, 1, 1, &pcm);
6276 if (err < 0)
763f356c
TI
6277 return err;
6278
6279 hdspm->pcm = pcm;
6280 pcm->private_data = hdspm;
6281 strcpy(pcm->name, hdspm->card_name);
6282
6283 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK,
6284 &snd_hdspm_playback_ops);
6285 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE,
6286 &snd_hdspm_capture_ops);
6287
6288 pcm->info_flags = SNDRV_PCM_INFO_JOINT_DUPLEX;
6289
ef5fa1a4
TI
6290 err = snd_hdspm_preallocate_memory(hdspm);
6291 if (err < 0)
763f356c
TI
6292 return err;
6293
6294 return 0;
6295}
6296
98274f07 6297static inline void snd_hdspm_initialize_midi_flush(struct hdspm * hdspm)
763f356c 6298{
7c7102b7
AK
6299 int i;
6300
6301 for (i = 0; i < hdspm->midiPorts; i++)
6302 snd_hdspm_flush_midi_input(hdspm, i);
763f356c
TI
6303}
6304
e23e7a14
BP
6305static int snd_hdspm_create_alsa_devices(struct snd_card *card,
6306 struct hdspm *hdspm)
763f356c 6307{
0dca1793 6308 int err, i;
763f356c
TI
6309
6310 snd_printdd("Create card...\n");
ef5fa1a4
TI
6311 err = snd_hdspm_create_pcm(card, hdspm);
6312 if (err < 0)
763f356c
TI
6313 return err;
6314
0dca1793
AK
6315 i = 0;
6316 while (i < hdspm->midiPorts) {
6317 err = snd_hdspm_create_midi(card, hdspm, i);
6318 if (err < 0) {
6319 return err;
6320 }
6321 i++;
6322 }
763f356c 6323
ef5fa1a4
TI
6324 err = snd_hdspm_create_controls(card, hdspm);
6325 if (err < 0)
763f356c
TI
6326 return err;
6327
ef5fa1a4
TI
6328 err = snd_hdspm_create_hwdep(card, hdspm);
6329 if (err < 0)
763f356c
TI
6330 return err;
6331
6332 snd_printdd("proc init...\n");
6333 snd_hdspm_proc_init(hdspm);
6334
6335 hdspm->system_sample_rate = -1;
6336 hdspm->last_external_sample_rate = -1;
6337 hdspm->last_internal_sample_rate = -1;
6338 hdspm->playback_pid = -1;
6339 hdspm->capture_pid = -1;
6340 hdspm->capture_substream = NULL;
6341 hdspm->playback_substream = NULL;
6342
6343 snd_printdd("Set defaults...\n");
ef5fa1a4
TI
6344 err = snd_hdspm_set_defaults(hdspm);
6345 if (err < 0)
763f356c
TI
6346 return err;
6347
6348 snd_printdd("Update mixer controls...\n");
6349 hdspm_update_simple_mixer_controls(hdspm);
6350
6351 snd_printdd("Initializeing complete ???\n");
6352
ef5fa1a4
TI
6353 err = snd_card_register(card);
6354 if (err < 0) {
763f356c
TI
6355 snd_printk(KERN_ERR "HDSPM: error registering card\n");
6356 return err;
6357 }
6358
6359 snd_printdd("... yes now\n");
6360
6361 return 0;
6362}
6363
e23e7a14
BP
6364static int snd_hdspm_create(struct snd_card *card,
6365 struct hdspm *hdspm)
6366{
0dca1793 6367
763f356c
TI
6368 struct pci_dev *pci = hdspm->pci;
6369 int err;
763f356c
TI
6370 unsigned long io_extent;
6371
6372 hdspm->irq = -1;
763f356c
TI
6373 hdspm->card = card;
6374
6375 spin_lock_init(&hdspm->lock);
6376
763f356c 6377 pci_read_config_word(hdspm->pci,
0dca1793 6378 PCI_CLASS_REVISION, &hdspm->firmware_rev);
3cee5a60 6379
763f356c 6380 strcpy(card->mixername, "Xilinx FPGA");
0dca1793
AK
6381 strcpy(card->driver, "HDSPM");
6382
6383 switch (hdspm->firmware_rev) {
0dca1793
AK
6384 case HDSPM_RAYDAT_REV:
6385 hdspm->io_type = RayDAT;
6386 hdspm->card_name = "RME RayDAT";
6387 hdspm->midiPorts = 2;
6388 break;
6389 case HDSPM_AIO_REV:
6390 hdspm->io_type = AIO;
6391 hdspm->card_name = "RME AIO";
6392 hdspm->midiPorts = 1;
6393 break;
6394 case HDSPM_MADIFACE_REV:
6395 hdspm->io_type = MADIface;
6396 hdspm->card_name = "RME MADIface";
6397 hdspm->midiPorts = 1;
6398 break;
5027f347 6399 default:
c09403dc
AK
6400 if ((hdspm->firmware_rev == 0xf0) ||
6401 ((hdspm->firmware_rev >= 0xe6) &&
6402 (hdspm->firmware_rev <= 0xea))) {
6403 hdspm->io_type = AES32;
6404 hdspm->card_name = "RME AES32";
6405 hdspm->midiPorts = 2;
05c7cc9c 6406 } else if ((hdspm->firmware_rev == 0xd2) ||
c09403dc
AK
6407 ((hdspm->firmware_rev >= 0xc8) &&
6408 (hdspm->firmware_rev <= 0xcf))) {
6409 hdspm->io_type = MADI;
6410 hdspm->card_name = "RME MADI";
6411 hdspm->midiPorts = 3;
6412 } else {
6413 snd_printk(KERN_ERR
6414 "HDSPM: unknown firmware revision %x\n",
5027f347 6415 hdspm->firmware_rev);
c09403dc
AK
6416 return -ENODEV;
6417 }
3cee5a60 6418 }
763f356c 6419
ef5fa1a4
TI
6420 err = pci_enable_device(pci);
6421 if (err < 0)
763f356c
TI
6422 return err;
6423
6424 pci_set_master(hdspm->pci);
6425
ef5fa1a4
TI
6426 err = pci_request_regions(pci, "hdspm");
6427 if (err < 0)
763f356c
TI
6428 return err;
6429
6430 hdspm->port = pci_resource_start(pci, 0);
6431 io_extent = pci_resource_len(pci, 0);
6432
6433 snd_printdd("grabbed memory region 0x%lx-0x%lx\n",
0dca1793 6434 hdspm->port, hdspm->port + io_extent - 1);
763f356c 6435
ef5fa1a4
TI
6436 hdspm->iobase = ioremap_nocache(hdspm->port, io_extent);
6437 if (!hdspm->iobase) {
6438 snd_printk(KERN_ERR "HDSPM: "
0dca1793
AK
6439 "unable to remap region 0x%lx-0x%lx\n",
6440 hdspm->port, hdspm->port + io_extent - 1);
763f356c
TI
6441 return -EBUSY;
6442 }
6443 snd_printdd("remapped region (0x%lx) 0x%lx-0x%lx\n",
0dca1793
AK
6444 (unsigned long)hdspm->iobase, hdspm->port,
6445 hdspm->port + io_extent - 1);
763f356c
TI
6446
6447 if (request_irq(pci->irq, snd_hdspm_interrupt,
934c2b6d 6448 IRQF_SHARED, KBUILD_MODNAME, hdspm)) {
763f356c
TI
6449 snd_printk(KERN_ERR "HDSPM: unable to use IRQ %d\n", pci->irq);
6450 return -EBUSY;
6451 }
6452
6453 snd_printdd("use IRQ %d\n", pci->irq);
6454
6455 hdspm->irq = pci->irq;
763f356c 6456
e2eba3e7 6457 snd_printdd("kmalloc Mixer memory of %zd Bytes\n",
0dca1793 6458 sizeof(struct hdspm_mixer));
ef5fa1a4
TI
6459 hdspm->mixer = kzalloc(sizeof(struct hdspm_mixer), GFP_KERNEL);
6460 if (!hdspm->mixer) {
6461 snd_printk(KERN_ERR "HDSPM: "
0dca1793
AK
6462 "unable to kmalloc Mixer memory of %d Bytes\n",
6463 (int)sizeof(struct hdspm_mixer));
b17cbdd8 6464 return -ENOMEM;
763f356c
TI
6465 }
6466
0dca1793
AK
6467 hdspm->port_names_in = NULL;
6468 hdspm->port_names_out = NULL;
6469
6470 switch (hdspm->io_type) {
6471 case AES32:
d2d10a21
AK
6472 hdspm->ss_in_channels = hdspm->ss_out_channels = AES32_CHANNELS;
6473 hdspm->ds_in_channels = hdspm->ds_out_channels = AES32_CHANNELS;
6474 hdspm->qs_in_channels = hdspm->qs_out_channels = AES32_CHANNELS;
432d2500
AK
6475
6476 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6477 channel_map_aes32;
6478 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
6479 channel_map_aes32;
6480 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
6481 channel_map_aes32;
6482 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6483 texts_ports_aes32;
6484 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6485 texts_ports_aes32;
6486 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6487 texts_ports_aes32;
6488
d2d10a21
AK
6489 hdspm->max_channels_out = hdspm->max_channels_in =
6490 AES32_CHANNELS;
432d2500
AK
6491 hdspm->port_names_in = hdspm->port_names_out =
6492 texts_ports_aes32;
6493 hdspm->channel_map_in = hdspm->channel_map_out =
6494 channel_map_aes32;
6495
0dca1793
AK
6496 break;
6497
6498 case MADI:
6499 case MADIface:
6500 hdspm->ss_in_channels = hdspm->ss_out_channels =
6501 MADI_SS_CHANNELS;
6502 hdspm->ds_in_channels = hdspm->ds_out_channels =
6503 MADI_DS_CHANNELS;
6504 hdspm->qs_in_channels = hdspm->qs_out_channels =
6505 MADI_QS_CHANNELS;
6506
6507 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6508 channel_map_unity_ss;
01e96078 6509 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
0dca1793 6510 channel_map_unity_ss;
01e96078 6511 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
0dca1793
AK
6512 channel_map_unity_ss;
6513
6514 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6515 texts_ports_madi;
6516 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6517 texts_ports_madi;
6518 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6519 texts_ports_madi;
6520 break;
6521
6522 case AIO:
6523 if (0 == (hdspm_read(hdspm, HDSPM_statusRegister2) & HDSPM_s2_AEBI_D)) {
6524 snd_printk(KERN_INFO "HDSPM: AEB input board found, but not supported\n");
6525 }
6526
6527 hdspm->ss_in_channels = AIO_IN_SS_CHANNELS;
6528 hdspm->ds_in_channels = AIO_IN_DS_CHANNELS;
6529 hdspm->qs_in_channels = AIO_IN_QS_CHANNELS;
6530 hdspm->ss_out_channels = AIO_OUT_SS_CHANNELS;
6531 hdspm->ds_out_channels = AIO_OUT_DS_CHANNELS;
6532 hdspm->qs_out_channels = AIO_OUT_QS_CHANNELS;
6533
6534 hdspm->channel_map_out_ss = channel_map_aio_out_ss;
6535 hdspm->channel_map_out_ds = channel_map_aio_out_ds;
6536 hdspm->channel_map_out_qs = channel_map_aio_out_qs;
6537
6538 hdspm->channel_map_in_ss = channel_map_aio_in_ss;
6539 hdspm->channel_map_in_ds = channel_map_aio_in_ds;
6540 hdspm->channel_map_in_qs = channel_map_aio_in_qs;
6541
6542 hdspm->port_names_in_ss = texts_ports_aio_in_ss;
6543 hdspm->port_names_out_ss = texts_ports_aio_out_ss;
6544 hdspm->port_names_in_ds = texts_ports_aio_in_ds;
6545 hdspm->port_names_out_ds = texts_ports_aio_out_ds;
6546 hdspm->port_names_in_qs = texts_ports_aio_in_qs;
6547 hdspm->port_names_out_qs = texts_ports_aio_out_qs;
6548
6549 break;
6550
6551 case RayDAT:
6552 hdspm->ss_in_channels = hdspm->ss_out_channels =
6553 RAYDAT_SS_CHANNELS;
6554 hdspm->ds_in_channels = hdspm->ds_out_channels =
6555 RAYDAT_DS_CHANNELS;
6556 hdspm->qs_in_channels = hdspm->qs_out_channels =
6557 RAYDAT_QS_CHANNELS;
6558
6559 hdspm->max_channels_in = RAYDAT_SS_CHANNELS;
6560 hdspm->max_channels_out = RAYDAT_SS_CHANNELS;
6561
6562 hdspm->channel_map_in_ss = hdspm->channel_map_out_ss =
6563 channel_map_raydat_ss;
6564 hdspm->channel_map_in_ds = hdspm->channel_map_out_ds =
6565 channel_map_raydat_ds;
6566 hdspm->channel_map_in_qs = hdspm->channel_map_out_qs =
6567 channel_map_raydat_qs;
6568 hdspm->channel_map_in = hdspm->channel_map_out =
6569 channel_map_raydat_ss;
6570
6571 hdspm->port_names_in_ss = hdspm->port_names_out_ss =
6572 texts_ports_raydat_ss;
6573 hdspm->port_names_in_ds = hdspm->port_names_out_ds =
6574 texts_ports_raydat_ds;
6575 hdspm->port_names_in_qs = hdspm->port_names_out_qs =
6576 texts_ports_raydat_qs;
6577
6578
6579 break;
6580
6581 }
6582
6583 /* TCO detection */
6584 switch (hdspm->io_type) {
6585 case AIO:
6586 case RayDAT:
6587 if (hdspm_read(hdspm, HDSPM_statusRegister2) &
6588 HDSPM_s2_tco_detect) {
6589 hdspm->midiPorts++;
6590 hdspm->tco = kzalloc(sizeof(struct hdspm_tco),
6591 GFP_KERNEL);
6592 if (NULL != hdspm->tco) {
6593 hdspm_tco_write(hdspm);
6594 }
6595 snd_printk(KERN_INFO "HDSPM: AIO/RayDAT TCO module found\n");
6596 } else {
6597 hdspm->tco = NULL;
6598 }
6599 break;
6600
6601 case MADI:
6602 if (hdspm_read(hdspm, HDSPM_statusRegister) & HDSPM_tco_detect) {
6603 hdspm->midiPorts++;
6604 hdspm->tco = kzalloc(sizeof(struct hdspm_tco),
6605 GFP_KERNEL);
6606 if (NULL != hdspm->tco) {
6607 hdspm_tco_write(hdspm);
6608 }
6609 snd_printk(KERN_INFO "HDSPM: MADI TCO module found\n");
6610 } else {
6611 hdspm->tco = NULL;
6612 }
6613 break;
6614
6615 default:
6616 hdspm->tco = NULL;
6617 }
6618
6619 /* texts */
6620 switch (hdspm->io_type) {
6621 case AES32:
6622 if (hdspm->tco) {
6623 hdspm->texts_autosync = texts_autosync_aes_tco;
6624 hdspm->texts_autosync_items = 10;
6625 } else {
6626 hdspm->texts_autosync = texts_autosync_aes;
6627 hdspm->texts_autosync_items = 9;
6628 }
6629 break;
6630
6631 case MADI:
6632 if (hdspm->tco) {
6633 hdspm->texts_autosync = texts_autosync_madi_tco;
6634 hdspm->texts_autosync_items = 4;
6635 } else {
6636 hdspm->texts_autosync = texts_autosync_madi;
6637 hdspm->texts_autosync_items = 3;
6638 }
6639 break;
6640
6641 case MADIface:
6642
6643 break;
6644
6645 case RayDAT:
6646 if (hdspm->tco) {
6647 hdspm->texts_autosync = texts_autosync_raydat_tco;
6648 hdspm->texts_autosync_items = 9;
6649 } else {
6650 hdspm->texts_autosync = texts_autosync_raydat;
6651 hdspm->texts_autosync_items = 8;
6652 }
6653 break;
6654
6655 case AIO:
6656 if (hdspm->tco) {
6657 hdspm->texts_autosync = texts_autosync_aio_tco;
6658 hdspm->texts_autosync_items = 6;
6659 } else {
6660 hdspm->texts_autosync = texts_autosync_aio;
6661 hdspm->texts_autosync_items = 5;
6662 }
6663 break;
6664
6665 }
6666
6667 tasklet_init(&hdspm->midi_tasklet,
6668 hdspm_midi_tasklet, (unsigned long) hdspm);
763f356c 6669
f7de8ba3
AK
6670
6671 if (hdspm->io_type != MADIface) {
6672 hdspm->serial = (hdspm_read(hdspm,
6673 HDSPM_midiStatusIn0)>>8) & 0xFFFFFF;
6674 /* id contains either a user-provided value or the default
6675 * NULL. If it's the default, we're safe to
6676 * fill card->id with the serial number.
6677 *
6678 * If the serial number is 0xFFFFFF, then we're dealing with
6679 * an old PCI revision that comes without a sane number. In
6680 * this case, we don't set card->id to avoid collisions
6681 * when running with multiple cards.
6682 */
6683 if (NULL == id[hdspm->dev] && hdspm->serial != 0xFFFFFF) {
6684 sprintf(card->id, "HDSPMx%06x", hdspm->serial);
6685 snd_card_set_id(card, card->id);
6686 }
6687 }
6688
763f356c 6689 snd_printdd("create alsa devices.\n");
ef5fa1a4
TI
6690 err = snd_hdspm_create_alsa_devices(card, hdspm);
6691 if (err < 0)
763f356c
TI
6692 return err;
6693
6694 snd_hdspm_initialize_midi_flush(hdspm);
6695
6696 return 0;
6697}
6698
0dca1793 6699
98274f07 6700static int snd_hdspm_free(struct hdspm * hdspm)
763f356c
TI
6701{
6702
6703 if (hdspm->port) {
6704
6705 /* stop th audio, and cancel all interrupts */
6706 hdspm->control_register &=
ef5fa1a4 6707 ~(HDSPM_Start | HDSPM_AudioInterruptEnable |
0dca1793
AK
6708 HDSPM_Midi0InterruptEnable | HDSPM_Midi1InterruptEnable |
6709 HDSPM_Midi2InterruptEnable | HDSPM_Midi3InterruptEnable);
763f356c
TI
6710 hdspm_write(hdspm, HDSPM_controlRegister,
6711 hdspm->control_register);
6712 }
6713
6714 if (hdspm->irq >= 0)
6715 free_irq(hdspm->irq, (void *) hdspm);
6716
fc58422a 6717 kfree(hdspm->mixer);
763f356c
TI
6718
6719 if (hdspm->iobase)
6720 iounmap(hdspm->iobase);
6721
763f356c
TI
6722 if (hdspm->port)
6723 pci_release_regions(hdspm->pci);
6724
6725 pci_disable_device(hdspm->pci);
6726 return 0;
6727}
6728
0dca1793 6729
98274f07 6730static void snd_hdspm_card_free(struct snd_card *card)
763f356c 6731{
ef5fa1a4 6732 struct hdspm *hdspm = card->private_data;
763f356c
TI
6733
6734 if (hdspm)
6735 snd_hdspm_free(hdspm);
6736}
6737
0dca1793 6738
e23e7a14
BP
6739static int snd_hdspm_probe(struct pci_dev *pci,
6740 const struct pci_device_id *pci_id)
763f356c
TI
6741{
6742 static int dev;
98274f07
TI
6743 struct hdspm *hdspm;
6744 struct snd_card *card;
763f356c
TI
6745 int err;
6746
6747 if (dev >= SNDRV_CARDS)
6748 return -ENODEV;
6749 if (!enable[dev]) {
6750 dev++;
6751 return -ENOENT;
6752 }
6753
e58de7ba 6754 err = snd_card_create(index[dev], id[dev],
0dca1793 6755 THIS_MODULE, sizeof(struct hdspm), &card);
e58de7ba
TI
6756 if (err < 0)
6757 return err;
763f356c 6758
ef5fa1a4 6759 hdspm = card->private_data;
763f356c
TI
6760 card->private_free = snd_hdspm_card_free;
6761 hdspm->dev = dev;
6762 hdspm->pci = pci;
6763
c187c041
TI
6764 snd_card_set_dev(card, &pci->dev);
6765
0dca1793 6766 err = snd_hdspm_create(card, hdspm);
ef5fa1a4 6767 if (err < 0) {
763f356c
TI
6768 snd_card_free(card);
6769 return err;
6770 }
6771
0dca1793
AK
6772 if (hdspm->io_type != MADIface) {
6773 sprintf(card->shortname, "%s_%x",
6774 hdspm->card_name,
7d53a631 6775 hdspm->serial);
0dca1793
AK
6776 sprintf(card->longname, "%s S/N 0x%x at 0x%lx, irq %d",
6777 hdspm->card_name,
7d53a631 6778 hdspm->serial,
0dca1793
AK
6779 hdspm->port, hdspm->irq);
6780 } else {
6781 sprintf(card->shortname, "%s", hdspm->card_name);
6782 sprintf(card->longname, "%s at 0x%lx, irq %d",
6783 hdspm->card_name, hdspm->port, hdspm->irq);
6784 }
763f356c 6785
ef5fa1a4
TI
6786 err = snd_card_register(card);
6787 if (err < 0) {
763f356c
TI
6788 snd_card_free(card);
6789 return err;
6790 }
6791
6792 pci_set_drvdata(pci, card);
6793
6794 dev++;
6795 return 0;
6796}
6797
e23e7a14 6798static void snd_hdspm_remove(struct pci_dev *pci)
763f356c
TI
6799{
6800 snd_card_free(pci_get_drvdata(pci));
763f356c
TI
6801}
6802
e9f66d9b 6803static struct pci_driver hdspm_driver = {
3733e424 6804 .name = KBUILD_MODNAME,
763f356c
TI
6805 .id_table = snd_hdspm_ids,
6806 .probe = snd_hdspm_probe,
e23e7a14 6807 .remove = snd_hdspm_remove,
763f356c
TI
6808};
6809
e9f66d9b 6810module_pci_driver(hdspm_driver);
This page took 1.529769 seconds and 5 git commands to generate.