Commit | Line | Data |
---|---|---|
9e6e96a1 MB |
1 | /* |
2 | * wm8994.c -- WM8994 ALSA SoC Audio driver | |
3 | * | |
4 | * Copyright 2009 Wolfson Microelectronics plc | |
5 | * | |
6 | * Author: Mark Brown <broonie@opensource.wolfsonmicro.com> | |
7 | * | |
8 | * | |
9 | * This program is free software; you can redistribute it and/or modify | |
10 | * it under the terms of the GNU General Public License version 2 as | |
11 | * published by the Free Software Foundation. | |
12 | */ | |
13 | ||
14 | #include <linux/module.h> | |
15 | #include <linux/moduleparam.h> | |
16 | #include <linux/init.h> | |
17 | #include <linux/delay.h> | |
18 | #include <linux/pm.h> | |
19 | #include <linux/i2c.h> | |
20 | #include <linux/platform_device.h> | |
39fb51a1 | 21 | #include <linux/pm_runtime.h> |
9e6e96a1 | 22 | #include <linux/regulator/consumer.h> |
5a0e3ad6 | 23 | #include <linux/slab.h> |
9e6e96a1 | 24 | #include <sound/core.h> |
821edd2f | 25 | #include <sound/jack.h> |
9e6e96a1 MB |
26 | #include <sound/pcm.h> |
27 | #include <sound/pcm_params.h> | |
28 | #include <sound/soc.h> | |
9e6e96a1 MB |
29 | #include <sound/initval.h> |
30 | #include <sound/tlv.h> | |
2bbb5d66 | 31 | #include <trace/events/asoc.h> |
9e6e96a1 MB |
32 | |
33 | #include <linux/mfd/wm8994/core.h> | |
34 | #include <linux/mfd/wm8994/registers.h> | |
35 | #include <linux/mfd/wm8994/pdata.h> | |
36 | #include <linux/mfd/wm8994/gpio.h> | |
37 | ||
38 | #include "wm8994.h" | |
39 | #include "wm_hubs.h" | |
40 | ||
9e6e96a1 MB |
41 | #define WM8994_NUM_DRC 3 |
42 | #define WM8994_NUM_EQ 3 | |
43 | ||
44 | static int wm8994_drc_base[] = { | |
45 | WM8994_AIF1_DRC1_1, | |
46 | WM8994_AIF1_DRC2_1, | |
47 | WM8994_AIF2_DRC_1, | |
48 | }; | |
49 | ||
50 | static int wm8994_retune_mobile_base[] = { | |
51 | WM8994_AIF1_DAC1_EQ_GAINS_1, | |
52 | WM8994_AIF1_DAC2_EQ_GAINS_1, | |
53 | WM8994_AIF2_EQ_GAINS_1, | |
54 | }; | |
55 | ||
d4754ec9 | 56 | static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg) |
9e6e96a1 | 57 | { |
af9af866 MB |
58 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
59 | struct wm8994 *control = wm8994->control_data; | |
60 | ||
e88ff1e6 MB |
61 | switch (reg) { |
62 | case WM8994_GPIO_1: | |
63 | case WM8994_GPIO_2: | |
64 | case WM8994_GPIO_3: | |
65 | case WM8994_GPIO_4: | |
66 | case WM8994_GPIO_5: | |
67 | case WM8994_GPIO_6: | |
68 | case WM8994_GPIO_7: | |
69 | case WM8994_GPIO_8: | |
70 | case WM8994_GPIO_9: | |
71 | case WM8994_GPIO_10: | |
72 | case WM8994_GPIO_11: | |
73 | case WM8994_INTERRUPT_STATUS_1: | |
74 | case WM8994_INTERRUPT_STATUS_2: | |
75 | case WM8994_INTERRUPT_RAW_STATUS_2: | |
76 | return 1; | |
af9af866 MB |
77 | |
78 | case WM8958_DSP2_PROGRAM: | |
79 | case WM8958_DSP2_CONFIG: | |
80 | case WM8958_DSP2_EXECCONTROL: | |
81 | if (control->type == WM8958) | |
82 | return 1; | |
83 | else | |
84 | return 0; | |
85 | ||
e88ff1e6 MB |
86 | default: |
87 | break; | |
88 | } | |
89 | ||
7b306dae | 90 | if (reg >= WM8994_CACHE_SIZE) |
9e6e96a1 | 91 | return 0; |
7b306dae | 92 | return wm8994_access_masks[reg].readable != 0; |
9e6e96a1 MB |
93 | } |
94 | ||
d4754ec9 | 95 | static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg) |
9e6e96a1 | 96 | { |
ca9aef50 | 97 | if (reg >= WM8994_CACHE_SIZE) |
9e6e96a1 MB |
98 | return 1; |
99 | ||
100 | switch (reg) { | |
101 | case WM8994_SOFTWARE_RESET: | |
102 | case WM8994_CHIP_REVISION: | |
103 | case WM8994_DC_SERVO_1: | |
104 | case WM8994_DC_SERVO_READBACK: | |
105 | case WM8994_RATE_STATUS: | |
106 | case WM8994_LDO_1: | |
107 | case WM8994_LDO_2: | |
d6addcc9 | 108 | case WM8958_DSP2_EXECCONTROL: |
821edd2f | 109 | case WM8958_MIC_DETECT_3: |
9e6e96a1 MB |
110 | return 1; |
111 | default: | |
112 | return 0; | |
113 | } | |
114 | } | |
115 | ||
116 | static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg, | |
117 | unsigned int value) | |
118 | { | |
ca9aef50 | 119 | int ret; |
9e6e96a1 MB |
120 | |
121 | BUG_ON(reg > WM8994_MAX_REGISTER); | |
122 | ||
d4754ec9 | 123 | if (!wm8994_volatile(codec, reg)) { |
ca9aef50 MB |
124 | ret = snd_soc_cache_write(codec, reg, value); |
125 | if (ret != 0) | |
126 | dev_err(codec->dev, "Cache write to %x failed: %d\n", | |
127 | reg, ret); | |
128 | } | |
9e6e96a1 MB |
129 | |
130 | return wm8994_reg_write(codec->control_data, reg, value); | |
131 | } | |
132 | ||
133 | static unsigned int wm8994_read(struct snd_soc_codec *codec, | |
134 | unsigned int reg) | |
135 | { | |
ca9aef50 MB |
136 | unsigned int val; |
137 | int ret; | |
9e6e96a1 MB |
138 | |
139 | BUG_ON(reg > WM8994_MAX_REGISTER); | |
140 | ||
d4754ec9 | 141 | if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) && |
ca9aef50 MB |
142 | reg < codec->driver->reg_cache_size) { |
143 | ret = snd_soc_cache_read(codec, reg, &val); | |
144 | if (ret >= 0) | |
145 | return val; | |
146 | else | |
147 | dev_err(codec->dev, "Cache read from %x failed: %d\n", | |
148 | reg, ret); | |
149 | } | |
150 | ||
151 | return wm8994_reg_read(codec->control_data, reg); | |
9e6e96a1 MB |
152 | } |
153 | ||
154 | static int configure_aif_clock(struct snd_soc_codec *codec, int aif) | |
155 | { | |
b2c812e2 | 156 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
9e6e96a1 MB |
157 | int rate; |
158 | int reg1 = 0; | |
159 | int offset; | |
160 | ||
161 | if (aif) | |
162 | offset = 4; | |
163 | else | |
164 | offset = 0; | |
165 | ||
166 | switch (wm8994->sysclk[aif]) { | |
167 | case WM8994_SYSCLK_MCLK1: | |
168 | rate = wm8994->mclk[0]; | |
169 | break; | |
170 | ||
171 | case WM8994_SYSCLK_MCLK2: | |
172 | reg1 |= 0x8; | |
173 | rate = wm8994->mclk[1]; | |
174 | break; | |
175 | ||
176 | case WM8994_SYSCLK_FLL1: | |
177 | reg1 |= 0x10; | |
178 | rate = wm8994->fll[0].out; | |
179 | break; | |
180 | ||
181 | case WM8994_SYSCLK_FLL2: | |
182 | reg1 |= 0x18; | |
183 | rate = wm8994->fll[1].out; | |
184 | break; | |
185 | ||
186 | default: | |
187 | return -EINVAL; | |
188 | } | |
189 | ||
190 | if (rate >= 13500000) { | |
191 | rate /= 2; | |
192 | reg1 |= WM8994_AIF1CLK_DIV; | |
193 | ||
194 | dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n", | |
195 | aif + 1, rate); | |
196 | } | |
5e5e2bef MB |
197 | |
198 | if (rate && rate < 3000000) | |
199 | dev_warn(codec->dev, "AIF%dCLK is %dHz, should be >=3MHz for optimal performance\n", | |
200 | aif + 1, rate); | |
201 | ||
9e6e96a1 MB |
202 | wm8994->aifclk[aif] = rate; |
203 | ||
204 | snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset, | |
205 | WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV, | |
206 | reg1); | |
207 | ||
208 | return 0; | |
209 | } | |
210 | ||
211 | static int configure_clock(struct snd_soc_codec *codec) | |
212 | { | |
b2c812e2 | 213 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
9e6e96a1 MB |
214 | int old, new; |
215 | ||
216 | /* Bring up the AIF clocks first */ | |
217 | configure_aif_clock(codec, 0); | |
218 | configure_aif_clock(codec, 1); | |
219 | ||
220 | /* Then switch CLK_SYS over to the higher of them; a change | |
221 | * can only happen as a result of a clocking change which can | |
222 | * only be made outside of DAPM so we can safely redo the | |
223 | * clocking. | |
224 | */ | |
225 | ||
226 | /* If they're equal it doesn't matter which is used */ | |
227 | if (wm8994->aifclk[0] == wm8994->aifclk[1]) | |
228 | return 0; | |
229 | ||
230 | if (wm8994->aifclk[0] < wm8994->aifclk[1]) | |
231 | new = WM8994_SYSCLK_SRC; | |
232 | else | |
233 | new = 0; | |
234 | ||
235 | old = snd_soc_read(codec, WM8994_CLOCKING_1) & WM8994_SYSCLK_SRC; | |
236 | ||
237 | /* If there's no change then we're done. */ | |
238 | if (old == new) | |
239 | return 0; | |
240 | ||
241 | snd_soc_update_bits(codec, WM8994_CLOCKING_1, WM8994_SYSCLK_SRC, new); | |
242 | ||
ce6120cc | 243 | snd_soc_dapm_sync(&codec->dapm); |
9e6e96a1 MB |
244 | |
245 | return 0; | |
246 | } | |
247 | ||
248 | static int check_clk_sys(struct snd_soc_dapm_widget *source, | |
249 | struct snd_soc_dapm_widget *sink) | |
250 | { | |
251 | int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1); | |
252 | const char *clk; | |
253 | ||
254 | /* Check what we're currently using for CLK_SYS */ | |
255 | if (reg & WM8994_SYSCLK_SRC) | |
256 | clk = "AIF2CLK"; | |
257 | else | |
258 | clk = "AIF1CLK"; | |
259 | ||
260 | return strcmp(source->name, clk) == 0; | |
261 | } | |
262 | ||
263 | static const char *sidetone_hpf_text[] = { | |
264 | "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz" | |
265 | }; | |
266 | ||
267 | static const struct soc_enum sidetone_hpf = | |
268 | SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text); | |
269 | ||
146fd574 UK |
270 | static const char *adc_hpf_text[] = { |
271 | "HiFi", "Voice 1", "Voice 2", "Voice 3" | |
272 | }; | |
273 | ||
274 | static const struct soc_enum aif1adc1_hpf = | |
275 | SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text); | |
276 | ||
277 | static const struct soc_enum aif1adc2_hpf = | |
278 | SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text); | |
279 | ||
280 | static const struct soc_enum aif2adc_hpf = | |
281 | SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text); | |
282 | ||
9e6e96a1 MB |
283 | static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0); |
284 | static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1); | |
285 | static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0); | |
286 | static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0); | |
287 | static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0); | |
288 | ||
289 | #define WM8994_DRC_SWITCH(xname, reg, shift) \ | |
290 | { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \ | |
291 | .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\ | |
292 | .put = wm8994_put_drc_sw, \ | |
293 | .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) } | |
294 | ||
295 | static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol, | |
296 | struct snd_ctl_elem_value *ucontrol) | |
297 | { | |
298 | struct soc_mixer_control *mc = | |
299 | (struct soc_mixer_control *)kcontrol->private_value; | |
300 | struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); | |
301 | int mask, ret; | |
302 | ||
303 | /* Can't enable both ADC and DAC paths simultaneously */ | |
304 | if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT) | |
305 | mask = WM8994_AIF1ADC1L_DRC_ENA_MASK | | |
306 | WM8994_AIF1ADC1R_DRC_ENA_MASK; | |
307 | else | |
308 | mask = WM8994_AIF1DAC1_DRC_ENA_MASK; | |
309 | ||
310 | ret = snd_soc_read(codec, mc->reg); | |
311 | if (ret < 0) | |
312 | return ret; | |
313 | if (ret & mask) | |
314 | return -EINVAL; | |
315 | ||
316 | return snd_soc_put_volsw(kcontrol, ucontrol); | |
317 | } | |
318 | ||
9e6e96a1 MB |
319 | static void wm8994_set_drc(struct snd_soc_codec *codec, int drc) |
320 | { | |
b2c812e2 | 321 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
9e6e96a1 MB |
322 | struct wm8994_pdata *pdata = wm8994->pdata; |
323 | int base = wm8994_drc_base[drc]; | |
324 | int cfg = wm8994->drc_cfg[drc]; | |
325 | int save, i; | |
326 | ||
327 | /* Save any enables; the configuration should clear them. */ | |
328 | save = snd_soc_read(codec, base); | |
329 | save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA | | |
330 | WM8994_AIF1ADC1R_DRC_ENA; | |
331 | ||
332 | for (i = 0; i < WM8994_DRC_REGS; i++) | |
333 | snd_soc_update_bits(codec, base + i, 0xffff, | |
334 | pdata->drc_cfgs[cfg].regs[i]); | |
335 | ||
336 | snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA | | |
337 | WM8994_AIF1ADC1L_DRC_ENA | | |
338 | WM8994_AIF1ADC1R_DRC_ENA, save); | |
339 | } | |
340 | ||
341 | /* Icky as hell but saves code duplication */ | |
342 | static int wm8994_get_drc(const char *name) | |
343 | { | |
344 | if (strcmp(name, "AIF1DRC1 Mode") == 0) | |
345 | return 0; | |
346 | if (strcmp(name, "AIF1DRC2 Mode") == 0) | |
347 | return 1; | |
348 | if (strcmp(name, "AIF2DRC Mode") == 0) | |
349 | return 2; | |
350 | return -EINVAL; | |
351 | } | |
352 | ||
353 | static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol, | |
354 | struct snd_ctl_elem_value *ucontrol) | |
355 | { | |
356 | struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); | |
f0fba2ad | 357 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
9e6e96a1 MB |
358 | struct wm8994_pdata *pdata = wm8994->pdata; |
359 | int drc = wm8994_get_drc(kcontrol->id.name); | |
360 | int value = ucontrol->value.integer.value[0]; | |
361 | ||
362 | if (drc < 0) | |
363 | return drc; | |
364 | ||
365 | if (value >= pdata->num_drc_cfgs) | |
366 | return -EINVAL; | |
367 | ||
368 | wm8994->drc_cfg[drc] = value; | |
369 | ||
370 | wm8994_set_drc(codec, drc); | |
371 | ||
372 | return 0; | |
373 | } | |
374 | ||
375 | static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol, | |
376 | struct snd_ctl_elem_value *ucontrol) | |
377 | { | |
378 | struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); | |
b2c812e2 | 379 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
9e6e96a1 MB |
380 | int drc = wm8994_get_drc(kcontrol->id.name); |
381 | ||
382 | ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc]; | |
383 | ||
384 | return 0; | |
385 | } | |
386 | ||
387 | static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block) | |
388 | { | |
b2c812e2 | 389 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
9e6e96a1 MB |
390 | struct wm8994_pdata *pdata = wm8994->pdata; |
391 | int base = wm8994_retune_mobile_base[block]; | |
392 | int iface, best, best_val, save, i, cfg; | |
393 | ||
394 | if (!pdata || !wm8994->num_retune_mobile_texts) | |
395 | return; | |
396 | ||
397 | switch (block) { | |
398 | case 0: | |
399 | case 1: | |
400 | iface = 0; | |
401 | break; | |
402 | case 2: | |
403 | iface = 1; | |
404 | break; | |
405 | default: | |
406 | return; | |
407 | } | |
408 | ||
409 | /* Find the version of the currently selected configuration | |
410 | * with the nearest sample rate. */ | |
411 | cfg = wm8994->retune_mobile_cfg[block]; | |
412 | best = 0; | |
413 | best_val = INT_MAX; | |
414 | for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) { | |
415 | if (strcmp(pdata->retune_mobile_cfgs[i].name, | |
416 | wm8994->retune_mobile_texts[cfg]) == 0 && | |
417 | abs(pdata->retune_mobile_cfgs[i].rate | |
418 | - wm8994->dac_rates[iface]) < best_val) { | |
419 | best = i; | |
420 | best_val = abs(pdata->retune_mobile_cfgs[i].rate | |
421 | - wm8994->dac_rates[iface]); | |
422 | } | |
423 | } | |
424 | ||
425 | dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n", | |
426 | block, | |
427 | pdata->retune_mobile_cfgs[best].name, | |
428 | pdata->retune_mobile_cfgs[best].rate, | |
429 | wm8994->dac_rates[iface]); | |
430 | ||
431 | /* The EQ will be disabled while reconfiguring it, remember the | |
432 | * current configuration. | |
433 | */ | |
434 | save = snd_soc_read(codec, base); | |
435 | save &= WM8994_AIF1DAC1_EQ_ENA; | |
436 | ||
437 | for (i = 0; i < WM8994_EQ_REGS; i++) | |
438 | snd_soc_update_bits(codec, base + i, 0xffff, | |
439 | pdata->retune_mobile_cfgs[best].regs[i]); | |
440 | ||
441 | snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save); | |
442 | } | |
443 | ||
444 | /* Icky as hell but saves code duplication */ | |
445 | static int wm8994_get_retune_mobile_block(const char *name) | |
446 | { | |
447 | if (strcmp(name, "AIF1.1 EQ Mode") == 0) | |
448 | return 0; | |
449 | if (strcmp(name, "AIF1.2 EQ Mode") == 0) | |
450 | return 1; | |
451 | if (strcmp(name, "AIF2 EQ Mode") == 0) | |
452 | return 2; | |
453 | return -EINVAL; | |
454 | } | |
455 | ||
456 | static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol, | |
457 | struct snd_ctl_elem_value *ucontrol) | |
458 | { | |
459 | struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); | |
f0fba2ad | 460 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
9e6e96a1 MB |
461 | struct wm8994_pdata *pdata = wm8994->pdata; |
462 | int block = wm8994_get_retune_mobile_block(kcontrol->id.name); | |
463 | int value = ucontrol->value.integer.value[0]; | |
464 | ||
465 | if (block < 0) | |
466 | return block; | |
467 | ||
468 | if (value >= pdata->num_retune_mobile_cfgs) | |
469 | return -EINVAL; | |
470 | ||
471 | wm8994->retune_mobile_cfg[block] = value; | |
472 | ||
473 | wm8994_set_retune_mobile(codec, block); | |
474 | ||
475 | return 0; | |
476 | } | |
477 | ||
478 | static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol, | |
479 | struct snd_ctl_elem_value *ucontrol) | |
480 | { | |
481 | struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol); | |
4a8d929d | 482 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
9e6e96a1 MB |
483 | int block = wm8994_get_retune_mobile_block(kcontrol->id.name); |
484 | ||
485 | ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block]; | |
486 | ||
487 | return 0; | |
488 | } | |
489 | ||
96b101ef | 490 | static const char *aif_chan_src_text[] = { |
f554885f MB |
491 | "Left", "Right" |
492 | }; | |
493 | ||
96b101ef MB |
494 | static const struct soc_enum aif1adcl_src = |
495 | SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text); | |
496 | ||
497 | static const struct soc_enum aif1adcr_src = | |
498 | SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text); | |
499 | ||
500 | static const struct soc_enum aif2adcl_src = | |
501 | SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text); | |
502 | ||
503 | static const struct soc_enum aif2adcr_src = | |
504 | SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text); | |
505 | ||
f554885f | 506 | static const struct soc_enum aif1dacl_src = |
96b101ef | 507 | SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text); |
f554885f MB |
508 | |
509 | static const struct soc_enum aif1dacr_src = | |
96b101ef | 510 | SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text); |
f554885f MB |
511 | |
512 | static const struct soc_enum aif2dacl_src = | |
96b101ef | 513 | SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text); |
f554885f MB |
514 | |
515 | static const struct soc_enum aif2dacr_src = | |
96b101ef | 516 | SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text); |
f554885f | 517 | |
154b26aa MB |
518 | static const char *osr_text[] = { |
519 | "Low Power", "High Performance", | |
520 | }; | |
521 | ||
522 | static const struct soc_enum dac_osr = | |
523 | SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text); | |
524 | ||
525 | static const struct soc_enum adc_osr = | |
526 | SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text); | |
527 | ||
9e6e96a1 MB |
528 | static const struct snd_kcontrol_new wm8994_snd_controls[] = { |
529 | SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME, | |
530 | WM8994_AIF1_ADC1_RIGHT_VOLUME, | |
531 | 1, 119, 0, digital_tlv), | |
532 | SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME, | |
533 | WM8994_AIF1_ADC2_RIGHT_VOLUME, | |
534 | 1, 119, 0, digital_tlv), | |
535 | SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME, | |
536 | WM8994_AIF2_ADC_RIGHT_VOLUME, | |
537 | 1, 119, 0, digital_tlv), | |
538 | ||
96b101ef MB |
539 | SOC_ENUM("AIF1ADCL Source", aif1adcl_src), |
540 | SOC_ENUM("AIF1ADCR Source", aif1adcr_src), | |
49db7e7b MB |
541 | SOC_ENUM("AIF2ADCL Source", aif2adcl_src), |
542 | SOC_ENUM("AIF2ADCR Source", aif2adcr_src), | |
96b101ef | 543 | |
f554885f MB |
544 | SOC_ENUM("AIF1DACL Source", aif1dacl_src), |
545 | SOC_ENUM("AIF1DACR Source", aif1dacr_src), | |
49db7e7b MB |
546 | SOC_ENUM("AIF2DACL Source", aif2dacl_src), |
547 | SOC_ENUM("AIF2DACR Source", aif2dacr_src), | |
f554885f | 548 | |
9e6e96a1 MB |
549 | SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME, |
550 | WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv), | |
551 | SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME, | |
552 | WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv), | |
553 | SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME, | |
554 | WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv), | |
555 | ||
556 | SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv), | |
557 | SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv), | |
558 | ||
559 | SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0), | |
560 | SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0), | |
561 | SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0), | |
562 | ||
563 | WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2), | |
564 | WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1), | |
565 | WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0), | |
566 | ||
567 | WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2), | |
568 | WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1), | |
569 | WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0), | |
570 | ||
571 | WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2), | |
572 | WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1), | |
573 | WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0), | |
574 | ||
575 | SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES, | |
576 | 5, 12, 0, st_tlv), | |
577 | SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES, | |
578 | 0, 12, 0, st_tlv), | |
579 | SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES, | |
580 | 5, 12, 0, st_tlv), | |
581 | SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES, | |
582 | 0, 12, 0, st_tlv), | |
583 | SOC_ENUM("Sidetone HPF Mux", sidetone_hpf), | |
584 | SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0), | |
585 | ||
146fd574 UK |
586 | SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf), |
587 | SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0), | |
588 | ||
589 | SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf), | |
590 | SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0), | |
591 | ||
592 | SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf), | |
593 | SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0), | |
594 | ||
154b26aa MB |
595 | SOC_ENUM("ADC OSR", adc_osr), |
596 | SOC_ENUM("DAC OSR", dac_osr), | |
597 | ||
9e6e96a1 MB |
598 | SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME, |
599 | WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv), | |
600 | SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME, | |
601 | WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1), | |
602 | ||
603 | SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME, | |
604 | WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv), | |
605 | SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME, | |
606 | WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1), | |
607 | ||
608 | SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION, | |
609 | 6, 1, 1, wm_hubs_spkmix_tlv), | |
610 | SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION, | |
611 | 2, 1, 1, wm_hubs_spkmix_tlv), | |
612 | ||
613 | SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION, | |
614 | 6, 1, 1, wm_hubs_spkmix_tlv), | |
615 | SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION, | |
616 | 2, 1, 1, wm_hubs_spkmix_tlv), | |
617 | ||
618 | SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2, | |
619 | 10, 15, 0, wm8994_3d_tlv), | |
458350b3 | 620 | SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2, |
9e6e96a1 MB |
621 | 8, 1, 0), |
622 | SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2, | |
623 | 10, 15, 0, wm8994_3d_tlv), | |
624 | SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2, | |
625 | 8, 1, 0), | |
458350b3 | 626 | SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2, |
9e6e96a1 | 627 | 10, 15, 0, wm8994_3d_tlv), |
458350b3 | 628 | SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2, |
9e6e96a1 MB |
629 | 8, 1, 0), |
630 | }; | |
631 | ||
632 | static const struct snd_kcontrol_new wm8994_eq_controls[] = { | |
633 | SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0, | |
634 | eq_tlv), | |
635 | SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0, | |
636 | eq_tlv), | |
637 | SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0, | |
638 | eq_tlv), | |
639 | SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0, | |
640 | eq_tlv), | |
641 | SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0, | |
642 | eq_tlv), | |
643 | ||
644 | SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0, | |
645 | eq_tlv), | |
646 | SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0, | |
647 | eq_tlv), | |
648 | SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0, | |
649 | eq_tlv), | |
650 | SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0, | |
651 | eq_tlv), | |
652 | SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0, | |
653 | eq_tlv), | |
654 | ||
655 | SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0, | |
656 | eq_tlv), | |
657 | SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0, | |
658 | eq_tlv), | |
659 | SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0, | |
660 | eq_tlv), | |
661 | SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0, | |
662 | eq_tlv), | |
663 | SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0, | |
664 | eq_tlv), | |
665 | }; | |
666 | ||
c4431df0 MB |
667 | static const struct snd_kcontrol_new wm8958_snd_controls[] = { |
668 | SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv), | |
669 | }; | |
670 | ||
9e6e96a1 MB |
671 | static int clk_sys_event(struct snd_soc_dapm_widget *w, |
672 | struct snd_kcontrol *kcontrol, int event) | |
673 | { | |
674 | struct snd_soc_codec *codec = w->codec; | |
675 | ||
676 | switch (event) { | |
677 | case SND_SOC_DAPM_PRE_PMU: | |
678 | return configure_clock(codec); | |
679 | ||
680 | case SND_SOC_DAPM_POST_PMD: | |
681 | configure_clock(codec); | |
682 | break; | |
683 | } | |
684 | ||
685 | return 0; | |
686 | } | |
687 | ||
688 | static void wm8994_update_class_w(struct snd_soc_codec *codec) | |
689 | { | |
fec6dd83 | 690 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
9e6e96a1 MB |
691 | int enable = 1; |
692 | int source = 0; /* GCC flow analysis can't track enable */ | |
693 | int reg, reg_r; | |
694 | ||
695 | /* Only support direct DAC->headphone paths */ | |
696 | reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1); | |
697 | if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) { | |
ee839a21 | 698 | dev_vdbg(codec->dev, "HPL connected to output mixer\n"); |
9e6e96a1 MB |
699 | enable = 0; |
700 | } | |
701 | ||
702 | reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2); | |
703 | if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) { | |
ee839a21 | 704 | dev_vdbg(codec->dev, "HPR connected to output mixer\n"); |
9e6e96a1 MB |
705 | enable = 0; |
706 | } | |
707 | ||
708 | /* We also need the same setting for L/R and only one path */ | |
709 | reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING); | |
710 | switch (reg) { | |
711 | case WM8994_AIF2DACL_TO_DAC1L: | |
ee839a21 | 712 | dev_vdbg(codec->dev, "Class W source AIF2DAC\n"); |
9e6e96a1 MB |
713 | source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT; |
714 | break; | |
715 | case WM8994_AIF1DAC2L_TO_DAC1L: | |
ee839a21 | 716 | dev_vdbg(codec->dev, "Class W source AIF1DAC2\n"); |
9e6e96a1 MB |
717 | source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT; |
718 | break; | |
719 | case WM8994_AIF1DAC1L_TO_DAC1L: | |
ee839a21 | 720 | dev_vdbg(codec->dev, "Class W source AIF1DAC1\n"); |
9e6e96a1 MB |
721 | source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT; |
722 | break; | |
723 | default: | |
ee839a21 | 724 | dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg); |
9e6e96a1 MB |
725 | enable = 0; |
726 | break; | |
727 | } | |
728 | ||
729 | reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING); | |
730 | if (reg_r != reg) { | |
ee839a21 | 731 | dev_vdbg(codec->dev, "Left and right DAC mixers different\n"); |
9e6e96a1 MB |
732 | enable = 0; |
733 | } | |
734 | ||
735 | if (enable) { | |
736 | dev_dbg(codec->dev, "Class W enabled\n"); | |
737 | snd_soc_update_bits(codec, WM8994_CLASS_W_1, | |
738 | WM8994_CP_DYN_PWR | | |
739 | WM8994_CP_DYN_SRC_SEL_MASK, | |
740 | source | WM8994_CP_DYN_PWR); | |
fec6dd83 | 741 | wm8994->hubs.class_w = true; |
9e6e96a1 MB |
742 | |
743 | } else { | |
744 | dev_dbg(codec->dev, "Class W disabled\n"); | |
745 | snd_soc_update_bits(codec, WM8994_CLASS_W_1, | |
746 | WM8994_CP_DYN_PWR, 0); | |
fec6dd83 | 747 | wm8994->hubs.class_w = false; |
9e6e96a1 MB |
748 | } |
749 | } | |
750 | ||
173efa09 DP |
751 | static int late_enable_ev(struct snd_soc_dapm_widget *w, |
752 | struct snd_kcontrol *kcontrol, int event) | |
753 | { | |
754 | struct snd_soc_codec *codec = w->codec; | |
755 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); | |
756 | ||
757 | switch (event) { | |
758 | case SND_SOC_DAPM_PRE_PMU: | |
a3cff81a | 759 | if (wm8994->aif1clk_enable) { |
173efa09 DP |
760 | snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1, |
761 | WM8994_AIF1CLK_ENA_MASK, | |
762 | WM8994_AIF1CLK_ENA); | |
a3cff81a DP |
763 | wm8994->aif1clk_enable = 0; |
764 | } | |
765 | if (wm8994->aif2clk_enable) { | |
173efa09 DP |
766 | snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1, |
767 | WM8994_AIF2CLK_ENA_MASK, | |
768 | WM8994_AIF2CLK_ENA); | |
a3cff81a DP |
769 | wm8994->aif2clk_enable = 0; |
770 | } | |
173efa09 DP |
771 | break; |
772 | } | |
773 | ||
c6b7b570 MB |
774 | /* We may also have postponed startup of DSP, handle that. */ |
775 | wm8958_aif_ev(w, kcontrol, event); | |
776 | ||
173efa09 DP |
777 | return 0; |
778 | } | |
779 | ||
780 | static int late_disable_ev(struct snd_soc_dapm_widget *w, | |
781 | struct snd_kcontrol *kcontrol, int event) | |
782 | { | |
783 | struct snd_soc_codec *codec = w->codec; | |
784 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); | |
785 | ||
786 | switch (event) { | |
787 | case SND_SOC_DAPM_POST_PMD: | |
a3cff81a | 788 | if (wm8994->aif1clk_disable) { |
173efa09 DP |
789 | snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1, |
790 | WM8994_AIF1CLK_ENA_MASK, 0); | |
a3cff81a | 791 | wm8994->aif1clk_disable = 0; |
173efa09 | 792 | } |
a3cff81a | 793 | if (wm8994->aif2clk_disable) { |
173efa09 DP |
794 | snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1, |
795 | WM8994_AIF2CLK_ENA_MASK, 0); | |
a3cff81a | 796 | wm8994->aif2clk_disable = 0; |
173efa09 DP |
797 | } |
798 | break; | |
799 | } | |
800 | ||
801 | return 0; | |
802 | } | |
803 | ||
804 | static int aif1clk_ev(struct snd_soc_dapm_widget *w, | |
805 | struct snd_kcontrol *kcontrol, int event) | |
806 | { | |
807 | struct snd_soc_codec *codec = w->codec; | |
808 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); | |
809 | ||
810 | switch (event) { | |
811 | case SND_SOC_DAPM_PRE_PMU: | |
812 | wm8994->aif1clk_enable = 1; | |
813 | break; | |
a3cff81a DP |
814 | case SND_SOC_DAPM_POST_PMD: |
815 | wm8994->aif1clk_disable = 1; | |
816 | break; | |
173efa09 DP |
817 | } |
818 | ||
819 | return 0; | |
820 | } | |
821 | ||
822 | static int aif2clk_ev(struct snd_soc_dapm_widget *w, | |
823 | struct snd_kcontrol *kcontrol, int event) | |
824 | { | |
825 | struct snd_soc_codec *codec = w->codec; | |
826 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); | |
827 | ||
828 | switch (event) { | |
829 | case SND_SOC_DAPM_PRE_PMU: | |
830 | wm8994->aif2clk_enable = 1; | |
831 | break; | |
a3cff81a DP |
832 | case SND_SOC_DAPM_POST_PMD: |
833 | wm8994->aif2clk_disable = 1; | |
834 | break; | |
173efa09 DP |
835 | } |
836 | ||
837 | return 0; | |
838 | } | |
839 | ||
04d28681 DP |
840 | static int adc_mux_ev(struct snd_soc_dapm_widget *w, |
841 | struct snd_kcontrol *kcontrol, int event) | |
842 | { | |
843 | late_enable_ev(w, kcontrol, event); | |
844 | return 0; | |
845 | } | |
846 | ||
b462c6e6 DP |
847 | static int micbias_ev(struct snd_soc_dapm_widget *w, |
848 | struct snd_kcontrol *kcontrol, int event) | |
849 | { | |
850 | late_enable_ev(w, kcontrol, event); | |
851 | return 0; | |
852 | } | |
853 | ||
c52fd021 DP |
854 | static int dac_ev(struct snd_soc_dapm_widget *w, |
855 | struct snd_kcontrol *kcontrol, int event) | |
856 | { | |
857 | struct snd_soc_codec *codec = w->codec; | |
858 | unsigned int mask = 1 << w->shift; | |
859 | ||
860 | snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, | |
861 | mask, mask); | |
862 | return 0; | |
863 | } | |
864 | ||
9e6e96a1 MB |
865 | static const char *hp_mux_text[] = { |
866 | "Mixer", | |
867 | "DAC", | |
868 | }; | |
869 | ||
870 | #define WM8994_HP_ENUM(xname, xenum) \ | |
871 | { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \ | |
872 | .info = snd_soc_info_enum_double, \ | |
873 | .get = snd_soc_dapm_get_enum_double, \ | |
874 | .put = wm8994_put_hp_enum, \ | |
875 | .private_value = (unsigned long)&xenum } | |
876 | ||
877 | static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol, | |
878 | struct snd_ctl_elem_value *ucontrol) | |
879 | { | |
9d03545d JN |
880 | struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol); |
881 | struct snd_soc_dapm_widget *w = wlist->widgets[0]; | |
9e6e96a1 MB |
882 | struct snd_soc_codec *codec = w->codec; |
883 | int ret; | |
884 | ||
885 | ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol); | |
886 | ||
887 | wm8994_update_class_w(codec); | |
888 | ||
889 | return ret; | |
890 | } | |
891 | ||
892 | static const struct soc_enum hpl_enum = | |
893 | SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text); | |
894 | ||
895 | static const struct snd_kcontrol_new hpl_mux = | |
896 | WM8994_HP_ENUM("Left Headphone Mux", hpl_enum); | |
897 | ||
898 | static const struct soc_enum hpr_enum = | |
899 | SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text); | |
900 | ||
901 | static const struct snd_kcontrol_new hpr_mux = | |
902 | WM8994_HP_ENUM("Right Headphone Mux", hpr_enum); | |
903 | ||
904 | static const char *adc_mux_text[] = { | |
905 | "ADC", | |
906 | "DMIC", | |
907 | }; | |
908 | ||
909 | static const struct soc_enum adc_enum = | |
910 | SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text); | |
911 | ||
912 | static const struct snd_kcontrol_new adcl_mux = | |
913 | SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum); | |
914 | ||
915 | static const struct snd_kcontrol_new adcr_mux = | |
916 | SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum); | |
917 | ||
918 | static const struct snd_kcontrol_new left_speaker_mixer[] = { | |
919 | SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0), | |
920 | SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0), | |
921 | SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0), | |
922 | SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0), | |
923 | SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0), | |
924 | }; | |
925 | ||
926 | static const struct snd_kcontrol_new right_speaker_mixer[] = { | |
927 | SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0), | |
928 | SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0), | |
929 | SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0), | |
930 | SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0), | |
931 | SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0), | |
932 | }; | |
933 | ||
934 | /* Debugging; dump chip status after DAPM transitions */ | |
935 | static int post_ev(struct snd_soc_dapm_widget *w, | |
936 | struct snd_kcontrol *kcontrol, int event) | |
937 | { | |
938 | struct snd_soc_codec *codec = w->codec; | |
939 | dev_dbg(codec->dev, "SRC status: %x\n", | |
940 | snd_soc_read(codec, | |
941 | WM8994_RATE_STATUS)); | |
942 | return 0; | |
943 | } | |
944 | ||
945 | static const struct snd_kcontrol_new aif1adc1l_mix[] = { | |
946 | SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING, | |
947 | 1, 1, 0), | |
948 | SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING, | |
949 | 0, 1, 0), | |
950 | }; | |
951 | ||
952 | static const struct snd_kcontrol_new aif1adc1r_mix[] = { | |
953 | SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING, | |
954 | 1, 1, 0), | |
955 | SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING, | |
956 | 0, 1, 0), | |
957 | }; | |
958 | ||
a3257ba8 MB |
959 | static const struct snd_kcontrol_new aif1adc2l_mix[] = { |
960 | SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING, | |
961 | 1, 1, 0), | |
962 | SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING, | |
963 | 0, 1, 0), | |
964 | }; | |
965 | ||
966 | static const struct snd_kcontrol_new aif1adc2r_mix[] = { | |
967 | SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING, | |
968 | 1, 1, 0), | |
969 | SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING, | |
970 | 0, 1, 0), | |
971 | }; | |
972 | ||
9e6e96a1 MB |
973 | static const struct snd_kcontrol_new aif2dac2l_mix[] = { |
974 | SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING, | |
975 | 5, 1, 0), | |
976 | SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING, | |
977 | 4, 1, 0), | |
978 | SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING, | |
979 | 2, 1, 0), | |
980 | SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING, | |
981 | 1, 1, 0), | |
982 | SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING, | |
983 | 0, 1, 0), | |
984 | }; | |
985 | ||
986 | static const struct snd_kcontrol_new aif2dac2r_mix[] = { | |
987 | SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING, | |
988 | 5, 1, 0), | |
989 | SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING, | |
990 | 4, 1, 0), | |
991 | SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING, | |
992 | 2, 1, 0), | |
993 | SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING, | |
994 | 1, 1, 0), | |
995 | SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING, | |
996 | 0, 1, 0), | |
997 | }; | |
998 | ||
999 | #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \ | |
1000 | { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \ | |
1001 | .info = snd_soc_info_volsw, \ | |
1002 | .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \ | |
1003 | .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) } | |
1004 | ||
1005 | static int wm8994_put_class_w(struct snd_kcontrol *kcontrol, | |
1006 | struct snd_ctl_elem_value *ucontrol) | |
1007 | { | |
9d03545d JN |
1008 | struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol); |
1009 | struct snd_soc_dapm_widget *w = wlist->widgets[0]; | |
9e6e96a1 MB |
1010 | struct snd_soc_codec *codec = w->codec; |
1011 | int ret; | |
1012 | ||
1013 | ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol); | |
1014 | ||
1015 | wm8994_update_class_w(codec); | |
1016 | ||
1017 | return ret; | |
1018 | } | |
1019 | ||
1020 | static const struct snd_kcontrol_new dac1l_mix[] = { | |
1021 | WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING, | |
1022 | 5, 1, 0), | |
1023 | WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING, | |
1024 | 4, 1, 0), | |
1025 | WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING, | |
1026 | 2, 1, 0), | |
1027 | WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING, | |
1028 | 1, 1, 0), | |
1029 | WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING, | |
1030 | 0, 1, 0), | |
1031 | }; | |
1032 | ||
1033 | static const struct snd_kcontrol_new dac1r_mix[] = { | |
1034 | WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING, | |
1035 | 5, 1, 0), | |
1036 | WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING, | |
1037 | 4, 1, 0), | |
1038 | WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING, | |
1039 | 2, 1, 0), | |
1040 | WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING, | |
1041 | 1, 1, 0), | |
1042 | WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING, | |
1043 | 0, 1, 0), | |
1044 | }; | |
1045 | ||
1046 | static const char *sidetone_text[] = { | |
1047 | "ADC/DMIC1", "DMIC2", | |
1048 | }; | |
1049 | ||
1050 | static const struct soc_enum sidetone1_enum = | |
1051 | SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text); | |
1052 | ||
1053 | static const struct snd_kcontrol_new sidetone1_mux = | |
1054 | SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum); | |
1055 | ||
1056 | static const struct soc_enum sidetone2_enum = | |
1057 | SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text); | |
1058 | ||
1059 | static const struct snd_kcontrol_new sidetone2_mux = | |
1060 | SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum); | |
1061 | ||
1062 | static const char *aif1dac_text[] = { | |
1063 | "AIF1DACDAT", "AIF3DACDAT", | |
1064 | }; | |
1065 | ||
1066 | static const struct soc_enum aif1dac_enum = | |
1067 | SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text); | |
1068 | ||
1069 | static const struct snd_kcontrol_new aif1dac_mux = | |
1070 | SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum); | |
1071 | ||
1072 | static const char *aif2dac_text[] = { | |
1073 | "AIF2DACDAT", "AIF3DACDAT", | |
1074 | }; | |
1075 | ||
1076 | static const struct soc_enum aif2dac_enum = | |
1077 | SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text); | |
1078 | ||
1079 | static const struct snd_kcontrol_new aif2dac_mux = | |
1080 | SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum); | |
1081 | ||
1082 | static const char *aif2adc_text[] = { | |
1083 | "AIF2ADCDAT", "AIF3DACDAT", | |
1084 | }; | |
1085 | ||
1086 | static const struct soc_enum aif2adc_enum = | |
1087 | SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text); | |
1088 | ||
1089 | static const struct snd_kcontrol_new aif2adc_mux = | |
1090 | SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum); | |
1091 | ||
1092 | static const char *aif3adc_text[] = { | |
c4431df0 | 1093 | "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM", |
9e6e96a1 MB |
1094 | }; |
1095 | ||
c4431df0 | 1096 | static const struct soc_enum wm8994_aif3adc_enum = |
9e6e96a1 MB |
1097 | SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text); |
1098 | ||
c4431df0 MB |
1099 | static const struct snd_kcontrol_new wm8994_aif3adc_mux = |
1100 | SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum); | |
1101 | ||
1102 | static const struct soc_enum wm8958_aif3adc_enum = | |
1103 | SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text); | |
1104 | ||
1105 | static const struct snd_kcontrol_new wm8958_aif3adc_mux = | |
1106 | SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum); | |
1107 | ||
1108 | static const char *mono_pcm_out_text[] = { | |
1109 | "None", "AIF2ADCL", "AIF2ADCR", | |
1110 | }; | |
1111 | ||
1112 | static const struct soc_enum mono_pcm_out_enum = | |
1113 | SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text); | |
1114 | ||
1115 | static const struct snd_kcontrol_new mono_pcm_out_mux = | |
1116 | SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum); | |
1117 | ||
1118 | static const char *aif2dac_src_text[] = { | |
1119 | "AIF2", "AIF3", | |
1120 | }; | |
1121 | ||
1122 | /* Note that these two control shouldn't be simultaneously switched to AIF3 */ | |
1123 | static const struct soc_enum aif2dacl_src_enum = | |
1124 | SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text); | |
1125 | ||
1126 | static const struct snd_kcontrol_new aif2dacl_src_mux = | |
1127 | SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum); | |
1128 | ||
1129 | static const struct soc_enum aif2dacr_src_enum = | |
1130 | SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text); | |
1131 | ||
1132 | static const struct snd_kcontrol_new aif2dacr_src_mux = | |
1133 | SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum); | |
9e6e96a1 | 1134 | |
173efa09 DP |
1135 | static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = { |
1136 | SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev, | |
1137 | SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD), | |
1138 | SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev, | |
1139 | SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD), | |
1140 | ||
1141 | SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0, | |
1142 | late_enable_ev, SND_SOC_DAPM_PRE_PMU), | |
1143 | SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0, | |
1144 | late_enable_ev, SND_SOC_DAPM_PRE_PMU), | |
1145 | SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0, | |
1146 | late_enable_ev, SND_SOC_DAPM_PRE_PMU), | |
1147 | SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0, | |
1148 | late_enable_ev, SND_SOC_DAPM_PRE_PMU), | |
1149 | ||
1150 | SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev) | |
1151 | }; | |
1152 | ||
1153 | static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = { | |
1154 | SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0), | |
1155 | SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0) | |
1156 | }; | |
1157 | ||
c52fd021 DP |
1158 | static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = { |
1159 | SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0, | |
1160 | dac_ev, SND_SOC_DAPM_PRE_PMU), | |
1161 | SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0, | |
1162 | dac_ev, SND_SOC_DAPM_PRE_PMU), | |
1163 | SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0, | |
1164 | dac_ev, SND_SOC_DAPM_PRE_PMU), | |
1165 | SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0, | |
1166 | dac_ev, SND_SOC_DAPM_PRE_PMU), | |
1167 | }; | |
1168 | ||
1169 | static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = { | |
1170 | SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0), | |
0627bd25 | 1171 | SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0), |
c52fd021 DP |
1172 | SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0), |
1173 | SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0), | |
1174 | }; | |
1175 | ||
04d28681 DP |
1176 | static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = { |
1177 | SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux, | |
1178 | adc_mux_ev, SND_SOC_DAPM_PRE_PMU), | |
1179 | SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux, | |
1180 | adc_mux_ev, SND_SOC_DAPM_PRE_PMU), | |
1181 | }; | |
1182 | ||
1183 | static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = { | |
1184 | SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux), | |
1185 | SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux), | |
1186 | }; | |
1187 | ||
9e6e96a1 MB |
1188 | static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = { |
1189 | SND_SOC_DAPM_INPUT("DMIC1DAT"), | |
1190 | SND_SOC_DAPM_INPUT("DMIC2DAT"), | |
66b47fdb | 1191 | SND_SOC_DAPM_INPUT("Clock"), |
9e6e96a1 | 1192 | |
b462c6e6 DP |
1193 | SND_SOC_DAPM_MICBIAS("MICBIAS", WM8994_MICBIAS, 2, 0), |
1194 | SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev, | |
1195 | SND_SOC_DAPM_PRE_PMU), | |
1196 | ||
9e6e96a1 MB |
1197 | SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event, |
1198 | SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD), | |
1199 | ||
1200 | SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0), | |
1201 | SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0), | |
1202 | SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0), | |
1203 | ||
7f94de48 | 1204 | SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL, |
9e6e96a1 | 1205 | 0, WM8994_POWER_MANAGEMENT_4, 9, 0), |
7f94de48 | 1206 | SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL, |
9e6e96a1 | 1207 | 0, WM8994_POWER_MANAGEMENT_4, 8, 0), |
d6addcc9 MB |
1208 | SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0, |
1209 | WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev, | |
b2822a8c | 1210 | SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD), |
d6addcc9 MB |
1211 | SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0, |
1212 | WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev, | |
b2822a8c | 1213 | SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD), |
9e6e96a1 | 1214 | |
7f94de48 | 1215 | SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL, |
9e6e96a1 | 1216 | 0, WM8994_POWER_MANAGEMENT_4, 11, 0), |
7f94de48 | 1217 | SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL, |
9e6e96a1 | 1218 | 0, WM8994_POWER_MANAGEMENT_4, 10, 0), |
d6addcc9 MB |
1219 | SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0, |
1220 | WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev, | |
b2822a8c | 1221 | SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD), |
d6addcc9 MB |
1222 | SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0, |
1223 | WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev, | |
b2822a8c | 1224 | SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD), |
9e6e96a1 MB |
1225 | |
1226 | SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0, | |
1227 | aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)), | |
1228 | SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0, | |
1229 | aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)), | |
1230 | ||
a3257ba8 MB |
1231 | SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0, |
1232 | aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)), | |
1233 | SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0, | |
1234 | aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)), | |
1235 | ||
9e6e96a1 MB |
1236 | SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0, |
1237 | aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)), | |
1238 | SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0, | |
1239 | aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)), | |
1240 | ||
1241 | SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux), | |
1242 | SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux), | |
1243 | ||
1244 | SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0, | |
1245 | dac1l_mix, ARRAY_SIZE(dac1l_mix)), | |
1246 | SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0, | |
1247 | dac1r_mix, ARRAY_SIZE(dac1r_mix)), | |
1248 | ||
1249 | SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0, | |
1250 | WM8994_POWER_MANAGEMENT_4, 13, 0), | |
1251 | SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0, | |
1252 | WM8994_POWER_MANAGEMENT_4, 12, 0), | |
d6addcc9 MB |
1253 | SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0, |
1254 | WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev, | |
1255 | SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD), | |
1256 | SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0, | |
1257 | WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev, | |
1258 | SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD), | |
9e6e96a1 MB |
1259 | |
1260 | SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0), | |
1261 | SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0), | |
7f94de48 | 1262 | SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0), |
9e6e96a1 MB |
1263 | SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0), |
1264 | ||
1265 | SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux), | |
1266 | SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux), | |
1267 | SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux), | |
9e6e96a1 MB |
1268 | |
1269 | SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0), | |
1270 | SND_SOC_DAPM_AIF_IN("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0), | |
1271 | ||
1272 | SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0), | |
1273 | ||
1274 | SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0), | |
1275 | SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0), | |
1276 | SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0), | |
1277 | SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0), | |
1278 | ||
1279 | /* Power is done with the muxes since the ADC power also controls the | |
1280 | * downsampling chain, the chip will automatically manage the analogue | |
1281 | * specific portions. | |
1282 | */ | |
1283 | SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0), | |
1284 | SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0), | |
1285 | ||
9e6e96a1 MB |
1286 | SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux), |
1287 | SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux), | |
1288 | ||
1289 | SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0, | |
1290 | left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)), | |
1291 | SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0, | |
1292 | right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)), | |
1293 | ||
1294 | SND_SOC_DAPM_POST("Debug log", post_ev), | |
1295 | }; | |
1296 | ||
c4431df0 MB |
1297 | static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = { |
1298 | SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux), | |
1299 | }; | |
9e6e96a1 | 1300 | |
c4431df0 MB |
1301 | static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = { |
1302 | SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux), | |
1303 | SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux), | |
1304 | SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux), | |
1305 | SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux), | |
1306 | }; | |
1307 | ||
1308 | static const struct snd_soc_dapm_route intercon[] = { | |
9e6e96a1 MB |
1309 | { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys }, |
1310 | { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys }, | |
1311 | ||
1312 | { "DSP1CLK", NULL, "CLK_SYS" }, | |
1313 | { "DSP2CLK", NULL, "CLK_SYS" }, | |
1314 | { "DSPINTCLK", NULL, "CLK_SYS" }, | |
1315 | ||
1316 | { "AIF1ADC1L", NULL, "AIF1CLK" }, | |
1317 | { "AIF1ADC1L", NULL, "DSP1CLK" }, | |
1318 | { "AIF1ADC1R", NULL, "AIF1CLK" }, | |
1319 | { "AIF1ADC1R", NULL, "DSP1CLK" }, | |
1320 | { "AIF1ADC1R", NULL, "DSPINTCLK" }, | |
1321 | ||
1322 | { "AIF1DAC1L", NULL, "AIF1CLK" }, | |
1323 | { "AIF1DAC1L", NULL, "DSP1CLK" }, | |
1324 | { "AIF1DAC1R", NULL, "AIF1CLK" }, | |
1325 | { "AIF1DAC1R", NULL, "DSP1CLK" }, | |
1326 | { "AIF1DAC1R", NULL, "DSPINTCLK" }, | |
1327 | ||
1328 | { "AIF1ADC2L", NULL, "AIF1CLK" }, | |
1329 | { "AIF1ADC2L", NULL, "DSP1CLK" }, | |
1330 | { "AIF1ADC2R", NULL, "AIF1CLK" }, | |
1331 | { "AIF1ADC2R", NULL, "DSP1CLK" }, | |
1332 | { "AIF1ADC2R", NULL, "DSPINTCLK" }, | |
1333 | ||
1334 | { "AIF1DAC2L", NULL, "AIF1CLK" }, | |
1335 | { "AIF1DAC2L", NULL, "DSP1CLK" }, | |
1336 | { "AIF1DAC2R", NULL, "AIF1CLK" }, | |
1337 | { "AIF1DAC2R", NULL, "DSP1CLK" }, | |
1338 | { "AIF1DAC2R", NULL, "DSPINTCLK" }, | |
1339 | ||
1340 | { "AIF2ADCL", NULL, "AIF2CLK" }, | |
1341 | { "AIF2ADCL", NULL, "DSP2CLK" }, | |
1342 | { "AIF2ADCR", NULL, "AIF2CLK" }, | |
1343 | { "AIF2ADCR", NULL, "DSP2CLK" }, | |
1344 | { "AIF2ADCR", NULL, "DSPINTCLK" }, | |
1345 | ||
1346 | { "AIF2DACL", NULL, "AIF2CLK" }, | |
1347 | { "AIF2DACL", NULL, "DSP2CLK" }, | |
1348 | { "AIF2DACR", NULL, "AIF2CLK" }, | |
1349 | { "AIF2DACR", NULL, "DSP2CLK" }, | |
1350 | { "AIF2DACR", NULL, "DSPINTCLK" }, | |
1351 | ||
1352 | { "DMIC1L", NULL, "DMIC1DAT" }, | |
1353 | { "DMIC1L", NULL, "CLK_SYS" }, | |
1354 | { "DMIC1R", NULL, "DMIC1DAT" }, | |
1355 | { "DMIC1R", NULL, "CLK_SYS" }, | |
1356 | { "DMIC2L", NULL, "DMIC2DAT" }, | |
1357 | { "DMIC2L", NULL, "CLK_SYS" }, | |
1358 | { "DMIC2R", NULL, "DMIC2DAT" }, | |
1359 | { "DMIC2R", NULL, "CLK_SYS" }, | |
1360 | ||
1361 | { "ADCL", NULL, "AIF1CLK" }, | |
1362 | { "ADCL", NULL, "DSP1CLK" }, | |
1363 | { "ADCL", NULL, "DSPINTCLK" }, | |
1364 | ||
1365 | { "ADCR", NULL, "AIF1CLK" }, | |
1366 | { "ADCR", NULL, "DSP1CLK" }, | |
1367 | { "ADCR", NULL, "DSPINTCLK" }, | |
1368 | ||
1369 | { "ADCL Mux", "ADC", "ADCL" }, | |
1370 | { "ADCL Mux", "DMIC", "DMIC1L" }, | |
1371 | { "ADCR Mux", "ADC", "ADCR" }, | |
1372 | { "ADCR Mux", "DMIC", "DMIC1R" }, | |
1373 | ||
1374 | { "DAC1L", NULL, "AIF1CLK" }, | |
1375 | { "DAC1L", NULL, "DSP1CLK" }, | |
1376 | { "DAC1L", NULL, "DSPINTCLK" }, | |
1377 | ||
1378 | { "DAC1R", NULL, "AIF1CLK" }, | |
1379 | { "DAC1R", NULL, "DSP1CLK" }, | |
1380 | { "DAC1R", NULL, "DSPINTCLK" }, | |
1381 | ||
1382 | { "DAC2L", NULL, "AIF2CLK" }, | |
1383 | { "DAC2L", NULL, "DSP2CLK" }, | |
1384 | { "DAC2L", NULL, "DSPINTCLK" }, | |
1385 | ||
1386 | { "DAC2R", NULL, "AIF2DACR" }, | |
1387 | { "DAC2R", NULL, "AIF2CLK" }, | |
1388 | { "DAC2R", NULL, "DSP2CLK" }, | |
1389 | { "DAC2R", NULL, "DSPINTCLK" }, | |
1390 | ||
1391 | { "TOCLK", NULL, "CLK_SYS" }, | |
1392 | ||
1393 | /* AIF1 outputs */ | |
1394 | { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" }, | |
1395 | { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" }, | |
1396 | { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" }, | |
1397 | ||
1398 | { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" }, | |
1399 | { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" }, | |
1400 | { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" }, | |
1401 | ||
a3257ba8 MB |
1402 | { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" }, |
1403 | { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" }, | |
1404 | { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" }, | |
1405 | ||
1406 | { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" }, | |
1407 | { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" }, | |
1408 | { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" }, | |
1409 | ||
9e6e96a1 MB |
1410 | /* Pin level routing for AIF3 */ |
1411 | { "AIF1DAC1L", NULL, "AIF1DAC Mux" }, | |
1412 | { "AIF1DAC1R", NULL, "AIF1DAC Mux" }, | |
1413 | { "AIF1DAC2L", NULL, "AIF1DAC Mux" }, | |
1414 | { "AIF1DAC2R", NULL, "AIF1DAC Mux" }, | |
1415 | ||
9e6e96a1 MB |
1416 | { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" }, |
1417 | { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" }, | |
1418 | { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" }, | |
1419 | { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" }, | |
1420 | { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" }, | |
1421 | { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" }, | |
1422 | { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" }, | |
1423 | ||
1424 | /* DAC1 inputs */ | |
9e6e96a1 MB |
1425 | { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" }, |
1426 | { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" }, | |
1427 | { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" }, | |
1428 | { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" }, | |
1429 | { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" }, | |
1430 | ||
9e6e96a1 MB |
1431 | { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" }, |
1432 | { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" }, | |
1433 | { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" }, | |
1434 | { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" }, | |
1435 | { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" }, | |
1436 | ||
1437 | /* DAC2/AIF2 outputs */ | |
1438 | { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" }, | |
9e6e96a1 MB |
1439 | { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" }, |
1440 | { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" }, | |
1441 | { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" }, | |
1442 | { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" }, | |
1443 | { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" }, | |
1444 | ||
1445 | { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" }, | |
9e6e96a1 MB |
1446 | { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" }, |
1447 | { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" }, | |
1448 | { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" }, | |
1449 | { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" }, | |
1450 | { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" }, | |
1451 | ||
7f94de48 MB |
1452 | { "AIF1ADCDAT", NULL, "AIF1ADC1L" }, |
1453 | { "AIF1ADCDAT", NULL, "AIF1ADC1R" }, | |
1454 | { "AIF1ADCDAT", NULL, "AIF1ADC2L" }, | |
1455 | { "AIF1ADCDAT", NULL, "AIF1ADC2R" }, | |
1456 | ||
9e6e96a1 MB |
1457 | { "AIF2ADCDAT", NULL, "AIF2ADC Mux" }, |
1458 | ||
1459 | /* AIF3 output */ | |
1460 | { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" }, | |
1461 | { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" }, | |
1462 | { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" }, | |
1463 | { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" }, | |
1464 | { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" }, | |
1465 | { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" }, | |
1466 | { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" }, | |
1467 | { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" }, | |
1468 | ||
1469 | /* Sidetone */ | |
1470 | { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" }, | |
1471 | { "Left Sidetone", "DMIC2", "DMIC2L" }, | |
1472 | { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" }, | |
1473 | { "Right Sidetone", "DMIC2", "DMIC2R" }, | |
1474 | ||
1475 | /* Output stages */ | |
1476 | { "Left Output Mixer", "DAC Switch", "DAC1L" }, | |
1477 | { "Right Output Mixer", "DAC Switch", "DAC1R" }, | |
1478 | ||
1479 | { "SPKL", "DAC1 Switch", "DAC1L" }, | |
1480 | { "SPKL", "DAC2 Switch", "DAC2L" }, | |
1481 | ||
1482 | { "SPKR", "DAC1 Switch", "DAC1R" }, | |
1483 | { "SPKR", "DAC2 Switch", "DAC2R" }, | |
1484 | ||
1485 | { "Left Headphone Mux", "DAC", "DAC1L" }, | |
1486 | { "Right Headphone Mux", "DAC", "DAC1R" }, | |
1487 | }; | |
1488 | ||
173efa09 DP |
1489 | static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = { |
1490 | { "DAC1L", NULL, "Late DAC1L Enable PGA" }, | |
1491 | { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" }, | |
1492 | { "DAC1R", NULL, "Late DAC1R Enable PGA" }, | |
1493 | { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" }, | |
1494 | { "DAC2L", NULL, "Late DAC2L Enable PGA" }, | |
1495 | { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" }, | |
1496 | { "DAC2R", NULL, "Late DAC2R Enable PGA" }, | |
1497 | { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" } | |
1498 | }; | |
1499 | ||
1500 | static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = { | |
1501 | { "DAC1L", NULL, "DAC1L Mixer" }, | |
1502 | { "DAC1R", NULL, "DAC1R Mixer" }, | |
1503 | { "DAC2L", NULL, "AIF2DAC2L Mixer" }, | |
1504 | { "DAC2R", NULL, "AIF2DAC2R Mixer" }, | |
1505 | }; | |
1506 | ||
6ed8f148 MB |
1507 | static const struct snd_soc_dapm_route wm8994_revd_intercon[] = { |
1508 | { "AIF1DACDAT", NULL, "AIF2DACDAT" }, | |
1509 | { "AIF2DACDAT", NULL, "AIF1DACDAT" }, | |
1510 | { "AIF1ADCDAT", NULL, "AIF2ADCDAT" }, | |
1511 | { "AIF2ADCDAT", NULL, "AIF1ADCDAT" }, | |
b462c6e6 DP |
1512 | { "MICBIAS", NULL, "CLK_SYS" }, |
1513 | { "MICBIAS", NULL, "MICBIAS Supply" }, | |
6ed8f148 MB |
1514 | }; |
1515 | ||
c4431df0 MB |
1516 | static const struct snd_soc_dapm_route wm8994_intercon[] = { |
1517 | { "AIF2DACL", NULL, "AIF2DAC Mux" }, | |
1518 | { "AIF2DACR", NULL, "AIF2DAC Mux" }, | |
1519 | }; | |
1520 | ||
1521 | static const struct snd_soc_dapm_route wm8958_intercon[] = { | |
1522 | { "AIF2DACL", NULL, "AIF2DACL Mux" }, | |
1523 | { "AIF2DACR", NULL, "AIF2DACR Mux" }, | |
1524 | ||
1525 | { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" }, | |
1526 | { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" }, | |
1527 | { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" }, | |
1528 | { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" }, | |
1529 | ||
1530 | { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" }, | |
1531 | { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" }, | |
1532 | ||
1533 | { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" }, | |
1534 | }; | |
1535 | ||
9e6e96a1 MB |
1536 | /* The size in bits of the FLL divide multiplied by 10 |
1537 | * to allow rounding later */ | |
1538 | #define FIXED_FLL_SIZE ((1 << 16) * 10) | |
1539 | ||
1540 | struct fll_div { | |
1541 | u16 outdiv; | |
1542 | u16 n; | |
1543 | u16 k; | |
1544 | u16 clk_ref_div; | |
1545 | u16 fll_fratio; | |
1546 | }; | |
1547 | ||
1548 | static int wm8994_get_fll_config(struct fll_div *fll, | |
1549 | int freq_in, int freq_out) | |
1550 | { | |
1551 | u64 Kpart; | |
1552 | unsigned int K, Ndiv, Nmod; | |
1553 | ||
1554 | pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out); | |
1555 | ||
1556 | /* Scale the input frequency down to <= 13.5MHz */ | |
1557 | fll->clk_ref_div = 0; | |
1558 | while (freq_in > 13500000) { | |
1559 | fll->clk_ref_div++; | |
1560 | freq_in /= 2; | |
1561 | ||
1562 | if (fll->clk_ref_div > 3) | |
1563 | return -EINVAL; | |
1564 | } | |
1565 | pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in); | |
1566 | ||
1567 | /* Scale the output to give 90MHz<=Fvco<=100MHz */ | |
1568 | fll->outdiv = 3; | |
1569 | while (freq_out * (fll->outdiv + 1) < 90000000) { | |
1570 | fll->outdiv++; | |
1571 | if (fll->outdiv > 63) | |
1572 | return -EINVAL; | |
1573 | } | |
1574 | freq_out *= fll->outdiv + 1; | |
1575 | pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out); | |
1576 | ||
1577 | if (freq_in > 1000000) { | |
1578 | fll->fll_fratio = 0; | |
7d48a6ac MB |
1579 | } else if (freq_in > 256000) { |
1580 | fll->fll_fratio = 1; | |
1581 | freq_in *= 2; | |
1582 | } else if (freq_in > 128000) { | |
1583 | fll->fll_fratio = 2; | |
1584 | freq_in *= 4; | |
1585 | } else if (freq_in > 64000) { | |
9e6e96a1 MB |
1586 | fll->fll_fratio = 3; |
1587 | freq_in *= 8; | |
7d48a6ac MB |
1588 | } else { |
1589 | fll->fll_fratio = 4; | |
1590 | freq_in *= 16; | |
9e6e96a1 MB |
1591 | } |
1592 | pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in); | |
1593 | ||
1594 | /* Now, calculate N.K */ | |
1595 | Ndiv = freq_out / freq_in; | |
1596 | ||
1597 | fll->n = Ndiv; | |
1598 | Nmod = freq_out % freq_in; | |
1599 | pr_debug("Nmod=%d\n", Nmod); | |
1600 | ||
1601 | /* Calculate fractional part - scale up so we can round. */ | |
1602 | Kpart = FIXED_FLL_SIZE * (long long)Nmod; | |
1603 | ||
1604 | do_div(Kpart, freq_in); | |
1605 | ||
1606 | K = Kpart & 0xFFFFFFFF; | |
1607 | ||
1608 | if ((K % 10) >= 5) | |
1609 | K += 5; | |
1610 | ||
1611 | /* Move down to proper range now rounding is done */ | |
1612 | fll->k = K / 10; | |
1613 | ||
1614 | pr_debug("N=%x K=%x\n", fll->n, fll->k); | |
1615 | ||
1616 | return 0; | |
1617 | } | |
1618 | ||
f0fba2ad | 1619 | static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src, |
9e6e96a1 MB |
1620 | unsigned int freq_in, unsigned int freq_out) |
1621 | { | |
b2c812e2 | 1622 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
9e6e96a1 MB |
1623 | int reg_offset, ret; |
1624 | struct fll_div fll; | |
1625 | u16 reg, aif1, aif2; | |
1626 | ||
1627 | aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1) | |
1628 | & WM8994_AIF1CLK_ENA; | |
1629 | ||
1630 | aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1) | |
1631 | & WM8994_AIF2CLK_ENA; | |
1632 | ||
1633 | switch (id) { | |
1634 | case WM8994_FLL1: | |
1635 | reg_offset = 0; | |
1636 | id = 0; | |
1637 | break; | |
1638 | case WM8994_FLL2: | |
1639 | reg_offset = 0x20; | |
1640 | id = 1; | |
1641 | break; | |
1642 | default: | |
1643 | return -EINVAL; | |
1644 | } | |
1645 | ||
136ff2a2 | 1646 | switch (src) { |
7add84aa MB |
1647 | case 0: |
1648 | /* Allow no source specification when stopping */ | |
1649 | if (freq_out) | |
1650 | return -EINVAL; | |
4514e899 | 1651 | src = wm8994->fll[id].src; |
7add84aa | 1652 | break; |
136ff2a2 MB |
1653 | case WM8994_FLL_SRC_MCLK1: |
1654 | case WM8994_FLL_SRC_MCLK2: | |
1655 | case WM8994_FLL_SRC_LRCLK: | |
1656 | case WM8994_FLL_SRC_BCLK: | |
1657 | break; | |
1658 | default: | |
1659 | return -EINVAL; | |
1660 | } | |
1661 | ||
9e6e96a1 MB |
1662 | /* Are we changing anything? */ |
1663 | if (wm8994->fll[id].src == src && | |
1664 | wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out) | |
1665 | return 0; | |
1666 | ||
1667 | /* If we're stopping the FLL redo the old config - no | |
1668 | * registers will actually be written but we avoid GCC flow | |
1669 | * analysis bugs spewing warnings. | |
1670 | */ | |
1671 | if (freq_out) | |
1672 | ret = wm8994_get_fll_config(&fll, freq_in, freq_out); | |
1673 | else | |
1674 | ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in, | |
1675 | wm8994->fll[id].out); | |
1676 | if (ret < 0) | |
1677 | return ret; | |
1678 | ||
1679 | /* Gate the AIF clocks while we reclock */ | |
1680 | snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1, | |
1681 | WM8994_AIF1CLK_ENA, 0); | |
1682 | snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1, | |
1683 | WM8994_AIF2CLK_ENA, 0); | |
1684 | ||
1685 | /* We always need to disable the FLL while reconfiguring */ | |
1686 | snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset, | |
1687 | WM8994_FLL1_ENA, 0); | |
1688 | ||
1689 | reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) | | |
1690 | (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT); | |
1691 | snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset, | |
1692 | WM8994_FLL1_OUTDIV_MASK | | |
1693 | WM8994_FLL1_FRATIO_MASK, reg); | |
1694 | ||
1695 | snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k); | |
1696 | ||
1697 | snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset, | |
1698 | WM8994_FLL1_N_MASK, | |
1699 | fll.n << WM8994_FLL1_N_SHIFT); | |
1700 | ||
1701 | snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset, | |
136ff2a2 MB |
1702 | WM8994_FLL1_REFCLK_DIV_MASK | |
1703 | WM8994_FLL1_REFCLK_SRC_MASK, | |
1704 | (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) | | |
1705 | (src - 1)); | |
9e6e96a1 MB |
1706 | |
1707 | /* Enable (with fractional mode if required) */ | |
1708 | if (freq_out) { | |
1709 | if (fll.k) | |
1710 | reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC; | |
1711 | else | |
1712 | reg = WM8994_FLL1_ENA; | |
1713 | snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset, | |
1714 | WM8994_FLL1_ENA | WM8994_FLL1_FRAC, | |
1715 | reg); | |
8e9ddf81 MB |
1716 | |
1717 | msleep(5); | |
9e6e96a1 MB |
1718 | } |
1719 | ||
1720 | wm8994->fll[id].in = freq_in; | |
1721 | wm8994->fll[id].out = freq_out; | |
136ff2a2 | 1722 | wm8994->fll[id].src = src; |
9e6e96a1 MB |
1723 | |
1724 | /* Enable any gated AIF clocks */ | |
1725 | snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1, | |
1726 | WM8994_AIF1CLK_ENA, aif1); | |
1727 | snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1, | |
1728 | WM8994_AIF2CLK_ENA, aif2); | |
1729 | ||
1730 | configure_clock(codec); | |
1731 | ||
1732 | return 0; | |
1733 | } | |
1734 | ||
f0fba2ad | 1735 | |
66b47fdb MB |
1736 | static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 }; |
1737 | ||
f0fba2ad LG |
1738 | static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src, |
1739 | unsigned int freq_in, unsigned int freq_out) | |
1740 | { | |
1741 | return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out); | |
1742 | } | |
1743 | ||
9e6e96a1 MB |
1744 | static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai, |
1745 | int clk_id, unsigned int freq, int dir) | |
1746 | { | |
1747 | struct snd_soc_codec *codec = dai->codec; | |
b2c812e2 | 1748 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
66b47fdb | 1749 | int i; |
9e6e96a1 MB |
1750 | |
1751 | switch (dai->id) { | |
1752 | case 1: | |
1753 | case 2: | |
1754 | break; | |
1755 | ||
1756 | default: | |
1757 | /* AIF3 shares clocking with AIF1/2 */ | |
1758 | return -EINVAL; | |
1759 | } | |
1760 | ||
1761 | switch (clk_id) { | |
1762 | case WM8994_SYSCLK_MCLK1: | |
1763 | wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1; | |
1764 | wm8994->mclk[0] = freq; | |
1765 | dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n", | |
1766 | dai->id, freq); | |
1767 | break; | |
1768 | ||
1769 | case WM8994_SYSCLK_MCLK2: | |
1770 | /* TODO: Set GPIO AF */ | |
1771 | wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2; | |
1772 | wm8994->mclk[1] = freq; | |
1773 | dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n", | |
1774 | dai->id, freq); | |
1775 | break; | |
1776 | ||
1777 | case WM8994_SYSCLK_FLL1: | |
1778 | wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1; | |
1779 | dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id); | |
1780 | break; | |
1781 | ||
1782 | case WM8994_SYSCLK_FLL2: | |
1783 | wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2; | |
1784 | dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id); | |
1785 | break; | |
1786 | ||
66b47fdb MB |
1787 | case WM8994_SYSCLK_OPCLK: |
1788 | /* Special case - a division (times 10) is given and | |
1789 | * no effect on main clocking. | |
1790 | */ | |
1791 | if (freq) { | |
1792 | for (i = 0; i < ARRAY_SIZE(opclk_divs); i++) | |
1793 | if (opclk_divs[i] == freq) | |
1794 | break; | |
1795 | if (i == ARRAY_SIZE(opclk_divs)) | |
1796 | return -EINVAL; | |
1797 | snd_soc_update_bits(codec, WM8994_CLOCKING_2, | |
1798 | WM8994_OPCLK_DIV_MASK, i); | |
1799 | snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2, | |
1800 | WM8994_OPCLK_ENA, WM8994_OPCLK_ENA); | |
1801 | } else { | |
1802 | snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2, | |
1803 | WM8994_OPCLK_ENA, 0); | |
1804 | } | |
1805 | ||
9e6e96a1 MB |
1806 | default: |
1807 | return -EINVAL; | |
1808 | } | |
1809 | ||
1810 | configure_clock(codec); | |
1811 | ||
1812 | return 0; | |
1813 | } | |
1814 | ||
1815 | static int wm8994_set_bias_level(struct snd_soc_codec *codec, | |
1816 | enum snd_soc_bias_level level) | |
1817 | { | |
3a423157 | 1818 | struct wm8994 *control = codec->control_data; |
b6b05691 MB |
1819 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
1820 | ||
9e6e96a1 MB |
1821 | switch (level) { |
1822 | case SND_SOC_BIAS_ON: | |
1823 | break; | |
1824 | ||
1825 | case SND_SOC_BIAS_PREPARE: | |
1826 | /* VMID=2x40k */ | |
1827 | snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1, | |
1828 | WM8994_VMID_SEL_MASK, 0x2); | |
1829 | break; | |
1830 | ||
1831 | case SND_SOC_BIAS_STANDBY: | |
ce6120cc | 1832 | if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) { |
39fb51a1 MB |
1833 | pm_runtime_get_sync(codec->dev); |
1834 | ||
8bc3c2c2 MB |
1835 | switch (control->type) { |
1836 | case WM8994: | |
1837 | if (wm8994->revision < 4) { | |
1838 | /* Tweak DC servo and DSP | |
1839 | * configuration for improved | |
1840 | * performance. */ | |
1841 | snd_soc_write(codec, 0x102, 0x3); | |
1842 | snd_soc_write(codec, 0x56, 0x3); | |
1843 | snd_soc_write(codec, 0x817, 0); | |
1844 | snd_soc_write(codec, 0x102, 0); | |
1845 | } | |
1846 | break; | |
1847 | ||
1848 | case WM8958: | |
1849 | if (wm8994->revision == 0) { | |
1850 | /* Optimise performance for rev A */ | |
1851 | snd_soc_write(codec, 0x102, 0x3); | |
1852 | snd_soc_write(codec, 0xcb, 0x81); | |
1853 | snd_soc_write(codec, 0x817, 0); | |
1854 | snd_soc_write(codec, 0x102, 0); | |
1855 | ||
1856 | snd_soc_update_bits(codec, | |
1857 | WM8958_CHARGE_PUMP_2, | |
1858 | WM8958_CP_DISCH, | |
1859 | WM8958_CP_DISCH); | |
1860 | } | |
1861 | break; | |
b6b05691 | 1862 | } |
9e6e96a1 MB |
1863 | |
1864 | /* Discharge LINEOUT1 & 2 */ | |
1865 | snd_soc_update_bits(codec, WM8994_ANTIPOP_1, | |
1866 | WM8994_LINEOUT1_DISCH | | |
1867 | WM8994_LINEOUT2_DISCH, | |
1868 | WM8994_LINEOUT1_DISCH | | |
1869 | WM8994_LINEOUT2_DISCH); | |
1870 | ||
1871 | /* Startup bias, VMID ramp & buffer */ | |
1872 | snd_soc_update_bits(codec, WM8994_ANTIPOP_2, | |
1873 | WM8994_STARTUP_BIAS_ENA | | |
1874 | WM8994_VMID_BUF_ENA | | |
1875 | WM8994_VMID_RAMP_MASK, | |
1876 | WM8994_STARTUP_BIAS_ENA | | |
1877 | WM8994_VMID_BUF_ENA | | |
1878 | (0x11 << WM8994_VMID_RAMP_SHIFT)); | |
1879 | ||
1880 | /* Main bias enable, VMID=2x40k */ | |
1881 | snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1, | |
1882 | WM8994_BIAS_ENA | | |
1883 | WM8994_VMID_SEL_MASK, | |
1884 | WM8994_BIAS_ENA | 0x2); | |
1885 | ||
1886 | msleep(20); | |
1887 | } | |
1888 | ||
1889 | /* VMID=2x500k */ | |
1890 | snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1, | |
1891 | WM8994_VMID_SEL_MASK, 0x4); | |
1892 | ||
1893 | break; | |
1894 | ||
1895 | case SND_SOC_BIAS_OFF: | |
ce6120cc | 1896 | if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) { |
d522ffbf MB |
1897 | /* Switch over to startup biases */ |
1898 | snd_soc_update_bits(codec, WM8994_ANTIPOP_2, | |
1899 | WM8994_BIAS_SRC | | |
1900 | WM8994_STARTUP_BIAS_ENA | | |
1901 | WM8994_VMID_BUF_ENA | | |
1902 | WM8994_VMID_RAMP_MASK, | |
1903 | WM8994_BIAS_SRC | | |
1904 | WM8994_STARTUP_BIAS_ENA | | |
1905 | WM8994_VMID_BUF_ENA | | |
1906 | (1 << WM8994_VMID_RAMP_SHIFT)); | |
9e6e96a1 | 1907 | |
d522ffbf MB |
1908 | /* Disable main biases */ |
1909 | snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1, | |
1910 | WM8994_BIAS_ENA | | |
1911 | WM8994_VMID_SEL_MASK, 0); | |
9e6e96a1 | 1912 | |
d522ffbf MB |
1913 | /* Discharge line */ |
1914 | snd_soc_update_bits(codec, WM8994_ANTIPOP_1, | |
1915 | WM8994_LINEOUT1_DISCH | | |
1916 | WM8994_LINEOUT2_DISCH, | |
1917 | WM8994_LINEOUT1_DISCH | | |
1918 | WM8994_LINEOUT2_DISCH); | |
9e6e96a1 | 1919 | |
d522ffbf | 1920 | msleep(5); |
9e6e96a1 | 1921 | |
d522ffbf MB |
1922 | /* Switch off startup biases */ |
1923 | snd_soc_update_bits(codec, WM8994_ANTIPOP_2, | |
1924 | WM8994_BIAS_SRC | | |
1925 | WM8994_STARTUP_BIAS_ENA | | |
1926 | WM8994_VMID_BUF_ENA | | |
1927 | WM8994_VMID_RAMP_MASK, 0); | |
39fb51a1 | 1928 | |
fbbf5920 MB |
1929 | wm8994->cur_fw = NULL; |
1930 | ||
39fb51a1 | 1931 | pm_runtime_put(codec->dev); |
d522ffbf | 1932 | } |
9e6e96a1 MB |
1933 | break; |
1934 | } | |
ce6120cc | 1935 | codec->dapm.bias_level = level; |
9e6e96a1 MB |
1936 | return 0; |
1937 | } | |
1938 | ||
1939 | static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt) | |
1940 | { | |
1941 | struct snd_soc_codec *codec = dai->codec; | |
c4431df0 | 1942 | struct wm8994 *control = codec->control_data; |
9e6e96a1 MB |
1943 | int ms_reg; |
1944 | int aif1_reg; | |
1945 | int ms = 0; | |
1946 | int aif1 = 0; | |
1947 | ||
1948 | switch (dai->id) { | |
1949 | case 1: | |
1950 | ms_reg = WM8994_AIF1_MASTER_SLAVE; | |
1951 | aif1_reg = WM8994_AIF1_CONTROL_1; | |
1952 | break; | |
1953 | case 2: | |
1954 | ms_reg = WM8994_AIF2_MASTER_SLAVE; | |
1955 | aif1_reg = WM8994_AIF2_CONTROL_1; | |
1956 | break; | |
1957 | default: | |
1958 | return -EINVAL; | |
1959 | } | |
1960 | ||
1961 | switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) { | |
1962 | case SND_SOC_DAIFMT_CBS_CFS: | |
1963 | break; | |
1964 | case SND_SOC_DAIFMT_CBM_CFM: | |
1965 | ms = WM8994_AIF1_MSTR; | |
1966 | break; | |
1967 | default: | |
1968 | return -EINVAL; | |
1969 | } | |
1970 | ||
1971 | switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { | |
1972 | case SND_SOC_DAIFMT_DSP_B: | |
1973 | aif1 |= WM8994_AIF1_LRCLK_INV; | |
1974 | case SND_SOC_DAIFMT_DSP_A: | |
1975 | aif1 |= 0x18; | |
1976 | break; | |
1977 | case SND_SOC_DAIFMT_I2S: | |
1978 | aif1 |= 0x10; | |
1979 | break; | |
1980 | case SND_SOC_DAIFMT_RIGHT_J: | |
1981 | break; | |
1982 | case SND_SOC_DAIFMT_LEFT_J: | |
1983 | aif1 |= 0x8; | |
1984 | break; | |
1985 | default: | |
1986 | return -EINVAL; | |
1987 | } | |
1988 | ||
1989 | switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { | |
1990 | case SND_SOC_DAIFMT_DSP_A: | |
1991 | case SND_SOC_DAIFMT_DSP_B: | |
1992 | /* frame inversion not valid for DSP modes */ | |
1993 | switch (fmt & SND_SOC_DAIFMT_INV_MASK) { | |
1994 | case SND_SOC_DAIFMT_NB_NF: | |
1995 | break; | |
1996 | case SND_SOC_DAIFMT_IB_NF: | |
1997 | aif1 |= WM8994_AIF1_BCLK_INV; | |
1998 | break; | |
1999 | default: | |
2000 | return -EINVAL; | |
2001 | } | |
2002 | break; | |
2003 | ||
2004 | case SND_SOC_DAIFMT_I2S: | |
2005 | case SND_SOC_DAIFMT_RIGHT_J: | |
2006 | case SND_SOC_DAIFMT_LEFT_J: | |
2007 | switch (fmt & SND_SOC_DAIFMT_INV_MASK) { | |
2008 | case SND_SOC_DAIFMT_NB_NF: | |
2009 | break; | |
2010 | case SND_SOC_DAIFMT_IB_IF: | |
2011 | aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV; | |
2012 | break; | |
2013 | case SND_SOC_DAIFMT_IB_NF: | |
2014 | aif1 |= WM8994_AIF1_BCLK_INV; | |
2015 | break; | |
2016 | case SND_SOC_DAIFMT_NB_IF: | |
2017 | aif1 |= WM8994_AIF1_LRCLK_INV; | |
2018 | break; | |
2019 | default: | |
2020 | return -EINVAL; | |
2021 | } | |
2022 | break; | |
2023 | default: | |
2024 | return -EINVAL; | |
2025 | } | |
2026 | ||
c4431df0 MB |
2027 | /* The AIF2 format configuration needs to be mirrored to AIF3 |
2028 | * on WM8958 if it's in use so just do it all the time. */ | |
2029 | if (control->type == WM8958 && dai->id == 2) | |
2030 | snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1, | |
2031 | WM8994_AIF1_LRCLK_INV | | |
2032 | WM8958_AIF3_FMT_MASK, aif1); | |
2033 | ||
9e6e96a1 MB |
2034 | snd_soc_update_bits(codec, aif1_reg, |
2035 | WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV | | |
2036 | WM8994_AIF1_FMT_MASK, | |
2037 | aif1); | |
2038 | snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR, | |
2039 | ms); | |
2040 | ||
2041 | return 0; | |
2042 | } | |
2043 | ||
2044 | static struct { | |
2045 | int val, rate; | |
2046 | } srs[] = { | |
2047 | { 0, 8000 }, | |
2048 | { 1, 11025 }, | |
2049 | { 2, 12000 }, | |
2050 | { 3, 16000 }, | |
2051 | { 4, 22050 }, | |
2052 | { 5, 24000 }, | |
2053 | { 6, 32000 }, | |
2054 | { 7, 44100 }, | |
2055 | { 8, 48000 }, | |
2056 | { 9, 88200 }, | |
2057 | { 10, 96000 }, | |
2058 | }; | |
2059 | ||
2060 | static int fs_ratios[] = { | |
2061 | 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536 | |
2062 | }; | |
2063 | ||
2064 | static int bclk_divs[] = { | |
2065 | 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480, | |
2066 | 640, 880, 960, 1280, 1760, 1920 | |
2067 | }; | |
2068 | ||
2069 | static int wm8994_hw_params(struct snd_pcm_substream *substream, | |
2070 | struct snd_pcm_hw_params *params, | |
2071 | struct snd_soc_dai *dai) | |
2072 | { | |
2073 | struct snd_soc_codec *codec = dai->codec; | |
c4431df0 | 2074 | struct wm8994 *control = codec->control_data; |
b2c812e2 | 2075 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
9e6e96a1 | 2076 | int aif1_reg; |
b1e43d93 | 2077 | int aif2_reg; |
9e6e96a1 MB |
2078 | int bclk_reg; |
2079 | int lrclk_reg; | |
2080 | int rate_reg; | |
2081 | int aif1 = 0; | |
b1e43d93 | 2082 | int aif2 = 0; |
9e6e96a1 MB |
2083 | int bclk = 0; |
2084 | int lrclk = 0; | |
2085 | int rate_val = 0; | |
2086 | int id = dai->id - 1; | |
2087 | ||
2088 | int i, cur_val, best_val, bclk_rate, best; | |
2089 | ||
2090 | switch (dai->id) { | |
2091 | case 1: | |
2092 | aif1_reg = WM8994_AIF1_CONTROL_1; | |
b1e43d93 | 2093 | aif2_reg = WM8994_AIF1_CONTROL_2; |
9e6e96a1 MB |
2094 | bclk_reg = WM8994_AIF1_BCLK; |
2095 | rate_reg = WM8994_AIF1_RATE; | |
2096 | if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK || | |
7d83d213 | 2097 | wm8994->lrclk_shared[0]) { |
9e6e96a1 | 2098 | lrclk_reg = WM8994_AIF1DAC_LRCLK; |
7d83d213 | 2099 | } else { |
9e6e96a1 | 2100 | lrclk_reg = WM8994_AIF1ADC_LRCLK; |
7d83d213 MB |
2101 | dev_dbg(codec->dev, "AIF1 using split LRCLK\n"); |
2102 | } | |
9e6e96a1 MB |
2103 | break; |
2104 | case 2: | |
2105 | aif1_reg = WM8994_AIF2_CONTROL_1; | |
b1e43d93 | 2106 | aif2_reg = WM8994_AIF2_CONTROL_2; |
9e6e96a1 MB |
2107 | bclk_reg = WM8994_AIF2_BCLK; |
2108 | rate_reg = WM8994_AIF2_RATE; | |
2109 | if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK || | |
7d83d213 | 2110 | wm8994->lrclk_shared[1]) { |
9e6e96a1 | 2111 | lrclk_reg = WM8994_AIF2DAC_LRCLK; |
7d83d213 | 2112 | } else { |
9e6e96a1 | 2113 | lrclk_reg = WM8994_AIF2ADC_LRCLK; |
7d83d213 MB |
2114 | dev_dbg(codec->dev, "AIF2 using split LRCLK\n"); |
2115 | } | |
9e6e96a1 | 2116 | break; |
c4431df0 MB |
2117 | case 3: |
2118 | switch (control->type) { | |
2119 | case WM8958: | |
2120 | aif1_reg = WM8958_AIF3_CONTROL_1; | |
2121 | break; | |
2122 | default: | |
2123 | return 0; | |
2124 | } | |
9e6e96a1 MB |
2125 | default: |
2126 | return -EINVAL; | |
2127 | } | |
2128 | ||
2129 | bclk_rate = params_rate(params) * 2; | |
2130 | switch (params_format(params)) { | |
2131 | case SNDRV_PCM_FORMAT_S16_LE: | |
2132 | bclk_rate *= 16; | |
2133 | break; | |
2134 | case SNDRV_PCM_FORMAT_S20_3LE: | |
2135 | bclk_rate *= 20; | |
2136 | aif1 |= 0x20; | |
2137 | break; | |
2138 | case SNDRV_PCM_FORMAT_S24_LE: | |
2139 | bclk_rate *= 24; | |
2140 | aif1 |= 0x40; | |
2141 | break; | |
2142 | case SNDRV_PCM_FORMAT_S32_LE: | |
2143 | bclk_rate *= 32; | |
2144 | aif1 |= 0x60; | |
2145 | break; | |
2146 | default: | |
2147 | return -EINVAL; | |
2148 | } | |
2149 | ||
2150 | /* Try to find an appropriate sample rate; look for an exact match. */ | |
2151 | for (i = 0; i < ARRAY_SIZE(srs); i++) | |
2152 | if (srs[i].rate == params_rate(params)) | |
2153 | break; | |
2154 | if (i == ARRAY_SIZE(srs)) | |
2155 | return -EINVAL; | |
2156 | rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT; | |
2157 | ||
2158 | dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate); | |
2159 | dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n", | |
2160 | dai->id, wm8994->aifclk[id], bclk_rate); | |
2161 | ||
b1e43d93 MB |
2162 | if (params_channels(params) == 1 && |
2163 | (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18) | |
2164 | aif2 |= WM8994_AIF1_MONO; | |
2165 | ||
9e6e96a1 MB |
2166 | if (wm8994->aifclk[id] == 0) { |
2167 | dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id); | |
2168 | return -EINVAL; | |
2169 | } | |
2170 | ||
2171 | /* AIFCLK/fs ratio; look for a close match in either direction */ | |
2172 | best = 0; | |
2173 | best_val = abs((fs_ratios[0] * params_rate(params)) | |
2174 | - wm8994->aifclk[id]); | |
2175 | for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) { | |
2176 | cur_val = abs((fs_ratios[i] * params_rate(params)) | |
2177 | - wm8994->aifclk[id]); | |
2178 | if (cur_val >= best_val) | |
2179 | continue; | |
2180 | best = i; | |
2181 | best_val = cur_val; | |
2182 | } | |
2183 | dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n", | |
2184 | dai->id, fs_ratios[best]); | |
2185 | rate_val |= best; | |
2186 | ||
2187 | /* We may not get quite the right frequency if using | |
2188 | * approximate clocks so look for the closest match that is | |
2189 | * higher than the target (we need to ensure that there enough | |
2190 | * BCLKs to clock out the samples). | |
2191 | */ | |
2192 | best = 0; | |
2193 | for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) { | |
07cd8ada | 2194 | cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate; |
9e6e96a1 MB |
2195 | if (cur_val < 0) /* BCLK table is sorted */ |
2196 | break; | |
2197 | best = i; | |
2198 | } | |
07cd8ada | 2199 | bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best]; |
9e6e96a1 MB |
2200 | dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n", |
2201 | bclk_divs[best], bclk_rate); | |
2202 | bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT; | |
2203 | ||
2204 | lrclk = bclk_rate / params_rate(params); | |
2205 | dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n", | |
2206 | lrclk, bclk_rate / lrclk); | |
2207 | ||
2208 | snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1); | |
b1e43d93 | 2209 | snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2); |
9e6e96a1 MB |
2210 | snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk); |
2211 | snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK, | |
2212 | lrclk); | |
2213 | snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK | | |
2214 | WM8994_AIF1CLK_RATE_MASK, rate_val); | |
2215 | ||
2216 | if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) { | |
2217 | switch (dai->id) { | |
2218 | case 1: | |
2219 | wm8994->dac_rates[0] = params_rate(params); | |
2220 | wm8994_set_retune_mobile(codec, 0); | |
2221 | wm8994_set_retune_mobile(codec, 1); | |
2222 | break; | |
2223 | case 2: | |
2224 | wm8994->dac_rates[1] = params_rate(params); | |
2225 | wm8994_set_retune_mobile(codec, 2); | |
2226 | break; | |
2227 | } | |
2228 | } | |
2229 | ||
2230 | return 0; | |
2231 | } | |
2232 | ||
c4431df0 MB |
2233 | static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream, |
2234 | struct snd_pcm_hw_params *params, | |
2235 | struct snd_soc_dai *dai) | |
2236 | { | |
2237 | struct snd_soc_codec *codec = dai->codec; | |
2238 | struct wm8994 *control = codec->control_data; | |
2239 | int aif1_reg; | |
2240 | int aif1 = 0; | |
2241 | ||
2242 | switch (dai->id) { | |
2243 | case 3: | |
2244 | switch (control->type) { | |
2245 | case WM8958: | |
2246 | aif1_reg = WM8958_AIF3_CONTROL_1; | |
2247 | break; | |
2248 | default: | |
2249 | return 0; | |
2250 | } | |
2251 | default: | |
2252 | return 0; | |
2253 | } | |
2254 | ||
2255 | switch (params_format(params)) { | |
2256 | case SNDRV_PCM_FORMAT_S16_LE: | |
2257 | break; | |
2258 | case SNDRV_PCM_FORMAT_S20_3LE: | |
2259 | aif1 |= 0x20; | |
2260 | break; | |
2261 | case SNDRV_PCM_FORMAT_S24_LE: | |
2262 | aif1 |= 0x40; | |
2263 | break; | |
2264 | case SNDRV_PCM_FORMAT_S32_LE: | |
2265 | aif1 |= 0x60; | |
2266 | break; | |
2267 | default: | |
2268 | return -EINVAL; | |
2269 | } | |
2270 | ||
2271 | return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1); | |
2272 | } | |
2273 | ||
9e6e96a1 MB |
2274 | static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute) |
2275 | { | |
2276 | struct snd_soc_codec *codec = codec_dai->codec; | |
2277 | int mute_reg; | |
2278 | int reg; | |
2279 | ||
2280 | switch (codec_dai->id) { | |
2281 | case 1: | |
2282 | mute_reg = WM8994_AIF1_DAC1_FILTERS_1; | |
2283 | break; | |
2284 | case 2: | |
2285 | mute_reg = WM8994_AIF2_DAC_FILTERS_1; | |
2286 | break; | |
2287 | default: | |
2288 | return -EINVAL; | |
2289 | } | |
2290 | ||
2291 | if (mute) | |
2292 | reg = WM8994_AIF1DAC1_MUTE; | |
2293 | else | |
2294 | reg = 0; | |
2295 | ||
2296 | snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg); | |
2297 | ||
2298 | return 0; | |
2299 | } | |
2300 | ||
778a76e2 MB |
2301 | static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate) |
2302 | { | |
2303 | struct snd_soc_codec *codec = codec_dai->codec; | |
2304 | int reg, val, mask; | |
2305 | ||
2306 | switch (codec_dai->id) { | |
2307 | case 1: | |
2308 | reg = WM8994_AIF1_MASTER_SLAVE; | |
2309 | mask = WM8994_AIF1_TRI; | |
2310 | break; | |
2311 | case 2: | |
2312 | reg = WM8994_AIF2_MASTER_SLAVE; | |
2313 | mask = WM8994_AIF2_TRI; | |
2314 | break; | |
2315 | case 3: | |
2316 | reg = WM8994_POWER_MANAGEMENT_6; | |
2317 | mask = WM8994_AIF3_TRI; | |
2318 | break; | |
2319 | default: | |
2320 | return -EINVAL; | |
2321 | } | |
2322 | ||
2323 | if (tristate) | |
2324 | val = mask; | |
2325 | else | |
2326 | val = 0; | |
2327 | ||
78b3fb46 | 2328 | return snd_soc_update_bits(codec, reg, mask, val); |
778a76e2 MB |
2329 | } |
2330 | ||
9e6e96a1 MB |
2331 | #define WM8994_RATES SNDRV_PCM_RATE_8000_96000 |
2332 | ||
2333 | #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\ | |
3079aed5 | 2334 | SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE) |
9e6e96a1 MB |
2335 | |
2336 | static struct snd_soc_dai_ops wm8994_aif1_dai_ops = { | |
2337 | .set_sysclk = wm8994_set_dai_sysclk, | |
2338 | .set_fmt = wm8994_set_dai_fmt, | |
2339 | .hw_params = wm8994_hw_params, | |
2340 | .digital_mute = wm8994_aif_mute, | |
2341 | .set_pll = wm8994_set_fll, | |
778a76e2 | 2342 | .set_tristate = wm8994_set_tristate, |
9e6e96a1 MB |
2343 | }; |
2344 | ||
2345 | static struct snd_soc_dai_ops wm8994_aif2_dai_ops = { | |
2346 | .set_sysclk = wm8994_set_dai_sysclk, | |
2347 | .set_fmt = wm8994_set_dai_fmt, | |
2348 | .hw_params = wm8994_hw_params, | |
2349 | .digital_mute = wm8994_aif_mute, | |
2350 | .set_pll = wm8994_set_fll, | |
778a76e2 MB |
2351 | .set_tristate = wm8994_set_tristate, |
2352 | }; | |
2353 | ||
2354 | static struct snd_soc_dai_ops wm8994_aif3_dai_ops = { | |
c4431df0 | 2355 | .hw_params = wm8994_aif3_hw_params, |
778a76e2 | 2356 | .set_tristate = wm8994_set_tristate, |
9e6e96a1 MB |
2357 | }; |
2358 | ||
f0fba2ad | 2359 | static struct snd_soc_dai_driver wm8994_dai[] = { |
9e6e96a1 | 2360 | { |
f0fba2ad | 2361 | .name = "wm8994-aif1", |
8c7f78b3 | 2362 | .id = 1, |
9e6e96a1 MB |
2363 | .playback = { |
2364 | .stream_name = "AIF1 Playback", | |
b1e43d93 | 2365 | .channels_min = 1, |
9e6e96a1 MB |
2366 | .channels_max = 2, |
2367 | .rates = WM8994_RATES, | |
2368 | .formats = WM8994_FORMATS, | |
2369 | }, | |
2370 | .capture = { | |
2371 | .stream_name = "AIF1 Capture", | |
b1e43d93 | 2372 | .channels_min = 1, |
9e6e96a1 MB |
2373 | .channels_max = 2, |
2374 | .rates = WM8994_RATES, | |
2375 | .formats = WM8994_FORMATS, | |
2376 | }, | |
2377 | .ops = &wm8994_aif1_dai_ops, | |
2378 | }, | |
2379 | { | |
f0fba2ad | 2380 | .name = "wm8994-aif2", |
8c7f78b3 | 2381 | .id = 2, |
9e6e96a1 MB |
2382 | .playback = { |
2383 | .stream_name = "AIF2 Playback", | |
b1e43d93 | 2384 | .channels_min = 1, |
9e6e96a1 MB |
2385 | .channels_max = 2, |
2386 | .rates = WM8994_RATES, | |
2387 | .formats = WM8994_FORMATS, | |
2388 | }, | |
2389 | .capture = { | |
2390 | .stream_name = "AIF2 Capture", | |
b1e43d93 | 2391 | .channels_min = 1, |
9e6e96a1 MB |
2392 | .channels_max = 2, |
2393 | .rates = WM8994_RATES, | |
2394 | .formats = WM8994_FORMATS, | |
2395 | }, | |
2396 | .ops = &wm8994_aif2_dai_ops, | |
2397 | }, | |
2398 | { | |
f0fba2ad | 2399 | .name = "wm8994-aif3", |
8c7f78b3 | 2400 | .id = 3, |
9e6e96a1 MB |
2401 | .playback = { |
2402 | .stream_name = "AIF3 Playback", | |
b1e43d93 | 2403 | .channels_min = 1, |
9e6e96a1 MB |
2404 | .channels_max = 2, |
2405 | .rates = WM8994_RATES, | |
2406 | .formats = WM8994_FORMATS, | |
2407 | }, | |
a8462bde | 2408 | .capture = { |
9e6e96a1 | 2409 | .stream_name = "AIF3 Capture", |
b1e43d93 | 2410 | .channels_min = 1, |
9e6e96a1 MB |
2411 | .channels_max = 2, |
2412 | .rates = WM8994_RATES, | |
2413 | .formats = WM8994_FORMATS, | |
2414 | }, | |
778a76e2 | 2415 | .ops = &wm8994_aif3_dai_ops, |
9e6e96a1 MB |
2416 | } |
2417 | }; | |
9e6e96a1 MB |
2418 | |
2419 | #ifdef CONFIG_PM | |
f0fba2ad | 2420 | static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state) |
9e6e96a1 | 2421 | { |
b2c812e2 | 2422 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
ca629928 | 2423 | struct wm8994 *control = codec->control_data; |
9e6e96a1 MB |
2424 | int i, ret; |
2425 | ||
ca629928 MB |
2426 | switch (control->type) { |
2427 | case WM8994: | |
2428 | snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0); | |
2429 | break; | |
2430 | case WM8958: | |
2431 | snd_soc_update_bits(codec, WM8958_MIC_DETECT_1, | |
2432 | WM8958_MICD_ENA, 0); | |
2433 | break; | |
2434 | } | |
2435 | ||
9e6e96a1 MB |
2436 | for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) { |
2437 | memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i], | |
f701a2e5 | 2438 | sizeof(struct wm8994_fll_config)); |
f0fba2ad | 2439 | ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0); |
9e6e96a1 MB |
2440 | if (ret < 0) |
2441 | dev_warn(codec->dev, "Failed to stop FLL%d: %d\n", | |
2442 | i + 1, ret); | |
2443 | } | |
2444 | ||
2445 | wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF); | |
2446 | ||
2447 | return 0; | |
2448 | } | |
2449 | ||
f0fba2ad | 2450 | static int wm8994_resume(struct snd_soc_codec *codec) |
9e6e96a1 | 2451 | { |
b2c812e2 | 2452 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
ca629928 | 2453 | struct wm8994 *control = codec->control_data; |
9e6e96a1 | 2454 | int i, ret; |
c52fd021 DP |
2455 | unsigned int val, mask; |
2456 | ||
2457 | if (wm8994->revision < 4) { | |
2458 | /* force a HW read */ | |
2459 | val = wm8994_reg_read(codec->control_data, | |
2460 | WM8994_POWER_MANAGEMENT_5); | |
2461 | ||
2462 | /* modify the cache only */ | |
2463 | codec->cache_only = 1; | |
2464 | mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA | | |
2465 | WM8994_DAC2R_ENA | WM8994_DAC2L_ENA; | |
2466 | val &= mask; | |
2467 | snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, | |
2468 | mask, val); | |
2469 | codec->cache_only = 0; | |
2470 | } | |
9e6e96a1 MB |
2471 | |
2472 | /* Restore the registers */ | |
ca9aef50 MB |
2473 | ret = snd_soc_cache_sync(codec); |
2474 | if (ret != 0) | |
2475 | dev_err(codec->dev, "Failed to sync cache: %d\n", ret); | |
9e6e96a1 MB |
2476 | |
2477 | wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY); | |
2478 | ||
2479 | for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) { | |
6a2f1ee1 MB |
2480 | if (!wm8994->fll_suspend[i].out) |
2481 | continue; | |
2482 | ||
f0fba2ad | 2483 | ret = _wm8994_set_fll(codec, i + 1, |
9e6e96a1 MB |
2484 | wm8994->fll_suspend[i].src, |
2485 | wm8994->fll_suspend[i].in, | |
2486 | wm8994->fll_suspend[i].out); | |
2487 | if (ret < 0) | |
2488 | dev_warn(codec->dev, "Failed to restore FLL%d: %d\n", | |
2489 | i + 1, ret); | |
2490 | } | |
2491 | ||
ca629928 MB |
2492 | switch (control->type) { |
2493 | case WM8994: | |
2494 | if (wm8994->micdet[0].jack || wm8994->micdet[1].jack) | |
2495 | snd_soc_update_bits(codec, WM8994_MICBIAS, | |
2496 | WM8994_MICD_ENA, WM8994_MICD_ENA); | |
2497 | break; | |
2498 | case WM8958: | |
2499 | if (wm8994->jack_cb) | |
2500 | snd_soc_update_bits(codec, WM8958_MIC_DETECT_1, | |
2501 | WM8958_MICD_ENA, WM8958_MICD_ENA); | |
2502 | break; | |
2503 | } | |
2504 | ||
9e6e96a1 MB |
2505 | return 0; |
2506 | } | |
2507 | #else | |
2508 | #define wm8994_suspend NULL | |
2509 | #define wm8994_resume NULL | |
2510 | #endif | |
2511 | ||
2512 | static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994) | |
2513 | { | |
f0fba2ad | 2514 | struct snd_soc_codec *codec = wm8994->codec; |
9e6e96a1 MB |
2515 | struct wm8994_pdata *pdata = wm8994->pdata; |
2516 | struct snd_kcontrol_new controls[] = { | |
2517 | SOC_ENUM_EXT("AIF1.1 EQ Mode", | |
2518 | wm8994->retune_mobile_enum, | |
2519 | wm8994_get_retune_mobile_enum, | |
2520 | wm8994_put_retune_mobile_enum), | |
2521 | SOC_ENUM_EXT("AIF1.2 EQ Mode", | |
2522 | wm8994->retune_mobile_enum, | |
2523 | wm8994_get_retune_mobile_enum, | |
2524 | wm8994_put_retune_mobile_enum), | |
2525 | SOC_ENUM_EXT("AIF2 EQ Mode", | |
2526 | wm8994->retune_mobile_enum, | |
2527 | wm8994_get_retune_mobile_enum, | |
2528 | wm8994_put_retune_mobile_enum), | |
2529 | }; | |
2530 | int ret, i, j; | |
2531 | const char **t; | |
2532 | ||
2533 | /* We need an array of texts for the enum API but the number | |
2534 | * of texts is likely to be less than the number of | |
2535 | * configurations due to the sample rate dependency of the | |
2536 | * configurations. */ | |
2537 | wm8994->num_retune_mobile_texts = 0; | |
2538 | wm8994->retune_mobile_texts = NULL; | |
2539 | for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) { | |
2540 | for (j = 0; j < wm8994->num_retune_mobile_texts; j++) { | |
2541 | if (strcmp(pdata->retune_mobile_cfgs[i].name, | |
2542 | wm8994->retune_mobile_texts[j]) == 0) | |
2543 | break; | |
2544 | } | |
2545 | ||
2546 | if (j != wm8994->num_retune_mobile_texts) | |
2547 | continue; | |
2548 | ||
2549 | /* Expand the array... */ | |
2550 | t = krealloc(wm8994->retune_mobile_texts, | |
2551 | sizeof(char *) * | |
2552 | (wm8994->num_retune_mobile_texts + 1), | |
2553 | GFP_KERNEL); | |
2554 | if (t == NULL) | |
2555 | continue; | |
2556 | ||
2557 | /* ...store the new entry... */ | |
2558 | t[wm8994->num_retune_mobile_texts] = | |
2559 | pdata->retune_mobile_cfgs[i].name; | |
2560 | ||
2561 | /* ...and remember the new version. */ | |
2562 | wm8994->num_retune_mobile_texts++; | |
2563 | wm8994->retune_mobile_texts = t; | |
2564 | } | |
2565 | ||
2566 | dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n", | |
2567 | wm8994->num_retune_mobile_texts); | |
2568 | ||
2569 | wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts; | |
2570 | wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts; | |
2571 | ||
f0fba2ad | 2572 | ret = snd_soc_add_controls(wm8994->codec, controls, |
9e6e96a1 MB |
2573 | ARRAY_SIZE(controls)); |
2574 | if (ret != 0) | |
f0fba2ad | 2575 | dev_err(wm8994->codec->dev, |
9e6e96a1 MB |
2576 | "Failed to add ReTune Mobile controls: %d\n", ret); |
2577 | } | |
2578 | ||
2579 | static void wm8994_handle_pdata(struct wm8994_priv *wm8994) | |
2580 | { | |
f0fba2ad | 2581 | struct snd_soc_codec *codec = wm8994->codec; |
9e6e96a1 MB |
2582 | struct wm8994_pdata *pdata = wm8994->pdata; |
2583 | int ret, i; | |
2584 | ||
2585 | if (!pdata) | |
2586 | return; | |
2587 | ||
2588 | wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff, | |
2589 | pdata->lineout2_diff, | |
2590 | pdata->lineout1fb, | |
2591 | pdata->lineout2fb, | |
2592 | pdata->jd_scthr, | |
2593 | pdata->jd_thr, | |
2594 | pdata->micbias1_lvl, | |
2595 | pdata->micbias2_lvl); | |
2596 | ||
2597 | dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs); | |
2598 | ||
2599 | if (pdata->num_drc_cfgs) { | |
2600 | struct snd_kcontrol_new controls[] = { | |
2601 | SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum, | |
2602 | wm8994_get_drc_enum, wm8994_put_drc_enum), | |
2603 | SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum, | |
2604 | wm8994_get_drc_enum, wm8994_put_drc_enum), | |
2605 | SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum, | |
2606 | wm8994_get_drc_enum, wm8994_put_drc_enum), | |
2607 | }; | |
2608 | ||
2609 | /* We need an array of texts for the enum API */ | |
2610 | wm8994->drc_texts = kmalloc(sizeof(char *) | |
2611 | * pdata->num_drc_cfgs, GFP_KERNEL); | |
2612 | if (!wm8994->drc_texts) { | |
f0fba2ad | 2613 | dev_err(wm8994->codec->dev, |
9e6e96a1 MB |
2614 | "Failed to allocate %d DRC config texts\n", |
2615 | pdata->num_drc_cfgs); | |
2616 | return; | |
2617 | } | |
2618 | ||
2619 | for (i = 0; i < pdata->num_drc_cfgs; i++) | |
2620 | wm8994->drc_texts[i] = pdata->drc_cfgs[i].name; | |
2621 | ||
2622 | wm8994->drc_enum.max = pdata->num_drc_cfgs; | |
2623 | wm8994->drc_enum.texts = wm8994->drc_texts; | |
2624 | ||
f0fba2ad | 2625 | ret = snd_soc_add_controls(wm8994->codec, controls, |
9e6e96a1 MB |
2626 | ARRAY_SIZE(controls)); |
2627 | if (ret != 0) | |
f0fba2ad | 2628 | dev_err(wm8994->codec->dev, |
9e6e96a1 MB |
2629 | "Failed to add DRC mode controls: %d\n", ret); |
2630 | ||
2631 | for (i = 0; i < WM8994_NUM_DRC; i++) | |
2632 | wm8994_set_drc(codec, i); | |
2633 | } | |
2634 | ||
2635 | dev_dbg(codec->dev, "%d ReTune Mobile configurations\n", | |
2636 | pdata->num_retune_mobile_cfgs); | |
2637 | ||
2638 | if (pdata->num_retune_mobile_cfgs) | |
2639 | wm8994_handle_retune_mobile_pdata(wm8994); | |
2640 | else | |
f0fba2ad | 2641 | snd_soc_add_controls(wm8994->codec, wm8994_eq_controls, |
9e6e96a1 | 2642 | ARRAY_SIZE(wm8994_eq_controls)); |
48e028ec MB |
2643 | |
2644 | for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) { | |
2645 | if (pdata->micbias[i]) { | |
2646 | snd_soc_write(codec, WM8958_MICBIAS1 + i, | |
2647 | pdata->micbias[i] & 0xffff); | |
2648 | } | |
2649 | } | |
9e6e96a1 MB |
2650 | } |
2651 | ||
88766984 MB |
2652 | /** |
2653 | * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ | |
2654 | * | |
2655 | * @codec: WM8994 codec | |
2656 | * @jack: jack to report detection events on | |
2657 | * @micbias: microphone bias to detect on | |
2658 | * @det: value to report for presence detection | |
2659 | * @shrt: value to report for short detection | |
2660 | * | |
2661 | * Enable microphone detection via IRQ on the WM8994. If GPIOs are | |
2662 | * being used to bring out signals to the processor then only platform | |
5ab230a7 | 2663 | * data configuration is needed for WM8994 and processor GPIOs should |
88766984 MB |
2664 | * be configured using snd_soc_jack_add_gpios() instead. |
2665 | * | |
2666 | * Configuration of detection levels is available via the micbias1_lvl | |
2667 | * and micbias2_lvl platform data members. | |
2668 | */ | |
2669 | int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack, | |
2670 | int micbias, int det, int shrt) | |
2671 | { | |
b2c812e2 | 2672 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
88766984 | 2673 | struct wm8994_micdet *micdet; |
3a423157 | 2674 | struct wm8994 *control = codec->control_data; |
88766984 MB |
2675 | int reg; |
2676 | ||
3a423157 MB |
2677 | if (control->type != WM8994) |
2678 | return -EINVAL; | |
2679 | ||
88766984 MB |
2680 | switch (micbias) { |
2681 | case 1: | |
2682 | micdet = &wm8994->micdet[0]; | |
2683 | break; | |
2684 | case 2: | |
2685 | micdet = &wm8994->micdet[1]; | |
2686 | break; | |
2687 | default: | |
2688 | return -EINVAL; | |
2689 | } | |
2690 | ||
2691 | dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n", | |
2692 | micbias, det, shrt); | |
2693 | ||
2694 | /* Store the configuration */ | |
2695 | micdet->jack = jack; | |
2696 | micdet->det = det; | |
2697 | micdet->shrt = shrt; | |
2698 | ||
2699 | /* If either of the jacks is set up then enable detection */ | |
2700 | if (wm8994->micdet[0].jack || wm8994->micdet[1].jack) | |
2701 | reg = WM8994_MICD_ENA; | |
2702 | else | |
2703 | reg = 0; | |
2704 | ||
2705 | snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg); | |
2706 | ||
2707 | return 0; | |
2708 | } | |
2709 | EXPORT_SYMBOL_GPL(wm8994_mic_detect); | |
2710 | ||
2711 | static irqreturn_t wm8994_mic_irq(int irq, void *data) | |
2712 | { | |
2713 | struct wm8994_priv *priv = data; | |
f0fba2ad | 2714 | struct snd_soc_codec *codec = priv->codec; |
88766984 MB |
2715 | int reg; |
2716 | int report; | |
2717 | ||
7116f452 | 2718 | #ifndef CONFIG_SND_SOC_WM8994_MODULE |
2bbb5d66 | 2719 | trace_snd_soc_jack_irq(dev_name(codec->dev)); |
7116f452 | 2720 | #endif |
2bbb5d66 | 2721 | |
88766984 MB |
2722 | reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2); |
2723 | if (reg < 0) { | |
2724 | dev_err(codec->dev, "Failed to read microphone status: %d\n", | |
2725 | reg); | |
2726 | return IRQ_HANDLED; | |
2727 | } | |
2728 | ||
2729 | dev_dbg(codec->dev, "Microphone status: %x\n", reg); | |
2730 | ||
2731 | report = 0; | |
2732 | if (reg & WM8994_MIC1_DET_STS) | |
2733 | report |= priv->micdet[0].det; | |
2734 | if (reg & WM8994_MIC1_SHRT_STS) | |
2735 | report |= priv->micdet[0].shrt; | |
2736 | snd_soc_jack_report(priv->micdet[0].jack, report, | |
2737 | priv->micdet[0].det | priv->micdet[0].shrt); | |
2738 | ||
2739 | report = 0; | |
2740 | if (reg & WM8994_MIC2_DET_STS) | |
2741 | report |= priv->micdet[1].det; | |
2742 | if (reg & WM8994_MIC2_SHRT_STS) | |
2743 | report |= priv->micdet[1].shrt; | |
2744 | snd_soc_jack_report(priv->micdet[1].jack, report, | |
2745 | priv->micdet[1].det | priv->micdet[1].shrt); | |
2746 | ||
2747 | return IRQ_HANDLED; | |
2748 | } | |
2749 | ||
821edd2f MB |
2750 | /* Default microphone detection handler for WM8958 - the user can |
2751 | * override this if they wish. | |
2752 | */ | |
2753 | static void wm8958_default_micdet(u16 status, void *data) | |
2754 | { | |
2755 | struct snd_soc_codec *codec = data; | |
2756 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); | |
2757 | int report = 0; | |
2758 | ||
2759 | /* If nothing present then clear our statuses */ | |
864c4bd2 | 2760 | if (!(status & WM8958_MICD_STS)) |
821edd2f | 2761 | goto done; |
821edd2f | 2762 | |
864c4bd2 | 2763 | report = SND_JACK_MICROPHONE; |
821edd2f MB |
2764 | |
2765 | /* Everything else is buttons; just assign slots */ | |
864c4bd2 | 2766 | if (status & 0x1c0) |
821edd2f | 2767 | report |= SND_JACK_BTN_0; |
821edd2f MB |
2768 | |
2769 | done: | |
406e56c9 | 2770 | snd_soc_jack_report(wm8994->micdet[0].jack, report, |
864c4bd2 | 2771 | SND_JACK_BTN_0 | SND_JACK_MICROPHONE); |
821edd2f MB |
2772 | } |
2773 | ||
2774 | /** | |
2775 | * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ | |
2776 | * | |
2777 | * @codec: WM8958 codec | |
2778 | * @jack: jack to report detection events on | |
2779 | * | |
2780 | * Enable microphone detection functionality for the WM8958. By | |
2781 | * default simple detection which supports the detection of up to 6 | |
2782 | * buttons plus video and microphone functionality is supported. | |
2783 | * | |
2784 | * The WM8958 has an advanced jack detection facility which is able to | |
2785 | * support complex accessory detection, especially when used in | |
2786 | * conjunction with external circuitry. In order to provide maximum | |
2787 | * flexiblity a callback is provided which allows a completely custom | |
2788 | * detection algorithm. | |
2789 | */ | |
2790 | int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack, | |
2791 | wm8958_micdet_cb cb, void *cb_data) | |
2792 | { | |
2793 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); | |
2794 | struct wm8994 *control = codec->control_data; | |
2795 | ||
2796 | if (control->type != WM8958) | |
2797 | return -EINVAL; | |
2798 | ||
2799 | if (jack) { | |
2800 | if (!cb) { | |
2801 | dev_dbg(codec->dev, "Using default micdet callback\n"); | |
2802 | cb = wm8958_default_micdet; | |
2803 | cb_data = codec; | |
2804 | } | |
2805 | ||
2806 | wm8994->micdet[0].jack = jack; | |
2807 | wm8994->jack_cb = cb; | |
2808 | wm8994->jack_cb_data = cb_data; | |
2809 | ||
2810 | snd_soc_update_bits(codec, WM8958_MIC_DETECT_1, | |
2811 | WM8958_MICD_ENA, WM8958_MICD_ENA); | |
2812 | } else { | |
2813 | snd_soc_update_bits(codec, WM8958_MIC_DETECT_1, | |
2814 | WM8958_MICD_ENA, 0); | |
2815 | } | |
2816 | ||
2817 | return 0; | |
2818 | } | |
2819 | EXPORT_SYMBOL_GPL(wm8958_mic_detect); | |
2820 | ||
2821 | static irqreturn_t wm8958_mic_irq(int irq, void *data) | |
2822 | { | |
2823 | struct wm8994_priv *wm8994 = data; | |
2824 | struct snd_soc_codec *codec = wm8994->codec; | |
2825 | int reg; | |
2826 | ||
2827 | reg = snd_soc_read(codec, WM8958_MIC_DETECT_3); | |
2828 | if (reg < 0) { | |
2829 | dev_err(codec->dev, "Failed to read mic detect status: %d\n", | |
2830 | reg); | |
2831 | return IRQ_NONE; | |
2832 | } | |
2833 | ||
2834 | if (!(reg & WM8958_MICD_VALID)) { | |
2835 | dev_dbg(codec->dev, "Mic detect data not valid\n"); | |
2836 | goto out; | |
2837 | } | |
2838 | ||
7116f452 | 2839 | #ifndef CONFIG_SND_SOC_WM8994_MODULE |
2bbb5d66 | 2840 | trace_snd_soc_jack_irq(dev_name(codec->dev)); |
7116f452 | 2841 | #endif |
2bbb5d66 | 2842 | |
821edd2f MB |
2843 | if (wm8994->jack_cb) |
2844 | wm8994->jack_cb(reg, wm8994->jack_cb_data); | |
2845 | else | |
2846 | dev_warn(codec->dev, "Accessory detection with no callback\n"); | |
2847 | ||
2848 | out: | |
2849 | return IRQ_HANDLED; | |
2850 | } | |
2851 | ||
f0fba2ad | 2852 | static int wm8994_codec_probe(struct snd_soc_codec *codec) |
9e6e96a1 | 2853 | { |
3a423157 | 2854 | struct wm8994 *control; |
9e6e96a1 | 2855 | struct wm8994_priv *wm8994; |
ce6120cc | 2856 | struct snd_soc_dapm_context *dapm = &codec->dapm; |
ec62dbd7 | 2857 | int ret, i; |
9e6e96a1 | 2858 | |
f0fba2ad | 2859 | codec->control_data = dev_get_drvdata(codec->dev->parent); |
3a423157 | 2860 | control = codec->control_data; |
9e6e96a1 MB |
2861 | |
2862 | wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL); | |
f0fba2ad | 2863 | if (wm8994 == NULL) |
9e6e96a1 | 2864 | return -ENOMEM; |
b2c812e2 | 2865 | snd_soc_codec_set_drvdata(codec, wm8994); |
f0fba2ad LG |
2866 | |
2867 | wm8994->pdata = dev_get_platdata(codec->dev->parent); | |
2868 | wm8994->codec = codec; | |
9e6e96a1 | 2869 | |
9b7c525d MB |
2870 | if (wm8994->pdata && wm8994->pdata->micdet_irq) |
2871 | wm8994->micdet_irq = wm8994->pdata->micdet_irq; | |
2872 | else if (wm8994->pdata && wm8994->pdata->irq_base) | |
2873 | wm8994->micdet_irq = wm8994->pdata->irq_base + | |
2874 | WM8994_IRQ_MIC1_DET; | |
2875 | ||
39fb51a1 MB |
2876 | pm_runtime_enable(codec->dev); |
2877 | pm_runtime_resume(codec->dev); | |
2878 | ||
ca9aef50 MB |
2879 | /* Read our current status back from the chip - we don't want to |
2880 | * reset as this may interfere with the GPIO or LDO operation. */ | |
2881 | for (i = 0; i < WM8994_CACHE_SIZE; i++) { | |
d4754ec9 | 2882 | if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i)) |
ca9aef50 | 2883 | continue; |
9e6e96a1 | 2884 | |
ca9aef50 MB |
2885 | ret = wm8994_reg_read(codec->control_data, i); |
2886 | if (ret <= 0) | |
2887 | continue; | |
2888 | ||
2889 | ret = snd_soc_cache_write(codec, i, ret); | |
2890 | if (ret != 0) { | |
2891 | dev_err(codec->dev, | |
2892 | "Failed to initialise cache for 0x%x: %d\n", | |
2893 | i, ret); | |
2894 | goto err; | |
2895 | } | |
2896 | } | |
9e6e96a1 MB |
2897 | |
2898 | /* Set revision-specific configuration */ | |
b6b05691 | 2899 | wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION); |
3a423157 MB |
2900 | switch (control->type) { |
2901 | case WM8994: | |
2902 | switch (wm8994->revision) { | |
2903 | case 2: | |
2904 | case 3: | |
2905 | wm8994->hubs.dcs_codes = -5; | |
2906 | wm8994->hubs.hp_startup_mode = 1; | |
2907 | wm8994->hubs.dcs_readback_mode = 1; | |
2908 | break; | |
2909 | default: | |
2910 | wm8994->hubs.dcs_readback_mode = 1; | |
2911 | break; | |
2912 | } | |
2913 | ||
2914 | case WM8958: | |
8437f700 | 2915 | wm8994->hubs.dcs_readback_mode = 1; |
9e6e96a1 | 2916 | break; |
3a423157 | 2917 | |
9e6e96a1 MB |
2918 | default: |
2919 | break; | |
2920 | } | |
9e6e96a1 | 2921 | |
3a423157 MB |
2922 | switch (control->type) { |
2923 | case WM8994: | |
9b7c525d MB |
2924 | if (wm8994->micdet_irq) { |
2925 | ret = request_threaded_irq(wm8994->micdet_irq, NULL, | |
2926 | wm8994_mic_irq, | |
2927 | IRQF_TRIGGER_RISING, | |
2928 | "Mic1 detect", | |
2929 | wm8994); | |
2930 | if (ret != 0) | |
2931 | dev_warn(codec->dev, | |
2932 | "Failed to request Mic1 detect IRQ: %d\n", | |
2933 | ret); | |
2934 | } | |
3a423157 MB |
2935 | |
2936 | ret = wm8994_request_irq(codec->control_data, | |
2937 | WM8994_IRQ_MIC1_SHRT, | |
2938 | wm8994_mic_irq, "Mic 1 short", | |
2939 | wm8994); | |
2940 | if (ret != 0) | |
2941 | dev_warn(codec->dev, | |
2942 | "Failed to request Mic1 short IRQ: %d\n", | |
2943 | ret); | |
2944 | ||
2945 | ret = wm8994_request_irq(codec->control_data, | |
2946 | WM8994_IRQ_MIC2_DET, | |
2947 | wm8994_mic_irq, "Mic 2 detect", | |
2948 | wm8994); | |
2949 | if (ret != 0) | |
2950 | dev_warn(codec->dev, | |
2951 | "Failed to request Mic2 detect IRQ: %d\n", | |
2952 | ret); | |
2953 | ||
2954 | ret = wm8994_request_irq(codec->control_data, | |
2955 | WM8994_IRQ_MIC2_SHRT, | |
2956 | wm8994_mic_irq, "Mic 2 short", | |
2957 | wm8994); | |
2958 | if (ret != 0) | |
2959 | dev_warn(codec->dev, | |
2960 | "Failed to request Mic2 short IRQ: %d\n", | |
2961 | ret); | |
2962 | break; | |
821edd2f MB |
2963 | |
2964 | case WM8958: | |
9b7c525d MB |
2965 | if (wm8994->micdet_irq) { |
2966 | ret = request_threaded_irq(wm8994->micdet_irq, NULL, | |
2967 | wm8958_mic_irq, | |
2968 | IRQF_TRIGGER_RISING, | |
2969 | "Mic detect", | |
2970 | wm8994); | |
2971 | if (ret != 0) | |
2972 | dev_warn(codec->dev, | |
2973 | "Failed to request Mic detect IRQ: %d\n", | |
2974 | ret); | |
2975 | } | |
3a423157 | 2976 | } |
88766984 | 2977 | |
9e6e96a1 MB |
2978 | /* Remember if AIFnLRCLK is configured as a GPIO. This should be |
2979 | * configured on init - if a system wants to do this dynamically | |
2980 | * at runtime we can deal with that then. | |
2981 | */ | |
2982 | ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1); | |
2983 | if (ret < 0) { | |
2984 | dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret); | |
88766984 | 2985 | goto err_irq; |
9e6e96a1 MB |
2986 | } |
2987 | if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) { | |
2988 | wm8994->lrclk_shared[0] = 1; | |
2989 | wm8994_dai[0].symmetric_rates = 1; | |
2990 | } else { | |
2991 | wm8994->lrclk_shared[0] = 0; | |
2992 | } | |
2993 | ||
2994 | ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6); | |
2995 | if (ret < 0) { | |
2996 | dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret); | |
88766984 | 2997 | goto err_irq; |
9e6e96a1 MB |
2998 | } |
2999 | if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) { | |
3000 | wm8994->lrclk_shared[1] = 1; | |
3001 | wm8994_dai[1].symmetric_rates = 1; | |
3002 | } else { | |
3003 | wm8994->lrclk_shared[1] = 0; | |
3004 | } | |
3005 | ||
9e6e96a1 MB |
3006 | wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY); |
3007 | ||
9e6e96a1 | 3008 | /* Latch volume updates (right only; we always do left then right). */ |
baa81603 MB |
3009 | snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME, |
3010 | WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU); | |
9e6e96a1 MB |
3011 | snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME, |
3012 | WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU); | |
baa81603 MB |
3013 | snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME, |
3014 | WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU); | |
9e6e96a1 MB |
3015 | snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME, |
3016 | WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU); | |
baa81603 MB |
3017 | snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME, |
3018 | WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU); | |
9e6e96a1 MB |
3019 | snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME, |
3020 | WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU); | |
baa81603 MB |
3021 | snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME, |
3022 | WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU); | |
9e6e96a1 MB |
3023 | snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME, |
3024 | WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU); | |
baa81603 MB |
3025 | snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME, |
3026 | WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU); | |
9e6e96a1 MB |
3027 | snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME, |
3028 | WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU); | |
baa81603 MB |
3029 | snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME, |
3030 | WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU); | |
9e6e96a1 MB |
3031 | snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME, |
3032 | WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU); | |
baa81603 MB |
3033 | snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME, |
3034 | WM8994_DAC1_VU, WM8994_DAC1_VU); | |
9e6e96a1 MB |
3035 | snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME, |
3036 | WM8994_DAC1_VU, WM8994_DAC1_VU); | |
baa81603 MB |
3037 | snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME, |
3038 | WM8994_DAC2_VU, WM8994_DAC2_VU); | |
9e6e96a1 MB |
3039 | snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME, |
3040 | WM8994_DAC2_VU, WM8994_DAC2_VU); | |
3041 | ||
3042 | /* Set the low bit of the 3D stereo depth so TLV matches */ | |
3043 | snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2, | |
3044 | 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT, | |
3045 | 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT); | |
3046 | snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2, | |
3047 | 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT, | |
3048 | 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT); | |
3049 | snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2, | |
3050 | 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT, | |
3051 | 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT); | |
3052 | ||
d1ce6b20 MB |
3053 | /* Unconditionally enable AIF1 ADC TDM mode; it only affects |
3054 | * behaviour on idle TDM clock cycles. */ | |
3055 | snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1, | |
3056 | WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM); | |
3057 | ||
9e6e96a1 MB |
3058 | wm8994_update_class_w(codec); |
3059 | ||
f0fba2ad | 3060 | wm8994_handle_pdata(wm8994); |
9e6e96a1 | 3061 | |
f0fba2ad LG |
3062 | wm_hubs_add_analogue_controls(codec); |
3063 | snd_soc_add_controls(codec, wm8994_snd_controls, | |
3064 | ARRAY_SIZE(wm8994_snd_controls)); | |
ce6120cc | 3065 | snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets, |
f0fba2ad | 3066 | ARRAY_SIZE(wm8994_dapm_widgets)); |
c4431df0 MB |
3067 | |
3068 | switch (control->type) { | |
3069 | case WM8994: | |
3070 | snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets, | |
3071 | ARRAY_SIZE(wm8994_specific_dapm_widgets)); | |
c52fd021 | 3072 | if (wm8994->revision < 4) { |
173efa09 DP |
3073 | snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets, |
3074 | ARRAY_SIZE(wm8994_lateclk_revd_widgets)); | |
04d28681 DP |
3075 | snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets, |
3076 | ARRAY_SIZE(wm8994_adc_revd_widgets)); | |
c52fd021 DP |
3077 | snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets, |
3078 | ARRAY_SIZE(wm8994_dac_revd_widgets)); | |
3079 | } else { | |
173efa09 DP |
3080 | snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets, |
3081 | ARRAY_SIZE(wm8994_lateclk_widgets)); | |
04d28681 DP |
3082 | snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets, |
3083 | ARRAY_SIZE(wm8994_adc_widgets)); | |
c52fd021 DP |
3084 | snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets, |
3085 | ARRAY_SIZE(wm8994_dac_widgets)); | |
3086 | } | |
c4431df0 MB |
3087 | break; |
3088 | case WM8958: | |
3089 | snd_soc_add_controls(codec, wm8958_snd_controls, | |
3090 | ARRAY_SIZE(wm8958_snd_controls)); | |
3091 | snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets, | |
3092 | ARRAY_SIZE(wm8958_dapm_widgets)); | |
780e2806 MB |
3093 | if (wm8994->revision < 1) { |
3094 | snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets, | |
3095 | ARRAY_SIZE(wm8994_lateclk_revd_widgets)); | |
3096 | snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets, | |
3097 | ARRAY_SIZE(wm8994_adc_revd_widgets)); | |
3098 | snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets, | |
3099 | ARRAY_SIZE(wm8994_dac_revd_widgets)); | |
3100 | } else { | |
3101 | snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets, | |
3102 | ARRAY_SIZE(wm8994_lateclk_widgets)); | |
3103 | snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets, | |
3104 | ARRAY_SIZE(wm8994_adc_widgets)); | |
3105 | snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets, | |
3106 | ARRAY_SIZE(wm8994_dac_widgets)); | |
3107 | } | |
c4431df0 MB |
3108 | break; |
3109 | } | |
3110 | ||
3111 | ||
f0fba2ad | 3112 | wm_hubs_add_analogue_routes(codec, 0, 0); |
ce6120cc | 3113 | snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon)); |
9e6e96a1 | 3114 | |
c4431df0 MB |
3115 | switch (control->type) { |
3116 | case WM8994: | |
3117 | snd_soc_dapm_add_routes(dapm, wm8994_intercon, | |
3118 | ARRAY_SIZE(wm8994_intercon)); | |
6ed8f148 | 3119 | |
173efa09 | 3120 | if (wm8994->revision < 4) { |
6ed8f148 MB |
3121 | snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon, |
3122 | ARRAY_SIZE(wm8994_revd_intercon)); | |
173efa09 DP |
3123 | snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon, |
3124 | ARRAY_SIZE(wm8994_lateclk_revd_intercon)); | |
3125 | } else { | |
3126 | snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon, | |
3127 | ARRAY_SIZE(wm8994_lateclk_intercon)); | |
3128 | } | |
c4431df0 MB |
3129 | break; |
3130 | case WM8958: | |
780e2806 MB |
3131 | if (wm8994->revision < 1) { |
3132 | snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon, | |
3133 | ARRAY_SIZE(wm8994_revd_intercon)); | |
3134 | snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon, | |
3135 | ARRAY_SIZE(wm8994_lateclk_revd_intercon)); | |
3136 | } else { | |
3137 | snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon, | |
3138 | ARRAY_SIZE(wm8994_lateclk_intercon)); | |
3139 | snd_soc_dapm_add_routes(dapm, wm8958_intercon, | |
3140 | ARRAY_SIZE(wm8958_intercon)); | |
3141 | } | |
f701a2e5 MB |
3142 | |
3143 | wm8958_dsp2_init(codec); | |
c4431df0 MB |
3144 | break; |
3145 | } | |
3146 | ||
9e6e96a1 MB |
3147 | return 0; |
3148 | ||
88766984 MB |
3149 | err_irq: |
3150 | wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_SHRT, wm8994); | |
3151 | wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, wm8994); | |
3152 | wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, wm8994); | |
9b7c525d MB |
3153 | if (wm8994->micdet_irq) |
3154 | free_irq(wm8994->micdet_irq, wm8994); | |
9e6e96a1 MB |
3155 | err: |
3156 | kfree(wm8994); | |
3157 | return ret; | |
3158 | } | |
3159 | ||
f0fba2ad | 3160 | static int wm8994_codec_remove(struct snd_soc_codec *codec) |
9e6e96a1 | 3161 | { |
f0fba2ad | 3162 | struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec); |
3a423157 | 3163 | struct wm8994 *control = codec->control_data; |
9e6e96a1 MB |
3164 | |
3165 | wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF); | |
f0fba2ad | 3166 | |
39fb51a1 MB |
3167 | pm_runtime_disable(codec->dev); |
3168 | ||
3a423157 MB |
3169 | switch (control->type) { |
3170 | case WM8994: | |
9b7c525d MB |
3171 | if (wm8994->micdet_irq) |
3172 | free_irq(wm8994->micdet_irq, wm8994); | |
3a423157 MB |
3173 | wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC2_DET, |
3174 | wm8994); | |
3175 | wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_SHRT, | |
3176 | wm8994); | |
3177 | wm8994_free_irq(codec->control_data, WM8994_IRQ_MIC1_DET, | |
3178 | wm8994); | |
3179 | break; | |
821edd2f MB |
3180 | |
3181 | case WM8958: | |
9b7c525d MB |
3182 | if (wm8994->micdet_irq) |
3183 | free_irq(wm8994->micdet_irq, wm8994); | |
821edd2f | 3184 | break; |
3a423157 | 3185 | } |
fbbf5920 MB |
3186 | if (wm8994->mbc) |
3187 | release_firmware(wm8994->mbc); | |
09e10d7f MB |
3188 | if (wm8994->mbc_vss) |
3189 | release_firmware(wm8994->mbc_vss); | |
31215871 MB |
3190 | if (wm8994->enh_eq) |
3191 | release_firmware(wm8994->enh_eq); | |
24fb2b11 AL |
3192 | kfree(wm8994->retune_mobile_texts); |
3193 | kfree(wm8994->drc_texts); | |
9e6e96a1 | 3194 | kfree(wm8994); |
9e6e96a1 MB |
3195 | |
3196 | return 0; | |
3197 | } | |
3198 | ||
f0fba2ad LG |
3199 | static struct snd_soc_codec_driver soc_codec_dev_wm8994 = { |
3200 | .probe = wm8994_codec_probe, | |
3201 | .remove = wm8994_codec_remove, | |
3202 | .suspend = wm8994_suspend, | |
3203 | .resume = wm8994_resume, | |
ca9aef50 MB |
3204 | .read = wm8994_read, |
3205 | .write = wm8994_write, | |
eba19fdd MB |
3206 | .readable_register = wm8994_readable, |
3207 | .volatile_register = wm8994_volatile, | |
f0fba2ad | 3208 | .set_bias_level = wm8994_set_bias_level, |
ca9aef50 MB |
3209 | |
3210 | .reg_cache_size = WM8994_CACHE_SIZE, | |
3211 | .reg_cache_default = wm8994_reg_defaults, | |
3212 | .reg_word_size = 2, | |
2e19b0c8 | 3213 | .compress_type = SND_SOC_RBTREE_COMPRESSION, |
f0fba2ad LG |
3214 | }; |
3215 | ||
3216 | static int __devinit wm8994_probe(struct platform_device *pdev) | |
3217 | { | |
3218 | return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994, | |
3219 | wm8994_dai, ARRAY_SIZE(wm8994_dai)); | |
3220 | } | |
3221 | ||
3222 | static int __devexit wm8994_remove(struct platform_device *pdev) | |
3223 | { | |
3224 | snd_soc_unregister_codec(&pdev->dev); | |
3225 | return 0; | |
3226 | } | |
3227 | ||
9e6e96a1 MB |
3228 | static struct platform_driver wm8994_codec_driver = { |
3229 | .driver = { | |
3230 | .name = "wm8994-codec", | |
3231 | .owner = THIS_MODULE, | |
3232 | }, | |
f0fba2ad LG |
3233 | .probe = wm8994_probe, |
3234 | .remove = __devexit_p(wm8994_remove), | |
9e6e96a1 MB |
3235 | }; |
3236 | ||
3237 | static __init int wm8994_init(void) | |
3238 | { | |
3239 | return platform_driver_register(&wm8994_codec_driver); | |
3240 | } | |
3241 | module_init(wm8994_init); | |
3242 | ||
3243 | static __exit void wm8994_exit(void) | |
3244 | { | |
3245 | platform_driver_unregister(&wm8994_codec_driver); | |
3246 | } | |
3247 | module_exit(wm8994_exit); | |
3248 | ||
3249 | ||
3250 | MODULE_DESCRIPTION("ASoC WM8994 driver"); | |
3251 | MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>"); | |
3252 | MODULE_LICENSE("GPL"); | |
3253 | MODULE_ALIAS("platform:wm8994-codec"); |