ASoC: lpass-platform: don't use snd_soc_pcm_set_drvdata()
[deliverable/linux.git] / sound / soc / omap / omap-mcbsp.c
CommitLineData
2e74796a
JN
1/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
7ec41ee5 6 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
56a87429 7 * Peter Ujfalusi <peter.ujfalusi@ti.com>
2e74796a
JN
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
2ee65950 28#include <linux/pm_runtime.h>
11dd5864
PU
29#include <linux/of.h>
30#include <linux/of_device.h>
2e74796a
JN
31#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
09ae3aaf 36#include <sound/dmaengine_pcm.h>
87c19364 37#include <sound/omap-pcm.h>
2e74796a 38
2203747c 39#include <linux/platform_data/asoc-ti-mcbsp.h>
219f4316 40#include "mcbsp.h"
2e74796a 41#include "omap-mcbsp.h"
2e74796a 42
0b604856 43#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
2e74796a 44
83905c13
IK
45#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
46 xhandler_get, xhandler_put) \
47{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
48 .info = omap_mcbsp_st_info_volsw, \
49 .get = xhandler_get, .put = xhandler_put, \
50 .private_value = (unsigned long) &(struct soc_mixer_control) \
51 {.min = xmin, .max = xmax} }
52
219f4316
PU
53enum {
54 OMAP_MCBSP_WORD_8 = 0,
55 OMAP_MCBSP_WORD_12,
56 OMAP_MCBSP_WORD_16,
57 OMAP_MCBSP_WORD_20,
58 OMAP_MCBSP_WORD_24,
59 OMAP_MCBSP_WORD_32,
60};
61
2e74796a
JN
62/*
63 * Stream DMA parameters. DMA request line and port address are set runtime
64 * since they are different between OMAP1 and later OMAPs
65 */
abe99370
LPC
66static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream,
67 unsigned int packet_size)
caebc0cb
EV
68{
69 struct snd_soc_pcm_runtime *rtd = substream->private_data;
f0fba2ad 70 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
45656b44 71 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
3f024039 72 int words;
a0a499c5 73
778a17c3
PU
74 /*
75 * Configure McBSP threshold based on either:
76 * packet_size, when the sDMA is in packet mode, or based on the
77 * period size in THRESHOLD mode, otherwise use McBSP threshold = 1
78 * for mono streams.
79 */
abe99370
LPC
80 if (packet_size)
81 words = packet_size;
a0a499c5 82 else
3f024039 83 words = 1;
caebc0cb
EV
84
85 /* Configure McBSP internal buffer usage */
86 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
45656b44 87 omap_mcbsp_set_tx_threshold(mcbsp, words);
caebc0cb 88 else
45656b44 89 omap_mcbsp_set_rx_threshold(mcbsp, words);
caebc0cb
EV
90}
91
ddc29b01
PU
92static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
93 struct snd_pcm_hw_rule *rule)
94{
95 struct snd_interval *buffer_size = hw_param_interval(params,
96 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
97 struct snd_interval *channels = hw_param_interval(params,
98 SNDRV_PCM_HW_PARAM_CHANNELS);
45656b44 99 struct omap_mcbsp *mcbsp = rule->private;
ddc29b01
PU
100 struct snd_interval frames;
101 int size;
102
103 snd_interval_any(&frames);
cb40b63a 104 size = mcbsp->pdata->buffer_size;
ddc29b01
PU
105
106 frames.min = size / channels->min;
107 frames.integer = 1;
108 return snd_interval_refine(buffer_size, &frames);
109}
110
dee89c4d 111static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
f0fba2ad 112 struct snd_soc_dai *cpu_dai)
2e74796a 113{
45656b44 114 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
2e74796a
JN
115 int err = 0;
116
caebc0cb 117 if (!cpu_dai->active)
45656b44 118 err = omap_mcbsp_request(mcbsp);
caebc0cb 119
ddc29b01
PU
120 /*
121 * OMAP3 McBSP FIFO is word structured.
122 * McBSP2 has 1024 + 256 = 1280 word long buffer,
123 * McBSP1,3,4,5 has 128 word long buffer
124 * This means that the size of the FIFO depends on the sample format.
125 * For example on McBSP3:
126 * 16bit samples: size is 128 * 2 = 256 bytes
127 * 32bit samples: size is 128 * 4 = 512 bytes
128 * It is simpler to place constraint for buffer and period based on
129 * channels.
130 * McBSP3 as example again (16 or 32 bit samples):
131 * 1 channel (mono): size is 128 frames (128 words)
132 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
133 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
134 */
45656b44 135 if (mcbsp->pdata->buffer_size) {
6984992b 136 /*
998a8a69 137 * Rule for the buffer size. We should not allow
ce37f5ea
PU
138 * smaller buffer than the FIFO size to avoid underruns.
139 * This applies only for the playback stream.
ddc29b01 140 */
ce37f5ea
PU
141 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
142 snd_pcm_hw_rule_add(substream->runtime, 0,
143 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
144 omap_mcbsp_hwrule_min_buffersize,
145 mcbsp,
146 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
caebc0cb 147
998a8a69
PU
148 /* Make sure, that the period size is always even */
149 snd_pcm_hw_constraint_step(substream->runtime, 0,
150 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
6984992b
JN
151 }
152
2e74796a
JN
153 return err;
154}
155
dee89c4d 156static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
f0fba2ad 157 struct snd_soc_dai *cpu_dai)
2e74796a 158{
45656b44 159 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
2e74796a
JN
160
161 if (!cpu_dai->active) {
45656b44 162 omap_mcbsp_free(mcbsp);
256d9c25 163 mcbsp->configured = 0;
2e74796a
JN
164 }
165}
166
dee89c4d 167static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
f0fba2ad 168 struct snd_soc_dai *cpu_dai)
2e74796a 169{
45656b44 170 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
c12abc01 171 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
2e74796a
JN
172
173 switch (cmd) {
174 case SNDRV_PCM_TRIGGER_START:
175 case SNDRV_PCM_TRIGGER_RESUME:
176 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
256d9c25 177 mcbsp->active++;
45656b44 178 omap_mcbsp_start(mcbsp, play, !play);
2e74796a
JN
179 break;
180
181 case SNDRV_PCM_TRIGGER_STOP:
182 case SNDRV_PCM_TRIGGER_SUSPEND:
183 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
45656b44 184 omap_mcbsp_stop(mcbsp, play, !play);
256d9c25 185 mcbsp->active--;
2e74796a
JN
186 break;
187 default:
188 err = -EINVAL;
189 }
190
191 return err;
192}
193
75581d24
PU
194static snd_pcm_sframes_t omap_mcbsp_dai_delay(
195 struct snd_pcm_substream *substream,
196 struct snd_soc_dai *dai)
197{
198 struct snd_soc_pcm_runtime *rtd = substream->private_data;
f0fba2ad 199 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
45656b44 200 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
75581d24
PU
201 u16 fifo_use;
202 snd_pcm_sframes_t delay;
203
204 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
45656b44 205 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
75581d24 206 else
45656b44 207 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
75581d24
PU
208
209 /*
210 * Divide the used locations with the channel count to get the
211 * FIFO usage in samples (don't care about partial samples in the
212 * buffer).
213 */
214 delay = fifo_use / substream->runtime->channels;
215
216 return delay;
217}
218
2e74796a 219static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
dee89c4d 220 struct snd_pcm_hw_params *params,
f0fba2ad 221 struct snd_soc_dai *cpu_dai)
2e74796a 222{
45656b44 223 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
256d9c25 224 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
09ae3aaf 225 struct snd_dmaengine_dai_dma_data *dma_data;
061fb36d 226 int wlen, channels, wpf;
cf80e158 227 int pkt_size = 0;
5f63ef99 228 unsigned int format, div, framesize, master;
2e74796a 229
bcd6da7b 230 dma_data = snd_soc_dai_get_dma_data(cpu_dai, substream);
778a17c3 231 channels = params_channels(params);
2686e07b 232
d98508a1
SL
233 switch (params_format(params)) {
234 case SNDRV_PCM_FORMAT_S16_LE:
cf80e158 235 wlen = 16;
d98508a1
SL
236 break;
237 case SNDRV_PCM_FORMAT_S32_LE:
cf80e158 238 wlen = 32;
d98508a1
SL
239 break;
240 default:
241 return -EINVAL;
242 }
45656b44 243 if (mcbsp->pdata->buffer_size) {
cb40b63a 244 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
cf80e158 245 int period_words, max_thrsh;
dffb360e 246 int divider = 0;
cf80e158
PU
247
248 period_words = params_period_bytes(params) / (wlen / 8);
249 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
cb40b63a 250 max_thrsh = mcbsp->max_tx_thres;
cf80e158 251 else
cb40b63a 252 max_thrsh = mcbsp->max_rx_thres;
cf80e158 253 /*
dffb360e
PU
254 * Use sDMA packet mode if McBSP is in threshold mode:
255 * If period words less than the FIFO size the packet
256 * size is set to the number of period words, otherwise
257 * Look for the biggest threshold value which divides
258 * the period size evenly.
cf80e158 259 */
dffb360e
PU
260 divider = period_words / max_thrsh;
261 if (period_words % max_thrsh)
262 divider++;
263 while (period_words % divider &&
264 divider < period_words)
265 divider++;
266 if (divider == period_words)
267 return -EINVAL;
268
269 pkt_size = period_words / divider;
778a17c3
PU
270 } else if (channels > 1) {
271 /* Use packet mode for non mono streams */
272 pkt_size = channels;
cf80e158 273 }
abe99370 274 omap_mcbsp_set_threshold(substream, pkt_size);
15d01430
PU
275 }
276
09ae3aaf 277 dma_data->maxburst = pkt_size;
fd23b7de 278
256d9c25 279 if (mcbsp->configured) {
2e74796a
JN
280 /* McBSP already configured by another stream */
281 return 0;
282 }
283
4dd04172
JN
284 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
285 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
286 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
287 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
256d9c25 288 format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
778a17c3 289 wpf = channels;
299a151f
PU
290 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
291 format == SND_SOC_DAIFMT_LEFT_J)) {
5f63ef99
GG
292 /* Use dual-phase frames */
293 regs->rcr2 |= RPHASE;
294 regs->xcr2 |= XPHASE;
295 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
296 wpf--;
297 regs->rcr2 |= RFRLEN2(wpf - 1);
298 regs->xcr2 |= XFRLEN2(wpf - 1);
2e74796a
JN
299 }
300
5f63ef99
GG
301 regs->rcr1 |= RFRLEN1(wpf - 1);
302 regs->xcr1 |= XFRLEN1(wpf - 1);
303
2e74796a
JN
304 switch (params_format(params)) {
305 case SNDRV_PCM_FORMAT_S16_LE:
306 /* Set word lengths */
307 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
308 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
309 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
310 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
2e74796a 311 break;
d98508a1
SL
312 case SNDRV_PCM_FORMAT_S32_LE:
313 /* Set word lengths */
d98508a1
SL
314 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
315 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
316 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
317 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
318 break;
2e74796a
JN
319 default:
320 /* Unsupported PCM format */
321 return -EINVAL;
322 }
323
5f63ef99
GG
324 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
325 * by _counting_ BCLKs. Calculate frame size in BCLKs */
256d9c25 326 master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
5f63ef99 327 if (master == SND_SOC_DAIFMT_CBS_CFS) {
256d9c25
PU
328 div = mcbsp->clk_div ? mcbsp->clk_div : 1;
329 framesize = (mcbsp->in_freq / div) / params_rate(params);
5f63ef99
GG
330
331 if (framesize < wlen * channels) {
332 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
333 "channels\n", __func__);
334 return -EINVAL;
335 }
336 } else
337 framesize = wlen * channels;
338
ba9d0fd0 339 /* Set FS period and length in terms of bit clock periods */
4dd04172
JN
340 regs->srgr2 &= ~FPER(0xfff);
341 regs->srgr1 &= ~FWID(0xff);
c29b206f 342 switch (format) {
ba9d0fd0 343 case SND_SOC_DAIFMT_I2S:
299a151f 344 case SND_SOC_DAIFMT_LEFT_J:
5f63ef99
GG
345 regs->srgr2 |= FPER(framesize - 1);
346 regs->srgr1 |= FWID((framesize >> 1) - 1);
ba9d0fd0 347 break;
3ba191ce 348 case SND_SOC_DAIFMT_DSP_A:
bd25867a 349 case SND_SOC_DAIFMT_DSP_B:
5f63ef99 350 regs->srgr2 |= FPER(framesize - 1);
36ce8582 351 regs->srgr1 |= FWID(0);
ba9d0fd0
JN
352 break;
353 }
354
256d9c25
PU
355 omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
356 mcbsp->wlen = wlen;
357 mcbsp->configured = 1;
2e74796a
JN
358
359 return 0;
360}
361
362/*
363 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
364 * cache is initialized here
365 */
8687eb8b 366static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
2e74796a
JN
367 unsigned int fmt)
368{
45656b44 369 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
256d9c25 370 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
91a18ae8 371 bool inv_fs = false;
2e74796a 372
256d9c25 373 if (mcbsp->configured)
2e74796a
JN
374 return 0;
375
256d9c25 376 mcbsp->fmt = fmt;
2e74796a
JN
377 memset(regs, 0, sizeof(*regs));
378 /* Generic McBSP register settings */
379 regs->spcr2 |= XINTM(3) | FREE;
380 regs->spcr1 |= RINTM(3);
dc26df52
PU
381 /* RFIG and XFIG are not defined in 2430 and on OMAP3+ */
382 if (!mcbsp->pdata->has_ccr) {
c721bbda
EN
383 regs->rcr2 |= RFIG;
384 regs->xcr2 |= XFIG;
385 }
dc26df52
PU
386
387 /* Configure XCCR/RCCR only for revisions which have ccr registers */
388 if (mcbsp->pdata->has_ccr) {
32080af7
JN
389 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
390 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
ef390c0b 391 }
2e74796a
JN
392
393 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
394 case SND_SOC_DAIFMT_I2S:
395 /* 1-bit data delay */
396 regs->rcr2 |= RDATDLY(1);
397 regs->xcr2 |= XDATDLY(1);
398 break;
299a151f
PU
399 case SND_SOC_DAIFMT_LEFT_J:
400 /* 0-bit data delay */
401 regs->rcr2 |= RDATDLY(0);
402 regs->xcr2 |= XDATDLY(0);
403 regs->spcr1 |= RJUST(2);
404 /* Invert FS polarity configuration */
91a18ae8 405 inv_fs = true;
299a151f 406 break;
3ba191ce
PU
407 case SND_SOC_DAIFMT_DSP_A:
408 /* 1-bit data delay */
409 regs->rcr2 |= RDATDLY(1);
410 regs->xcr2 |= XDATDLY(1);
411 /* Invert FS polarity configuration */
91a18ae8 412 inv_fs = true;
3ba191ce 413 break;
bd25867a 414 case SND_SOC_DAIFMT_DSP_B:
3336c5b5
AK
415 /* 0-bit data delay */
416 regs->rcr2 |= RDATDLY(0);
417 regs->xcr2 |= XDATDLY(0);
36ce8582 418 /* Invert FS polarity configuration */
91a18ae8 419 inv_fs = true;
3336c5b5 420 break;
2e74796a
JN
421 default:
422 /* Unsupported data format */
423 return -EINVAL;
424 }
425
426 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
427 case SND_SOC_DAIFMT_CBS_CFS:
428 /* McBSP master. Set FS and bit clocks as outputs */
429 regs->pcr0 |= FSXM | FSRM |
430 CLKXM | CLKRM;
431 /* Sample rate generator drives the FS */
432 regs->srgr2 |= FSGM;
433 break;
6e20b0d7
MT
434 case SND_SOC_DAIFMT_CBM_CFS:
435 /* McBSP slave. FS clock as output */
436 regs->srgr2 |= FSGM;
20602e34 437 regs->pcr0 |= FSXM | FSRM;
6e20b0d7 438 break;
2e74796a
JN
439 case SND_SOC_DAIFMT_CBM_CFM:
440 /* McBSP slave */
441 break;
442 default:
443 /* Unsupported master/slave configuration */
444 return -EINVAL;
445 }
446
447 /* Set bit clock (CLKX/CLKR) and FS polarities */
91a18ae8 448 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2e74796a
JN
449 case SND_SOC_DAIFMT_NB_NF:
450 /*
451 * Normal BCLK + FS.
452 * FS active low. TX data driven on falling edge of bit clock
453 * and RX data sampled on rising edge of bit clock.
454 */
455 regs->pcr0 |= FSXP | FSRP |
456 CLKXP | CLKRP;
457 break;
458 case SND_SOC_DAIFMT_NB_IF:
459 regs->pcr0 |= CLKXP | CLKRP;
460 break;
461 case SND_SOC_DAIFMT_IB_NF:
462 regs->pcr0 |= FSXP | FSRP;
463 break;
464 case SND_SOC_DAIFMT_IB_IF:
465 break;
466 default:
467 return -EINVAL;
468 }
91a18ae8
JN
469 if (inv_fs == true)
470 regs->pcr0 ^= FSXP | FSRP;
2e74796a
JN
471
472 return 0;
473}
474
8687eb8b 475static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
2e74796a
JN
476 int div_id, int div)
477{
45656b44 478 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
256d9c25 479 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
2e74796a
JN
480
481 if (div_id != OMAP_MCBSP_CLKGDV)
482 return -ENODEV;
483
256d9c25 484 mcbsp->clk_div = div;
4dd04172 485 regs->srgr1 &= ~CLKGDV(0xff);
2e74796a
JN
486 regs->srgr1 |= CLKGDV(div - 1);
487
488 return 0;
489}
490
8687eb8b 491static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
2e74796a
JN
492 int clk_id, unsigned int freq,
493 int dir)
494{
45656b44 495 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
256d9c25 496 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
2e74796a
JN
497 int err = 0;
498
256d9c25
PU
499 if (mcbsp->active) {
500 if (freq == mcbsp->in_freq)
34c86985
JN
501 return 0;
502 else
503 return -EBUSY;
141947e6 504 }
34c86985 505
8fef6263
PU
506 mcbsp->in_freq = freq;
507 regs->srgr2 &= ~CLKSM;
508 regs->pcr0 &= ~SCLKME;
5f63ef99 509
2e74796a
JN
510 switch (clk_id) {
511 case OMAP_MCBSP_SYSCLK_CLK:
512 regs->srgr2 |= CLKSM;
513 break;
514 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
e650794a 515 if (mcbsp_omap1()) {
d1358657
PW
516 err = -EINVAL;
517 break;
518 }
45656b44 519 err = omap2_mcbsp_set_clks_src(mcbsp,
d1358657
PW
520 MCBSP_CLKS_PRCM_SRC);
521 break;
2e74796a 522 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
e650794a 523 if (mcbsp_omap1()) {
d1358657
PW
524 err = 0;
525 break;
526 }
45656b44 527 err = omap2_mcbsp_set_clks_src(mcbsp,
d1358657 528 MCBSP_CLKS_PAD_SRC);
2e74796a
JN
529 break;
530
531 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
532 regs->srgr2 |= CLKSM;
8af4baa7
TN
533 regs->pcr0 |= SCLKME;
534 /*
535 * If McBSP is master but yet the CLKX/CLKR pin drives the SRG,
536 * disable output on those pins. This enables to inject the
537 * reference clock through CLKX/CLKR. For this to work
538 * set_dai_sysclk() _needs_ to be called after set_dai_fmt().
539 */
540 regs->pcr0 &= ~CLKXM;
541 break;
2e74796a
JN
542 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
543 regs->pcr0 |= SCLKME;
8af4baa7
TN
544 /* Disable ouput on CLKR pin in master mode */
545 regs->pcr0 &= ~CLKRM;
2e74796a
JN
546 break;
547 default:
548 err = -ENODEV;
549 }
550
551 return err;
552}
553
85e7652d 554static const struct snd_soc_dai_ops mcbsp_dai_ops = {
6335d055
EM
555 .startup = omap_mcbsp_dai_startup,
556 .shutdown = omap_mcbsp_dai_shutdown,
557 .trigger = omap_mcbsp_dai_trigger,
75581d24 558 .delay = omap_mcbsp_dai_delay,
6335d055
EM
559 .hw_params = omap_mcbsp_dai_hw_params,
560 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
561 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
562 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
563};
564
2ee65950
PU
565static int omap_mcbsp_probe(struct snd_soc_dai *dai)
566{
567 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
568
569 pm_runtime_enable(mcbsp->dev);
570
3fe856b3
PU
571 snd_soc_dai_init_dma_data(dai,
572 &mcbsp->dma_data[SNDRV_PCM_STREAM_PLAYBACK],
573 &mcbsp->dma_data[SNDRV_PCM_STREAM_CAPTURE]);
574
2ee65950
PU
575 return 0;
576}
577
578static int omap_mcbsp_remove(struct snd_soc_dai *dai)
579{
580 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
581
582 pm_runtime_disable(mcbsp->dev);
583
584 return 0;
585}
586
6179b772 587static struct snd_soc_dai_driver omap_mcbsp_dai = {
2ee65950
PU
588 .probe = omap_mcbsp_probe,
589 .remove = omap_mcbsp_remove,
f0fba2ad
LG
590 .playback = {
591 .channels_min = 1,
592 .channels_max = 16,
593 .rates = OMAP_MCBSP_RATES,
594 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
595 },
596 .capture = {
597 .channels_min = 1,
598 .channels_max = 16,
599 .rates = OMAP_MCBSP_RATES,
600 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
601 },
602 .ops = &mcbsp_dai_ops,
2e74796a 603};
8def464d 604
43cd814a
KM
605static const struct snd_soc_component_driver omap_mcbsp_component = {
606 .name = "omap-mcbsp",
607};
608
3484457f 609static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
83905c13
IK
610 struct snd_ctl_elem_info *uinfo)
611{
612 struct soc_mixer_control *mc =
613 (struct soc_mixer_control *)kcontrol->private_value;
614 int max = mc->max;
615 int min = mc->min;
616
617 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
618 uinfo->count = 1;
619 uinfo->value.integer.min = min;
620 uinfo->value.integer.max = max;
621 return 0;
622}
623
db615509 624#define OMAP_MCBSP_ST_CHANNEL_VOLUME(channel) \
83905c13 625static int \
db615509 626omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
83905c13
IK
627 struct snd_ctl_elem_value *uc) \
628{ \
45656b44
PU
629 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
630 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
83905c13
IK
631 struct soc_mixer_control *mc = \
632 (struct soc_mixer_control *)kc->private_value; \
633 int max = mc->max; \
634 int min = mc->min; \
635 int val = uc->value.integer.value[0]; \
636 \
637 if (val < min || val > max) \
638 return -EINVAL; \
639 \
640 /* OMAP McBSP implementation uses index values 0..4 */ \
45656b44 641 return omap_st_set_chgain(mcbsp, channel, val); \
db615509
PU
642} \
643 \
83905c13 644static int \
db615509 645omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
83905c13
IK
646 struct snd_ctl_elem_value *uc) \
647{ \
45656b44
PU
648 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
649 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
83905c13
IK
650 s16 chgain; \
651 \
45656b44 652 if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
83905c13
IK
653 return -EAGAIN; \
654 \
655 uc->value.integer.value[0] = chgain; \
656 return 0; \
657}
658
db615509
PU
659OMAP_MCBSP_ST_CHANNEL_VOLUME(0)
660OMAP_MCBSP_ST_CHANNEL_VOLUME(1)
83905c13
IK
661
662static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
663 struct snd_ctl_elem_value *ucontrol)
664{
45656b44
PU
665 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
666 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
83905c13
IK
667 u8 value = ucontrol->value.integer.value[0];
668
45656b44 669 if (value == omap_st_is_enabled(mcbsp))
83905c13
IK
670 return 0;
671
672 if (value)
45656b44 673 omap_st_enable(mcbsp);
83905c13 674 else
45656b44 675 omap_st_disable(mcbsp);
83905c13
IK
676
677 return 1;
678}
679
680static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
681 struct snd_ctl_elem_value *ucontrol)
682{
45656b44
PU
683 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
684 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
83905c13 685
45656b44 686 ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
83905c13
IK
687 return 0;
688}
689
8996a31c
PU
690#define OMAP_MCBSP_ST_CONTROLS(port) \
691static const struct snd_kcontrol_new omap_mcbsp##port##_st_controls[] = { \
692SOC_SINGLE_EXT("McBSP" #port " Sidetone Switch", 1, 0, 1, 0, \
693 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode), \
694OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 0 Volume", \
695 -32768, 32767, \
696 omap_mcbsp_get_st_ch0_volume, \
697 omap_mcbsp_set_st_ch0_volume), \
698OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP" #port " Sidetone Channel 1 Volume", \
699 -32768, 32767, \
700 omap_mcbsp_get_st_ch1_volume, \
701 omap_mcbsp_set_st_ch1_volume), \
702}
83905c13 703
8996a31c
PU
704OMAP_MCBSP_ST_CONTROLS(2);
705OMAP_MCBSP_ST_CONTROLS(3);
83905c13 706
0a17a370 707int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd, int port_id)
83905c13 708{
45656b44
PU
709 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
710 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
711
8a88df4c
PU
712 if (!mcbsp->st_data) {
713 dev_warn(mcbsp->dev, "No sidetone data for port\n");
714 return 0;
715 }
83905c13 716
0a17a370 717 switch (port_id) {
45656b44
PU
718 case 2: /* McBSP 2 */
719 return snd_soc_add_dai_controls(cpu_dai,
720 omap_mcbsp2_st_controls,
83905c13 721 ARRAY_SIZE(omap_mcbsp2_st_controls));
45656b44
PU
722 case 3: /* McBSP 3 */
723 return snd_soc_add_dai_controls(cpu_dai,
724 omap_mcbsp3_st_controls,
83905c13
IK
725 ARRAY_SIZE(omap_mcbsp3_st_controls));
726 default:
0a17a370 727 dev_err(mcbsp->dev, "Port %d not supported\n", port_id);
83905c13
IK
728 break;
729 }
730
731 return -EINVAL;
732}
733EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
734
11dd5864
PU
735static struct omap_mcbsp_platform_data omap2420_pdata = {
736 .reg_step = 4,
737 .reg_size = 2,
738};
739
740static struct omap_mcbsp_platform_data omap2430_pdata = {
741 .reg_step = 4,
742 .reg_size = 4,
743 .has_ccr = true,
744};
745
746static struct omap_mcbsp_platform_data omap3_pdata = {
747 .reg_step = 4,
748 .reg_size = 4,
749 .has_ccr = true,
750 .has_wakeup = true,
751};
752
753static struct omap_mcbsp_platform_data omap4_pdata = {
754 .reg_step = 4,
755 .reg_size = 4,
756 .has_ccr = true,
757 .has_wakeup = true,
758};
759
760static const struct of_device_id omap_mcbsp_of_match[] = {
761 {
762 .compatible = "ti,omap2420-mcbsp",
763 .data = &omap2420_pdata,
764 },
765 {
766 .compatible = "ti,omap2430-mcbsp",
767 .data = &omap2430_pdata,
768 },
769 {
770 .compatible = "ti,omap3-mcbsp",
771 .data = &omap3_pdata,
772 },
773 {
774 .compatible = "ti,omap4-mcbsp",
775 .data = &omap4_pdata,
776 },
777 { },
778};
779MODULE_DEVICE_TABLE(of, omap_mcbsp_of_match);
780
7ff60006 781static int asoc_mcbsp_probe(struct platform_device *pdev)
f0fba2ad 782{
2ee65950
PU
783 struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
784 struct omap_mcbsp *mcbsp;
11dd5864 785 const struct of_device_id *match;
45656b44
PU
786 int ret;
787
11dd5864
PU
788 match = of_match_device(omap_mcbsp_of_match, &pdev->dev);
789 if (match) {
790 struct device_node *node = pdev->dev.of_node;
bbfa26c5 791 struct omap_mcbsp_platform_data *pdata_quirk = pdata;
11dd5864
PU
792 int buffer_size;
793
794 pdata = devm_kzalloc(&pdev->dev,
795 sizeof(struct omap_mcbsp_platform_data),
796 GFP_KERNEL);
797 if (!pdata)
798 return -ENOMEM;
799
800 memcpy(pdata, match->data, sizeof(*pdata));
801 if (!of_property_read_u32(node, "ti,buffer-size", &buffer_size))
802 pdata->buffer_size = buffer_size;
bbfa26c5
PU
803 if (pdata_quirk)
804 pdata->force_ick_on = pdata_quirk->force_ick_on;
11dd5864 805 } else if (!pdata) {
2ee65950
PU
806 dev_err(&pdev->dev, "missing platform data.\n");
807 return -EINVAL;
808 }
809 mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
810 if (!mcbsp)
811 return -ENOMEM;
812
813 mcbsp->id = pdev->id;
814 mcbsp->pdata = pdata;
815 mcbsp->dev = &pdev->dev;
816 platform_set_drvdata(pdev, mcbsp);
817
818 ret = omap_mcbsp_init(pdev);
64241425
PU
819 if (ret)
820 return ret;
45656b44 821
36765c9c
MB
822 ret = devm_snd_soc_register_component(&pdev->dev,
823 &omap_mcbsp_component,
824 &omap_mcbsp_dai, 1);
64241425
PU
825 if (ret)
826 return ret;
827
828 return omap_pcm_platform_register(&pdev->dev);
f0fba2ad
LG
829}
830
7ff60006 831static int asoc_mcbsp_remove(struct platform_device *pdev)
f0fba2ad 832{
2ee65950
PU
833 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
834
2ee65950
PU
835 if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
836 mcbsp->pdata->ops->free(mcbsp->id);
837
6610d357 838 omap_mcbsp_cleanup(mcbsp);
2ee65950
PU
839
840 clk_put(mcbsp->fclk);
841
f0fba2ad
LG
842 return 0;
843}
844
845static struct platform_driver asoc_mcbsp_driver = {
846 .driver = {
45656b44 847 .name = "omap-mcbsp",
11dd5864 848 .of_match_table = omap_mcbsp_of_match,
f0fba2ad
LG
849 },
850
851 .probe = asoc_mcbsp_probe,
7ff60006 852 .remove = asoc_mcbsp_remove,
f0fba2ad
LG
853};
854
beda5bf5 855module_platform_driver(asoc_mcbsp_driver);
3f4b783c 856
7ec41ee5 857MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
2e74796a
JN
858MODULE_DESCRIPTION("OMAP I2S SoC Interface");
859MODULE_LICENSE("GPL");
5e70b7fc 860MODULE_ALIAS("platform:omap-mcbsp");
This page took 0.357432 seconds and 5 git commands to generate.