ASoC: omap-mcbsp: Only print warning if the st_data is missing for the port
[deliverable/linux.git] / sound / soc / omap / omap-mcbsp.c
CommitLineData
2e74796a
JN
1/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
7ec41ee5 6 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
56a87429 7 * Peter Ujfalusi <peter.ujfalusi@ti.com>
2e74796a
JN
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
2ee65950 28#include <linux/pm_runtime.h>
11dd5864
PU
29#include <linux/of.h>
30#include <linux/of_device.h>
2e74796a
JN
31#include <sound/core.h>
32#include <sound/pcm.h>
33#include <sound/pcm_params.h>
34#include <sound/initval.h>
35#include <sound/soc.h>
36
ce491cf8
TL
37#include <plat/dma.h>
38#include <plat/mcbsp.h>
219f4316 39#include "mcbsp.h"
2e74796a
JN
40#include "omap-mcbsp.h"
41#include "omap-pcm.h"
42
0b604856 43#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
2e74796a 44
83905c13
IK
45#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
46 xhandler_get, xhandler_put) \
47{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
48 .info = omap_mcbsp_st_info_volsw, \
49 .get = xhandler_get, .put = xhandler_put, \
50 .private_value = (unsigned long) &(struct soc_mixer_control) \
51 {.min = xmin, .max = xmax} }
52
219f4316
PU
53enum {
54 OMAP_MCBSP_WORD_8 = 0,
55 OMAP_MCBSP_WORD_12,
56 OMAP_MCBSP_WORD_16,
57 OMAP_MCBSP_WORD_20,
58 OMAP_MCBSP_WORD_24,
59 OMAP_MCBSP_WORD_32,
60};
61
2e74796a
JN
62/*
63 * Stream DMA parameters. DMA request line and port address are set runtime
64 * since they are different between OMAP1 and later OMAPs
65 */
caebc0cb
EV
66static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
67{
68 struct snd_soc_pcm_runtime *rtd = substream->private_data;
f0fba2ad 69 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
45656b44 70 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
cf80e158 71 struct omap_pcm_dma_data *dma_data;
3f024039 72 int words;
a0a499c5 73
f0fba2ad 74 dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
cf80e158 75
778a17c3
PU
76 /*
77 * Configure McBSP threshold based on either:
78 * packet_size, when the sDMA is in packet mode, or based on the
79 * period size in THRESHOLD mode, otherwise use McBSP threshold = 1
80 * for mono streams.
81 */
82 if (dma_data->packet_size)
83 words = dma_data->packet_size;
84 else if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
85 words = snd_pcm_lib_period_bytes(substream) /
86 (mcbsp->wlen / 8);
a0a499c5 87 else
3f024039 88 words = 1;
caebc0cb
EV
89
90 /* Configure McBSP internal buffer usage */
91 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
45656b44 92 omap_mcbsp_set_tx_threshold(mcbsp, words);
caebc0cb 93 else
45656b44 94 omap_mcbsp_set_rx_threshold(mcbsp, words);
caebc0cb
EV
95}
96
ddc29b01
PU
97static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
98 struct snd_pcm_hw_rule *rule)
99{
100 struct snd_interval *buffer_size = hw_param_interval(params,
101 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
102 struct snd_interval *channels = hw_param_interval(params,
103 SNDRV_PCM_HW_PARAM_CHANNELS);
45656b44 104 struct omap_mcbsp *mcbsp = rule->private;
ddc29b01
PU
105 struct snd_interval frames;
106 int size;
107
108 snd_interval_any(&frames);
cb40b63a 109 size = mcbsp->pdata->buffer_size;
ddc29b01
PU
110
111 frames.min = size / channels->min;
112 frames.integer = 1;
113 return snd_interval_refine(buffer_size, &frames);
114}
115
dee89c4d 116static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
f0fba2ad 117 struct snd_soc_dai *cpu_dai)
2e74796a 118{
45656b44 119 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
2e74796a
JN
120 int err = 0;
121
caebc0cb 122 if (!cpu_dai->active)
45656b44 123 err = omap_mcbsp_request(mcbsp);
caebc0cb 124
ddc29b01
PU
125 /*
126 * OMAP3 McBSP FIFO is word structured.
127 * McBSP2 has 1024 + 256 = 1280 word long buffer,
128 * McBSP1,3,4,5 has 128 word long buffer
129 * This means that the size of the FIFO depends on the sample format.
130 * For example on McBSP3:
131 * 16bit samples: size is 128 * 2 = 256 bytes
132 * 32bit samples: size is 128 * 4 = 512 bytes
133 * It is simpler to place constraint for buffer and period based on
134 * channels.
135 * McBSP3 as example again (16 or 32 bit samples):
136 * 1 channel (mono): size is 128 frames (128 words)
137 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
138 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
139 */
45656b44 140 if (mcbsp->pdata->buffer_size) {
6984992b 141 /*
998a8a69 142 * Rule for the buffer size. We should not allow
ce37f5ea
PU
143 * smaller buffer than the FIFO size to avoid underruns.
144 * This applies only for the playback stream.
ddc29b01 145 */
ce37f5ea
PU
146 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
147 snd_pcm_hw_rule_add(substream->runtime, 0,
148 SNDRV_PCM_HW_PARAM_BUFFER_SIZE,
149 omap_mcbsp_hwrule_min_buffersize,
150 mcbsp,
151 SNDRV_PCM_HW_PARAM_CHANNELS, -1);
caebc0cb 152
998a8a69
PU
153 /* Make sure, that the period size is always even */
154 snd_pcm_hw_constraint_step(substream->runtime, 0,
155 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
6984992b
JN
156 }
157
2e74796a
JN
158 return err;
159}
160
dee89c4d 161static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
f0fba2ad 162 struct snd_soc_dai *cpu_dai)
2e74796a 163{
45656b44 164 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
2e74796a
JN
165
166 if (!cpu_dai->active) {
45656b44 167 omap_mcbsp_free(mcbsp);
256d9c25 168 mcbsp->configured = 0;
2e74796a
JN
169 }
170}
171
dee89c4d 172static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
f0fba2ad 173 struct snd_soc_dai *cpu_dai)
2e74796a 174{
45656b44 175 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
c12abc01 176 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
2e74796a
JN
177
178 switch (cmd) {
179 case SNDRV_PCM_TRIGGER_START:
180 case SNDRV_PCM_TRIGGER_RESUME:
181 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
256d9c25 182 mcbsp->active++;
45656b44 183 omap_mcbsp_start(mcbsp, play, !play);
2e74796a
JN
184 break;
185
186 case SNDRV_PCM_TRIGGER_STOP:
187 case SNDRV_PCM_TRIGGER_SUSPEND:
188 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
45656b44 189 omap_mcbsp_stop(mcbsp, play, !play);
256d9c25 190 mcbsp->active--;
2e74796a
JN
191 break;
192 default:
193 err = -EINVAL;
194 }
195
196 return err;
197}
198
75581d24
PU
199static snd_pcm_sframes_t omap_mcbsp_dai_delay(
200 struct snd_pcm_substream *substream,
201 struct snd_soc_dai *dai)
202{
203 struct snd_soc_pcm_runtime *rtd = substream->private_data;
f0fba2ad 204 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
45656b44 205 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
75581d24
PU
206 u16 fifo_use;
207 snd_pcm_sframes_t delay;
208
209 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
45656b44 210 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
75581d24 211 else
45656b44 212 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
75581d24
PU
213
214 /*
215 * Divide the used locations with the channel count to get the
216 * FIFO usage in samples (don't care about partial samples in the
217 * buffer).
218 */
219 delay = fifo_use / substream->runtime->channels;
220
221 return delay;
222}
223
2e74796a 224static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
dee89c4d 225 struct snd_pcm_hw_params *params,
f0fba2ad 226 struct snd_soc_dai *cpu_dai)
2e74796a 227{
45656b44 228 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
256d9c25 229 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
81ec027e 230 struct omap_pcm_dma_data *dma_data;
caebc0cb 231 int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
cf80e158 232 int pkt_size = 0;
5f63ef99 233 unsigned int format, div, framesize, master;
2e74796a 234
256d9c25 235 dma_data = &mcbsp->dma_data[substream->stream];
778a17c3 236 channels = params_channels(params);
2686e07b 237
d98508a1
SL
238 switch (params_format(params)) {
239 case SNDRV_PCM_FORMAT_S16_LE:
81ec027e 240 dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
cf80e158 241 wlen = 16;
d98508a1
SL
242 break;
243 case SNDRV_PCM_FORMAT_S32_LE:
81ec027e 244 dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
cf80e158 245 wlen = 32;
d98508a1
SL
246 break;
247 default:
248 return -EINVAL;
249 }
45656b44 250 if (mcbsp->pdata->buffer_size) {
15d01430 251 dma_data->set_threshold = omap_mcbsp_set_threshold;
cb40b63a 252 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
cf80e158
PU
253 int period_words, max_thrsh;
254
255 period_words = params_period_bytes(params) / (wlen / 8);
256 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
cb40b63a 257 max_thrsh = mcbsp->max_tx_thres;
cf80e158 258 else
cb40b63a 259 max_thrsh = mcbsp->max_rx_thres;
cf80e158
PU
260 /*
261 * If the period contains less or equal number of words,
262 * we are using the original threshold mode setup:
263 * McBSP threshold = sDMA frame size = period_size
264 * Otherwise we switch to sDMA packet mode:
265 * McBSP threshold = sDMA packet size
266 * sDMA frame size = period size
267 */
268 if (period_words > max_thrsh) {
269 int divider = 0;
270
271 /*
272 * Look for the biggest threshold value, which
273 * divides the period size evenly.
274 */
275 divider = period_words / max_thrsh;
276 if (period_words % max_thrsh)
277 divider++;
278 while (period_words % divider &&
279 divider < period_words)
280 divider++;
281 if (divider == period_words)
282 return -EINVAL;
283
284 pkt_size = period_words / divider;
285 sync_mode = OMAP_DMA_SYNC_PACKET;
286 } else {
287 sync_mode = OMAP_DMA_SYNC_FRAME;
288 }
778a17c3
PU
289 } else if (channels > 1) {
290 /* Use packet mode for non mono streams */
291 pkt_size = channels;
292 sync_mode = OMAP_DMA_SYNC_PACKET;
cf80e158 293 }
15d01430
PU
294 }
295
15d01430 296 dma_data->sync_mode = sync_mode;
cf80e158 297 dma_data->packet_size = pkt_size;
fd23b7de 298
81ec027e 299 snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
2e74796a 300
256d9c25 301 if (mcbsp->configured) {
2e74796a
JN
302 /* McBSP already configured by another stream */
303 return 0;
304 }
305
4dd04172
JN
306 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
307 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
308 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
309 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
256d9c25 310 format = mcbsp->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
778a17c3 311 wpf = channels;
299a151f
PU
312 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
313 format == SND_SOC_DAIFMT_LEFT_J)) {
5f63ef99
GG
314 /* Use dual-phase frames */
315 regs->rcr2 |= RPHASE;
316 regs->xcr2 |= XPHASE;
317 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
318 wpf--;
319 regs->rcr2 |= RFRLEN2(wpf - 1);
320 regs->xcr2 |= XFRLEN2(wpf - 1);
2e74796a
JN
321 }
322
5f63ef99
GG
323 regs->rcr1 |= RFRLEN1(wpf - 1);
324 regs->xcr1 |= XFRLEN1(wpf - 1);
325
2e74796a
JN
326 switch (params_format(params)) {
327 case SNDRV_PCM_FORMAT_S16_LE:
328 /* Set word lengths */
329 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
330 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
331 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
332 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
2e74796a 333 break;
d98508a1
SL
334 case SNDRV_PCM_FORMAT_S32_LE:
335 /* Set word lengths */
d98508a1
SL
336 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
337 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
338 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
339 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
340 break;
2e74796a
JN
341 default:
342 /* Unsupported PCM format */
343 return -EINVAL;
344 }
345
5f63ef99
GG
346 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
347 * by _counting_ BCLKs. Calculate frame size in BCLKs */
256d9c25 348 master = mcbsp->fmt & SND_SOC_DAIFMT_MASTER_MASK;
5f63ef99 349 if (master == SND_SOC_DAIFMT_CBS_CFS) {
256d9c25
PU
350 div = mcbsp->clk_div ? mcbsp->clk_div : 1;
351 framesize = (mcbsp->in_freq / div) / params_rate(params);
5f63ef99
GG
352
353 if (framesize < wlen * channels) {
354 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
355 "channels\n", __func__);
356 return -EINVAL;
357 }
358 } else
359 framesize = wlen * channels;
360
ba9d0fd0 361 /* Set FS period and length in terms of bit clock periods */
4dd04172
JN
362 regs->srgr2 &= ~FPER(0xfff);
363 regs->srgr1 &= ~FWID(0xff);
c29b206f 364 switch (format) {
ba9d0fd0 365 case SND_SOC_DAIFMT_I2S:
299a151f 366 case SND_SOC_DAIFMT_LEFT_J:
5f63ef99
GG
367 regs->srgr2 |= FPER(framesize - 1);
368 regs->srgr1 |= FWID((framesize >> 1) - 1);
ba9d0fd0 369 break;
3ba191ce 370 case SND_SOC_DAIFMT_DSP_A:
bd25867a 371 case SND_SOC_DAIFMT_DSP_B:
5f63ef99 372 regs->srgr2 |= FPER(framesize - 1);
36ce8582 373 regs->srgr1 |= FWID(0);
ba9d0fd0
JN
374 break;
375 }
376
256d9c25
PU
377 omap_mcbsp_config(mcbsp, &mcbsp->cfg_regs);
378 mcbsp->wlen = wlen;
379 mcbsp->configured = 1;
2e74796a
JN
380
381 return 0;
382}
383
384/*
385 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
386 * cache is initialized here
387 */
8687eb8b 388static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
2e74796a
JN
389 unsigned int fmt)
390{
45656b44 391 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
256d9c25 392 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
91a18ae8 393 bool inv_fs = false;
2e74796a 394
256d9c25 395 if (mcbsp->configured)
2e74796a
JN
396 return 0;
397
256d9c25 398 mcbsp->fmt = fmt;
2e74796a
JN
399 memset(regs, 0, sizeof(*regs));
400 /* Generic McBSP register settings */
401 regs->spcr2 |= XINTM(3) | FREE;
402 regs->spcr1 |= RINTM(3);
dc26df52
PU
403 /* RFIG and XFIG are not defined in 2430 and on OMAP3+ */
404 if (!mcbsp->pdata->has_ccr) {
c721bbda
EN
405 regs->rcr2 |= RFIG;
406 regs->xcr2 |= XFIG;
407 }
dc26df52
PU
408
409 /* Configure XCCR/RCCR only for revisions which have ccr registers */
410 if (mcbsp->pdata->has_ccr) {
32080af7
JN
411 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
412 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
ef390c0b 413 }
2e74796a
JN
414
415 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
416 case SND_SOC_DAIFMT_I2S:
417 /* 1-bit data delay */
418 regs->rcr2 |= RDATDLY(1);
419 regs->xcr2 |= XDATDLY(1);
420 break;
299a151f
PU
421 case SND_SOC_DAIFMT_LEFT_J:
422 /* 0-bit data delay */
423 regs->rcr2 |= RDATDLY(0);
424 regs->xcr2 |= XDATDLY(0);
425 regs->spcr1 |= RJUST(2);
426 /* Invert FS polarity configuration */
91a18ae8 427 inv_fs = true;
299a151f 428 break;
3ba191ce
PU
429 case SND_SOC_DAIFMT_DSP_A:
430 /* 1-bit data delay */
431 regs->rcr2 |= RDATDLY(1);
432 regs->xcr2 |= XDATDLY(1);
433 /* Invert FS polarity configuration */
91a18ae8 434 inv_fs = true;
3ba191ce 435 break;
bd25867a 436 case SND_SOC_DAIFMT_DSP_B:
3336c5b5
AK
437 /* 0-bit data delay */
438 regs->rcr2 |= RDATDLY(0);
439 regs->xcr2 |= XDATDLY(0);
36ce8582 440 /* Invert FS polarity configuration */
91a18ae8 441 inv_fs = true;
3336c5b5 442 break;
2e74796a
JN
443 default:
444 /* Unsupported data format */
445 return -EINVAL;
446 }
447
448 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
449 case SND_SOC_DAIFMT_CBS_CFS:
450 /* McBSP master. Set FS and bit clocks as outputs */
451 regs->pcr0 |= FSXM | FSRM |
452 CLKXM | CLKRM;
453 /* Sample rate generator drives the FS */
454 regs->srgr2 |= FSGM;
455 break;
456 case SND_SOC_DAIFMT_CBM_CFM:
457 /* McBSP slave */
458 break;
459 default:
460 /* Unsupported master/slave configuration */
461 return -EINVAL;
462 }
463
464 /* Set bit clock (CLKX/CLKR) and FS polarities */
91a18ae8 465 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2e74796a
JN
466 case SND_SOC_DAIFMT_NB_NF:
467 /*
468 * Normal BCLK + FS.
469 * FS active low. TX data driven on falling edge of bit clock
470 * and RX data sampled on rising edge of bit clock.
471 */
472 regs->pcr0 |= FSXP | FSRP |
473 CLKXP | CLKRP;
474 break;
475 case SND_SOC_DAIFMT_NB_IF:
476 regs->pcr0 |= CLKXP | CLKRP;
477 break;
478 case SND_SOC_DAIFMT_IB_NF:
479 regs->pcr0 |= FSXP | FSRP;
480 break;
481 case SND_SOC_DAIFMT_IB_IF:
482 break;
483 default:
484 return -EINVAL;
485 }
91a18ae8
JN
486 if (inv_fs == true)
487 regs->pcr0 ^= FSXP | FSRP;
2e74796a
JN
488
489 return 0;
490}
491
8687eb8b 492static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
2e74796a
JN
493 int div_id, int div)
494{
45656b44 495 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
256d9c25 496 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
2e74796a
JN
497
498 if (div_id != OMAP_MCBSP_CLKGDV)
499 return -ENODEV;
500
256d9c25 501 mcbsp->clk_div = div;
4dd04172 502 regs->srgr1 &= ~CLKGDV(0xff);
2e74796a
JN
503 regs->srgr1 |= CLKGDV(div - 1);
504
505 return 0;
506}
507
8687eb8b 508static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
2e74796a
JN
509 int clk_id, unsigned int freq,
510 int dir)
511{
45656b44 512 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
256d9c25 513 struct omap_mcbsp_reg_cfg *regs = &mcbsp->cfg_regs;
2e74796a
JN
514 int err = 0;
515
256d9c25
PU
516 if (mcbsp->active) {
517 if (freq == mcbsp->in_freq)
34c86985
JN
518 return 0;
519 else
520 return -EBUSY;
141947e6 521 }
34c86985 522
8fef6263
PU
523 mcbsp->in_freq = freq;
524 regs->srgr2 &= ~CLKSM;
525 regs->pcr0 &= ~SCLKME;
5f63ef99 526
2e74796a
JN
527 switch (clk_id) {
528 case OMAP_MCBSP_SYSCLK_CLK:
529 regs->srgr2 |= CLKSM;
530 break;
531 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
d1358657
PW
532 if (cpu_class_is_omap1()) {
533 err = -EINVAL;
534 break;
535 }
45656b44 536 err = omap2_mcbsp_set_clks_src(mcbsp,
d1358657
PW
537 MCBSP_CLKS_PRCM_SRC);
538 break;
2e74796a 539 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
d1358657
PW
540 if (cpu_class_is_omap1()) {
541 err = 0;
542 break;
543 }
45656b44 544 err = omap2_mcbsp_set_clks_src(mcbsp,
d1358657 545 MCBSP_CLKS_PAD_SRC);
2e74796a
JN
546 break;
547
548 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
549 regs->srgr2 |= CLKSM;
550 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
551 regs->pcr0 |= SCLKME;
552 break;
553 default:
554 err = -ENODEV;
555 }
556
557 return err;
558}
559
85e7652d 560static const struct snd_soc_dai_ops mcbsp_dai_ops = {
6335d055
EM
561 .startup = omap_mcbsp_dai_startup,
562 .shutdown = omap_mcbsp_dai_shutdown,
563 .trigger = omap_mcbsp_dai_trigger,
75581d24 564 .delay = omap_mcbsp_dai_delay,
6335d055
EM
565 .hw_params = omap_mcbsp_dai_hw_params,
566 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
567 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
568 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
569};
570
2ee65950
PU
571static int omap_mcbsp_probe(struct snd_soc_dai *dai)
572{
573 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
574
575 pm_runtime_enable(mcbsp->dev);
576
577 return 0;
578}
579
580static int omap_mcbsp_remove(struct snd_soc_dai *dai)
581{
582 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
583
584 pm_runtime_disable(mcbsp->dev);
585
586 return 0;
587}
588
6179b772 589static struct snd_soc_dai_driver omap_mcbsp_dai = {
2ee65950
PU
590 .probe = omap_mcbsp_probe,
591 .remove = omap_mcbsp_remove,
f0fba2ad
LG
592 .playback = {
593 .channels_min = 1,
594 .channels_max = 16,
595 .rates = OMAP_MCBSP_RATES,
596 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
597 },
598 .capture = {
599 .channels_min = 1,
600 .channels_max = 16,
601 .rates = OMAP_MCBSP_RATES,
602 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
603 },
604 .ops = &mcbsp_dai_ops,
2e74796a 605};
8def464d 606
3484457f 607static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
83905c13
IK
608 struct snd_ctl_elem_info *uinfo)
609{
610 struct soc_mixer_control *mc =
611 (struct soc_mixer_control *)kcontrol->private_value;
612 int max = mc->max;
613 int min = mc->min;
614
615 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
616 uinfo->count = 1;
617 uinfo->value.integer.min = min;
618 uinfo->value.integer.max = max;
619 return 0;
620}
621
45656b44 622#define OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(channel) \
83905c13 623static int \
45656b44 624omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
83905c13
IK
625 struct snd_ctl_elem_value *uc) \
626{ \
45656b44
PU
627 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
628 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
83905c13
IK
629 struct soc_mixer_control *mc = \
630 (struct soc_mixer_control *)kc->private_value; \
631 int max = mc->max; \
632 int min = mc->min; \
633 int val = uc->value.integer.value[0]; \
634 \
635 if (val < min || val > max) \
636 return -EINVAL; \
637 \
638 /* OMAP McBSP implementation uses index values 0..4 */ \
45656b44 639 return omap_st_set_chgain(mcbsp, channel, val); \
83905c13
IK
640}
641
45656b44 642#define OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(channel) \
83905c13 643static int \
45656b44 644omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
83905c13
IK
645 struct snd_ctl_elem_value *uc) \
646{ \
45656b44
PU
647 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
648 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
83905c13
IK
649 s16 chgain; \
650 \
45656b44 651 if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
83905c13
IK
652 return -EAGAIN; \
653 \
654 uc->value.integer.value[0] = chgain; \
655 return 0; \
656}
657
45656b44
PU
658OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(0)
659OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(1)
660OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(0)
661OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(1)
83905c13
IK
662
663static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
664 struct snd_ctl_elem_value *ucontrol)
665{
45656b44
PU
666 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
667 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
83905c13
IK
668 u8 value = ucontrol->value.integer.value[0];
669
45656b44 670 if (value == omap_st_is_enabled(mcbsp))
83905c13
IK
671 return 0;
672
673 if (value)
45656b44 674 omap_st_enable(mcbsp);
83905c13 675 else
45656b44 676 omap_st_disable(mcbsp);
83905c13
IK
677
678 return 1;
679}
680
681static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
682 struct snd_ctl_elem_value *ucontrol)
683{
45656b44
PU
684 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
685 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
83905c13 686
45656b44 687 ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
83905c13
IK
688 return 0;
689}
690
691static const struct snd_kcontrol_new omap_mcbsp2_st_controls[] = {
692 SOC_SINGLE_EXT("McBSP2 Sidetone Switch", 1, 0, 1, 0,
693 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
694 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 0 Volume",
695 -32768, 32767,
45656b44
PU
696 omap_mcbsp_get_st_ch0_volume,
697 omap_mcbsp_set_st_ch0_volume),
83905c13
IK
698 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 1 Volume",
699 -32768, 32767,
45656b44
PU
700 omap_mcbsp_get_st_ch1_volume,
701 omap_mcbsp_set_st_ch1_volume),
83905c13
IK
702};
703
704static const struct snd_kcontrol_new omap_mcbsp3_st_controls[] = {
705 SOC_SINGLE_EXT("McBSP3 Sidetone Switch", 2, 0, 1, 0,
706 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
707 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 0 Volume",
708 -32768, 32767,
45656b44
PU
709 omap_mcbsp_get_st_ch0_volume,
710 omap_mcbsp_set_st_ch0_volume),
83905c13
IK
711 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 1 Volume",
712 -32768, 32767,
45656b44
PU
713 omap_mcbsp_get_st_ch1_volume,
714 omap_mcbsp_set_st_ch1_volume),
83905c13
IK
715};
716
45656b44 717int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd)
83905c13 718{
45656b44
PU
719 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
720 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
721
8a88df4c
PU
722 if (!mcbsp->st_data) {
723 dev_warn(mcbsp->dev, "No sidetone data for port\n");
724 return 0;
725 }
83905c13 726
28739dfc 727 switch (mcbsp->id) {
45656b44
PU
728 case 2: /* McBSP 2 */
729 return snd_soc_add_dai_controls(cpu_dai,
730 omap_mcbsp2_st_controls,
83905c13 731 ARRAY_SIZE(omap_mcbsp2_st_controls));
45656b44
PU
732 case 3: /* McBSP 3 */
733 return snd_soc_add_dai_controls(cpu_dai,
734 omap_mcbsp3_st_controls,
83905c13
IK
735 ARRAY_SIZE(omap_mcbsp3_st_controls));
736 default:
737 break;
738 }
739
740 return -EINVAL;
741}
742EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
743
11dd5864
PU
744static struct omap_mcbsp_platform_data omap2420_pdata = {
745 .reg_step = 4,
746 .reg_size = 2,
747};
748
749static struct omap_mcbsp_platform_data omap2430_pdata = {
750 .reg_step = 4,
751 .reg_size = 4,
752 .has_ccr = true,
753};
754
755static struct omap_mcbsp_platform_data omap3_pdata = {
756 .reg_step = 4,
757 .reg_size = 4,
758 .has_ccr = true,
759 .has_wakeup = true,
760};
761
762static struct omap_mcbsp_platform_data omap4_pdata = {
763 .reg_step = 4,
764 .reg_size = 4,
765 .has_ccr = true,
766 .has_wakeup = true,
767};
768
769static const struct of_device_id omap_mcbsp_of_match[] = {
770 {
771 .compatible = "ti,omap2420-mcbsp",
772 .data = &omap2420_pdata,
773 },
774 {
775 .compatible = "ti,omap2430-mcbsp",
776 .data = &omap2430_pdata,
777 },
778 {
779 .compatible = "ti,omap3-mcbsp",
780 .data = &omap3_pdata,
781 },
782 {
783 .compatible = "ti,omap4-mcbsp",
784 .data = &omap4_pdata,
785 },
786 { },
787};
788MODULE_DEVICE_TABLE(of, omap_mcbsp_of_match);
789
f0fba2ad
LG
790static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
791{
2ee65950
PU
792 struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
793 struct omap_mcbsp *mcbsp;
11dd5864 794 const struct of_device_id *match;
45656b44
PU
795 int ret;
796
11dd5864
PU
797 match = of_match_device(omap_mcbsp_of_match, &pdev->dev);
798 if (match) {
799 struct device_node *node = pdev->dev.of_node;
800 int buffer_size;
801
802 pdata = devm_kzalloc(&pdev->dev,
803 sizeof(struct omap_mcbsp_platform_data),
804 GFP_KERNEL);
805 if (!pdata)
806 return -ENOMEM;
807
808 memcpy(pdata, match->data, sizeof(*pdata));
809 if (!of_property_read_u32(node, "ti,buffer-size", &buffer_size))
810 pdata->buffer_size = buffer_size;
811 } else if (!pdata) {
2ee65950
PU
812 dev_err(&pdev->dev, "missing platform data.\n");
813 return -EINVAL;
814 }
815 mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
816 if (!mcbsp)
817 return -ENOMEM;
818
819 mcbsp->id = pdev->id;
820 mcbsp->pdata = pdata;
821 mcbsp->dev = &pdev->dev;
822 platform_set_drvdata(pdev, mcbsp);
823
824 ret = omap_mcbsp_init(pdev);
45656b44
PU
825 if (!ret)
826 return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
827
828 return ret;
f0fba2ad
LG
829}
830
831static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
832{
2ee65950
PU
833 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
834
f0fba2ad 835 snd_soc_unregister_dai(&pdev->dev);
2ee65950
PU
836
837 if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
838 mcbsp->pdata->ops->free(mcbsp->id);
839
840 omap_mcbsp_sysfs_remove(mcbsp);
841
842 clk_put(mcbsp->fclk);
843
844 platform_set_drvdata(pdev, NULL);
845
f0fba2ad
LG
846 return 0;
847}
848
849static struct platform_driver asoc_mcbsp_driver = {
850 .driver = {
45656b44 851 .name = "omap-mcbsp",
f0fba2ad 852 .owner = THIS_MODULE,
11dd5864 853 .of_match_table = omap_mcbsp_of_match,
f0fba2ad
LG
854 },
855
856 .probe = asoc_mcbsp_probe,
857 .remove = __devexit_p(asoc_mcbsp_remove),
858};
859
beda5bf5 860module_platform_driver(asoc_mcbsp_driver);
3f4b783c 861
7ec41ee5 862MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
2e74796a
JN
863MODULE_DESCRIPTION("OMAP I2S SoC Interface");
864MODULE_LICENSE("GPL");
This page took 0.260261 seconds and 5 git commands to generate.