[ALSA] sun-cs4231: code improvements
[deliverable/linux.git] / sound / sparc / dbri.c
CommitLineData
1bd9debf
TI
1/*
2 * Driver for DBRI sound chip found on Sparcs.
4338829e 3 * Copyright (C) 2004, 2005 Martin Habets (mhabets@users.sourceforge.net)
1bd9debf 4 *
1be54c82
KH
5 * Converted to ring buffered version by Krzysztof Helt (krzysztof.h1@wp.pl)
6 *
1bd9debf
TI
7 * Based entirely upon drivers/sbus/audio/dbri.c which is:
8 * Copyright (C) 1997 Rudolf Koenig (rfkoenig@immd4.informatik.uni-erlangen.de)
9 * Copyright (C) 1998, 1999 Brent Baccala (baccala@freesoft.org)
10 *
098ccbc5
KH
11 * This is the low level driver for the DBRI & MMCODEC duo used for ISDN & AUDIO
12 * on Sun SPARCStation 10, 20, LX and Voyager models.
1bd9debf
TI
13 *
14 * - DBRI: AT&T T5900FX Dual Basic Rates ISDN Interface. It is a 32 channel
15 * data time multiplexer with ISDN support (aka T7259)
16 * Interfaces: SBus,ISDN NT & TE, CHI, 4 bits parallel.
17 * CHI: (spelled ki) Concentration Highway Interface (AT&T or Intel bus ?).
18 * Documentation:
098ccbc5 19 * - "STP 4000SBus Dual Basic Rate ISDN (DBRI) Transceiver" from
1bd9debf
TI
20 * Sparc Technology Business (courtesy of Sun Support)
21 * - Data sheet of the T7903, a newer but very similar ISA bus equivalent
098ccbc5 22 * available from the Lucent (formerly AT&T microelectronics) home
1bd9debf
TI
23 * page.
24 * - http://www.freesoft.org/Linux/DBRI/
25 * - MMCODEC: Crystal Semiconductor CS4215 16 bit Multimedia Audio Codec
26 * Interfaces: CHI, Audio In & Out, 2 bits parallel
27 * Documentation: from the Crystal Semiconductor home page.
28 *
29 * The DBRI is a 32 pipe machine, each pipe can transfer some bits between
098ccbc5
KH
30 * memory and a serial device (long pipes, no. 0-15) or between two serial
31 * devices (short pipes, no. 16-31), or simply send a fixed data to a serial
1bd9debf 32 * device (short pipes).
098ccbc5 33 * A timeslot defines the bit-offset and no. of bits read from a serial device.
1bd9debf
TI
34 * The timeslots are linked to 6 circular lists, one for each direction for
35 * each serial device (NT,TE,CHI). A timeslot is associated to 1 or 2 pipes
36 * (the second one is a monitor/tee pipe, valid only for serial input).
37 *
38 * The mmcodec is connected via the CHI bus and needs the data & some
098ccbc5 39 * parameters (volume, output selection) time multiplexed in 8 byte
1bd9debf
TI
40 * chunks. It also has a control mode, which serves for audio format setting.
41 *
42 * Looking at the CS4215 data sheet it is easy to set up 2 or 4 codecs on
098ccbc5
KH
43 * the same CHI bus, so I thought perhaps it is possible to use the on-board
44 * & the speakerbox codec simultaneously, giving 2 (not very independent :-)
1bd9debf
TI
45 * audio devices. But the SUN HW group decided against it, at least on my
46 * LX the speakerbox connector has at least 1 pin missing and 1 wrongly
47 * connected.
4338829e
MH
48 *
49 * I've tried to stick to the following function naming conventions:
50 * snd_* ALSA stuff
d254c8f7 51 * cs4215_* CS4215 codec specific stuff
4338829e
MH
52 * dbri_* DBRI high-level stuff
53 * other DBRI low-level stuff
1bd9debf
TI
54 */
55
56#include <sound/driver.h>
57#include <linux/interrupt.h>
58#include <linux/delay.h>
098ccbc5
KH
59#include <linux/irq.h>
60#include <linux/io.h>
1bd9debf
TI
61
62#include <sound/core.h>
63#include <sound/pcm.h>
64#include <sound/pcm_params.h>
65#include <sound/info.h>
66#include <sound/control.h>
67#include <sound/initval.h>
68
1bd9debf
TI
69#include <asm/sbus.h>
70#include <asm/atomic.h>
71
72MODULE_AUTHOR("Rudolf Koenig, Brent Baccala and Martin Habets");
73MODULE_DESCRIPTION("Sun DBRI");
74MODULE_LICENSE("GPL");
75MODULE_SUPPORTED_DEVICE("{{Sun,DBRI}}");
76
77static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
78static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
098ccbc5
KH
79/* Enable this card */
80static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
1bd9debf
TI
81
82module_param_array(index, int, NULL, 0444);
83MODULE_PARM_DESC(index, "Index value for Sun DBRI soundcard.");
84module_param_array(id, charp, NULL, 0444);
85MODULE_PARM_DESC(id, "ID string for Sun DBRI soundcard.");
86module_param_array(enable, bool, NULL, 0444);
87MODULE_PARM_DESC(enable, "Enable Sun DBRI soundcard.");
88
ab93c7ae 89#undef DBRI_DEBUG
1bd9debf
TI
90
91#define D_INT (1<<0)
92#define D_GEN (1<<1)
93#define D_CMD (1<<2)
94#define D_MM (1<<3)
95#define D_USR (1<<4)
96#define D_DESC (1<<5)
97
6581f4e7 98static int dbri_debug;
4338829e 99module_param(dbri_debug, int, 0644);
1bd9debf
TI
100MODULE_PARM_DESC(dbri_debug, "Debug value for Sun DBRI soundcard.");
101
102#ifdef DBRI_DEBUG
103static char *cmds[] = {
104 "WAIT", "PAUSE", "JUMP", "IIQ", "REX", "SDP", "CDP", "DTS",
105 "SSP", "CHI", "NT", "TE", "CDEC", "TEST", "CDM", "RESRV"
106};
107
098ccbc5 108#define dprintk(a, x...) if (dbri_debug & a) printk(KERN_DEBUG x)
1bd9debf 109
1bd9debf 110#else
aaad3653 111#define dprintk(a, x...) do { } while (0)
1bd9debf 112
1bd9debf
TI
113#endif /* DBRI_DEBUG */
114
42fe7647
KH
115#define DBRI_CMD(cmd, intr, value) ((cmd << 28) | \
116 (intr << 27) | \
117 value)
118
1bd9debf
TI
119/***************************************************************************
120 CS4215 specific definitions and structures
121****************************************************************************/
122
123struct cs4215 {
124 __u8 data[4]; /* Data mode: Time slots 5-8 */
125 __u8 ctrl[4]; /* Ctrl mode: Time slots 1-4 */
126 __u8 onboard;
127 __u8 offset; /* Bit offset from frame sync to time slot 1 */
128 volatile __u32 status;
129 volatile __u32 version;
130 __u8 precision; /* In bits, either 8 or 16 */
131 __u8 channels; /* 1 or 2 */
132};
133
134/*
098ccbc5 135 * Control mode first
1bd9debf
TI
136 */
137
138/* Time Slot 1, Status register */
139#define CS4215_CLB (1<<2) /* Control Latch Bit */
140#define CS4215_OLB (1<<3) /* 1: line: 2.0V, speaker 4V */
141 /* 0: line: 2.8V, speaker 8V */
142#define CS4215_MLB (1<<4) /* 1: Microphone: 20dB gain disabled */
143#define CS4215_RSRVD_1 (1<<5)
144
145/* Time Slot 2, Data Format Register */
146#define CS4215_DFR_LINEAR16 0
147#define CS4215_DFR_ULAW 1
148#define CS4215_DFR_ALAW 2
149#define CS4215_DFR_LINEAR8 3
150#define CS4215_DFR_STEREO (1<<2)
151static struct {
152 unsigned short freq;
153 unsigned char xtal;
154 unsigned char csval;
155} CS4215_FREQ[] = {
156 { 8000, (1 << 4), (0 << 3) },
157 { 16000, (1 << 4), (1 << 3) },
158 { 27429, (1 << 4), (2 << 3) }, /* Actually 24428.57 */
159 { 32000, (1 << 4), (3 << 3) },
160 /* { NA, (1 << 4), (4 << 3) }, */
161 /* { NA, (1 << 4), (5 << 3) }, */
162 { 48000, (1 << 4), (6 << 3) },
163 { 9600, (1 << 4), (7 << 3) },
ab93c7ae 164 { 5512, (2 << 4), (0 << 3) }, /* Actually 5512.5 */
1bd9debf
TI
165 { 11025, (2 << 4), (1 << 3) },
166 { 18900, (2 << 4), (2 << 3) },
167 { 22050, (2 << 4), (3 << 3) },
168 { 37800, (2 << 4), (4 << 3) },
169 { 44100, (2 << 4), (5 << 3) },
170 { 33075, (2 << 4), (6 << 3) },
171 { 6615, (2 << 4), (7 << 3) },
172 { 0, 0, 0}
173};
174
175#define CS4215_HPF (1<<7) /* High Pass Filter, 1: Enabled */
176
177#define CS4215_12_MASK 0xfcbf /* Mask off reserved bits in slot 1 & 2 */
178
179/* Time Slot 3, Serial Port Control register */
180#define CS4215_XEN (1<<0) /* 0: Enable serial output */
181#define CS4215_XCLK (1<<1) /* 1: Master mode: Generate SCLK */
182#define CS4215_BSEL_64 (0<<2) /* Bitrate: 64 bits per frame */
183#define CS4215_BSEL_128 (1<<2)
184#define CS4215_BSEL_256 (2<<2)
185#define CS4215_MCK_MAST (0<<4) /* Master clock */
186#define CS4215_MCK_XTL1 (1<<4) /* 24.576 MHz clock source */
187#define CS4215_MCK_XTL2 (2<<4) /* 16.9344 MHz clock source */
188#define CS4215_MCK_CLK1 (3<<4) /* Clockin, 256 x Fs */
189#define CS4215_MCK_CLK2 (4<<4) /* Clockin, see DFR */
190
191/* Time Slot 4, Test Register */
192#define CS4215_DAD (1<<0) /* 0:Digital-Dig loop, 1:Dig-Analog-Dig loop */
193#define CS4215_ENL (1<<1) /* Enable Loopback Testing */
194
195/* Time Slot 5, Parallel Port Register */
196/* Read only here and the same as the in data mode */
197
198/* Time Slot 6, Reserved */
199
200/* Time Slot 7, Version Register */
201#define CS4215_VERSION_MASK 0xf /* Known versions 0/C, 1/D, 2/E */
202
203/* Time Slot 8, Reserved */
204
205/*
206 * Data mode
207 */
208/* Time Slot 1-2: Left Channel Data, 2-3: Right Channel Data */
209
210/* Time Slot 5, Output Setting */
211#define CS4215_LO(v) v /* Left Output Attenuation 0x3f: -94.5 dB */
212#define CS4215_LE (1<<6) /* Line Out Enable */
213#define CS4215_HE (1<<7) /* Headphone Enable */
214
215/* Time Slot 6, Output Setting */
216#define CS4215_RO(v) v /* Right Output Attenuation 0x3f: -94.5 dB */
217#define CS4215_SE (1<<6) /* Speaker Enable */
218#define CS4215_ADI (1<<7) /* A/D Data Invalid: Busy in calibration */
219
220/* Time Slot 7, Input Setting */
221#define CS4215_LG(v) v /* Left Gain Setting 0xf: 22.5 dB */
222#define CS4215_IS (1<<4) /* Input Select: 1=Microphone, 0=Line */
098ccbc5 223#define CS4215_OVR (1<<5) /* 1: Over range condition occurred */
1bd9debf
TI
224#define CS4215_PIO0 (1<<6) /* Parallel I/O 0 */
225#define CS4215_PIO1 (1<<7)
226
227/* Time Slot 8, Input Setting */
228#define CS4215_RG(v) v /* Right Gain Setting 0xf: 22.5 dB */
229#define CS4215_MA(v) (v<<4) /* Monitor Path Attenuation 0xf: mute */
230
231/***************************************************************************
232 DBRI specific definitions and structures
233****************************************************************************/
234
235/* DBRI main registers */
236#define REG0 0x00UL /* Status and Control */
237#define REG1 0x04UL /* Mode and Interrupt */
238#define REG2 0x08UL /* Parallel IO */
239#define REG3 0x0cUL /* Test */
240#define REG8 0x20UL /* Command Queue Pointer */
241#define REG9 0x24UL /* Interrupt Queue Pointer */
242
243#define DBRI_NO_CMDS 64
1bd9debf
TI
244#define DBRI_INT_BLK 64
245#define DBRI_NO_DESCS 64
246#define DBRI_NO_PIPES 32
470f1f1a 247#define DBRI_MAX_PIPE (DBRI_NO_PIPES - 1)
1bd9debf
TI
248
249#define DBRI_REC 0
250#define DBRI_PLAY 1
251#define DBRI_NO_STREAMS 2
252
253/* One transmit/receive descriptor */
c2735446 254/* When ba != 0 descriptor is used */
1bd9debf
TI
255struct dbri_mem {
256 volatile __u32 word1;
16727d94
KH
257 __u32 ba; /* Transmit/Receive Buffer Address */
258 __u32 nda; /* Next Descriptor Address */
1bd9debf
TI
259 volatile __u32 word4;
260};
261
262/* This structure is in a DMA region where it can accessed by both
263 * the CPU and the DBRI
264 */
265struct dbri_dma {
1be54c82 266 s32 cmd[DBRI_NO_CMDS]; /* Place for commands */
6fb98280 267 volatile s32 intr[DBRI_INT_BLK]; /* Interrupt field */
1bd9debf
TI
268 struct dbri_mem desc[DBRI_NO_DESCS]; /* Xmit/receive descriptors */
269};
270
271#define dbri_dma_off(member, elem) \
272 ((u32)(unsigned long) \
273 (&(((struct dbri_dma *)0)->member[elem])))
274
275enum in_or_out { PIPEinput, PIPEoutput };
276
277struct dbri_pipe {
278 u32 sdp; /* SDP command word */
1bd9debf 279 int nextpipe; /* Next pipe in linked list */
1bd9debf
TI
280 int length; /* Length of timeslot (bits) */
281 int first_desc; /* Index of first descriptor */
282 int desc; /* Index of active descriptor */
283 volatile __u32 *recv_fixed_ptr; /* Ptr to receive fixed data */
284};
285
1bd9debf 286/* Per stream (playback or record) information */
475675d6
TI
287struct dbri_streaminfo {
288 struct snd_pcm_substream *substream;
098ccbc5 289 u32 dvma_buffer; /* Device view of ALSA DMA buffer */
1bd9debf
TI
290 int size; /* Size of DMA buffer */
291 size_t offset; /* offset in user buffer */
292 int pipe; /* Data pipe used */
293 int left_gain; /* mixer elements */
294 int right_gain;
475675d6 295};
1bd9debf
TI
296
297/* This structure holds the information for both chips (DBRI & CS4215) */
475675d6
TI
298struct snd_dbri {
299 struct snd_card *card; /* ALSA card */
1bd9debf
TI
300
301 int regs_size, irq; /* Needed for unload */
302 struct sbus_dev *sdev; /* SBUS device info */
303 spinlock_t lock;
304
16727d94 305 struct dbri_dma *dma; /* Pointer to our DMA block */
1bd9debf
TI
306 u32 dma_dvma; /* DBRI visible DMA address */
307
308 void __iomem *regs; /* dbri HW regs */
1bd9debf 309 int dbri_irqp; /* intr queue pointer */
1bd9debf
TI
310
311 struct dbri_pipe pipes[DBRI_NO_PIPES]; /* DBRI's 32 data pipes */
c2735446 312 int next_desc[DBRI_NO_DESCS]; /* Index of next desc, or -1 */
1be54c82
KH
313 spinlock_t cmdlock; /* Protects cmd queue accesses */
314 s32 *cmdptr; /* Pointer to the last queued cmd */
1bd9debf 315
1bd9debf
TI
316 int chi_bpf;
317
318 struct cs4215 mm; /* mmcodec special info */
319 /* per stream (playback/record) info */
320 struct dbri_streaminfo stream_info[DBRI_NO_STREAMS];
321
322 struct snd_dbri *next;
475675d6 323};
1bd9debf 324
1bd9debf
TI
325#define DBRI_MAX_VOLUME 63 /* Output volume */
326#define DBRI_MAX_GAIN 15 /* Input gain */
1bd9debf
TI
327
328/* DBRI Reg0 - Status Control Register - defines. (Page 17) */
329#define D_P (1<<15) /* Program command & queue pointer valid */
330#define D_G (1<<14) /* Allow 4-Word SBus Burst */
331#define D_S (1<<13) /* Allow 16-Word SBus Burst */
332#define D_E (1<<12) /* Allow 8-Word SBus Burst */
333#define D_X (1<<7) /* Sanity Timer Disable */
334#define D_T (1<<6) /* Permit activation of the TE interface */
335#define D_N (1<<5) /* Permit activation of the NT interface */
336#define D_C (1<<4) /* Permit activation of the CHI interface */
337#define D_F (1<<3) /* Force Sanity Timer Time-Out */
338#define D_D (1<<2) /* Disable Master Mode */
339#define D_H (1<<1) /* Halt for Analysis */
340#define D_R (1<<0) /* Soft Reset */
341
342/* DBRI Reg1 - Mode and Interrupt Register - defines. (Page 18) */
343#define D_LITTLE_END (1<<8) /* Byte Order */
344#define D_BIG_END (0<<8) /* Byte Order */
098ccbc5
KH
345#define D_MRR (1<<4) /* Multiple Error Ack on SBus (read only) */
346#define D_MLE (1<<3) /* Multiple Late Error on SBus (read only) */
347#define D_LBG (1<<2) /* Lost Bus Grant on SBus (read only) */
348#define D_MBE (1<<1) /* Burst Error on SBus (read only) */
349#define D_IR (1<<0) /* Interrupt Indicator (read only) */
1bd9debf
TI
350
351/* DBRI Reg2 - Parallel IO Register - defines. (Page 18) */
352#define D_ENPIO3 (1<<7) /* Enable Pin 3 */
353#define D_ENPIO2 (1<<6) /* Enable Pin 2 */
354#define D_ENPIO1 (1<<5) /* Enable Pin 1 */
355#define D_ENPIO0 (1<<4) /* Enable Pin 0 */
356#define D_ENPIO (0xf0) /* Enable all the pins */
357#define D_PIO3 (1<<3) /* Pin 3: 1: Data mode, 0: Ctrl mode */
358#define D_PIO2 (1<<2) /* Pin 2: 1: Onboard PDN */
359#define D_PIO1 (1<<1) /* Pin 1: 0: Reset */
360#define D_PIO0 (1<<0) /* Pin 0: 1: Speakerbox PDN */
361
362/* DBRI Commands (Page 20) */
363#define D_WAIT 0x0 /* Stop execution */
364#define D_PAUSE 0x1 /* Flush long pipes */
365#define D_JUMP 0x2 /* New command queue */
366#define D_IIQ 0x3 /* Initialize Interrupt Queue */
367#define D_REX 0x4 /* Report command execution via interrupt */
368#define D_SDP 0x5 /* Setup Data Pipe */
369#define D_CDP 0x6 /* Continue Data Pipe (reread NULL Pointer) */
370#define D_DTS 0x7 /* Define Time Slot */
371#define D_SSP 0x8 /* Set short Data Pipe */
372#define D_CHI 0x9 /* Set CHI Global Mode */
373#define D_NT 0xa /* NT Command */
374#define D_TE 0xb /* TE Command */
375#define D_CDEC 0xc /* Codec setup */
376#define D_TEST 0xd /* No comment */
377#define D_CDM 0xe /* CHI Data mode command */
378
379/* Special bits for some commands */
098ccbc5 380#define D_PIPE(v) ((v)<<0) /* Pipe No.: 0-15 long, 16-21 short */
1bd9debf
TI
381
382/* Setup Data Pipe */
383/* IRM */
098ccbc5 384#define D_SDP_2SAME (1<<18) /* Report 2nd time in a row value received */
1bd9debf
TI
385#define D_SDP_CHANGE (2<<18) /* Report any changes */
386#define D_SDP_EVERY (3<<18) /* Report any changes */
387#define D_SDP_EOL (1<<17) /* EOL interrupt enable */
388#define D_SDP_IDLE (1<<16) /* HDLC idle interrupt enable */
389
390/* Pipe data MODE */
391#define D_SDP_MEM (0<<13) /* To/from memory */
392#define D_SDP_HDLC (2<<13)
393#define D_SDP_HDLC_D (3<<13) /* D Channel (prio control) */
394#define D_SDP_SER (4<<13) /* Serial to serial */
395#define D_SDP_FIXED (6<<13) /* Short only */
396#define D_SDP_MODE(v) ((v)&(7<<13))
397
398#define D_SDP_TO_SER (1<<12) /* Direction */
399#define D_SDP_FROM_SER (0<<12) /* Direction */
400#define D_SDP_MSB (1<<11) /* Bit order within Byte */
401#define D_SDP_LSB (0<<11) /* Bit order within Byte */
402#define D_SDP_P (1<<10) /* Pointer Valid */
403#define D_SDP_A (1<<8) /* Abort */
404#define D_SDP_C (1<<7) /* Clear */
405
406/* Define Time Slot */
407#define D_DTS_VI (1<<17) /* Valid Input Time-Slot Descriptor */
408#define D_DTS_VO (1<<16) /* Valid Output Time-Slot Descriptor */
409#define D_DTS_INS (1<<15) /* Insert Time Slot */
410#define D_DTS_DEL (0<<15) /* Delete Time Slot */
411#define D_DTS_PRVIN(v) ((v)<<10) /* Previous In Pipe */
412#define D_DTS_PRVOUT(v) ((v)<<5) /* Previous Out Pipe */
413
414/* Time Slot defines */
415#define D_TS_LEN(v) ((v)<<24) /* Number of bits in this time slot */
416#define D_TS_CYCLE(v) ((v)<<14) /* Bit Count at start of TS */
417#define D_TS_DI (1<<13) /* Data Invert */
418#define D_TS_1CHANNEL (0<<10) /* Single Channel / Normal mode */
419#define D_TS_MONITOR (2<<10) /* Monitor pipe */
420#define D_TS_NONCONTIG (3<<10) /* Non contiguous mode */
421#define D_TS_ANCHOR (7<<10) /* Starting short pipes */
422#define D_TS_MON(v) ((v)<<5) /* Monitor Pipe */
098ccbc5 423#define D_TS_NEXT(v) ((v)<<0) /* Pipe no.: 0-15 long, 16-21 short */
1bd9debf
TI
424
425/* Concentration Highway Interface Modes */
426#define D_CHI_CHICM(v) ((v)<<16) /* Clock mode */
427#define D_CHI_IR (1<<15) /* Immediate Interrupt Report */
428#define D_CHI_EN (1<<14) /* CHIL Interrupt enabled */
429#define D_CHI_OD (1<<13) /* Open Drain Enable */
430#define D_CHI_FE (1<<12) /* Sample CHIFS on Rising Frame Edge */
431#define D_CHI_FD (1<<11) /* Frame Drive */
432#define D_CHI_BPF(v) ((v)<<0) /* Bits per Frame */
433
434/* NT: These are here for completeness */
435#define D_NT_FBIT (1<<17) /* Frame Bit */
436#define D_NT_NBF (1<<16) /* Number of bad frames to loose framing */
437#define D_NT_IRM_IMM (1<<15) /* Interrupt Report & Mask: Immediate */
438#define D_NT_IRM_EN (1<<14) /* Interrupt Report & Mask: Enable */
098ccbc5 439#define D_NT_ISNT (1<<13) /* Configure interface as NT */
1bd9debf
TI
440#define D_NT_FT (1<<12) /* Fixed Timing */
441#define D_NT_EZ (1<<11) /* Echo Channel is Zeros */
442#define D_NT_IFA (1<<10) /* Inhibit Final Activation */
443#define D_NT_ACT (1<<9) /* Activate Interface */
444#define D_NT_MFE (1<<8) /* Multiframe Enable */
445#define D_NT_RLB(v) ((v)<<5) /* Remote Loopback */
446#define D_NT_LLB(v) ((v)<<2) /* Local Loopback */
447#define D_NT_FACT (1<<1) /* Force Activation */
448#define D_NT_ABV (1<<0) /* Activate Bipolar Violation */
449
450/* Codec Setup */
451#define D_CDEC_CK(v) ((v)<<24) /* Clock Select */
452#define D_CDEC_FED(v) ((v)<<12) /* FSCOD Falling Edge Delay */
453#define D_CDEC_RED(v) ((v)<<0) /* FSCOD Rising Edge Delay */
454
455/* Test */
456#define D_TEST_RAM(v) ((v)<<16) /* RAM Pointer */
457#define D_TEST_SIZE(v) ((v)<<11) /* */
458#define D_TEST_ROMONOFF 0x5 /* Toggle ROM opcode monitor on/off */
098ccbc5 459#define D_TEST_PROC 0x6 /* Microprocessor test */
1bd9debf
TI
460#define D_TEST_SER 0x7 /* Serial-Controller test */
461#define D_TEST_RAMREAD 0x8 /* Copy from Ram to system memory */
462#define D_TEST_RAMWRITE 0x9 /* Copy into Ram from system memory */
463#define D_TEST_RAMBIST 0xa /* RAM Built-In Self Test */
464#define D_TEST_MCBIST 0xb /* Microcontroller Built-In Self Test */
465#define D_TEST_DUMP 0xe /* ROM Dump */
466
467/* CHI Data Mode */
098ccbc5
KH
468#define D_CDM_THI (1 << 8) /* Transmit Data on CHIDR Pin */
469#define D_CDM_RHI (1 << 7) /* Receive Data on CHIDX Pin */
470#define D_CDM_RCE (1 << 6) /* Receive on Rising Edge of CHICK */
471#define D_CDM_XCE (1 << 2) /* Transmit Data on Rising Edge of CHICK */
472#define D_CDM_XEN (1 << 1) /* Transmit Highway Enable */
473#define D_CDM_REN (1 << 0) /* Receive Highway Enable */
1bd9debf
TI
474
475/* The Interrupts */
476#define D_INTR_BRDY 1 /* Buffer Ready for processing */
477#define D_INTR_MINT 2 /* Marked Interrupt in RD/TD */
478#define D_INTR_IBEG 3 /* Flag to idle transition detected (HDLC) */
479#define D_INTR_IEND 4 /* Idle to flag transition detected (HDLC) */
480#define D_INTR_EOL 5 /* End of List */
481#define D_INTR_CMDI 6 /* Command has bean read */
482#define D_INTR_XCMP 8 /* Transmission of frame complete */
483#define D_INTR_SBRI 9 /* BRI status change info */
484#define D_INTR_FXDT 10 /* Fixed data change */
485#define D_INTR_CHIL 11 /* CHI lost frame sync (channel 36 only) */
486#define D_INTR_COLL 11 /* Unrecoverable D-Channel collision */
487#define D_INTR_DBYT 12 /* Dropped by frame slip */
488#define D_INTR_RBYT 13 /* Repeated by frame slip */
489#define D_INTR_LINT 14 /* Lost Interrupt */
490#define D_INTR_UNDR 15 /* DMA underrun */
491
492#define D_INTR_TE 32
493#define D_INTR_NT 34
494#define D_INTR_CHI 36
495#define D_INTR_CMD 38
496
098ccbc5
KH
497#define D_INTR_GETCHAN(v) (((v) >> 24) & 0x3f)
498#define D_INTR_GETCODE(v) (((v) >> 20) & 0xf)
499#define D_INTR_GETCMD(v) (((v) >> 16) & 0xf)
1bd9debf
TI
500#define D_INTR_GETVAL(v) ((v) & 0xffff)
501#define D_INTR_GETRVAL(v) ((v) & 0xfffff)
502
503#define D_P_0 0 /* TE receive anchor */
504#define D_P_1 1 /* TE transmit anchor */
505#define D_P_2 2 /* NT transmit anchor */
506#define D_P_3 3 /* NT receive anchor */
507#define D_P_4 4 /* CHI send data */
508#define D_P_5 5 /* CHI receive data */
509#define D_P_6 6 /* */
510#define D_P_7 7 /* */
511#define D_P_8 8 /* */
512#define D_P_9 9 /* */
513#define D_P_10 10 /* */
514#define D_P_11 11 /* */
515#define D_P_12 12 /* */
516#define D_P_13 13 /* */
517#define D_P_14 14 /* */
518#define D_P_15 15 /* */
519#define D_P_16 16 /* CHI anchor pipe */
520#define D_P_17 17 /* CHI send */
521#define D_P_18 18 /* CHI receive */
522#define D_P_19 19 /* CHI receive */
523#define D_P_20 20 /* CHI receive */
524#define D_P_21 21 /* */
525#define D_P_22 22 /* */
526#define D_P_23 23 /* */
527#define D_P_24 24 /* */
528#define D_P_25 25 /* */
529#define D_P_26 26 /* */
530#define D_P_27 27 /* */
531#define D_P_28 28 /* */
532#define D_P_29 29 /* */
533#define D_P_30 30 /* */
534#define D_P_31 31 /* */
535
536/* Transmit descriptor defines */
098ccbc5
KH
537#define DBRI_TD_F (1 << 31) /* End of Frame */
538#define DBRI_TD_D (1 << 30) /* Do not append CRC */
539#define DBRI_TD_CNT(v) ((v) << 16) /* Number of valid bytes in the buffer */
540#define DBRI_TD_B (1 << 15) /* Final interrupt */
541#define DBRI_TD_M (1 << 14) /* Marker interrupt */
542#define DBRI_TD_I (1 << 13) /* Transmit Idle Characters */
543#define DBRI_TD_FCNT(v) (v) /* Flag Count */
544#define DBRI_TD_UNR (1 << 3) /* Underrun: transmitter is out of data */
545#define DBRI_TD_ABT (1 << 2) /* Abort: frame aborted */
546#define DBRI_TD_TBC (1 << 0) /* Transmit buffer Complete */
547#define DBRI_TD_STATUS(v) ((v) & 0xff) /* Transmit status */
548 /* Maximum buffer size per TD: almost 8KB */
1be54c82 549#define DBRI_TD_MAXCNT ((1 << 13) - 4)
1bd9debf
TI
550
551/* Receive descriptor defines */
098ccbc5
KH
552#define DBRI_RD_F (1 << 31) /* End of Frame */
553#define DBRI_RD_C (1 << 30) /* Completed buffer */
554#define DBRI_RD_B (1 << 15) /* Final interrupt */
555#define DBRI_RD_M (1 << 14) /* Marker interrupt */
556#define DBRI_RD_BCNT(v) (v) /* Buffer size */
557#define DBRI_RD_CRC (1 << 7) /* 0: CRC is correct */
558#define DBRI_RD_BBC (1 << 6) /* 1: Bad Byte received */
559#define DBRI_RD_ABT (1 << 5) /* Abort: frame aborted */
560#define DBRI_RD_OVRN (1 << 3) /* Overrun: data lost */
561#define DBRI_RD_STATUS(v) ((v) & 0xff) /* Receive status */
562#define DBRI_RD_CNT(v) (((v) >> 16) & 0x1fff) /* Valid bytes in the buffer */
1bd9debf
TI
563
564/* stream_info[] access */
565/* Translate the ALSA direction into the array index */
566#define DBRI_STREAMNO(substream) \
098ccbc5 567 (substream->stream == \
1bd9debf
TI
568 SNDRV_PCM_STREAM_PLAYBACK? DBRI_PLAY: DBRI_REC)
569
570/* Return a pointer to dbri_streaminfo */
098ccbc5
KH
571#define DBRI_STREAM(dbri, substream) \
572 &dbri->stream_info[DBRI_STREAMNO(substream)]
1bd9debf 573
6581f4e7 574static struct snd_dbri *dbri_list; /* All DBRI devices */
1bd9debf
TI
575
576/*
577 * Short data pipes transmit LSB first. The CS4215 receives MSB first. Grrr.
578 * So we have to reverse the bits. Note: not all bit lengths are supported
579 */
580static __u32 reverse_bytes(__u32 b, int len)
581{
582 switch (len) {
583 case 32:
584 b = ((b & 0xffff0000) >> 16) | ((b & 0x0000ffff) << 16);
585 case 16:
586 b = ((b & 0xff00ff00) >> 8) | ((b & 0x00ff00ff) << 8);
587 case 8:
588 b = ((b & 0xf0f0f0f0) >> 4) | ((b & 0x0f0f0f0f) << 4);
589 case 4:
590 b = ((b & 0xcccccccc) >> 2) | ((b & 0x33333333) << 2);
591 case 2:
592 b = ((b & 0xaaaaaaaa) >> 1) | ((b & 0x55555555) << 1);
593 case 1:
594 case 0:
595 break;
596 default:
597 printk(KERN_ERR "DBRI reverse_bytes: unsupported length\n");
598 };
599
600 return b;
601}
602
603/*
604****************************************************************************
605************** DBRI initialization and command synchronization *************
606****************************************************************************
607
608Commands are sent to the DBRI by building a list of them in memory,
609then writing the address of the first list item to DBRI register 8.
4338829e
MH
610The list is terminated with a WAIT command, which generates a
611CPU interrupt to signal completion.
1bd9debf
TI
612
613Since the DBRI can run in parallel with the CPU, several means of
1be54c82 614synchronization present themselves. The method implemented here is only
aaad3653 615use of the dbri_cmdwait() to wait for execution of batch of sent commands.
1bd9debf 616
098ccbc5 617A circular command buffer is used here. A new command is being added
aaad3653 618while another can be executed. The scheme works by adding two WAIT commands
1be54c82
KH
619after each sent batch of commands. When the next batch is prepared it is
620added after the WAIT commands then the WAITs are replaced with single JUMP
098ccbc5
KH
621command to the new batch. The the DBRI is forced to reread the last WAIT
622command (replaced by the JUMP by then). If the DBRI is still executing
1be54c82 623previous commands the request to reread the WAIT command is ignored.
1bd9debf 624
1bd9debf 625Every time a routine wants to write commands to the DBRI, it must
098ccbc5
KH
626first call dbri_cmdlock() and get pointer to a free space in
627dbri->dma->cmd buffer. After this, the commands can be written to
628the buffer, and dbri_cmdsend() is called with the final pointer value
1be54c82 629to send them to the DBRI.
1bd9debf
TI
630
631*/
632
aaad3653 633#define MAXLOOPS 20
1be54c82
KH
634/*
635 * Wait for the current command string to execute
636 */
637static void dbri_cmdwait(struct snd_dbri *dbri)
1bd9debf 638{
4338829e 639 int maxloops = MAXLOOPS;
ea543f1e 640 unsigned long flags;
4338829e 641
4338829e 642 /* Delay if previous commands are still being processed */
ea543f1e
KH
643 spin_lock_irqsave(&dbri->lock, flags);
644 while ((--maxloops) > 0 && (sbus_readl(dbri->regs + REG0) & D_P)) {
645 spin_unlock_irqrestore(&dbri->lock, flags);
4338829e 646 msleep_interruptible(1);
ea543f1e
KH
647 spin_lock_irqsave(&dbri->lock, flags);
648 }
649 spin_unlock_irqrestore(&dbri->lock, flags);
1be54c82 650
4338829e 651 if (maxloops == 0) {
1be54c82 652 printk(KERN_ERR "DBRI: Chip never completed command buffer\n");
4338829e
MH
653 } else {
654 dprintk(D_CMD, "Chip completed command buffer (%d)\n",
655 MAXLOOPS - maxloops - 1);
656 }
1be54c82
KH
657}
658/*
659 * Lock the command queue and returns pointer to a space for len cmd words
660 * It locks the cmdlock spinlock.
661 */
098ccbc5 662static s32 *dbri_cmdlock(struct snd_dbri *dbri, int len)
1be54c82
KH
663{
664 /* Space for 2 WAIT cmds (replaced later by 1 JUMP cmd) */
665 len += 2;
666 spin_lock(&dbri->cmdlock);
667 if (dbri->cmdptr - dbri->dma->cmd + len < DBRI_NO_CMDS - 2)
668 return dbri->cmdptr + 2;
669 else if (len < sbus_readl(dbri->regs + REG8) - dbri->dma_dvma)
670 return dbri->dma->cmd;
671 else
672 printk(KERN_ERR "DBRI: no space for commands.");
4338829e 673
ae97dd9a 674 return NULL;
1bd9debf
TI
675}
676
1be54c82 677/*
beb7dd86 678 * Send prepared cmd string. It works by writing a JUMP cmd into
1be54c82 679 * the last WAIT cmd and force DBRI to reread the cmd.
ab93c7ae 680 * The JUMP cmd points to the new cmd string.
1be54c82 681 * It also releases the cmdlock spinlock.
ea543f1e 682 *
ca405870 683 * Lock must be held before calling this.
1be54c82 684 */
098ccbc5 685static void dbri_cmdsend(struct snd_dbri *dbri, s32 *cmd, int len)
1bd9debf 686{
1be54c82
KH
687 s32 tmp, addr;
688 static int wait_id = 0;
1bd9debf 689
1be54c82
KH
690 wait_id++;
691 wait_id &= 0xffff; /* restrict it to a 16 bit counter. */
692 *(cmd) = DBRI_CMD(D_WAIT, 1, wait_id);
693 *(cmd+1) = DBRI_CMD(D_WAIT, 1, wait_id);
1bd9debf 694
1be54c82
KH
695 /* Replace the last command with JUMP */
696 addr = dbri->dma_dvma + (cmd - len - dbri->dma->cmd) * sizeof(s32);
697 *(dbri->cmdptr+1) = addr;
698 *(dbri->cmdptr) = DBRI_CMD(D_JUMP, 0, 0);
1bd9debf 699
1be54c82 700#ifdef DBRI_DEBUG
ab93c7ae
KH
701 if (cmd > dbri->cmdptr) {
702 s32 *ptr;
703
aaad3653 704 for (ptr = dbri->cmdptr; ptr < cmd+2; ptr++)
098ccbc5
KH
705 dprintk(D_CMD, "cmd: %lx:%08x\n",
706 (unsigned long)ptr, *ptr);
ab93c7ae
KH
707 } else {
708 s32 *ptr = dbri->cmdptr;
709
1be54c82 710 dprintk(D_CMD, "cmd: %lx:%08x\n", (unsigned long)ptr, *ptr);
ab93c7ae 711 ptr++;
1be54c82 712 dprintk(D_CMD, "cmd: %lx:%08x\n", (unsigned long)ptr, *ptr);
098ccbc5
KH
713 for (ptr = dbri->dma->cmd; ptr < cmd+2; ptr++)
714 dprintk(D_CMD, "cmd: %lx:%08x\n",
715 (unsigned long)ptr, *ptr);
1be54c82
KH
716 }
717#endif
4338829e 718
1be54c82
KH
719 /* Reread the last command */
720 tmp = sbus_readl(dbri->regs + REG0);
721 tmp |= D_P;
722 sbus_writel(tmp, dbri->regs + REG0);
1bd9debf 723
1be54c82
KH
724 dbri->cmdptr = cmd;
725 spin_unlock(&dbri->cmdlock);
1bd9debf
TI
726}
727
728/* Lock must be held when calling this */
098ccbc5 729static void dbri_reset(struct snd_dbri *dbri)
1bd9debf
TI
730{
731 int i;
d1fdf07e 732 u32 tmp;
1bd9debf
TI
733
734 dprintk(D_GEN, "reset 0:%x 2:%x 8:%x 9:%x\n",
735 sbus_readl(dbri->regs + REG0),
736 sbus_readl(dbri->regs + REG2),
737 sbus_readl(dbri->regs + REG8), sbus_readl(dbri->regs + REG9));
738
739 sbus_writel(D_R, dbri->regs + REG0); /* Soft Reset */
740 for (i = 0; (sbus_readl(dbri->regs + REG0) & D_R) && i < 64; i++)
741 udelay(10);
d1fdf07e
KH
742
743 /* A brute approach - DBRI falls back to working burst size by itself
744 * On SS20 D_S does not work, so do not try so high. */
745 tmp = sbus_readl(dbri->regs + REG0);
746 tmp |= D_G | D_E;
747 tmp &= ~D_S;
748 sbus_writel(tmp, dbri->regs + REG0);
1bd9debf
TI
749}
750
751/* Lock must not be held before calling this */
098ccbc5 752static void dbri_initialize(struct snd_dbri *dbri)
1bd9debf 753{
1be54c82 754 s32 *cmd;
d1fdf07e 755 u32 dma_addr;
1bd9debf
TI
756 unsigned long flags;
757 int n;
758
759 spin_lock_irqsave(&dbri->lock, flags);
760
761 dbri_reset(dbri);
762
1bd9debf
TI
763 /* Initialize pipes */
764 for (n = 0; n < DBRI_NO_PIPES; n++)
765 dbri->pipes[n].desc = dbri->pipes[n].first_desc = -1;
766
1be54c82 767 spin_lock_init(&dbri->cmdlock);
1bd9debf 768 /*
098ccbc5 769 * Initialize the interrupt ring buffer.
1bd9debf
TI
770 */
771 dma_addr = dbri->dma_dvma + dbri_dma_off(intr, 0);
6fb98280
KH
772 dbri->dma->intr[0] = dma_addr;
773 dbri->dbri_irqp = 1;
774 /*
775 * Set up the interrupt queue
776 */
1be54c82
KH
777 spin_lock(&dbri->cmdlock);
778 cmd = dbri->cmdptr = dbri->dma->cmd;
1bd9debf
TI
779 *(cmd++) = DBRI_CMD(D_IIQ, 0, 0);
780 *(cmd++) = dma_addr;
1be54c82
KH
781 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
782 dbri->cmdptr = cmd;
783 *(cmd++) = DBRI_CMD(D_WAIT, 1, 0);
784 *(cmd++) = DBRI_CMD(D_WAIT, 1, 0);
785 dma_addr = dbri->dma_dvma + dbri_dma_off(cmd, 0);
786 sbus_writel(dma_addr, dbri->regs + REG8);
787 spin_unlock(&dbri->cmdlock);
1bd9debf 788
1bd9debf 789 spin_unlock_irqrestore(&dbri->lock, flags);
ea543f1e 790 dbri_cmdwait(dbri);
1bd9debf
TI
791}
792
793/*
794****************************************************************************
795************************** DBRI data pipe management ***********************
796****************************************************************************
797
798While DBRI control functions use the command and interrupt buffers, the
799main data path takes the form of data pipes, which can be short (command
800and interrupt driven), or long (attached to DMA buffers). These functions
801provide a rudimentary means of setting up and managing the DBRI's pipes,
802but the calling functions have to make sure they respect the pipes' linked
803list ordering, among other things. The transmit and receive functions
804here interface closely with the transmit and receive interrupt code.
805
806*/
098ccbc5 807static int pipe_active(struct snd_dbri *dbri, int pipe)
1bd9debf
TI
808{
809 return ((pipe >= 0) && (dbri->pipes[pipe].desc != -1));
810}
811
812/* reset_pipe(dbri, pipe)
813 *
814 * Called on an in-use pipe to clear anything being transmitted or received
815 * Lock must be held before calling this.
816 */
098ccbc5 817static void reset_pipe(struct snd_dbri *dbri, int pipe)
1bd9debf
TI
818{
819 int sdp;
820 int desc;
1be54c82 821 s32 *cmd;
1bd9debf 822
470f1f1a 823 if (pipe < 0 || pipe > DBRI_MAX_PIPE) {
098ccbc5
KH
824 printk(KERN_ERR "DBRI: reset_pipe called with "
825 "illegal pipe number\n");
1bd9debf
TI
826 return;
827 }
828
829 sdp = dbri->pipes[pipe].sdp;
830 if (sdp == 0) {
098ccbc5
KH
831 printk(KERN_ERR "DBRI: reset_pipe called "
832 "on uninitialized pipe\n");
1bd9debf
TI
833 return;
834 }
835
1be54c82 836 cmd = dbri_cmdlock(dbri, 3);
1bd9debf
TI
837 *(cmd++) = DBRI_CMD(D_SDP, 0, sdp | D_SDP_C | D_SDP_P);
838 *(cmd++) = 0;
1be54c82
KH
839 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
840 dbri_cmdsend(dbri, cmd, 3);
1bd9debf
TI
841
842 desc = dbri->pipes[pipe].first_desc;
098ccbc5 843 if (desc >= 0)
1be54c82 844 do {
098ccbc5
KH
845 dbri->dma->desc[desc].ba = 0;
846 dbri->dma->desc[desc].nda = 0;
1be54c82
KH
847 desc = dbri->next_desc[desc];
848 } while (desc != -1 && desc != dbri->pipes[pipe].first_desc);
1bd9debf
TI
849
850 dbri->pipes[pipe].desc = -1;
851 dbri->pipes[pipe].first_desc = -1;
852}
853
ea543f1e
KH
854/*
855 * Lock must be held before calling this.
856 */
098ccbc5 857static void setup_pipe(struct snd_dbri *dbri, int pipe, int sdp)
1bd9debf 858{
470f1f1a 859 if (pipe < 0 || pipe > DBRI_MAX_PIPE) {
098ccbc5
KH
860 printk(KERN_ERR "DBRI: setup_pipe called "
861 "with illegal pipe number\n");
1bd9debf
TI
862 return;
863 }
864
865 if ((sdp & 0xf800) != sdp) {
098ccbc5
KH
866 printk(KERN_ERR "DBRI: setup_pipe called "
867 "with strange SDP value\n");
1bd9debf
TI
868 /* sdp &= 0xf800; */
869 }
870
871 /* If this is a fixed receive pipe, arrange for an interrupt
872 * every time its data changes
873 */
874 if (D_SDP_MODE(sdp) == D_SDP_FIXED && !(sdp & D_SDP_TO_SER))
875 sdp |= D_SDP_CHANGE;
876
877 sdp |= D_PIPE(pipe);
878 dbri->pipes[pipe].sdp = sdp;
879 dbri->pipes[pipe].desc = -1;
880 dbri->pipes[pipe].first_desc = -1;
1bd9debf
TI
881
882 reset_pipe(dbri, pipe);
883}
884
ea543f1e
KH
885/*
886 * Lock must be held before calling this.
887 */
098ccbc5 888static void link_time_slot(struct snd_dbri *dbri, int pipe,
294a30dc 889 int prevpipe, int nextpipe,
1bd9debf
TI
890 int length, int cycle)
891{
1be54c82 892 s32 *cmd;
1bd9debf 893 int val;
1bd9debf 894
098ccbc5 895 if (pipe < 0 || pipe > DBRI_MAX_PIPE
294a30dc
KH
896 || prevpipe < 0 || prevpipe > DBRI_MAX_PIPE
897 || nextpipe < 0 || nextpipe > DBRI_MAX_PIPE) {
098ccbc5 898 printk(KERN_ERR
4338829e 899 "DBRI: link_time_slot called with illegal pipe number\n");
1bd9debf
TI
900 return;
901 }
902
098ccbc5 903 if (dbri->pipes[pipe].sdp == 0
294a30dc
KH
904 || dbri->pipes[prevpipe].sdp == 0
905 || dbri->pipes[nextpipe].sdp == 0) {
098ccbc5
KH
906 printk(KERN_ERR "DBRI: link_time_slot called "
907 "on uninitialized pipe\n");
1bd9debf
TI
908 return;
909 }
910
294a30dc 911 dbri->pipes[prevpipe].nextpipe = pipe;
1bd9debf 912 dbri->pipes[pipe].nextpipe = nextpipe;
1bd9debf
TI
913 dbri->pipes[pipe].length = length;
914
1be54c82 915 cmd = dbri_cmdlock(dbri, 4);
1bd9debf 916
294a30dc
KH
917 if (dbri->pipes[pipe].sdp & D_SDP_TO_SER) {
918 /* Deal with CHI special case:
919 * "If transmission on edges 0 or 1 is desired, then cycle n
920 * (where n = # of bit times per frame...) must be used."
921 * - DBRI data sheet, page 11
922 */
923 if (prevpipe == 16 && cycle == 0)
924 cycle = dbri->chi_bpf;
925
926 val = D_DTS_VO | D_DTS_INS | D_DTS_PRVOUT(prevpipe) | pipe;
1bd9debf 927 *(cmd++) = DBRI_CMD(D_DTS, 0, val);
294a30dc 928 *(cmd++) = 0;
1bd9debf
TI
929 *(cmd++) =
930 D_TS_LEN(length) | D_TS_CYCLE(cycle) | D_TS_NEXT(nextpipe);
1bd9debf 931 } else {
294a30dc 932 val = D_DTS_VI | D_DTS_INS | D_DTS_PRVIN(prevpipe) | pipe;
1bd9debf 933 *(cmd++) = DBRI_CMD(D_DTS, 0, val);
1bd9debf
TI
934 *(cmd++) =
935 D_TS_LEN(length) | D_TS_CYCLE(cycle) | D_TS_NEXT(nextpipe);
294a30dc 936 *(cmd++) = 0;
1bd9debf 937 }
1be54c82 938 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
1bd9debf 939
1be54c82 940 dbri_cmdsend(dbri, cmd, 4);
1bd9debf
TI
941}
942
ea543f1e
KH
943#if 0
944/*
945 * Lock must be held before calling this.
946 */
098ccbc5 947static void unlink_time_slot(struct snd_dbri *dbri, int pipe,
1bd9debf
TI
948 enum in_or_out direction, int prevpipe,
949 int nextpipe)
950{
1be54c82 951 s32 *cmd;
1bd9debf
TI
952 int val;
953
098ccbc5 954 if (pipe < 0 || pipe > DBRI_MAX_PIPE
1be54c82
KH
955 || prevpipe < 0 || prevpipe > DBRI_MAX_PIPE
956 || nextpipe < 0 || nextpipe > DBRI_MAX_PIPE) {
098ccbc5 957 printk(KERN_ERR
4338829e 958 "DBRI: unlink_time_slot called with illegal pipe number\n");
1bd9debf
TI
959 return;
960 }
961
1be54c82 962 cmd = dbri_cmdlock(dbri, 4);
1bd9debf
TI
963
964 if (direction == PIPEinput) {
965 val = D_DTS_VI | D_DTS_DEL | D_DTS_PRVIN(prevpipe) | pipe;
966 *(cmd++) = DBRI_CMD(D_DTS, 0, val);
967 *(cmd++) = D_TS_NEXT(nextpipe);
968 *(cmd++) = 0;
969 } else {
970 val = D_DTS_VO | D_DTS_DEL | D_DTS_PRVOUT(prevpipe) | pipe;
971 *(cmd++) = DBRI_CMD(D_DTS, 0, val);
972 *(cmd++) = 0;
973 *(cmd++) = D_TS_NEXT(nextpipe);
974 }
1be54c82 975 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
1bd9debf 976
1be54c82 977 dbri_cmdsend(dbri, cmd, 4);
1bd9debf 978}
ea543f1e 979#endif
1bd9debf
TI
980
981/* xmit_fixed() / recv_fixed()
982 *
983 * Transmit/receive data on a "fixed" pipe - i.e, one whose contents are not
984 * expected to change much, and which we don't need to buffer.
985 * The DBRI only interrupts us when the data changes (receive pipes),
986 * or only changes the data when this function is called (transmit pipes).
987 * Only short pipes (numbers 16-31) can be used in fixed data mode.
988 *
989 * These function operate on a 32-bit field, no matter how large
990 * the actual time slot is. The interrupt handler takes care of bit
991 * ordering and alignment. An 8-bit time slot will always end up
992 * in the low-order 8 bits, filled either MSB-first or LSB-first,
ea543f1e
KH
993 * depending on the settings passed to setup_pipe().
994 *
995 * Lock must not be held before calling it.
1bd9debf 996 */
098ccbc5 997static void xmit_fixed(struct snd_dbri *dbri, int pipe, unsigned int data)
1bd9debf 998{
1be54c82 999 s32 *cmd;
ea543f1e 1000 unsigned long flags;
1bd9debf 1001
470f1f1a 1002 if (pipe < 16 || pipe > DBRI_MAX_PIPE) {
4338829e 1003 printk(KERN_ERR "DBRI: xmit_fixed: Illegal pipe number\n");
1bd9debf
TI
1004 return;
1005 }
1006
1007 if (D_SDP_MODE(dbri->pipes[pipe].sdp) == 0) {
098ccbc5
KH
1008 printk(KERN_ERR "DBRI: xmit_fixed: "
1009 "Uninitialized pipe %d\n", pipe);
1bd9debf
TI
1010 return;
1011 }
1012
1013 if (D_SDP_MODE(dbri->pipes[pipe].sdp) != D_SDP_FIXED) {
4338829e 1014 printk(KERN_ERR "DBRI: xmit_fixed: Non-fixed pipe %d\n", pipe);
1bd9debf
TI
1015 return;
1016 }
1017
1018 if (!(dbri->pipes[pipe].sdp & D_SDP_TO_SER)) {
098ccbc5
KH
1019 printk(KERN_ERR "DBRI: xmit_fixed: Called on receive pipe %d\n",
1020 pipe);
1bd9debf
TI
1021 return;
1022 }
1023
1024 /* DBRI short pipes always transmit LSB first */
1025
1026 if (dbri->pipes[pipe].sdp & D_SDP_MSB)
1027 data = reverse_bytes(data, dbri->pipes[pipe].length);
1028
1be54c82 1029 cmd = dbri_cmdlock(dbri, 3);
1bd9debf
TI
1030
1031 *(cmd++) = DBRI_CMD(D_SSP, 0, pipe);
1032 *(cmd++) = data;
1be54c82 1033 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
1bd9debf 1034
ea543f1e 1035 spin_lock_irqsave(&dbri->lock, flags);
1be54c82 1036 dbri_cmdsend(dbri, cmd, 3);
ea543f1e 1037 spin_unlock_irqrestore(&dbri->lock, flags);
1be54c82 1038 dbri_cmdwait(dbri);
ea543f1e 1039
1bd9debf
TI
1040}
1041
098ccbc5 1042static void recv_fixed(struct snd_dbri *dbri, int pipe, volatile __u32 *ptr)
1bd9debf 1043{
470f1f1a 1044 if (pipe < 16 || pipe > DBRI_MAX_PIPE) {
098ccbc5
KH
1045 printk(KERN_ERR "DBRI: recv_fixed called with "
1046 "illegal pipe number\n");
1bd9debf
TI
1047 return;
1048 }
1049
1050 if (D_SDP_MODE(dbri->pipes[pipe].sdp) != D_SDP_FIXED) {
098ccbc5
KH
1051 printk(KERN_ERR "DBRI: recv_fixed called on "
1052 "non-fixed pipe %d\n", pipe);
1bd9debf
TI
1053 return;
1054 }
1055
1056 if (dbri->pipes[pipe].sdp & D_SDP_TO_SER) {
098ccbc5
KH
1057 printk(KERN_ERR "DBRI: recv_fixed called on "
1058 "transmit pipe %d\n", pipe);
1bd9debf
TI
1059 return;
1060 }
1061
1062 dbri->pipes[pipe].recv_fixed_ptr = ptr;
1063}
1064
1065/* setup_descs()
1066 *
1067 * Setup transmit/receive data on a "long" pipe - i.e, one associated
1068 * with a DMA buffer.
1069 *
1070 * Only pipe numbers 0-15 can be used in this mode.
1071 *
1072 * This function takes a stream number pointing to a data buffer,
1073 * and work by building chains of descriptors which identify the
1074 * data buffers. Buffers too large for a single descriptor will
1075 * be spread across multiple descriptors.
1be54c82
KH
1076 *
1077 * All descriptors create a ring buffer.
ea543f1e
KH
1078 *
1079 * Lock must be held before calling this.
1bd9debf 1080 */
098ccbc5 1081static int setup_descs(struct snd_dbri *dbri, int streamno, unsigned int period)
1bd9debf 1082{
475675d6 1083 struct dbri_streaminfo *info = &dbri->stream_info[streamno];
1bd9debf 1084 __u32 dvma_buffer;
99dabfe7 1085 int desc;
1bd9debf
TI
1086 int len;
1087 int first_desc = -1;
1088 int last_desc = -1;
1089
1090 if (info->pipe < 0 || info->pipe > 15) {
4338829e 1091 printk(KERN_ERR "DBRI: setup_descs: Illegal pipe number\n");
1bd9debf
TI
1092 return -2;
1093 }
1094
1095 if (dbri->pipes[info->pipe].sdp == 0) {
4338829e 1096 printk(KERN_ERR "DBRI: setup_descs: Uninitialized pipe %d\n",
1bd9debf
TI
1097 info->pipe);
1098 return -2;
1099 }
1100
1101 dvma_buffer = info->dvma_buffer;
1102 len = info->size;
1103
1104 if (streamno == DBRI_PLAY) {
1105 if (!(dbri->pipes[info->pipe].sdp & D_SDP_TO_SER)) {
098ccbc5
KH
1106 printk(KERN_ERR "DBRI: setup_descs: "
1107 "Called on receive pipe %d\n", info->pipe);
1bd9debf
TI
1108 return -2;
1109 }
1110 } else {
1111 if (dbri->pipes[info->pipe].sdp & D_SDP_TO_SER) {
098ccbc5 1112 printk(KERN_ERR
4338829e 1113 "DBRI: setup_descs: Called on transmit pipe %d\n",
1bd9debf
TI
1114 info->pipe);
1115 return -2;
1116 }
098ccbc5
KH
1117 /* Should be able to queue multiple buffers
1118 * to receive on a pipe
1119 */
1bd9debf 1120 if (pipe_active(dbri, info->pipe)) {
098ccbc5
KH
1121 printk(KERN_ERR "DBRI: recv_on_pipe: "
1122 "Called on active pipe %d\n", info->pipe);
1bd9debf
TI
1123 return -2;
1124 }
1125
1126 /* Make sure buffer size is multiple of four */
1127 len &= ~3;
1128 }
1129
99dabfe7
KH
1130 /* Free descriptors if pipe has any */
1131 desc = dbri->pipes[info->pipe].first_desc;
098ccbc5 1132 if (desc >= 0)
99dabfe7 1133 do {
098ccbc5
KH
1134 dbri->dma->desc[desc].ba = 0;
1135 dbri->dma->desc[desc].nda = 0;
99dabfe7 1136 desc = dbri->next_desc[desc];
098ccbc5
KH
1137 } while (desc != -1 &&
1138 desc != dbri->pipes[info->pipe].first_desc);
99dabfe7
KH
1139
1140 dbri->pipes[info->pipe].desc = -1;
1141 dbri->pipes[info->pipe].first_desc = -1;
1142
1143 desc = 0;
1bd9debf
TI
1144 while (len > 0) {
1145 int mylen;
1146
1147 for (; desc < DBRI_NO_DESCS; desc++) {
c2735446 1148 if (!dbri->dma->desc[desc].ba)
1bd9debf
TI
1149 break;
1150 }
1151 if (desc == DBRI_NO_DESCS) {
4338829e 1152 printk(KERN_ERR "DBRI: setup_descs: No descriptors\n");
1bd9debf
TI
1153 return -1;
1154 }
1155
1be54c82
KH
1156 if (len > DBRI_TD_MAXCNT)
1157 mylen = DBRI_TD_MAXCNT; /* 8KB - 4 */
1158 else
1bd9debf 1159 mylen = len;
1be54c82
KH
1160
1161 if (mylen > period)
1bd9debf 1162 mylen = period;
1bd9debf 1163
c2735446 1164 dbri->next_desc[desc] = -1;
1bd9debf
TI
1165 dbri->dma->desc[desc].ba = dvma_buffer;
1166 dbri->dma->desc[desc].nda = 0;
1167
1168 if (streamno == DBRI_PLAY) {
1bd9debf
TI
1169 dbri->dma->desc[desc].word1 = DBRI_TD_CNT(mylen);
1170 dbri->dma->desc[desc].word4 = 0;
098ccbc5 1171 dbri->dma->desc[desc].word1 |= DBRI_TD_F | DBRI_TD_B;
1bd9debf 1172 } else {
1bd9debf
TI
1173 dbri->dma->desc[desc].word1 = 0;
1174 dbri->dma->desc[desc].word4 =
1175 DBRI_RD_B | DBRI_RD_BCNT(mylen);
1176 }
1177
1be54c82 1178 if (first_desc == -1)
1bd9debf 1179 first_desc = desc;
1be54c82 1180 else {
c2735446 1181 dbri->next_desc[last_desc] = desc;
1bd9debf
TI
1182 dbri->dma->desc[last_desc].nda =
1183 dbri->dma_dvma + dbri_dma_off(desc, desc);
1184 }
1185
1186 last_desc = desc;
1187 dvma_buffer += mylen;
1188 len -= mylen;
1189 }
1190
1191 if (first_desc == -1 || last_desc == -1) {
098ccbc5
KH
1192 printk(KERN_ERR "DBRI: setup_descs: "
1193 " Not enough descriptors available\n");
1bd9debf
TI
1194 return -1;
1195 }
1196
aaad3653
KH
1197 dbri->dma->desc[last_desc].nda =
1198 dbri->dma_dvma + dbri_dma_off(desc, first_desc);
1199 dbri->next_desc[last_desc] = first_desc;
1bd9debf
TI
1200 dbri->pipes[info->pipe].first_desc = first_desc;
1201 dbri->pipes[info->pipe].desc = first_desc;
1202
1be54c82 1203#ifdef DBRI_DEBUG
098ccbc5 1204 for (desc = first_desc; desc != -1;) {
1bd9debf
TI
1205 dprintk(D_DESC, "DESC %d: %08x %08x %08x %08x\n",
1206 desc,
1207 dbri->dma->desc[desc].word1,
1208 dbri->dma->desc[desc].ba,
1209 dbri->dma->desc[desc].nda, dbri->dma->desc[desc].word4);
1be54c82 1210 desc = dbri->next_desc[desc];
098ccbc5 1211 if (desc == first_desc)
1be54c82 1212 break;
1bd9debf 1213 }
1be54c82 1214#endif
1bd9debf
TI
1215 return 0;
1216}
1217
1218/*
1219****************************************************************************
1220************************** DBRI - CHI interface ****************************
1221****************************************************************************
1222
1223The CHI is a four-wire (clock, frame sync, data in, data out) time-division
1224multiplexed serial interface which the DBRI can operate in either master
1225(give clock/frame sync) or slave (take clock/frame sync) mode.
1226
1227*/
1228
1229enum master_or_slave { CHImaster, CHIslave };
1230
ea543f1e
KH
1231/*
1232 * Lock must not be held before calling it.
1233 */
098ccbc5
KH
1234static void reset_chi(struct snd_dbri *dbri,
1235 enum master_or_slave master_or_slave,
1bd9debf
TI
1236 int bits_per_frame)
1237{
1be54c82 1238 s32 *cmd;
1bd9debf 1239 int val;
1bd9debf 1240
1be54c82 1241 /* Set CHI Anchor: Pipe 16 */
1bd9debf 1242
1be54c82 1243 cmd = dbri_cmdlock(dbri, 4);
098ccbc5 1244 val = D_DTS_VO | D_DTS_VI | D_DTS_INS
1be54c82
KH
1245 | D_DTS_PRVIN(16) | D_PIPE(16) | D_DTS_PRVOUT(16);
1246 *(cmd++) = DBRI_CMD(D_DTS, 0, val);
1247 *(cmd++) = D_TS_ANCHOR | D_TS_NEXT(16);
1248 *(cmd++) = D_TS_ANCHOR | D_TS_NEXT(16);
1249 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
1250 dbri_cmdsend(dbri, cmd, 4);
1bd9debf 1251
1be54c82
KH
1252 dbri->pipes[16].sdp = 1;
1253 dbri->pipes[16].nextpipe = 16;
1bd9debf 1254
1be54c82 1255 cmd = dbri_cmdlock(dbri, 4);
1bd9debf
TI
1256
1257 if (master_or_slave == CHIslave) {
1258 /* Setup DBRI for CHI Slave - receive clock, frame sync (FS)
1259 *
1260 * CHICM = 0 (slave mode, 8 kHz frame rate)
1261 * IR = give immediate CHI status interrupt
1262 * EN = give CHI status interrupt upon change
1263 */
1264 *(cmd++) = DBRI_CMD(D_CHI, 0, D_CHI_CHICM(0));
1265 } else {
1266 /* Setup DBRI for CHI Master - generate clock, FS
1267 *
098ccbc5
KH
1268 * BPF = bits per 8 kHz frame
1269 * 12.288 MHz / CHICM_divisor = clock rate
1270 * FD = 1 - drive CHIFS on rising edge of CHICK
1bd9debf
TI
1271 */
1272 int clockrate = bits_per_frame * 8;
1273 int divisor = 12288 / clockrate;
1274
1275 if (divisor > 255 || divisor * clockrate != 12288)
098ccbc5
KH
1276 printk(KERN_ERR "DBRI: illegal bits_per_frame "
1277 "in setup_chi\n");
1bd9debf
TI
1278
1279 *(cmd++) = DBRI_CMD(D_CHI, 0, D_CHI_CHICM(divisor) | D_CHI_FD
1280 | D_CHI_BPF(bits_per_frame));
1281 }
1282
1283 dbri->chi_bpf = bits_per_frame;
1284
1285 /* CHI Data Mode
1286 *
1287 * RCE = 0 - receive on falling edge of CHICK
1288 * XCE = 1 - transmit on rising edge of CHICK
1289 * XEN = 1 - enable transmitter
1290 * REN = 1 - enable receiver
1291 */
1292
1293 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
1294 *(cmd++) = DBRI_CMD(D_CDM, 0, D_CDM_XCE | D_CDM_XEN | D_CDM_REN);
1be54c82 1295 *(cmd++) = DBRI_CMD(D_PAUSE, 0, 0);
1bd9debf 1296
1be54c82 1297 dbri_cmdsend(dbri, cmd, 4);
1bd9debf
TI
1298}
1299
1300/*
1301****************************************************************************
1302*********************** CS4215 audio codec management **********************
1303****************************************************************************
1304
1305In the standard SPARC audio configuration, the CS4215 codec is attached
1306to the DBRI via the CHI interface and few of the DBRI's PIO pins.
1307
ea543f1e
KH
1308 * Lock must not be held before calling it.
1309
1bd9debf 1310*/
098ccbc5 1311static void cs4215_setup_pipes(struct snd_dbri *dbri)
1bd9debf 1312{
ea543f1e
KH
1313 unsigned long flags;
1314
1315 spin_lock_irqsave(&dbri->lock, flags);
1bd9debf
TI
1316 /*
1317 * Data mode:
1318 * Pipe 4: Send timeslots 1-4 (audio data)
1319 * Pipe 20: Send timeslots 5-8 (part of ctrl data)
1320 * Pipe 6: Receive timeslots 1-4 (audio data)
1321 * Pipe 21: Receive timeslots 6-7. We can only receive 20 bits via
1322 * interrupt, and the rest of the data (slot 5 and 8) is
1323 * not relevant for us (only for doublechecking).
1324 *
1325 * Control mode:
098ccbc5 1326 * Pipe 17: Send timeslots 1-4 (slots 5-8 are read only)
1bd9debf 1327 * Pipe 18: Receive timeslot 1 (clb).
098ccbc5 1328 * Pipe 19: Receive timeslot 7 (version).
1bd9debf
TI
1329 */
1330
1331 setup_pipe(dbri, 4, D_SDP_MEM | D_SDP_TO_SER | D_SDP_MSB);
1332 setup_pipe(dbri, 20, D_SDP_FIXED | D_SDP_TO_SER | D_SDP_MSB);
1333 setup_pipe(dbri, 6, D_SDP_MEM | D_SDP_FROM_SER | D_SDP_MSB);
1334 setup_pipe(dbri, 21, D_SDP_FIXED | D_SDP_FROM_SER | D_SDP_MSB);
1335
1336 setup_pipe(dbri, 17, D_SDP_FIXED | D_SDP_TO_SER | D_SDP_MSB);
1337 setup_pipe(dbri, 18, D_SDP_FIXED | D_SDP_FROM_SER | D_SDP_MSB);
1338 setup_pipe(dbri, 19, D_SDP_FIXED | D_SDP_FROM_SER | D_SDP_MSB);
ea543f1e 1339 spin_unlock_irqrestore(&dbri->lock, flags);
1be54c82
KH
1340
1341 dbri_cmdwait(dbri);
1bd9debf
TI
1342}
1343
1344static int cs4215_init_data(struct cs4215 *mm)
1345{
1346 /*
1347 * No action, memory resetting only.
1348 *
1349 * Data Time Slot 5-8
1350 * Speaker,Line and Headphone enable. Gain set to the half.
1351 * Input is mike.
1352 */
1353 mm->data[0] = CS4215_LO(0x20) | CS4215_HE | CS4215_LE;
1354 mm->data[1] = CS4215_RO(0x20) | CS4215_SE;
1355 mm->data[2] = CS4215_LG(0x8) | CS4215_IS | CS4215_PIO0 | CS4215_PIO1;
1356 mm->data[3] = CS4215_RG(0x8) | CS4215_MA(0xf);
1357
1358 /*
1359 * Control Time Slot 1-4
1360 * 0: Default I/O voltage scale
1361 * 1: 8 bit ulaw, 8kHz, mono, high pass filter disabled
1362 * 2: Serial enable, CHI master, 128 bits per frame, clock 1
1363 * 3: Tests disabled
1364 */
1365 mm->ctrl[0] = CS4215_RSRVD_1 | CS4215_MLB;
1366 mm->ctrl[1] = CS4215_DFR_ULAW | CS4215_FREQ[0].csval;
1367 mm->ctrl[2] = CS4215_XCLK | CS4215_BSEL_128 | CS4215_FREQ[0].xtal;
1368 mm->ctrl[3] = 0;
1369
1370 mm->status = 0;
1371 mm->version = 0xff;
1372 mm->precision = 8; /* For ULAW */
1be54c82 1373 mm->channels = 1;
1bd9debf
TI
1374
1375 return 0;
1376}
1377
098ccbc5 1378static void cs4215_setdata(struct snd_dbri *dbri, int muted)
1bd9debf
TI
1379{
1380 if (muted) {
1381 dbri->mm.data[0] |= 63;
1382 dbri->mm.data[1] |= 63;
1383 dbri->mm.data[2] &= ~15;
1384 dbri->mm.data[3] &= ~15;
1385 } else {
1386 /* Start by setting the playback attenuation. */
475675d6 1387 struct dbri_streaminfo *info = &dbri->stream_info[DBRI_PLAY];
470f1f1a
KH
1388 int left_gain = info->left_gain & 0x3f;
1389 int right_gain = info->right_gain & 0x3f;
1bd9debf 1390
1bd9debf
TI
1391 dbri->mm.data[0] &= ~0x3f; /* Reset the volume bits */
1392 dbri->mm.data[1] &= ~0x3f;
1393 dbri->mm.data[0] |= (DBRI_MAX_VOLUME - left_gain);
1394 dbri->mm.data[1] |= (DBRI_MAX_VOLUME - right_gain);
1395
1396 /* Now set the recording gain. */
1397 info = &dbri->stream_info[DBRI_REC];
470f1f1a
KH
1398 left_gain = info->left_gain & 0xf;
1399 right_gain = info->right_gain & 0xf;
1bd9debf
TI
1400 dbri->mm.data[2] |= CS4215_LG(left_gain);
1401 dbri->mm.data[3] |= CS4215_RG(right_gain);
1402 }
1403
1404 xmit_fixed(dbri, 20, *(int *)dbri->mm.data);
1405}
1406
1407/*
1408 * Set the CS4215 to data mode.
1409 */
098ccbc5 1410static void cs4215_open(struct snd_dbri *dbri)
1bd9debf
TI
1411{
1412 int data_width;
1413 u32 tmp;
ea543f1e 1414 unsigned long flags;
1bd9debf
TI
1415
1416 dprintk(D_MM, "cs4215_open: %d channels, %d bits\n",
1417 dbri->mm.channels, dbri->mm.precision);
1418
1419 /* Temporarily mute outputs, and wait 1/8000 sec (125 us)
1420 * to make sure this takes. This avoids clicking noises.
1421 */
1422
1423 cs4215_setdata(dbri, 1);
1424 udelay(125);
1425
1426 /*
1427 * Data mode:
1428 * Pipe 4: Send timeslots 1-4 (audio data)
1429 * Pipe 20: Send timeslots 5-8 (part of ctrl data)
1430 * Pipe 6: Receive timeslots 1-4 (audio data)
1431 * Pipe 21: Receive timeslots 6-7. We can only receive 20 bits via
1432 * interrupt, and the rest of the data (slot 5 and 8) is
1433 * not relevant for us (only for doublechecking).
1434 *
1435 * Just like in control mode, the time slots are all offset by eight
1436 * bits. The CS4215, it seems, observes TSIN (the delayed signal)
1437 * even if it's the CHI master. Don't ask me...
1438 */
ea543f1e 1439 spin_lock_irqsave(&dbri->lock, flags);
1bd9debf
TI
1440 tmp = sbus_readl(dbri->regs + REG0);
1441 tmp &= ~(D_C); /* Disable CHI */
1442 sbus_writel(tmp, dbri->regs + REG0);
1443
1444 /* Switch CS4215 to data mode - set PIO3 to 1 */
1445 sbus_writel(D_ENPIO | D_PIO1 | D_PIO3 |
1446 (dbri->mm.onboard ? D_PIO0 : D_PIO2), dbri->regs + REG2);
1447
1448 reset_chi(dbri, CHIslave, 128);
1449
1450 /* Note: this next doesn't work for 8-bit stereo, because the two
1451 * channels would be on timeslots 1 and 3, with 2 and 4 idle.
1452 * (See CS4215 datasheet Fig 15)
1453 *
1454 * DBRI non-contiguous mode would be required to make this work.
1455 */
1456 data_width = dbri->mm.channels * dbri->mm.precision;
1457
294a30dc
KH
1458 link_time_slot(dbri, 4, 16, 16, data_width, dbri->mm.offset);
1459 link_time_slot(dbri, 20, 4, 16, 32, dbri->mm.offset + 32);
1460 link_time_slot(dbri, 6, 16, 16, data_width, dbri->mm.offset);
1461 link_time_slot(dbri, 21, 6, 16, 16, dbri->mm.offset + 40);
1bd9debf
TI
1462
1463 /* FIXME: enable CHI after _setdata? */
1464 tmp = sbus_readl(dbri->regs + REG0);
1465 tmp |= D_C; /* Enable CHI */
1466 sbus_writel(tmp, dbri->regs + REG0);
ea543f1e 1467 spin_unlock_irqrestore(&dbri->lock, flags);
1bd9debf
TI
1468
1469 cs4215_setdata(dbri, 0);
1470}
1471
1472/*
1473 * Send the control information (i.e. audio format)
1474 */
098ccbc5 1475static int cs4215_setctrl(struct snd_dbri *dbri)
1bd9debf
TI
1476{
1477 int i, val;
1478 u32 tmp;
ea543f1e 1479 unsigned long flags;
1bd9debf
TI
1480
1481 /* FIXME - let the CPU do something useful during these delays */
1482
1483 /* Temporarily mute outputs, and wait 1/8000 sec (125 us)
1484 * to make sure this takes. This avoids clicking noises.
1485 */
1bd9debf
TI
1486 cs4215_setdata(dbri, 1);
1487 udelay(125);
1488
1489 /*
1490 * Enable Control mode: Set DBRI's PIO3 (4215's D/~C) to 0, then wait
1491 * 12 cycles <= 12/(5512.5*64) sec = 34.01 usec
1492 */
1493 val = D_ENPIO | D_PIO1 | (dbri->mm.onboard ? D_PIO0 : D_PIO2);
1494 sbus_writel(val, dbri->regs + REG2);
1495 dprintk(D_MM, "cs4215_setctrl: reg2=0x%x\n", val);
1496 udelay(34);
1497
1498 /* In Control mode, the CS4215 is a slave device, so the DBRI must
1499 * operate as CHI master, supplying clocking and frame synchronization.
1500 *
1501 * In Data mode, however, the CS4215 must be CHI master to insure
1502 * that its data stream is synchronous with its codec.
1503 *
1504 * The upshot of all this? We start by putting the DBRI into master
1505 * mode, program the CS4215 in Control mode, then switch the CS4215
1506 * into Data mode and put the DBRI into slave mode. Various timing
1507 * requirements must be observed along the way.
1508 *
1509 * Oh, and one more thing, on a SPARCStation 20 (and maybe
1510 * others?), the addressing of the CS4215's time slots is
1511 * offset by eight bits, so we add eight to all the "cycle"
1512 * values in the Define Time Slot (DTS) commands. This is
1513 * done in hardware by a TI 248 that delays the DBRI->4215
1514 * frame sync signal by eight clock cycles. Anybody know why?
1515 */
ea543f1e 1516 spin_lock_irqsave(&dbri->lock, flags);
1bd9debf
TI
1517 tmp = sbus_readl(dbri->regs + REG0);
1518 tmp &= ~D_C; /* Disable CHI */
1519 sbus_writel(tmp, dbri->regs + REG0);
1520
1521 reset_chi(dbri, CHImaster, 128);
1522
1523 /*
1524 * Control mode:
098ccbc5 1525 * Pipe 17: Send timeslots 1-4 (slots 5-8 are read only)
1bd9debf 1526 * Pipe 18: Receive timeslot 1 (clb).
098ccbc5 1527 * Pipe 19: Receive timeslot 7 (version).
1bd9debf
TI
1528 */
1529
294a30dc
KH
1530 link_time_slot(dbri, 17, 16, 16, 32, dbri->mm.offset);
1531 link_time_slot(dbri, 18, 16, 16, 8, dbri->mm.offset);
1532 link_time_slot(dbri, 19, 18, 16, 8, dbri->mm.offset + 48);
ea543f1e 1533 spin_unlock_irqrestore(&dbri->lock, flags);
1bd9debf
TI
1534
1535 /* Wait for the chip to echo back CLB (Control Latch Bit) as zero */
1536 dbri->mm.ctrl[0] &= ~CS4215_CLB;
1537 xmit_fixed(dbri, 17, *(int *)dbri->mm.ctrl);
1538
ea543f1e 1539 spin_lock_irqsave(&dbri->lock, flags);
1bd9debf
TI
1540 tmp = sbus_readl(dbri->regs + REG0);
1541 tmp |= D_C; /* Enable CHI */
1542 sbus_writel(tmp, dbri->regs + REG0);
ea543f1e 1543 spin_unlock_irqrestore(&dbri->lock, flags);
1bd9debf 1544
098ccbc5 1545 for (i = 10; ((dbri->mm.status & 0xe4) != 0x20); --i)
4338829e 1546 msleep_interruptible(1);
098ccbc5 1547
1bd9debf
TI
1548 if (i == 0) {
1549 dprintk(D_MM, "CS4215 didn't respond to CLB (0x%02x)\n",
1550 dbri->mm.status);
1551 return -1;
1552 }
1553
1554 /* Disable changes to our copy of the version number, as we are about
1555 * to leave control mode.
1556 */
1557 recv_fixed(dbri, 19, NULL);
1558
1559 /* Terminate CS4215 control mode - data sheet says
1560 * "Set CLB=1 and send two more frames of valid control info"
1561 */
1562 dbri->mm.ctrl[0] |= CS4215_CLB;
1563 xmit_fixed(dbri, 17, *(int *)dbri->mm.ctrl);
1564
1565 /* Two frames of control info @ 8kHz frame rate = 250 us delay */
1566 udelay(250);
1567
1568 cs4215_setdata(dbri, 0);
1569
1570 return 0;
1571}
1572
1573/*
1574 * Setup the codec with the sampling rate, audio format and number of
1575 * channels.
1576 * As part of the process we resend the settings for the data
1577 * timeslots as well.
1578 */
098ccbc5 1579static int cs4215_prepare(struct snd_dbri *dbri, unsigned int rate,
1bd9debf
TI
1580 snd_pcm_format_t format, unsigned int channels)
1581{
1582 int freq_idx;
1583 int ret = 0;
1584
1585 /* Lookup index for this rate */
1586 for (freq_idx = 0; CS4215_FREQ[freq_idx].freq != 0; freq_idx++) {
1587 if (CS4215_FREQ[freq_idx].freq == rate)
1588 break;
1589 }
1590 if (CS4215_FREQ[freq_idx].freq != rate) {
1591 printk(KERN_WARNING "DBRI: Unsupported rate %d Hz\n", rate);
1592 return -1;
1593 }
1594
1595 switch (format) {
1596 case SNDRV_PCM_FORMAT_MU_LAW:
1597 dbri->mm.ctrl[1] = CS4215_DFR_ULAW;
1598 dbri->mm.precision = 8;
1599 break;
1600 case SNDRV_PCM_FORMAT_A_LAW:
1601 dbri->mm.ctrl[1] = CS4215_DFR_ALAW;
1602 dbri->mm.precision = 8;
1603 break;
1604 case SNDRV_PCM_FORMAT_U8:
1605 dbri->mm.ctrl[1] = CS4215_DFR_LINEAR8;
1606 dbri->mm.precision = 8;
1607 break;
1608 case SNDRV_PCM_FORMAT_S16_BE:
1609 dbri->mm.ctrl[1] = CS4215_DFR_LINEAR16;
1610 dbri->mm.precision = 16;
1611 break;
1612 default:
1613 printk(KERN_WARNING "DBRI: Unsupported format %d\n", format);
1614 return -1;
1615 }
1616
1617 /* Add rate parameters */
1618 dbri->mm.ctrl[1] |= CS4215_FREQ[freq_idx].csval;
1619 dbri->mm.ctrl[2] = CS4215_XCLK |
1620 CS4215_BSEL_128 | CS4215_FREQ[freq_idx].xtal;
1621
1622 dbri->mm.channels = channels;
ab93c7ae 1623 if (channels == 2)
1bd9debf
TI
1624 dbri->mm.ctrl[1] |= CS4215_DFR_STEREO;
1625
1626 ret = cs4215_setctrl(dbri);
1627 if (ret == 0)
1628 cs4215_open(dbri); /* set codec to data mode */
1629
1630 return ret;
1631}
1632
1633/*
1634 *
1635 */
098ccbc5 1636static int cs4215_init(struct snd_dbri *dbri)
1bd9debf
TI
1637{
1638 u32 reg2 = sbus_readl(dbri->regs + REG2);
1639 dprintk(D_MM, "cs4215_init: reg2=0x%x\n", reg2);
1640
1641 /* Look for the cs4215 chips */
1642 if (reg2 & D_PIO2) {
1643 dprintk(D_MM, "Onboard CS4215 detected\n");
1644 dbri->mm.onboard = 1;
1645 }
1646 if (reg2 & D_PIO0) {
1647 dprintk(D_MM, "Speakerbox detected\n");
1648 dbri->mm.onboard = 0;
1649
1650 if (reg2 & D_PIO2) {
1651 printk(KERN_INFO "DBRI: Using speakerbox / "
1652 "ignoring onboard mmcodec.\n");
1653 sbus_writel(D_ENPIO2, dbri->regs + REG2);
1654 }
1655 }
1656
1657 if (!(reg2 & (D_PIO0 | D_PIO2))) {
1658 printk(KERN_ERR "DBRI: no mmcodec found.\n");
1659 return -EIO;
1660 }
1661
1662 cs4215_setup_pipes(dbri);
1bd9debf
TI
1663 cs4215_init_data(&dbri->mm);
1664
1665 /* Enable capture of the status & version timeslots. */
1666 recv_fixed(dbri, 18, &dbri->mm.status);
1667 recv_fixed(dbri, 19, &dbri->mm.version);
1668
1669 dbri->mm.offset = dbri->mm.onboard ? 0 : 8;
1670 if (cs4215_setctrl(dbri) == -1 || dbri->mm.version == 0xff) {
1671 dprintk(D_MM, "CS4215 failed probe at offset %d\n",
1672 dbri->mm.offset);
1673 return -EIO;
1674 }
1675 dprintk(D_MM, "Found CS4215 at offset %d\n", dbri->mm.offset);
1676
1677 return 0;
1678}
1679
1680/*
1681****************************************************************************
1682*************************** DBRI interrupt handler *************************
1683****************************************************************************
1684
1685The DBRI communicates with the CPU mainly via a circular interrupt
1686buffer. When an interrupt is signaled, the CPU walks through the
1687buffer and calls dbri_process_one_interrupt() for each interrupt word.
1688Complicated interrupts are handled by dedicated functions (which
1689appear first in this file). Any pending interrupts can be serviced by
1690calling dbri_process_interrupt_buffer(), which works even if the CPU's
1be54c82 1691interrupts are disabled.
1bd9debf
TI
1692
1693*/
1694
1695/* xmit_descs()
1696 *
098ccbc5 1697 * Starts transmitting the current TD's for recording/playing.
1bd9debf
TI
1698 * For playback, ALSA has filled the DMA memory with new data (we hope).
1699 */
1be54c82 1700static void xmit_descs(struct snd_dbri *dbri)
1bd9debf 1701{
475675d6 1702 struct dbri_streaminfo *info;
1be54c82 1703 s32 *cmd;
1bd9debf
TI
1704 unsigned long flags;
1705 int first_td;
1706
1707 if (dbri == NULL)
1708 return; /* Disabled */
1709
1bd9debf
TI
1710 info = &dbri->stream_info[DBRI_REC];
1711 spin_lock_irqsave(&dbri->lock, flags);
1712
1be54c82 1713 if (info->pipe >= 0) {
1bd9debf
TI
1714 first_td = dbri->pipes[info->pipe].first_desc;
1715
1716 dprintk(D_DESC, "xmit_descs rec @ TD %d\n", first_td);
1717
1718 /* Stream could be closed by the time we run. */
aaad3653
KH
1719 if (first_td >= 0) {
1720 cmd = dbri_cmdlock(dbri, 2);
1721 *(cmd++) = DBRI_CMD(D_SDP, 0,
1722 dbri->pipes[info->pipe].sdp
1723 | D_SDP_P | D_SDP_EVERY | D_SDP_C);
098ccbc5
KH
1724 *(cmd++) = dbri->dma_dvma +
1725 dbri_dma_off(desc, first_td);
aaad3653 1726 dbri_cmdsend(dbri, cmd, 2);
1bd9debf 1727
aaad3653
KH
1728 /* Reset our admin of the pipe. */
1729 dbri->pipes[info->pipe].desc = first_td;
1730 }
1bd9debf
TI
1731 }
1732
1bd9debf 1733 info = &dbri->stream_info[DBRI_PLAY];
1bd9debf 1734
1be54c82 1735 if (info->pipe >= 0) {
1bd9debf
TI
1736 first_td = dbri->pipes[info->pipe].first_desc;
1737
1738 dprintk(D_DESC, "xmit_descs play @ TD %d\n", first_td);
1739
1740 /* Stream could be closed by the time we run. */
1be54c82
KH
1741 if (first_td >= 0) {
1742 cmd = dbri_cmdlock(dbri, 2);
1743 *(cmd++) = DBRI_CMD(D_SDP, 0,
1744 dbri->pipes[info->pipe].sdp
1745 | D_SDP_P | D_SDP_EVERY | D_SDP_C);
098ccbc5
KH
1746 *(cmd++) = dbri->dma_dvma +
1747 dbri_dma_off(desc, first_td);
1be54c82 1748 dbri_cmdsend(dbri, cmd, 2);
1bd9debf 1749
aaad3653 1750 /* Reset our admin of the pipe. */
1be54c82
KH
1751 dbri->pipes[info->pipe].desc = first_td;
1752 }
1bd9debf 1753 }
ea543f1e 1754
1bd9debf
TI
1755 spin_unlock_irqrestore(&dbri->lock, flags);
1756}
1757
1bd9debf
TI
1758/* transmission_complete_intr()
1759 *
1760 * Called by main interrupt handler when DBRI signals transmission complete
1761 * on a pipe (interrupt triggered by the B bit in a transmit descriptor).
1762 *
4338829e
MH
1763 * Walks through the pipe's list of transmit buffer descriptors and marks
1764 * them as available. Stops when the first descriptor is found without
1bd9debf 1765 * TBC (Transmit Buffer Complete) set, or we've run through them all.
4338829e 1766 *
ab93c7ae
KH
1767 * The DMA buffers are not released. They form a ring buffer and
1768 * they are filled by ALSA while others are transmitted by DMA.
1769 *
1bd9debf
TI
1770 */
1771
098ccbc5 1772static void transmission_complete_intr(struct snd_dbri *dbri, int pipe)
1bd9debf 1773{
475675d6 1774 struct dbri_streaminfo *info;
1bd9debf
TI
1775 int td;
1776 int status;
1777
1778 info = &dbri->stream_info[DBRI_PLAY];
1779
1780 td = dbri->pipes[pipe].desc;
1781 while (td >= 0) {
1782 if (td >= DBRI_NO_DESCS) {
1783 printk(KERN_ERR "DBRI: invalid td on pipe %d\n", pipe);
1784 return;
1785 }
1786
1787 status = DBRI_TD_STATUS(dbri->dma->desc[td].word4);
098ccbc5 1788 if (!(status & DBRI_TD_TBC))
1bd9debf 1789 break;
1bd9debf
TI
1790
1791 dprintk(D_INT, "TD %d, status 0x%02x\n", td, status);
1792
1793 dbri->dma->desc[td].word4 = 0; /* Reset it for next time. */
1be54c82 1794 info->offset += DBRI_RD_CNT(dbri->dma->desc[td].word1);
1bd9debf 1795
c2735446 1796 td = dbri->next_desc[td];
1bd9debf
TI
1797 dbri->pipes[pipe].desc = td;
1798 }
1799
1800 /* Notify ALSA */
1801 if (spin_is_locked(&dbri->lock)) {
1802 spin_unlock(&dbri->lock);
1803 snd_pcm_period_elapsed(info->substream);
1804 spin_lock(&dbri->lock);
1805 } else
1806 snd_pcm_period_elapsed(info->substream);
1807}
1808
098ccbc5 1809static void reception_complete_intr(struct snd_dbri *dbri, int pipe)
1bd9debf 1810{
475675d6 1811 struct dbri_streaminfo *info;
1bd9debf
TI
1812 int rd = dbri->pipes[pipe].desc;
1813 s32 status;
1814
1815 if (rd < 0 || rd >= DBRI_NO_DESCS) {
1816 printk(KERN_ERR "DBRI: invalid rd on pipe %d\n", pipe);
1817 return;
1818 }
1819
c2735446 1820 dbri->pipes[pipe].desc = dbri->next_desc[rd];
1bd9debf
TI
1821 status = dbri->dma->desc[rd].word1;
1822 dbri->dma->desc[rd].word1 = 0; /* Reset it for next time. */
1823
1824 info = &dbri->stream_info[DBRI_REC];
1825 info->offset += DBRI_RD_CNT(status);
1bd9debf
TI
1826
1827 /* FIXME: Check status */
1828
1829 dprintk(D_INT, "Recv RD %d, status 0x%02x, len %d\n",
1830 rd, DBRI_RD_STATUS(status), DBRI_RD_CNT(status));
1831
1bd9debf
TI
1832 /* Notify ALSA */
1833 if (spin_is_locked(&dbri->lock)) {
1834 spin_unlock(&dbri->lock);
1835 snd_pcm_period_elapsed(info->substream);
1836 spin_lock(&dbri->lock);
1837 } else
1838 snd_pcm_period_elapsed(info->substream);
1839}
1840
098ccbc5 1841static void dbri_process_one_interrupt(struct snd_dbri *dbri, int x)
1bd9debf
TI
1842{
1843 int val = D_INTR_GETVAL(x);
1844 int channel = D_INTR_GETCHAN(x);
1845 int command = D_INTR_GETCMD(x);
1846 int code = D_INTR_GETCODE(x);
1847#ifdef DBRI_DEBUG
1848 int rval = D_INTR_GETRVAL(x);
1849#endif
1850
1851 if (channel == D_INTR_CMD) {
1852 dprintk(D_CMD, "INTR: Command: %-5s Value:%d\n",
1853 cmds[command], val);
1854 } else {
1855 dprintk(D_INT, "INTR: Chan:%d Code:%d Val:%#x\n",
1856 channel, code, rval);
1857 }
1858
1bd9debf 1859 switch (code) {
1be54c82
KH
1860 case D_INTR_CMDI:
1861 if (command != D_WAIT)
1862 printk(KERN_ERR "DBRI: Command read interrupt\n");
1863 break;
1bd9debf
TI
1864 case D_INTR_BRDY:
1865 reception_complete_intr(dbri, channel);
1866 break;
1867 case D_INTR_XCMP:
1868 case D_INTR_MINT:
1869 transmission_complete_intr(dbri, channel);
1870 break;
1871 case D_INTR_UNDR:
1872 /* UNDR - Transmission underrun
1873 * resend SDP command with clear pipe bit (C) set
1874 */
1875 {
1be54c82
KH
1876 /* FIXME: do something useful in case of underrun */
1877 printk(KERN_ERR "DBRI: Underrun error\n");
1878#if 0
1879 s32 *cmd;
1bd9debf
TI
1880 int pipe = channel;
1881 int td = dbri->pipes[pipe].desc;
1882
1883 dbri->dma->desc[td].word4 = 0;
1884 cmd = dbri_cmdlock(dbri, NoGetLock);
1885 *(cmd++) = DBRI_CMD(D_SDP, 0,
1886 dbri->pipes[pipe].sdp
1887 | D_SDP_P | D_SDP_C | D_SDP_2SAME);
1888 *(cmd++) = dbri->dma_dvma + dbri_dma_off(desc, td);
1889 dbri_cmdsend(dbri, cmd);
1be54c82 1890#endif
1bd9debf
TI
1891 }
1892 break;
1893 case D_INTR_FXDT:
1894 /* FXDT - Fixed data change */
1895 if (dbri->pipes[channel].sdp & D_SDP_MSB)
1896 val = reverse_bytes(val, dbri->pipes[channel].length);
1897
1898 if (dbri->pipes[channel].recv_fixed_ptr)
1899 *(dbri->pipes[channel].recv_fixed_ptr) = val;
1900 break;
1901 default:
1902 if (channel != D_INTR_CMD)
1903 printk(KERN_WARNING
1904 "DBRI: Ignored Interrupt: %d (0x%x)\n", code, x);
1905 }
1906}
1907
1908/* dbri_process_interrupt_buffer advances through the DBRI's interrupt
1909 * buffer until it finds a zero word (indicating nothing more to do
1910 * right now). Non-zero words require processing and are handed off
1be54c82 1911 * to dbri_process_one_interrupt AFTER advancing the pointer.
1bd9debf 1912 */
098ccbc5 1913static void dbri_process_interrupt_buffer(struct snd_dbri *dbri)
1bd9debf
TI
1914{
1915 s32 x;
1916
1917 while ((x = dbri->dma->intr[dbri->dbri_irqp]) != 0) {
1918 dbri->dma->intr[dbri->dbri_irqp] = 0;
1919 dbri->dbri_irqp++;
6fb98280 1920 if (dbri->dbri_irqp == DBRI_INT_BLK)
1bd9debf 1921 dbri->dbri_irqp = 1;
1bd9debf
TI
1922
1923 dbri_process_one_interrupt(dbri, x);
1924 }
1925}
1926
7d12e780 1927static irqreturn_t snd_dbri_interrupt(int irq, void *dev_id)
1bd9debf 1928{
475675d6 1929 struct snd_dbri *dbri = dev_id;
1bd9debf
TI
1930 static int errcnt = 0;
1931 int x;
1932
1933 if (dbri == NULL)
1934 return IRQ_NONE;
1935 spin_lock(&dbri->lock);
1936
1937 /*
1938 * Read it, so the interrupt goes away.
1939 */
1940 x = sbus_readl(dbri->regs + REG1);
1941
1942 if (x & (D_MRR | D_MLE | D_LBG | D_MBE)) {
1943 u32 tmp;
1944
1945 if (x & D_MRR)
1946 printk(KERN_ERR
1947 "DBRI: Multiple Error Ack on SBus reg1=0x%x\n",
1948 x);
1949 if (x & D_MLE)
1950 printk(KERN_ERR
1951 "DBRI: Multiple Late Error on SBus reg1=0x%x\n",
1952 x);
1953 if (x & D_LBG)
1954 printk(KERN_ERR
1955 "DBRI: Lost Bus Grant on SBus reg1=0x%x\n", x);
1956 if (x & D_MBE)
1957 printk(KERN_ERR
1958 "DBRI: Burst Error on SBus reg1=0x%x\n", x);
1959
1960 /* Some of these SBus errors cause the chip's SBus circuitry
1961 * to be disabled, so just re-enable and try to keep going.
1962 *
1963 * The only one I've seen is MRR, which will be triggered
1964 * if you let a transmit pipe underrun, then try to CDP it.
1965 *
4338829e 1966 * If these things persist, we reset the chip.
1bd9debf
TI
1967 */
1968 if ((++errcnt) % 10 == 0) {
1969 dprintk(D_INT, "Interrupt errors exceeded.\n");
1970 dbri_reset(dbri);
1971 } else {
1972 tmp = sbus_readl(dbri->regs + REG0);
1973 tmp &= ~(D_D);
1974 sbus_writel(tmp, dbri->regs + REG0);
1975 }
1976 }
1977
1978 dbri_process_interrupt_buffer(dbri);
1979
1bd9debf
TI
1980 spin_unlock(&dbri->lock);
1981
1982 return IRQ_HANDLED;
1983}
1984
1985/****************************************************************************
1986 PCM Interface
1987****************************************************************************/
475675d6 1988static struct snd_pcm_hardware snd_dbri_pcm_hw = {
098ccbc5
KH
1989 .info = (SNDRV_PCM_INFO_MMAP |
1990 SNDRV_PCM_INFO_INTERLEAVED |
1991 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1992 SNDRV_PCM_INFO_MMAP_VALID),
1993 .formats = SNDRV_PCM_FMTBIT_MU_LAW |
1994 SNDRV_PCM_FMTBIT_A_LAW |
1995 SNDRV_PCM_FMTBIT_U8 |
1996 SNDRV_PCM_FMTBIT_S16_BE,
1997 .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_5512,
ab93c7ae 1998 .rate_min = 5512,
1bd9debf
TI
1999 .rate_max = 48000,
2000 .channels_min = 1,
2001 .channels_max = 2,
2002 .buffer_bytes_max = (64 * 1024),
2003 .period_bytes_min = 1,
2004 .period_bytes_max = DBRI_TD_MAXCNT,
2005 .periods_min = 1,
2006 .periods_max = 1024,
2007};
2008
ab93c7ae
KH
2009static int snd_hw_rule_format(struct snd_pcm_hw_params *params,
2010 struct snd_pcm_hw_rule *rule)
2011{
2012 struct snd_interval *c = hw_param_interval(params,
2013 SNDRV_PCM_HW_PARAM_CHANNELS);
2014 struct snd_mask *f = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
2015 struct snd_mask fmt;
2016
2017 snd_mask_any(&fmt);
2018 if (c->min > 1) {
2019 fmt.bits[0] &= SNDRV_PCM_FMTBIT_S16_BE;
2020 return snd_mask_refine(f, &fmt);
2021 }
2022 return 0;
2023}
2024
2025static int snd_hw_rule_channels(struct snd_pcm_hw_params *params,
2026 struct snd_pcm_hw_rule *rule)
2027{
2028 struct snd_interval *c = hw_param_interval(params,
2029 SNDRV_PCM_HW_PARAM_CHANNELS);
2030 struct snd_mask *f = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
2031 struct snd_interval ch;
2032
2033 snd_interval_any(&ch);
2034 if (!(f->bits[0] & SNDRV_PCM_FMTBIT_S16_BE)) {
098ccbc5
KH
2035 ch.min = 1;
2036 ch.max = 1;
ab93c7ae
KH
2037 ch.integer = 1;
2038 return snd_interval_refine(c, &ch);
2039 }
2040 return 0;
2041}
2042
475675d6 2043static int snd_dbri_open(struct snd_pcm_substream *substream)
1bd9debf 2044{
475675d6
TI
2045 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2046 struct snd_pcm_runtime *runtime = substream->runtime;
2047 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
1bd9debf
TI
2048 unsigned long flags;
2049
2050 dprintk(D_USR, "open audio output.\n");
2051 runtime->hw = snd_dbri_pcm_hw;
2052
2053 spin_lock_irqsave(&dbri->lock, flags);
2054 info->substream = substream;
1bd9debf
TI
2055 info->offset = 0;
2056 info->dvma_buffer = 0;
2057 info->pipe = -1;
2058 spin_unlock_irqrestore(&dbri->lock, flags);
2059
098ccbc5 2060 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_CHANNELS,
ae97dd9a 2061 snd_hw_rule_format, NULL, SNDRV_PCM_HW_PARAM_FORMAT,
ab93c7ae 2062 -1);
098ccbc5
KH
2063 snd_pcm_hw_rule_add(runtime, 0, SNDRV_PCM_HW_PARAM_FORMAT,
2064 snd_hw_rule_channels, NULL,
ab93c7ae
KH
2065 SNDRV_PCM_HW_PARAM_CHANNELS,
2066 -1);
098ccbc5 2067
1bd9debf
TI
2068 cs4215_open(dbri);
2069
2070 return 0;
2071}
2072
475675d6 2073static int snd_dbri_close(struct snd_pcm_substream *substream)
1bd9debf 2074{
475675d6
TI
2075 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2076 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
1bd9debf
TI
2077
2078 dprintk(D_USR, "close audio output.\n");
2079 info->substream = NULL;
1bd9debf
TI
2080 info->offset = 0;
2081
2082 return 0;
2083}
2084
475675d6
TI
2085static int snd_dbri_hw_params(struct snd_pcm_substream *substream,
2086 struct snd_pcm_hw_params *hw_params)
1bd9debf 2087{
475675d6
TI
2088 struct snd_pcm_runtime *runtime = substream->runtime;
2089 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2090 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
1bd9debf
TI
2091 int direction;
2092 int ret;
2093
2094 /* set sampling rate, audio format and number of channels */
2095 ret = cs4215_prepare(dbri, params_rate(hw_params),
2096 params_format(hw_params),
2097 params_channels(hw_params));
2098 if (ret != 0)
2099 return ret;
2100
2101 if ((ret = snd_pcm_lib_malloc_pages(substream,
2102 params_buffer_bytes(hw_params))) < 0) {
4338829e 2103 printk(KERN_ERR "malloc_pages failed with %d\n", ret);
1bd9debf
TI
2104 return ret;
2105 }
2106
2107 /* hw_params can get called multiple times. Only map the DMA once.
2108 */
2109 if (info->dvma_buffer == 0) {
2110 if (DBRI_STREAMNO(substream) == DBRI_PLAY)
2111 direction = SBUS_DMA_TODEVICE;
2112 else
2113 direction = SBUS_DMA_FROMDEVICE;
2114
2115 info->dvma_buffer = sbus_map_single(dbri->sdev,
2116 runtime->dma_area,
2117 params_buffer_bytes(hw_params),
2118 direction);
2119 }
2120
2121 direction = params_buffer_bytes(hw_params);
2122 dprintk(D_USR, "hw_params: %d bytes, dvma=%x\n",
2123 direction, info->dvma_buffer);
2124 return 0;
2125}
2126
475675d6 2127static int snd_dbri_hw_free(struct snd_pcm_substream *substream)
1bd9debf 2128{
475675d6
TI
2129 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2130 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
1bd9debf 2131 int direction;
99dabfe7 2132
1bd9debf
TI
2133 dprintk(D_USR, "hw_free.\n");
2134
2135 /* hw_free can get called multiple times. Only unmap the DMA once.
2136 */
2137 if (info->dvma_buffer) {
2138 if (DBRI_STREAMNO(substream) == DBRI_PLAY)
2139 direction = SBUS_DMA_TODEVICE;
2140 else
2141 direction = SBUS_DMA_FROMDEVICE;
2142
2143 sbus_unmap_single(dbri->sdev, info->dvma_buffer,
2144 substream->runtime->buffer_size, direction);
2145 info->dvma_buffer = 0;
2146 }
99dabfe7
KH
2147 if (info->pipe != -1) {
2148 reset_pipe(dbri, info->pipe);
2149 info->pipe = -1;
2150 }
1bd9debf
TI
2151
2152 return snd_pcm_lib_free_pages(substream);
2153}
2154
475675d6 2155static int snd_dbri_prepare(struct snd_pcm_substream *substream)
1bd9debf 2156{
475675d6
TI
2157 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2158 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
1bd9debf
TI
2159 int ret;
2160
2161 info->size = snd_pcm_lib_buffer_bytes(substream);
2162 if (DBRI_STREAMNO(substream) == DBRI_PLAY)
2163 info->pipe = 4; /* Send pipe */
1be54c82 2164 else
1bd9debf 2165 info->pipe = 6; /* Receive pipe */
1bd9debf
TI
2166
2167 spin_lock_irq(&dbri->lock);
aaad3653 2168 info->offset = 0;
1bd9debf 2169
098ccbc5 2170 /* Setup the all the transmit/receive descriptors to cover the
1bd9debf
TI
2171 * whole DMA buffer.
2172 */
2173 ret = setup_descs(dbri, DBRI_STREAMNO(substream),
2174 snd_pcm_lib_period_bytes(substream));
2175
1bd9debf
TI
2176 spin_unlock_irq(&dbri->lock);
2177
2178 dprintk(D_USR, "prepare audio output. %d bytes\n", info->size);
2179 return ret;
2180}
2181
475675d6 2182static int snd_dbri_trigger(struct snd_pcm_substream *substream, int cmd)
1bd9debf 2183{
475675d6
TI
2184 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2185 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
1bd9debf
TI
2186 int ret = 0;
2187
2188 switch (cmd) {
2189 case SNDRV_PCM_TRIGGER_START:
2190 dprintk(D_USR, "start audio, period is %d bytes\n",
2191 (int)snd_pcm_lib_period_bytes(substream));
1be54c82
KH
2192 /* Re-submit the TDs. */
2193 xmit_descs(dbri);
1bd9debf
TI
2194 break;
2195 case SNDRV_PCM_TRIGGER_STOP:
2196 dprintk(D_USR, "stop audio.\n");
1bd9debf
TI
2197 reset_pipe(dbri, info->pipe);
2198 break;
2199 default:
2200 ret = -EINVAL;
2201 }
2202
2203 return ret;
2204}
2205
475675d6 2206static snd_pcm_uframes_t snd_dbri_pointer(struct snd_pcm_substream *substream)
1bd9debf 2207{
475675d6
TI
2208 struct snd_dbri *dbri = snd_pcm_substream_chip(substream);
2209 struct dbri_streaminfo *info = DBRI_STREAM(dbri, substream);
1bd9debf
TI
2210 snd_pcm_uframes_t ret;
2211
2212 ret = bytes_to_frames(substream->runtime, info->offset)
2213 % substream->runtime->buffer_size;
1be54c82
KH
2214 dprintk(D_USR, "I/O pointer: %ld frames of %ld.\n",
2215 ret, substream->runtime->buffer_size);
1bd9debf
TI
2216 return ret;
2217}
2218
475675d6 2219static struct snd_pcm_ops snd_dbri_ops = {
1bd9debf
TI
2220 .open = snd_dbri_open,
2221 .close = snd_dbri_close,
2222 .ioctl = snd_pcm_lib_ioctl,
2223 .hw_params = snd_dbri_hw_params,
2224 .hw_free = snd_dbri_hw_free,
2225 .prepare = snd_dbri_prepare,
2226 .trigger = snd_dbri_trigger,
2227 .pointer = snd_dbri_pointer,
2228};
2229
098ccbc5 2230static int __devinit snd_dbri_pcm(struct snd_dbri *dbri)
1bd9debf 2231{
475675d6 2232 struct snd_pcm *pcm;
1bd9debf
TI
2233 int err;
2234
2235 if ((err = snd_pcm_new(dbri->card,
2236 /* ID */ "sun_dbri",
2237 /* device */ 0,
2238 /* playback count */ 1,
2239 /* capture count */ 1, &pcm)) < 0)
2240 return err;
2241 snd_assert(pcm != NULL, return -EINVAL);
2242
2243 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_dbri_ops);
2244 snd_pcm_set_ops(pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_dbri_ops);
2245
2246 pcm->private_data = dbri;
2247 pcm->info_flags = 0;
2248 strcpy(pcm->name, dbri->card->shortname);
1bd9debf
TI
2249
2250 if ((err = snd_pcm_lib_preallocate_pages_for_all(pcm,
2251 SNDRV_DMA_TYPE_CONTINUOUS,
2252 snd_dma_continuous_data(GFP_KERNEL),
098ccbc5 2253 64 * 1024, 64 * 1024)) < 0)
1bd9debf 2254 return err;
1bd9debf
TI
2255
2256 return 0;
2257}
2258
2259/*****************************************************************************
2260 Mixer interface
2261*****************************************************************************/
2262
475675d6
TI
2263static int snd_cs4215_info_volume(struct snd_kcontrol *kcontrol,
2264 struct snd_ctl_elem_info *uinfo)
1bd9debf
TI
2265{
2266 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
2267 uinfo->count = 2;
2268 uinfo->value.integer.min = 0;
2269 if (kcontrol->private_value == DBRI_PLAY) {
2270 uinfo->value.integer.max = DBRI_MAX_VOLUME;
2271 } else {
2272 uinfo->value.integer.max = DBRI_MAX_GAIN;
2273 }
2274 return 0;
2275}
2276
475675d6
TI
2277static int snd_cs4215_get_volume(struct snd_kcontrol *kcontrol,
2278 struct snd_ctl_elem_value *ucontrol)
1bd9debf 2279{
475675d6
TI
2280 struct snd_dbri *dbri = snd_kcontrol_chip(kcontrol);
2281 struct dbri_streaminfo *info;
1bd9debf
TI
2282 snd_assert(dbri != NULL, return -EINVAL);
2283 info = &dbri->stream_info[kcontrol->private_value];
2284 snd_assert(info != NULL, return -EINVAL);
2285
2286 ucontrol->value.integer.value[0] = info->left_gain;
2287 ucontrol->value.integer.value[1] = info->right_gain;
2288 return 0;
2289}
2290
475675d6
TI
2291static int snd_cs4215_put_volume(struct snd_kcontrol *kcontrol,
2292 struct snd_ctl_elem_value *ucontrol)
1bd9debf 2293{
475675d6 2294 struct snd_dbri *dbri = snd_kcontrol_chip(kcontrol);
098ccbc5
KH
2295 struct dbri_streaminfo *info =
2296 &dbri->stream_info[kcontrol->private_value];
1bd9debf
TI
2297 int changed = 0;
2298
2299 if (info->left_gain != ucontrol->value.integer.value[0]) {
2300 info->left_gain = ucontrol->value.integer.value[0];
2301 changed = 1;
2302 }
2303 if (info->right_gain != ucontrol->value.integer.value[1]) {
2304 info->right_gain = ucontrol->value.integer.value[1];
2305 changed = 1;
2306 }
2307 if (changed == 1) {
2308 /* First mute outputs, and wait 1/8000 sec (125 us)
2309 * to make sure this takes. This avoids clicking noises.
2310 */
1bd9debf
TI
2311 cs4215_setdata(dbri, 1);
2312 udelay(125);
2313 cs4215_setdata(dbri, 0);
1bd9debf
TI
2314 }
2315 return changed;
2316}
2317
475675d6
TI
2318static int snd_cs4215_info_single(struct snd_kcontrol *kcontrol,
2319 struct snd_ctl_elem_info *uinfo)
1bd9debf
TI
2320{
2321 int mask = (kcontrol->private_value >> 16) & 0xff;
2322
2323 uinfo->type = (mask == 1) ?
2324 SNDRV_CTL_ELEM_TYPE_BOOLEAN : SNDRV_CTL_ELEM_TYPE_INTEGER;
2325 uinfo->count = 1;
2326 uinfo->value.integer.min = 0;
2327 uinfo->value.integer.max = mask;
2328 return 0;
2329}
2330
475675d6
TI
2331static int snd_cs4215_get_single(struct snd_kcontrol *kcontrol,
2332 struct snd_ctl_elem_value *ucontrol)
1bd9debf 2333{
475675d6 2334 struct snd_dbri *dbri = snd_kcontrol_chip(kcontrol);
1bd9debf
TI
2335 int elem = kcontrol->private_value & 0xff;
2336 int shift = (kcontrol->private_value >> 8) & 0xff;
2337 int mask = (kcontrol->private_value >> 16) & 0xff;
2338 int invert = (kcontrol->private_value >> 24) & 1;
2339 snd_assert(dbri != NULL, return -EINVAL);
2340
098ccbc5 2341 if (elem < 4)
1bd9debf
TI
2342 ucontrol->value.integer.value[0] =
2343 (dbri->mm.data[elem] >> shift) & mask;
098ccbc5 2344 else
1bd9debf
TI
2345 ucontrol->value.integer.value[0] =
2346 (dbri->mm.ctrl[elem - 4] >> shift) & mask;
1bd9debf 2347
098ccbc5 2348 if (invert == 1)
1bd9debf
TI
2349 ucontrol->value.integer.value[0] =
2350 mask - ucontrol->value.integer.value[0];
1bd9debf
TI
2351 return 0;
2352}
2353
475675d6
TI
2354static int snd_cs4215_put_single(struct snd_kcontrol *kcontrol,
2355 struct snd_ctl_elem_value *ucontrol)
1bd9debf 2356{
475675d6 2357 struct snd_dbri *dbri = snd_kcontrol_chip(kcontrol);
1bd9debf
TI
2358 int elem = kcontrol->private_value & 0xff;
2359 int shift = (kcontrol->private_value >> 8) & 0xff;
2360 int mask = (kcontrol->private_value >> 16) & 0xff;
2361 int invert = (kcontrol->private_value >> 24) & 1;
2362 int changed = 0;
2363 unsigned short val;
2364 snd_assert(dbri != NULL, return -EINVAL);
2365
2366 val = (ucontrol->value.integer.value[0] & mask);
2367 if (invert == 1)
2368 val = mask - val;
2369 val <<= shift;
2370
2371 if (elem < 4) {
2372 dbri->mm.data[elem] = (dbri->mm.data[elem] &
2373 ~(mask << shift)) | val;
2374 changed = (val != dbri->mm.data[elem]);
2375 } else {
2376 dbri->mm.ctrl[elem - 4] = (dbri->mm.ctrl[elem - 4] &
2377 ~(mask << shift)) | val;
2378 changed = (val != dbri->mm.ctrl[elem - 4]);
2379 }
2380
2381 dprintk(D_GEN, "put_single: mask=0x%x, changed=%d, "
2382 "mixer-value=%ld, mm-value=0x%x\n",
2383 mask, changed, ucontrol->value.integer.value[0],
2384 dbri->mm.data[elem & 3]);
2385
2386 if (changed) {
2387 /* First mute outputs, and wait 1/8000 sec (125 us)
2388 * to make sure this takes. This avoids clicking noises.
2389 */
1bd9debf
TI
2390 cs4215_setdata(dbri, 1);
2391 udelay(125);
2392 cs4215_setdata(dbri, 0);
1bd9debf
TI
2393 }
2394 return changed;
2395}
2396
2397/* Entries 0-3 map to the 4 data timeslots, entries 4-7 map to the 4 control
2398 timeslots. Shift is the bit offset in the timeslot, mask defines the
2399 number of bits. invert is a boolean for use with attenuation.
2400 */
098ccbc5
KH
2401#define CS4215_SINGLE(xname, entry, shift, mask, invert) \
2402{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
2403 .info = snd_cs4215_info_single, \
2404 .get = snd_cs4215_get_single, .put = snd_cs4215_put_single, \
2405 .private_value = (entry) | ((shift) << 8) | ((mask) << 16) | \
2406 ((invert) << 24) },
1bd9debf 2407
475675d6 2408static struct snd_kcontrol_new dbri_controls[] __devinitdata = {
1bd9debf
TI
2409 {
2410 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
2411 .name = "Playback Volume",
2412 .info = snd_cs4215_info_volume,
2413 .get = snd_cs4215_get_volume,
2414 .put = snd_cs4215_put_volume,
2415 .private_value = DBRI_PLAY,
2416 },
2417 CS4215_SINGLE("Headphone switch", 0, 7, 1, 0)
2418 CS4215_SINGLE("Line out switch", 0, 6, 1, 0)
2419 CS4215_SINGLE("Speaker switch", 1, 6, 1, 0)
2420 {
2421 .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
2422 .name = "Capture Volume",
2423 .info = snd_cs4215_info_volume,
2424 .get = snd_cs4215_get_volume,
2425 .put = snd_cs4215_put_volume,
2426 .private_value = DBRI_REC,
2427 },
2428 /* FIXME: mic/line switch */
2429 CS4215_SINGLE("Line in switch", 2, 4, 1, 0)
2430 CS4215_SINGLE("High Pass Filter switch", 5, 7, 1, 0)
2431 CS4215_SINGLE("Monitor Volume", 3, 4, 0xf, 1)
2432 CS4215_SINGLE("Mic boost", 4, 4, 1, 1)
2433};
2434
098ccbc5 2435static int __init snd_dbri_mixer(struct snd_dbri *dbri)
1bd9debf 2436{
475675d6 2437 struct snd_card *card;
1bd9debf
TI
2438 int idx, err;
2439
2440 snd_assert(dbri != NULL && dbri->card != NULL, return -EINVAL);
2441
2442 card = dbri->card;
2443 strcpy(card->mixername, card->shortname);
2444
6c2d8b5d 2445 for (idx = 0; idx < ARRAY_SIZE(dbri_controls); idx++) {
1bd9debf 2446 if ((err = snd_ctl_add(card,
4338829e 2447 snd_ctl_new1(&dbri_controls[idx], dbri))) < 0)
1bd9debf
TI
2448 return err;
2449 }
2450
2451 for (idx = DBRI_REC; idx < DBRI_NO_STREAMS; idx++) {
2452 dbri->stream_info[idx].left_gain = 0;
2453 dbri->stream_info[idx].right_gain = 0;
1bd9debf
TI
2454 }
2455
2456 return 0;
2457}
2458
2459/****************************************************************************
2460 /proc interface
2461****************************************************************************/
098ccbc5
KH
2462static void dbri_regs_read(struct snd_info_entry *entry,
2463 struct snd_info_buffer *buffer)
1bd9debf 2464{
475675d6 2465 struct snd_dbri *dbri = entry->private_data;
1bd9debf
TI
2466
2467 snd_iprintf(buffer, "REG0: 0x%x\n", sbus_readl(dbri->regs + REG0));
2468 snd_iprintf(buffer, "REG2: 0x%x\n", sbus_readl(dbri->regs + REG2));
2469 snd_iprintf(buffer, "REG8: 0x%x\n", sbus_readl(dbri->regs + REG8));
2470 snd_iprintf(buffer, "REG9: 0x%x\n", sbus_readl(dbri->regs + REG9));
2471}
2472
2473#ifdef DBRI_DEBUG
098ccbc5 2474static void dbri_debug_read(struct snd_info_entry *entry,
475675d6 2475 struct snd_info_buffer *buffer)
1bd9debf 2476{
475675d6 2477 struct snd_dbri *dbri = entry->private_data;
1bd9debf
TI
2478 int pipe;
2479 snd_iprintf(buffer, "debug=%d\n", dbri_debug);
2480
1bd9debf
TI
2481 for (pipe = 0; pipe < 32; pipe++) {
2482 if (pipe_active(dbri, pipe)) {
2483 struct dbri_pipe *pptr = &dbri->pipes[pipe];
2484 snd_iprintf(buffer,
2485 "Pipe %d: %s SDP=0x%x desc=%d, "
294a30dc 2486 "len=%d next %d\n",
1bd9debf 2487 pipe,
098ccbc5
KH
2488 ((pptr->sdp & D_SDP_TO_SER) ? "output" :
2489 "input"),
5fc3a2b2 2490 pptr->sdp, pptr->desc,
294a30dc 2491 pptr->length, pptr->nextpipe);
1bd9debf
TI
2492 }
2493 }
2494}
1bd9debf
TI
2495#endif
2496
098ccbc5 2497void snd_dbri_proc(struct snd_dbri *dbri)
1bd9debf 2498{
475675d6 2499 struct snd_info_entry *entry;
1bd9debf 2500
098ccbc5 2501 if (!snd_card_proc_new(dbri->card, "regs", &entry))
bf850204 2502 snd_info_set_text_ops(entry, dbri, dbri_regs_read);
1bd9debf
TI
2503
2504#ifdef DBRI_DEBUG
8cb7b63f 2505 if (! snd_card_proc_new(dbri->card, "debug", &entry)) {
bf850204 2506 snd_info_set_text_ops(entry, dbri, dbri_debug_read);
8cb7b63f
TI
2507 entry->mode = S_IFREG | S_IRUGO; /* Readable only. */
2508 }
1bd9debf
TI
2509#endif
2510}
2511
2512/*
2513****************************************************************************
2514**************************** Initialization ********************************
2515****************************************************************************
2516*/
098ccbc5 2517static void snd_dbri_free(struct snd_dbri *dbri);
1bd9debf 2518
475675d6 2519static int __init snd_dbri_create(struct snd_card *card,
1bd9debf
TI
2520 struct sbus_dev *sdev,
2521 struct linux_prom_irqs *irq, int dev)
2522{
475675d6 2523 struct snd_dbri *dbri = card->private_data;
1bd9debf
TI
2524 int err;
2525
2526 spin_lock_init(&dbri->lock);
2527 dbri->card = card;
2528 dbri->sdev = sdev;
2529 dbri->irq = irq->pri;
1bd9debf
TI
2530
2531 dbri->dma = sbus_alloc_consistent(sdev, sizeof(struct dbri_dma),
2532 &dbri->dma_dvma);
2533 memset((void *)dbri->dma, 0, sizeof(struct dbri_dma));
2534
2535 dprintk(D_GEN, "DMA Cmd Block 0x%p (0x%08x)\n",
2536 dbri->dma, dbri->dma_dvma);
2537
2538 /* Map the registers into memory. */
2539 dbri->regs_size = sdev->reg_addrs[0].reg_size;
2540 dbri->regs = sbus_ioremap(&sdev->resource[0], 0,
2541 dbri->regs_size, "DBRI Registers");
2542 if (!dbri->regs) {
2543 printk(KERN_ERR "DBRI: could not allocate registers\n");
2544 sbus_free_consistent(sdev, sizeof(struct dbri_dma),
2545 (void *)dbri->dma, dbri->dma_dvma);
2546 return -EIO;
2547 }
2548
65ca68b3 2549 err = request_irq(dbri->irq, snd_dbri_interrupt, IRQF_SHARED,
1bd9debf
TI
2550 "DBRI audio", dbri);
2551 if (err) {
2552 printk(KERN_ERR "DBRI: Can't get irq %d\n", dbri->irq);
2553 sbus_iounmap(dbri->regs, dbri->regs_size);
2554 sbus_free_consistent(sdev, sizeof(struct dbri_dma),
2555 (void *)dbri->dma, dbri->dma_dvma);
2556 return err;
2557 }
2558
2559 /* Do low level initialization of the DBRI and CS4215 chips */
2560 dbri_initialize(dbri);
2561 err = cs4215_init(dbri);
2562 if (err) {
2563 snd_dbri_free(dbri);
2564 return err;
2565 }
2566
2567 dbri->next = dbri_list;
2568 dbri_list = dbri;
2569
2570 return 0;
2571}
2572
098ccbc5 2573static void snd_dbri_free(struct snd_dbri *dbri)
1bd9debf
TI
2574{
2575 dprintk(D_GEN, "snd_dbri_free\n");
2576 dbri_reset(dbri);
2577
2578 if (dbri->irq)
2579 free_irq(dbri->irq, dbri);
2580
2581 if (dbri->regs)
2582 sbus_iounmap(dbri->regs, dbri->regs_size);
2583
2584 if (dbri->dma)
2585 sbus_free_consistent(dbri->sdev, sizeof(struct dbri_dma),
2586 (void *)dbri->dma, dbri->dma_dvma);
2587}
2588
2589static int __init dbri_attach(int prom_node, struct sbus_dev *sdev)
2590{
475675d6 2591 struct snd_dbri *dbri;
1bd9debf
TI
2592 struct linux_prom_irqs irq;
2593 struct resource *rp;
475675d6 2594 struct snd_card *card;
1bd9debf
TI
2595 static int dev = 0;
2596 int err;
2597
2598 if (sdev->prom_name[9] < 'e') {
2599 printk(KERN_ERR "DBRI: unsupported chip version %c found.\n",
2600 sdev->prom_name[9]);
2601 return -EIO;
2602 }
2603
2604 if (dev >= SNDRV_CARDS)
2605 return -ENODEV;
2606 if (!enable[dev]) {
2607 dev++;
2608 return -ENOENT;
2609 }
2610
4338829e
MH
2611 err = prom_getproperty(prom_node, "intr", (char *)&irq, sizeof(irq));
2612 if (err < 0) {
098ccbc5
KH
2613 printk(KERN_ERR "DBRI-%d: Firmware node lacks IRQ property.\n",
2614 dev);
4338829e
MH
2615 return -ENODEV;
2616 }
1bd9debf
TI
2617
2618 card = snd_card_new(index[dev], id[dev], THIS_MODULE,
475675d6 2619 sizeof(struct snd_dbri));
1bd9debf
TI
2620 if (card == NULL)
2621 return -ENOMEM;
2622
2623 strcpy(card->driver, "DBRI");
2624 strcpy(card->shortname, "Sun DBRI");
2625 rp = &sdev->resource[0];
5863aa65 2626 sprintf(card->longname, "%s at 0x%02lx:0x%016Lx, irq %d",
1bd9debf 2627 card->shortname,
aa0a2ddc 2628 rp->flags & 0xffL, (unsigned long long)rp->start, irq.pri);
1bd9debf
TI
2629
2630 if ((err = snd_dbri_create(card, sdev, &irq, dev)) < 0) {
2631 snd_card_free(card);
2632 return err;
2633 }
2634
475675d6 2635 dbri = card->private_data;
16dab54b
TI
2636 if ((err = snd_dbri_pcm(dbri)) < 0)
2637 goto _err;
1bd9debf 2638
098ccbc5 2639 if ((err = snd_dbri_mixer(dbri)) < 0)
16dab54b
TI
2640 if ((err = snd_dbri_mixer(dbri)) < 0)
2641 goto _err;
1bd9debf
TI
2642
2643 /* /proc file handling */
2644 snd_dbri_proc(dbri);
2645
098ccbc5
KH
2646 err = snd_card_register(card);
2647 if (err < 0)
16dab54b 2648 goto _err;
1bd9debf
TI
2649
2650 printk(KERN_INFO "audio%d at %p (irq %d) is DBRI(%c)+CS4215(%d)\n",
2651 dev, dbri->regs,
5fc3a2b2 2652 dbri->irq, sdev->prom_name[9], dbri->mm.version);
1bd9debf
TI
2653 dev++;
2654
2655 return 0;
16dab54b 2656
098ccbc5 2657_err:
16dab54b
TI
2658 snd_dbri_free(dbri);
2659 snd_card_free(card);
2660 return err;
1bd9debf
TI
2661}
2662
2663/* Probe for the dbri chip and then attach the driver. */
2664static int __init dbri_init(void)
2665{
2666 struct sbus_bus *sbus;
2667 struct sbus_dev *sdev;
2668 int found = 0;
2669
2670 /* Probe each SBUS for the DBRI chip(s). */
2671 for_all_sbusdev(sdev, sbus) {
2672 /*
2673 * The version is coded in the last character
2674 */
2675 if (!strncmp(sdev->prom_name, "SUNW,DBRI", 9)) {
2676 dprintk(D_GEN, "DBRI: Found %s in SBUS slot %d\n",
2677 sdev->prom_name, sdev->slot);
2678
2679 if (dbri_attach(sdev->prom_node, sdev) == 0)
2680 found++;
2681 }
2682 }
2683
2684 return (found > 0) ? 0 : -EIO;
2685}
2686
2687static void __exit dbri_exit(void)
2688{
475675d6 2689 struct snd_dbri *this = dbri_list;
1bd9debf
TI
2690
2691 while (this != NULL) {
475675d6
TI
2692 struct snd_dbri *next = this->next;
2693 struct snd_card *card = this->card;
1bd9debf
TI
2694
2695 snd_dbri_free(this);
2696 snd_card_free(card);
2697 this = next;
2698 }
2699 dbri_list = NULL;
2700}
2701
2702module_init(dbri_init);
2703module_exit(dbri_exit);
This page took 0.643839 seconds and 5 git commands to generate.